Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
| 2 | /* Copyright (c) 2018, Intel Corporation. */ |
| 3 | |
| 4 | #ifndef _ICE_H_ |
| 5 | #define _ICE_H_ |
| 6 | |
| 7 | #include <linux/types.h> |
| 8 | #include <linux/errno.h> |
| 9 | #include <linux/kernel.h> |
| 10 | #include <linux/module.h> |
| 11 | #include <linux/netdevice.h> |
| 12 | #include <linux/compiler.h> |
Anirudh Venkataramanan | dc49c77 | 2018-03-20 07:58:09 -0700 | [diff] [blame] | 13 | #include <linux/etherdevice.h> |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 14 | #include <linux/skbuff.h> |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 15 | #include <linux/cpumask.h> |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 16 | #include <linux/rtnetlink.h> |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 17 | #include <linux/if_vlan.h> |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 18 | #include <linux/dma-mapping.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 19 | #include <linux/pci.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 20 | #include <linux/workqueue.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 21 | #include <linux/aer.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 22 | #include <linux/interrupt.h> |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 23 | #include <linux/ethtool.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 24 | #include <linux/timer.h> |
Anirudh Venkataramanan | 7ec59ee | 2018-03-20 07:58:06 -0700 | [diff] [blame] | 25 | #include <linux/delay.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 26 | #include <linux/bitmap.h> |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 27 | #include <linux/log2.h> |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 28 | #include <linux/ip.h> |
Anirudh Venkataramanan | cf909e1 | 2018-12-19 10:03:32 -0800 | [diff] [blame] | 29 | #include <linux/sctp.h> |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 30 | #include <linux/ipv6.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 31 | #include <linux/if_bridge.h> |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 32 | #include <linux/avf/virtchnl.h> |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 33 | #include <net/ipv6.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 34 | #include "ice_devids.h" |
| 35 | #include "ice_type.h" |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 36 | #include "ice_txrx.h" |
Anirudh Venkataramanan | 37b6f64 | 2019-02-28 15:24:22 -0800 | [diff] [blame] | 37 | #include "ice_dcb.h" |
Anirudh Venkataramanan | 9c20346 | 2018-03-20 07:58:08 -0700 | [diff] [blame] | 38 | #include "ice_switch.h" |
Anirudh Venkataramanan | f31e4b6 | 2018-03-20 07:58:07 -0700 | [diff] [blame] | 39 | #include "ice_common.h" |
Anirudh Venkataramanan | 9c20346 | 2018-03-20 07:58:08 -0700 | [diff] [blame] | 40 | #include "ice_sched.h" |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 41 | #include "ice_virtchnl_pf.h" |
Anirudh Venkataramanan | 007676b | 2018-09-19 17:42:57 -0700 | [diff] [blame] | 42 | #include "ice_sriov.h" |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 43 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 44 | extern const char ice_drv_ver[]; |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 45 | #define ICE_BAR0 0 |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 46 | #define ICE_REQ_DESC_MULTIPLE 32 |
Bruce Allan | 3b6bf29 | 2018-09-19 17:23:11 -0700 | [diff] [blame] | 47 | #define ICE_MIN_NUM_DESC ICE_REQ_DESC_MULTIPLE |
| 48 | #define ICE_MAX_NUM_DESC 8160 |
Brett Creeley | ad71b25 | 2019-02-08 12:50:59 -0800 | [diff] [blame] | 49 | /* set default number of Rx/Tx descriptors to the minimum between |
| 50 | * ICE_MAX_NUM_DESC and the number of descriptors to fill up an entire page |
| 51 | */ |
| 52 | #define ICE_DFLT_NUM_RX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ |
| 53 | ALIGN(PAGE_SIZE / \ |
| 54 | sizeof(union ice_32byte_rx_desc), \ |
| 55 | ICE_REQ_DESC_MULTIPLE)) |
| 56 | #define ICE_DFLT_NUM_TX_DESC min_t(u16, ICE_MAX_NUM_DESC, \ |
| 57 | ALIGN(PAGE_SIZE / \ |
| 58 | sizeof(struct ice_tx_desc), \ |
| 59 | ICE_REQ_DESC_MULTIPLE)) |
| 60 | |
Anirudh Venkataramanan | 5513b92 | 2018-03-20 07:58:17 -0700 | [diff] [blame] | 61 | #define ICE_DFLT_TRAFFIC_CLASS BIT(0) |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 62 | #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 63 | #define ICE_ETHTOOL_FWVER_LEN 32 |
Anirudh Venkataramanan | f31e4b6 | 2018-03-20 07:58:07 -0700 | [diff] [blame] | 64 | #define ICE_AQ_LEN 64 |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 65 | #define ICE_MBXQ_LEN 64 |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 66 | #define ICE_MIN_MSIX 2 |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 67 | #define ICE_NO_VSI 0xffff |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 68 | #define ICE_MAX_TXQS 2048 |
| 69 | #define ICE_MAX_RXQS 2048 |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 70 | #define ICE_VSI_MAP_CONTIG 0 |
| 71 | #define ICE_VSI_MAP_SCATTER 1 |
| 72 | #define ICE_MAX_SCATTER_TXQS 16 |
| 73 | #define ICE_MAX_SCATTER_RXQS 16 |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 74 | #define ICE_Q_WAIT_RETRY_LIMIT 10 |
| 75 | #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 76 | #define ICE_MAX_LG_RSS_QS 256 |
| 77 | #define ICE_MAX_SMALL_RSS_QS 8 |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 78 | #define ICE_RES_VALID_BIT 0x8000 |
| 79 | #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 80 | #define ICE_INVAL_Q_INDEX 0xffff |
Anirudh Venkataramanan | 0f9d502 | 2018-08-09 06:29:50 -0700 | [diff] [blame] | 81 | #define ICE_INVAL_VFID 256 |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 82 | #define ICE_MAX_VF_COUNT 256 |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 83 | #define ICE_MAX_QS_PER_VF 256 |
| 84 | #define ICE_MIN_QS_PER_VF 1 |
| 85 | #define ICE_DFLT_QS_PER_VF 4 |
Anirudh Venkataramanan | 1071a83 | 2018-09-19 17:42:59 -0700 | [diff] [blame] | 86 | #define ICE_MAX_BASE_QS_PER_VF 16 |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 87 | #define ICE_MAX_INTR_PER_VF 65 |
| 88 | #define ICE_MIN_INTR_PER_VF (ICE_MIN_QS_PER_VF + 1) |
| 89 | #define ICE_DFLT_INTR_PER_VF (ICE_DFLT_QS_PER_VF + 1) |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 90 | |
Anirudh Venkataramanan | afd9d4a | 2018-10-26 10:40:51 -0700 | [diff] [blame] | 91 | #define ICE_MAX_RESET_WAIT 20 |
| 92 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 93 | #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) |
| 94 | |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 95 | #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) |
| 96 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 97 | #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \ |
Maciej Fijalkowski | 5ed5d31 | 2019-02-08 12:50:29 -0800 | [diff] [blame] | 98 | (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))) |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 99 | |
| 100 | #define ICE_UP_TABLE_TRANSLATE(val, i) \ |
| 101 | (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ |
| 102 | ICE_AQ_VSI_UP_TABLE_UP##i##_M) |
| 103 | |
Anirudh Venkataramanan | 2b245cb | 2018-03-20 07:58:14 -0700 | [diff] [blame] | 104 | #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 105 | #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 106 | #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 107 | |
Anirudh Venkataramanan | 0b28b70 | 2018-03-20 07:58:18 -0700 | [diff] [blame] | 108 | /* Macro for each VSI in a PF */ |
| 109 | #define ice_for_each_vsi(pf, i) \ |
| 110 | for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) |
| 111 | |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 112 | /* Macros for each Tx/Rx ring in a VSI */ |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 113 | #define ice_for_each_txq(vsi, i) \ |
| 114 | for ((i) = 0; (i) < (vsi)->num_txq; (i)++) |
| 115 | |
| 116 | #define ice_for_each_rxq(vsi, i) \ |
| 117 | for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) |
| 118 | |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 119 | /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ |
Jacob Keller | f8ba7db | 2018-08-09 06:28:54 -0700 | [diff] [blame] | 120 | #define ice_for_each_alloc_txq(vsi, i) \ |
| 121 | for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) |
| 122 | |
| 123 | #define ice_for_each_alloc_rxq(vsi, i) \ |
| 124 | for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) |
| 125 | |
Brett Creeley | 67fe64d | 2018-12-19 10:03:30 -0800 | [diff] [blame] | 126 | #define ice_for_each_q_vector(vsi, i) \ |
| 127 | for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) |
| 128 | |
Akeem G Abodunrin | 5eda8af | 2019-02-26 16:35:14 -0800 | [diff] [blame] | 129 | #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ |
| 130 | ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) |
| 131 | |
| 132 | #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ |
| 133 | ICE_PROMISC_MCAST_TX | \ |
| 134 | ICE_PROMISC_UCAST_RX | \ |
| 135 | ICE_PROMISC_MCAST_RX | \ |
| 136 | ICE_PROMISC_VLAN_TX | \ |
| 137 | ICE_PROMISC_VLAN_RX) |
| 138 | |
| 139 | #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) |
| 140 | |
| 141 | #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ |
| 142 | ICE_PROMISC_MCAST_RX | \ |
| 143 | ICE_PROMISC_VLAN_TX | \ |
| 144 | ICE_PROMISC_VLAN_RX) |
| 145 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 146 | struct ice_tc_info { |
| 147 | u16 qoffset; |
Usha Ketineni | c5a2a4a | 2018-10-26 11:44:35 -0700 | [diff] [blame] | 148 | u16 qcount_tx; |
| 149 | u16 qcount_rx; |
| 150 | u8 netdev_tc; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 151 | }; |
| 152 | |
| 153 | struct ice_tc_cfg { |
| 154 | u8 numtc; /* Total number of enabled TCs */ |
Anirudh Venkataramanan | f9867df | 2019-02-19 15:04:13 -0800 | [diff] [blame] | 155 | u8 ena_tc; /* Tx map */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 156 | struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; |
| 157 | }; |
| 158 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 159 | struct ice_res_tracker { |
| 160 | u16 num_entries; |
| 161 | u16 search_hint; |
| 162 | u16 list[1]; |
| 163 | }; |
| 164 | |
Anirudh Venkataramanan | 03f7a98 | 2018-12-19 10:03:27 -0800 | [diff] [blame] | 165 | struct ice_qs_cfg { |
Anirudh Venkataramanan | 94c4441 | 2019-02-19 15:04:12 -0800 | [diff] [blame] | 166 | struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ |
Anirudh Venkataramanan | 03f7a98 | 2018-12-19 10:03:27 -0800 | [diff] [blame] | 167 | unsigned long *pf_map; |
| 168 | unsigned long pf_map_size; |
| 169 | unsigned int q_count; |
| 170 | unsigned int scatter_count; |
| 171 | u16 *vsi_map; |
| 172 | u16 vsi_map_offset; |
| 173 | u8 mapping_mode; |
| 174 | }; |
| 175 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 176 | struct ice_sw { |
| 177 | struct ice_pf *pf; |
| 178 | u16 sw_id; /* switch ID for this switch */ |
| 179 | u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ |
| 180 | }; |
| 181 | |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 182 | enum ice_state { |
| 183 | __ICE_DOWN, |
Anirudh Venkataramanan | 0b28b70 | 2018-03-20 07:58:18 -0700 | [diff] [blame] | 184 | __ICE_NEEDS_RESTART, |
Anirudh Venkataramanan | 0f9d502 | 2018-08-09 06:29:50 -0700 | [diff] [blame] | 185 | __ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ |
Dave Ertman | 5df7e45 | 2018-09-19 17:23:11 -0700 | [diff] [blame] | 186 | __ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 187 | __ICE_PFR_REQ, /* set by driver and peers */ |
Anirudh Venkataramanan | 0b28b70 | 2018-03-20 07:58:18 -0700 | [diff] [blame] | 188 | __ICE_CORER_REQ, /* set by driver and peers */ |
| 189 | __ICE_GLOBR_REQ, /* set by driver and peers */ |
| 190 | __ICE_CORER_RECV, /* set by OICR handler */ |
| 191 | __ICE_GLOBR_RECV, /* set by OICR handler */ |
| 192 | __ICE_EMPR_RECV, /* set by OICR handler */ |
| 193 | __ICE_SUSPENDED, /* set on module remove path */ |
| 194 | __ICE_RESET_FAILED, /* set by reset/rebuild */ |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 195 | /* When checking for the PF to be in a nominal operating state, the |
| 196 | * bits that are grouped at the beginning of the list need to be |
Anirudh Venkataramanan | df17b7e | 2018-10-26 11:44:46 -0700 | [diff] [blame] | 197 | * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will |
| 198 | * be checked. If you need to add a bit into consideration for nominal |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 199 | * operating state, it must be added before |
Anirudh Venkataramanan | df17b7e | 2018-10-26 11:44:46 -0700 | [diff] [blame] | 200 | * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 201 | * without appropriate consideration. |
| 202 | */ |
| 203 | __ICE_STATE_NOMINAL_CHECK_BITS, |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 204 | __ICE_ADMINQ_EVENT_PENDING, |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 205 | __ICE_MAILBOXQ_EVENT_PENDING, |
Sudheer Mogilappagari | b3969fd | 2018-08-09 06:29:53 -0700 | [diff] [blame] | 206 | __ICE_MDD_EVENT_PENDING, |
Anirudh Venkataramanan | 007676b | 2018-09-19 17:42:57 -0700 | [diff] [blame] | 207 | __ICE_VFLR_EVENT_PENDING, |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 208 | __ICE_FLTR_OVERFLOW_PROMISC, |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 209 | __ICE_VF_DIS, |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 210 | __ICE_CFG_BUSY, |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 211 | __ICE_SERVICE_SCHED, |
Akeem G Abodunrin | 8d81fa5 | 2018-08-09 06:29:57 -0700 | [diff] [blame] | 212 | __ICE_SERVICE_DIS, |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 213 | __ICE_STATE_NBITS /* must be last */ |
| 214 | }; |
| 215 | |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 216 | enum ice_vsi_flags { |
| 217 | ICE_VSI_FLAG_UMAC_FLTR_CHANGED, |
| 218 | ICE_VSI_FLAG_MMAC_FLTR_CHANGED, |
| 219 | ICE_VSI_FLAG_VLAN_FLTR_CHANGED, |
| 220 | ICE_VSI_FLAG_PROMISC_CHANGED, |
| 221 | ICE_VSI_FLAG_NBITS /* must be last */ |
| 222 | }; |
| 223 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 224 | /* struct that defines a VSI, associated with a dev */ |
| 225 | struct ice_vsi { |
| 226 | struct net_device *netdev; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 227 | struct ice_sw *vsw; /* switch this VSI is on */ |
| 228 | struct ice_pf *back; /* back pointer to PF */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 229 | struct ice_port_info *port_info; /* back pointer to port_info */ |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 230 | struct ice_ring **rx_rings; /* Rx ring array */ |
| 231 | struct ice_ring **tx_rings; /* Tx ring array */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 232 | struct ice_q_vector **q_vectors; /* q_vector array */ |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 233 | |
| 234 | irqreturn_t (*irq_handler)(int irq, void *data); |
| 235 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 236 | u64 tx_linearize; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 237 | DECLARE_BITMAP(state, __ICE_STATE_NBITS); |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 238 | DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS); |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 239 | unsigned int current_netdev_flags; |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 240 | u32 tx_restart; |
| 241 | u32 tx_busy; |
| 242 | u32 rx_buf_failed; |
| 243 | u32 rx_page_failed; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 244 | int num_q_vectors; |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 245 | int sw_base_vector; /* Irq base for OS reserved vectors */ |
| 246 | int hw_base_vector; /* HW (absolute) index of a vector */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 247 | enum ice_vsi_type type; |
Anirudh Venkataramanan | df17b7e | 2018-10-26 11:44:46 -0700 | [diff] [blame] | 248 | u16 vsi_num; /* HW (absolute) index of this VSI */ |
| 249 | u16 idx; /* software index in pf->vsi[] */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 250 | |
| 251 | /* Interrupt thresholds */ |
| 252 | u16 work_lmt; |
| 253 | |
Anirudh Venkataramanan | 8ede017 | 2018-09-19 17:42:56 -0700 | [diff] [blame] | 254 | s16 vf_id; /* VF ID for SR-IOV VSIs */ |
| 255 | |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 256 | /* RSS config */ |
| 257 | u16 rss_table_size; /* HW RSS table size */ |
| 258 | u16 rss_size; /* Allocated RSS queues */ |
| 259 | u8 *rss_hkey_user; /* User configured hash keys */ |
| 260 | u8 *rss_lut_user; /* User configured lookup table entries */ |
| 261 | u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ |
| 262 | |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 263 | u16 max_frame; |
| 264 | u16 rx_buf_len; |
| 265 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 266 | struct ice_aqc_vsi_props info; /* VSI properties */ |
| 267 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 268 | /* VSI stats */ |
| 269 | struct rtnl_link_stats64 net_stats; |
| 270 | struct ice_eth_stats eth_stats; |
| 271 | struct ice_eth_stats eth_stats_prev; |
| 272 | |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 273 | struct list_head tmp_sync_list; /* MAC filters to be synced */ |
| 274 | struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ |
| 275 | |
Bruce Allan | 43f8b22 | 2018-08-09 06:29:02 -0700 | [diff] [blame] | 276 | u8 irqs_ready; |
| 277 | u8 current_isup; /* Sync 'link up' logging */ |
| 278 | u8 stat_offsets_loaded; |
Akeem G Abodunrin | 5eda8af | 2019-02-26 16:35:14 -0800 | [diff] [blame] | 279 | u8 vlan_ena; |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 280 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 281 | /* queue information */ |
| 282 | u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ |
| 283 | u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ |
| 284 | u16 txq_map[ICE_MAX_TXQS]; /* index in pf->avail_txqs */ |
| 285 | u16 rxq_map[ICE_MAX_RXQS]; /* index in pf->avail_rxqs */ |
| 286 | u16 alloc_txq; /* Allocated Tx queues */ |
| 287 | u16 num_txq; /* Used Tx queues */ |
| 288 | u16 alloc_rxq; /* Allocated Rx queues */ |
| 289 | u16 num_rxq; /* Used Rx queues */ |
Brett Creeley | ad71b25 | 2019-02-08 12:50:59 -0800 | [diff] [blame] | 290 | u16 num_rx_desc; |
| 291 | u16 num_tx_desc; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 292 | struct ice_tc_cfg tc_cfg; |
| 293 | } ____cacheline_internodealigned_in_smp; |
| 294 | |
| 295 | /* struct that defines an interrupt vector */ |
| 296 | struct ice_q_vector { |
| 297 | struct ice_vsi *vsi; |
Brett Creeley | 8244dd2 | 2019-02-19 15:04:05 -0800 | [diff] [blame] | 298 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 299 | u16 v_idx; /* index in the vsi->q_vector array. */ |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 300 | u8 num_ring_rx; /* total number of Rx rings in vector */ |
Brett Creeley | 8244dd2 | 2019-02-19 15:04:05 -0800 | [diff] [blame] | 301 | u8 num_ring_tx; /* total number of Tx rings in vector */ |
| 302 | u8 itr_countdown; /* when 0 should adjust adaptive ITR */ |
Brett Creeley | 9e4ab4c | 2018-09-19 17:23:19 -0700 | [diff] [blame] | 303 | /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this |
| 304 | * value to the device |
| 305 | */ |
| 306 | u8 intrl; |
Brett Creeley | 8244dd2 | 2019-02-19 15:04:05 -0800 | [diff] [blame] | 307 | |
| 308 | struct napi_struct napi; |
| 309 | |
| 310 | struct ice_ring_container rx; |
| 311 | struct ice_ring_container tx; |
| 312 | |
| 313 | cpumask_t affinity_mask; |
| 314 | struct irq_affinity_notify affinity_notify; |
| 315 | |
| 316 | char name[ICE_INT_NAME_STR_LEN]; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 317 | } ____cacheline_internodealigned_in_smp; |
| 318 | |
| 319 | enum ice_pf_flags { |
| 320 | ICE_FLAG_MSIX_ENA, |
| 321 | ICE_FLAG_FLTR_SYNC, |
| 322 | ICE_FLAG_RSS_ENA, |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 323 | ICE_FLAG_SRIOV_ENA, |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 324 | ICE_FLAG_SRIOV_CAPABLE, |
Anirudh Venkataramanan | 37b6f64 | 2019-02-28 15:24:22 -0800 | [diff] [blame] | 325 | ICE_FLAG_DCB_CAPABLE, |
| 326 | ICE_FLAG_DCB_ENA, |
Bruce Allan | ab4ab73 | 2018-12-19 10:03:26 -0800 | [diff] [blame] | 327 | ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, |
Anirudh Venkataramanan | 3a257a1 | 2019-02-28 15:24:31 -0800 | [diff] [blame^] | 328 | ICE_FLAG_DISABLE_FW_LLDP, |
| 329 | ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 330 | ICE_PF_FLAGS_NBITS /* must be last */ |
| 331 | }; |
| 332 | |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 333 | struct ice_pf { |
| 334 | struct pci_dev *pdev; |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 335 | |
| 336 | /* OS reserved IRQ details */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 337 | struct msix_entry *msix_entries; |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 338 | struct ice_res_tracker *sw_irq_tracker; |
| 339 | |
| 340 | /* HW reserved Interrupts for this PF */ |
| 341 | struct ice_res_tracker *hw_irq_tracker; |
| 342 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 343 | struct ice_vsi **vsi; /* VSIs created by the driver */ |
| 344 | struct ice_sw *first_sw; /* first switch created by firmware */ |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 345 | /* Virtchnl/SR-IOV config info */ |
| 346 | struct ice_vf *vf; |
| 347 | int num_alloc_vfs; /* actual number of VFs allocated */ |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 348 | u16 num_vfs_supported; /* num VFs supported for this PF */ |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 349 | u16 num_vf_qps; /* num queue pairs per VF */ |
| 350 | u16 num_vf_msix; /* num vectors per VF */ |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 351 | DECLARE_BITMAP(state, __ICE_STATE_NBITS); |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 352 | DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS); |
| 353 | DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS); |
| 354 | DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); |
| 355 | unsigned long serv_tmr_period; |
| 356 | unsigned long serv_tmr_prev; |
| 357 | struct timer_list serv_tmr; |
| 358 | struct work_struct serv_task; |
| 359 | struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ |
| 360 | struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 361 | u32 msg_enable; |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 362 | u32 hw_csum_rx_error; |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 363 | u32 sw_oicr_idx; /* Other interrupt cause SW vector index */ |
| 364 | u32 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ |
| 365 | u32 hw_oicr_idx; /* Other interrupt cause vector HW index */ |
| 366 | u32 num_avail_hw_msix; /* remaining HW MSIX vectors left unclaimed */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 367 | u32 num_lan_msix; /* Total MSIX vectors for base driver */ |
Anirudh Venkataramanan | f9867df | 2019-02-19 15:04:13 -0800 | [diff] [blame] | 368 | u16 num_lan_tx; /* num LAN Tx queues setup */ |
| 369 | u16 num_lan_rx; /* num LAN Rx queues setup */ |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 370 | u16 q_left_tx; /* remaining num Tx queues left unclaimed */ |
| 371 | u16 q_left_rx; /* remaining num Rx queues left unclaimed */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 372 | u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ |
| 373 | u16 num_alloc_vsi; |
Anirudh Venkataramanan | 0b28b70 | 2018-03-20 07:58:18 -0700 | [diff] [blame] | 374 | u16 corer_count; /* Core reset count */ |
| 375 | u16 globr_count; /* Global reset count */ |
| 376 | u16 empr_count; /* EMP reset count */ |
| 377 | u16 pfr_count; /* PF reset count */ |
| 378 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 379 | struct ice_hw_port_stats stats; |
| 380 | struct ice_hw_port_stats stats_prev; |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 381 | struct ice_hw hw; |
Bruce Allan | 43f8b22 | 2018-08-09 06:29:02 -0700 | [diff] [blame] | 382 | u8 stat_prev_loaded; /* has previous stats been loaded */ |
Anirudh Venkataramanan | 7b9ffc7 | 2019-02-28 15:24:24 -0800 | [diff] [blame] | 383 | #ifdef CONFIG_DCB |
| 384 | u16 dcbx_cap; |
| 385 | #endif /* CONFIG_DCB */ |
Sudheer Mogilappagari | b3969fd | 2018-08-09 06:29:53 -0700 | [diff] [blame] | 386 | u32 tx_timeout_count; |
| 387 | unsigned long tx_timeout_last_recovery; |
| 388 | u32 tx_timeout_recovery_level; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 389 | char int_name[ICE_INT_NAME_STR_LEN]; |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 390 | }; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 391 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 392 | struct ice_netdev_priv { |
| 393 | struct ice_vsi *vsi; |
| 394 | }; |
| 395 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 396 | /** |
| 397 | * ice_irq_dynamic_ena - Enable default interrupt generation settings |
Anirudh Venkataramanan | f9867df | 2019-02-19 15:04:13 -0800 | [diff] [blame] | 398 | * @hw: pointer to HW struct |
| 399 | * @vsi: pointer to VSI struct, can be NULL |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 400 | * @q_vector: pointer to q_vector, can be NULL |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 401 | */ |
Bruce Allan | c8b7abd | 2019-02-26 16:35:11 -0800 | [diff] [blame] | 402 | static inline void |
| 403 | ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, |
| 404 | struct ice_q_vector *q_vector) |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 405 | { |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 406 | u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx : |
| 407 | ((struct ice_pf *)hw->back)->hw_oicr_idx; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 408 | int itr = ICE_ITR_NONE; |
| 409 | u32 val; |
| 410 | |
| 411 | /* clear the PBA here, as this function is meant to clean out all |
| 412 | * previous interrupts and enable the interrupt |
| 413 | */ |
| 414 | val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | |
| 415 | (itr << GLINT_DYN_CTL_ITR_INDX_S); |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 416 | if (vsi) |
| 417 | if (test_bit(__ICE_DOWN, vsi->state)) |
| 418 | return; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 419 | wr32(hw, GLINT_DYN_CTL(vector), val); |
| 420 | } |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 421 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 422 | void ice_set_ethtool_ops(struct net_device *netdev); |
| 423 | int ice_up(struct ice_vsi *vsi); |
| 424 | int ice_down(struct ice_vsi *vsi); |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 425 | int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); |
| 426 | int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size); |
| 427 | void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 428 | void ice_print_link_msg(struct ice_vsi *vsi, bool isup); |
Dave Ertman | 25525b6 | 2018-10-26 10:40:57 -0700 | [diff] [blame] | 429 | void ice_napi_del(struct ice_vsi *vsi); |
Anirudh Venkataramanan | 7b9ffc7 | 2019-02-28 15:24:24 -0800 | [diff] [blame] | 430 | #ifdef CONFIG_DCB |
| 431 | int ice_pf_ena_all_vsi(struct ice_pf *pf, bool locked); |
| 432 | void ice_pf_dis_all_vsi(struct ice_pf *pf, bool locked); |
| 433 | #endif /* CONFIG_DCB */ |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 434 | |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 435 | #endif /* _ICE_H_ */ |