blob: c04debc1a0ea5ef0ae9a72cbf93fa283307368d7 [file] [log] [blame]
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -07001/* SPDX-License-Identifier: GPL-2.0 */
2/* Copyright (c) 2018, Intel Corporation. */
3
4#ifndef _ICE_H_
5#define _ICE_H_
6
7#include <linux/types.h>
8#include <linux/errno.h>
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/netdevice.h>
12#include <linux/compiler.h>
Anirudh Venkataramanandc49c772018-03-20 07:58:09 -070013#include <linux/etherdevice.h>
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -070014#include <linux/skbuff.h>
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070015#include <linux/cpumask.h>
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070016#include <linux/rtnetlink.h>
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070017#include <linux/if_vlan.h>
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -070018#include <linux/dma-mapping.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070019#include <linux/pci.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070020#include <linux/workqueue.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070021#include <linux/aer.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070022#include <linux/interrupt.h>
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070023#include <linux/ethtool.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070024#include <linux/timer.h>
Anirudh Venkataramanan7ec59ee2018-03-20 07:58:06 -070025#include <linux/delay.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070026#include <linux/bitmap.h>
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070027#include <linux/log2.h>
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070028#include <linux/ip.h>
Anirudh Venkataramanancf909e12018-12-19 10:03:32 -080029#include <linux/sctp.h>
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070030#include <linux/ipv6.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070031#include <linux/if_bridge.h>
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -070032#include <linux/avf/virtchnl.h>
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070033#include <net/ipv6.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070034#include "ice_devids.h"
35#include "ice_type.h"
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070036#include "ice_txrx.h"
Anirudh Venkataramanan9c203462018-03-20 07:58:08 -070037#include "ice_switch.h"
Anirudh Venkataramananf31e4b62018-03-20 07:58:07 -070038#include "ice_common.h"
Anirudh Venkataramanan9c203462018-03-20 07:58:08 -070039#include "ice_sched.h"
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -070040#include "ice_virtchnl_pf.h"
Anirudh Venkataramanan007676b2018-09-19 17:42:57 -070041#include "ice_sriov.h"
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070042
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070043extern const char ice_drv_ver[];
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070044#define ICE_BAR0 0
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070045#define ICE_REQ_DESC_MULTIPLE 32
Bruce Allan3b6bf292018-09-19 17:23:11 -070046#define ICE_MIN_NUM_DESC ICE_REQ_DESC_MULTIPLE
47#define ICE_MAX_NUM_DESC 8160
Brett Creeleyad71b252019-02-08 12:50:59 -080048/* set default number of Rx/Tx descriptors to the minimum between
49 * ICE_MAX_NUM_DESC and the number of descriptors to fill up an entire page
50 */
51#define ICE_DFLT_NUM_RX_DESC min_t(u16, ICE_MAX_NUM_DESC, \
52 ALIGN(PAGE_SIZE / \
53 sizeof(union ice_32byte_rx_desc), \
54 ICE_REQ_DESC_MULTIPLE))
55#define ICE_DFLT_NUM_TX_DESC min_t(u16, ICE_MAX_NUM_DESC, \
56 ALIGN(PAGE_SIZE / \
57 sizeof(struct ice_tx_desc), \
58 ICE_REQ_DESC_MULTIPLE))
59
Anirudh Venkataramanan5513b922018-03-20 07:58:17 -070060#define ICE_DFLT_TRAFFIC_CLASS BIT(0)
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070061#define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070062#define ICE_ETHTOOL_FWVER_LEN 32
Anirudh Venkataramananf31e4b62018-03-20 07:58:07 -070063#define ICE_AQ_LEN 64
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -070064#define ICE_MBXQ_LEN 64
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070065#define ICE_MIN_MSIX 2
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070066#define ICE_NO_VSI 0xffff
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070067#define ICE_MAX_TXQS 2048
68#define ICE_MAX_RXQS 2048
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070069#define ICE_VSI_MAP_CONTIG 0
70#define ICE_VSI_MAP_SCATTER 1
71#define ICE_MAX_SCATTER_TXQS 16
72#define ICE_MAX_SCATTER_RXQS 16
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -070073#define ICE_Q_WAIT_RETRY_LIMIT 10
74#define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT)
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070075#define ICE_MAX_LG_RSS_QS 256
76#define ICE_MAX_SMALL_RSS_QS 8
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070077#define ICE_RES_VALID_BIT 0x8000
78#define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1)
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070079#define ICE_INVAL_Q_INDEX 0xffff
Anirudh Venkataramanan0f9d5022018-08-09 06:29:50 -070080#define ICE_INVAL_VFID 256
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -070081#define ICE_MAX_VF_COUNT 256
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -070082#define ICE_MAX_QS_PER_VF 256
83#define ICE_MIN_QS_PER_VF 1
84#define ICE_DFLT_QS_PER_VF 4
Anirudh Venkataramanan1071a832018-09-19 17:42:59 -070085#define ICE_MAX_BASE_QS_PER_VF 16
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -070086#define ICE_MAX_INTR_PER_VF 65
87#define ICE_MIN_INTR_PER_VF (ICE_MIN_QS_PER_VF + 1)
88#define ICE_DFLT_INTR_PER_VF (ICE_DFLT_QS_PER_VF + 1)
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070089
Anirudh Venkataramananafd9d4a2018-10-26 10:40:51 -070090#define ICE_MAX_RESET_WAIT 20
91
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070092#define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4)
93
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070094#define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
95
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070096#define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - \
Maciej Fijalkowski5ed5d312019-02-08 12:50:29 -080097 (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2)))
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070098
99#define ICE_UP_TABLE_TRANSLATE(val, i) \
100 (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
101 ICE_AQ_VSI_UP_TABLE_UP##i##_M)
102
Anirudh Venkataramanan2b245cb2018-03-20 07:58:14 -0700103#define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700104#define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700105#define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700106
Anirudh Venkataramanan0b28b702018-03-20 07:58:18 -0700107/* Macro for each VSI in a PF */
108#define ice_for_each_vsi(pf, i) \
109 for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
110
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700111/* Macros for each Tx/Rx ring in a VSI */
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700112#define ice_for_each_txq(vsi, i) \
113 for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
114
115#define ice_for_each_rxq(vsi, i) \
116 for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
117
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700118/* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
Jacob Kellerf8ba7db2018-08-09 06:28:54 -0700119#define ice_for_each_alloc_txq(vsi, i) \
120 for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
121
122#define ice_for_each_alloc_rxq(vsi, i) \
123 for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
124
Brett Creeley67fe64d2018-12-19 10:03:30 -0800125#define ice_for_each_q_vector(vsi, i) \
126 for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)
127
Akeem G Abodunrin5eda8af2019-02-26 16:35:14 -0800128#define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \
129 ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX)
130
131#define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \
132 ICE_PROMISC_MCAST_TX | \
133 ICE_PROMISC_UCAST_RX | \
134 ICE_PROMISC_MCAST_RX | \
135 ICE_PROMISC_VLAN_TX | \
136 ICE_PROMISC_VLAN_RX)
137
138#define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX)
139
140#define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \
141 ICE_PROMISC_MCAST_RX | \
142 ICE_PROMISC_VLAN_TX | \
143 ICE_PROMISC_VLAN_RX)
144
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700145struct ice_tc_info {
146 u16 qoffset;
Usha Ketinenic5a2a4a2018-10-26 11:44:35 -0700147 u16 qcount_tx;
148 u16 qcount_rx;
149 u8 netdev_tc;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700150};
151
152struct ice_tc_cfg {
153 u8 numtc; /* Total number of enabled TCs */
Anirudh Venkataramananf9867df2019-02-19 15:04:13 -0800154 u8 ena_tc; /* Tx map */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700155 struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
156};
157
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700158struct ice_res_tracker {
159 u16 num_entries;
160 u16 search_hint;
161 u16 list[1];
162};
163
Anirudh Venkataramanan03f7a982018-12-19 10:03:27 -0800164struct ice_qs_cfg {
Anirudh Venkataramanan94c44412019-02-19 15:04:12 -0800165 struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */
Anirudh Venkataramanan03f7a982018-12-19 10:03:27 -0800166 unsigned long *pf_map;
167 unsigned long pf_map_size;
168 unsigned int q_count;
169 unsigned int scatter_count;
170 u16 *vsi_map;
171 u16 vsi_map_offset;
172 u8 mapping_mode;
173};
174
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700175struct ice_sw {
176 struct ice_pf *pf;
177 u16 sw_id; /* switch ID for this switch */
178 u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */
179};
180
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700181enum ice_state {
182 __ICE_DOWN,
Anirudh Venkataramanan0b28b702018-03-20 07:58:18 -0700183 __ICE_NEEDS_RESTART,
Anirudh Venkataramanan0f9d5022018-08-09 06:29:50 -0700184 __ICE_PREPARED_FOR_RESET, /* set by driver when prepared */
Dave Ertman5df7e452018-09-19 17:23:11 -0700185 __ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700186 __ICE_PFR_REQ, /* set by driver and peers */
Anirudh Venkataramanan0b28b702018-03-20 07:58:18 -0700187 __ICE_CORER_REQ, /* set by driver and peers */
188 __ICE_GLOBR_REQ, /* set by driver and peers */
189 __ICE_CORER_RECV, /* set by OICR handler */
190 __ICE_GLOBR_RECV, /* set by OICR handler */
191 __ICE_EMPR_RECV, /* set by OICR handler */
192 __ICE_SUSPENDED, /* set on module remove path */
193 __ICE_RESET_FAILED, /* set by reset/rebuild */
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700194 /* When checking for the PF to be in a nominal operating state, the
195 * bits that are grouped at the beginning of the list need to be
Anirudh Venkataramanandf17b7e2018-10-26 11:44:46 -0700196 * checked. Bits occurring before __ICE_STATE_NOMINAL_CHECK_BITS will
197 * be checked. If you need to add a bit into consideration for nominal
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700198 * operating state, it must be added before
Anirudh Venkataramanandf17b7e2018-10-26 11:44:46 -0700199 * __ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700200 * without appropriate consideration.
201 */
202 __ICE_STATE_NOMINAL_CHECK_BITS,
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700203 __ICE_ADMINQ_EVENT_PENDING,
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -0700204 __ICE_MAILBOXQ_EVENT_PENDING,
Sudheer Mogilappagarib3969fd2018-08-09 06:29:53 -0700205 __ICE_MDD_EVENT_PENDING,
Anirudh Venkataramanan007676b2018-09-19 17:42:57 -0700206 __ICE_VFLR_EVENT_PENDING,
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700207 __ICE_FLTR_OVERFLOW_PROMISC,
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700208 __ICE_VF_DIS,
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700209 __ICE_CFG_BUSY,
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700210 __ICE_SERVICE_SCHED,
Akeem G Abodunrin8d81fa52018-08-09 06:29:57 -0700211 __ICE_SERVICE_DIS,
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700212 __ICE_STATE_NBITS /* must be last */
213};
214
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700215enum ice_vsi_flags {
216 ICE_VSI_FLAG_UMAC_FLTR_CHANGED,
217 ICE_VSI_FLAG_MMAC_FLTR_CHANGED,
218 ICE_VSI_FLAG_VLAN_FLTR_CHANGED,
219 ICE_VSI_FLAG_PROMISC_CHANGED,
220 ICE_VSI_FLAG_NBITS /* must be last */
221};
222
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700223/* struct that defines a VSI, associated with a dev */
224struct ice_vsi {
225 struct net_device *netdev;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700226 struct ice_sw *vsw; /* switch this VSI is on */
227 struct ice_pf *back; /* back pointer to PF */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700228 struct ice_port_info *port_info; /* back pointer to port_info */
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700229 struct ice_ring **rx_rings; /* Rx ring array */
230 struct ice_ring **tx_rings; /* Tx ring array */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700231 struct ice_q_vector **q_vectors; /* q_vector array */
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700232
233 irqreturn_t (*irq_handler)(int irq, void *data);
234
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700235 u64 tx_linearize;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700236 DECLARE_BITMAP(state, __ICE_STATE_NBITS);
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700237 DECLARE_BITMAP(flags, ICE_VSI_FLAG_NBITS);
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700238 unsigned int current_netdev_flags;
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700239 u32 tx_restart;
240 u32 tx_busy;
241 u32 rx_buf_failed;
242 u32 rx_page_failed;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700243 int num_q_vectors;
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700244 int sw_base_vector; /* Irq base for OS reserved vectors */
245 int hw_base_vector; /* HW (absolute) index of a vector */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700246 enum ice_vsi_type type;
Anirudh Venkataramanandf17b7e2018-10-26 11:44:46 -0700247 u16 vsi_num; /* HW (absolute) index of this VSI */
248 u16 idx; /* software index in pf->vsi[] */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700249
250 /* Interrupt thresholds */
251 u16 work_lmt;
252
Anirudh Venkataramanan8ede0172018-09-19 17:42:56 -0700253 s16 vf_id; /* VF ID for SR-IOV VSIs */
254
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700255 /* RSS config */
256 u16 rss_table_size; /* HW RSS table size */
257 u16 rss_size; /* Allocated RSS queues */
258 u8 *rss_hkey_user; /* User configured hash keys */
259 u8 *rss_lut_user; /* User configured lookup table entries */
260 u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */
261
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700262 u16 max_frame;
263 u16 rx_buf_len;
264
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700265 struct ice_aqc_vsi_props info; /* VSI properties */
266
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700267 /* VSI stats */
268 struct rtnl_link_stats64 net_stats;
269 struct ice_eth_stats eth_stats;
270 struct ice_eth_stats eth_stats_prev;
271
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700272 struct list_head tmp_sync_list; /* MAC filters to be synced */
273 struct list_head tmp_unsync_list; /* MAC filters to be unsynced */
274
Bruce Allan43f8b222018-08-09 06:29:02 -0700275 u8 irqs_ready;
276 u8 current_isup; /* Sync 'link up' logging */
277 u8 stat_offsets_loaded;
Akeem G Abodunrin5eda8af2019-02-26 16:35:14 -0800278 u8 vlan_ena;
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700279
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700280 /* queue information */
281 u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */
282 u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */
283 u16 txq_map[ICE_MAX_TXQS]; /* index in pf->avail_txqs */
284 u16 rxq_map[ICE_MAX_RXQS]; /* index in pf->avail_rxqs */
285 u16 alloc_txq; /* Allocated Tx queues */
286 u16 num_txq; /* Used Tx queues */
287 u16 alloc_rxq; /* Allocated Rx queues */
288 u16 num_rxq; /* Used Rx queues */
Brett Creeleyad71b252019-02-08 12:50:59 -0800289 u16 num_rx_desc;
290 u16 num_tx_desc;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700291 struct ice_tc_cfg tc_cfg;
292} ____cacheline_internodealigned_in_smp;
293
294/* struct that defines an interrupt vector */
295struct ice_q_vector {
296 struct ice_vsi *vsi;
Brett Creeley8244dd22019-02-19 15:04:05 -0800297
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700298 u16 v_idx; /* index in the vsi->q_vector array. */
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700299 u8 num_ring_rx; /* total number of Rx rings in vector */
Brett Creeley8244dd22019-02-19 15:04:05 -0800300 u8 num_ring_tx; /* total number of Tx rings in vector */
301 u8 itr_countdown; /* when 0 should adjust adaptive ITR */
Brett Creeley9e4ab4c2018-09-19 17:23:19 -0700302 /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
303 * value to the device
304 */
305 u8 intrl;
Brett Creeley8244dd22019-02-19 15:04:05 -0800306
307 struct napi_struct napi;
308
309 struct ice_ring_container rx;
310 struct ice_ring_container tx;
311
312 cpumask_t affinity_mask;
313 struct irq_affinity_notify affinity_notify;
314
315 char name[ICE_INT_NAME_STR_LEN];
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700316} ____cacheline_internodealigned_in_smp;
317
318enum ice_pf_flags {
319 ICE_FLAG_MSIX_ENA,
320 ICE_FLAG_FLTR_SYNC,
321 ICE_FLAG_RSS_ENA,
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700322 ICE_FLAG_SRIOV_ENA,
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -0700323 ICE_FLAG_SRIOV_CAPABLE,
Bruce Allanab4ab732018-12-19 10:03:26 -0800324 ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700325 ICE_PF_FLAGS_NBITS /* must be last */
326};
327
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700328struct ice_pf {
329 struct pci_dev *pdev;
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700330
331 /* OS reserved IRQ details */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700332 struct msix_entry *msix_entries;
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700333 struct ice_res_tracker *sw_irq_tracker;
334
335 /* HW reserved Interrupts for this PF */
336 struct ice_res_tracker *hw_irq_tracker;
337
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700338 struct ice_vsi **vsi; /* VSIs created by the driver */
339 struct ice_sw *first_sw; /* first switch created by firmware */
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700340 /* Virtchnl/SR-IOV config info */
341 struct ice_vf *vf;
342 int num_alloc_vfs; /* actual number of VFs allocated */
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -0700343 u16 num_vfs_supported; /* num VFs supported for this PF */
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700344 u16 num_vf_qps; /* num queue pairs per VF */
345 u16 num_vf_msix; /* num vectors per VF */
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700346 DECLARE_BITMAP(state, __ICE_STATE_NBITS);
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700347 DECLARE_BITMAP(avail_txqs, ICE_MAX_TXQS);
348 DECLARE_BITMAP(avail_rxqs, ICE_MAX_RXQS);
349 DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
350 unsigned long serv_tmr_period;
351 unsigned long serv_tmr_prev;
352 struct timer_list serv_tmr;
353 struct work_struct serv_task;
354 struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */
355 struct mutex sw_mutex; /* lock for protecting VSI alloc flow */
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700356 u32 msg_enable;
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700357 u32 hw_csum_rx_error;
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700358 u32 sw_oicr_idx; /* Other interrupt cause SW vector index */
359 u32 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */
360 u32 hw_oicr_idx; /* Other interrupt cause vector HW index */
361 u32 num_avail_hw_msix; /* remaining HW MSIX vectors left unclaimed */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700362 u32 num_lan_msix; /* Total MSIX vectors for base driver */
Anirudh Venkataramananf9867df2019-02-19 15:04:13 -0800363 u16 num_lan_tx; /* num LAN Tx queues setup */
364 u16 num_lan_rx; /* num LAN Rx queues setup */
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700365 u16 q_left_tx; /* remaining num Tx queues left unclaimed */
366 u16 q_left_rx; /* remaining num Rx queues left unclaimed */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700367 u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */
368 u16 num_alloc_vsi;
Anirudh Venkataramanan0b28b702018-03-20 07:58:18 -0700369 u16 corer_count; /* Core reset count */
370 u16 globr_count; /* Global reset count */
371 u16 empr_count; /* EMP reset count */
372 u16 pfr_count; /* PF reset count */
373
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700374 struct ice_hw_port_stats stats;
375 struct ice_hw_port_stats stats_prev;
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700376 struct ice_hw hw;
Bruce Allan43f8b222018-08-09 06:29:02 -0700377 u8 stat_prev_loaded; /* has previous stats been loaded */
Sudheer Mogilappagarib3969fd2018-08-09 06:29:53 -0700378 u32 tx_timeout_count;
379 unsigned long tx_timeout_last_recovery;
380 u32 tx_timeout_recovery_level;
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700381 char int_name[ICE_INT_NAME_STR_LEN];
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700382};
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700383
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700384struct ice_netdev_priv {
385 struct ice_vsi *vsi;
386};
387
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700388/**
389 * ice_irq_dynamic_ena - Enable default interrupt generation settings
Anirudh Venkataramananf9867df2019-02-19 15:04:13 -0800390 * @hw: pointer to HW struct
391 * @vsi: pointer to VSI struct, can be NULL
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700392 * @q_vector: pointer to q_vector, can be NULL
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700393 */
Bruce Allanc8b7abd2019-02-26 16:35:11 -0800394static inline void
395ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
396 struct ice_q_vector *q_vector)
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700397{
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700398 u32 vector = (vsi && q_vector) ? vsi->hw_base_vector + q_vector->v_idx :
399 ((struct ice_pf *)hw->back)->hw_oicr_idx;
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700400 int itr = ICE_ITR_NONE;
401 u32 val;
402
403 /* clear the PBA here, as this function is meant to clean out all
404 * previous interrupts and enable the interrupt
405 */
406 val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
407 (itr << GLINT_DYN_CTL_ITR_INDX_S);
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700408 if (vsi)
409 if (test_bit(__ICE_DOWN, vsi->state))
410 return;
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700411 wr32(hw, GLINT_DYN_CTL(vector), val);
412}
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700413
Anirudh Venkataramanan5513b922018-03-20 07:58:17 -0700414static inline void ice_vsi_set_tc_cfg(struct ice_vsi *vsi)
415{
416 vsi->tc_cfg.ena_tc = ICE_DFLT_TRAFFIC_CLASS;
417 vsi->tc_cfg.numtc = 1;
418}
419
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700420void ice_set_ethtool_ops(struct net_device *netdev);
421int ice_up(struct ice_vsi *vsi);
422int ice_down(struct ice_vsi *vsi);
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700423int ice_set_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
424int ice_get_rss(struct ice_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
425void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700426void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
Dave Ertman25525b62018-10-26 10:40:57 -0700427void ice_napi_del(struct ice_vsi *vsi);
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700428
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700429#endif /* _ICE_H_ */