blob: aef06c37d3380b5d6f2d220d372b5231c83438c9 [file] [log] [blame]
Thomas Gleixner457c8992019-05-19 13:08:55 +01001// SPDX-License-Identifier: GPL-2.0-only
Paul Gortmaker69c60c82011-05-26 12:22:53 -04002#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#include <linux/bitops.h>
Stephen Rothwell5cdd1742011-08-10 11:49:56 +10004#include <linux/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07006
Alan Cox8bdbd962009-07-04 00:35:45 +01007#include <linux/io.h>
Borislav Petkovc98fdea2012-02-07 13:08:52 +01008#include <linux/sched.h>
Ingo Molnare6017572017-02-01 16:36:40 +01009#include <linux/sched/clock.h>
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +010010#include <linux/random.h>
Matt Fleminga55c7452019-08-08 20:53:01 +010011#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +020013#include <asm/apic.h>
Suravee Suthikulpanit68091ee2018-04-27 16:34:37 -050014#include <asm/cacheinfo.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080015#include <asm/cpu.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020016#include <asm/spec-ctrl.h>
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020017#include <asm/smp.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +020018#include <asm/pci-direct.h>
Huang Ruib466bdb2015-08-10 12:19:54 +020019#include <asm/delay.h>
Borislav Petkovad3bc252018-12-05 00:34:56 +010020#include <asm/debugreg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070022#ifdef CONFIG_X86_64
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070023# include <asm/mmconfig.h>
Laura Abbottd1163652017-05-08 15:58:11 -070024# include <asm/set_memory.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070025#endif
26
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include "cpu.h"
28
Thomas Gleixner3344ed32016-12-09 19:29:09 +010029static const int amd_erratum_383[];
30static const int amd_erratum_400[];
Kim Phillips21b5ee52020-02-19 18:52:43 +010031static const int amd_erratum_1054[];
Thomas Gleixner3344ed32016-12-09 19:29:09 +010032static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
33
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +020034/*
35 * nodes_per_socket: Stores the number of nodes per socket.
36 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
37 * Node Identifiers[10:8]
38 */
39static u32 nodes_per_socket = 1;
40
Borislav Petkov2c929ce2012-06-01 16:52:38 +020041static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
42{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020043 u32 gprs[8] = { 0 };
44 int err;
45
Borislav Petkov682469a2013-04-08 17:57:45 +020046 WARN_ONCE((boot_cpu_data.x86 != 0xf),
47 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020048
49 gprs[1] = msr;
50 gprs[7] = 0x9c5a203a;
51
52 err = rdmsr_safe_regs(gprs);
53
54 *p = gprs[0] | ((u64)gprs[2] << 32);
55
56 return err;
57}
58
59static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
60{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020061 u32 gprs[8] = { 0 };
62
Borislav Petkov682469a2013-04-08 17:57:45 +020063 WARN_ONCE((boot_cpu_data.x86 != 0xf),
64 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020065
66 gprs[0] = (u32)val;
67 gprs[1] = msr;
68 gprs[2] = val >> 32;
69 gprs[7] = 0x9c5a203a;
70
71 return wrmsr_safe_regs(gprs);
72}
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/*
75 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
76 * misexecution of code under Linux. Owners of such processors should
77 * contact AMD for precise details and a CPU swap.
78 *
79 * See http://www.multimania.com/poulot/k6bug.html
Andreas Herrmannd7de8642012-04-11 17:12:38 +020080 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
81 * (Publication # 21266 Issue Date: August 1998)
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 *
83 * The following test is erm.. interesting. AMD neglected to up
84 * the chip setting when fixing the bug but they also tweaked some
85 * performance at the same time..
86 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010087
Andi Kleen26b31f462019-03-29 17:47:36 -070088#ifdef CONFIG_X86_32
Andi Kleen277d5b42013-08-05 15:02:43 -070089extern __visible void vide(void);
Andi Kleenc03e2752019-03-29 17:47:35 -070090__asm__(".text\n"
91 ".globl vide\n"
Josh Poimboeufde642fa2016-01-21 16:49:14 -060092 ".type vide, @function\n"
93 ".align 4\n"
94 "vide: ret\n");
Andi Kleen26b31f462019-03-29 17:47:36 -070095#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040097static void init_amd_k5(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -070098{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020099#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700100/*
101 * General Systems BIOSen alias the cpu frequency registers
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800102 * of the Elan at 0x000df000. Unfortunately, one of the Linux
Yinghai Lu11fdd252008-09-07 17:58:50 -0700103 * drivers subsequently pokes it, and changes the CPU speed.
104 * Workaround : Remove the unneeded alias.
105 */
106#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
107#define CBAR_ENB (0x80000000)
108#define CBAR_KEY (0X000000CB)
109 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100110 if (inl(CBAR) & CBAR_ENB)
111 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700112 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200113#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700114}
115
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400116static void init_amd_k6(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700117{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200118#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700119 u32 l, h;
Jiang Liu46a84132013-07-03 15:04:19 -0700120 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700121
122 if (c->x86_model < 6) {
123 /* Based on AMD doc 20734R - June 2000 */
124 if (c->x86_model == 0) {
125 clear_cpu_cap(c, X86_FEATURE_APIC);
126 set_cpu_cap(c, X86_FEATURE_PGE);
127 }
128 return;
129 }
130
Jia Zhangb3991512018-01-01 09:52:10 +0800131 if (c->x86_model == 6 && c->x86_stepping == 1) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700132 const int K6_BUG_LOOP = 1000000;
133 int n;
134 void (*f_vide)(void);
Andy Lutomirski37963662015-06-25 18:44:01 +0200135 u64 d, d2;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700136
Chen Yucong1b74dde2016-02-02 11:45:02 +0800137 pr_info("AMD K6 stepping B detected - ");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700138
139 /*
140 * It looks like AMD fixed the 2.6.2 bug and improved indirect
141 * calls at the same time.
142 */
143
144 n = K6_BUG_LOOP;
145 f_vide = vide;
Mikulas Patocka5f8a1612017-07-11 07:44:05 -0400146 OPTIMIZER_HIDE_VAR(f_vide);
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200147 d = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700148 while (n--)
149 f_vide();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200150 d2 = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700151 d = d2-d;
152
153 if (d > 20*K6_BUG_LOOP)
Chen Yucong1b74dde2016-02-02 11:45:02 +0800154 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700155 else
Chen Yucong1b74dde2016-02-02 11:45:02 +0800156 pr_cont("probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700157 }
158
159 /* K6 with old style WHCR */
160 if (c->x86_model < 8 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800161 (c->x86_model == 8 && c->x86_stepping < 8)) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700162 /* We can only write allocate on the low 508Mb */
163 if (mbytes > 508)
164 mbytes = 508;
165
166 rdmsr(MSR_K6_WHCR, l, h);
167 if ((l&0x0000FFFF) == 0) {
168 unsigned long flags;
169 l = (1<<0)|((mbytes/4)<<1);
170 local_irq_save(flags);
171 wbinvd();
172 wrmsr(MSR_K6_WHCR, l, h);
173 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800174 pr_info("Enabling old style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700175 mbytes);
176 }
177 return;
178 }
179
Jia Zhangb3991512018-01-01 09:52:10 +0800180 if ((c->x86_model == 8 && c->x86_stepping > 7) ||
Yinghai Lu11fdd252008-09-07 17:58:50 -0700181 c->x86_model == 9 || c->x86_model == 13) {
182 /* The more serious chips .. */
183
184 if (mbytes > 4092)
185 mbytes = 4092;
186
187 rdmsr(MSR_K6_WHCR, l, h);
188 if ((l&0xFFFF0000) == 0) {
189 unsigned long flags;
190 l = ((mbytes>>2)<<22)|(1<<16);
191 local_irq_save(flags);
192 wbinvd();
193 wrmsr(MSR_K6_WHCR, l, h);
194 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800195 pr_info("Enabling new style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700196 mbytes);
197 }
198
199 return;
200 }
201
202 if (c->x86_model == 10) {
203 /* AMD Geode LX is model 10 */
204 /* placeholder for any needed mods */
205 return;
206 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200207#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800208}
209
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400210static void init_amd_k7(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700211{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200212#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700213 u32 l, h;
214
215 /*
216 * Bit 15 of Athlon specific MSR 15, needs to be 0
217 * to enable SSE on Palomino/Morgan/Barton CPU's.
218 * If the BIOS didn't enable it already, enable it here.
219 */
220 if (c->x86_model >= 6 && c->x86_model <= 10) {
221 if (!cpu_has(c, X86_FEATURE_XMM)) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800222 pr_info("Enabling disabled K7/SSE Support.\n");
Borislav Petkov8f86a732014-03-09 18:05:24 +0100223 msr_clear_bit(MSR_K7_HWCR, 15);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700224 set_cpu_cap(c, X86_FEATURE_XMM);
225 }
226 }
227
228 /*
229 * It's been determined by AMD that Athlons since model 8 stepping 1
230 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
231 * As per AMD technical note 27212 0.2
232 */
Jia Zhangb3991512018-01-01 09:52:10 +0800233 if ((c->x86_model == 8 && c->x86_stepping >= 1) || (c->x86_model > 8)) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700234 rdmsr(MSR_K7_CLK_CTL, l, h);
235 if ((l & 0xfff00000) != 0x20000000) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800236 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
237 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700238 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
239 }
240 }
241
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200242 /* calling is from identify_secondary_cpu() ? */
243 if (!c->cpu_index)
244 return;
245
246 /*
247 * Certain Athlons might work (for various values of 'work') in SMP
248 * but they are not certified as MP capable.
249 */
250 /* Athlon 660/661 is valid. */
Jia Zhangb3991512018-01-01 09:52:10 +0800251 if ((c->x86_model == 6) && ((c->x86_stepping == 0) ||
252 (c->x86_stepping == 1)))
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200253 return;
254
255 /* Duron 670 is valid */
Jia Zhangb3991512018-01-01 09:52:10 +0800256 if ((c->x86_model == 7) && (c->x86_stepping == 0))
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200257 return;
258
259 /*
260 * Athlon 662, Duron 671, and Athlon >model 7 have capability
261 * bit. It's worth noting that the A5 stepping (662) of some
262 * Athlon XP's have the MP bit set.
263 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
264 * more.
265 */
Jia Zhangb3991512018-01-01 09:52:10 +0800266 if (((c->x86_model == 6) && (c->x86_stepping >= 2)) ||
267 ((c->x86_model == 7) && (c->x86_stepping >= 1)) ||
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200268 (c->x86_model > 7))
269 if (cpu_has(c, X86_FEATURE_MP))
270 return;
271
272 /* If we get here, not a certified SMP capable AMD system. */
273
274 /*
275 * Don't taint if we are running SMP kernel on a single non-MP
276 * approved Athlon
277 */
278 WARN_ONCE(1, "WARNING: This combination of AMD"
279 " processors is not suitable for SMP.\n");
280 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700281#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200282}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700283
Tejun Heo645a7912011-01-23 14:37:40 +0100284#ifdef CONFIG_NUMA
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100285/*
286 * To workaround broken NUMA config. Read the comment in
287 * srat_detect_node().
288 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400289static int nearby_node(int apicid)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700290{
291 int i, node;
292
293 for (i = apicid - 1; i >= 0; i--) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100294 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700295 if (node != NUMA_NO_NODE && node_online(node))
296 return node;
297 }
298 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100299 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700300 if (node != NUMA_NO_NODE && node_online(node))
301 return node;
302 }
303 return first_node(node_online_map); /* Shouldn't happen */
304}
305#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700306
307/*
Suravee Suthikulpanitb89b41d2017-07-31 10:51:58 +0200308 * Fix up cpu_core_id for pre-F17h systems to be in the
309 * [0 .. cores_per_node - 1] range. Not really needed but
310 * kept so as not to break existing setups.
311 */
312static void legacy_fixup_core_id(struct cpuinfo_x86 *c)
313{
314 u32 cus_per_node;
315
316 if (c->x86 >= 0x17)
317 return;
318
319 cus_per_node = c->x86_max_cores / nodes_per_socket;
320 c->cpu_core_id %= cus_per_node;
321}
322
323/*
Andreas Herrmann23588c32010-09-30 14:36:28 +0200324 * Fixup core topology information for
325 * (1) AMD multi-node processors
326 * Assumption: Number of cores in each internal node is the same.
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200327 * (2) AMD processors supporting compute units
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200328 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400329static void amd_get_topology(struct cpuinfo_x86 *c)
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200330{
Andreas Herrmann23588c32010-09-30 14:36:28 +0200331 u8 node_id;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200332 int cpu = smp_processor_id();
333
Andreas Herrmann23588c32010-09-30 14:36:28 +0200334 /* get information required for multi-node processors */
Borislav Petkov362f9242015-12-07 10:39:41 +0100335 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
Suravee Suthikulpanit3986a0a2018-04-27 16:48:01 -0500336 int err;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100337 u32 eax, ebx, ecx, edx;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200338
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100339 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
340
341 node_id = ecx & 0xff;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100342
343 if (c->x86 == 0x15)
344 c->cu_id = ebx & 0xff;
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100345
Yazen Ghannam08b25962017-02-05 11:50:22 +0100346 if (c->x86 >= 0x17) {
347 c->cpu_core_id = ebx & 0xff;
348
349 if (smp_num_siblings > 1)
350 c->x86_max_cores /= smp_num_siblings;
351 }
352
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100353 /*
Suravee Suthikulpanit3986a0a2018-04-27 16:48:01 -0500354 * In case leaf B is available, use it to derive
355 * topology information.
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100356 */
Suravee Suthikulpanit3986a0a2018-04-27 16:48:01 -0500357 err = detect_extended_topology(c);
358 if (!err)
359 c->x86_coreid_bits = get_count_order(c->x86_max_cores);
360
Suravee Suthikulpanit68091ee2018-04-27 16:34:37 -0500361 cacheinfo_amd_init_llc_id(c, cpu, node_id);
362
Andreas Herrmann23588c32010-09-30 14:36:28 +0200363 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200364 u64 value;
365
Andreas Herrmann23588c32010-09-30 14:36:28 +0200366 rdmsrl(MSR_FAM10H_NODE_ID, value);
Andreas Herrmann23588c32010-09-30 14:36:28 +0200367 node_id = value & 7;
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100368
369 per_cpu(cpu_llc_id, cpu) = node_id;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200370 } else
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100371 return;
372
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200373 if (nodes_per_socket > 1) {
Andreas Herrmann23588c32010-09-30 14:36:28 +0200374 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
Suravee Suthikulpanitb89b41d2017-07-31 10:51:58 +0200375 legacy_fixup_core_id(c);
Andreas Herrmann23588c32010-09-30 14:36:28 +0200376 }
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200377}
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200378
379/*
Michael Opdenackeraa5e5dc2013-09-18 06:00:43 +0200380 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
Yinghai Lu11fdd252008-09-07 17:58:50 -0700381 * Assumes number of cores is a power of two.
382 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400383static void amd_detect_cmp(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700384{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700385 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200386 int cpu = smp_processor_id();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700387
388 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700389 /* Low order bits define the core id (index of core in socket) */
390 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
391 /* Convert the initial APIC ID into the socket ID */
392 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200393 /* use socket ID also for last level cache */
394 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700395}
396
Wei Huang077168e2020-03-21 14:38:00 -0500397static void amd_detect_ppin(struct cpuinfo_x86 *c)
398{
399 unsigned long long val;
400
401 if (!cpu_has(c, X86_FEATURE_AMD_PPIN))
402 return;
403
404 /* When PPIN is defined in CPUID, still need to check PPIN_CTL MSR */
405 if (rdmsrl_safe(MSR_AMD_PPIN_CTL, &val))
406 goto clear_ppin;
407
408 /* PPIN is locked in disabled mode, clear feature bit */
409 if ((val & 3UL) == 1UL)
410 goto clear_ppin;
411
412 /* If PPIN is disabled, try to enable it */
413 if (!(val & 2UL)) {
414 wrmsrl_safe(MSR_AMD_PPIN_CTL, val | 2UL);
415 rdmsrl_safe(MSR_AMD_PPIN_CTL, &val);
416 }
417
418 /* If PPIN_EN bit is 1, return from here; otherwise fall through */
419 if (val & 2UL)
420 return;
421
422clear_ppin:
423 clear_cpu_cap(c, X86_FEATURE_AMD_PPIN);
424}
425
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800426u16 amd_get_nb_id(int cpu)
Andreas Herrmann6a812692009-09-16 11:33:40 +0200427{
Borislav Petkovf8b64d02018-04-27 16:34:34 -0500428 return per_cpu(cpu_llc_id, cpu);
Andreas Herrmann6a812692009-09-16 11:33:40 +0200429}
430EXPORT_SYMBOL_GPL(amd_get_nb_id);
431
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200432u32 amd_get_nodes_per_socket(void)
433{
434 return nodes_per_socket;
435}
436EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
437
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400438static void srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700439{
Tejun Heo645a7912011-01-23 14:37:40 +0100440#ifdef CONFIG_NUMA
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700441 int cpu = smp_processor_id();
442 int node;
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700443 unsigned apicid = c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700444
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100445 node = numa_cpu_node(cpu);
446 if (node == NUMA_NO_NODE)
447 node = per_cpu(cpu_llc_id, cpu);
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200448
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800449 /*
Andreas Herrmann68894632012-04-02 18:06:48 +0200450 * On multi-fabric platform (e.g. Numascale NumaChip) a
451 * platform-specific handler needs to be called to fixup some
452 * IDs of the CPU.
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800453 */
Andreas Herrmann68894632012-04-02 18:06:48 +0200454 if (x86_cpuinit.fixup_cpu_id)
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800455 x86_cpuinit.fixup_cpu_id(c, node);
456
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700457 if (!node_online(node)) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100458 /*
459 * Two possibilities here:
460 *
461 * - The CPU is missing memory and no node was created. In
462 * that case try picking one from a nearby CPU.
463 *
464 * - The APIC IDs differ from the HyperTransport node IDs
465 * which the K8 northbridge parsing fills in. Assume
466 * they are all increased by a constant offset, but in
467 * the same order as the HT nodeids. If that doesn't
468 * result in a usable node fall back to the path for the
469 * previous case.
470 *
471 * This workaround operates directly on the mapping between
472 * APIC ID and NUMA node, assuming certain relationship
473 * between APIC ID, HT node ID and NUMA topology. As going
474 * through CPU mapping may alter the outcome, directly
475 * access __apicid_to_node[].
476 */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700477 int ht_nodeid = c->initial_apicid;
478
Dan Carpenter7030a7e2016-01-13 15:39:40 +0300479 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100480 node = __apicid_to_node[ht_nodeid];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700481 /* Pick a nearby node */
482 if (!node_online(node))
483 node = nearby_node(apicid);
484 }
485 numa_set_node(cpu, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700486#endif
487}
488
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400489static void early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700490{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200491#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700492 unsigned bits, ecx;
493
494 /* Multi core CPU? */
495 if (c->extended_cpuid_level < 0x80000008)
496 return;
497
498 ecx = cpuid_ecx(0x80000008);
499
500 c->x86_max_cores = (ecx & 0xff) + 1;
501
502 /* CPU telling us the core id bits shift? */
503 bits = (ecx >> 12) & 0xF;
504
505 /* Otherwise recompute */
506 if (bits == 0) {
507 while ((1 << bits) < c->x86_max_cores)
508 bits++;
509 }
510
511 c->x86_coreid_bits = bits;
512#endif
513}
514
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400515static void bsp_init_amd(struct cpuinfo_x86 *c)
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200516{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200517
518#ifdef CONFIG_X86_64
519 if (c->x86 >= 0xf) {
520 unsigned long long tseg;
521
522 /*
523 * Split up direct mapping around the TSEG SMM area.
524 * Don't do it for gbpages because there seems very little
525 * benefit in doing so.
526 */
527 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
528 unsigned long pfn = tseg >> PAGE_SHIFT;
529
Chen Yucong1b74dde2016-02-02 11:45:02 +0800530 pr_debug("tseg: %010llx\n", tseg);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200531 if (pfn_range_is_mapped(pfn, pfn + 1))
532 set_memory_4k((unsigned long)__va(tseg), 1);
533 }
534 }
535#endif
536
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200537 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
538
539 if (c->x86 > 0x10 ||
540 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
541 u64 val;
542
543 rdmsrl(MSR_K7_HWCR, val);
544 if (!(val & BIT(24)))
Chen Yucong1b74dde2016-02-02 11:45:02 +0800545 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200546 }
547 }
548
549 if (c->x86 == 0x15) {
550 unsigned long upperbit;
551 u32 cpuid, assoc;
552
553 cpuid = cpuid_edx(0x80000005);
554 assoc = cpuid >> 16 & 0xff;
555 upperbit = ((cpuid >> 24) << 10) / assoc;
556
557 va_align.mask = (upperbit - 1) & PAGE_MASK;
558 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +0100559
560 /* A random value per boot for bit slice [12:upper_bit) */
561 va_align.bits = get_random_int() & va_align.mask;
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200562 }
Huang Ruib466bdb2015-08-10 12:19:54 +0200563
564 if (cpu_has(c, X86_FEATURE_MWAITX))
565 use_mwaitx_delay();
Huang Rui8dfeae02016-01-14 10:50:04 +0800566
567 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
568 u32 ecx;
569
570 ecx = cpuid_ecx(0x8000001e);
571 nodes_per_socket = ((ecx >> 8) & 7) + 1;
572 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
573 u64 value;
574
575 rdmsrl(MSR_FAM10H_NODE_ID, value);
576 nodes_per_socket = ((value >> 3) & 7) + 1;
577 }
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400578
Tom Lendacky845d3822018-07-02 16:35:53 -0500579 if (!boot_cpu_has(X86_FEATURE_AMD_SSBD) &&
580 !boot_cpu_has(X86_FEATURE_VIRT_SSBD) &&
581 c->x86 >= 0x15 && c->x86 <= 0x17) {
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400582 unsigned int bit;
583
584 switch (c->x86) {
585 case 0x15: bit = 54; break;
586 case 0x16: bit = 33; break;
587 case 0x17: bit = 10; break;
588 default: return;
589 }
590 /*
591 * Try to cache the base value so further operations can
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +0200592 * avoid RMW. If that faults, do not enable SSBD.
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400593 */
594 if (!rdmsrl_safe(MSR_AMD64_LS_CFG, &x86_amd_ls_cfg_base)) {
Thomas Gleixner52817582018-05-10 20:21:36 +0200595 setup_force_cpu_cap(X86_FEATURE_LS_CFG_SSBD);
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +0200596 setup_force_cpu_cap(X86_FEATURE_SSBD);
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +0200597 x86_amd_ls_cfg_ssbd_mask = 1ULL << bit;
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400598 }
599 }
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200600}
601
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600602static void early_detect_mem_encrypt(struct cpuinfo_x86 *c)
603{
604 u64 msr;
605
606 /*
607 * BIOS support is required for SME and SEV.
608 * For SME: If BIOS has enabled SME then adjust x86_phys_bits by
609 * the SME physical address space reduction value.
610 * If BIOS has not enabled SME then don't advertise the
611 * SME feature (set in scattered.c).
612 * For SEV: If BIOS has not enabled SEV then don't advertise the
613 * SEV feature (set in scattered.c).
614 *
615 * In all cases, since support for SME and SEV requires long mode,
616 * don't advertise the feature under CONFIG_X86_32.
617 */
618 if (cpu_has(c, X86_FEATURE_SME) || cpu_has(c, X86_FEATURE_SEV)) {
619 /* Check if memory encryption is enabled */
620 rdmsrl(MSR_K8_SYSCFG, msr);
621 if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
622 goto clear_all;
623
624 /*
625 * Always adjust physical address bits. Even though this
626 * will be a value above 32-bits this is still done for
627 * CONFIG_X86_32 so that accurate values are reported.
628 */
629 c->x86_phys_bits -= (cpuid_ebx(0x8000001f) >> 6) & 0x3f;
630
631 if (IS_ENABLED(CONFIG_X86_32))
632 goto clear_all;
633
634 rdmsrl(MSR_K7_HWCR, msr);
635 if (!(msr & MSR_K7_HWCR_SMMLOCK))
636 goto clear_sev;
637
638 return;
639
640clear_all:
Tom Lendackya0064832020-01-15 16:05:16 -0600641 setup_clear_cpu_cap(X86_FEATURE_SME);
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600642clear_sev:
Tom Lendackya0064832020-01-15 16:05:16 -0600643 setup_clear_cpu_cap(X86_FEATURE_SEV);
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600644 }
645}
646
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400647static void early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100648{
Borislav Petkov7ce2f032018-06-22 11:34:11 +0200649 u64 value;
Tom Lendackyf655e6e2017-07-17 16:10:23 -0500650 u32 dummy;
651
Yinghai Lu11fdd252008-09-07 17:58:50 -0700652 early_init_amd_mc(c);
653
Pavel Tatashin8990cac2018-07-19 16:55:28 -0400654#ifdef CONFIG_X86_32
655 if (c->x86 == 6)
656 set_cpu_cap(c, X86_FEATURE_K7);
657#endif
658
659 if (c->x86 >= 0xf)
660 set_cpu_cap(c, X86_FEATURE_K8);
661
Tom Lendackyf655e6e2017-07-17 16:10:23 -0500662 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
663
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800664 /*
665 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
666 * with P/T states and does not stop in deep C-states
667 */
668 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700669 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800670 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
671 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200672
Huang Rui01fe03f2016-01-14 10:50:06 +0800673 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
674 if (c->x86_power & BIT(12))
675 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
676
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700677#ifdef CONFIG_X86_64
678 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
679#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200680 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700681 if (c->x86 == 5)
682 if (c->x86_model == 13 || c->x86_model == 9 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800683 (c->x86_model == 8 && c->x86_stepping >= 8))
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700684 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
685#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200686#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
Aravind Gopalakrishnanb9d16a22015-04-27 10:25:51 -0500687 /*
688 * ApicID can always be treated as an 8-bit value for AMD APIC versions
689 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
690 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
691 * after 16h.
692 */
Borislav Petkov425d8c22016-04-05 08:29:51 +0200693 if (boot_cpu_has(X86_FEATURE_APIC)) {
694 if (c->x86 > 0x16)
Andreas Herrmann42937e82009-06-08 15:55:09 +0200695 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
Borislav Petkov425d8c22016-04-05 08:29:51 +0200696 else if (c->x86 >= 0xf) {
697 /* check CPU config space for extended APIC ID */
698 unsigned int val;
699
700 val = read_pci_config(0, 24, 0, 0x68);
701 if ((val >> 17 & 0x3) == 0x3)
702 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
703 }
Andreas Herrmann42937e82009-06-08 15:55:09 +0200704 }
705#endif
Borislav Petkov3b564962014-01-15 00:07:11 +0100706
Paolo Bonzinic1118b32014-09-22 13:17:48 +0200707 /*
708 * This is only needed to tell the kernel whether to use VMCALL
709 * and VMMCALL. VMMCALL is never executed except under virt, so
710 * we can set it unconditionally.
711 */
712 set_cpu_cap(c, X86_FEATURE_VMMCALL);
713
Borislav Petkov3b564962014-01-15 00:07:11 +0100714 /* F16h erratum 793, CVE-2013-6885 */
Borislav Petkov8f86a732014-03-09 18:05:24 +0100715 if (c->x86 == 0x16 && c->x86_model <= 0xf)
716 msr_set_bit(MSR_AMD64_LS_CFG, 15);
Andi Kleen2b16a232008-01-30 13:32:40 +0100717
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100718 /*
719 * Check whether the machine is affected by erratum 400. This is
720 * used to select the proper idle routine and to enable the check
721 * whether the machine is affected in arch_post_acpi_init(), which
722 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
723 */
724 if (cpu_has_amd_erratum(c, amd_erratum_400))
725 set_cpu_bug(c, X86_BUG_AMD_E400);
Tom Lendacky872cbef2017-07-17 16:10:01 -0500726
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600727 early_detect_mem_encrypt(c);
Thomas Gleixner1e1d7e22018-06-06 00:57:38 +0200728
Borislav Petkov7ce2f032018-06-22 11:34:11 +0200729 /* Re-enable TopologyExtensions if switched off by BIOS */
730 if (c->x86 == 0x15 &&
731 (c->x86_model >= 0x10 && c->x86_model <= 0x6f) &&
732 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
733
734 if (msr_set_bit(0xc0011005, 54) > 0) {
735 rdmsrl(0xc0011005, value);
736 if (value & BIT_64(54)) {
737 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
738 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
739 }
740 }
741 }
742
Borislav Petkov3c749b82020-01-23 17:54:33 +0100743 if (cpu_has(c, X86_FEATURE_TOPOEXT))
744 smp_num_siblings = ((cpuid_ebx(0x8000001e) >> 8) & 0xff) + 1;
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100745}
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100746
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200747static void init_amd_k8(struct cpuinfo_x86 *c)
748{
749 u32 level;
750 u64 value;
751
752 /* On C+ stepping K8 rep microcode works well for copy/memset */
753 level = cpuid_eax(1);
754 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
755 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
756
757 /*
758 * Some BIOSes incorrectly force this feature, but only K8 revision D
759 * (model = 0x14) and later actually support it.
760 * (AMD Erratum #110, docId: 25759).
761 */
762 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
763 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
764 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
765 value &= ~BIT_64(32);
766 wrmsrl_amd_safe(0xc001100d, value);
767 }
768 }
769
770 if (!c->x86_model_id[0])
771 strcpy(c->x86_model_id, "Hammer");
Borislav Petkov6f9b63a2014-07-29 17:41:23 +0200772
773#ifdef CONFIG_SMP
774 /*
775 * Disable TLB flush filter by setting HWCR.FFDIS on K8
776 * bit 6 of msr C001_0015
777 *
778 * Errata 63 for SH-B3 steppings
779 * Errata 122 for all steppings (F+ have it disabled by default)
780 */
781 msr_set_bit(MSR_K7_HWCR, 6);
782#endif
Borislav Petkov96e5d282016-04-07 17:31:49 -0700783 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200784}
785
786static void init_amd_gh(struct cpuinfo_x86 *c)
787{
Jan Kiszka8364e1f2018-03-07 08:39:17 +0100788#ifdef CONFIG_MMCONF_FAM10H
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200789 /* do this for boot cpu */
790 if (c == &boot_cpu_data)
791 check_enable_amd_mmconf_dmi();
792
793 fam10h_check_enable_mmcfg();
794#endif
795
796 /*
797 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
798 * is always needed when GART is enabled, even in a kernel which has no
799 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
800 * If it doesn't, we do it here as suggested by the BKDG.
801 *
802 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
803 */
804 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
805
806 /*
807 * On family 10h BIOS may not have properly enabled WC+ support, causing
808 * it to be converted to CD memtype. This may result in performance
809 * degradation for certain nested-paging guests. Prevent this conversion
810 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
811 *
812 * NOTE: we want to use the _safe accessors so as not to #GP kvm
813 * guests on older kvm hosts.
814 */
815 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
816
817 if (cpu_has_amd_erratum(c, amd_erratum_383))
818 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
819}
820
Emanuel Cziraid1992992016-09-02 07:35:50 +0200821#define MSR_AMD64_DE_CFG 0xC0011029
822
823static void init_amd_ln(struct cpuinfo_x86 *c)
824{
825 /*
826 * Apply erratum 665 fix unconditionally so machines without a BIOS
827 * fix work.
828 */
829 msr_set_bit(MSR_AMD64_DE_CFG, 31);
830}
831
Tom Lendackyc49a0a802019-08-19 15:52:35 +0000832static bool rdrand_force;
833
834static int __init rdrand_cmdline(char *str)
835{
836 if (!str)
837 return -EINVAL;
838
839 if (!strcmp(str, "force"))
840 rdrand_force = true;
841 else
842 return -EINVAL;
843
844 return 0;
845}
846early_param("rdrand", rdrand_cmdline);
847
848static void clear_rdrand_cpuid_bit(struct cpuinfo_x86 *c)
849{
850 /*
851 * Saving of the MSR used to hide the RDRAND support during
852 * suspend/resume is done by arch/x86/power/cpu.c, which is
853 * dependent on CONFIG_PM_SLEEP.
854 */
855 if (!IS_ENABLED(CONFIG_PM_SLEEP))
856 return;
857
858 /*
859 * The nordrand option can clear X86_FEATURE_RDRAND, so check for
860 * RDRAND support using the CPUID function directly.
861 */
862 if (!(cpuid_ecx(1) & BIT(30)) || rdrand_force)
863 return;
864
865 msr_clear_bit(MSR_AMD64_CPUID_FN_1, 62);
866
867 /*
868 * Verify that the CPUID change has occurred in case the kernel is
869 * running virtualized and the hypervisor doesn't support the MSR.
870 */
871 if (cpuid_ecx(1) & BIT(30)) {
872 pr_info_once("BIOS may not properly restore RDRAND after suspend, but hypervisor does not support hiding RDRAND via CPUID.\n");
873 return;
874 }
875
876 clear_cpu_cap(c, X86_FEATURE_RDRAND);
877 pr_info_once("BIOS may not properly restore RDRAND after suspend, hiding RDRAND via CPUID. Use rdrand=force to reenable.\n");
878}
879
880static void init_amd_jg(struct cpuinfo_x86 *c)
881{
882 /*
883 * Some BIOS implementations do not restore proper RDRAND support
884 * across suspend and resume. Check on whether to hide the RDRAND
885 * instruction support via CPUID.
886 */
887 clear_rdrand_cpuid_bit(c);
888}
889
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200890static void init_amd_bd(struct cpuinfo_x86 *c)
891{
892 u64 value;
893
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200894 /*
895 * The way access filter has a performance penalty on some workloads.
896 * Disable it on the affected CPUs.
897 */
898 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
Borislav Petkovae8b7872015-11-23 11:12:23 +0100899 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200900 value |= 0x1E;
Borislav Petkovae8b7872015-11-23 11:12:23 +0100901 wrmsrl_safe(MSR_F15H_IC_CFG, value);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200902 }
903 }
Tom Lendackyc49a0a802019-08-19 15:52:35 +0000904
905 /*
906 * Some BIOS implementations do not restore proper RDRAND support
907 * across suspend and resume. Check on whether to hide the RDRAND
908 * instruction support via CPUID.
909 */
910 clear_rdrand_cpuid_bit(c);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200911}
912
Borislav Petkovf7f3dc02017-09-07 19:08:21 +0200913static void init_amd_zn(struct cpuinfo_x86 *c)
914{
Thomas Gleixnerd1035d92018-05-10 16:26:00 +0200915 set_cpu_cap(c, X86_FEATURE_ZEN);
Jiaxun Yang02371992018-11-20 11:00:18 +0800916
Matt Fleminga55c7452019-08-08 20:53:01 +0100917#ifdef CONFIG_NUMA
918 node_reclaim_distance = 32;
919#endif
920
Frank van der Linden2ac44ab2019-05-22 22:17:45 +0000921 /*
922 * Fix erratum 1076: CPB feature bit not being set in CPUID.
923 * Always set it, except when running under a hypervisor.
924 */
925 if (!cpu_has(c, X86_FEATURE_HYPERVISOR) && !cpu_has(c, X86_FEATURE_CPB))
Borislav Petkovf7f3dc02017-09-07 19:08:21 +0200926 set_cpu_cap(c, X86_FEATURE_CPB);
927}
928
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400929static void init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930{
Andi Kleen2b16a232008-01-30 13:32:40 +0100931 early_init_amd(c);
932
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100934 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100935 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100936 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100937 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100938
Borislav Petkov12d8a962010-06-02 20:29:21 +0200939 if (c->x86 >= 0x10)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700940 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700941
942 /* get apicid instead of initial apic id from cpuid */
943 c->apicid = hard_smp_processor_id();
Andi Kleen3556ddf2007-04-02 12:14:12 +0200944
Andi Kleenc12ceb72007-05-21 14:31:47 +0200945 /* K6s reports MCEs but don't actually have all the MSRs */
946 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100947 clear_cpu_cap(c, X86_FEATURE_MCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200948
949 switch (c->x86) {
950 case 4: init_amd_k5(c); break;
951 case 5: init_amd_k6(c); break;
952 case 6: init_amd_k7(c); break;
953 case 0xf: init_amd_k8(c); break;
954 case 0x10: init_amd_gh(c); break;
Emanuel Cziraid1992992016-09-02 07:35:50 +0200955 case 0x12: init_amd_ln(c); break;
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200956 case 0x15: init_amd_bd(c); break;
Tom Lendackyc49a0a802019-08-19 15:52:35 +0000957 case 0x16: init_amd_jg(c); break;
Borislav Petkovf7f3dc02017-09-07 19:08:21 +0200958 case 0x17: init_amd_zn(c); break;
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200959 }
Andi Kleende421862008-01-30 13:32:37 +0100960
Rudolf Mareke3811a32017-11-28 22:01:06 +0100961 /*
962 * Enable workaround for FXSAVE leak on CPUs
963 * without a XSaveErPtr feature
964 */
965 if ((c->x86 >= 6) && (!cpu_has(c, X86_FEATURE_XSAVEERPTR)))
Borislav Petkov9b13a932014-06-18 00:06:23 +0200966 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700967
Borislav Petkov27c13ec2009-11-21 14:01:45 +0100968 cpu_detect_cache_sizes(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700969
Borislav Petkov119bff82018-06-15 20:48:39 +0200970 amd_detect_cmp(c);
971 amd_get_topology(c);
972 srat_detect_node(c);
Wei Huang077168e2020-03-21 14:38:00 -0500973 amd_detect_ppin(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700974
Andreas Herrmann04a15412012-10-19 10:59:33 +0200975 init_amd_cacheinfo(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700976
Borislav Petkov054efb62016-03-29 17:42:00 +0200977 if (cpu_has(c, X86_FEATURE_XMM2)) {
Tom Lendackye4d0e842018-01-08 16:09:21 -0600978 /*
Josh Poimboeufbe261ff2019-07-04 10:46:37 -0500979 * Use LFENCE for execution serialization. On families which
Tom Lendackye4d0e842018-01-08 16:09:21 -0600980 * don't have that MSR, LFENCE is already serializing.
981 * msr_set_bit() uses the safe accessors, too, even if the MSR
982 * is not present.
983 */
984 msr_set_bit(MSR_F10H_DECFG,
985 MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT);
986
Josh Poimboeufbe261ff2019-07-04 10:46:37 -0500987 /* A serializing LFENCE stops RDTSC speculation */
988 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700989 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700990
Boris Ostrovskye9cdd342011-05-26 11:19:52 -0400991 /*
992 * Family 0x12 and above processors have APIC timer
993 * running in deep C states.
994 */
995 if (c->x86 > 0x11)
Boris Ostrovskyb87cf802011-03-15 12:13:44 -0400996 set_cpu_cap(c, X86_FEATURE_ARAT);
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200997
Borislav Petkova930dc42015-01-18 17:48:18 +0100998 /* 3DNow or LM implies PREFETCHW */
999 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
1000 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
1001 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
Andy Lutomirski61f01dd2015-04-26 16:47:59 -07001002
Juergen Grossdef93312017-04-27 07:01:20 +02001003 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
1004 if (!cpu_has(c, X86_FEATURE_XENPV))
1005 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
Kim Phillips21b5ee52020-02-19 18:52:43 +01001006
1007 /*
1008 * Turn on the Instructions Retired free counter on machines not
1009 * susceptible to erratum #1054 "Instructions Retired Performance
1010 * Counter May Be Inaccurate".
1011 */
1012 if (cpu_has(c, X86_FEATURE_IRPERF) &&
1013 !cpu_has_amd_erratum(c, amd_erratum_1054))
1014 msr_set_bit(MSR_K7_HWCR, MSR_K7_HWCR_IRPERF_EN_BIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015}
1016
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001017#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001018static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019{
1020 /* AMD errata T13 (order #21922) */
Nathan Chancellor88296bd2018-10-02 15:45:11 -07001021 if (c->x86 == 6) {
Alan Cox8bdbd962009-07-04 00:35:45 +01001022 /* Duron Rev A0 */
Jia Zhangb3991512018-01-01 09:52:10 +08001023 if (c->x86_model == 3 && c->x86_stepping == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +01001025 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 if (c->x86_model == 4 &&
Jia Zhangb3991512018-01-01 09:52:10 +08001027 (c->x86_stepping == 0 || c->x86_stepping == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 size = 256;
1029 }
1030 return size;
1031}
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001032#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001034static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
Borislav Petkovb46882e2012-08-06 19:00:38 +02001035{
1036 u32 ebx, eax, ecx, edx;
1037 u16 mask = 0xfff;
1038
1039 if (c->x86 < 0xf)
1040 return;
1041
1042 if (c->extended_cpuid_level < 0x80000006)
1043 return;
1044
1045 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
1046
1047 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
1048 tlb_lli_4k[ENTRIES] = ebx & mask;
1049
1050 /*
1051 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
1052 * characteristics from the CPUID function 0x80000005 instead.
1053 */
1054 if (c->x86 == 0xf) {
1055 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1056 mask = 0xff;
1057 }
1058
1059 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
Borislav Petkovd1393362014-01-15 12:52:15 +01001060 if (!((eax >> 16) & mask))
1061 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
1062 else
Borislav Petkovb46882e2012-08-06 19:00:38 +02001063 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
Borislav Petkovb46882e2012-08-06 19:00:38 +02001064
1065 /* a 4M entry uses two 2M entries */
1066 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
1067
1068 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
1069 if (!(eax & mask)) {
1070 /* Erratum 658 */
1071 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
1072 tlb_lli_2m[ENTRIES] = 1024;
1073 } else {
1074 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1075 tlb_lli_2m[ENTRIES] = eax & 0xff;
1076 }
1077 } else
1078 tlb_lli_2m[ENTRIES] = eax & mask;
1079
1080 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
1081}
1082
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001083static const struct cpu_dev amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +01001085 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001086#ifdef CONFIG_X86_32
Jan Beulich09dc68d2013-10-21 09:35:20 +01001087 .legacy_models = {
1088 { .family = 4, .model_names =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 {
1090 [3] = "486 DX/2",
1091 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +01001092 [8] = "486 DX/4",
1093 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +01001095 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 }
1097 },
1098 },
Jan Beulich09dc68d2013-10-21 09:35:20 +01001099 .legacy_cache_size = amd_size_cache,
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001100#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +01001101 .c_early_init = early_init_amd,
Borislav Petkovb46882e2012-08-06 19:00:38 +02001102 .c_detect_tlb = cpu_detect_tlb_amd,
Borislav Petkov8fa8b032011-08-05 20:04:09 +02001103 .c_bsp_init = bsp_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +02001105 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106};
1107
Yinghai Lu10a434f2008-09-04 21:09:45 +02001108cpu_dev_register(amd_cpu_dev);
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001109
1110/*
1111 * AMD errata checking
1112 *
1113 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
1114 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
1115 * have an OSVW id assigned, which it takes as first argument. Both take a
1116 * variable number of family-specific model-stepping ranges created by
Borislav Petkov7d7dc112013-03-20 15:07:28 +01001117 * AMD_MODEL_RANGE().
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001118 *
1119 * Example:
1120 *
1121 * const int amd_erratum_319[] =
1122 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
1123 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
1124 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
1125 */
1126
Borislav Petkov7d7dc112013-03-20 15:07:28 +01001127#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1128#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1129#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1130 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1131#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1132#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1133#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1134
1135static const int amd_erratum_400[] =
Borislav Petkov328935e2011-05-17 14:55:18 +02001136 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +02001137 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
1138
Borislav Petkove6ee94d2013-03-20 15:07:27 +01001139static const int amd_erratum_383[] =
Hans Rosenfeld1be85a62010-07-28 19:09:32 +02001140 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +02001141
Kim Phillips21b5ee52020-02-19 18:52:43 +01001142/* #1054: Instructions Retired Performance Counter May Be Inaccurate */
1143static const int amd_erratum_1054[] =
1144 AMD_OSVW_ERRATUM(0, AMD_MODEL_RANGE(0x17, 0, 0, 0x2f, 0xf));
1145
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +02001146
1147static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001148{
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001149 int osvw_id = *erratum++;
1150 u32 range;
1151 u32 ms;
1152
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001153 if (osvw_id >= 0 && osvw_id < 65536 &&
1154 cpu_has(cpu, X86_FEATURE_OSVW)) {
1155 u64 osvw_len;
1156
1157 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
1158 if (osvw_id < osvw_len) {
1159 u64 osvw_bits;
1160
1161 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
1162 osvw_bits);
1163 return osvw_bits & (1ULL << (osvw_id & 0x3f));
1164 }
1165 }
1166
1167 /* OSVW unavailable or ID unknown, match family-model-stepping range */
Jia Zhangb3991512018-01-01 09:52:10 +08001168 ms = (cpu->x86_model << 4) | cpu->x86_stepping;
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001169 while ((range = *erratum++))
1170 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
1171 (ms >= AMD_MODEL_RANGE_START(range)) &&
1172 (ms <= AMD_MODEL_RANGE_END(range)))
1173 return true;
1174
1175 return false;
1176}
Jacob Shind6d55f02014-05-29 17:26:50 +02001177
1178void set_dr_addr_mask(unsigned long mask, int dr)
1179{
Borislav Petkov362f9242015-12-07 10:39:41 +01001180 if (!boot_cpu_has(X86_FEATURE_BPEXT))
Jacob Shind6d55f02014-05-29 17:26:50 +02001181 return;
1182
1183 switch (dr) {
1184 case 0:
1185 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
1186 break;
1187 case 1:
1188 case 2:
1189 case 3:
1190 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
1191 break;
1192 default:
1193 break;
1194 }
1195}