blob: 2000bb2b0220dc20437455eca8d389b0fceab968 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Matt Redfearn12597982017-05-15 10:46:35 +010012 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020013 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070015 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070016 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070017 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010018 select ARCH_WANT_IPC_PARSE_VERSION
Shile Zhang10916702019-12-04 08:46:31 +080019 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010020 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000021 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010022 select CPU_PM if CPU_IDLE
23 select GENERIC_ATOMIC64 if !64BIT
24 select GENERIC_CLOCKEVENTS
25 select GENERIC_CMOS_UPDATE
26 select GENERIC_CPU_AUTOPROBE
Vincenzo Frascino24640f22019-06-21 10:52:46 +010027 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070028 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010029 select GENERIC_IRQ_PROBE
30 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010031 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010032 select GENERIC_LIB_ASHLDI3
33 select GENERIC_LIB_ASHRDI3
34 select GENERIC_LIB_CMPDI2
35 select GENERIC_LIB_LSHRDI3
36 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010037 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
38 select GENERIC_SMP_IDLE_THREAD
39 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070040 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010041 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070042 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010043 select HAVE_ARCH_JUMP_LABEL
Jason Wessel88547002008-07-29 15:58:53 -050044 select HAVE_ARCH_KGDB
Matt Redfearn109c32f2016-11-24 17:32:45 +000045 select HAVE_ARCH_MMAP_RND_BITS if MMU
46 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000047 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020048 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040049 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090050 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080051 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010052 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010053 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080054 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010055 select HAVE_DEBUG_KMEMLEAK
56 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010057 select HAVE_DMA_CONTIGUOUS
58 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030059 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010060 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070061 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010062 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080063 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010064 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030065 select HAVE_GCC_PLUGINS
66 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010067 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070068 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010069 select HAVE_IRQ_EXIT_ON_IRQ_STACK
70 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070071 select HAVE_KPROBES
72 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000073 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093074 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070075 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010076 select HAVE_OPROFILE
77 select HAVE_PERF_EVENTS
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020078 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070079 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000080 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090081 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010082 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010083 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010084 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010085 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010086 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030087 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010088 select PERF_USE_VMALLOC
Thomas Gleixner981aa1d2020-09-28 12:13:07 +020089 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
Arnd Bergmann05a0a342018-08-28 16:26:30 +020090 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020091 select SET_FS
Matt Redfearn12597982017-05-15 10:46:35 +010092 select SYSCTL_EXCEPTION_TRACE
93 select VIRT_TO_BUS
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Christoph Hellwigd3991572020-04-16 17:00:07 +020095config MIPS_FIXUP_BIGPHYS_ADDR
96 bool
97
Paul Cercueilc434b9f2020-09-06 21:29:25 +020098config MIPS_GENERIC
99 bool
100
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200101config MACH_INGENIC
102 bool
103 select SYS_SUPPORTS_32BIT_KERNEL
104 select SYS_SUPPORTS_LITTLE_ENDIAN
105 select SYS_SUPPORTS_ZBOOT
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200106 select DMA_NONCOHERENT
107 select IRQ_MIPS_CPU
108 select PINCTRL
109 select GPIOLIB
110 select COMMON_CLK
111 select GENERIC_IRQ_CHIP
112 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
113 select USE_OF
114 select CPU_SUPPORTS_CPUFREQ
115 select MIPS_EXTERNAL_TIMER
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117menu "Machine selection"
118
Ralf Baechle5e83d432005-10-29 19:32:41 +0100119choice
120 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200121 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200123config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100124 bool "Generic board-agnostic MIPS kernel"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200125 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100126 select BOOT_RAW
127 select BUILTIN_DTB
128 select CEVT_R4K
129 select CLKSRC_MIPS_GIC
130 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100131 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300132 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100133 select CSRC_R4K
134 select DMA_PERDEV_COHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100135 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100136 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700137 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100138 select MIPS_CPU_SCACHE
139 select MIPS_GIC
140 select MIPS_L1_CACHE_SHIFT_7
141 select NO_EXCEPT_FILL
142 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100143 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000144 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100145 select SYS_HAS_CPU_MIPS32_R1
146 select SYS_HAS_CPU_MIPS32_R2
147 select SYS_HAS_CPU_MIPS32_R6
148 select SYS_HAS_CPU_MIPS64_R1
149 select SYS_HAS_CPU_MIPS64_R2
150 select SYS_HAS_CPU_MIPS64_R6
151 select SYS_SUPPORTS_32BIT_KERNEL
152 select SYS_SUPPORTS_64BIT_KERNEL
153 select SYS_SUPPORTS_BIG_ENDIAN
154 select SYS_SUPPORTS_HIGHMEM
155 select SYS_SUPPORTS_LITTLE_ENDIAN
156 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100157 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300158 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100159 select SYS_SUPPORTS_MULTITHREADING
160 select SYS_SUPPORTS_RELOCATABLE
161 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200162 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300163 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100164 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
165 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
166 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
167 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
168 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
169 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100170 select USE_OF
171 help
172 Select this to build a kernel which aims to support multiple boards,
173 generally using a flattened device tree passed from the bootloader
174 using the boot protocol defined in the UHI (Unified Hosting
175 Interface) specification.
176
Manuel Lauss42a4f172010-07-15 21:45:04 +0200177config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900178 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200179 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100180 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600181 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200182 select IRQ_MIPS_CPU
Manuel Lauss88e9a932014-02-20 14:59:23 +0100183 select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200184 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200185 select SYS_HAS_CPU_MIPS32_R1
186 select SYS_SUPPORTS_32BIT_KERNEL
187 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200188 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800189 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200190 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200192config AR7
193 bool "Texas Instruments AR7"
194 select BOOT_ELF32
195 select DMA_NONCOHERENT
196 select CEVT_R4K
197 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200198 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200199 select NO_EXCEPT_FILL
200 select SWAP_IO_SPACE
201 select SYS_HAS_CPU_MIPS32_R1
202 select SYS_HAS_EARLY_PRINTK
203 select SYS_SUPPORTS_32BIT_KERNEL
204 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200205 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800206 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200207 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200208 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700209 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200210 help
211 Support for the Texas Instruments AR7 System-on-a-Chip
212 family: TNETD7100, 7200 and 7300.
213
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400214config ATH25
215 bool "Atheros AR231x/AR531x SoC support"
216 select CEVT_R4K
217 select CSRC_R4K
218 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200219 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400220 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400221 select SYS_HAS_CPU_MIPS32_R1
222 select SYS_SUPPORTS_BIG_ENDIAN
223 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400224 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400225 help
226 Support for Atheros AR231x and Atheros AR531x based boards
227
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100228config ATH79
229 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200230 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100231 select BOOT_RAW
232 select CEVT_R4K
233 select CSRC_R4K
234 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200235 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200236 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200237 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200238 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100239 select SYS_HAS_CPU_MIPS32_R2
240 select SYS_HAS_EARLY_PRINTK
241 select SYS_SUPPORTS_32BIT_KERNEL
242 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200243 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100244 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200245 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100246 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100247 help
248 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
249
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800250config BMIPS_GENERIC
251 bool "Broadcom Generic BMIPS kernel"
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200252 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
253 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700254 select BOOT_RAW
255 select NO_EXCEPT_FILL
256 select USE_OF
257 select CEVT_R4K
258 select CSRC_R4K
259 select SYNC_R4K
260 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000261 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800262 select BCM7038_L1_IRQ
263 select BCM7120_L2_IRQ
264 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200265 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800266 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700267 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800268 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700269 select SYS_SUPPORTS_BIG_ENDIAN
270 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800271 select SYS_HAS_CPU_BMIPS32_3300
272 select SYS_HAS_CPU_BMIPS4350
273 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700274 select SYS_HAS_CPU_BMIPS5000
275 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800276 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
277 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
278 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
279 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700280 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700281 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800282 Build a generic DT-based kernel image that boots on select
283 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
284 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
285 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700286
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200287config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100288 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000289 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100290 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000291 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200292 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100293 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200294 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100295 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000296 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200297 select SYS_SUPPORTS_32BIT_KERNEL
298 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200299 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200300 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200301 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100302 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200303 select GPIOLIB
304 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200305 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100306 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000307 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200308 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100309 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200310
Maxime Bizone7300d02009-08-18 13:23:37 +0100311config BCM63XX
312 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000313 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100314 select CEVT_R4K
315 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200316 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100317 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200318 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100319 select SYS_SUPPORTS_32BIT_KERNEL
320 select SYS_SUPPORTS_BIG_ENDIAN
321 select SYS_HAS_EARLY_PRINTK
322 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200323 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800324 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200325 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700326 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100327 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100328 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200331 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100332 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000333 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900334 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100336 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100337 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200339 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900340 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900341 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100342 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900343 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700344 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100345 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100346 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100347 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200350 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900352 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100353 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900354 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100355 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100356 select CPU_DADDI_WORKAROUNDS if 64BIT
357 select CPU_R4000_WORKAROUNDS if 64BIT
358 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700360 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200361 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100362 select SYS_HAS_CPU_R3000
363 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700364 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800365 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100366 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900367 select SYS_SUPPORTS_128HZ
368 select SYS_SUPPORTS_256HZ
369 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800370 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100371 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 This enables support for DEC's MIPS based workstations. For details
373 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
374 DECstation porting pages on <http://decstation.unix-ag.org/>.
375
376 If you have one of the following DECstation Models you definitely
377 want to choose R4xx0 for the CPU Type:
378
Ralf Baechle93088162007-08-29 14:21:45 +0100379 DECstation 5000/50
380 DECstation 5000/150
381 DECstation 5000/260
382 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 otherwise choose R3000.
385
Ralf Baechle5e83d432005-10-29 19:32:41 +0100386config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200387 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200388 select ARC_MEMORY
389 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100390 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100391 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200392 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100393 select FW_ARC
394 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100395 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100396 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000397 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100398 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100399 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100400 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200401 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100402 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100403 select I8259
404 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100405 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100406 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800407 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900408 select SYS_SUPPORTS_100HZ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100410 This a family of machines based on the MIPS R4030 chipset which was
411 used by several vendors to build RISC/os and Windows NT workstations.
412 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
413 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100414
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200415config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100416 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200417 select MIPS_GENERIC
418 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200419 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000420
John Crispin171bb2f2011-03-30 09:27:47 +0200421config LANTIQ
422 bool "Lantiq based platforms"
423 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200424 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200425 select CEVT_R4K
426 select CSRC_R4K
427 select SYS_HAS_CPU_MIPS32_R1
428 select SYS_HAS_CPU_MIPS32_R2
429 select SYS_SUPPORTS_BIG_ENDIAN
430 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200431 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200432 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000433 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200434 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200435 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200436 select SWAP_IO_SPACE
437 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200438 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700439 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200440 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200441 select PINCTRL
442 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200443 select ARCH_HAS_RESET_CONTROLLER
444 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200445
Huacai Chen30ad29b2015-04-21 10:00:35 +0800446config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800447 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800448 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900449 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800450 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800451
Huacai Chen30ad29b2015-04-21 10:00:35 +0800452 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
453 the Institute of Computing Technology (ICT), Chinese Academy of
454 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900455
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800456config MACH_LOONGSON2EF
457 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200458 select SYS_SUPPORTS_ZBOOT
459 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800460 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200461
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800462config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800463 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800464 select ARCH_SPARSEMEM_ENABLE
465 select ARCH_MIGHT_HAVE_PC_PARPORT
466 select ARCH_MIGHT_HAVE_PC_SERIO
467 select GENERIC_ISA_DMA_SUPPORT_BROKEN
468 select BOOT_ELF32
469 select BOARD_SCACHE
470 select CSRC_R4K
471 select CEVT_R4K
472 select CPU_HAS_WB
473 select FORCE_PCI
474 select ISA
475 select I8259
476 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800477 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800478 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800479 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800480 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800481 select SYS_HAS_CPU_LOONGSON64
482 select SYS_HAS_EARLY_PRINTK
483 select SYS_SUPPORTS_SMP
484 select SYS_SUPPORTS_HOTPLUG_CPU
485 select SYS_SUPPORTS_NUMA
486 select SYS_SUPPORTS_64BIT_KERNEL
487 select SYS_SUPPORTS_HIGHMEM
488 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800489 select SYS_SUPPORTS_ZBOOT
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800490 select ZONE_DMA32
491 select NUMA
Tiezhu Yang1062fc42020-10-11 07:47:51 +0800492 select SMP
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800493 select COMMON_CLK
494 select USE_OF
495 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800496 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800497 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800498 This enables the support of Loongson-2/3 family of machines.
499
500 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
501 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
502 and Loongson-2F which will be removed), developed by the Institute
503 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200504
Andrew Bresticker6a438302015-03-16 14:43:10 -0700505config MACH_PISTACHIO
506 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700507 select BOOT_ELF32
508 select BOOT_RAW
509 select CEVT_R4K
510 select CLKSRC_MIPS_GIC
511 select COMMON_CLK
512 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100513 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200514 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200515 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700516 select MFD_SYSCON
517 select MIPS_CPU_SCACHE
518 select MIPS_GIC
519 select PINCTRL
520 select REGULATOR
521 select SYS_HAS_CPU_MIPS32_R2
522 select SYS_SUPPORTS_32BIT_KERNEL
523 select SYS_SUPPORTS_LITTLE_ENDIAN
524 select SYS_SUPPORTS_MIPS_CPS
525 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100526 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700527 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300528 select SYS_HAS_EARLY_PRINTK
529 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700530 select USE_OF
531 help
532 This enables support for the IMG Pistachio SoC platform.
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200535 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000536 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100537 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100538 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000540 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100541 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100542 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700543 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700544 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200545 select CSRC_R4K
Felix Fietkau885014b2013-09-27 14:41:44 +0200546 select DMA_MAYBE_COHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100548 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100549 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100550 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200552 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100553 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100554 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200555 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700556 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100557 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200558 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700559 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100561 select SYS_HAS_CPU_MIPS32_R1
562 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000563 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600564 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000565 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100566 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200567 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000568 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100569 select SYS_HAS_CPU_NEVADA
570 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700571 select SYS_SUPPORTS_32BIT_KERNEL
572 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100573 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600574 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100575 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000576 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200577 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700578 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000579 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100580 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200581 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100582 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000583 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800584 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100585 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200586 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100587 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000589 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 board.
591
Joshua Henderson2572f002016-01-13 18:15:39 -0700592config MACH_PIC32
593 bool "Microchip PIC32 Family"
594 help
595 This enables support for the Microchip PIC32 family of platforms.
596
597 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
598 microcontrollers.
599
Ralf Baechle5e83d432005-10-29 19:32:41 +0100600config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900601 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100602 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000603 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100604 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200605 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200606 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100607
John Crispinae2b5bb2013-01-20 22:05:30 +0100608config RALINK
609 bool "Ralink based machines"
610 select CEVT_R4K
611 select CSRC_R4K
612 select BOOT_RAW
613 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200614 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100615 select USE_OF
616 select SYS_HAS_CPU_MIPS32_R1
617 select SYS_HAS_CPU_MIPS32_R2
618 select SYS_SUPPORTS_32BIT_KERNEL
619 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200620 select SYS_SUPPORTS_MIPS16
Chuanhong Guo1f0400d2020-10-13 10:05:47 +0800621 select SYS_SUPPORTS_ZBOOT
John Crispinae2b5bb2013-01-20 22:05:30 +0100622 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100623 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200624 select ARCH_HAS_RESET_CONTROLLER
625 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200628 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200629 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200630 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100631 select FW_ARC
632 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100633 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100635 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000636 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100637 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100639 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100640 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100641 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200643 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000644 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100645 select SGI_HAS_I8042
646 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200647 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100648 select SGI_HAS_SEEQ
649 select SGI_HAS_WD93
650 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100652 select SYS_HAS_CPU_R4X00
653 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200654 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700655 select SYS_SUPPORTS_32BIT_KERNEL
656 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100657 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200658 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200659 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200660 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800661 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 help
663 This are the SGI Indy, Challenge S and Indigo2, as well as certain
664 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
665 that runs on these, say Y here.
666
667config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200668 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200669 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300670 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100671 select FW_ARC
672 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200673 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100674 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100675 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000676 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100677 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100678 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200679 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000680 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200681 select PCI_DRIVERS_GENERIC
682 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100683 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700684 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100685 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100686 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000687 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200688 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800689 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300690 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 help
692 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
693 workstations. To compile a Linux kernel that runs on these, say Y
694 here.
695
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100696config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800697 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200698 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200699 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100700 select FW_ARC
701 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100702 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100703 select BOOT_ELF64
704 select CEVT_R4K
705 select CSRC_R4K
706 select DEFAULT_SGI_PARTITION
707 select DMA_NONCOHERENT
708 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200709 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100710 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100711 select I8253
712 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100713 select SGI_HAS_I8042
714 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200715 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100716 select SGI_HAS_SEEQ
717 select SGI_HAS_WD93
718 select SGI_HAS_ZILOG
719 select SWAP_IO_SPACE
720 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200721 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100722 select SYS_SUPPORTS_64BIT_KERNEL
723 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200724 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200725 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100726 help
727 This is the SGI Indigo2 with R10000 processor. To compile a Linux
728 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100729
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200730config SGI_IP30
731 bool "SGI IP30 (Octane/Octane2)"
732 select ARCH_HAS_PHYS_TO_DMA
733 select FW_ARC
734 select FW_ARC64
735 select BOOT_ELF64
736 select CEVT_R4K
737 select CSRC_R4K
738 select SYNC_R4K if SMP
739 select ZONE_DMA32
740 select HAVE_PCI
741 select IRQ_MIPS_CPU
742 select IRQ_DOMAIN_HIERARCHY
743 select NR_CPUS_DEFAULT_2
744 select PCI_DRIVERS_GENERIC
745 select PCI_XTALK_BRIDGE
746 select SYS_HAS_EARLY_PRINTK
747 select SYS_HAS_CPU_R10000
748 select SYS_SUPPORTS_64BIT_KERNEL
749 select SYS_SUPPORTS_BIG_ENDIAN
750 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200751 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200752 select MIPS_L1_CACHE_SHIFT_7
753 select ARC_MEMORY
754 help
755 These are the SGI Octane and Octane2 graphics workstations. To
756 compile a Linux kernel that runs on these, say Y here.
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100759 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200760 select ARC_MEMORY
761 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200762 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100763 select FW_ARC
764 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100766 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000767 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100769 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200770 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 select R5000_CPU_SCACHE
772 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100773 select SYS_HAS_CPU_R5000
774 select SYS_HAS_CPU_R10000 if BROKEN
775 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000776 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700777 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100778 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200779 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 help
781 If you want this kernel to run on SGI O2 workstation, say Y here.
782
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900783config SIBYTE_CRHINE
784 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100785 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100786 select SIBYTE_BCM1120
787 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100788 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100789 select SYS_SUPPORTS_BIG_ENDIAN
790 select SYS_SUPPORTS_LITTLE_ENDIAN
791
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900792config SIBYTE_CARMEL
793 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100794 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100795 select SIBYTE_BCM1120
796 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100797 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100798 select SYS_SUPPORTS_BIG_ENDIAN
799 select SYS_SUPPORTS_LITTLE_ENDIAN
800
801config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200802 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100803 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100804 select SIBYTE_BCM1125
805 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100806 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100807 select SYS_SUPPORTS_BIG_ENDIAN
808 select SYS_SUPPORTS_HIGHMEM
809 select SYS_SUPPORTS_LITTLE_ENDIAN
810
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900811config SIBYTE_RHONE
812 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900813 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900814 select SIBYTE_BCM1125H
815 select SWAP_IO_SPACE
816 select SYS_HAS_CPU_SB1
817 select SYS_SUPPORTS_BIG_ENDIAN
818 select SYS_SUPPORTS_LITTLE_ENDIAN
819
820config SIBYTE_SWARM
821 bool "Sibyte BCM91250A-SWARM"
822 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200823 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900824 select SIBYTE_SB1250
825 select SWAP_IO_SPACE
826 select SYS_HAS_CPU_SB1
827 select SYS_SUPPORTS_BIG_ENDIAN
828 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900829 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000830 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000831 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900832
833config SIBYTE_LITTLESUR
834 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900835 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200836 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900837 select SIBYTE_SB1250
838 select SWAP_IO_SPACE
839 select SYS_HAS_CPU_SB1
840 select SYS_SUPPORTS_BIG_ENDIAN
841 select SYS_SUPPORTS_HIGHMEM
842 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000843 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900844
845config SIBYTE_SENTOSA
846 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900847 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900848 select SIBYTE_SB1250
849 select SWAP_IO_SPACE
850 select SYS_HAS_CPU_SB1
851 select SYS_SUPPORTS_BIG_ENDIAN
852 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000853 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900854
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900855config SIBYTE_BIGSUR
856 bool "Sibyte BCM91480B-BigSur"
857 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900858 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900859 select SIBYTE_BCM1x80
860 select SWAP_IO_SPACE
861 select SYS_HAS_CPU_SB1
862 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000863 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900864 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000865 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000866 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900867
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100868config SNI_RM
869 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200870 select ARC_MEMORY
871 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100872 select FW_ARC if CPU_LITTLE_ENDIAN
873 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000874 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100875 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100876 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100877 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100878 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100879 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000880 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100881 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100882 select DMA_NONCOHERENT
883 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100884 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100885 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100886 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200887 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100888 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100889 select I8259
890 select ISA
Thomas Bogendoerfer564c8362020-09-14 18:05:00 +0200891 select MIPS_L1_CACHE_SHIFT_6
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200892 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100893 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200894 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100895 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200896 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000897 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700898 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800899 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200900 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100901 select SYS_SUPPORTS_HIGHMEM
902 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200903 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100905 The SNI RM200/300/400 are MIPS-based machines manufactured by
906 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100907 Technology and now in turn merged with Fujitsu. Say Y here to
908 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900910config MACH_TX39XX
911 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100912
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900913config MACH_TX49XX
914 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200915 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000916
Ralf Baechle73b43902008-07-16 16:12:25 +0100917config MIKROTIK_RB532
918 bool "Mikrotik RB532 boards"
919 select CEVT_R4K
920 select CSRC_R4K
921 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100922 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200923 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100924 select SYS_HAS_CPU_MIPS32_R1
925 select SYS_SUPPORTS_32BIT_KERNEL
926 select SYS_SUPPORTS_LITTLE_ENDIAN
927 select SWAP_IO_SPACE
928 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200929 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800930 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100931 help
932 Support the Mikrotik(tm) RouterBoard 532 series,
933 based on the IDT RC32434 SoC.
934
David Daney9ddebc42013-05-22 15:10:46 +0000935config CAVIUM_OCTEON_SOC
936 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800937 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100938 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100939 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200940 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800941 select SYS_SUPPORTS_64BIT_KERNEL
942 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200943 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200944 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300945 select SYS_SUPPORTS_LITTLE_ENDIAN
946 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800947 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800948 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100949 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900950 select HAVE_PLAT_DELAY
951 select HAVE_PLAT_FW_INIT_CMDLINE
952 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700953 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700954 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200955 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200956 select USE_OF
957 select ARCH_SPARSEMEM_ENABLE
958 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500959 select NR_CPUS_DEFAULT_64
960 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -0700961 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +0300962 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200963 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -0600964 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -0800965 help
966 This option supports all of the Octeon reference boards from Cavium
967 Networks. It builds a kernel that dynamically determines the Octeon
968 CPU type and supports all known board reference implementations.
969 Some of the supported boards are:
970 EBT3000
971 EBH3000
972 EBH3100
973 Thunder
974 Kodama
975 Hikari
976 Say Y here for most Octeon reference boards.
977
Jayachandran C7f058e82011-05-07 01:36:57 +0530978config NLM_XLR_BOARD
979 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +0530980 select BOOT_ELF32
981 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +0530982 select SYS_HAS_CPU_XLR
983 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100984 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +0530985 select SWAP_IO_SPACE
986 select SYS_SUPPORTS_32BIT_KERNEL
987 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200988 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530989 select SYS_SUPPORTS_BIG_ENDIAN
990 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +0530991 select NR_CPUS_DEFAULT_32
992 select CEVT_R4K
993 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200994 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000995 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530996 select SYNC_R4K
997 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +0000998 select SYS_SUPPORTS_ZBOOT
999 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +05301000 help
1001 Support for systems based on Netlogic XLR and XLS processors.
1002 Say Y here if you have a XLR or XLS based board.
1003
Jayachandran C1c773ea2011-11-16 00:21:28 +00001004config NLM_XLP_BOARD
1005 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001006 select BOOT_ELF32
1007 select NLM_COMMON
1008 select SYS_HAS_CPU_XLP
1009 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001010 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001011 select SYS_SUPPORTS_32BIT_KERNEL
1012 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001013 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001014 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001015 select SYS_SUPPORTS_BIG_ENDIAN
1016 select SYS_SUPPORTS_LITTLE_ENDIAN
1017 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001018 select NR_CPUS_DEFAULT_32
1019 select CEVT_R4K
1020 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001021 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001022 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001023 select SYNC_R4K
1024 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301025 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001026 select SYS_SUPPORTS_ZBOOT
1027 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001028 help
1029 This board is based on Netlogic XLP Processor.
1030 Say Y here if you have a XLP based board.
1031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032endchoice
1033
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001034source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001035source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001036source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001037source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001038source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001039source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001040source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001041source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001042source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001043source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001044source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001045source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001046source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001047source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001048source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001049source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001050source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001051source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001052source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001053source "arch/mips/loongson32/Kconfig"
1054source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301055source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001056
Ralf Baechle5e83d432005-10-29 19:32:41 +01001057endmenu
1058
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001059config GENERIC_HWEIGHT
1060 bool
1061 default y
1062
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063config GENERIC_CALIBRATE_DELAY
1064 bool
1065 default y
1066
Ingo Molnarae1e9132008-11-11 09:05:16 +01001067config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001068 bool
1069 default y
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071#
1072# Select some configuration options automatically based on user selections.
1073#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001074config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
Ralf Baechle61ed2422005-09-15 08:52:34 +00001077config ARCH_MAY_HAVE_PC_FDC
1078 bool
1079
Marc St-Jean9267a302007-06-14 15:55:31 -06001080config BOOT_RAW
1081 bool
1082
Ralf Baechle217dd112007-11-01 01:57:55 +00001083config CEVT_BCM1480
1084 bool
1085
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001086config CEVT_DS1287
1087 bool
1088
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001089config CEVT_GT641XX
1090 bool
1091
Ralf Baechle42f77542007-10-18 17:48:11 +01001092config CEVT_R4K
1093 bool
1094
Ralf Baechle217dd112007-11-01 01:57:55 +00001095config CEVT_SB1250
1096 bool
1097
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001098config CEVT_TXX9
1099 bool
1100
Ralf Baechle217dd112007-11-01 01:57:55 +00001101config CSRC_BCM1480
1102 bool
1103
Yoichi Yuasa42474172008-04-24 09:48:40 +09001104config CSRC_IOASIC
1105 bool
1106
Ralf Baechle940f6b42007-11-24 22:33:28 +00001107config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001108 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001109 bool
1110
Ralf Baechle217dd112007-11-01 01:57:55 +00001111config CSRC_SB1250
1112 bool
1113
Alex Smitha7f4df42015-10-21 09:57:44 +01001114config MIPS_CLOCK_VSYSCALL
1115 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1116
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001117config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001118 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001119 bool
1120
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001121config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001122 bool
1123
Ralf Baechle40e084a2015-07-29 22:44:53 +02001124config ARCH_SUPPORTS_UPROBES
1125 bool
1126
Felix Fietkau885014b2013-09-27 14:41:44 +02001127config DMA_MAYBE_COHERENT
Christoph Hellwigf3ecc0f2018-08-19 14:53:20 +02001128 select ARCH_HAS_DMA_COHERENCE_H
Felix Fietkau885014b2013-09-27 14:41:44 +02001129 select DMA_NONCOHERENT
1130 bool
1131
Paul Burton20d33062016-10-05 18:18:16 +01001132config DMA_PERDEV_COHERENT
1133 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001134 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001135 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001136
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001137config DMA_NONCOHERENT
1138 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001139 #
1140 # MIPS allows mixing "slightly different" Cacheability and Coherency
1141 # Attribute bits. It is believed that the uncached access through
1142 # KSEG1 and the implementation specific "uncached accelerated" used
1143 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1144 # significant advantages.
1145 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001146 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001147 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001148 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001149 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001150 select DMA_NONCOHERENT_MMAP
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001151 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001152
Ralf Baechle36a88532007-03-01 11:56:43 +00001153config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001156config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001157 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001158
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159config MIPS_BONITO64
1160 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162config MIPS_MSC
1163 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Ralf Baechle39b8d522008-04-28 17:14:26 +01001165config SYNC_R4K
1166 bool
1167
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001168config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001169 def_bool n
1170
Markos Chandras4e0748f2014-11-13 11:25:27 +00001171config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001172 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001173
Ralf Baechle8313da32007-08-24 16:48:30 +01001174config GENERIC_ISA_DMA
1175 bool
1176 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001177 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001178
Ralf Baechleaa414df2006-11-30 01:14:51 +00001179config GENERIC_ISA_DMA_SUPPORT_BROKEN
1180 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001181 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001182
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001183config HAVE_PLAT_DELAY
1184 bool
1185
1186config HAVE_PLAT_FW_INIT_CMDLINE
1187 bool
1188
1189config HAVE_PLAT_MEMCPY
1190 bool
1191
Namhyung Kima35bee82010-10-18 12:55:21 +09001192config ISA_DMA_API
1193 bool
1194
David Daney465aaed2011-08-20 08:44:00 -07001195config HOLES_IN_ZONE
1196 bool
1197
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001198config SYS_SUPPORTS_RELOCATABLE
1199 bool
1200 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001201 Selected if the platform supports relocating the kernel.
1202 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1203 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001204
David Daneyf381bf62017-06-13 15:28:46 -07001205config MIPS_CBPF_JIT
1206 def_bool y
1207 depends on BPF_JIT && HAVE_CBPF_JIT
1208
1209config MIPS_EBPF_JIT
1210 def_bool y
1211 depends on BPF_JIT && HAVE_EBPF_JIT
1212
1213
Ralf Baechle5e83d432005-10-29 19:32:41 +01001214#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001215# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001216# answer,so we try hard to limit the available choices. Also the use of a
1217# choice statement should be more obvious to the user.
1218#
1219choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001220 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 help
1222 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001223 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001224 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001225 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001226 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001227
1228config CPU_BIG_ENDIAN
1229 bool "Big endian"
1230 depends on SYS_SUPPORTS_BIG_ENDIAN
1231
1232config CPU_LITTLE_ENDIAN
1233 bool "Little endian"
1234 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001235
1236endchoice
1237
David Daney22b07632010-07-23 18:41:43 -07001238config EXPORT_UASM
1239 bool
1240
Ralf Baechle21162452007-02-09 17:08:58 +00001241config SYS_SUPPORTS_APM_EMULATION
1242 bool
1243
Ralf Baechle5e83d432005-10-29 19:32:41 +01001244config SYS_SUPPORTS_BIG_ENDIAN
1245 bool
1246
1247config SYS_SUPPORTS_LITTLE_ENDIAN
1248 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
David Daney9cffd1542009-05-27 17:47:46 -07001250config SYS_SUPPORTS_HUGETLBFS
1251 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001252 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001253 default y
1254
David Daneyaa1762f2012-10-17 00:48:10 +02001255config MIPS_HUGE_TLB_SUPPORT
1256 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1257
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258config IRQ_CPU_RM7K
1259 bool
1260
Marc St-Jean9267a302007-06-14 15:55:31 -06001261config IRQ_MSP_SLP
1262 bool
1263
1264config IRQ_MSP_CIC
1265 bool
1266
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001267config IRQ_TXX9
1268 bool
1269
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001270config IRQ_GT641XX
1271 bool
1272
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001273config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001276config PCI_XTALK_BRIDGE
1277 bool
1278
Marc St-Jean9267a302007-06-14 15:55:31 -06001279config NO_EXCEPT_FILL
1280 bool
1281
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001282config MIPS_SPRAM
1283 bool
1284
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285config SWAP_IO_SPACE
1286 bool
1287
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001288config SGI_HAS_INDYDOG
1289 bool
1290
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001291config SGI_HAS_HAL2
1292 bool
1293
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001294config SGI_HAS_SEEQ
1295 bool
1296
1297config SGI_HAS_WD93
1298 bool
1299
1300config SGI_HAS_ZILOG
1301 bool
1302
1303config SGI_HAS_I8042
1304 bool
1305
1306config DEFAULT_SGI_PARTITION
1307 bool
1308
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001309config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001310 bool
1311
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001312config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001313 bool
1314
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315config BOOT_ELF32
1316 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Florian Fainelli930beb52014-01-14 09:54:38 -08001318config MIPS_L1_CACHE_SHIFT_4
1319 bool
1320
1321config MIPS_L1_CACHE_SHIFT_5
1322 bool
1323
1324config MIPS_L1_CACHE_SHIFT_6
1325 bool
1326
1327config MIPS_L1_CACHE_SHIFT_7
1328 bool
1329
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330config MIPS_L1_CACHE_SHIFT
1331 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001332 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001333 default "6" if MIPS_L1_CACHE_SHIFT_6
1334 default "5" if MIPS_L1_CACHE_SHIFT_5
1335 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 default "5"
1337
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001338config ARC_CMDLINE_ONLY
1339 bool
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341config ARC_CONSOLE
1342 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001343 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
1345config ARC_MEMORY
1346 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348config ARC_PROMLIB
1349 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001351config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
1354config BOOT_ELF64
1355 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357menu "CPU selection"
1358
1359choice
1360 prompt "CPU type"
1361 default CPU_R4X00
1362
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001363config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001364 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001365 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001366 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001367 select CPU_MIPSR2
1368 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001369 select CPU_SUPPORTS_64BIT_KERNEL
1370 select CPU_SUPPORTS_HIGHMEM
1371 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001372 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001373 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1374 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001375 select WEAK_ORDERING
1376 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001377 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001378 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001379 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001380 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001381 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001382 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001383 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001384 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1385 cores implements the MIPS64R2 instruction set with many extensions,
1386 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1387 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1388 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001389
Huacai Chencaed1d12019-11-04 14:11:21 +08001390config LOONGSON3_ENHANCEMENT
1391 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001392 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001393 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001394 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001395 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001396 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001397 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001398 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1399 Fast TLB refill support, etc.
1400
1401 This option enable those enhancements which are not probed at run
1402 time. If you want a generic kernel to run on all Loongson 3 machines,
1403 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001404 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001405
Huacai Chene02e07e2019-01-15 16:04:54 +08001406config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001407 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001408 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001409 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001410 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001411 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001412 Without workarounds the system may hang unexpectedly.
1413
Huacai Chencaed1d12019-11-04 14:11:21 +08001414 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001415 The workarounds have no significant side effect on them but may
1416 decrease the performance of the system so this option should be
1417 disabled unless the kernel is intended to be run on old systems.
1418
1419 If unsure, please say Y.
1420
WANG Xueruiec7a9312020-05-23 21:37:01 +08001421config CPU_LOONGSON3_CPUCFG_EMULATION
1422 bool "Emulate the CPUCFG instruction on older Loongson cores"
1423 default y
1424 depends on CPU_LOONGSON64
1425 help
1426 Loongson-3A R4 and newer have the CPUCFG instruction available for
1427 userland to query CPU capabilities, much like CPUID on x86. This
1428 option provides emulation of the instruction on older Loongson
1429 cores, back to Loongson-3A1000.
1430
1431 If unsure, please say Y.
1432
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001433config CPU_LOONGSON2E
1434 bool "Loongson 2E"
1435 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001436 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001437 help
1438 The Loongson 2E processor implements the MIPS III instruction set
1439 with many extensions.
1440
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001441 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001442 bonito64.
1443
1444config CPU_LOONGSON2F
1445 bool "Loongson 2F"
1446 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001447 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001448 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001449 help
1450 The Loongson 2F processor implements the MIPS III instruction set
1451 with many extensions.
1452
1453 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1454 have a similar programming interface with FPGA northbridge used in
1455 Loongson2E.
1456
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001457config CPU_LOONGSON1B
1458 bool "Loongson 1B"
1459 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001460 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001461 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001462 help
1463 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001464 Release 1 instruction set and part of the MIPS32 Release 2
1465 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001466
Yang Ling12e32802016-05-19 12:29:30 +08001467config CPU_LOONGSON1C
1468 bool "Loongson 1C"
1469 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001470 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001471 select LEDS_GPIO_REGISTER
1472 help
1473 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001474 Release 1 instruction set and part of the MIPS32 Release 2
1475 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001476
Ralf Baechle6e760c82005-07-06 12:08:11 +00001477config CPU_MIPS32_R1
1478 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001479 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001480 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001481 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001482 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001483 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001484 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001485 MIPS32 architecture. Most modern embedded systems with a 32-bit
1486 MIPS processor are based on a MIPS32 processor. If you know the
1487 specific type of processor in your system, choose those that one
1488 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1489 Release 2 of the MIPS32 architecture is available since several
1490 years so chances are you even have a MIPS32 Release 2 processor
1491 in which case you should choose CPU_MIPS32_R2 instead for better
1492 performance.
1493
1494config CPU_MIPS32_R2
1495 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001496 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001497 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001498 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001499 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001500 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001501 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001502 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001503 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001504 MIPS32 architecture. Most modern embedded systems with a 32-bit
1505 MIPS processor are based on a MIPS32 processor. If you know the
1506 specific type of processor in your system, choose those that one
1507 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Serge Seminab7c01f2020-05-21 17:07:14 +03001509config CPU_MIPS32_R5
1510 bool "MIPS32 Release 5"
1511 depends on SYS_HAS_CPU_MIPS32_R5
1512 select CPU_HAS_PREFETCH
1513 select CPU_SUPPORTS_32BIT_KERNEL
1514 select CPU_SUPPORTS_HIGHMEM
1515 select CPU_SUPPORTS_MSA
1516 select HAVE_KVM
1517 select MIPS_O32_FP64_SUPPORT
1518 help
1519 Choose this option to build a kernel for release 5 or later of the
1520 MIPS32 architecture. New MIPS processors, starting with the Warrior
1521 family, are based on a MIPS32r5 processor. If you own an older
1522 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1523
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001524config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001525 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001526 depends on SYS_HAS_CPU_MIPS32_R6
1527 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001528 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001529 select CPU_SUPPORTS_32BIT_KERNEL
1530 select CPU_SUPPORTS_HIGHMEM
1531 select CPU_SUPPORTS_MSA
1532 select HAVE_KVM
1533 select MIPS_O32_FP64_SUPPORT
1534 help
1535 Choose this option to build a kernel for release 6 or later of the
1536 MIPS32 architecture. New MIPS processors, starting with the Warrior
1537 family, are based on a MIPS32r6 processor. If you own an older
1538 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1539
Ralf Baechle6e760c82005-07-06 12:08:11 +00001540config CPU_MIPS64_R1
1541 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001542 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001543 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001544 select CPU_SUPPORTS_32BIT_KERNEL
1545 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001546 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001547 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001548 help
1549 Choose this option to build a kernel for release 1 or later of the
1550 MIPS64 architecture. Many modern embedded systems with a 64-bit
1551 MIPS processor are based on a MIPS64 processor. If you know the
1552 specific type of processor in your system, choose those that one
1553 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001554 Release 2 of the MIPS64 architecture is available since several
1555 years so chances are you even have a MIPS64 Release 2 processor
1556 in which case you should choose CPU_MIPS64_R2 instead for better
1557 performance.
1558
1559config CPU_MIPS64_R2
1560 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001561 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001562 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001563 select CPU_SUPPORTS_32BIT_KERNEL
1564 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001565 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001566 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001567 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001568 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001569 help
1570 Choose this option to build a kernel for release 2 or later of the
1571 MIPS64 architecture. Many modern embedded systems with a 64-bit
1572 MIPS processor are based on a MIPS64 processor. If you know the
1573 specific type of processor in your system, choose those that one
1574 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Serge Seminab7c01f2020-05-21 17:07:14 +03001576config CPU_MIPS64_R5
1577 bool "MIPS64 Release 5"
1578 depends on SYS_HAS_CPU_MIPS64_R5
1579 select CPU_HAS_PREFETCH
1580 select CPU_SUPPORTS_32BIT_KERNEL
1581 select CPU_SUPPORTS_64BIT_KERNEL
1582 select CPU_SUPPORTS_HIGHMEM
1583 select CPU_SUPPORTS_HUGEPAGES
1584 select CPU_SUPPORTS_MSA
1585 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1586 select HAVE_KVM
1587 help
1588 Choose this option to build a kernel for release 5 or later of the
1589 MIPS64 architecture. This is a intermediate MIPS architecture
1590 release partly implementing release 6 features. Though there is no
1591 any hardware known to be based on this release.
1592
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001593config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001594 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001595 depends on SYS_HAS_CPU_MIPS64_R6
1596 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001597 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001598 select CPU_SUPPORTS_32BIT_KERNEL
1599 select CPU_SUPPORTS_64BIT_KERNEL
1600 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001601 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001602 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001603 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001604 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001605 help
1606 Choose this option to build a kernel for release 6 or later of the
1607 MIPS64 architecture. New MIPS processors, starting with the Warrior
1608 family, are based on a MIPS64r6 processor. If you own an older
1609 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1610
Serge Semin281e3ae2020-05-21 17:07:15 +03001611config CPU_P5600
1612 bool "MIPS Warrior P5600"
1613 depends on SYS_HAS_CPU_P5600
1614 select CPU_HAS_PREFETCH
1615 select CPU_SUPPORTS_32BIT_KERNEL
1616 select CPU_SUPPORTS_HIGHMEM
1617 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001618 select CPU_SUPPORTS_CPUFREQ
1619 select CPU_MIPSR2_IRQ_VI
1620 select CPU_MIPSR2_IRQ_EI
1621 select HAVE_KVM
1622 select MIPS_O32_FP64_SUPPORT
1623 help
1624 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1625 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1626 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1627 level features like up to six P5600 calculation cores, CM2 with L2
1628 cache, IOCU/IOMMU (though might be unused depending on the system-
1629 specific IP core configuration), GIC, CPC, virtualisation module,
1630 eJTAG and PDtrace.
1631
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632config CPU_R3000
1633 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001634 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001635 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001636 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001637 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001638 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 help
1640 Please make sure to pick the right CPU type. Linux/MIPS is not
1641 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1642 *not* work on R4000 machines and vice versa. However, since most
1643 of the supported machines have an R4000 (or similar) CPU, R4x00
1644 might be a safe bet. If the resulting kernel does not work,
1645 try to recompile with R3000.
1646
1647config CPU_TX39XX
1648 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001649 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001650 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001651 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
1653config CPU_VR41XX
1654 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001655 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001656 select CPU_SUPPORTS_32BIT_KERNEL
1657 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001659 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 Only choose this option if you have one of these processors as a
1661 kernel built with this option will not run on any other type of
1662 processor or vice versa.
1663
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664config CPU_R4X00
1665 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001666 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001667 select CPU_SUPPORTS_32BIT_KERNEL
1668 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001669 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 help
1671 MIPS Technologies R4000-series processors other than 4300, including
1672 the R4000, R4400, R4600, and 4700.
1673
1674config CPU_TX49XX
1675 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001676 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001677 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001678 select CPU_SUPPORTS_32BIT_KERNEL
1679 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001680 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
1682config CPU_R5000
1683 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001684 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001685 select CPU_SUPPORTS_32BIT_KERNEL
1686 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001687 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 help
1689 MIPS Technologies R5000-series processors other than the Nevada.
1690
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001691config CPU_R5500
1692 bool "R5500"
1693 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001694 select CPU_SUPPORTS_32BIT_KERNEL
1695 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001696 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001697 help
1698 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1699 instruction set.
1700
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701config CPU_NEVADA
1702 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001703 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001704 select CPU_SUPPORTS_32BIT_KERNEL
1705 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001706 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 help
1708 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710config CPU_R10000
1711 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001712 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001713 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001714 select CPU_SUPPORTS_32BIT_KERNEL
1715 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001716 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001717 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 help
1719 MIPS Technologies R10000-series processors.
1720
1721config CPU_RM7000
1722 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001723 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001724 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001725 select CPU_SUPPORTS_32BIT_KERNEL
1726 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001727 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001728 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730config CPU_SB1
1731 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001732 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001733 select CPU_SUPPORTS_32BIT_KERNEL
1734 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001735 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001736 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001737 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
David Daneya86c7f72008-12-11 15:33:38 -08001739config CPU_CAVIUM_OCTEON
1740 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001741 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001742 select CPU_HAS_PREFETCH
1743 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001744 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001745 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001746 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001747 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1748 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001749 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001750 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001751 help
1752 The Cavium Octeon processor is a highly integrated chip containing
1753 many ethernet hardware widgets for networking tasks. The processor
1754 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1755 Full details can be found at http://www.caviumnetworks.com.
1756
Jonas Gorskicd746242013-12-18 14:12:02 +01001757config CPU_BMIPS
1758 bool "Broadcom BMIPS"
1759 depends on SYS_HAS_CPU_BMIPS
1760 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001761 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001762 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1763 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1764 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1765 select CPU_SUPPORTS_32BIT_KERNEL
1766 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001767 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001768 select SWAP_IO_SPACE
1769 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001770 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001771 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001772 select CPU_SUPPORTS_CPUFREQ
1773 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001774 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001775 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001776
Jayachandran C7f058e82011-05-07 01:36:57 +05301777config CPU_XLR
1778 bool "Netlogic XLR SoC"
1779 depends on SYS_HAS_CPU_XLR
1780 select CPU_SUPPORTS_32BIT_KERNEL
1781 select CPU_SUPPORTS_64BIT_KERNEL
1782 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001783 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301784 select WEAK_ORDERING
1785 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301786 help
1787 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001788
1789config CPU_XLP
1790 bool "Netlogic XLP SoC"
1791 depends on SYS_HAS_CPU_XLP
1792 select CPU_SUPPORTS_32BIT_KERNEL
1793 select CPU_SUPPORTS_64BIT_KERNEL
1794 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001795 select WEAK_ORDERING
1796 select WEAK_REORDERING_BEYOND_LLSC
1797 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001798 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301799 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001800 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001801 help
1802 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803endchoice
1804
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001805config CPU_MIPS32_3_5_FEATURES
1806 bool "MIPS32 Release 3.5 Features"
1807 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001808 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1809 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001810 help
1811 Choose this option to build a kernel for release 2 or later of the
1812 MIPS32 architecture including features from the 3.5 release such as
1813 support for Enhanced Virtual Addressing (EVA).
1814
1815config CPU_MIPS32_3_5_EVA
1816 bool "Enhanced Virtual Addressing (EVA)"
1817 depends on CPU_MIPS32_3_5_FEATURES
1818 select EVA
1819 default y
1820 help
1821 Choose this option if you want to enable the Enhanced Virtual
1822 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1823 One of its primary benefits is an increase in the maximum size
1824 of lowmem (up to 3GB). If unsure, say 'N' here.
1825
Steven J. Hillc5b36782015-02-26 18:16:38 -06001826config CPU_MIPS32_R5_FEATURES
1827 bool "MIPS32 Release 5 Features"
1828 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001829 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001830 help
1831 Choose this option to build a kernel for release 2 or later of the
1832 MIPS32 architecture including features from release 5 such as
1833 support for Extended Physical Addressing (XPA).
1834
1835config CPU_MIPS32_R5_XPA
1836 bool "Extended Physical Addressing (XPA)"
1837 depends on CPU_MIPS32_R5_FEATURES
1838 depends on !EVA
1839 depends on !PAGE_SIZE_4KB
1840 depends on SYS_SUPPORTS_HIGHMEM
1841 select XPA
1842 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001843 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001844 default n
1845 help
1846 Choose this option if you want to enable the Extended Physical
1847 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1848 benefit is to increase physical addressing equal to or greater
1849 than 40 bits. Note that this has the side effect of turning on
1850 64-bit addressing which in turn makes the PTEs 64-bit in size.
1851 If unsure, say 'N' here.
1852
Wu Zhangjin622844b2010-04-10 20:04:42 +08001853if CPU_LOONGSON2F
1854config CPU_NOP_WORKAROUNDS
1855 bool
1856
1857config CPU_JUMP_WORKAROUNDS
1858 bool
1859
1860config CPU_LOONGSON2F_WORKAROUNDS
1861 bool "Loongson 2F Workarounds"
1862 default y
1863 select CPU_NOP_WORKAROUNDS
1864 select CPU_JUMP_WORKAROUNDS
1865 help
1866 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1867 require workarounds. Without workarounds the system may hang
1868 unexpectedly. For more information please refer to the gas
1869 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1870
1871 Loongson 2F03 and later have fixed these issues and no workarounds
1872 are needed. The workarounds have no significant side effect on them
1873 but may decrease the performance of the system so this option should
1874 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1875 systems.
1876
1877 If unsure, please say Y.
1878endif # CPU_LOONGSON2F
1879
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001880config SYS_SUPPORTS_ZBOOT
1881 bool
1882 select HAVE_KERNEL_GZIP
1883 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001884 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001885 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001886 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001887 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001888 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001889
1890config SYS_SUPPORTS_ZBOOT_UART16550
1891 bool
1892 select SYS_SUPPORTS_ZBOOT
1893
Alban Bedeldbb98312015-12-10 10:57:21 +01001894config SYS_SUPPORTS_ZBOOT_UART_PROM
1895 bool
1896 select SYS_SUPPORTS_ZBOOT
1897
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001898config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001899 bool
1900 select CPU_SUPPORTS_32BIT_KERNEL
1901 select CPU_SUPPORTS_64BIT_KERNEL
1902 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001903 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001904 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001905
Huacai Chenb2afb642019-11-04 14:11:20 +08001906config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001907 bool
1908 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001909 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001910 select CPU_HAS_PREFETCH
1911 select CPU_SUPPORTS_32BIT_KERNEL
1912 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001913 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001914
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001915config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001916 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001917 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001918
1919config CPU_BMIPS4350
1920 bool
1921 select SYS_SUPPORTS_SMP
1922 select SYS_SUPPORTS_HOTPLUG_CPU
1923
1924config CPU_BMIPS4380
1925 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001926 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001927 select SYS_SUPPORTS_SMP
1928 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001929 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001930
1931config CPU_BMIPS5000
1932 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001933 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001934 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001935 select SYS_SUPPORTS_SMP
1936 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001937 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001938
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001939config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001940 bool
1941 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001942 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001943
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001944config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001945 bool
1946
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001947config SYS_HAS_CPU_LOONGSON2F
1948 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001949 select CPU_SUPPORTS_CPUFREQ
1950 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001951
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001952config SYS_HAS_CPU_LOONGSON1B
1953 bool
1954
Yang Ling12e32802016-05-19 12:29:30 +08001955config SYS_HAS_CPU_LOONGSON1C
1956 bool
1957
Ralf Baechle7cf80532005-10-20 22:33:09 +01001958config SYS_HAS_CPU_MIPS32_R1
1959 bool
1960
1961config SYS_HAS_CPU_MIPS32_R2
1962 bool
1963
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001964config SYS_HAS_CPU_MIPS32_R3_5
1965 bool
1966
Steven J. Hillc5b36782015-02-26 18:16:38 -06001967config SYS_HAS_CPU_MIPS32_R5
1968 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001969 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001970
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001971config SYS_HAS_CPU_MIPS32_R6
1972 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001973 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001974
Ralf Baechle7cf80532005-10-20 22:33:09 +01001975config SYS_HAS_CPU_MIPS64_R1
1976 bool
1977
1978config SYS_HAS_CPU_MIPS64_R2
1979 bool
1980
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001981config SYS_HAS_CPU_MIPS64_R6
1982 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001983 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001984
Serge Semin281e3ae2020-05-21 17:07:15 +03001985config SYS_HAS_CPU_P5600
1986 bool
1987 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1988
Ralf Baechle7cf80532005-10-20 22:33:09 +01001989config SYS_HAS_CPU_R3000
1990 bool
1991
1992config SYS_HAS_CPU_TX39XX
1993 bool
1994
1995config SYS_HAS_CPU_VR41XX
1996 bool
1997
Ralf Baechle7cf80532005-10-20 22:33:09 +01001998config SYS_HAS_CPU_R4X00
1999 bool
2000
2001config SYS_HAS_CPU_TX49XX
2002 bool
2003
2004config SYS_HAS_CPU_R5000
2005 bool
2006
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002007config SYS_HAS_CPU_R5500
2008 bool
2009
Ralf Baechle7cf80532005-10-20 22:33:09 +01002010config SYS_HAS_CPU_NEVADA
2011 bool
2012
Ralf Baechle7cf80532005-10-20 22:33:09 +01002013config SYS_HAS_CPU_R10000
2014 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002015 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002016
2017config SYS_HAS_CPU_RM7000
2018 bool
2019
Ralf Baechle7cf80532005-10-20 22:33:09 +01002020config SYS_HAS_CPU_SB1
2021 bool
2022
David Daney5e683382009-02-02 11:30:59 -08002023config SYS_HAS_CPU_CAVIUM_OCTEON
2024 bool
2025
Jonas Gorskicd746242013-12-18 14:12:02 +01002026config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002027 bool
2028
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002029config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002030 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002031 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002032
2033config SYS_HAS_CPU_BMIPS4350
2034 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002035 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002036
2037config SYS_HAS_CPU_BMIPS4380
2038 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002039 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002040
2041config SYS_HAS_CPU_BMIPS5000
2042 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002043 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002044 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002045
Jayachandran C7f058e82011-05-07 01:36:57 +05302046config SYS_HAS_CPU_XLR
2047 bool
2048
Jayachandran C1c773ea2011-11-16 00:21:28 +00002049config SYS_HAS_CPU_XLP
2050 bool
2051
Ralf Baechle17099b12007-07-14 13:24:05 +01002052#
2053# CPU may reorder R->R, R->W, W->R, W->W
2054# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2055#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002056config WEAK_ORDERING
2057 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002058
2059#
2060# CPU may reorder reads and writes beyond LL/SC
2061# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2062#
2063config WEAK_REORDERING_BEYOND_LLSC
2064 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002065endmenu
2066
2067#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002068# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002069#
2070config CPU_MIPS32
2071 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002072 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002073 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002074
2075config CPU_MIPS64
2076 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002077 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2078 CPU_MIPS64_R6
Ralf Baechle5e83d432005-10-29 19:32:41 +01002079
2080#
Paul Burton57eeaced2018-11-08 23:44:55 +00002081# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002082#
2083config CPU_MIPSR1
2084 bool
2085 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2086
2087config CPU_MIPSR2
2088 bool
David Daneya86c7f72008-12-11 15:33:38 -08002089 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002090 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002091 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002092 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002093
Serge Seminab7c01f2020-05-21 17:07:14 +03002094config CPU_MIPSR5
2095 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002096 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002097 select CPU_HAS_RIXI
2098 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2099 select MIPS_SPRAM
2100
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002101config CPU_MIPSR6
2102 bool
2103 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002104 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002105 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002106 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002107 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002108 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002109 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002110
Paul Burton57eeaced2018-11-08 23:44:55 +00002111config TARGET_ISA_REV
2112 int
2113 default 1 if CPU_MIPSR1
2114 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002115 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002116 default 6 if CPU_MIPSR6
2117 default 0
2118 help
2119 Reflects the ISA revision being targeted by the kernel build. This
2120 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2121
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002122config EVA
2123 bool
2124
Steven J. Hillc5b36782015-02-26 18:16:38 -06002125config XPA
2126 bool
2127
Ralf Baechle5e83d432005-10-29 19:32:41 +01002128config SYS_SUPPORTS_32BIT_KERNEL
2129 bool
2130config SYS_SUPPORTS_64BIT_KERNEL
2131 bool
2132config CPU_SUPPORTS_32BIT_KERNEL
2133 bool
2134config CPU_SUPPORTS_64BIT_KERNEL
2135 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002136config CPU_SUPPORTS_CPUFREQ
2137 bool
2138config CPU_SUPPORTS_ADDRWINCFG
2139 bool
David Daney9cffd1542009-05-27 17:47:46 -07002140config CPU_SUPPORTS_HUGEPAGES
2141 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002142 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002143config MIPS_PGD_C0_CONTEXT
2144 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002145 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002146
David Daney8192c9e2008-09-23 00:04:26 -07002147#
2148# Set to y for ptrace access to watch registers.
2149#
2150config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002151 bool
2152 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002153
Ralf Baechle5e83d432005-10-29 19:32:41 +01002154menu "Kernel type"
2155
2156choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002157 prompt "Kernel code model"
2158 help
2159 You should only select this option if you have a workload that
2160 actually benefits from 64-bit processing or if your machine has
2161 large memory. You will only be presented a single option in this
2162 menu if your system does not support both 32-bit and 64-bit kernels.
2163
2164config 32BIT
2165 bool "32-bit kernel"
2166 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2167 select TRAD_SIGNALS
2168 help
2169 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002170
Ralf Baechle5e83d432005-10-29 19:32:41 +01002171config 64BIT
2172 bool "64-bit kernel"
2173 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2174 help
2175 Select this option if you want to build a 64-bit kernel.
2176
2177endchoice
2178
Sanjay Lal2235a542012-11-21 18:33:59 -08002179config KVM_GUEST
2180 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002181 depends on CPU_MIPS32_R2
James Hoganf2a5b1d2013-07-12 10:26:11 +00002182 depends on BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002183 help
James Hogancaa1faa2015-12-16 23:49:26 +00002184 Select this option if building a guest kernel for KVM (Trap & Emulate)
2185 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002186
James Hoganeda3d332014-05-29 10:16:36 +01002187config KVM_GUEST_TIMER_FREQ
2188 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002189 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002190 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002191 help
James Hoganeda3d332014-05-29 10:16:36 +01002192 Set this to non-zero if building a guest kernel for KVM to skip RTC
2193 emulation when determining guest CPU Frequency. Instead, the guest's
2194 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002195
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002196config MIPS_VA_BITS_48
2197 bool "48 bits virtual memory"
2198 depends on 64BIT
2199 help
Alex Belits3377e222017-02-16 17:27:34 -08002200 Support a maximum at least 48 bits of application virtual
2201 memory. Default is 40 bits or less, depending on the CPU.
2202 For page sizes 16k and above, this option results in a small
2203 memory overhead for page tables. For 4k page size, a fourth
2204 level of page tables is added which imposes both a memory
2205 overhead as well as slower TLB fault handling.
2206
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002207 If unsure, say N.
2208
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209choice
2210 prompt "Kernel page size"
2211 default PAGE_SIZE_4KB
2212
2213config PAGE_SIZE_4KB
2214 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002215 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002217 This option select the standard 4kB Linux page size. On some
2218 R3000-family processors this is the only available page size. Using
2219 4kB page size will minimize memory consumption and is therefore
2220 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
2222config PAGE_SIZE_8KB
2223 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002224 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002225 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 help
2227 Using 8kB page size will result in higher performance kernel at
2228 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002229 only on cnMIPS processors. Note that you will need a suitable Linux
2230 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
2232config PAGE_SIZE_16KB
2233 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002234 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 help
2236 Using 16kB page size will result in higher performance kernel at
2237 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002238 all non-R3000 family processors. Note that you will need a suitable
2239 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240
Ralf Baechlec52399b2009-04-02 14:07:10 +02002241config PAGE_SIZE_32KB
2242 bool "32kB"
2243 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002244 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002245 help
2246 Using 32kB page size will result in higher performance kernel at
2247 the price of higher memory consumption. This option is available
2248 only on cnMIPS cores. Note that you will need a suitable Linux
2249 distribution to support this.
2250
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251config PAGE_SIZE_64KB
2252 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002253 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 help
2255 Using 64kB page size will result in higher performance kernel at
2256 the price of higher memory consumption. This option is available on
2257 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002258 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259
2260endchoice
2261
David Daneyc9bace72010-10-11 14:52:45 -07002262config FORCE_MAX_ZONEORDER
2263 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002264 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2265 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2266 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2267 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2268 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2269 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002270 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002271 default "11"
2272 help
2273 The kernel memory allocator divides physically contiguous memory
2274 blocks into "zones", where each zone is a power of two number of
2275 pages. This option selects the largest power of two that the kernel
2276 keeps in the memory allocator. If you need to allocate very large
2277 blocks of physically contiguous memory, then you may need to
2278 increase this value.
2279
2280 This config option is actually maximum order plus one. For example,
2281 a value of 11 means that the largest free memory block is 2^10 pages.
2282
2283 The page size is not necessarily 4KB. Keep this in mind
2284 when choosing a value for this option.
2285
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286config BOARD_SCACHE
2287 bool
2288
2289config IP22_CPU_SCACHE
2290 bool
2291 select BOARD_SCACHE
2292
Chris Dearman9318c512006-06-20 17:15:20 +01002293#
2294# Support for a MIPS32 / MIPS64 style S-caches
2295#
2296config MIPS_CPU_SCACHE
2297 bool
2298 select BOARD_SCACHE
2299
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300config R5000_CPU_SCACHE
2301 bool
2302 select BOARD_SCACHE
2303
2304config RM7000_CPU_SCACHE
2305 bool
2306 select BOARD_SCACHE
2307
2308config SIBYTE_DMA_PAGEOPS
2309 bool "Use DMA to clear/copy pages"
2310 depends on CPU_SB1
2311 help
2312 Instead of using the CPU to zero and copy pages, use a Data Mover
2313 channel. These DMA channels are otherwise unused by the standard
2314 SiByte Linux port. Seems to give a small performance benefit.
2315
2316config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002317 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318
Florian Fainelli3165c842012-01-31 18:18:43 +01002319config CPU_GENERIC_DUMP_TLB
2320 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002321 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002322
Paul Burtonc92e47e2018-11-07 23:14:02 +00002323config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002324 bool "Floating Point support" if EXPERT
2325 default y
2326 help
2327 Select y to include support for floating point in the kernel
2328 including initialization of FPU hardware, FP context save & restore
2329 and emulation of an FPU where necessary. Without this support any
2330 userland program attempting to use floating point instructions will
2331 receive a SIGILL.
2332
2333 If you know that your userland will not attempt to use floating point
2334 instructions then you can say n here to shrink the kernel a little.
2335
2336 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002337
Paul Burton97f7dcb2018-11-07 23:14:02 +00002338config CPU_R2300_FPU
2339 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002340 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002341 default y if CPU_R3000 || CPU_TX39XX
2342
Paul Burton54746822019-08-31 15:40:43 +00002343config CPU_R3K_TLB
2344 bool
2345
Florian Fainelli91405eb2012-01-31 18:18:44 +01002346config CPU_R4K_FPU
2347 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002348 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002349 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002350
Florian Fainelli62cedc42012-01-31 18:18:45 +01002351config CPU_R4K_CACHE_TLB
2352 bool
Paul Burton54746822019-08-31 15:40:43 +00002353 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002354
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002355config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002356 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002357 default y
Paul Burton527f1022017-08-07 16:18:04 -07002358 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002359 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002360 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002361 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002362 select MIPS_MT
2363 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002364 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002365 select SYS_SUPPORTS_SMP
2366 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002367 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002368 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002369 This is a kernel model which is known as SMVP. This is supported
2370 on cores with the MT ASE and uses the available VPEs to implement
2371 virtual processors which supports SMP. This is equivalent to the
2372 Intel Hyperthreading feature. For further information go to
2373 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002374
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002375config MIPS_MT
2376 bool
2377
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002378config SCHED_SMT
2379 bool "SMT (multithreading) scheduler support"
2380 depends on SYS_SUPPORTS_SCHED_SMT
2381 default n
2382 help
2383 SMT scheduler support improves the CPU scheduler's decision making
2384 when dealing with MIPS MT enabled cores at a cost of slightly
2385 increased overhead in some places. If unsure say N here.
2386
2387config SYS_SUPPORTS_SCHED_SMT
2388 bool
2389
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002390config SYS_SUPPORTS_MULTITHREADING
2391 bool
2392
Ralf Baechlef088fc82006-04-05 09:45:47 +01002393config MIPS_MT_FPAFF
2394 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002395 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002396 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002397
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002398config MIPSR2_TO_R6_EMULATOR
2399 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002400 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002401 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002402 default y
2403 help
2404 Choose this option if you want to run non-R6 MIPS userland code.
2405 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002406 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002407 The only reason this is a build-time option is to save ~14K from the
2408 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002409
James Hoganf35764e2018-01-15 20:54:35 +00002410config SYS_SUPPORTS_VPE_LOADER
2411 bool
2412 depends on SYS_SUPPORTS_MULTITHREADING
2413 help
2414 Indicates that the platform supports the VPE loader, and provides
2415 physical_memsize.
2416
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002417config MIPS_VPE_LOADER
2418 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002419 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002420 select CPU_MIPSR2_IRQ_VI
2421 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002422 select MIPS_MT
2423 help
2424 Includes a loader for loading an elf relocatable object
2425 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002426
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002427config MIPS_VPE_LOADER_CMP
2428 bool
2429 default "y"
2430 depends on MIPS_VPE_LOADER && MIPS_CMP
2431
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002432config MIPS_VPE_LOADER_MT
2433 bool
2434 default "y"
2435 depends on MIPS_VPE_LOADER && !MIPS_CMP
2436
Ralf Baechlee01402b2005-07-14 15:57:16 +00002437config MIPS_VPE_LOADER_TOM
2438 bool "Load VPE program into memory hidden from linux"
2439 depends on MIPS_VPE_LOADER
2440 default y
2441 help
2442 The loader can use memory that is present but has been hidden from
2443 Linux using the kernel command line option "mem=xxMB". It's up to
2444 you to ensure the amount you put in the option and the space your
2445 program requires is less or equal to the amount physically present.
2446
Ralf Baechlee01402b2005-07-14 15:57:16 +00002447config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002448 bool "Enable support for AP/SP API (RTLX)"
2449 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002450
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002451config MIPS_VPE_APSP_API_CMP
2452 bool
2453 default "y"
2454 depends on MIPS_VPE_APSP_API && MIPS_CMP
2455
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002456config MIPS_VPE_APSP_API_MT
2457 bool
2458 default "y"
2459 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2460
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002461config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002462 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002463 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002464 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002465 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002466 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002467 select WEAK_ORDERING
2468 default n
2469 help
Paul Burton044505c2014-01-15 10:31:58 +00002470 Select this if you are using a bootloader which implements the "CMP
2471 framework" protocol (ie. YAMON) and want your kernel to make use of
2472 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002473
Paul Burton5cac93b2014-01-15 10:32:00 +00002474 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2475 instead of this.
2476
Paul Burton0ee958e2014-01-15 10:31:53 +00002477config MIPS_CPS
2478 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002479 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002480 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002481 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002482 select SMP
2483 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002484 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002485 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002486 select SYS_SUPPORTS_SMP
2487 select WEAK_ORDERING
2488 help
2489 Select this if you wish to run an SMP kernel across multiple cores
2490 within a MIPS Coherent Processing System. When this option is
2491 enabled the kernel will probe for other cores and boot them with
2492 no external assistance. It is safe to enable this when hardware
2493 support is unavailable.
2494
Paul Burton3179d372014-04-14 11:00:56 +01002495config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002496 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002497 bool
2498
Paul Burton9f98f3d2014-01-15 10:31:51 +00002499config MIPS_CM
2500 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002501 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002502
Paul Burton9c38cf42014-01-15 10:31:52 +00002503config MIPS_CPC
2504 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002505
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506config SB1_PASS_2_WORKAROUNDS
2507 bool
2508 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2509 default y
2510
2511config SB1_PASS_2_1_WORKAROUNDS
2512 bool
2513 depends on CPU_SB1 && CPU_SB1_PASS_2
2514 default y
2515
Markos Chandras9e2b5372014-07-21 08:46:14 +01002516choice
2517 prompt "SmartMIPS or microMIPS ASE support"
2518
2519config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2520 bool "None"
2521 help
2522 Select this if you want neither microMIPS nor SmartMIPS support
2523
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002524config CPU_HAS_SMARTMIPS
2525 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002526 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002527 help
2528 SmartMIPS is a extension of the MIPS32 architecture aimed at
2529 increased security at both hardware and software level for
2530 smartcards. Enabling this option will allow proper use of the
2531 SmartMIPS instructions by Linux applications. However a kernel with
2532 this option will not work on a MIPS core without SmartMIPS core. If
2533 you don't know you probably don't have SmartMIPS and should say N
2534 here.
2535
Steven J. Hillbce86082013-03-25 13:27:11 -05002536config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002537 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002538 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002539 help
2540 When this option is enabled the kernel will be built using the
2541 microMIPS ISA
2542
Markos Chandras9e2b5372014-07-21 08:46:14 +01002543endchoice
2544
Paul Burtona5e9a692014-01-27 15:23:10 +00002545config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002546 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002547 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002548 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002549 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002550 help
2551 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2552 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002553 is enabled the kernel will support allocating & switching MSA
2554 vector register contexts. If you know that your kernel will only be
2555 running on CPUs which do not support MSA or that your userland will
2556 not be making use of it then you may wish to say N here to reduce
2557 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002558
2559 If unsure, say Y.
2560
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002562 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002563
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002564config XKS01
2565 bool
2566
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002567config CPU_HAS_DIEI
2568 depends on !CPU_DIEI_BROKEN
2569 bool
2570
2571config CPU_DIEI_BROKEN
2572 bool
2573
Florian Fainelli8256b172016-02-09 12:55:51 -08002574config CPU_HAS_RIXI
2575 bool
2576
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002577config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002578 bool
2579 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002580 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002581 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002582 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2583 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002584
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002585#
2586# Vectored interrupt mode is an R2 feature
2587#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002588config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002589 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002590
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002591#
2592# Extended interrupt mode is an R2 feature
2593#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002594config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002595 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002596
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597config CPU_HAS_SYNC
2598 bool
2599 depends on !CPU_R3000
2600 default y
2601
2602#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002603# CPU non-features
2604#
2605config CPU_DADDI_WORKAROUNDS
2606 bool
2607
2608config CPU_R4000_WORKAROUNDS
2609 bool
2610 select CPU_R4400_WORKAROUNDS
2611
2612config CPU_R4400_WORKAROUNDS
2613 bool
2614
Paul Burton071d2f02019-10-01 23:04:32 +00002615config CPU_R4X00_BUGS64
2616 bool
2617 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2618
Paul Burton4edf00a2016-05-06 14:36:23 +01002619config MIPS_ASID_SHIFT
2620 int
2621 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002622 default 0
2623
2624config MIPS_ASID_BITS
2625 int
Paul Burton2db003a2016-05-06 14:36:24 +01002626 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002627 default 6 if CPU_R3000 || CPU_TX39XX
2628 default 8
2629
Paul Burton2db003a2016-05-06 14:36:24 +01002630config MIPS_ASID_BITS_VARIABLE
2631 bool
2632
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002633config MIPS_CRC_SUPPORT
2634 bool
2635
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002636# R4600 erratum. Due to the lack of errata information the exact
2637# technical details aren't known. I've experimentally found that disabling
2638# interrupts during indexed I-cache flushes seems to be sufficient to deal
2639# with the issue.
2640config WAR_R4600_V1_INDEX_ICACHEOP
2641 bool
2642
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002643# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2644#
2645# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2646# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2647# executed if there is no other dcache activity. If the dcache is
2648# accessed for another instruction immeidately preceding when these
2649# cache instructions are executing, it is possible that the dcache
2650# tag match outputs used by these cache instructions will be
2651# incorrect. These cache instructions should be preceded by at least
2652# four instructions that are not any kind of load or store
2653# instruction.
2654#
2655# This is not allowed: lw
2656# nop
2657# nop
2658# nop
2659# cache Hit_Writeback_Invalidate_D
2660#
2661# This is allowed: lw
2662# nop
2663# nop
2664# nop
2665# nop
2666# cache Hit_Writeback_Invalidate_D
2667config WAR_R4600_V1_HIT_CACHEOP
2668 bool
2669
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002670# Writeback and invalidate the primary cache dcache before DMA.
2671#
2672# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2673# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2674# operate correctly if the internal data cache refill buffer is empty. These
2675# CACHE instructions should be separated from any potential data cache miss
2676# by a load instruction to an uncached address to empty the response buffer."
2677# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2678# in .pdf format.)
2679config WAR_R4600_V2_HIT_CACHEOP
2680 bool
2681
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002682# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2683# the line which this instruction itself exists, the following
2684# operation is not guaranteed."
2685#
2686# Workaround: do two phase flushing for Index_Invalidate_I
2687config WAR_TX49XX_ICACHE_INDEX_INV
2688 bool
2689
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002690# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2691# opposes it being called that) where invalid instructions in the same
2692# I-cache line worth of instructions being fetched may case spurious
2693# exceptions.
2694config WAR_ICACHE_REFILLS
2695 bool
2696
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002697# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2698# may cause ll / sc and lld / scd sequences to execute non-atomically.
2699config WAR_R10000_LLSC
2700 bool
2701
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002702# 34K core erratum: "Problems Executing the TLBR Instruction"
2703config WAR_MIPS34K_MISSED_ITLB
2704 bool
2705
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002706#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707# - Highmem only makes sense for the 32-bit kernel.
2708# - The current highmem code will only work properly on physically indexed
2709# caches such as R3000, SB1, R7000 or those that look like they're virtually
2710# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2711# moment we protect the user and offer the highmem option only on machines
2712# where it's known to be safe. This will not offer highmem on a few systems
2713# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2714# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002715# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2716# know they might have memory configurations that could make use of highmem
2717# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718#
2719config HIGHMEM
2720 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002721 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Ralf Baechle797798c2005-08-10 15:17:11 +00002722
2723config CPU_SUPPORTS_HIGHMEM
2724 bool
2725
2726config SYS_SUPPORTS_HIGHMEM
2727 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002729config SYS_SUPPORTS_SMARTMIPS
2730 bool
2731
Steven J. Hilla6a48342013-02-05 16:52:02 -06002732config SYS_SUPPORTS_MICROMIPS
2733 bool
2734
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002735config SYS_SUPPORTS_MIPS16
2736 bool
2737 help
2738 This option must be set if a kernel might be executed on a MIPS16-
2739 enabled CPU even if MIPS16 is not actually being used. In other
2740 words, it makes the kernel MIPS16-tolerant.
2741
Paul Burtona5e9a692014-01-27 15:23:10 +00002742config CPU_SUPPORTS_MSA
2743 bool
2744
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002745config ARCH_FLATMEM_ENABLE
2746 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002747 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002748
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002749config ARCH_SPARSEMEM_ENABLE
2750 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002751 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002752
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002753config NUMA
2754 bool "NUMA Support"
2755 depends on SYS_SUPPORTS_NUMA
2756 help
2757 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2758 Access). This option improves performance on systems with more
2759 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002760 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002761 disabled.
2762
2763config SYS_SUPPORTS_NUMA
2764 bool
2765
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002766config HAVE_SETUP_PER_CPU_AREA
2767 def_bool y
2768 depends on NUMA
2769
2770config NEED_PER_CPU_EMBED_FIRST_CHUNK
2771 def_bool y
2772 depends on NUMA
2773
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002774config RELOCATABLE
2775 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002776 depends on SYS_SUPPORTS_RELOCATABLE
2777 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2778 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2779 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002780 CPU_P5600 || CAVIUM_OCTEON_SOC
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002781 help
2782 This builds a kernel image that retains relocation information
2783 so it can be loaded someplace besides the default 1MB.
2784 The relocations make the kernel binary about 15% larger,
2785 but are discarded at runtime
2786
Matt Redfearn069fd762016-03-31 10:05:34 +01002787config RELOCATION_TABLE_SIZE
2788 hex "Relocation table size"
2789 depends on RELOCATABLE
2790 range 0x0 0x01000000
2791 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002792 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002793 A table of relocation data will be appended to the kernel binary
2794 and parsed at boot to fix up the relocated kernel.
2795
2796 This option allows the amount of space reserved for the table to be
2797 adjusted, although the default of 1Mb should be ok in most cases.
2798
2799 The build will fail and a valid size suggested if this is too small.
2800
2801 If unsure, leave at the default value.
2802
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002803config RANDOMIZE_BASE
2804 bool "Randomize the address of the kernel image"
2805 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002806 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002807 Randomizes the physical and virtual address at which the
2808 kernel image is loaded, as a security feature that
2809 deters exploit attempts relying on knowledge of the location
2810 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002811
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002812 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002813
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002814 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002815
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002816 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002817
2818config RANDOMIZE_BASE_MAX_OFFSET
2819 hex "Maximum kASLR offset" if EXPERT
2820 depends on RANDOMIZE_BASE
2821 range 0x0 0x40000000 if EVA || 64BIT
2822 range 0x0 0x08000000
2823 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002824 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002825 When kASLR is active, this provides the maximum offset that will
2826 be applied to the kernel image. It should be set according to the
2827 amount of physical RAM available in the target system minus
2828 PHYSICAL_START and must be a power of 2.
2829
2830 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2831 EVA or 64-bit. The default is 16Mb.
2832
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002833config NODES_SHIFT
2834 int
2835 default "6"
2836 depends on NEED_MULTIPLE_NODES
2837
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002838config HW_PERF_EVENTS
2839 bool "Enable hardware performance counter support for perf events"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002840 depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002841 default y
2842 help
2843 Enable hardware performance counter support for perf events. If
2844 disabled, perf events will use software events only.
2845
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002846config DMI
2847 bool "Enable DMI scanning"
2848 depends on MACH_LOONGSON64
2849 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2850 default y
2851 help
2852 Enabled scanning of DMI to identify machine quirks. Say Y
2853 here unless you have verified that your setup is not
2854 affected by entries in the DMI blacklist. Required by PNP
2855 BIOS code.
2856
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857config SMP
2858 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002859 depends on SYS_SUPPORTS_SMP
2860 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002862 a system with only one CPU, say N. If you have a system with more
2863 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864
Robert Graffham4a474152014-01-23 15:55:29 -08002865 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 machines, but will use only one CPU of a multiprocessor machine. If
2867 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002868 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 will run faster if you say N here.
2870
2871 People using multiprocessor machines who say Y here should also say
2872 Y to "Enhanced Real Time Clock Support", below.
2873
Adrian Bunk03502fa2008-02-03 15:50:21 +02002874 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002875 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876
2877 If you don't know what to do here, say N.
2878
Matt Redfearn7840d612016-07-07 08:50:40 +01002879config HOTPLUG_CPU
2880 bool "Support for hot-pluggable CPUs"
2881 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2882 help
2883 Say Y here to allow turning CPUs off and on. CPUs can be
2884 controlled through /sys/devices/system/cpu.
2885 (Note: power management support will enable this option
2886 automatically on SMP systems. )
2887 Say N if you want to disable CPU hotplug.
2888
Ralf Baechle87353d82007-11-19 12:23:51 +00002889config SMP_UP
2890 bool
2891
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002892config SYS_SUPPORTS_MIPS_CMP
2893 bool
2894
Paul Burton0ee958e2014-01-15 10:31:53 +00002895config SYS_SUPPORTS_MIPS_CPS
2896 bool
2897
Ralf Baechlee73ea272006-06-04 11:51:46 +01002898config SYS_SUPPORTS_SMP
2899 bool
2900
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002901config NR_CPUS_DEFAULT_4
2902 bool
2903
2904config NR_CPUS_DEFAULT_8
2905 bool
2906
2907config NR_CPUS_DEFAULT_16
2908 bool
2909
2910config NR_CPUS_DEFAULT_32
2911 bool
2912
2913config NR_CPUS_DEFAULT_64
2914 bool
2915
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302917 int "Maximum number of CPUs (2-256)"
2918 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002920 default "4" if NR_CPUS_DEFAULT_4
2921 default "8" if NR_CPUS_DEFAULT_8
2922 default "16" if NR_CPUS_DEFAULT_16
2923 default "32" if NR_CPUS_DEFAULT_32
2924 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 help
2926 This allows you to specify the maximum number of CPUs which this
2927 kernel will support. The maximum supported value is 32 for 32-bit
2928 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002929 sense is 1 for Qemu (useful only for kernel debugging purposes)
2930 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931
2932 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002933 approximately eight kilobytes to the kernel image. For best
2934 performance should round up your number of processors to the next
2935 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936
Al Cooper399aaa22012-07-13 16:44:53 -04002937config MIPS_PERF_SHARED_TC_COUNTERS
2938 bool
2939
David Daney7820b842017-09-28 12:34:04 -05002940config MIPS_NR_CPU_NR_MAP_1024
2941 bool
2942
2943config MIPS_NR_CPU_NR_MAP
2944 int
2945 depends on SMP
2946 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2947 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2948
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002949#
2950# Timer Interrupt Frequency Configuration
2951#
2952
2953choice
2954 prompt "Timer frequency"
2955 default HZ_250
2956 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002957 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002958
Paul Burton67596572015-09-22 10:16:39 -07002959 config HZ_24
2960 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2961
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002962 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00002963 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002964
2965 config HZ_100
2966 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2967
2968 config HZ_128
2969 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2970
2971 config HZ_250
2972 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2973
2974 config HZ_256
2975 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2976
2977 config HZ_1000
2978 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2979
2980 config HZ_1024
2981 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2982
2983endchoice
2984
Paul Burton67596572015-09-22 10:16:39 -07002985config SYS_SUPPORTS_24HZ
2986 bool
2987
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002988config SYS_SUPPORTS_48HZ
2989 bool
2990
2991config SYS_SUPPORTS_100HZ
2992 bool
2993
2994config SYS_SUPPORTS_128HZ
2995 bool
2996
2997config SYS_SUPPORTS_250HZ
2998 bool
2999
3000config SYS_SUPPORTS_256HZ
3001 bool
3002
3003config SYS_SUPPORTS_1000HZ
3004 bool
3005
3006config SYS_SUPPORTS_1024HZ
3007 bool
3008
3009config SYS_SUPPORTS_ARBIT_HZ
3010 bool
Paul Burton67596572015-09-22 10:16:39 -07003011 default y if !SYS_SUPPORTS_24HZ && \
3012 !SYS_SUPPORTS_48HZ && \
3013 !SYS_SUPPORTS_100HZ && \
3014 !SYS_SUPPORTS_128HZ && \
3015 !SYS_SUPPORTS_250HZ && \
3016 !SYS_SUPPORTS_256HZ && \
3017 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003018 !SYS_SUPPORTS_1024HZ
3019
3020config HZ
3021 int
Paul Burton67596572015-09-22 10:16:39 -07003022 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003023 default 48 if HZ_48
3024 default 100 if HZ_100
3025 default 128 if HZ_128
3026 default 250 if HZ_250
3027 default 256 if HZ_256
3028 default 1000 if HZ_1000
3029 default 1024 if HZ_1024
3030
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003031config SCHED_HRTICK
3032 def_bool HIGH_RES_TIMERS
3033
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003034config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003035 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003036 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003037 help
3038 kexec is a system call that implements the ability to shutdown your
3039 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003040 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003041 you can start any kernel with it, not just Linux.
3042
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003043 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003044
3045 It is an ongoing process to be certain the hardware in a machine
3046 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003047 initially work for you. As of this writing the exact hardware
3048 interface is strongly in flux, so no good recommendation can be
3049 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003050
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003051config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003052 bool "Kernel crash dumps"
3053 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003054 Generate crash dump after being started by kexec.
3055 This should be normally only set in special crash dump kernels
3056 which are loaded in the main kernel with kexec-tools into
3057 a specially reserved region and then later executed after
3058 a crash by kdump/kexec. The crash dump kernel must be compiled
3059 to a memory address not used by the main kernel or firmware using
3060 PHYSICAL_START.
3061
3062config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003063 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003064 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003065 depends on CRASH_DUMP
3066 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003067 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3068 If you plan to use kernel for capturing the crash dump change
3069 this value to start of the reserved region (the "X" value as
3070 specified in the "crashkernel=YM@XM" command line boot parameter
3071 passed to the panic-ed kernel).
3072
Paul Burton597ce172013-11-22 13:12:07 +00003073config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003074 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003075 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003076 help
3077 When this is enabled, the kernel will support use of 64-bit floating
3078 point registers with binaries using the O32 ABI along with the
3079 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3080 32-bit MIPS systems this support is at the cost of increasing the
3081 size and complexity of the compiled FPU emulator. Thus if you are
3082 running a MIPS32 system and know that none of your userland binaries
3083 will require 64-bit floating point, you may wish to reduce the size
3084 of your kernel & potentially improve FP emulation performance by
3085 saying N here.
3086
Paul Burton06e2e882014-02-14 17:55:18 +00003087 Although binutils currently supports use of this flag the details
3088 concerning its effect upon the O32 ABI in userland are still being
3089 worked on. In order to avoid userland becoming dependant upon current
3090 behaviour before the details have been finalised, this option should
3091 be considered experimental and only enabled by those working upon
3092 said details.
3093
3094 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003095
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003096config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003097 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003098 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003099 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003100 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003101
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003102config UHI_BOOT
3103 bool
3104
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003105config BUILTIN_DTB
3106 bool
3107
Jonas Gorski1da8f172015-04-12 12:24:58 +02003108choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003109 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003110 default MIPS_NO_APPENDED_DTB
3111
3112 config MIPS_NO_APPENDED_DTB
3113 bool "None"
3114 help
3115 Do not enable appended dtb support.
3116
Aaro Koskinen87db5372015-09-11 17:46:14 +03003117 config MIPS_ELF_APPENDED_DTB
3118 bool "vmlinux"
3119 help
3120 With this option, the boot code will look for a device tree binary
3121 DTB) included in the vmlinux ELF section .appended_dtb. By default
3122 it is empty and the DTB can be appended using binutils command
3123 objcopy:
3124
3125 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3126
3127 This is meant as a backward compatiblity convenience for those
3128 systems with a bootloader that can't be upgraded to accommodate
3129 the documented boot protocol using a device tree.
3130
Jonas Gorski1da8f172015-04-12 12:24:58 +02003131 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003132 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003133 help
3134 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003135 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003136 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3137
3138 This is meant as a backward compatibility convenience for those
3139 systems with a bootloader that can't be upgraded to accommodate
3140 the documented boot protocol using a device tree.
3141
3142 Beware that there is very little in terms of protection against
3143 this option being confused by leftover garbage in memory that might
3144 look like a DTB header after a reboot if no actual DTB is appended
3145 to vmlinux.bin. Do not leave this option active in a production kernel
3146 if you don't intend to always append a DTB.
3147endchoice
3148
Jonas Gorski20249722015-10-12 13:13:02 +02003149choice
3150 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003151 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003152 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003153 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003154 default MIPS_CMDLINE_FROM_BOOTLOADER
3155
3156 config MIPS_CMDLINE_FROM_DTB
3157 depends on USE_OF
3158 bool "Dtb kernel arguments if available"
3159
3160 config MIPS_CMDLINE_DTB_EXTEND
3161 depends on USE_OF
3162 bool "Extend dtb kernel arguments with bootloader arguments"
3163
3164 config MIPS_CMDLINE_FROM_BOOTLOADER
3165 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003166
3167 config MIPS_CMDLINE_BUILTIN_EXTEND
3168 depends on CMDLINE_BOOL
3169 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003170endchoice
3171
Ralf Baechle5e83d432005-10-29 19:32:41 +01003172endmenu
3173
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003174config LOCKDEP_SUPPORT
3175 bool
3176 default y
3177
3178config STACKTRACE_SUPPORT
3179 bool
3180 default y
3181
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003182config PGTABLE_LEVELS
3183 int
Alex Belits3377e222017-02-16 17:27:34 -08003184 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003185 default 3 if 64BIT && !PAGE_SIZE_64KB
3186 default 2
3187
Paul Burton6c359eb2018-07-27 18:23:20 -07003188config MIPS_AUTO_PFN_OFFSET
3189 bool
3190
Linus Torvalds1da177e2005-04-16 15:20:36 -07003191menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3192
Paul Burtonc5611df2016-10-05 18:18:12 +01003193config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003194 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003195 bool
3196
3197config PCI_DRIVERS_LEGACY
3198 def_bool !PCI_DRIVERS_GENERIC
3199 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003200 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201
3202#
3203# ISA support is now enabled via select. Too many systems still have the one
3204# or other ISA chip on the board that users don't know about so don't expect
3205# users to choose the right thing ...
3206#
3207config ISA
3208 bool
3209
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210config TC
3211 bool "TURBOchannel support"
3212 depends on MACH_DECSTATION
3213 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003214 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3215 processors. TURBOchannel programming specifications are available
3216 at:
3217 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3218 and:
3219 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3220 Linux driver support status is documented at:
3221 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223config MMU
3224 bool
3225 default y
3226
Matt Redfearn109c32f2016-11-24 17:32:45 +00003227config ARCH_MMAP_RND_BITS_MIN
3228 default 12 if 64BIT
3229 default 8
3230
3231config ARCH_MMAP_RND_BITS_MAX
3232 default 18 if 64BIT
3233 default 15
3234
3235config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003236 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003237
3238config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003239 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003240
Ralf Baechled865bea2007-10-11 23:46:10 +01003241config I8253
3242 bool
Russell King798778b2011-05-08 19:03:03 +01003243 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003244 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003245 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003246
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003247config ZONE_DMA
3248 bool
3249
Ralf Baechlecce335a2007-11-03 02:05:43 +00003250config ZONE_DMA32
3251 bool
3252
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253endmenu
3254
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255config TRAD_SIGNALS
3256 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003259 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260
3261config COMPAT
3262 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003264config SYSVIPC_COMPAT
3265 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267config MIPS32_O32
3268 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003269 depends on 64BIT
3270 select ARCH_WANT_OLD_COMPAT_IPC
3271 select COMPAT
3272 select MIPS32_COMPAT
3273 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274 help
3275 Select this option if you want to run o32 binaries. These are pure
3276 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3277 existing binaries are in this format.
3278
3279 If unsure, say Y.
3280
3281config MIPS32_N32
3282 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003283 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003284 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003285 select COMPAT
3286 select MIPS32_COMPAT
3287 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288 help
3289 Select this option if you want to run n32 binaries. These are
3290 64-bit binaries using 32-bit quantities for addressing and certain
3291 data that would normally be 64-bit. They are used in special
3292 cases.
3293
3294 If unsure, say N.
3295
3296config BINFMT_ELF32
3297 bool
3298 default y if MIPS32_O32 || MIPS32_N32
Ralf Baechlef43edca2016-05-23 16:22:26 -07003299 select ELFCORE
Linus Torvalds1da177e2005-04-16 15:20:36 -07003300
Ralf Baechle21162452007-02-09 17:08:58 +00003301menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003302
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003303config ARCH_HIBERNATION_POSSIBLE
3304 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003305 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003306
Johannes Bergf4cb5702007-12-08 02:14:00 +01003307config ARCH_SUSPEND_POSSIBLE
3308 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003309 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003310
Ralf Baechle21162452007-02-09 17:08:58 +00003311source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003312
Linus Torvalds1da177e2005-04-16 15:20:36 -07003313endmenu
3314
Viresh Kumar7a998932013-04-04 12:54:21 +00003315config MIPS_EXTERNAL_TIMER
3316 bool
3317
Viresh Kumar7a998932013-04-04 12:54:21 +00003318menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003319
3320if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003321source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003322endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003323
Paul Burtonc095eba2014-04-14 16:24:22 +01003324source "drivers/cpuidle/Kconfig"
3325
3326endmenu
3327
Ralf Baechle98cdee02012-11-15 10:35:42 +01003328source "drivers/firmware/Kconfig"
3329
Sanjay Lal2235a542012-11-21 18:33:59 -08003330source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003331
3332source "arch/mips/vdso/Kconfig"