blob: b25ed7834f6c354a5363e5b80e7da05d705d2861 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Fu Wei5f1ae4e2017-04-01 01:51:01 +08005 select ACPI_GTDT if ACPI
Lorenzo Pieralisic6bb8f892017-06-14 17:37:12 +01006 select ACPI_IORT if ACPI
Al Stone6933de02015-03-24 14:02:51 +00007 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02008 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03009 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -050010 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -080011 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080012 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030013 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070014 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay6974f0c2017-07-12 14:36:10 -070015 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080016 select ARCH_HAS_GCOV_PROFILE_ALL
Aneesh Kumar K.Ve1073d12017-07-06 15:39:17 -070017 select ARCH_HAS_GIGANTIC_PAGE if (MEMORY_ISOLATION && COMPACTION) || CMA
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020018 select ARCH_HAS_KCOV
Mathieu Desnoyersf1e3a122018-01-29 15:20:19 -050019 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmannd2852a22017-02-21 16:09:33 +010020 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070021 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080022 select ARCH_HAS_STRICT_KERNEL_RWX
23 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010024 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Stephen Boyd396a5d42017-09-27 08:51:30 -070025 select ARCH_HAVE_NMI_SAFE_CMPXCHG
Will Deacon087133a2017-10-12 13:20:50 +010026 select ARCH_INLINE_READ_LOCK if !PREEMPT
27 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
28 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
29 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
30 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
31 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
32 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
33 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
34 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
35 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
36 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
37 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
38 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
39 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
40 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
41 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010042 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon087133a2017-10-12 13:20:50 +010043 select ARCH_USE_QUEUED_RWLOCKS
Jonathan (Zhixiong) Zhangc484f252017-06-08 18:25:29 +010044 select ARCH_SUPPORTS_MEMORY_FAILURE
Peter Zijlstra4badad32014-06-06 19:53:16 +020045 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070046 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000047 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000048 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080049 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000050 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000051 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000052 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010053 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -050054 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010055 select ARM_GIC_V3
Arnd Bergmann3ee803642016-06-15 15:47:33 -050056 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff607922015-07-31 15:46:16 +010057 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010058 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000059 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070060 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000061 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000062 select DCACHE_WORD_ACCESS
Christoph Hellwig0d8488a2017-12-24 13:53:50 +010063 select DMA_DIRECT_OPS
Catalin Marinasef375662015-07-07 17:15:39 +010064 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080065 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070066 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010067 select GENERIC_ARCH_TOPOLOGY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010069 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000070 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070071 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010072 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select GENERIC_IRQ_PROBE
74 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010075 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010076 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070077 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000079 select GENERIC_STRNCPY_FROM_USER
80 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010082 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080084 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010085 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010086 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010087 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010088 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080089 select HAVE_ARCH_JUMP_LABEL
Will Deacone17d8022017-11-15 17:36:40 -080090 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000091 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080092 select HAVE_ARCH_MMAP_RND_BITS
93 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000094 select HAVE_ARCH_SECCOMP_FILTER
Kees Cook9e8084d2017-08-16 14:05:09 -070095 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070097 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
Mark Rutlande3067862017-07-21 14:25:33 +010098 select HAVE_ARCH_VMAP_STACK
Yang Shi8ee70872016-04-18 11:16:14 -070099 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +0200100 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100101 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +0100102 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +0100103 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +0100104 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -0700105 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -0700106 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -0700107 select HAVE_DEBUG_KMEMLEAK
Laura Abbott6ac21042013-12-12 19:28:33 +0000108 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +0100109 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +0000110 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100111 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900112 select HAVE_FUNCTION_TRACER
113 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200114 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100115 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100116 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000117 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100118 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700119 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Stephen Boyd396a5d42017-09-27 08:51:30 -0700120 select HAVE_NMI
Mark Rutland55834a72014-02-07 17:12:45 +0000121 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100123 select HAVE_PERF_REGS
124 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400125 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700126 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100127 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400128 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900129 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100130 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100131 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200132 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100133 select MODULES_USE_ELF_RELA
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700134 select MULTI_IRQ_HANDLER
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200135 select NEED_DMA_MAP_STATE
Christoph Hellwig86596f02018-04-05 09:44:52 +0200136 select NEED_SG_DMA_LENGTH
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100137 select NO_BOOTMEM
138 select OF
139 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100140 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200141 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000142 select POWER_RESET
143 select POWER_SUPPLY
Kees Cook4adcec12017-09-20 13:49:59 -0700144 select REFCOUNT_FULL
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145 select SPARSE_IRQ
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200146 select SWIOTLB
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700147 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000148 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100149 help
150 ARM 64-bit (AArch64) Linux support.
151
152config 64BIT
153 def_bool y
154
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100155config MMU
156 def_bool y
157
Mark Rutland030c4d22016-05-31 15:57:59 +0100158config ARM64_PAGE_SHIFT
159 int
160 default 16 if ARM64_64K_PAGES
161 default 14 if ARM64_16K_PAGES
162 default 12
163
164config ARM64_CONT_SHIFT
165 int
166 default 5 if ARM64_64K_PAGES
167 default 7 if ARM64_16K_PAGES
168 default 4
169
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800170config ARCH_MMAP_RND_BITS_MIN
171 default 14 if ARM64_64K_PAGES
172 default 16 if ARM64_16K_PAGES
173 default 18
174
175# max bits determined by the following formula:
176# VA_BITS - PAGE_SHIFT - 3
177config ARCH_MMAP_RND_BITS_MAX
178 default 19 if ARM64_VA_BITS=36
179 default 24 if ARM64_VA_BITS=39
180 default 27 if ARM64_VA_BITS=42
181 default 30 if ARM64_VA_BITS=47
182 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
183 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
184 default 33 if ARM64_VA_BITS=48
185 default 14 if ARM64_64K_PAGES
186 default 16 if ARM64_16K_PAGES
187 default 18
188
189config ARCH_MMAP_RND_COMPAT_BITS_MIN
190 default 7 if ARM64_64K_PAGES
191 default 9 if ARM64_16K_PAGES
192 default 11
193
194config ARCH_MMAP_RND_COMPAT_BITS_MAX
195 default 16
196
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700197config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100198 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100199
200config STACKTRACE_SUPPORT
201 def_bool y
202
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100203config ILLEGAL_POINTER_VALUE
204 hex
205 default 0xdead000000000000
206
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207config LOCKDEP_SUPPORT
208 def_bool y
209
210config TRACE_IRQFLAGS_SUPPORT
211 def_bool y
212
Will Deaconc209f792014-03-14 17:47:05 +0000213config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100214 def_bool y
215
Dave P Martin9fb74102015-07-24 16:37:48 +0100216config GENERIC_BUG
217 def_bool y
218 depends on BUG
219
220config GENERIC_BUG_RELATIVE_POINTERS
221 def_bool y
222 depends on GENERIC_BUG
223
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224config GENERIC_HWEIGHT
225 def_bool y
226
227config GENERIC_CSUM
228 def_bool y
229
230config GENERIC_CALIBRATE_DELAY
231 def_bool y
232
Christoph Hellwigad67f5a2017-12-24 13:52:03 +0100233config ZONE_DMA32
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100234 def_bool y
235
Kirill A. Shutemove5855132017-06-06 14:31:20 +0300236config HAVE_GENERIC_GUP
Steve Capper29e56942014-10-09 15:29:25 -0700237 def_bool y
238
Will Deacon4b3dc962015-05-29 18:28:44 +0100239config SMP
240 def_bool y
241
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100242config KERNEL_MODE_NEON
243 def_bool y
244
Rob Herring92cc15f2014-04-18 17:19:59 -0500245config FIX_EARLYCON_MEM
246 def_bool y
247
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700248config PGTABLE_LEVELS
249 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100250 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700251 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
252 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
253 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100254 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
255 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700256
Pratyush Anand9842cea2016-11-02 14:40:46 +0530257config ARCH_SUPPORTS_UPROBES
258 def_bool y
259
Ard Biesheuvel8f360942017-06-14 12:43:55 +0200260config ARCH_PROC_KCORE_TEXT
261 def_bool y
262
Palmer Dabbelt667b24d2018-04-03 21:31:28 -0700263config MULTI_IRQ_HANDLER
264 def_bool y
265
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100266source "init/Kconfig"
267
268source "kernel/Kconfig.freezer"
269
Olof Johansson6a377492015-07-20 12:09:16 -0700270source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271
272menu "Bus support"
273
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100274config PCI
275 bool "PCI support"
276 help
277 This feature enables support for PCI bus system. If you say Y
278 here, the kernel will include drivers and infrastructure code
279 to support PCI bus devices.
280
281config PCI_DOMAINS
282 def_bool PCI
283
284config PCI_DOMAINS_GENERIC
285 def_bool PCI
286
287config PCI_SYSCALL
288 def_bool PCI
289
290source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100291
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100292endmenu
293
294menu "Kernel Features"
295
Andre Przywarac0a01b82014-11-14 15:54:12 +0000296menu "ARM errata workarounds via the alternatives framework"
297
298config ARM64_ERRATUM_826319
299 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
300 default y
301 help
302 This option adds an alternative code sequence to work around ARM
303 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
304 AXI master interface and an L2 cache.
305
306 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
307 and is unable to accept a certain write via this interface, it will
308 not progress on read data presented on the read data channel and the
309 system can deadlock.
310
311 The workaround promotes data cache clean instructions to
312 data cache clean-and-invalidate.
313 Please note that this does not necessarily enable the workaround,
314 as it depends on the alternative framework, which will only patch
315 the kernel if an affected CPU is detected.
316
317 If unsure, say Y.
318
319config ARM64_ERRATUM_827319
320 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
321 default y
322 help
323 This option adds an alternative code sequence to work around ARM
324 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
325 master interface and an L2 cache.
326
327 Under certain conditions this erratum can cause a clean line eviction
328 to occur at the same time as another transaction to the same address
329 on the AMBA 5 CHI interface, which can cause data corruption if the
330 interconnect reorders the two transactions.
331
332 The workaround promotes data cache clean instructions to
333 data cache clean-and-invalidate.
334 Please note that this does not necessarily enable the workaround,
335 as it depends on the alternative framework, which will only patch
336 the kernel if an affected CPU is detected.
337
338 If unsure, say Y.
339
340config ARM64_ERRATUM_824069
341 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
342 default y
343 help
344 This option adds an alternative code sequence to work around ARM
345 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
346 to a coherent interconnect.
347
348 If a Cortex-A53 processor is executing a store or prefetch for
349 write instruction at the same time as a processor in another
350 cluster is executing a cache maintenance operation to the same
351 address, then this erratum might cause a clean cache line to be
352 incorrectly marked as dirty.
353
354 The workaround promotes data cache clean instructions to
355 data cache clean-and-invalidate.
356 Please note that this option does not necessarily enable the
357 workaround, as it depends on the alternative framework, which will
358 only patch the kernel if an affected CPU is detected.
359
360 If unsure, say Y.
361
362config ARM64_ERRATUM_819472
363 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
364 default y
365 help
366 This option adds an alternative code sequence to work around ARM
367 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
368 present when it is connected to a coherent interconnect.
369
370 If the processor is executing a load and store exclusive sequence at
371 the same time as a processor in another cluster is executing a cache
372 maintenance operation to the same address, then this erratum might
373 cause data corruption.
374
375 The workaround promotes data cache clean instructions to
376 data cache clean-and-invalidate.
377 Please note that this does not necessarily enable the workaround,
378 as it depends on the alternative framework, which will only patch
379 the kernel if an affected CPU is detected.
380
381 If unsure, say Y.
382
383config ARM64_ERRATUM_832075
384 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
385 default y
386 help
387 This option adds an alternative code sequence to work around ARM
388 erratum 832075 on Cortex-A57 parts up to r1p2.
389
390 Affected Cortex-A57 parts might deadlock when exclusive load/store
391 instructions to Write-Back memory are mixed with Device loads.
392
393 The workaround is to promote device loads to use Load-Acquire
394 semantics.
395 Please note that this does not necessarily enable the workaround,
396 as it depends on the alternative framework, which will only patch
397 the kernel if an affected CPU is detected.
398
399 If unsure, say Y.
400
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000401config ARM64_ERRATUM_834220
402 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
403 depends on KVM
404 default y
405 help
406 This option adds an alternative code sequence to work around ARM
407 erratum 834220 on Cortex-A57 parts up to r1p2.
408
409 Affected Cortex-A57 parts might report a Stage 2 translation
410 fault as the result of a Stage 1 fault for load crossing a
411 page boundary when there is a permission or device memory
412 alignment fault at Stage 1 and a translation fault at Stage 2.
413
414 The workaround is to verify that the Stage 1 translation
415 doesn't generate a fault before handling the Stage 2 fault.
416 Please note that this does not necessarily enable the workaround,
417 as it depends on the alternative framework, which will only patch
418 the kernel if an affected CPU is detected.
419
420 If unsure, say Y.
421
Will Deacon905e8c52015-03-23 19:07:02 +0000422config ARM64_ERRATUM_845719
423 bool "Cortex-A53: 845719: a load might read incorrect data"
424 depends on COMPAT
425 default y
426 help
427 This option adds an alternative code sequence to work around ARM
428 erratum 845719 on Cortex-A53 parts up to r0p4.
429
430 When running a compat (AArch32) userspace on an affected Cortex-A53
431 part, a load at EL0 from a virtual address that matches the bottom 32
432 bits of the virtual address used by a recent load at (AArch64) EL1
433 might return incorrect data.
434
435 The workaround is to write the contextidr_el1 register on exception
436 return to a 32-bit task.
437 Please note that this does not necessarily enable the workaround,
438 as it depends on the alternative framework, which will only patch
439 the kernel if an affected CPU is detected.
440
441 If unsure, say Y.
442
Will Deacondf057cc2015-03-17 12:15:02 +0000443config ARM64_ERRATUM_843419
444 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000445 default y
Ard Biesheuvela257e022018-03-06 17:15:33 +0000446 select ARM64_MODULE_PLTS if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000447 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100448 This option links the kernel with '--fix-cortex-a53-843419' and
Ard Biesheuvela257e022018-03-06 17:15:33 +0000449 enables PLT support to replace certain ADRP instructions, which can
450 cause subsequent memory accesses to use an incorrect address on
451 Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000452
453 If unsure, say Y.
454
Suzuki K Pouloseece13972018-03-26 15:12:49 +0100455config ARM64_ERRATUM_1024718
456 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
457 default y
458 help
459 This option adds work around for Arm Cortex-A55 Erratum 1024718.
460
461 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
462 update of the hardware dirty bit when the DBM/AP bits are updated
463 without a break-before-make. The work around is to disable the usage
464 of hardware DBM locally on the affected cores. CPUs not affected by
465 erratum will continue to use the feature.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100466
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100467 If unsure, say Y.
Jungseok Leee41ceed2014-05-12 10:40:38 +0100468
Robert Richter94100972015-09-21 22:58:38 +0200469config CAVIUM_ERRATUM_22375
470 bool "Cavium erratum 22375, 24313"
471 default y
472 help
473 Enable workaround for erratum 22375, 24313.
474
475 This implements two gicv3-its errata workarounds for ThunderX. Both
476 with small impact affecting only ITS table allocation.
477
478 erratum 22375: only alloc 8MB table size
479 erratum 24313: ignore memory access type
480
481 The fixes are in ITS initialization and basically ignore memory access
482 type and table size provided by the TYPER and BASER registers.
483
484 If unsure, say Y.
485
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200486config CAVIUM_ERRATUM_23144
487 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
488 depends on NUMA
489 default y
490 help
491 ITS SYNC command hang for cross node io and collections/cpu mapping.
492
493 If unsure, say Y.
494
Robert Richter6d4e11c2015-09-21 22:58:35 +0200495config CAVIUM_ERRATUM_23154
496 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
497 default y
498 help
499 The gicv3 of ThunderX requires a modified version for
500 reading the IAR status to ensure data synchronization
501 (access to icc_iar1_el1 is not sync'ed before and after).
502
503 If unsure, say Y.
504
Andrew Pinski104a0c02016-02-24 17:44:57 -0800505config CAVIUM_ERRATUM_27456
506 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
507 default y
508 help
509 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
510 instructions may cause the icache to become corrupted if it
511 contains data for a non-current ASID. The fix is to
512 invalidate the icache when changing the mm context.
513
514 If unsure, say Y.
515
David Daney690a3412017-06-09 12:49:48 +0100516config CAVIUM_ERRATUM_30115
517 bool "Cavium erratum 30115: Guest may disable interrupts in host"
518 default y
519 help
520 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
521 1.2, and T83 Pass 1.0, KVM guest execution may disable
522 interrupts in host. Trapping both GICv3 group-0 and group-1
523 accesses sidesteps the issue.
524
525 If unsure, say Y.
526
Christopher Covington38fd94b2017-02-08 15:08:37 -0500527config QCOM_FALKOR_ERRATUM_1003
528 bool "Falkor E1003: Incorrect translation due to ASID change"
529 default y
Christopher Covington38fd94b2017-02-08 15:08:37 -0500530 help
531 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
Will Deacond1777e62017-11-14 14:29:19 +0000532 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
533 in TTBR1_EL1, this situation only occurs in the entry trampoline and
534 then only for entries in the walk cache, since the leaf translation
535 is unchanged. Work around the erratum by invalidating the walk cache
536 entries for the trampoline before entering the kernel proper.
Christopher Covington38fd94b2017-02-08 15:08:37 -0500537
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500538config QCOM_FALKOR_ERRATUM_1009
539 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
540 default y
541 help
542 On Falkor v1, the CPU may prematurely complete a DSB following a
543 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
544 one more time to fix the issue.
545
546 If unsure, say Y.
547
Shanker Donthineni90922a22017-03-07 08:20:38 -0600548config QCOM_QDF2400_ERRATUM_0065
549 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
550 default y
551 help
552 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
553 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
554 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
555
556 If unsure, say Y.
557
Ard Biesheuvel558b0162017-10-17 17:55:56 +0100558config SOCIONEXT_SYNQUACER_PREITS
559 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
560 default y
561 help
562 Socionext Synquacer SoCs implement a separate h/w block to generate
563 MSI doorbell writes with non-zero values for the device ID.
564
565 If unsure, say Y.
Marc Zyngier5c9a8822017-07-28 21:20:37 +0100566
567config HISILICON_ERRATUM_161600802
568 bool "Hip07 161600802: Erroneous redistributor VLPI base"
569 default y
570 help
571 The HiSilicon Hip07 SoC usees the wrong redistributor base
572 when issued ITS commands such as VMOVP and VMAPP, and requires
573 a 128kB offset to be applied to the target address in this commands.
574
575 If unsure, say Y.
Shanker Donthineni932b50c2017-12-11 16:42:32 -0600576
577config QCOM_FALKOR_ERRATUM_E1041
578 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
579 default y
580 help
581 Falkor CPU may speculatively fetch instructions from an improper
582 memory location when MMU translation is changed from SCTLR_ELn[M]=1
583 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
584
585 If unsure, say Y.
586
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100587endmenu
588
589
590choice
591 prompt "Page size"
592 default ARM64_4K_PAGES
593 help
594 Page size (translation granule) configuration.
595
596config ARM64_4K_PAGES
597 bool "4KB"
598 help
599 This feature enables 4KB pages support.
600
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100601config ARM64_16K_PAGES
602 bool "16KB"
603 help
604 The system will use 16KB pages support. AArch32 emulation
605 requires applications compiled with 16K (or a multiple of 16K)
606 aligned segments.
607
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100608config ARM64_64K_PAGES
609 bool "64KB"
610 help
611 This feature enables 64KB pages support (4KB by default)
612 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100613 look-up. AArch32 emulation requires applications compiled
614 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100615
616endchoice
617
618choice
619 prompt "Virtual address space size"
620 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100621 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100622 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
623 help
624 Allows choosing one of multiple possible virtual address
625 space sizes. The level of translation table is determined by
626 a combination of page size and virtual address space size.
627
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100628config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100629 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100630 depends on ARM64_16K_PAGES
631
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100632config ARM64_VA_BITS_39
633 bool "39-bit"
634 depends on ARM64_4K_PAGES
635
636config ARM64_VA_BITS_42
637 bool "42-bit"
638 depends on ARM64_64K_PAGES
639
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100640config ARM64_VA_BITS_47
641 bool "47-bit"
642 depends on ARM64_16K_PAGES
643
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100644config ARM64_VA_BITS_48
645 bool "48-bit"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100646
647endchoice
648
649config ARM64_VA_BITS
650 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100651 default 36 if ARM64_VA_BITS_36
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100652 default 39 if ARM64_VA_BITS_39
653 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100654 default 47 if ARM64_VA_BITS_47
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100655 default 48 if ARM64_VA_BITS_48
656
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000657choice
658 prompt "Physical address space size"
659 default ARM64_PA_BITS_48
660 help
661 Choose the maximum physical address range that the kernel will
662 support.
663
664config ARM64_PA_BITS_48
665 bool "48-bit"
666
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000667config ARM64_PA_BITS_52
668 bool "52-bit (ARMv8.2)"
669 depends on ARM64_64K_PAGES
670 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
671 help
672 Enable support for a 52-bit physical address space, introduced as
673 part of the ARMv8.2-LPA extension.
674
675 With this enabled, the kernel will also continue to work on CPUs that
676 do not support ARMv8.2-LPA, but with some added memory overhead (and
677 minor performance overhead).
678
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000679endchoice
680
681config ARM64_PA_BITS
682 int
683 default 48 if ARM64_PA_BITS_48
Kristina Martsenkof77d2812017-12-13 17:07:25 +0000684 default 52 if ARM64_PA_BITS_52
Kristina Martsenko982aa7c2017-12-13 17:07:16 +0000685
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100686config CPU_BIG_ENDIAN
687 bool "Build big-endian kernel"
688 help
689 Say Y if you plan on running a kernel in big-endian mode.
690
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100691config SCHED_MC
692 bool "Multi-core scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100693 help
694 Multi-core scheduler support improves the CPU scheduler's decision
695 making when dealing with multi-core CPU chips at a cost of slightly
696 increased overhead in some places. If unsure say N here.
697
698config SCHED_SMT
699 bool "SMT scheduler support"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100700 help
701 Improves the CPU scheduler's decision making when dealing with
702 MultiThreading at a cost of slightly increased overhead in some
703 places. If unsure say N here.
704
705config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000706 int "Maximum number of CPUs (2-4096)"
707 range 2 4096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708 # These have to remain sorted largest to smallest
709 default "64"
710
711config HOTPLUG_CPU
712 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800713 select GENERIC_IRQ_MIGRATION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100714 help
715 Say Y here to experiment with turning CPUs off and on. CPUs
716 can be controlled through /sys/devices/system/cpu.
717
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700718# Common NUMA Features
719config NUMA
720 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800721 select ACPI_NUMA if ACPI
722 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700723 help
724 Enable NUMA (Non Uniform Memory Access) support.
725
726 The kernel will try to allocate memory used by a CPU on the
727 local memory of the CPU and add some more
728 NUMA awareness to the kernel.
729
730config NODES_SHIFT
731 int "Maximum NUMA Nodes (as a power of 2)"
732 range 1 10
733 default "2"
734 depends on NEED_MULTIPLE_NODES
735 help
736 Specify the maximum number of NUMA Nodes available on the target
737 system. Increases memory reserved to accommodate various tables.
738
739config USE_PERCPU_NUMA_NODE_ID
740 def_bool y
741 depends on NUMA
742
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800743config HAVE_SETUP_PER_CPU_AREA
744 def_bool y
745 depends on NUMA
746
747config NEED_PER_CPU_EMBED_FIRST_CHUNK
748 def_bool y
749 depends on NUMA
750
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000751config HOLES_IN_ZONE
752 def_bool y
753 depends on NUMA
754
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100755source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800756source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100757
Laura Abbott83863f22016-02-05 16:24:47 -0800758config ARCH_SUPPORTS_DEBUG_PAGEALLOC
759 def_bool y
760
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100761config ARCH_HAS_HOLES_MEMORYMODEL
762 def_bool y if SPARSEMEM
763
764config ARCH_SPARSEMEM_ENABLE
765 def_bool y
766 select SPARSEMEM_VMEMMAP_ENABLE
767
768config ARCH_SPARSEMEM_DEFAULT
769 def_bool ARCH_SPARSEMEM_ENABLE
770
771config ARCH_SELECT_MEMORY_MODEL
772 def_bool ARCH_SPARSEMEM_ENABLE
773
774config HAVE_ARCH_PFN_VALID
775 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
776
777config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100778 def_bool y
779 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100780
Steve Capper084bd292013-04-10 13:48:00 +0100781config SYS_SUPPORTS_HUGETLBFS
782 def_bool y
783
Steve Capper084bd292013-04-10 13:48:00 +0100784config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100785 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100786
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100787config ARCH_HAS_CACHE_LINE_SIZE
788 def_bool y
789
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100790source "mm/Kconfig"
791
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000792config SECCOMP
793 bool "Enable seccomp to safely compute untrusted bytecode"
794 ---help---
795 This kernel feature is useful for number crunching applications
796 that may need to compute untrusted bytecode during their
797 execution. By using pipes or other transports made available to
798 the process as file descriptors supporting the read/write
799 syscalls, it's possible to isolate those applications in
800 their own address space using seccomp. Once seccomp is
801 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
802 and the task is only allowed to execute a few safe syscalls
803 defined by each seccomp mode.
804
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000805config PARAVIRT
806 bool "Enable paravirtualization code"
807 help
808 This changes the kernel so it can modify itself when it is run
809 under a hypervisor, potentially improving performance significantly
810 over full virtualization.
811
812config PARAVIRT_TIME_ACCOUNTING
813 bool "Paravirtual steal time accounting"
814 select PARAVIRT
815 default n
816 help
817 Select this option to enable fine granularity task steal time
818 accounting. Time spent executing other tasks in parallel with
819 the current vCPU is discounted from the vCPU power. To account for
820 that, there can be a small performance impact.
821
822 If in doubt, say N here.
823
Geoff Levandd28f6df2016-06-23 17:54:48 +0000824config KEXEC
825 depends on PM_SLEEP_SMP
826 select KEXEC_CORE
827 bool "kexec system call"
828 ---help---
829 kexec is a system call that implements the ability to shutdown your
830 current kernel, and to start another kernel. It is like a reboot
831 but it is independent of the system firmware. And like a reboot
832 you can start any kernel with it, not just Linux.
833
AKASHI Takahiroe62aaea2017-04-03 11:24:38 +0900834config CRASH_DUMP
835 bool "Build kdump crash kernel"
836 help
837 Generate crash dump after being started by kexec. This should
838 be normally only set in special crash dump kernels which are
839 loaded in the main kernel with kexec-tools into a specially
840 reserved region and then later executed after a crash by
841 kdump/kexec.
842
843 For more details see Documentation/kdump/kdump.txt
844
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000845config XEN_DOM0
846 def_bool y
847 depends on XEN
848
849config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700850 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000851 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000852 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000853 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000854 help
855 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
856
Steve Capperd03bb142013-04-25 15:19:21 +0100857config FORCE_MAX_ZONEORDER
858 int
859 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100860 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100861 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100862 help
863 The kernel memory allocator divides physically contiguous memory
864 blocks into "zones", where each zone is a power of two number of
865 pages. This option selects the largest power of two that the kernel
866 keeps in the memory allocator. If you need to allocate very large
867 blocks of physically contiguous memory, then you may need to
868 increase this value.
869
870 This config option is actually maximum order plus one. For example,
871 a value of 11 means that the largest free memory block is 2^10 pages.
872
873 We make sure that we can allocate upto a HugePage size for each configuration.
874 Hence we have :
875 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
876
877 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
878 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100879
Will Deacon084eb772017-11-14 14:41:01 +0000880config UNMAP_KERNEL_AT_EL0
Will Deacon06170522017-11-14 16:19:39 +0000881 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon084eb772017-11-14 14:41:01 +0000882 default y
883 help
Will Deacon06170522017-11-14 16:19:39 +0000884 Speculation attacks against some high-performance processors can
885 be used to bypass MMU permission checks and leak kernel data to
886 userspace. This can be defended against by unmapping the kernel
887 when running in userspace, mapping it back in on exception entry
888 via a trampoline page in the vector table.
Will Deacon084eb772017-11-14 14:41:01 +0000889
890 If unsure, say Y.
891
Will Deacon0f15adb2018-01-03 11:17:58 +0000892config HARDEN_BRANCH_PREDICTOR
893 bool "Harden the branch predictor against aliasing attacks" if EXPERT
894 default y
895 help
896 Speculation attacks against some high-performance processors rely on
897 being able to manipulate the branch predictor for a victim context by
898 executing aliasing branches in the attacker context. Such attacks
899 can be partially mitigated against by clearing internal branch
900 predictor state and limiting the prediction logic in some situations.
901
902 This config option will take CPU-specific actions to harden the
903 branch predictor against aliasing attacks and may rely on specific
904 instruction sequences or control bits being set by the system
905 firmware.
906
907 If unsure, say Y.
908
Marc Zyngierdee39242018-02-15 11:47:14 +0000909config HARDEN_EL2_VECTORS
910 bool "Harden EL2 vector mapping against system register leak" if EXPERT
911 default y
912 help
913 Speculation attacks against some high-performance processors can
914 be used to leak privileged information such as the vector base
915 register, resulting in a potential defeat of the EL2 layout
916 randomization.
917
918 This config option will map the vectors to a fixed location,
919 independent of the EL2 code mapping, so that revealing VBAR_EL2
920 to an attacker does not give away any extra information. This
921 only gets enabled on affected CPUs.
922
923 If unsure, say Y.
924
Will Deacon1b907f42014-11-20 16:51:10 +0000925menuconfig ARMV8_DEPRECATED
926 bool "Emulate deprecated/obsolete ARMv8 instructions"
927 depends on COMPAT
Dave Martin6cfa7cc2017-11-06 18:07:11 +0000928 depends on SYSCTL
Will Deacon1b907f42014-11-20 16:51:10 +0000929 help
930 Legacy software support may require certain instructions
931 that have been deprecated or obsoleted in the architecture.
932
933 Enable this config to enable selective emulation of these
934 features.
935
936 If unsure, say Y
937
938if ARMV8_DEPRECATED
939
940config SWP_EMULATION
941 bool "Emulate SWP/SWPB instructions"
942 help
943 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
944 they are always undefined. Say Y here to enable software
945 emulation of these instructions for userspace using LDXR/STXR.
946
947 In some older versions of glibc [<=2.8] SWP is used during futex
948 trylock() operations with the assumption that the code will not
949 be preempted. This invalid assumption may be more likely to fail
950 with SWP emulation enabled, leading to deadlock of the user
951 application.
952
953 NOTE: when accessing uncached shared regions, LDXR/STXR rely
954 on an external transaction monitoring block called a global
955 monitor to maintain update atomicity. If your system does not
956 implement a global monitor, this option can cause programs that
957 perform SWP operations to uncached memory to deadlock.
958
959 If unsure, say Y
960
961config CP15_BARRIER_EMULATION
962 bool "Emulate CP15 Barrier instructions"
963 help
964 The CP15 barrier instructions - CP15ISB, CP15DSB, and
965 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
966 strongly recommended to use the ISB, DSB, and DMB
967 instructions instead.
968
969 Say Y here to enable software emulation of these
970 instructions for AArch32 userspace code. When this option is
971 enabled, CP15 barrier usage is traced which can help
972 identify software that needs updating.
973
974 If unsure, say Y
975
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000976config SETEND_EMULATION
977 bool "Emulate SETEND instruction"
978 help
979 The SETEND instruction alters the data-endianness of the
980 AArch32 EL0, and is deprecated in ARMv8.
981
982 Say Y here to enable software emulation of the instruction
983 for AArch32 userspace code.
984
985 Note: All the cpus on the system must have mixed endian support at EL0
986 for this feature to be enabled. If a new CPU - which doesn't support mixed
987 endian - is hotplugged in after this feature has been enabled, there could
988 be unexpected results in the applications.
989
990 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000991endif
992
Catalin Marinasba428222016-07-01 18:25:31 +0100993config ARM64_SW_TTBR0_PAN
994 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
995 help
996 Enabling this option prevents the kernel from accessing
997 user-space memory directly by pointing TTBR0_EL1 to a reserved
998 zeroed area and reserved ASID. The user access routines
999 restore the valid TTBR0_EL1 temporarily.
1000
Will Deacon0e4a0702015-07-27 15:54:13 +01001001menu "ARMv8.1 architectural features"
1002
1003config ARM64_HW_AFDBM
1004 bool "Support for hardware updates of the Access and Dirty page flags"
1005 default y
1006 help
1007 The ARMv8.1 architecture extensions introduce support for
1008 hardware updates of the access and dirty information in page
1009 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1010 capable processors, accesses to pages with PTE_AF cleared will
1011 set this bit instead of raising an access flag fault.
1012 Similarly, writes to read-only pages with the DBM bit set will
1013 clear the read-only bit (AP[2]) instead of raising a
1014 permission fault.
1015
1016 Kernels built with this configuration option enabled continue
1017 to work on pre-ARMv8.1 hardware and the performance impact is
1018 minimal. If unsure, say Y.
1019
1020config ARM64_PAN
1021 bool "Enable support for Privileged Access Never (PAN)"
1022 default y
1023 help
1024 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1025 prevents the kernel or hypervisor from accessing user-space (EL0)
1026 memory directly.
1027
1028 Choosing this option will cause any unprotected (not using
1029 copy_to_user et al) memory access to fail with a permission fault.
1030
1031 The feature is detected at runtime, and will remain as a 'nop'
1032 instruction if the cpu does not implement the feature.
1033
1034config ARM64_LSE_ATOMICS
1035 bool "Atomic instructions"
1036 help
1037 As part of the Large System Extensions, ARMv8.1 introduces new
1038 atomic instructions that are designed specifically to scale in
1039 very large systems.
1040
1041 Say Y here to make use of these instructions for the in-kernel
1042 atomic routines. This incurs a small overhead on CPUs that do
1043 not support these instructions and requires the kernel to be
1044 built with binutils >= 2.25.
1045
Marc Zyngier1f364c82014-02-19 09:33:14 +00001046config ARM64_VHE
1047 bool "Enable support for Virtualization Host Extensions (VHE)"
1048 default y
1049 help
1050 Virtualization Host Extensions (VHE) allow the kernel to run
1051 directly at EL2 (instead of EL1) on processors that support
1052 it. This leads to better performance for KVM, as they reduce
1053 the cost of the world switch.
1054
1055 Selecting this option allows the VHE feature to be detected
1056 at runtime, and does not affect processors that do not
1057 implement this feature.
1058
Will Deacon0e4a0702015-07-27 15:54:13 +01001059endmenu
1060
Will Deaconf9933182016-02-26 16:30:14 +00001061menu "ARMv8.2 architectural features"
1062
James Morse57f49592016-02-05 14:58:48 +00001063config ARM64_UAO
1064 bool "Enable support for User Access Override (UAO)"
1065 default y
1066 help
1067 User Access Override (UAO; part of the ARMv8.2 Extensions)
1068 causes the 'unprivileged' variant of the load/store instructions to
Masanari Iida83fc61a2017-09-26 12:47:59 +09001069 be overridden to be privileged.
James Morse57f49592016-02-05 14:58:48 +00001070
1071 This option changes get_user() and friends to use the 'unprivileged'
1072 variant of the load/store instructions. This ensures that user-space
1073 really did have access to the supplied memory. When addr_limit is
1074 set to kernel memory the UAO bit will be set, allowing privileged
1075 access to kernel memory.
1076
1077 Choosing this option will cause copy_to_user() et al to use user-space
1078 memory permissions.
1079
1080 The feature is detected at runtime, the kernel will use the
1081 regular load/store instructions if the cpu does not implement the
1082 feature.
1083
Robin Murphyd50e0712017-07-25 11:55:42 +01001084config ARM64_PMEM
1085 bool "Enable support for persistent memory"
1086 select ARCH_HAS_PMEM_API
Robin Murphy5d7bdeb2017-07-25 11:55:43 +01001087 select ARCH_HAS_UACCESS_FLUSHCACHE
Robin Murphyd50e0712017-07-25 11:55:42 +01001088 help
1089 Say Y to enable support for the persistent memory API based on the
1090 ARMv8.2 DCPoP feature.
1091
1092 The feature is detected at runtime, and the kernel will use DC CVAC
1093 operations if DC CVAP is not supported (following the behaviour of
1094 DC CVAP itself if the system does not define a point of persistence).
1095
Xie XiuQi64c02722018-01-15 19:38:56 +00001096config ARM64_RAS_EXTN
1097 bool "Enable support for RAS CPU Extensions"
1098 default y
1099 help
1100 CPUs that support the Reliability, Availability and Serviceability
1101 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1102 errors, classify them and report them to software.
1103
1104 On CPUs with these extensions system software can use additional
1105 barriers to determine if faults are pending and read the
1106 classification from a new set of registers.
1107
1108 Selecting this feature will allow the kernel to use these barriers
1109 and access the new registers if the system supports the extension.
1110 Platform RAS features may additionally depend on firmware support.
1111
Will Deaconf9933182016-02-26 16:30:14 +00001112endmenu
1113
Dave Martinddd25ad2017-10-31 15:51:02 +00001114config ARM64_SVE
1115 bool "ARM Scalable Vector Extension support"
1116 default y
1117 help
1118 The Scalable Vector Extension (SVE) is an extension to the AArch64
1119 execution state which complements and extends the SIMD functionality
1120 of the base architecture to support much larger vectors and to enable
1121 additional vectorisation opportunities.
1122
1123 To enable use of this extension on CPUs that implement it, say Y.
1124
Dave Martin50436942018-03-23 18:08:31 +00001125 Note that for architectural reasons, firmware _must_ implement SVE
1126 support when running on SVE capable hardware. The required support
1127 is present in:
1128
1129 * version 1.5 and later of the ARM Trusted Firmware
1130 * the AArch64 boot wrapper since commit 5e1261e08abf
1131 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1132
1133 For other firmware implementations, consult the firmware documentation
1134 or vendor.
1135
1136 If you need the kernel to boot on SVE-capable hardware with broken
1137 firmware, you may need to say N here until you get your firmware
1138 fixed. Otherwise, you may experience firmware panics or lockups when
1139 booting the kernel. If unsure and you are not observing these
1140 symptoms, you should assume that it is safe to say Y.
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001141
1142config ARM64_MODULE_PLTS
1143 bool
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001144 select HAVE_MOD_ARCH_SPECIFIC
1145
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001146config RELOCATABLE
1147 bool
1148 help
1149 This builds the kernel as a Position Independent Executable (PIE),
1150 which retains all relocation metadata required to relocate the
1151 kernel binary at runtime to a different virtual address than the
1152 address it was linked at.
1153 Since AArch64 uses the RELA relocation format, this requires a
1154 relocation pass at runtime even if the kernel is loaded at the
1155 same address it was linked at.
1156
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001157config RANDOMIZE_BASE
1158 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001159 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001160 select RELOCATABLE
1161 help
1162 Randomizes the virtual address at which the kernel image is
1163 loaded, as a security feature that deters exploit attempts
1164 relying on knowledge of the location of kernel internals.
1165
1166 It is the bootloader's job to provide entropy, by passing a
1167 random u64 value in /chosen/kaslr-seed at kernel entry.
1168
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001169 When booting via the UEFI stub, it will invoke the firmware's
1170 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1171 to the kernel proper. In addition, it will randomise the physical
1172 location of the kernel Image as well.
1173
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001174 If unsure, say N.
1175
1176config RANDOMIZE_MODULE_REGION_FULL
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001177 bool "Randomize the module region over a 4 GB range"
Ard Biesheuvele71a4e1b2017-06-06 17:00:22 +00001178 depends on RANDOMIZE_BASE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001179 default y
1180 help
Ard Biesheuvelf2b9ba82018-03-06 17:15:32 +00001181 Randomizes the location of the module region inside a 4 GB window
1182 covering the core kernel. This way, it is less likely for modules
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001183 to leak information about the location of core kernel data structures
1184 but it does imply that function calls between modules and the core
1185 kernel will need to be resolved via veneers in the module PLT.
1186
1187 When this option is not set, the module region will be randomized over
1188 a limited range that contains the [_stext, _etext] interval of the
1189 core kernel, so branch relocations are always in range.
1190
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001191endmenu
1192
1193menu "Boot options"
1194
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001195config ARM64_ACPI_PARKING_PROTOCOL
1196 bool "Enable support for the ARM64 ACPI parking protocol"
1197 depends on ACPI
1198 help
1199 Enable support for the ARM64 ACPI parking protocol. If disabled
1200 the kernel will not allow booting through the ARM64 ACPI parking
1201 protocol even if the corresponding data is present in the ACPI
1202 MADT table.
1203
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001204config CMDLINE
1205 string "Default kernel command string"
1206 default ""
1207 help
1208 Provide a set of default command-line options at build time by
1209 entering them here. As a minimum, you should specify the the
1210 root device (e.g. root=/dev/nfs).
1211
1212config CMDLINE_FORCE
1213 bool "Always use the default kernel command string"
1214 help
1215 Always use the default kernel command string, even if the boot
1216 loader passes other arguments to the kernel.
1217 This is useful if you cannot or don't want to change the
1218 command-line options your boot loader passes to the kernel.
1219
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001220config EFI_STUB
1221 bool
1222
Mark Salterf84d0272014-04-15 21:59:30 -04001223config EFI
1224 bool "UEFI runtime support"
1225 depends on OF && !CPU_BIG_ENDIAN
Dave Martinb472db62017-10-31 15:50:57 +00001226 depends on KERNEL_MODE_NEON
Mark Salterf84d0272014-04-15 21:59:30 -04001227 select LIBFDT
1228 select UCS2_STRING
1229 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001230 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001231 select EFI_STUB
1232 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001233 default y
1234 help
1235 This option provides support for runtime services provided
1236 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001237 clock, and platform reset). A UEFI stub is also provided to
1238 allow the kernel to be booted as an EFI application. This
1239 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001240
Yi Lid1ae8c02014-10-04 23:46:43 +08001241config DMI
1242 bool "Enable support for SMBIOS (DMI) tables"
1243 depends on EFI
1244 default y
1245 help
1246 This enables SMBIOS/DMI feature for systems.
1247
1248 This option is only useful on systems that have UEFI firmware.
1249 However, even with this option, the resultant kernel should
1250 continue to boot on existing non-UEFI platforms.
1251
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001252endmenu
1253
1254menu "Userspace binary formats"
1255
1256source "fs/Kconfig.binfmt"
1257
1258config COMPAT
1259 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001260 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001261 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001262 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001263 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001264 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001265 help
1266 This option enables support for a 32-bit EL0 running under a 64-bit
1267 kernel at EL1. AArch32-specific components such as system calls,
1268 the user helper functions, VFP support and the ptrace interface are
1269 handled appropriately by the kernel.
1270
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001271 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1272 that you will only be able to execute AArch32 binaries that were compiled
1273 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001274
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001275 If you want to execute 32-bit userspace applications, say Y.
1276
1277config SYSVIPC_COMPAT
1278 def_bool y
1279 depends on COMPAT && SYSVIPC
1280
1281endmenu
1282
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001283menu "Power management options"
1284
1285source "kernel/power/Kconfig"
1286
James Morse82869ac2016-04-27 17:47:12 +01001287config ARCH_HIBERNATION_POSSIBLE
1288 def_bool y
1289 depends on CPU_PM
1290
1291config ARCH_HIBERNATION_HEADER
1292 def_bool y
1293 depends on HIBERNATION
1294
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001295config ARCH_SUSPEND_POSSIBLE
1296 def_bool y
1297
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001298endmenu
1299
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001300menu "CPU Power Management"
1301
1302source "drivers/cpuidle/Kconfig"
1303
Rob Herring52e7e812014-02-24 11:27:57 +09001304source "drivers/cpufreq/Kconfig"
1305
1306endmenu
1307
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001308source "net/Kconfig"
1309
1310source "drivers/Kconfig"
1311
Mark Salterf84d0272014-04-15 21:59:30 -04001312source "drivers/firmware/Kconfig"
1313
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001314source "drivers/acpi/Kconfig"
1315
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001316source "fs/Kconfig"
1317
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001318source "arch/arm64/kvm/Kconfig"
1319
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001320source "arch/arm64/Kconfig.debug"
1321
1322source "security/Kconfig"
1323
1324source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001325if CRYPTO
1326source "arch/arm64/crypto/Kconfig"
1327endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001328
1329source "lib/Kconfig"