blob: c3e3ca9362fbb78b6b2ecb8ec0125b83abdb7352 [file] [log] [blame]
Shawn Guo73d2b4c2011-10-17 08:42:16 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo36dffd82013-04-07 10:49:34 +080013#include "skeleton.dtsi"
Shawn Guoe1641532013-02-20 10:32:52 +080014#include "imx53-pinfunc.h"
Lucas Stach564695d2013-11-14 11:18:58 +010015#include <dt-bindings/clock/imx5-clock.h>
Denis Carikli4e05a7a2014-01-06 17:16:07 +010016#include <dt-bindings/gpio/gpio.h>
17#include <dt-bindings/input/input.h>
Shawn Guo73d2b4c2011-10-17 08:42:16 +080018
19/ {
20 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010021 ethernet0 = &fec;
Shawn Guo5230f8f2012-08-05 14:01:28 +080022 gpio0 = &gpio1;
23 gpio1 = &gpio2;
24 gpio2 = &gpio3;
25 gpio3 = &gpio4;
26 gpio4 = &gpio5;
27 gpio5 = &gpio6;
28 gpio6 = &gpio7;
Philipp Zabelc60dc1d2013-04-09 19:18:47 +020029 i2c0 = &i2c1;
30 i2c1 = &i2c2;
31 i2c2 = &i2c3;
Sascha Hauerc63d06d2014-01-16 13:44:18 +010032 mmc0 = &esdhc1;
33 mmc1 = &esdhc2;
34 mmc2 = &esdhc3;
35 mmc3 = &esdhc4;
Sascha Hauercf4e5772013-06-25 15:51:56 +020036 serial0 = &uart1;
37 serial1 = &uart2;
38 serial2 = &uart3;
39 serial3 = &uart4;
40 serial4 = &uart5;
41 spi0 = &ecspi1;
42 spi1 = &ecspi2;
43 spi2 = &cspi;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080044 };
45
Fabio Estevam070bd7e2013-07-07 10:12:30 -030046 cpus {
47 #address-cells = <1>;
48 #size-cells = <0>;
Lucas Stach791f4162014-09-26 15:41:03 +020049 cpu0: cpu@0 {
Fabio Estevam070bd7e2013-07-07 10:12:30 -030050 device_type = "cpu";
51 compatible = "arm,cortex-a8";
52 reg = <0x0>;
Lucas Stach791f4162014-09-26 15:41:03 +020053 clocks = <&clks IMX5_CLK_ARM>;
54 clock-latency = <61036>;
55 voltage-tolerance = <5>;
56 operating-points = <
57 /* kHz */
58 166666 850000
59 400000 900000
60 800000 1050000
61 1000000 1200000
62 1200000 1300000
63 >;
Fabio Estevam070bd7e2013-07-07 10:12:30 -030064 };
65 };
66
Philipp Zabele05c8c92014-03-05 10:21:00 +010067 display-subsystem {
68 compatible = "fsl,imx-display-subsystem";
69 ports = <&ipu_di0>, <&ipu_di1>;
70 };
71
Shawn Guo73d2b4c2011-10-17 08:42:16 +080072 tzic: tz-interrupt-controller@0fffc000 {
73 compatible = "fsl,imx53-tzic", "fsl,tzic";
74 interrupt-controller;
75 #interrupt-cells = <1>;
76 reg = <0x0fffc000 0x4000>;
77 };
78
79 clocks {
80 #address-cells = <1>;
81 #size-cells = <0>;
82
83 ckil {
84 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080085 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080086 clock-frequency = <32768>;
87 };
88
89 ckih1 {
90 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080091 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080092 clock-frequency = <22579200>;
93 };
94
95 ckih2 {
96 compatible = "fsl,imx-ckih2", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080097 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080098 clock-frequency = <0>;
99 };
100
101 osc {
102 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +0800103 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800104 clock-frequency = <24000000>;
105 };
106 };
107
108 soc {
109 #address-cells = <1>;
110 #size-cells = <1>;
111 compatible = "simple-bus";
112 interrupt-parent = <&tzic>;
113 ranges;
114
Marek Vasut7affee42013-11-22 12:05:03 +0100115 sata: sata@10000000 {
116 compatible = "fsl,imx53-ahci";
117 reg = <0x10000000 0x1000>;
118 interrupts = <28>;
119 clocks = <&clks IMX5_CLK_SATA_GATE>,
120 <&clks IMX5_CLK_SATA_REF>,
121 <&clks IMX5_CLK_AHB>;
Shawn Guo025781532014-07-08 16:14:47 +0800122 clock-names = "sata", "sata_ref", "ahb";
Marek Vasut7affee42013-11-22 12:05:03 +0100123 status = "disabled";
124 };
125
Sascha Hauerabed9a62012-06-05 13:52:10 +0200126 ipu: ipu@18000000 {
Philipp Zabele05c8c92014-03-05 10:21:00 +0100127 #address-cells = <1>;
128 #size-cells = <0>;
Sascha Hauerabed9a62012-06-05 13:52:10 +0200129 compatible = "fsl,imx53-ipu";
Sascha Hauer6d66da82014-05-06 13:01:34 +0200130 reg = <0x18000000 0x08000000>;
Sascha Hauerabed9a62012-06-05 13:52:10 +0200131 interrupts = <11 10>;
Lucas Stach564695d2013-11-14 11:18:58 +0100132 clocks = <&clks IMX5_CLK_IPU_GATE>,
133 <&clks IMX5_CLK_IPU_DI0_GATE>,
134 <&clks IMX5_CLK_IPU_DI1_GATE>;
Philipp Zabel4438a6a2013-03-27 18:30:36 +0100135 clock-names = "bus", "di0", "di1";
Philipp Zabel8d84c372013-03-28 17:35:23 +0100136 resets = <&src 2>;
Philipp Zabele05c8c92014-03-05 10:21:00 +0100137
138 ipu_di0: port@2 {
139 #address-cells = <1>;
140 #size-cells = <0>;
141 reg = <2>;
142
143 ipu_di0_disp0: endpoint@0 {
144 reg = <0>;
145 };
146
147 ipu_di0_lvds0: endpoint@1 {
148 reg = <1>;
149 remote-endpoint = <&lvds0_in>;
150 };
151 };
152
153 ipu_di1: port@3 {
154 #address-cells = <1>;
155 #size-cells = <0>;
156 reg = <3>;
157
158 ipu_di1_disp1: endpoint@0 {
159 reg = <0>;
160 };
161
162 ipu_di1_lvds1: endpoint@1 {
163 reg = <1>;
164 remote-endpoint = <&lvds1_in>;
165 };
166
167 ipu_di1_tve: endpoint@2 {
168 reg = <2>;
169 remote-endpoint = <&tve_in>;
170 };
171 };
Sascha Hauerabed9a62012-06-05 13:52:10 +0200172 };
173
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800174 aips@50000000 { /* AIPS1 */
175 compatible = "fsl,aips-bus", "simple-bus";
176 #address-cells = <1>;
177 #size-cells = <1>;
178 reg = <0x50000000 0x10000000>;
179 ranges;
180
181 spba@50000000 {
182 compatible = "fsl,spba-bus", "simple-bus";
183 #address-cells = <1>;
184 #size-cells = <1>;
185 reg = <0x50000000 0x40000>;
186 ranges;
187
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100188 esdhc1: esdhc@50004000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800189 compatible = "fsl,imx53-esdhc";
190 reg = <0x50004000 0x4000>;
191 interrupts = <1>;
Lucas Stach564695d2013-11-14 11:18:58 +0100192 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
193 <&clks IMX5_CLK_DUMMY>,
194 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200195 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200196 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800197 status = "disabled";
198 };
199
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100200 esdhc2: esdhc@50008000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800201 compatible = "fsl,imx53-esdhc";
202 reg = <0x50008000 0x4000>;
203 interrupts = <2>;
Lucas Stach564695d2013-11-14 11:18:58 +0100204 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
205 <&clks IMX5_CLK_DUMMY>,
206 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200207 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200208 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800209 status = "disabled";
210 };
211
Shawn Guo0c456cf2012-04-02 14:39:26 +0800212 uart3: serial@5000c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800213 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
214 reg = <0x5000c000 0x4000>;
215 interrupts = <33>;
Lucas Stach564695d2013-11-14 11:18:58 +0100216 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
217 <&clks IMX5_CLK_UART3_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200218 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800219 status = "disabled";
220 };
221
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100222 ecspi1: ecspi@50010000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800223 #address-cells = <1>;
224 #size-cells = <0>;
225 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
226 reg = <0x50010000 0x4000>;
227 interrupts = <36>;
Lucas Stach564695d2013-11-14 11:18:58 +0100228 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
229 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200230 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800231 status = "disabled";
232 };
233
Shawn Guoffc505c2012-05-11 13:12:01 +0800234 ssi2: ssi@50014000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400235 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100236 compatible = "fsl,imx53-ssi",
237 "fsl,imx51-ssi",
238 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800239 reg = <0x50014000 0x4000>;
240 interrupts = <30>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300241 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
242 <&clks IMX5_CLK_SSI2_ROOT_GATE>;
243 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800244 dmas = <&sdma 24 1 0>,
245 <&sdma 25 1 0>;
246 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800247 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800248 status = "disabled";
249 };
250
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100251 esdhc3: esdhc@50020000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800252 compatible = "fsl,imx53-esdhc";
253 reg = <0x50020000 0x4000>;
254 interrupts = <3>;
Lucas Stach564695d2013-11-14 11:18:58 +0100255 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
256 <&clks IMX5_CLK_DUMMY>,
257 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200258 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200259 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800260 status = "disabled";
261 };
262
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100263 esdhc4: esdhc@50024000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800264 compatible = "fsl,imx53-esdhc";
265 reg = <0x50024000 0x4000>;
266 interrupts = <4>;
Lucas Stach564695d2013-11-14 11:18:58 +0100267 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
268 <&clks IMX5_CLK_DUMMY>,
269 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200270 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200271 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800272 status = "disabled";
273 };
274 };
275
Steffen Trumtrarac08281e2014-06-25 13:01:30 +0200276 aipstz1: bridge@53f00000 {
277 compatible = "fsl,imx53-aipstz";
278 reg = <0x53f00000 0x60>;
279 };
280
Michael Grzeschika79025c2013-04-11 12:13:16 +0200281 usbphy0: usbphy@0 {
282 compatible = "usb-nop-xceiv";
Lucas Stach564695d2013-11-14 11:18:58 +0100283 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200284 clock-names = "main_clk";
285 status = "okay";
286 };
287
288 usbphy1: usbphy@1 {
289 compatible = "usb-nop-xceiv";
Lucas Stach564695d2013-11-14 11:18:58 +0100290 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200291 clock-names = "main_clk";
292 status = "okay";
293 };
294
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100295 usbotg: usb@53f80000 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200296 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
297 reg = <0x53f80000 0x0200>;
298 interrupts = <18>;
Lucas Stach564695d2013-11-14 11:18:58 +0100299 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200300 fsl,usbmisc = <&usbmisc 0>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200301 fsl,usbphy = <&usbphy0>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200302 status = "disabled";
303 };
304
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100305 usbh1: usb@53f80200 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200306 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
307 reg = <0x53f80200 0x0200>;
308 interrupts = <14>;
Lucas Stach564695d2013-11-14 11:18:58 +0100309 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200310 fsl,usbmisc = <&usbmisc 1>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200311 fsl,usbphy = <&usbphy1>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500312 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200313 status = "disabled";
314 };
315
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100316 usbh2: usb@53f80400 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200317 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
318 reg = <0x53f80400 0x0200>;
319 interrupts = <16>;
Lucas Stach564695d2013-11-14 11:18:58 +0100320 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200321 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500322 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200323 status = "disabled";
324 };
325
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100326 usbh3: usb@53f80600 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200327 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
328 reg = <0x53f80600 0x0200>;
329 interrupts = <17>;
Lucas Stach564695d2013-11-14 11:18:58 +0100330 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200331 fsl,usbmisc = <&usbmisc 3>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500332 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200333 status = "disabled";
334 };
335
Michael Grzeschika5735022013-04-11 12:13:14 +0200336 usbmisc: usbmisc@53f80800 {
337 #index-cells = <1>;
338 compatible = "fsl,imx53-usbmisc";
339 reg = <0x53f80800 0x200>;
Lucas Stach564695d2013-11-14 11:18:58 +0100340 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200341 };
342
Richard Zhao4d191862011-12-14 09:26:44 +0800343 gpio1: gpio@53f84000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200344 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800345 reg = <0x53f84000 0x4000>;
346 interrupts = <50 51>;
347 gpio-controller;
348 #gpio-cells = <2>;
349 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800350 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800351 };
352
Richard Zhao4d191862011-12-14 09:26:44 +0800353 gpio2: gpio@53f88000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200354 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800355 reg = <0x53f88000 0x4000>;
356 interrupts = <52 53>;
357 gpio-controller;
358 #gpio-cells = <2>;
359 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800360 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800361 };
362
Richard Zhao4d191862011-12-14 09:26:44 +0800363 gpio3: gpio@53f8c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200364 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800365 reg = <0x53f8c000 0x4000>;
366 interrupts = <54 55>;
367 gpio-controller;
368 #gpio-cells = <2>;
369 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800370 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800371 };
372
Richard Zhao4d191862011-12-14 09:26:44 +0800373 gpio4: gpio@53f90000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200374 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800375 reg = <0x53f90000 0x4000>;
376 interrupts = <56 57>;
377 gpio-controller;
378 #gpio-cells = <2>;
379 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800380 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800381 };
382
Rostislav Lisovy675e4d02013-10-22 19:07:21 +0200383 kpp: kpp@53f94000 {
384 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
385 reg = <0x53f94000 0x4000>;
386 interrupts = <60>;
Lucas Stach564695d2013-11-14 11:18:58 +0100387 clocks = <&clks IMX5_CLK_DUMMY>;
Rostislav Lisovy675e4d02013-10-22 19:07:21 +0200388 status = "disabled";
389 };
390
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100391 wdog1: wdog@53f98000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800392 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
393 reg = <0x53f98000 0x4000>;
394 interrupts = <58>;
Lucas Stach564695d2013-11-14 11:18:58 +0100395 clocks = <&clks IMX5_CLK_DUMMY>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800396 };
397
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100398 wdog2: wdog@53f9c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800399 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
400 reg = <0x53f9c000 0x4000>;
401 interrupts = <59>;
Lucas Stach564695d2013-11-14 11:18:58 +0100402 clocks = <&clks IMX5_CLK_DUMMY>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800403 status = "disabled";
404 };
405
Sascha Hauercc8aae92013-03-14 13:09:00 +0100406 gpt: timer@53fa0000 {
407 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
408 reg = <0x53fa0000 0x4000>;
409 interrupts = <39>;
Lucas Stach564695d2013-11-14 11:18:58 +0100410 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
411 <&clks IMX5_CLK_GPT_HF_GATE>;
Sascha Hauercc8aae92013-03-14 13:09:00 +0100412 clock-names = "ipg", "per";
413 };
414
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100415 iomuxc: iomuxc@53fa8000 {
Shawn Guo5be03a72012-08-12 20:02:10 +0800416 compatible = "fsl,imx53-iomuxc";
417 reg = <0x53fa8000 0x4000>;
Shawn Guo5be03a72012-08-12 20:02:10 +0800418 };
419
Philipp Zabel5af9f142013-03-27 18:30:43 +0100420 gpr: iomuxc-gpr@53fa8000 {
421 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
422 reg = <0x53fa8000 0xc>;
423 };
424
Philipp Zabel420714a2013-03-27 18:30:44 +0100425 ldb: ldb@53fa8008 {
426 #address-cells = <1>;
427 #size-cells = <0>;
428 compatible = "fsl,imx53-ldb";
429 reg = <0x53fa8008 0x4>;
430 gpr = <&gpr>;
Lucas Stach564695d2013-11-14 11:18:58 +0100431 clocks = <&clks IMX5_CLK_LDB_DI0_SEL>,
432 <&clks IMX5_CLK_LDB_DI1_SEL>,
433 <&clks IMX5_CLK_IPU_DI0_SEL>,
434 <&clks IMX5_CLK_IPU_DI1_SEL>,
435 <&clks IMX5_CLK_LDB_DI0_GATE>,
436 <&clks IMX5_CLK_LDB_DI1_GATE>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100437 clock-names = "di0_pll", "di1_pll",
438 "di0_sel", "di1_sel",
439 "di0", "di1";
440 status = "disabled";
441
442 lvds-channel@0 {
Markus Niebel1b134c92014-09-11 15:56:56 +0800443 #address-cells = <1>;
444 #size-cells = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100445 reg = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100446 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100447
Markus Niebel1b134c92014-09-11 15:56:56 +0800448 port@0 {
449 reg = <0>;
450
Philipp Zabele05c8c92014-03-05 10:21:00 +0100451 lvds0_in: endpoint {
452 remote-endpoint = <&ipu_di0_lvds0>;
453 };
454 };
Philipp Zabel420714a2013-03-27 18:30:44 +0100455 };
456
457 lvds-channel@1 {
Markus Niebel1b134c92014-09-11 15:56:56 +0800458 #address-cells = <1>;
459 #size-cells = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100460 reg = <1>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100461 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100462
Markus Niebel1b134c92014-09-11 15:56:56 +0800463 port@1 {
464 reg = <1>;
465
Philipp Zabele05c8c92014-03-05 10:21:00 +0100466 lvds1_in: endpoint {
Lothar Waßmannfa1746a2014-04-10 10:03:40 +0200467 remote-endpoint = <&ipu_di1_lvds1>;
Philipp Zabele05c8c92014-03-05 10:21:00 +0100468 };
469 };
Philipp Zabel420714a2013-03-27 18:30:44 +0100470 };
471 };
472
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200473 pwm1: pwm@53fb4000 {
474 #pwm-cells = <2>;
475 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
476 reg = <0x53fb4000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100477 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
478 <&clks IMX5_CLK_PWM1_HF_GATE>;
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200479 clock-names = "ipg", "per";
480 interrupts = <61>;
481 };
482
483 pwm2: pwm@53fb8000 {
484 #pwm-cells = <2>;
485 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
486 reg = <0x53fb8000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100487 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
488 <&clks IMX5_CLK_PWM2_HF_GATE>;
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200489 clock-names = "ipg", "per";
490 interrupts = <94>;
491 };
492
Shawn Guo0c456cf2012-04-02 14:39:26 +0800493 uart1: serial@53fbc000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800494 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
495 reg = <0x53fbc000 0x4000>;
496 interrupts = <31>;
Lucas Stach564695d2013-11-14 11:18:58 +0100497 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
498 <&clks IMX5_CLK_UART1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200499 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800500 status = "disabled";
501 };
502
Shawn Guo0c456cf2012-04-02 14:39:26 +0800503 uart2: serial@53fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800504 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
505 reg = <0x53fc0000 0x4000>;
506 interrupts = <32>;
Lucas Stach564695d2013-11-14 11:18:58 +0100507 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
508 <&clks IMX5_CLK_UART2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200509 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800510 status = "disabled";
511 };
512
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200513 can1: can@53fc8000 {
514 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
515 reg = <0x53fc8000 0x4000>;
516 interrupts = <82>;
Lucas Stach564695d2013-11-14 11:18:58 +0100517 clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>,
518 <&clks IMX5_CLK_CAN1_SERIAL_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200519 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200520 status = "disabled";
521 };
522
523 can2: can@53fcc000 {
524 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
525 reg = <0x53fcc000 0x4000>;
526 interrupts = <83>;
Lucas Stach564695d2013-11-14 11:18:58 +0100527 clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>,
528 <&clks IMX5_CLK_CAN2_SERIAL_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200529 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200530 status = "disabled";
531 };
532
Philipp Zabel8d84c372013-03-28 17:35:23 +0100533 src: src@53fd0000 {
534 compatible = "fsl,imx53-src", "fsl,imx51-src";
535 reg = <0x53fd0000 0x4000>;
536 #reset-cells = <1>;
537 };
538
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200539 clks: ccm@53fd4000{
540 compatible = "fsl,imx53-ccm";
541 reg = <0x53fd4000 0x4000>;
542 interrupts = <0 71 0x04 0 72 0x04>;
543 #clock-cells = <1>;
544 };
545
Richard Zhao4d191862011-12-14 09:26:44 +0800546 gpio5: gpio@53fdc000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200547 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800548 reg = <0x53fdc000 0x4000>;
549 interrupts = <103 104>;
550 gpio-controller;
551 #gpio-cells = <2>;
552 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800553 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800554 };
555
Richard Zhao4d191862011-12-14 09:26:44 +0800556 gpio6: gpio@53fe0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200557 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800558 reg = <0x53fe0000 0x4000>;
559 interrupts = <105 106>;
560 gpio-controller;
561 #gpio-cells = <2>;
562 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800563 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800564 };
565
Richard Zhao4d191862011-12-14 09:26:44 +0800566 gpio7: gpio@53fe4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200567 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800568 reg = <0x53fe4000 0x4000>;
569 interrupts = <107 108>;
570 gpio-controller;
571 #gpio-cells = <2>;
572 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800573 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800574 };
575
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100576 i2c3: i2c@53fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800577 #address-cells = <1>;
578 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800579 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800580 reg = <0x53fec000 0x4000>;
581 interrupts = <64>;
Lucas Stach564695d2013-11-14 11:18:58 +0100582 clocks = <&clks IMX5_CLK_I2C3_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800583 status = "disabled";
584 };
585
Shawn Guo0c456cf2012-04-02 14:39:26 +0800586 uart4: serial@53ff0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800587 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
588 reg = <0x53ff0000 0x4000>;
589 interrupts = <13>;
Lucas Stach564695d2013-11-14 11:18:58 +0100590 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
591 <&clks IMX5_CLK_UART4_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200592 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800593 status = "disabled";
594 };
595 };
596
597 aips@60000000 { /* AIPS2 */
598 compatible = "fsl,aips-bus", "simple-bus";
599 #address-cells = <1>;
600 #size-cells = <1>;
601 reg = <0x60000000 0x10000000>;
602 ranges;
603
Steffen Trumtrarac08281e2014-06-25 13:01:30 +0200604 aipstz2: bridge@63f00000 {
605 compatible = "fsl,imx53-aipstz";
606 reg = <0x63f00000 0x60>;
607 };
608
Sascha Hauer4f3b2a42013-06-25 15:51:52 +0200609 iim: iim@63f98000 {
610 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
611 reg = <0x63f98000 0x4000>;
612 interrupts = <69>;
Lucas Stach564695d2013-11-14 11:18:58 +0100613 clocks = <&clks IMX5_CLK_IIM_GATE>;
Sascha Hauer4f3b2a42013-06-25 15:51:52 +0200614 };
615
Shawn Guo0c456cf2012-04-02 14:39:26 +0800616 uart5: serial@63f90000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800617 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
618 reg = <0x63f90000 0x4000>;
619 interrupts = <86>;
Lucas Stach564695d2013-11-14 11:18:58 +0100620 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
621 <&clks IMX5_CLK_UART5_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200622 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800623 status = "disabled";
624 };
625
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100626 owire: owire@63fa4000 {
627 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
628 reg = <0x63fa4000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100629 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100630 status = "disabled";
631 };
632
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100633 ecspi2: ecspi@63fac000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800634 #address-cells = <1>;
635 #size-cells = <0>;
636 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
637 reg = <0x63fac000 0x4000>;
638 interrupts = <37>;
Lucas Stach564695d2013-11-14 11:18:58 +0100639 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
640 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200641 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800642 status = "disabled";
643 };
644
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100645 sdma: sdma@63fb0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800646 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
647 reg = <0x63fb0000 0x4000>;
648 interrupts = <6>;
Lucas Stach564695d2013-11-14 11:18:58 +0100649 clocks = <&clks IMX5_CLK_SDMA_GATE>,
650 <&clks IMX5_CLK_SDMA_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200651 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800652 #dma-cells = <3>;
Fabio Estevam7e4f0362012-08-08 11:28:07 -0300653 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800654 };
655
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100656 cspi: cspi@63fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800657 #address-cells = <1>;
658 #size-cells = <0>;
659 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
660 reg = <0x63fc0000 0x4000>;
661 interrupts = <38>;
Lucas Stach564695d2013-11-14 11:18:58 +0100662 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
663 <&clks IMX5_CLK_CSPI_IPG_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200664 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800665 status = "disabled";
666 };
667
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100668 i2c2: i2c@63fc4000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800669 #address-cells = <1>;
670 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800671 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800672 reg = <0x63fc4000 0x4000>;
673 interrupts = <63>;
Lucas Stach564695d2013-11-14 11:18:58 +0100674 clocks = <&clks IMX5_CLK_I2C2_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800675 status = "disabled";
676 };
677
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100678 i2c1: i2c@63fc8000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800679 #address-cells = <1>;
680 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800681 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800682 reg = <0x63fc8000 0x4000>;
683 interrupts = <62>;
Lucas Stach564695d2013-11-14 11:18:58 +0100684 clocks = <&clks IMX5_CLK_I2C1_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800685 status = "disabled";
686 };
687
Shawn Guoffc505c2012-05-11 13:12:01 +0800688 ssi1: ssi@63fcc000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400689 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100690 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
691 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800692 reg = <0x63fcc000 0x4000>;
693 interrupts = <29>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300694 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
695 <&clks IMX5_CLK_SSI1_ROOT_GATE>;
696 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800697 dmas = <&sdma 28 0 0>,
698 <&sdma 29 0 0>;
699 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800700 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800701 status = "disabled";
702 };
703
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100704 audmux: audmux@63fd0000 {
Shawn Guoffc505c2012-05-11 13:12:01 +0800705 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
706 reg = <0x63fd0000 0x4000>;
707 status = "disabled";
708 };
709
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100710 nfc: nand@63fdb000 {
Sascha Hauer75453a02012-06-06 12:33:16 +0200711 compatible = "fsl,imx53-nand";
712 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
713 interrupts = <8>;
Lucas Stach564695d2013-11-14 11:18:58 +0100714 clocks = <&clks IMX5_CLK_NFC_GATE>;
Sascha Hauer75453a02012-06-06 12:33:16 +0200715 status = "disabled";
716 };
717
Shawn Guoffc505c2012-05-11 13:12:01 +0800718 ssi3: ssi@63fe8000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400719 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100720 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
721 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800722 reg = <0x63fe8000 0x4000>;
723 interrupts = <96>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300724 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
725 <&clks IMX5_CLK_SSI3_ROOT_GATE>;
726 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800727 dmas = <&sdma 46 0 0>,
728 <&sdma 47 0 0>;
729 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800730 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800731 status = "disabled";
732 };
733
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100734 fec: ethernet@63fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800735 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
736 reg = <0x63fec000 0x4000>;
737 interrupts = <87>;
Lucas Stach564695d2013-11-14 11:18:58 +0100738 clocks = <&clks IMX5_CLK_FEC_GATE>,
739 <&clks IMX5_CLK_FEC_GATE>,
740 <&clks IMX5_CLK_FEC_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200741 clock-names = "ipg", "ahb", "ptp";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800742 status = "disabled";
743 };
Philipp Zabel19194c22013-06-04 12:12:22 +0200744
745 tve: tve@63ff0000 {
746 compatible = "fsl,imx53-tve";
747 reg = <0x63ff0000 0x1000>;
748 interrupts = <92>;
Lucas Stach564695d2013-11-14 11:18:58 +0100749 clocks = <&clks IMX5_CLK_TVE_GATE>,
750 <&clks IMX5_CLK_IPU_DI1_SEL>;
Philipp Zabel19194c22013-06-04 12:12:22 +0200751 clock-names = "tve", "di_sel";
Philipp Zabel19194c22013-06-04 12:12:22 +0200752 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100753
754 port {
755 tve_in: endpoint {
756 remote-endpoint = <&ipu_di1_tve>;
757 };
758 };
Philipp Zabel19194c22013-06-04 12:12:22 +0200759 };
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300760
761 vpu: vpu@63ff4000 {
Fabio Estevam71946612014-11-27 10:18:19 -0200762 compatible = "fsl,imx53-vpu", "cnm,coda7541";
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300763 reg = <0x63ff4000 0x1000>;
764 interrupts = <9>;
Lothar Waßmannfa97d2f2014-08-13 15:47:47 +0200765 clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
Lucas Stach564695d2013-11-14 11:18:58 +0100766 <&clks IMX5_CLK_VPU_GATE>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300767 clock-names = "per", "ahb";
Philipp Zabelb1e2e542014-03-19 15:49:24 +0100768 resets = <&src 1>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300769 iram = <&ocram>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300770 };
Steffen Trumtrar60811cc2014-12-09 09:56:52 +0100771
772 sahara: crypto@63ff8000 {
773 compatible = "fsl,imx53-sahara";
774 reg = <0x63ff8000 0x4000>;
775 interrupts = <19 20>;
776 clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
777 <&clks IMX5_CLK_SAHARA_IPG_GATE>;
778 clock-names = "ipg", "ahb";
779 };
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800780 };
Philipp Zabel481fbe12013-07-01 11:06:09 +0200781
782 ocram: sram@f8000000 {
783 compatible = "mmio-sram";
784 reg = <0xf8000000 0x20000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100785 clocks = <&clks IMX5_CLK_OCRAM>;
Philipp Zabel481fbe12013-07-01 11:06:09 +0200786 };
Steffen Trumtrar49bdf582014-08-22 14:02:27 +0200787
788 pmu {
789 compatible = "arm,cortex-a8-pmu";
790 interrupts = <77>;
791 };
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800792 };
793};