blob: 8c1cbc19af976cfb37786a1e3aad92a0b0a340d9 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Sean Christopherson199b1182018-12-03 13:52:53 -080019#include <linux/frame.h>
20#include <linux/highmem.h>
21#include <linux/hrtimer.h>
22#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020025#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070026#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080027#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080028#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060029#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040031#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040033
Sean Christopherson199b1182018-12-03 13:52:53 -080034#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020035#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080036#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010037#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080038#include <asm/desc.h>
39#include <asm/fpu/internal.h>
40#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
44#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070045#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010046#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080054#include "irq.h"
55#include "kvm_cache_regs.h"
56#include "lapic.h"
57#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080058#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080059#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020060#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080061#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080062#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080063#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080064#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080065#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030066
Avi Kivity6aa8b732006-12-10 02:21:36 -080067MODULE_AUTHOR("Qumranet");
68MODULE_LICENSE("GPL");
69
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
71 X86_FEATURE_MATCH(X86_FEATURE_VMX),
72 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
75
Sean Christopherson2c4fd912018-12-03 13:53:03 -080076bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080078
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010079static bool __read_mostly enable_vnmi = 1;
80module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
81
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020086module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080087
Sean Christopherson2c4fd912018-12-03 13:53:03 -080088bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070089module_param_named(unrestricted_guest,
90 enable_unrestricted_guest, bool, S_IRUGO);
91
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080093module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
94
Avi Kivitya27685c2012-06-12 20:30:18 +030095static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020096module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030097
Rusty Russell476bc002012-01-13 09:32:18 +103098static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030099module_param(fasteoi, bool, S_IRUGO);
100
Yang Zhang5a717852013-04-11 19:25:16 +0800101static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800102module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800103
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200109static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800114bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200117static bool __read_mostly dump_invalid_vmcs = 0;
118module_param(dump_invalid_vmcs, bool, 0644);
119
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100120#define MSR_BITMAP_MODE_X2APIC 1
121#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100122
Haozhong Zhang64903d62015-10-20 15:39:09 +0800123#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
124
Yunhong Jiang64672c92016-06-13 14:19:59 -0700125/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
126static int __read_mostly cpu_preemption_timer_multi;
127static bool __read_mostly enable_preemption_timer = 1;
128#ifdef CONFIG_X86_64
129module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
130#endif
131
Sean Christopherson3de63472018-07-13 08:42:30 -0700132#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800133#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
134#define KVM_VM_CR0_ALWAYS_ON \
135 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
136 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200137#define KVM_CR4_GUEST_OWNED_BITS \
138 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800139 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200140
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800141#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200142#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
143#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
144
Avi Kivity78ac8b42010-04-08 18:19:35 +0300145#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
146
Chao Pengbf8c55d2018-10-24 16:05:14 +0800147#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
148 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
149 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
150 RTIT_STATUS_BYTECNT))
151
152#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
153 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
154
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800155/*
156 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
157 * ple_gap: upper bound on the amount of time between two successive
158 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500159 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800160 * ple_window: upper bound on the amount of time a guest is allowed to execute
161 * in a PAUSE loop. Tests indicate that most spinlocks are held for
162 * less than 2^12 cycles
163 * Time is measured based on a counter that runs at the same rate as the TSC,
164 * refer SDM volume 3b section 21.6.13 & 22.1.3.
165 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400166static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500167module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168
Babu Moger7fbc85a2018-03-16 16:37:22 -0400169static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
170module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800171
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400173static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400174module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200175
176/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400177static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200179
180/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400181static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
182module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200183
Chao Pengf99e3da2018-10-24 16:05:10 +0800184/* Default is SYSTEM mode, 1 for host-guest mode */
185int __read_mostly pt_mode = PT_MODE_SYSTEM;
186module_param(pt_mode, int, S_IRUGO);
187
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200189static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200190static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200192/* Storage for pre module init parameter parsing */
193static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200194
195static const struct {
196 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200197 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200198} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200199 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
200 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
201 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
202 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
203 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
204 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200205};
206
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200207#define L1D_CACHE_ORDER 4
208static void *vmx_l1d_flush_pages;
209
210static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
211{
212 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200213 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200214
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200215 if (!enable_ept) {
216 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
217 return 0;
218 }
219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
221 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200222
Yi Wangd806afa2018-08-16 13:42:39 +0800223 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
224 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
225 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
226 return 0;
227 }
228 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200229
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200230 /* If set to auto use the default l1tf mitigation method */
231 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
232 switch (l1tf_mitigation) {
233 case L1TF_MITIGATION_OFF:
234 l1tf = VMENTER_L1D_FLUSH_NEVER;
235 break;
236 case L1TF_MITIGATION_FLUSH_NOWARN:
237 case L1TF_MITIGATION_FLUSH:
238 case L1TF_MITIGATION_FLUSH_NOSMT:
239 l1tf = VMENTER_L1D_FLUSH_COND;
240 break;
241 case L1TF_MITIGATION_FULL:
242 case L1TF_MITIGATION_FULL_FORCE:
243 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
244 break;
245 }
246 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
247 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
248 }
249
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200250 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
251 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
Ben Gardon41836832019-02-11 11:02:52 -0800252 /*
253 * This allocation for vmx_l1d_flush_pages is not tied to a VM
254 * lifetime and so should not be charged to a memcg.
255 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200256 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
257 if (!page)
258 return -ENOMEM;
259 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200260
261 /*
262 * Initialize each page with a different pattern in
263 * order to protect against KSM in the nested
264 * virtualization case.
265 */
266 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
267 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
268 PAGE_SIZE);
269 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200270 }
271
272 l1tf_vmx_mitigation = l1tf;
273
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
275 static_branch_enable(&vmx_l1d_should_flush);
276 else
277 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200278
Nicolai Stange427362a2018-07-21 22:25:00 +0200279 if (l1tf == VMENTER_L1D_FLUSH_COND)
280 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200281 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200282 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 return 0;
284}
285
286static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200287{
288 unsigned int i;
289
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200290 if (s) {
291 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200292 if (vmentry_l1d_param[i].for_parse &&
293 sysfs_streq(s, vmentry_l1d_param[i].option))
294 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200295 }
296 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200297 return -EINVAL;
298}
299
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200300static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
301{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200302 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 l1tf = vmentry_l1d_flush_parse(s);
305 if (l1tf < 0)
306 return l1tf;
307
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200308 if (!boot_cpu_has(X86_BUG_L1TF))
309 return 0;
310
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200311 /*
312 * Has vmx_init() run already? If not then this is the pre init
313 * parameter parsing. In that case just store the value and let
314 * vmx_init() do the proper setup after enable_ept has been
315 * established.
316 */
317 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
318 vmentry_l1d_flush_param = l1tf;
319 return 0;
320 }
321
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200322 mutex_lock(&vmx_l1d_flush_mutex);
323 ret = vmx_setup_l1d_flush(l1tf);
324 mutex_unlock(&vmx_l1d_flush_mutex);
325 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326}
327
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200328static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
329{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200330 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
331 return sprintf(s, "???\n");
332
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200333 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334}
335
336static const struct kernel_param_ops vmentry_l1d_flush_ops = {
337 .set = vmentry_l1d_flush_set,
338 .get = vmentry_l1d_flush_get,
339};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200340module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200341
Gleb Natapovd99e4152012-12-20 16:57:45 +0200342static bool guest_state_valid(struct kvm_vcpu *vcpu);
343static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800344static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100345 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300346
Sean Christopherson453eafb2018-12-20 12:25:17 -0800347void vmx_vmexit(void);
348
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800350DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300351/*
352 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
353 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
354 */
355static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800356
Feng Wubf9f6ac2015-09-18 22:29:55 +0800357/*
358 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
359 * can find which vCPU should be waken up.
360 */
361static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
362static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
363
Sheng Yang2384d2b2008-01-17 15:14:33 +0800364static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
365static DEFINE_SPINLOCK(vmx_vpid_lock);
366
Sean Christopherson3077c192018-12-03 13:53:02 -0800367struct vmcs_config vmcs_config;
368struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800369
Avi Kivity6aa8b732006-12-10 02:21:36 -0800370#define VMX_SEGMENT_FIELD(seg) \
371 [VCPU_SREG_##seg] = { \
372 .selector = GUEST_##seg##_SELECTOR, \
373 .base = GUEST_##seg##_BASE, \
374 .limit = GUEST_##seg##_LIMIT, \
375 .ar_bytes = GUEST_##seg##_AR_BYTES, \
376 }
377
Mathias Krause772e0312012-08-30 01:30:19 +0200378static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 unsigned selector;
380 unsigned base;
381 unsigned limit;
382 unsigned ar_bytes;
383} kvm_vmx_segment_fields[] = {
384 VMX_SEGMENT_FIELD(CS),
385 VMX_SEGMENT_FIELD(DS),
386 VMX_SEGMENT_FIELD(ES),
387 VMX_SEGMENT_FIELD(FS),
388 VMX_SEGMENT_FIELD(GS),
389 VMX_SEGMENT_FIELD(SS),
390 VMX_SEGMENT_FIELD(TR),
391 VMX_SEGMENT_FIELD(LDTR),
392};
393
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800394u64 host_efer;
Sean Christopherson23420802019-04-19 22:50:57 -0700395static unsigned long host_idt_base;
Avi Kivity26bb0982009-09-07 11:14:12 +0300396
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300397/*
Jim Mattson898a8112018-12-05 15:28:59 -0800398 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
399 * will emulate SYSCALL in legacy mode if the vendor string in guest
400 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
401 * support this emulation, IA32_STAR must always be included in
402 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300403 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800404const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800405#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300406 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400408 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800409};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800410
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100411#if IS_ENABLED(CONFIG_HYPERV)
412static bool __read_mostly enlightened_vmcs = true;
413module_param(enlightened_vmcs, bool, 0444);
414
Tianyu Lan877ad952018-07-19 08:40:23 +0000415/* check_ept_pointer() should be under protection of ept_pointer_lock. */
416static void check_ept_pointer_match(struct kvm *kvm)
417{
418 struct kvm_vcpu *vcpu;
419 u64 tmp_eptp = INVALID_PAGE;
420 int i;
421
422 kvm_for_each_vcpu(i, vcpu, kvm) {
423 if (!VALID_PAGE(tmp_eptp)) {
424 tmp_eptp = to_vmx(vcpu)->ept_pointer;
425 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
426 to_kvm_vmx(kvm)->ept_pointers_match
427 = EPT_POINTERS_MISMATCH;
428 return;
429 }
430 }
431
432 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
433}
434
Yi Wang8997f652019-01-21 15:27:05 +0800435static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800436 void *data)
437{
438 struct kvm_tlb_range *range = data;
439
440 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
441 range->pages);
442}
443
444static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
445 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
446{
447 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
448
449 /*
450 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
451 * of the base of EPT PML4 table, strip off EPT configuration
452 * information.
453 */
454 if (range)
455 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
456 kvm_fill_hv_flush_list_func, (void *)range);
457 else
458 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
459}
460
461static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
462 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000463{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800464 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800465 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000466
467 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
468
469 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
470 check_ept_pointer_match(kvm);
471
472 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800473 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800474 /* If ept_pointer is invalid pointer, bypass flush request. */
475 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
476 ret |= __hv_remote_flush_tlb_with_range(
477 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800478 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800479 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800480 ret = __hv_remote_flush_tlb_with_range(kvm,
481 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000482 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000483
Tianyu Lan877ad952018-07-19 08:40:23 +0000484 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
485 return ret;
486}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800487static int hv_remote_flush_tlb(struct kvm *kvm)
488{
489 return hv_remote_flush_tlb_with_range(kvm, NULL);
490}
491
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100492#endif /* IS_ENABLED(CONFIG_HYPERV) */
493
Yunhong Jiang64672c92016-06-13 14:19:59 -0700494/*
495 * Comment's format: document - errata name - stepping - processor name.
496 * Refer from
497 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
498 */
499static u32 vmx_preemption_cpu_tfms[] = {
500/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
5010x000206E6,
502/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
503/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
504/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
5050x00020652,
506/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
5070x00020655,
508/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
509/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
510/*
511 * 320767.pdf - AAP86 - B1 -
512 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
513 */
5140x000106E5,
515/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5160x000106A0,
517/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5180x000106A1,
519/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5200x000106A4,
521 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
522 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
523 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5240x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600525 /* Xeon E3-1220 V2 */
5260x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700527};
528
529static inline bool cpu_has_broken_vmx_preemption_timer(void)
530{
531 u32 eax = cpuid_eax(0x00000001), i;
532
533 /* Clear the reserved bits */
534 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000535 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700536 if (eax == vmx_preemption_cpu_tfms[i])
537 return true;
538
539 return false;
540}
541
Paolo Bonzini35754c92015-07-29 12:05:37 +0200542static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800543{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200544 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800545}
546
Sheng Yang04547152009-04-01 15:52:31 +0800547static inline bool report_flexpriority(void)
548{
549 return flexpriority_enabled;
550}
551
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800552static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800553{
554 int i;
555
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400556 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300557 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300558 return i;
559 return -1;
560}
561
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800562struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300563{
564 int i;
565
Rusty Russell8b9cf982007-07-30 16:31:43 +1000566 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300567 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400568 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000569 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800570}
571
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800572void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
573{
574 vmcs_clear(loaded_vmcs->vmcs);
575 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
576 vmcs_clear(loaded_vmcs->shadow_vmcs);
577 loaded_vmcs->cpu = -1;
578 loaded_vmcs->launched = 0;
579}
580
Dave Young2965faa2015-09-09 15:38:55 -0700581#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800582/*
583 * This bitmap is used to indicate whether the vmclear
584 * operation is enabled on all cpus. All disabled by
585 * default.
586 */
587static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
588
589static inline void crash_enable_local_vmclear(int cpu)
590{
591 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
592}
593
594static inline void crash_disable_local_vmclear(int cpu)
595{
596 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
597}
598
599static inline int crash_local_vmclear_enabled(int cpu)
600{
601 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
602}
603
604static void crash_vmclear_local_loaded_vmcss(void)
605{
606 int cpu = raw_smp_processor_id();
607 struct loaded_vmcs *v;
608
609 if (!crash_local_vmclear_enabled(cpu))
610 return;
611
612 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
613 loaded_vmcss_on_cpu_link)
614 vmcs_clear(v->vmcs);
615}
616#else
617static inline void crash_enable_local_vmclear(int cpu) { }
618static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700619#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800620
Nadav Har'Eld462b812011-05-24 15:26:10 +0300621static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800622{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300623 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800624 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800625
Nadav Har'Eld462b812011-05-24 15:26:10 +0300626 if (loaded_vmcs->cpu != cpu)
627 return; /* vcpu migration can race with cpu offline */
628 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800629 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800630 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300631 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800632
633 /*
634 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
635 * is before setting loaded_vmcs->vcpu to -1 which is done in
636 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
637 * then adds the vmcs into percpu list before it is deleted.
638 */
639 smp_wmb();
640
Nadav Har'Eld462b812011-05-24 15:26:10 +0300641 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800642 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800643}
644
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800645void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800646{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800647 int cpu = loaded_vmcs->cpu;
648
649 if (cpu != -1)
650 smp_call_function_single(cpu,
651 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800652}
653
Avi Kivity2fb92db2011-04-27 19:42:18 +0300654static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
655 unsigned field)
656{
657 bool ret;
658 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
659
660 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
661 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
662 vmx->segment_cache.bitmask = 0;
663 }
664 ret = vmx->segment_cache.bitmask & mask;
665 vmx->segment_cache.bitmask |= mask;
666 return ret;
667}
668
669static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
670{
671 u16 *p = &vmx->segment_cache.seg[seg].selector;
672
673 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
674 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
675 return *p;
676}
677
678static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
679{
680 ulong *p = &vmx->segment_cache.seg[seg].base;
681
682 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
683 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
684 return *p;
685}
686
687static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
688{
689 u32 *p = &vmx->segment_cache.seg[seg].limit;
690
691 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
692 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
693 return *p;
694}
695
696static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
697{
698 u32 *p = &vmx->segment_cache.seg[seg].ar;
699
700 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
701 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
702 return *p;
703}
704
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800705void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300706{
707 u32 eb;
708
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100709 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800710 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200711 /*
712 * Guest access to VMware backdoor ports could legitimately
713 * trigger #GP because of TSS I/O permission bitmap.
714 * We intercept those #GP and allow access to them anyway
715 * as VMware does.
716 */
717 if (enable_vmware_backdoor)
718 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100719 if ((vcpu->guest_debug &
720 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
721 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
722 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300723 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300724 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200725 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800726 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300727
728 /* When we are running a nested L2 guest and L1 specified for it a
729 * certain exception bitmap, we must trap the same exceptions and pass
730 * them to L1. When running L2, we will only handle the exceptions
731 * specified above if L1 did not want them.
732 */
733 if (is_guest_mode(vcpu))
734 eb |= get_vmcs12(vcpu)->exception_bitmap;
735
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300736 vmcs_write32(EXCEPTION_BITMAP, eb);
737}
738
Ashok Raj15d45072018-02-01 22:59:43 +0100739/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100740 * Check if MSR is intercepted for currently loaded MSR bitmap.
741 */
742static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
743{
744 unsigned long *msr_bitmap;
745 int f = sizeof(unsigned long);
746
747 if (!cpu_has_vmx_msr_bitmap())
748 return true;
749
750 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
751
752 if (msr <= 0x1fff) {
753 return !!test_bit(msr, msr_bitmap + 0x800 / f);
754 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
755 msr &= 0x1fff;
756 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
757 }
758
759 return true;
760}
761
Gleb Natapov2961e8762013-11-25 15:37:13 +0200762static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
763 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200764{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200765 vm_entry_controls_clearbit(vmx, entry);
766 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200767}
768
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400769static int find_msr(struct vmx_msrs *m, unsigned int msr)
770{
771 unsigned int i;
772
773 for (i = 0; i < m->nr; ++i) {
774 if (m->val[i].index == msr)
775 return i;
776 }
777 return -ENOENT;
778}
779
Avi Kivity61d2ef22010-04-28 16:40:38 +0300780static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
781{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400782 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300783 struct msr_autoload *m = &vmx->msr_autoload;
784
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200785 switch (msr) {
786 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800787 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200788 clear_atomic_switch_msr_special(vmx,
789 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200790 VM_EXIT_LOAD_IA32_EFER);
791 return;
792 }
793 break;
794 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800795 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200796 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200797 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
798 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
799 return;
800 }
801 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200802 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400803 i = find_msr(&m->guest, msr);
804 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400805 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400806 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400807 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400808 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200809
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400810skip_guest:
811 i = find_msr(&m->host, msr);
812 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300813 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400814
815 --m->host.nr;
816 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400817 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300818}
819
Gleb Natapov2961e8762013-11-25 15:37:13 +0200820static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
821 unsigned long entry, unsigned long exit,
822 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
823 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200824{
825 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700826 if (host_val_vmcs != HOST_IA32_EFER)
827 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200828 vm_entry_controls_setbit(vmx, entry);
829 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200830}
831
Avi Kivity61d2ef22010-04-28 16:40:38 +0300832static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400833 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300834{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400835 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300836 struct msr_autoload *m = &vmx->msr_autoload;
837
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200838 switch (msr) {
839 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800840 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200841 add_atomic_switch_msr_special(vmx,
842 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200843 VM_EXIT_LOAD_IA32_EFER,
844 GUEST_IA32_EFER,
845 HOST_IA32_EFER,
846 guest_val, host_val);
847 return;
848 }
849 break;
850 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800851 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200852 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200853 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
854 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
855 GUEST_IA32_PERF_GLOBAL_CTRL,
856 HOST_IA32_PERF_GLOBAL_CTRL,
857 guest_val, host_val);
858 return;
859 }
860 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100861 case MSR_IA32_PEBS_ENABLE:
862 /* PEBS needs a quiescent period after being disabled (to write
863 * a record). Disabling PEBS through VMX MSR swapping doesn't
864 * provide that period, so a CPU could write host's record into
865 * guest's memory.
866 */
867 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200868 }
869
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400870 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400871 if (!entry_only)
872 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300873
Xiaoyao Li98ae70c2019-02-14 12:08:58 +0800874 if ((i < 0 && m->guest.nr == NR_AUTOLOAD_MSRS) ||
875 (j < 0 && m->host.nr == NR_AUTOLOAD_MSRS)) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200876 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200877 "Can't add msr %x\n", msr);
878 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300879 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400880 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400881 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400882 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400883 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400884 m->guest.val[i].index = msr;
885 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300886
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400887 if (entry_only)
888 return;
889
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400890 if (j < 0) {
891 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400892 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300893 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400894 m->host.val[j].index = msr;
895 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300896}
897
Avi Kivity92c0d902009-10-29 11:00:16 +0200898static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300899{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100900 u64 guest_efer = vmx->vcpu.arch.efer;
901 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300902
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100903 if (!enable_ept) {
904 /*
905 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
906 * host CPUID is more efficient than testing guest CPUID
907 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
908 */
909 if (boot_cpu_has(X86_FEATURE_SMEP))
910 guest_efer |= EFER_NX;
911 else if (!(guest_efer & EFER_NX))
912 ignore_bits |= EFER_NX;
913 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700914
Avi Kivity51c6cf62007-08-29 03:48:05 +0300915 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100916 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300917 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100918 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300919#ifdef CONFIG_X86_64
920 ignore_bits |= EFER_LMA | EFER_LME;
921 /* SCE is meaningful only in long mode on Intel */
922 if (guest_efer & EFER_LMA)
923 ignore_bits &= ~(u64)EFER_SCE;
924#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300925
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800926 /*
927 * On EPT, we can't emulate NX, so we must switch EFER atomically.
928 * On CPUs that support "load IA32_EFER", always switch EFER
929 * atomically, since it's faster than switching it manually.
930 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800931 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800932 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300933 if (!(guest_efer & EFER_LMA))
934 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800935 if (guest_efer != host_efer)
936 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400937 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700938 else
939 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300940 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100941 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700942 clear_atomic_switch_msr(vmx, MSR_EFER);
943
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100944 guest_efer &= ~ignore_bits;
945 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300946
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100947 vmx->guest_msrs[efer_offset].data = guest_efer;
948 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
949
950 return true;
951 }
Avi Kivity51c6cf62007-08-29 03:48:05 +0300952}
953
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800954#ifdef CONFIG_X86_32
955/*
956 * On 32-bit kernels, VM exits still load the FS and GS bases from the
957 * VMCS rather than the segment table. KVM uses this helper to figure
958 * out the current bases to poke them into the VMCS before entry.
959 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200960static unsigned long segment_base(u16 selector)
961{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800962 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200963 unsigned long v;
964
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800965 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200966 return 0;
967
Thomas Garnier45fc8752017-03-14 10:05:08 -0700968 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200969
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800970 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200971 u16 ldt_selector = kvm_read_ldt();
972
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800973 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200974 return 0;
975
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800976 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200977 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800978 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200979 return v;
980}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800981#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200982
Chao Peng2ef444f2018-10-24 16:05:12 +0800983static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
984{
985 u32 i;
986
987 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
988 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
989 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
990 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
991 for (i = 0; i < addr_range; i++) {
992 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
993 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
994 }
995}
996
997static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
998{
999 u32 i;
1000
1001 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
1002 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
1003 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
1004 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
1005 for (i = 0; i < addr_range; i++) {
1006 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
1007 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
1008 }
1009}
1010
1011static void pt_guest_enter(struct vcpu_vmx *vmx)
1012{
1013 if (pt_mode == PT_MODE_SYSTEM)
1014 return;
1015
Chao Peng2ef444f2018-10-24 16:05:12 +08001016 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001017 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1018 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001019 */
Chao Pengb08c2892018-10-24 16:05:15 +08001020 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001021 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1022 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1023 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1024 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1025 }
1026}
1027
1028static void pt_guest_exit(struct vcpu_vmx *vmx)
1029{
1030 if (pt_mode == PT_MODE_SYSTEM)
1031 return;
1032
1033 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1034 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1035 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1036 }
1037
1038 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1039 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1040}
1041
Sean Christopherson13b964a2019-05-07 09:06:31 -07001042void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
1043 unsigned long fs_base, unsigned long gs_base)
1044{
1045 if (unlikely(fs_sel != host->fs_sel)) {
1046 if (!(fs_sel & 7))
1047 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1048 else
1049 vmcs_write16(HOST_FS_SELECTOR, 0);
1050 host->fs_sel = fs_sel;
1051 }
1052 if (unlikely(gs_sel != host->gs_sel)) {
1053 if (!(gs_sel & 7))
1054 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1055 else
1056 vmcs_write16(HOST_GS_SELECTOR, 0);
1057 host->gs_sel = gs_sel;
1058 }
1059 if (unlikely(fs_base != host->fs_base)) {
1060 vmcs_writel(HOST_FS_BASE, fs_base);
1061 host->fs_base = fs_base;
1062 }
1063 if (unlikely(gs_base != host->gs_base)) {
1064 vmcs_writel(HOST_GS_BASE, gs_base);
1065 host->gs_base = gs_base;
1066 }
1067}
1068
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001069void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001070{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001071 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001072 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001073#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001074 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001075#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001076 unsigned long fs_base, gs_base;
1077 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001078 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001079
Sean Christophersond264ee02018-08-27 15:21:12 -07001080 vmx->req_immediate_exit = false;
1081
Liran Alonf48b4712018-11-20 18:03:25 +02001082 /*
1083 * Note that guest MSRs to be saved/restored can also be changed
1084 * when guest state is loaded. This happens when guest transitions
1085 * to/from long-mode by setting MSR_EFER.LMA.
1086 */
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001087 if (!vmx->guest_msrs_ready) {
1088 vmx->guest_msrs_ready = true;
Liran Alonf48b4712018-11-20 18:03:25 +02001089 for (i = 0; i < vmx->save_nmsrs; ++i)
1090 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1091 vmx->guest_msrs[i].data,
1092 vmx->guest_msrs[i].mask);
1093
1094 }
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001095 if (vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001096 return;
1097
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001098 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001099
Avi Kivity33ed6322007-05-02 16:54:03 +03001100 /*
1101 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1102 * allow segment selectors with cpl > 0 or ti == 1.
1103 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001104 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001105
1106#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001107 savesegment(ds, host_state->ds_sel);
1108 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001109
1110 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001111 if (likely(is_64bit_mm(current->mm))) {
1112 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001113 fs_sel = current->thread.fsindex;
1114 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001115 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001116 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001117 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001118 savesegment(fs, fs_sel);
1119 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001120 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001121 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001122 }
1123
Paolo Bonzini4679b612018-09-24 17:23:01 +02001124 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001125#else
Sean Christophersone368b872018-07-23 12:32:41 -07001126 savesegment(fs, fs_sel);
1127 savesegment(gs, gs_sel);
1128 fs_base = segment_base(fs_sel);
1129 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001130#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001131
Sean Christopherson13b964a2019-05-07 09:06:31 -07001132 vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001133 vmx->guest_state_loaded = true;
Avi Kivity33ed6322007-05-02 16:54:03 +03001134}
1135
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001136static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001137{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001138 struct vmcs_host_state *host_state;
1139
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001140 if (!vmx->guest_state_loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001141 return;
1142
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001143 host_state = &vmx->loaded_vmcs->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001144
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001145 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001146
Avi Kivityc8770e72010-11-11 12:37:26 +02001147#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001148 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001149#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001150 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1151 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001152#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001153 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001154#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001155 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001156#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001157 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001158 if (host_state->fs_sel & 7)
1159 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001160#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001161 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1162 loadsegment(ds, host_state->ds_sel);
1163 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001164 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001165#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001166 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001167#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001168 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001169#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001170 load_fixmap_gdt(raw_smp_processor_id());
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001171 vmx->guest_state_loaded = false;
1172 vmx->guest_msrs_ready = false;
Avi Kivity33ed6322007-05-02 16:54:03 +03001173}
1174
Sean Christopherson678e3152018-07-23 12:32:43 -07001175#ifdef CONFIG_X86_64
1176static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001177{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001178 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001179 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001180 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1181 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001182 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001183}
1184
Sean Christopherson678e3152018-07-23 12:32:43 -07001185static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1186{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001187 preempt_disable();
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001188 if (vmx->guest_state_loaded)
Paolo Bonzini4679b612018-09-24 17:23:01 +02001189 wrmsrl(MSR_KERNEL_GS_BASE, data);
1190 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001191 vmx->msr_guest_kernel_gs_base = data;
1192}
1193#endif
1194
Feng Wu28b835d2015-09-18 22:29:54 +08001195static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1196{
1197 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1198 struct pi_desc old, new;
1199 unsigned int dest;
1200
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001201 /*
1202 * In case of hot-plug or hot-unplug, we may have to undo
1203 * vmx_vcpu_pi_put even if there is no assigned device. And we
1204 * always keep PI.NDST up to date for simplicity: it makes the
1205 * code easier, and CPU migration is not a fast path.
1206 */
1207 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001208 return;
1209
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001210 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001211 do {
1212 old.control = new.control = pi_desc->control;
1213
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001214 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001215
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001216 if (x2apic_enabled())
1217 new.ndst = dest;
1218 else
1219 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001220
Feng Wu28b835d2015-09-18 22:29:54 +08001221 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001222 } while (cmpxchg64(&pi_desc->control, old.control,
1223 new.control) != old.control);
Luwei Kangc112b5f2019-02-14 10:48:07 +08001224
1225 /*
1226 * Clear SN before reading the bitmap. The VT-d firmware
1227 * writes the bitmap and reads SN atomically (5.2.3 in the
1228 * spec), so it doesn't really have a memory barrier that
1229 * pairs with this, but we cannot do that and we need one.
1230 */
1231 smp_mb__after_atomic();
1232
1233 if (!bitmap_empty((unsigned long *)pi_desc->pir, NR_VECTORS))
1234 pi_set_on(pi_desc);
Feng Wu28b835d2015-09-18 22:29:54 +08001235}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001236
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001237void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001238{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001239 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001240 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001242 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001243 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001244 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001245 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001246
1247 /*
1248 * Read loaded_vmcs->cpu should be before fetching
1249 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1250 * See the comments in __loaded_vmcs_clear().
1251 */
1252 smp_rmb();
1253
Nadav Har'Eld462b812011-05-24 15:26:10 +03001254 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1255 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001256 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001257 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001258 }
1259
1260 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1261 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1262 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001263 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001264 }
1265
1266 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001267 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001268 unsigned long sysenter_esp;
1269
1270 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001271
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272 /*
1273 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001274 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001275 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001276 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001277 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001278 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001280 /*
1281 * VM exits change the host TR limit to 0x67 after a VM
1282 * exit. This is okay, since 0x67 covers everything except
1283 * the IO bitmap and have have code to handle the IO bitmap
1284 * being lost after a VM exit.
1285 */
1286 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1287
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1289 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001290
Nadav Har'Eld462b812011-05-24 15:26:10 +03001291 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292 }
Feng Wu28b835d2015-09-18 22:29:54 +08001293
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001294 /* Setup TSC multiplier */
1295 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001296 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1297 decache_tsc_multiplier(vmx);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001298}
1299
1300/*
1301 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1302 * vcpu mutex is already taken.
1303 */
1304void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1305{
1306 struct vcpu_vmx *vmx = to_vmx(vcpu);
1307
1308 vmx_vcpu_load_vmcs(vcpu, cpu);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001309
Feng Wu28b835d2015-09-18 22:29:54 +08001310 vmx_vcpu_pi_load(vcpu, cpu);
Sean Christopherson8ef863e2019-05-07 09:06:32 -07001311
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001312 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001313 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001314}
1315
1316static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1317{
1318 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1319
1320 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001321 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1322 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001323 return;
1324
1325 /* Set SN when the vCPU is preempted */
1326 if (vcpu->preempted)
1327 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001328}
1329
Sean Christopherson13b964a2019-05-07 09:06:31 -07001330static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331{
Feng Wu28b835d2015-09-18 22:29:54 +08001332 vmx_vcpu_pi_put(vcpu);
1333
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001334 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335}
1336
Wanpeng Lif244dee2017-07-20 01:11:54 -07001337static bool emulation_required(struct kvm_vcpu *vcpu)
1338{
1339 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1340}
1341
Avi Kivityedcafe32009-12-30 18:07:40 +02001342static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1343
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001344unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001345{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001346 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001347
Avi Kivity6de12732011-03-07 12:51:22 +02001348 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1349 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1350 rflags = vmcs_readl(GUEST_RFLAGS);
1351 if (to_vmx(vcpu)->rmode.vm86_active) {
1352 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1353 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1354 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1355 }
1356 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001357 }
Avi Kivity6de12732011-03-07 12:51:22 +02001358 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359}
1360
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001361void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001363 unsigned long old_rflags = vmx_get_rflags(vcpu);
1364
Avi Kivity6de12732011-03-07 12:51:22 +02001365 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1366 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001367 if (to_vmx(vcpu)->rmode.vm86_active) {
1368 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001369 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001370 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001371 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001372
1373 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1374 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001375}
1376
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001377u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001378{
1379 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1380 int ret = 0;
1381
1382 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001383 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001384 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001385 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001386
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001387 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001388}
1389
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001390void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001391{
1392 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1393 u32 interruptibility = interruptibility_old;
1394
1395 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1396
Jan Kiszka48005f62010-02-19 19:38:07 +01001397 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001398 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001399 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001400 interruptibility |= GUEST_INTR_STATE_STI;
1401
1402 if ((interruptibility != interruptibility_old))
1403 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1404}
1405
Chao Pengbf8c55d2018-10-24 16:05:14 +08001406static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1407{
1408 struct vcpu_vmx *vmx = to_vmx(vcpu);
1409 unsigned long value;
1410
1411 /*
1412 * Any MSR write that attempts to change bits marked reserved will
1413 * case a #GP fault.
1414 */
1415 if (data & vmx->pt_desc.ctl_bitmask)
1416 return 1;
1417
1418 /*
1419 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1420 * result in a #GP unless the same write also clears TraceEn.
1421 */
1422 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1423 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1424 return 1;
1425
1426 /*
1427 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1428 * and FabricEn would cause #GP, if
1429 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1430 */
1431 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1432 !(data & RTIT_CTL_FABRIC_EN) &&
1433 !intel_pt_validate_cap(vmx->pt_desc.caps,
1434 PT_CAP_single_range_output))
1435 return 1;
1436
1437 /*
1438 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1439 * utilize encodings marked reserved will casue a #GP fault.
1440 */
1441 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1442 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1443 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1444 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1445 return 1;
1446 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1447 PT_CAP_cycle_thresholds);
1448 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1449 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1450 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1451 return 1;
1452 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1453 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1454 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1455 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1456 return 1;
1457
1458 /*
1459 * If ADDRx_CFG is reserved or the encodings is >2 will
1460 * cause a #GP fault.
1461 */
1462 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1463 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1464 return 1;
1465 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1466 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1467 return 1;
1468 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1469 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1470 return 1;
1471 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1472 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1473 return 1;
1474
1475 return 0;
1476}
1477
1478
Avi Kivity6aa8b732006-12-10 02:21:36 -08001479static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1480{
1481 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001482
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001483 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001484 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001485 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001486
Glauber Costa2809f5d2009-05-12 16:21:05 -04001487 /* skipping an emulated instruction also counts */
1488 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001489}
1490
Wanpeng Licaa057a2018-03-12 04:53:03 -07001491static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1492{
1493 /*
1494 * Ensure that we clear the HLT state in the VMCS. We don't need to
1495 * explicitly skip the instruction because if the HLT state is set,
1496 * then the instruction is already executing and RIP has already been
1497 * advanced.
1498 */
1499 if (kvm_hlt_in_guest(vcpu->kvm) &&
1500 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1501 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1502}
1503
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001504static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001505{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001506 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001507 unsigned nr = vcpu->arch.exception.nr;
1508 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001509 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001510 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001511
Jim Mattsonda998b42018-10-16 14:29:22 -07001512 kvm_deliver_exception_payload(vcpu);
1513
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001514 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001515 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001516 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1517 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001518
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001519 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001520 int inc_eip = 0;
1521 if (kvm_exception_is_soft(nr))
1522 inc_eip = vcpu->arch.event_exit_inst_len;
1523 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001524 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001525 return;
1526 }
1527
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001528 WARN_ON_ONCE(vmx->emulation_required);
1529
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001530 if (kvm_exception_is_soft(nr)) {
1531 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1532 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001533 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1534 } else
1535 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1536
1537 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001538
1539 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001540}
1541
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001542static bool vmx_rdtscp_supported(void)
1543{
1544 return cpu_has_vmx_rdtscp();
1545}
1546
Mao, Junjiead756a12012-07-02 01:18:48 +00001547static bool vmx_invpcid_supported(void)
1548{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001549 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001550}
1551
Avi Kivity6aa8b732006-12-10 02:21:36 -08001552/*
Eddie Donga75beee2007-05-17 18:55:15 +03001553 * Swap MSR entry in host/guest MSR entry array.
1554 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001555static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001556{
Avi Kivity26bb0982009-09-07 11:14:12 +03001557 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001558
1559 tmp = vmx->guest_msrs[to];
1560 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1561 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001562}
1563
1564/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001565 * Set up the vmcs to automatically save and restore system
1566 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1567 * mode, as fiddling with msrs is very expensive.
1568 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001569static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001570{
Avi Kivity26bb0982009-09-07 11:14:12 +03001571 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001572
Eddie Donga75beee2007-05-17 18:55:15 +03001573 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001574#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001575 /*
1576 * The SYSCALL MSRs are only needed on long mode guests, and only
1577 * when EFER.SCE is set.
1578 */
1579 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1580 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001581 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001582 move_msr_up(vmx, index, save_nmsrs++);
1583 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001584 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001585 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001586 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1587 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001588 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001589 }
Eddie Donga75beee2007-05-17 18:55:15 +03001590#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001591 index = __find_msr_index(vmx, MSR_EFER);
1592 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001593 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001594 index = __find_msr_index(vmx, MSR_TSC_AUX);
1595 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1596 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001597
Avi Kivity26bb0982009-09-07 11:14:12 +03001598 vmx->save_nmsrs = save_nmsrs;
Paolo Bonzinib464f57e2019-06-07 19:00:14 +02001599 vmx->guest_msrs_ready = false;
Avi Kivity58972972009-02-24 22:26:47 +02001600
Yang Zhang8d146952013-01-25 10:18:50 +08001601 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001602 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001603}
1604
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001605static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001607 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001608
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001609 if (is_guest_mode(vcpu) &&
1610 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1611 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1612
1613 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001614}
1615
Leonid Shatz326e7422018-11-06 12:14:25 +02001616static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001617{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001618 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1619 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001620
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001621 /*
1622 * We're here if L1 chose not to trap WRMSR to TSC. According
1623 * to the spec, this should set L1's TSC; The offset that L1
1624 * set for L2 remains unchanged, and still needs to be added
1625 * to the newly set TSC to get L2's TSC.
1626 */
1627 if (is_guest_mode(vcpu) &&
1628 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1629 g_tsc_offset = vmcs12->tsc_offset;
1630
1631 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1632 vcpu->arch.tsc_offset - g_tsc_offset,
1633 offset);
1634 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1635 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001636}
1637
Nadav Har'El801d3422011-05-25 23:02:23 +03001638/*
1639 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1640 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1641 * all guests if the "nested" module option is off, and can also be disabled
1642 * for a single guest by disabling its VMX cpuid bit.
1643 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001644bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001645{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001646 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001647}
1648
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001649static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1650 uint64_t val)
1651{
1652 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1653
1654 return !(val & ~valid_bits);
1655}
1656
Tom Lendacky801e4592018-02-21 13:39:51 -06001657static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1658{
Paolo Bonzini13893092018-02-26 13:40:09 +01001659 switch (msr->index) {
1660 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1661 if (!nested)
1662 return 1;
1663 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1664 default:
1665 return 1;
1666 }
1667
1668 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001669}
1670
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001671/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672 * Reads an msr value (of 'msr_index') into 'pdata'.
1673 * Returns 0 on success, non-0 otherwise.
1674 * Assumes vcpu_load() was already called.
1675 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001676static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001679 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001680 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001682 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001683#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001684 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001685 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686 break;
1687 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001688 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001689 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001690 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001691 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001692 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001693#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001695 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001696 case MSR_IA32_SPEC_CTRL:
1697 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001698 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1699 return 1;
1700
1701 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1702 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001704 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705 break;
1706 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001707 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 break;
1709 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001710 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001712 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001713 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001714 (!msr_info->host_initiated &&
1715 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001716 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001717 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001718 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001719 case MSR_IA32_MCG_EXT_CTL:
1720 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001721 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001722 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001723 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001724 msr_info->data = vcpu->arch.mcg_ext_ctl;
1725 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001726 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001727 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001728 break;
1729 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1730 if (!nested_vmx_allowed(vcpu))
1731 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001732 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1733 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001734 case MSR_IA32_XSS:
1735 if (!vmx_xsaves_supported())
1736 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001737 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001738 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001739 case MSR_IA32_RTIT_CTL:
1740 if (pt_mode != PT_MODE_HOST_GUEST)
1741 return 1;
1742 msr_info->data = vmx->pt_desc.guest.ctl;
1743 break;
1744 case MSR_IA32_RTIT_STATUS:
1745 if (pt_mode != PT_MODE_HOST_GUEST)
1746 return 1;
1747 msr_info->data = vmx->pt_desc.guest.status;
1748 break;
1749 case MSR_IA32_RTIT_CR3_MATCH:
1750 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1751 !intel_pt_validate_cap(vmx->pt_desc.caps,
1752 PT_CAP_cr3_filtering))
1753 return 1;
1754 msr_info->data = vmx->pt_desc.guest.cr3_match;
1755 break;
1756 case MSR_IA32_RTIT_OUTPUT_BASE:
1757 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1758 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1759 PT_CAP_topa_output) &&
1760 !intel_pt_validate_cap(vmx->pt_desc.caps,
1761 PT_CAP_single_range_output)))
1762 return 1;
1763 msr_info->data = vmx->pt_desc.guest.output_base;
1764 break;
1765 case MSR_IA32_RTIT_OUTPUT_MASK:
1766 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1767 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1768 PT_CAP_topa_output) &&
1769 !intel_pt_validate_cap(vmx->pt_desc.caps,
1770 PT_CAP_single_range_output)))
1771 return 1;
1772 msr_info->data = vmx->pt_desc.guest.output_mask;
1773 break;
1774 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1775 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1776 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1777 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1778 PT_CAP_num_address_ranges)))
1779 return 1;
1780 if (index % 2)
1781 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1782 else
1783 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1784 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001785 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001786 if (!msr_info->host_initiated &&
1787 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001788 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001789 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001790 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001791 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001792 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001793 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001794 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001795 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001796 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797 }
1798
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799 return 0;
1800}
1801
1802/*
1803 * Writes msr value into into the appropriate "register".
1804 * Returns 0 on success, non-0 otherwise.
1805 * Assumes vcpu_load() was already called.
1806 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001807static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001809 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001810 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001811 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001812 u32 msr_index = msr_info->index;
1813 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001814 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001815
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001817 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001818 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001819 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001820#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001822 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 vmcs_writel(GUEST_FS_BASE, data);
1824 break;
1825 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001826 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827 vmcs_writel(GUEST_GS_BASE, data);
1828 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001829 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001830 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001831 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001832#endif
1833 case MSR_IA32_SYSENTER_CS:
Sean Christophersonde70d272019-05-07 09:06:36 -07001834 if (is_guest_mode(vcpu))
1835 get_vmcs12(vcpu)->guest_sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001836 vmcs_write32(GUEST_SYSENTER_CS, data);
1837 break;
1838 case MSR_IA32_SYSENTER_EIP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001839 if (is_guest_mode(vcpu))
1840 get_vmcs12(vcpu)->guest_sysenter_eip = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001841 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001842 break;
1843 case MSR_IA32_SYSENTER_ESP:
Sean Christophersonde70d272019-05-07 09:06:36 -07001844 if (is_guest_mode(vcpu))
1845 get_vmcs12(vcpu)->guest_sysenter_esp = data;
Avi Kivityf5b42c32007-03-06 12:05:53 +02001846 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001847 break;
Sean Christopherson699a1ac2019-05-07 09:06:37 -07001848 case MSR_IA32_DEBUGCTLMSR:
1849 if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
1850 VM_EXIT_SAVE_DEBUG_CONTROLS)
1851 get_vmcs12(vcpu)->guest_ia32_debugctl = data;
1852
1853 ret = kvm_set_msr_common(vcpu, msr_info);
1854 break;
1855
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001856 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001857 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001858 (!msr_info->host_initiated &&
1859 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001860 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001861 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001862 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001863 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001864 vmcs_write64(GUEST_BNDCFGS, data);
1865 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001866 case MSR_IA32_SPEC_CTRL:
1867 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001868 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1869 return 1;
1870
1871 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001872 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001873 return 1;
1874
1875 vmx->spec_ctrl = data;
1876
1877 if (!data)
1878 break;
1879
1880 /*
1881 * For non-nested:
1882 * When it's written (to non-zero) for the first time, pass
1883 * it through.
1884 *
1885 * For nested:
1886 * The handling of the MSR bitmap for L2 guests is done in
1887 * nested_vmx_merge_msr_bitmap. We should not touch the
1888 * vmcs02.msr_bitmap here since it gets completely overwritten
1889 * in the merging. We update the vmcs01 here for L1 as well
1890 * since it will end up touching the MSR anyway now.
1891 */
1892 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1893 MSR_IA32_SPEC_CTRL,
1894 MSR_TYPE_RW);
1895 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001896 case MSR_IA32_PRED_CMD:
1897 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001898 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1899 return 1;
1900
1901 if (data & ~PRED_CMD_IBPB)
1902 return 1;
1903
1904 if (!data)
1905 break;
1906
1907 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
1908
1909 /*
1910 * For non-nested:
1911 * When it's written (to non-zero) for the first time, pass
1912 * it through.
1913 *
1914 * For nested:
1915 * The handling of the MSR bitmap for L2 guests is done in
1916 * nested_vmx_merge_msr_bitmap. We should not touch the
1917 * vmcs02.msr_bitmap here since it gets completely overwritten
1918 * in the merging.
1919 */
1920 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
1921 MSR_TYPE_W);
1922 break;
Sheng Yang468d4722008-10-09 16:01:55 +08001923 case MSR_IA32_CR_PAT:
Sean Christophersond28f4292019-05-07 09:06:27 -07001924 if (!kvm_pat_valid(data))
1925 return 1;
1926
Sean Christopherson142e4be2019-05-07 09:06:35 -07001927 if (is_guest_mode(vcpu) &&
1928 get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
1929 get_vmcs12(vcpu)->guest_ia32_pat = data;
1930
Sheng Yang468d4722008-10-09 16:01:55 +08001931 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
1932 vmcs_write64(GUEST_IA32_PAT, data);
1933 vcpu->arch.pat = data;
1934 break;
1935 }
Will Auld8fe8ab42012-11-29 12:42:12 -08001936 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001937 break;
Will Auldba904632012-11-29 12:42:50 -08001938 case MSR_IA32_TSC_ADJUST:
1939 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001940 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001941 case MSR_IA32_MCG_EXT_CTL:
1942 if ((!msr_info->host_initiated &&
1943 !(to_vmx(vcpu)->msr_ia32_feature_control &
1944 FEATURE_CONTROL_LMCE)) ||
1945 (data & ~MCG_EXT_CTL_LMCE_EN))
1946 return 1;
1947 vcpu->arch.mcg_ext_ctl = data;
1948 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001949 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001950 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08001951 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01001952 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
1953 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001954 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01001955 if (msr_info->host_initiated && data == 0)
1956 vmx_leave_nested(vcpu);
1957 break;
1958 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08001959 if (!msr_info->host_initiated)
1960 return 1; /* they are read-only */
1961 if (!nested_vmx_allowed(vcpu))
1962 return 1;
1963 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08001964 case MSR_IA32_XSS:
1965 if (!vmx_xsaves_supported())
1966 return 1;
1967 /*
1968 * The only supported bit as of Skylake is bit 8, but
1969 * it is not supported on KVM.
1970 */
1971 if (data != 0)
1972 return 1;
1973 vcpu->arch.ia32_xss = data;
1974 if (vcpu->arch.ia32_xss != host_xss)
1975 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001976 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08001977 else
1978 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
1979 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001980 case MSR_IA32_RTIT_CTL:
1981 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08001982 vmx_rtit_ctl_check(vcpu, data) ||
1983 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08001984 return 1;
1985 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
1986 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08001987 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001988 break;
1989 case MSR_IA32_RTIT_STATUS:
1990 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1991 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1992 (data & MSR_IA32_RTIT_STATUS_MASK))
1993 return 1;
1994 vmx->pt_desc.guest.status = data;
1995 break;
1996 case MSR_IA32_RTIT_CR3_MATCH:
1997 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1998 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1999 !intel_pt_validate_cap(vmx->pt_desc.caps,
2000 PT_CAP_cr3_filtering))
2001 return 1;
2002 vmx->pt_desc.guest.cr3_match = data;
2003 break;
2004 case MSR_IA32_RTIT_OUTPUT_BASE:
2005 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2006 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2007 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2008 PT_CAP_topa_output) &&
2009 !intel_pt_validate_cap(vmx->pt_desc.caps,
2010 PT_CAP_single_range_output)) ||
2011 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
2012 return 1;
2013 vmx->pt_desc.guest.output_base = data;
2014 break;
2015 case MSR_IA32_RTIT_OUTPUT_MASK:
2016 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2017 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2018 (!intel_pt_validate_cap(vmx->pt_desc.caps,
2019 PT_CAP_topa_output) &&
2020 !intel_pt_validate_cap(vmx->pt_desc.caps,
2021 PT_CAP_single_range_output)))
2022 return 1;
2023 vmx->pt_desc.guest.output_mask = data;
2024 break;
2025 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2026 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2027 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2028 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2029 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2030 PT_CAP_num_address_ranges)))
2031 return 1;
2032 if (index % 2)
2033 vmx->pt_desc.guest.addr_b[index / 2] = data;
2034 else
2035 vmx->pt_desc.guest.addr_a[index / 2] = data;
2036 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002037 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002038 if (!msr_info->host_initiated &&
2039 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002040 return 1;
2041 /* Check reserved bit, higher 32 bits should be zero */
2042 if ((data >> 32) != 0)
2043 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002044 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002045 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002046 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002047 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002048 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002049 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002050 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2051 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002052 ret = kvm_set_shared_msr(msr->index, msr->data,
2053 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002054 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002055 if (ret)
2056 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002057 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002058 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002059 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002060 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002061 }
2062
Eddie Dong2cc51562007-05-21 07:28:09 +03002063 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002064}
2065
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002066static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002067{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002068 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2069 switch (reg) {
2070 case VCPU_REGS_RSP:
2071 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2072 break;
2073 case VCPU_REGS_RIP:
2074 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2075 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002076 case VCPU_EXREG_PDPTR:
2077 if (enable_ept)
2078 ept_save_pdptrs(vcpu);
2079 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002080 default:
2081 break;
2082 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002083}
2084
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085static __init int cpu_has_kvm_support(void)
2086{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002087 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002088}
2089
2090static __init int vmx_disabled_by_bios(void)
2091{
2092 u64 msr;
2093
2094 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002095 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002096 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002097 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2098 && tboot_enabled())
2099 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002100 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002101 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002102 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002103 && !tboot_enabled()) {
2104 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002105 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002106 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002107 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002108 /* launched w/o TXT and VMX disabled */
2109 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2110 && !tboot_enabled())
2111 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002112 }
2113
2114 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002115}
2116
Dongxiao Xu7725b892010-05-11 18:29:38 +08002117static void kvm_cpu_vmxon(u64 addr)
2118{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002119 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002120 intel_pt_handle_vmx(1);
2121
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002122 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002123}
2124
Radim Krčmář13a34e02014-08-28 15:13:03 +02002125static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002126{
2127 int cpu = raw_smp_processor_id();
2128 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002129 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002130
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002131 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002132 return -EBUSY;
2133
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002134 /*
2135 * This can happen if we hot-added a CPU but failed to allocate
2136 * VP assist page for it.
2137 */
2138 if (static_branch_unlikely(&enable_evmcs) &&
2139 !hv_get_vp_assist_page(cpu))
2140 return -EFAULT;
2141
Nadav Har'Eld462b812011-05-24 15:26:10 +03002142 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002143 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2144 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002145
2146 /*
2147 * Now we can enable the vmclear operation in kdump
2148 * since the loaded_vmcss_on_cpu list on this cpu
2149 * has been initialized.
2150 *
2151 * Though the cpu is not in VMX operation now, there
2152 * is no problem to enable the vmclear operation
2153 * for the loaded_vmcss_on_cpu list is empty!
2154 */
2155 crash_enable_local_vmclear(cpu);
2156
Avi Kivity6aa8b732006-12-10 02:21:36 -08002157 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002158
2159 test_bits = FEATURE_CONTROL_LOCKED;
2160 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2161 if (tboot_enabled())
2162 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2163
2164 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002165 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002166 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2167 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002168 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002169 if (enable_ept)
2170 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002171
2172 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002173}
2174
Nadav Har'Eld462b812011-05-24 15:26:10 +03002175static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002176{
2177 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002178 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002179
Nadav Har'Eld462b812011-05-24 15:26:10 +03002180 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2181 loaded_vmcss_on_cpu_link)
2182 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002183}
2184
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002185
2186/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2187 * tricks.
2188 */
2189static void kvm_cpu_vmxoff(void)
2190{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002191 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002192
2193 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002194 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002195}
2196
Radim Krčmář13a34e02014-08-28 15:13:03 +02002197static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002199 vmclear_local_loaded_vmcss();
2200 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201}
2202
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002203static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002204 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002205{
2206 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002207 u32 ctl = ctl_min | ctl_opt;
2208
2209 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2210
2211 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2212 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2213
2214 /* Ensure minimum (required) set of control bits are supported. */
2215 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002216 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002217
2218 *result = ctl;
2219 return 0;
2220}
2221
Sean Christopherson7caaa712018-12-03 13:53:01 -08002222static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2223 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002224{
2225 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002226 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002227 u32 _pin_based_exec_control = 0;
2228 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002229 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002230 u32 _vmexit_control = 0;
2231 u32 _vmentry_control = 0;
2232
Paolo Bonzini13893092018-02-26 13:40:09 +01002233 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302234 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002235#ifdef CONFIG_X86_64
2236 CPU_BASED_CR8_LOAD_EXITING |
2237 CPU_BASED_CR8_STORE_EXITING |
2238#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002239 CPU_BASED_CR3_LOAD_EXITING |
2240 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e22017-12-12 16:44:21 +08002241 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002242 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002243 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002244 CPU_BASED_MWAIT_EXITING |
2245 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002246 CPU_BASED_INVLPG_EXITING |
2247 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002248
Sheng Yangf78e0e22007-10-29 09:40:42 +08002249 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002250 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002251 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002252 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2253 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002254 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002255#ifdef CONFIG_X86_64
2256 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2257 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2258 ~CPU_BASED_CR8_STORE_EXITING;
2259#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002260 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002261 min2 = 0;
2262 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002263 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002264 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002265 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002266 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002267 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002268 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002269 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002270 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002271 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002272 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002273 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002274 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002275 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002276 SECONDARY_EXEC_RDSEED_EXITING |
2277 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002278 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002279 SECONDARY_EXEC_TSC_SCALING |
Chao Pengf99e3da2018-10-24 16:05:10 +08002280 SECONDARY_EXEC_PT_USE_GPA |
2281 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002282 SECONDARY_EXEC_ENABLE_VMFUNC |
2283 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002284 if (adjust_vmx_controls(min2, opt2,
2285 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002286 &_cpu_based_2nd_exec_control) < 0)
2287 return -EIO;
2288 }
2289#ifndef CONFIG_X86_64
2290 if (!(_cpu_based_2nd_exec_control &
2291 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2292 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2293#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002294
2295 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2296 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002297 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002298 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2299 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002300
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002301 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002302 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002303
Sheng Yangd56f5462008-04-25 10:13:16 +08002304 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002305 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2306 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002307 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2308 CPU_BASED_CR3_STORE_EXITING |
2309 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002310 } else if (vmx_cap->ept) {
2311 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002312 pr_warn_once("EPT CAP should not exist if not support "
2313 "1-setting enable EPT VM-execution control\n");
2314 }
2315 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002316 vmx_cap->vpid) {
2317 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002318 pr_warn_once("VPID CAP should not exist if not support "
2319 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002320 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002321
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002322 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002323#ifdef CONFIG_X86_64
2324 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2325#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002326 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002327 VM_EXIT_LOAD_IA32_PAT |
2328 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002329 VM_EXIT_CLEAR_BNDCFGS |
2330 VM_EXIT_PT_CONCEAL_PIP |
2331 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002332 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2333 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002334 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002335
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002336 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2337 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2338 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002339 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2340 &_pin_based_exec_control) < 0)
2341 return -EIO;
2342
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002343 if (cpu_has_broken_vmx_preemption_timer())
2344 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002345 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002346 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002347 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2348
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002349 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002350 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2351 VM_ENTRY_LOAD_IA32_PAT |
2352 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002353 VM_ENTRY_LOAD_BNDCFGS |
2354 VM_ENTRY_PT_CONCEAL_PIP |
2355 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002356 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2357 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002358 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002360 /*
2361 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2362 * can't be used due to an errata where VM Exit may incorrectly clear
2363 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2364 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2365 */
2366 if (boot_cpu_data.x86 == 0x6) {
2367 switch (boot_cpu_data.x86_model) {
2368 case 26: /* AAK155 */
2369 case 30: /* AAP115 */
2370 case 37: /* AAT100 */
2371 case 44: /* BC86,AAY89,BD102 */
2372 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002373 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002374 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2375 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2376 "does not work properly. Using workaround\n");
2377 break;
2378 default:
2379 break;
2380 }
2381 }
2382
2383
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002384 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002385
2386 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2387 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002388 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002389
2390#ifdef CONFIG_X86_64
2391 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2392 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002393 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002394#endif
2395
2396 /* Require Write-Back (WB) memory type for VMCS accesses. */
2397 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002398 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002399
Yang, Sheng002c7f72007-07-31 14:23:01 +03002400 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002401 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002402 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002403
Liran Alon2307af12018-06-29 22:59:04 +03002404 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002405
Yang, Sheng002c7f72007-07-31 14:23:01 +03002406 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2407 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002408 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002409 vmcs_conf->vmexit_ctrl = _vmexit_control;
2410 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002411
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002412 if (static_branch_unlikely(&enable_evmcs))
2413 evmcs_sanitize_exec_ctrls(vmcs_conf);
2414
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002415 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002416}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002417
Ben Gardon41836832019-02-11 11:02:52 -08002418struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419{
2420 int node = cpu_to_node(cpu);
2421 struct page *pages;
2422 struct vmcs *vmcs;
2423
Ben Gardon41836832019-02-11 11:02:52 -08002424 pages = __alloc_pages_node(node, flags, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002425 if (!pages)
2426 return NULL;
2427 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002428 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002429
2430 /* KVM supports Enlightened VMCS v1 only */
2431 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002432 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002433 else
Liran Alon392b2f22018-06-23 02:35:01 +03002434 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002435
Liran Alon491a6032018-06-23 02:35:12 +03002436 if (shadow)
2437 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002438 return vmcs;
2439}
2440
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002441void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002443 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002444}
2445
Nadav Har'Eld462b812011-05-24 15:26:10 +03002446/*
2447 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2448 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002449void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002450{
2451 if (!loaded_vmcs->vmcs)
2452 return;
2453 loaded_vmcs_clear(loaded_vmcs);
2454 free_vmcs(loaded_vmcs->vmcs);
2455 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002456 if (loaded_vmcs->msr_bitmap)
2457 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002458 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002459}
2460
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002461int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002462{
Liran Alon491a6032018-06-23 02:35:12 +03002463 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002464 if (!loaded_vmcs->vmcs)
2465 return -ENOMEM;
2466
2467 loaded_vmcs->shadow_vmcs = NULL;
2468 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002469
2470 if (cpu_has_vmx_msr_bitmap()) {
Ben Gardon41836832019-02-11 11:02:52 -08002471 loaded_vmcs->msr_bitmap = (unsigned long *)
2472 __get_free_page(GFP_KERNEL_ACCOUNT);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002473 if (!loaded_vmcs->msr_bitmap)
2474 goto out_vmcs;
2475 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002476
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002477 if (IS_ENABLED(CONFIG_HYPERV) &&
2478 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002479 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2480 struct hv_enlightened_vmcs *evmcs =
2481 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2482
2483 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2484 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002485 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002486
2487 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2488
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002489 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002490
2491out_vmcs:
2492 free_loaded_vmcs(loaded_vmcs);
2493 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002494}
2495
Sam Ravnborg39959582007-06-01 00:47:13 -07002496static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002497{
2498 int cpu;
2499
Zachary Amsden3230bb42009-09-29 11:38:37 -10002500 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002501 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002502 per_cpu(vmxarea, cpu) = NULL;
2503 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002504}
2505
Avi Kivity6aa8b732006-12-10 02:21:36 -08002506static __init int alloc_kvm_area(void)
2507{
2508 int cpu;
2509
Zachary Amsden3230bb42009-09-29 11:38:37 -10002510 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511 struct vmcs *vmcs;
2512
Ben Gardon41836832019-02-11 11:02:52 -08002513 vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002514 if (!vmcs) {
2515 free_kvm_area();
2516 return -ENOMEM;
2517 }
2518
Liran Alon2307af12018-06-29 22:59:04 +03002519 /*
2520 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2521 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2522 * revision_id reported by MSR_IA32_VMX_BASIC.
2523 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002524 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002525 * TLFS, VMXArea passed as VMXON argument should
2526 * still be marked with revision_id reported by
2527 * physical CPU.
2528 */
2529 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002530 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002531
Avi Kivity6aa8b732006-12-10 02:21:36 -08002532 per_cpu(vmxarea, cpu) = vmcs;
2533 }
2534 return 0;
2535}
2536
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002537static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002538 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002539{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002540 if (!emulate_invalid_guest_state) {
2541 /*
2542 * CS and SS RPL should be equal during guest entry according
2543 * to VMX spec, but in reality it is not always so. Since vcpu
2544 * is in the middle of the transition from real mode to
2545 * protected mode it is safe to assume that RPL 0 is a good
2546 * default value.
2547 */
2548 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002549 save->selector &= ~SEGMENT_RPL_MASK;
2550 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002551 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002552 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002553 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002554}
2555
2556static void enter_pmode(struct kvm_vcpu *vcpu)
2557{
2558 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002559 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002560
Gleb Natapovd99e4152012-12-20 16:57:45 +02002561 /*
2562 * Update real mode segment cache. It may be not up-to-date if sement
2563 * register was written while vcpu was in a guest mode.
2564 */
2565 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2566 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2567 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2568 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2569 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2570 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2571
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002572 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002573
Avi Kivity2fb92db2011-04-27 19:42:18 +03002574 vmx_segment_cache_clear(vmx);
2575
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002576 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002577
2578 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002579 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2580 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002581 vmcs_writel(GUEST_RFLAGS, flags);
2582
Rusty Russell66aee912007-07-17 23:34:16 +10002583 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2584 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585
2586 update_exception_bitmap(vcpu);
2587
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002588 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2589 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2590 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2591 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2592 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2593 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002594}
2595
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002596static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597{
Mathias Krause772e0312012-08-30 01:30:19 +02002598 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002599 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600
Gleb Natapovd99e4152012-12-20 16:57:45 +02002601 var.dpl = 0x3;
2602 if (seg == VCPU_SREG_CS)
2603 var.type = 0x3;
2604
2605 if (!emulate_invalid_guest_state) {
2606 var.selector = var.base >> 4;
2607 var.base = var.base & 0xffff0;
2608 var.limit = 0xffff;
2609 var.g = 0;
2610 var.db = 0;
2611 var.present = 1;
2612 var.s = 1;
2613 var.l = 0;
2614 var.unusable = 0;
2615 var.type = 0x3;
2616 var.avl = 0;
2617 if (save->base & 0xf)
2618 printk_once(KERN_WARNING "kvm: segment base is not "
2619 "paragraph aligned when entering "
2620 "protected mode (seg=%d)", seg);
2621 }
2622
2623 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002624 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002625 vmcs_write32(sf->limit, var.limit);
2626 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627}
2628
2629static void enter_rmode(struct kvm_vcpu *vcpu)
2630{
2631 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002632 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002633 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002635 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2636 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2637 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2638 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2639 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002640 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2641 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002642
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002643 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644
Gleb Natapov776e58e2011-03-13 12:34:27 +02002645 /*
2646 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002647 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002648 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002649 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002650 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2651 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002652
Avi Kivity2fb92db2011-04-27 19:42:18 +03002653 vmx_segment_cache_clear(vmx);
2654
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002655 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2658
2659 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002660 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002662 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663
2664 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002665 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666 update_exception_bitmap(vcpu);
2667
Gleb Natapovd99e4152012-12-20 16:57:45 +02002668 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2669 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2670 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2671 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2672 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2673 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002674
Eddie Dong8668a3c2007-10-10 14:26:45 +08002675 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676}
2677
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002678void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302679{
2680 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002681 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2682
2683 if (!msr)
2684 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302685
Avi Kivityf6801df2010-01-21 15:31:50 +02002686 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302687 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002688 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302689 msr->data = efer;
2690 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002691 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302692
2693 msr->data = efer & ~EFER_LME;
2694 }
2695 setup_msrs(vmx);
2696}
2697
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002698#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699
2700static void enter_lmode(struct kvm_vcpu *vcpu)
2701{
2702 u32 guest_tr_ar;
2703
Avi Kivity2fb92db2011-04-27 19:42:18 +03002704 vmx_segment_cache_clear(to_vmx(vcpu));
2705
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002707 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002708 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2709 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002710 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002711 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2712 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713 }
Avi Kivityda38f432010-07-06 11:30:49 +03002714 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715}
2716
2717static void exit_lmode(struct kvm_vcpu *vcpu)
2718{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002719 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002720 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721}
2722
2723#endif
2724
Junaid Shahidfaff8752018-06-29 13:10:05 -07002725static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2726{
2727 int vpid = to_vmx(vcpu)->vpid;
2728
2729 if (!vpid_sync_vcpu_addr(vpid, addr))
2730 vpid_sync_context(vpid);
2731
2732 /*
2733 * If VPIDs are not supported or enabled, then the above is a no-op.
2734 * But we don't really need a TLB flush in that case anyway, because
2735 * each VM entry/exit includes an implicit flush when VPID is 0.
2736 */
2737}
2738
Avi Kivitye8467fd2009-12-29 18:43:06 +02002739static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2740{
2741 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2742
2743 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2744 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2745}
2746
Avi Kivityaff48ba2010-12-05 18:56:11 +02002747static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2748{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002749 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002750 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2751 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2752}
2753
Anthony Liguori25c4c272007-04-27 09:29:21 +03002754static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002755{
Avi Kivityfc78f512009-12-07 12:16:48 +02002756 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2757
2758 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2759 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002760}
2761
Sheng Yang14394422008-04-28 12:24:45 +08002762static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2763{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002764 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2765
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002766 if (!test_bit(VCPU_EXREG_PDPTR,
2767 (unsigned long *)&vcpu->arch.regs_dirty))
2768 return;
2769
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002770 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002771 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2772 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2773 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2774 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002775 }
2776}
2777
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002778void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002779{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002780 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2781
Paolo Bonzinibf03d4f2019-06-06 18:52:44 +02002782 if (is_pae_paging(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002783 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2784 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2785 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2786 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002787 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002788
2789 __set_bit(VCPU_EXREG_PDPTR,
2790 (unsigned long *)&vcpu->arch.regs_avail);
2791 __set_bit(VCPU_EXREG_PDPTR,
2792 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002793}
2794
Sheng Yang14394422008-04-28 12:24:45 +08002795static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2796 unsigned long cr0,
2797 struct kvm_vcpu *vcpu)
2798{
Sean Christopherson2183f562019-05-07 12:17:56 -07002799 struct vcpu_vmx *vmx = to_vmx(vcpu);
2800
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002801 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2802 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002803 if (!(cr0 & X86_CR0_PG)) {
2804 /* From paging/starting to nonpaging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002805 exec_controls_setbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2806 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002807 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002808 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002809 } else if (!is_paging(vcpu)) {
2810 /* From nonpaging to paging */
Sean Christopherson2183f562019-05-07 12:17:56 -07002811 exec_controls_clearbit(vmx, CPU_BASED_CR3_LOAD_EXITING |
2812 CPU_BASED_CR3_STORE_EXITING);
Sheng Yang14394422008-04-28 12:24:45 +08002813 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002814 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002815 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002816
2817 if (!(cr0 & X86_CR0_WP))
2818 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002819}
2820
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002821void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002823 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002824 unsigned long hw_cr0;
2825
Sean Christopherson3de63472018-07-13 08:42:30 -07002826 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002827 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002828 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002829 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002830 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002831
Gleb Natapov218e7632013-01-21 15:36:45 +02002832 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2833 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002834
Gleb Natapov218e7632013-01-21 15:36:45 +02002835 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2836 enter_rmode(vcpu);
2837 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002839#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002840 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002841 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002842 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002843 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844 exit_lmode(vcpu);
2845 }
2846#endif
2847
Sean Christophersonb4d18512018-03-05 12:04:40 -08002848 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002849 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2850
Avi Kivity6aa8b732006-12-10 02:21:36 -08002851 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002852 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002853 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002854
2855 /* depends on vcpu->arch.cr0 to be set to a new value */
2856 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857}
2858
Yu Zhang855feb62017-08-24 20:27:55 +08002859static int get_ept_level(struct kvm_vcpu *vcpu)
2860{
2861 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2862 return 5;
2863 return 4;
2864}
2865
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002866u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002867{
Yu Zhang855feb62017-08-24 20:27:55 +08002868 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002869
Yu Zhang855feb62017-08-24 20:27:55 +08002870 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002871
Peter Feiner995f00a2017-06-30 17:26:32 -07002872 if (enable_ept_ad_bits &&
2873 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002874 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002875 eptp |= (root_hpa & PAGE_MASK);
2876
2877 return eptp;
2878}
2879
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002880void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881{
Tianyu Lan877ad952018-07-19 08:40:23 +00002882 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002883 unsigned long guest_cr3;
2884 u64 eptp;
2885
2886 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002887 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002888 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002889 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002890
2891 if (kvm_x86_ops->tlb_remote_flush) {
2892 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2893 to_vmx(vcpu)->ept_pointer = eptp;
2894 to_kvm_vmx(kvm)->ept_pointers_match
2895 = EPT_POINTERS_CHECK;
2896 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2897 }
2898
Sean Christophersone90008d2018-03-05 12:04:37 -08002899 if (enable_unrestricted_guest || is_paging(vcpu) ||
2900 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02002901 guest_cr3 = kvm_read_cr3(vcpu);
2902 else
Tianyu Lan877ad952018-07-19 08:40:23 +00002903 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002904 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002905 }
2906
Sheng Yang14394422008-04-28 12:24:45 +08002907 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002908}
2909
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002910int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002912 struct vcpu_vmx *vmx = to_vmx(vcpu);
Ben Serebrin085e68e2015-04-16 11:58:05 -07002913 /*
2914 * Pass through host's Machine Check Enable value to hw_cr4, which
2915 * is in force while we are in guest mode. Do not let guests control
2916 * this bit, even if host CR4.MCE == 0.
2917 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002918 unsigned long hw_cr4;
2919
2920 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
2921 if (enable_unrestricted_guest)
2922 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002923 else if (vmx->rmode.vm86_active)
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002924 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
2925 else
2926 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002927
Sean Christopherson64f7a112018-04-30 10:01:06 -07002928 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
2929 if (cr4 & X86_CR4_UMIP) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002930 secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07002931 hw_cr4 &= ~X86_CR4_UMIP;
2932 } else if (!is_guest_mode(vcpu) ||
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002933 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
2934 secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
2935 }
Sean Christopherson64f7a112018-04-30 10:01:06 -07002936 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02002937
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002938 if (cr4 & X86_CR4_VMXE) {
2939 /*
2940 * To use VMXON (and later other VMX instructions), a guest
2941 * must first be able to turn on cr4.VMXE (see handle_vmon()).
2942 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002943 * is here. We operate under the default treatment of SMM,
2944 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002945 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002946 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002947 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01002948 }
David Matlack38991522016-11-29 18:14:08 -08002949
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07002950 if (vmx->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002951 return 1;
2952
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002953 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08002954
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002955 if (!enable_unrestricted_guest) {
2956 if (enable_ept) {
2957 if (!is_paging(vcpu)) {
2958 hw_cr4 &= ~X86_CR4_PAE;
2959 hw_cr4 |= X86_CR4_PSE;
2960 } else if (!(cr4 & X86_CR4_PAE)) {
2961 hw_cr4 &= ~X86_CR4_PAE;
2962 }
2963 }
2964
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002965 /*
Huaitong Handdba2622016-03-22 16:51:15 +08002966 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
2967 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
2968 * to be manually disabled when guest switches to non-paging
2969 * mode.
2970 *
2971 * If !enable_unrestricted_guest, the CPU is always running
2972 * with CR0.PG=1 and CR4 needs to be modified.
2973 * If enable_unrestricted_guest, the CPU automatically
2974 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002975 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002976 if (!is_paging(vcpu))
2977 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
2978 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002979
Sheng Yang14394422008-04-28 12:24:45 +08002980 vmcs_writel(CR4_READ_SHADOW, cr4);
2981 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002982 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002983}
2984
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002985void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002986{
Avi Kivitya9179492011-01-03 14:28:52 +02002987 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988 u32 ar;
2989
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002990 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002991 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02002992 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03002993 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002994 return;
Avi Kivity1390a282012-08-21 17:07:08 +03002995 var->base = vmx_read_guest_seg_base(vmx, seg);
2996 var->selector = vmx_read_guest_seg_selector(vmx, seg);
2997 return;
Avi Kivitya9179492011-01-03 14:28:52 +02002998 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03002999 var->base = vmx_read_guest_seg_base(vmx, seg);
3000 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3001 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3002 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003003 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003004 var->type = ar & 15;
3005 var->s = (ar >> 4) & 1;
3006 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003007 /*
3008 * Some userspaces do not preserve unusable property. Since usable
3009 * segment has to be present according to VMX spec we can use present
3010 * property to amend userspace bug by making unusable segment always
3011 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3012 * segment as unusable.
3013 */
3014 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003015 var->avl = (ar >> 12) & 1;
3016 var->l = (ar >> 13) & 1;
3017 var->db = (ar >> 14) & 1;
3018 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019}
3020
Avi Kivitya9179492011-01-03 14:28:52 +02003021static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3022{
Avi Kivitya9179492011-01-03 14:28:52 +02003023 struct kvm_segment s;
3024
3025 if (to_vmx(vcpu)->rmode.vm86_active) {
3026 vmx_get_segment(vcpu, &s, seg);
3027 return s.base;
3028 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003029 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003030}
3031
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003032int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003033{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003034 struct vcpu_vmx *vmx = to_vmx(vcpu);
3035
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003036 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003037 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003038 else {
3039 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003040 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003041 }
Avi Kivity69c73022011-03-07 15:26:44 +02003042}
3043
Avi Kivity653e3102007-05-07 10:55:37 +03003044static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003045{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046 u32 ar;
3047
Avi Kivityf0495f92012-06-07 17:06:10 +03003048 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049 ar = 1 << 16;
3050 else {
3051 ar = var->type & 15;
3052 ar |= (var->s & 1) << 4;
3053 ar |= (var->dpl & 3) << 5;
3054 ar |= (var->present & 1) << 7;
3055 ar |= (var->avl & 1) << 12;
3056 ar |= (var->l & 1) << 13;
3057 ar |= (var->db & 1) << 14;
3058 ar |= (var->g & 1) << 15;
3059 }
Avi Kivity653e3102007-05-07 10:55:37 +03003060
3061 return ar;
3062}
3063
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003064void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003065{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003066 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003067 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003068
Avi Kivity2fb92db2011-04-27 19:42:18 +03003069 vmx_segment_cache_clear(vmx);
3070
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003071 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3072 vmx->rmode.segs[seg] = *var;
3073 if (seg == VCPU_SREG_TR)
3074 vmcs_write16(sf->selector, var->selector);
3075 else if (var->s)
3076 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003077 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003078 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003079
Avi Kivity653e3102007-05-07 10:55:37 +03003080 vmcs_writel(sf->base, var->base);
3081 vmcs_write32(sf->limit, var->limit);
3082 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003083
3084 /*
3085 * Fix the "Accessed" bit in AR field of segment registers for older
3086 * qemu binaries.
3087 * IA32 arch specifies that at the time of processor reset the
3088 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003089 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003090 * state vmexit when "unrestricted guest" mode is turned on.
3091 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3092 * tree. Newer qemu binaries with that qemu fix would not need this
3093 * kvm hack.
3094 */
3095 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003096 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003097
Gleb Natapovf924d662012-12-12 19:10:55 +02003098 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003099
3100out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003101 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003102}
3103
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3105{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003106 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107
3108 *db = (ar >> 14) & 1;
3109 *l = (ar >> 13) & 1;
3110}
3111
Gleb Natapov89a27f42010-02-16 10:51:48 +02003112static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003113{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003114 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3115 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116}
3117
Gleb Natapov89a27f42010-02-16 10:51:48 +02003118static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003119{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003120 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3121 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003122}
3123
Gleb Natapov89a27f42010-02-16 10:51:48 +02003124static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003125{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003126 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3127 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003128}
3129
Gleb Natapov89a27f42010-02-16 10:51:48 +02003130static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003132 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3133 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134}
3135
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003136static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3137{
3138 struct kvm_segment var;
3139 u32 ar;
3140
3141 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003142 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003143 if (seg == VCPU_SREG_CS)
3144 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003145 ar = vmx_segment_access_rights(&var);
3146
3147 if (var.base != (var.selector << 4))
3148 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003149 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003150 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003151 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003152 return false;
3153
3154 return true;
3155}
3156
3157static bool code_segment_valid(struct kvm_vcpu *vcpu)
3158{
3159 struct kvm_segment cs;
3160 unsigned int cs_rpl;
3161
3162 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003163 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003164
Avi Kivity1872a3f2009-01-04 23:26:52 +02003165 if (cs.unusable)
3166 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003167 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003168 return false;
3169 if (!cs.s)
3170 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003171 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003172 if (cs.dpl > cs_rpl)
3173 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003174 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003175 if (cs.dpl != cs_rpl)
3176 return false;
3177 }
3178 if (!cs.present)
3179 return false;
3180
3181 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3182 return true;
3183}
3184
3185static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3186{
3187 struct kvm_segment ss;
3188 unsigned int ss_rpl;
3189
3190 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003191 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003192
Avi Kivity1872a3f2009-01-04 23:26:52 +02003193 if (ss.unusable)
3194 return true;
3195 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003196 return false;
3197 if (!ss.s)
3198 return false;
3199 if (ss.dpl != ss_rpl) /* DPL != RPL */
3200 return false;
3201 if (!ss.present)
3202 return false;
3203
3204 return true;
3205}
3206
3207static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3208{
3209 struct kvm_segment var;
3210 unsigned int rpl;
3211
3212 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003213 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003214
Avi Kivity1872a3f2009-01-04 23:26:52 +02003215 if (var.unusable)
3216 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003217 if (!var.s)
3218 return false;
3219 if (!var.present)
3220 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003221 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003222 if (var.dpl < rpl) /* DPL < RPL */
3223 return false;
3224 }
3225
3226 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3227 * rights flags
3228 */
3229 return true;
3230}
3231
3232static bool tr_valid(struct kvm_vcpu *vcpu)
3233{
3234 struct kvm_segment tr;
3235
3236 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3237
Avi Kivity1872a3f2009-01-04 23:26:52 +02003238 if (tr.unusable)
3239 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003240 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003241 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003242 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003243 return false;
3244 if (!tr.present)
3245 return false;
3246
3247 return true;
3248}
3249
3250static bool ldtr_valid(struct kvm_vcpu *vcpu)
3251{
3252 struct kvm_segment ldtr;
3253
3254 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3255
Avi Kivity1872a3f2009-01-04 23:26:52 +02003256 if (ldtr.unusable)
3257 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003258 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003259 return false;
3260 if (ldtr.type != 2)
3261 return false;
3262 if (!ldtr.present)
3263 return false;
3264
3265 return true;
3266}
3267
3268static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3269{
3270 struct kvm_segment cs, ss;
3271
3272 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3273 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3274
Nadav Amitb32a9912015-03-29 16:33:04 +03003275 return ((cs.selector & SEGMENT_RPL_MASK) ==
3276 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003277}
3278
3279/*
3280 * Check if guest state is valid. Returns true if valid, false if
3281 * not.
3282 * We assume that registers are always usable
3283 */
3284static bool guest_state_valid(struct kvm_vcpu *vcpu)
3285{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003286 if (enable_unrestricted_guest)
3287 return true;
3288
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003289 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003290 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003291 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3292 return false;
3293 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3294 return false;
3295 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3296 return false;
3297 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3298 return false;
3299 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3300 return false;
3301 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3302 return false;
3303 } else {
3304 /* protected mode guest state checks */
3305 if (!cs_ss_rpl_check(vcpu))
3306 return false;
3307 if (!code_segment_valid(vcpu))
3308 return false;
3309 if (!stack_segment_valid(vcpu))
3310 return false;
3311 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3312 return false;
3313 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3314 return false;
3315 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3316 return false;
3317 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3318 return false;
3319 if (!tr_valid(vcpu))
3320 return false;
3321 if (!ldtr_valid(vcpu))
3322 return false;
3323 }
3324 /* TODO:
3325 * - Add checks on RIP
3326 * - Add checks on RFLAGS
3327 */
3328
3329 return true;
3330}
3331
Mike Dayd77c26f2007-10-08 09:02:08 -04003332static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003334 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003335 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003336 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003338 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003339 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003340 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3341 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003342 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003343 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003344 r = kvm_write_guest_page(kvm, fn++, &data,
3345 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003346 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003347 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003348 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3349 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003350 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003351 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3352 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003353 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003354 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003355 r = kvm_write_guest_page(kvm, fn, &data,
3356 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3357 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003358out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003359 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003360 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003361}
3362
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003363static int init_rmode_identity_map(struct kvm *kvm)
3364{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003365 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003366 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003367 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003368 u32 tmp;
3369
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003370 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003371 mutex_lock(&kvm->slots_lock);
3372
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003373 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003374 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003375
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003376 if (!kvm_vmx->ept_identity_map_addr)
3377 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3378 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003379
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003380 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003381 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003382 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003383 goto out2;
3384
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003385 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003386 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3387 if (r < 0)
3388 goto out;
3389 /* Set up identity-mapping pagetable for EPT in real mode */
3390 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3391 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3392 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3393 r = kvm_write_guest_page(kvm, identity_map_pfn,
3394 &tmp, i * sizeof(tmp), sizeof(tmp));
3395 if (r < 0)
3396 goto out;
3397 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003398 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003399
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003400out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003401 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003402
3403out2:
3404 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003405 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003406}
3407
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408static void seg_setup(int seg)
3409{
Mathias Krause772e0312012-08-30 01:30:19 +02003410 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003411 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003412
3413 vmcs_write16(sf->selector, 0);
3414 vmcs_writel(sf->base, 0);
3415 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003416 ar = 0x93;
3417 if (seg == VCPU_SREG_CS)
3418 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003419
3420 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421}
3422
Sheng Yangf78e0e22007-10-29 09:40:42 +08003423static int alloc_apic_access_page(struct kvm *kvm)
3424{
Xiao Guangrong44841412012-09-07 14:14:20 +08003425 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003426 int r = 0;
3427
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003428 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003429 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003430 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003431 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3432 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003433 if (r)
3434 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003435
Tang Chen73a6d942014-09-11 13:38:00 +08003436 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003437 if (is_error_page(page)) {
3438 r = -EFAULT;
3439 goto out;
3440 }
3441
Tang Chenc24ae0d2014-09-24 15:57:58 +08003442 /*
3443 * Do not pin the page in memory, so that memory hot-unplug
3444 * is able to migrate it.
3445 */
3446 put_page(page);
3447 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003448out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003449 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003450 return r;
3451}
3452
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003453int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003454{
3455 int vpid;
3456
Avi Kivity919818a2009-03-23 18:01:29 +02003457 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003458 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003459 spin_lock(&vmx_vpid_lock);
3460 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003461 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003462 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003463 else
3464 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003465 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003466 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003467}
3468
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003469void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003470{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003471 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003472 return;
3473 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003474 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003475 spin_unlock(&vmx_vpid_lock);
3476}
3477
Yi Wang1e4329ee2018-11-08 11:22:21 +08003478static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003479 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003480{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003481 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003482
3483 if (!cpu_has_vmx_msr_bitmap())
3484 return;
3485
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003486 if (static_branch_unlikely(&enable_evmcs))
3487 evmcs_touch_msr_bitmap();
3488
Sheng Yang25c5f222008-03-28 13:18:56 +08003489 /*
3490 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3491 * have the write-low and read-high bitmap offsets the wrong way round.
3492 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3493 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003494 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003495 if (type & MSR_TYPE_R)
3496 /* read-low */
3497 __clear_bit(msr, msr_bitmap + 0x000 / f);
3498
3499 if (type & MSR_TYPE_W)
3500 /* write-low */
3501 __clear_bit(msr, msr_bitmap + 0x800 / f);
3502
Sheng Yang25c5f222008-03-28 13:18:56 +08003503 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3504 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003505 if (type & MSR_TYPE_R)
3506 /* read-high */
3507 __clear_bit(msr, msr_bitmap + 0x400 / f);
3508
3509 if (type & MSR_TYPE_W)
3510 /* write-high */
3511 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3512
3513 }
3514}
3515
Yi Wang1e4329ee2018-11-08 11:22:21 +08003516static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003517 u32 msr, int type)
3518{
3519 int f = sizeof(unsigned long);
3520
3521 if (!cpu_has_vmx_msr_bitmap())
3522 return;
3523
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003524 if (static_branch_unlikely(&enable_evmcs))
3525 evmcs_touch_msr_bitmap();
3526
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003527 /*
3528 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3529 * have the write-low and read-high bitmap offsets the wrong way round.
3530 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3531 */
3532 if (msr <= 0x1fff) {
3533 if (type & MSR_TYPE_R)
3534 /* read-low */
3535 __set_bit(msr, msr_bitmap + 0x000 / f);
3536
3537 if (type & MSR_TYPE_W)
3538 /* write-low */
3539 __set_bit(msr, msr_bitmap + 0x800 / f);
3540
3541 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3542 msr &= 0x1fff;
3543 if (type & MSR_TYPE_R)
3544 /* read-high */
3545 __set_bit(msr, msr_bitmap + 0x400 / f);
3546
3547 if (type & MSR_TYPE_W)
3548 /* write-high */
3549 __set_bit(msr, msr_bitmap + 0xc00 / f);
3550
3551 }
3552}
3553
Yi Wang1e4329ee2018-11-08 11:22:21 +08003554static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003555 u32 msr, int type, bool value)
3556{
3557 if (value)
3558 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3559 else
3560 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3561}
3562
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003563static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003564{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003565 u8 mode = 0;
3566
3567 if (cpu_has_secondary_exec_ctrls() &&
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003568 (secondary_exec_controls_get(to_vmx(vcpu)) &
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003569 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3570 mode |= MSR_BITMAP_MODE_X2APIC;
3571 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3572 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3573 }
3574
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003575 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003576}
3577
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003578static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3579 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003580{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003581 int msr;
3582
3583 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3584 unsigned word = msr / BITS_PER_LONG;
3585 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3586 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003587 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003588
3589 if (mode & MSR_BITMAP_MODE_X2APIC) {
3590 /*
3591 * TPR reads and writes can be virtualized even if virtual interrupt
3592 * delivery is not in use.
3593 */
3594 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3595 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3596 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3597 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3598 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3599 }
3600 }
3601}
3602
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003603void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003604{
3605 struct vcpu_vmx *vmx = to_vmx(vcpu);
3606 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3607 u8 mode = vmx_msr_bitmap_mode(vcpu);
3608 u8 changed = mode ^ vmx->msr_bitmap_mode;
3609
3610 if (!changed)
3611 return;
3612
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003613 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3614 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3615
3616 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003617}
3618
Chao Pengb08c2892018-10-24 16:05:15 +08003619void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3620{
3621 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3622 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3623 u32 i;
3624
3625 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3626 MSR_TYPE_RW, flag);
3627 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3628 MSR_TYPE_RW, flag);
3629 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3630 MSR_TYPE_RW, flag);
3631 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3632 MSR_TYPE_RW, flag);
3633 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3634 vmx_set_intercept_for_msr(msr_bitmap,
3635 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3636 vmx_set_intercept_for_msr(msr_bitmap,
3637 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3638 }
3639}
3640
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003641static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003642{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003643 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003644}
3645
Liran Alone6c67d82018-09-04 10:56:52 +03003646static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3647{
3648 struct vcpu_vmx *vmx = to_vmx(vcpu);
3649 void *vapic_page;
3650 u32 vppr;
3651 int rvi;
3652
3653 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3654 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003655 WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
Liran Alone6c67d82018-09-04 10:56:52 +03003656 return false;
3657
Paolo Bonzini7e712682018-10-03 13:44:26 +02003658 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003659
KarimAllah Ahmed96c66e82019-01-31 21:24:37 +01003660 vapic_page = vmx->nested.virtual_apic_map.hva;
Liran Alone6c67d82018-09-04 10:56:52 +03003661 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
Liran Alone6c67d82018-09-04 10:56:52 +03003662
3663 return ((rvi & 0xf0) > (vppr & 0xf0));
3664}
3665
Wincy Van06a55242017-04-28 13:13:59 +08003666static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3667 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003668{
3669#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003670 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3671
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003672 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003673 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003674 * The vector of interrupt to be delivered to vcpu had
3675 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003676 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003677 * Following cases will be reached in this block, and
3678 * we always send a notification event in all cases as
3679 * explained below.
3680 *
3681 * Case 1: vcpu keeps in non-root mode. Sending a
3682 * notification event posts the interrupt to vcpu.
3683 *
3684 * Case 2: vcpu exits to root mode and is still
3685 * runnable. PIR will be synced to vIRR before the
3686 * next vcpu entry. Sending a notification event in
3687 * this case has no effect, as vcpu is not in root
3688 * mode.
3689 *
3690 * Case 3: vcpu exits to root mode and is blocked.
3691 * vcpu_block() has already synced PIR to vIRR and
3692 * never blocks vcpu if vIRR is not cleared. Therefore,
3693 * a blocked vcpu here does not wait for any requested
3694 * interrupts in PIR, and sending a notification event
3695 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003696 */
Feng Wu28b835d2015-09-18 22:29:54 +08003697
Wincy Van06a55242017-04-28 13:13:59 +08003698 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003699 return true;
3700 }
3701#endif
3702 return false;
3703}
3704
Wincy Van705699a2015-02-03 23:58:17 +08003705static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3706 int vector)
3707{
3708 struct vcpu_vmx *vmx = to_vmx(vcpu);
3709
3710 if (is_guest_mode(vcpu) &&
3711 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003712 /*
3713 * If a posted intr is not recognized by hardware,
3714 * we will accomplish it in the next vmentry.
3715 */
3716 vmx->nested.pi_pending = true;
3717 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003718 /* the PIR and ON have been set by L1. */
3719 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3720 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003721 return 0;
3722 }
3723 return -1;
3724}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003725/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003726 * Send interrupt to vcpu via posted interrupt way.
3727 * 1. If target vcpu is running(non-root mode), send posted interrupt
3728 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3729 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3730 * interrupt from PIR in next vmentry.
3731 */
3732static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3733{
3734 struct vcpu_vmx *vmx = to_vmx(vcpu);
3735 int r;
3736
Wincy Van705699a2015-02-03 23:58:17 +08003737 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3738 if (!r)
3739 return;
3740
Yang Zhanga20ed542013-04-11 19:25:15 +08003741 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3742 return;
3743
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003744 /* If a previous notification has sent the IPI, nothing to do. */
3745 if (pi_test_and_set_on(&vmx->pi_desc))
3746 return;
3747
Wincy Van06a55242017-04-28 13:13:59 +08003748 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003749 kvm_vcpu_kick(vcpu);
3750}
3751
Avi Kivity6aa8b732006-12-10 02:21:36 -08003752/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003753 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3754 * will not change in the lifetime of the guest.
3755 * Note that host-state that does change is set elsewhere. E.g., host-state
3756 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3757 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003758void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003759{
3760 u32 low32, high32;
3761 unsigned long tmpl;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003762 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003763
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003764 cr0 = read_cr0();
3765 WARN_ON(cr0 & X86_CR0_TS);
3766 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003767
3768 /*
3769 * Save the most likely value for this task's CR3 in the VMCS.
3770 * We can't use __get_current_cr3_fast() because we're not atomic.
3771 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003772 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003773 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003774 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003775
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003776 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003777 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003778 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003779 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003780
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003781 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003782#ifdef CONFIG_X86_64
3783 /*
3784 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003785 * vmx_prepare_switch_to_host(), in case userspace uses
3786 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003787 */
3788 vmcs_write16(HOST_DS_SELECTOR, 0);
3789 vmcs_write16(HOST_ES_SELECTOR, 0);
3790#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003791 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3792 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003793#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003794 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3795 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3796
Sean Christopherson23420802019-04-19 22:50:57 -07003797 vmcs_writel(HOST_IDTR_BASE, host_idt_base); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003798
Sean Christopherson453eafb2018-12-20 12:25:17 -08003799 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003800
3801 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3802 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3803 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3804 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3805
3806 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3807 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3808 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3809 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003810
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003811 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003812 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003813}
3814
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003815void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003816{
3817 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3818 if (enable_ept)
3819 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003820 if (is_guest_mode(&vmx->vcpu))
3821 vmx->vcpu.arch.cr4_guest_owned_bits &=
3822 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003823 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3824}
3825
Sean Christophersonc075c3e2019-05-07 12:17:53 -07003826u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
Yang Zhang01e439b2013-04-11 19:25:12 +08003827{
3828 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3829
Andrey Smetanind62caab2015-11-10 15:36:33 +03003830 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003831 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003832
3833 if (!enable_vnmi)
3834 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3835
Yunhong Jiang64672c92016-06-13 14:19:59 -07003836 /* Enable the preemption timer dynamically */
3837 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003838 return pin_based_exec_ctrl;
3839}
3840
Andrey Smetanind62caab2015-11-10 15:36:33 +03003841static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3842{
3843 struct vcpu_vmx *vmx = to_vmx(vcpu);
3844
Sean Christophersonc5f2c762019-05-07 12:17:55 -07003845 pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003846 if (cpu_has_secondary_exec_ctrls()) {
3847 if (kvm_vcpu_apicv_active(vcpu))
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003848 secondary_exec_controls_setbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003849 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3850 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3851 else
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07003852 secondary_exec_controls_clearbit(vmx,
Roman Kagan3ce424e2016-05-18 17:48:20 +03003853 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3854 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3855 }
3856
3857 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003858 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003859}
3860
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003861u32 vmx_exec_control(struct vcpu_vmx *vmx)
3862{
3863 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3864
3865 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3866 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3867
3868 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3869 exec_control &= ~CPU_BASED_TPR_SHADOW;
3870#ifdef CONFIG_X86_64
3871 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3872 CPU_BASED_CR8_LOAD_EXITING;
3873#endif
3874 }
3875 if (!enable_ept)
3876 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3877 CPU_BASED_CR3_LOAD_EXITING |
3878 CPU_BASED_INVLPG_EXITING;
3879 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3880 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3881 CPU_BASED_MONITOR_EXITING);
3882 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3883 exec_control &= ~CPU_BASED_HLT_EXITING;
3884 return exec_control;
3885}
3886
3887
Paolo Bonzini80154d72017-08-24 13:55:35 +02003888static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003889{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003890 struct kvm_vcpu *vcpu = &vmx->vcpu;
3891
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003892 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003893
Chao Pengf99e3da2018-10-24 16:05:10 +08003894 if (pt_mode == PT_MODE_SYSTEM)
3895 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003896 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003897 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3898 if (vmx->vpid == 0)
3899 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3900 if (!enable_ept) {
3901 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3902 enable_unrestricted_guest = 0;
3903 }
3904 if (!enable_unrestricted_guest)
3905 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003906 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003907 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003908 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003909 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3910 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003911 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003912
3913 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
3914 * in vmx_set_cr4. */
3915 exec_control &= ~SECONDARY_EXEC_DESC;
3916
Abel Gordonabc4fc52013-04-18 14:35:25 +03003917 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
3918 (handle_vmptrld).
3919 We can NOT enable shadow_vmcs here because we don't have yet
3920 a current VMCS12
3921 */
3922 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08003923
3924 if (!enable_pml)
3925 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08003926
Paolo Bonzini3db13482017-08-24 14:48:03 +02003927 if (vmx_xsaves_supported()) {
3928 /* Exposing XSAVES only when XSAVE is exposed */
3929 bool xsaves_enabled =
3930 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3931 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
3932
3933 if (!xsaves_enabled)
3934 exec_control &= ~SECONDARY_EXEC_XSAVES;
3935
3936 if (nested) {
3937 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003938 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003939 SECONDARY_EXEC_XSAVES;
3940 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003941 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003942 ~SECONDARY_EXEC_XSAVES;
3943 }
3944 }
3945
Paolo Bonzini80154d72017-08-24 13:55:35 +02003946 if (vmx_rdtscp_supported()) {
3947 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
3948 if (!rdtscp_enabled)
3949 exec_control &= ~SECONDARY_EXEC_RDTSCP;
3950
3951 if (nested) {
3952 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003953 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003954 SECONDARY_EXEC_RDTSCP;
3955 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003956 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003957 ~SECONDARY_EXEC_RDTSCP;
3958 }
3959 }
3960
3961 if (vmx_invpcid_supported()) {
3962 /* Exposing INVPCID only when PCID is exposed */
3963 bool invpcid_enabled =
3964 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
3965 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
3966
3967 if (!invpcid_enabled) {
3968 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
3969 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
3970 }
3971
3972 if (nested) {
3973 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003974 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003975 SECONDARY_EXEC_ENABLE_INVPCID;
3976 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003977 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003978 ~SECONDARY_EXEC_ENABLE_INVPCID;
3979 }
3980 }
3981
Jim Mattson45ec3682017-08-23 16:32:04 -07003982 if (vmx_rdrand_supported()) {
3983 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
3984 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003985 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003986
3987 if (nested) {
3988 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003989 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003990 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003991 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003992 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003993 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003994 }
3995 }
3996
Jim Mattson75f4fc82017-08-23 16:32:03 -07003997 if (vmx_rdseed_supported()) {
3998 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
3999 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02004000 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004001
4002 if (nested) {
4003 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004004 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004005 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004006 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01004007 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02004008 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07004009 }
4010 }
4011
Paolo Bonzini80154d72017-08-24 13:55:35 +02004012 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004013}
4014
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004015static void ept_set_mmio_spte_mask(void)
4016{
4017 /*
4018 * EPT Misconfigurations can be generated if the value of bits 2:0
4019 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004020 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004021 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4022 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004023}
4024
Wanpeng Lif53cd632014-12-02 19:14:58 +08004025#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004026
Sean Christopherson944c3462018-12-03 13:53:09 -08004027/*
4028 * Sets up the vmcs for emulated real mode.
4029 */
4030static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4031{
4032 int i;
4033
4034 if (nested)
4035 nested_vmx_vcpu_setup();
4036
Sheng Yang25c5f222008-03-28 13:18:56 +08004037 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004038 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004039
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4041
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042 /* Control */
Sean Christophersonc5f2c762019-05-07 12:17:55 -07004043 pin_controls_init(vmx, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004044 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004045
Sean Christopherson2183f562019-05-07 12:17:56 -07004046 exec_controls_init(vmx, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047
Dan Williamsdfa169b2016-06-02 11:17:24 -07004048 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004049 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07004050 secondary_exec_controls_init(vmx, vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004051 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004052
Andrey Smetanind62caab2015-11-10 15:36:33 +03004053 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004054 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4055 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4056 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4057 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4058
4059 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004060
Li RongQing0bcf2612015-12-03 13:29:34 +08004061 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004062 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004063 }
4064
Wanpeng Lib31c1142018-03-12 04:53:04 -07004065 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004066 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004067 vmx->ple_window = ple_window;
4068 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004069 }
4070
Xiao Guangrongc3707952011-07-12 03:28:04 +08004071 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4072 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004073 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4074
Avi Kivity9581d442010-10-19 16:46:55 +02004075 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4076 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004077 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004078 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4079 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004080
Bandan Das2a499e42017-08-03 15:54:41 -04004081 if (cpu_has_vmx_vmfunc())
4082 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4083
Eddie Dong2cc51562007-05-21 07:28:09 +03004084 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4085 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004086 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004087 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004088 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004089
Radim Krčmář74545702015-04-27 15:11:25 +02004090 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4091 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004092
Paolo Bonzini03916db2014-07-24 14:21:57 +02004093 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004094 u32 index = vmx_msr_index[i];
4095 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004096 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097
4098 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4099 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004100 if (wrmsr_safe(index, data_low, data_high) < 0)
4101 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004102 vmx->guest_msrs[j].index = i;
4103 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004104 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004105 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004106 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004107
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004108 vm_exit_controls_init(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004109
4110 /* 22.2.1, 20.8.1 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004111 vm_entry_controls_init(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004112
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004113 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4114 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4115
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004116 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004117
Wanpeng Lif53cd632014-12-02 19:14:58 +08004118 if (vmx_xsaves_supported())
4119 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4120
Peter Feiner4e595162016-07-07 14:49:58 -07004121 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004122 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4123 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4124 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004125
4126 if (cpu_has_vmx_encls_vmexit())
4127 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004128
4129 if (pt_mode == PT_MODE_HOST_GUEST) {
4130 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4131 /* Bit[6~0] are forced to 1, writes are ignored. */
4132 vmx->pt_desc.guest.output_mask = 0x7F;
4133 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4134 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004135}
4136
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004137static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004138{
4139 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004140 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004141 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004142
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004143 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004144 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004145
Wanpeng Li518e7b92018-02-28 14:03:31 +08004146 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004147 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004148 kvm_set_cr8(vcpu, 0);
4149
4150 if (!init_event) {
4151 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4152 MSR_IA32_APICBASE_ENABLE;
4153 if (kvm_vcpu_is_reset_bsp(vcpu))
4154 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4155 apic_base_msr.host_initiated = true;
4156 kvm_set_apic_base(vcpu, &apic_base_msr);
4157 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004158
Avi Kivity2fb92db2011-04-27 19:42:18 +03004159 vmx_segment_cache_clear(vmx);
4160
Avi Kivity5706be02008-08-20 15:07:31 +03004161 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004162 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004163 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004164
4165 seg_setup(VCPU_SREG_DS);
4166 seg_setup(VCPU_SREG_ES);
4167 seg_setup(VCPU_SREG_FS);
4168 seg_setup(VCPU_SREG_GS);
4169 seg_setup(VCPU_SREG_SS);
4170
4171 vmcs_write16(GUEST_TR_SELECTOR, 0);
4172 vmcs_writel(GUEST_TR_BASE, 0);
4173 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4174 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4175
4176 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4177 vmcs_writel(GUEST_LDTR_BASE, 0);
4178 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4179 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4180
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004181 if (!init_event) {
4182 vmcs_write32(GUEST_SYSENTER_CS, 0);
4183 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4184 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4185 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4186 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004187
Wanpeng Lic37c2872017-11-20 14:52:21 -08004188 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004189 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004190
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004191 vmcs_writel(GUEST_GDTR_BASE, 0);
4192 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4193
4194 vmcs_writel(GUEST_IDTR_BASE, 0);
4195 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4196
Anthony Liguori443381a2010-12-06 10:53:38 -06004197 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004198 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004199 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004200 if (kvm_mpx_supported())
4201 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004202
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004203 setup_msrs(vmx);
4204
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4206
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004207 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004208 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004209 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004210 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004211 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004212 vmcs_write32(TPR_THRESHOLD, 0);
4213 }
4214
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004215 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216
Sheng Yang2384d2b2008-01-17 15:14:33 +08004217 if (vmx->vpid != 0)
4218 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4219
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004220 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004221 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004222 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004223 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004224 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004225
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004226 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004228 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004229 if (init_event)
4230 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004231}
4232
Jan Kiszkac9a79532014-03-07 20:03:15 +01004233static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004234{
Sean Christopherson2183f562019-05-07 12:17:56 -07004235 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004236}
4237
Jan Kiszkac9a79532014-03-07 20:03:15 +01004238static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004239{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004240 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004241 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004242 enable_irq_window(vcpu);
4243 return;
4244 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004245
Sean Christopherson2183f562019-05-07 12:17:56 -07004246 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004247}
4248
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004249static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004250{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004251 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004252 uint32_t intr;
4253 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004254
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004255 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004256
Avi Kivityfa89a812008-09-01 15:57:51 +03004257 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004258 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004259 int inc_eip = 0;
4260 if (vcpu->arch.interrupt.soft)
4261 inc_eip = vcpu->arch.event_exit_inst_len;
4262 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004263 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004264 return;
4265 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004266 intr = irq | INTR_INFO_VALID_MASK;
4267 if (vcpu->arch.interrupt.soft) {
4268 intr |= INTR_TYPE_SOFT_INTR;
4269 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4270 vmx->vcpu.arch.event_exit_inst_len);
4271 } else
4272 intr |= INTR_TYPE_EXT_INTR;
4273 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004274
4275 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004276}
4277
Sheng Yangf08864b2008-05-15 18:23:25 +08004278static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4279{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004280 struct vcpu_vmx *vmx = to_vmx(vcpu);
4281
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004282 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004283 /*
4284 * Tracking the NMI-blocked state in software is built upon
4285 * finding the next open IRQ window. This, in turn, depends on
4286 * well-behaving guests: They have to keep IRQs disabled at
4287 * least as long as the NMI handler runs. Otherwise we may
4288 * cause NMI nesting, maybe breaking the guest. But as this is
4289 * highly unlikely, we can live with the residual risk.
4290 */
4291 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4292 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4293 }
4294
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004295 ++vcpu->stat.nmi_injections;
4296 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004297
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004298 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004299 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004300 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004301 return;
4302 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004303
Sheng Yangf08864b2008-05-15 18:23:25 +08004304 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4305 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004306
4307 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004308}
4309
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004310bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004311{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004312 struct vcpu_vmx *vmx = to_vmx(vcpu);
4313 bool masked;
4314
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004315 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004316 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004317 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004318 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004319 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4320 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4321 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004322}
4323
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004324void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004325{
4326 struct vcpu_vmx *vmx = to_vmx(vcpu);
4327
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004328 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004329 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4330 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4331 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4332 }
4333 } else {
4334 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4335 if (masked)
4336 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4337 GUEST_INTR_STATE_NMI);
4338 else
4339 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4340 GUEST_INTR_STATE_NMI);
4341 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004342}
4343
Jan Kiszka2505dc92013-04-14 12:12:47 +02004344static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4345{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004346 if (to_vmx(vcpu)->nested.nested_run_pending)
4347 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004348
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004349 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004350 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4351 return 0;
4352
Jan Kiszka2505dc92013-04-14 12:12:47 +02004353 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4354 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4355 | GUEST_INTR_STATE_NMI));
4356}
4357
Gleb Natapov78646122009-03-23 12:12:11 +02004358static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4359{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004360 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4361 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004362 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4363 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004364}
4365
Izik Eiduscbc94022007-10-25 00:29:55 +02004366static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4367{
4368 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004369
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004370 if (enable_unrestricted_guest)
4371 return 0;
4372
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004373 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4374 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004375 if (ret)
4376 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004377 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004378 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004379}
4380
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004381static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4382{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004383 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004384 return 0;
4385}
4386
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004387static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004389 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004390 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004391 /*
4392 * Update instruction length as we may reinject the exception
4393 * from user space while in guest debugging mode.
4394 */
4395 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4396 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004397 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004398 return false;
4399 /* fall through */
4400 case DB_VECTOR:
4401 if (vcpu->guest_debug &
4402 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4403 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004404 /* fall through */
4405 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004406 case OF_VECTOR:
4407 case BR_VECTOR:
4408 case UD_VECTOR:
4409 case DF_VECTOR:
4410 case SS_VECTOR:
4411 case GP_VECTOR:
4412 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004413 return true;
4414 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004415 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004416 return false;
4417}
4418
4419static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4420 int vec, u32 err_code)
4421{
4422 /*
4423 * Instruction with address size override prefix opcode 0x67
4424 * Cause the #SS fault with 0 error code in VM86 mode.
4425 */
4426 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004427 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004428 if (vcpu->arch.halt_request) {
4429 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004430 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004431 }
4432 return 1;
4433 }
4434 return 0;
4435 }
4436
4437 /*
4438 * Forward all other exceptions that are valid in real mode.
4439 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4440 * the required debugging infrastructure rework.
4441 */
4442 kvm_queue_exception(vcpu, vec);
4443 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004444}
4445
Andi Kleena0861c02009-06-08 17:37:09 +08004446/*
4447 * Trigger machine check on the host. We assume all the MSRs are already set up
4448 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4449 * We pass a fake environment to the machine check handler because we want
4450 * the guest to be always treated like user space, no matter what context
4451 * it used internally.
4452 */
4453static void kvm_machine_check(void)
4454{
4455#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4456 struct pt_regs regs = {
4457 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4458 .flags = X86_EFLAGS_IF,
4459 };
4460
4461 do_machine_check(&regs, 0);
4462#endif
4463}
4464
Avi Kivity851ba692009-08-24 11:10:17 +03004465static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004466{
Sean Christopherson95b5a482019-04-19 22:50:59 -07004467 /* handled by vmx_vcpu_run() */
Andi Kleena0861c02009-06-08 17:37:09 +08004468 return 1;
4469}
4470
Sean Christopherson95b5a482019-04-19 22:50:59 -07004471static int handle_exception_nmi(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004472{
Avi Kivity1155f762007-11-22 11:30:47 +02004473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004474 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004475 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004476 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004477 u32 vect_info;
4478 enum emulation_result er;
4479
Avi Kivity1155f762007-11-22 11:30:47 +02004480 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004481 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004482
Paolo Bonzini2ea72032019-06-06 14:57:25 +02004483 if (is_machine_check(intr_info) || is_nmi(intr_info))
Sean Christopherson95b5a482019-04-19 22:50:59 -07004484 return 1; /* handled by handle_exception_nmi_irqoff() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004485
Wanpeng Li082d06e2018-04-03 16:28:48 -07004486 if (is_invalid_opcode(intr_info))
4487 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004488
Avi Kivity6aa8b732006-12-10 02:21:36 -08004489 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004490 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004491 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004492
Liran Alon9e869482018-03-12 13:12:51 +02004493 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4494 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004495 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02004496 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
4497 if (er == EMULATE_USER_EXIT)
4498 return 0;
4499 else if (er != EMULATE_DONE)
4500 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4501 return 1;
4502 }
4503
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004504 /*
4505 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4506 * MMIO, it is better to report an internal error.
4507 * See the comments in vmx_handle_exit.
4508 */
4509 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4510 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4511 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4512 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004513 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004514 vcpu->run->internal.data[0] = vect_info;
4515 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004516 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004517 return 0;
4518 }
4519
Avi Kivity6aa8b732006-12-10 02:21:36 -08004520 if (is_page_fault(intr_info)) {
4521 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004522 /* EPT won't cause page fault directly */
4523 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004524 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004525 }
4526
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004527 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004528
4529 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4530 return handle_rmode_exception(vcpu, ex_no, error_code);
4531
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004532 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004533 case AC_VECTOR:
4534 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4535 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004536 case DB_VECTOR:
4537 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4538 if (!(vcpu->guest_debug &
4539 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004540 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004541 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004542 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01004543 skip_emulated_instruction(vcpu);
4544
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004545 kvm_queue_exception(vcpu, DB_VECTOR);
4546 return 1;
4547 }
4548 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4549 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4550 /* fall through */
4551 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004552 /*
4553 * Update instruction length as we may reinject #BP from
4554 * user space while in guest debugging mode. Reading it for
4555 * #DB as well causes no harm, it is not used in that case.
4556 */
4557 vmx->vcpu.arch.event_exit_inst_len =
4558 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004560 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004561 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4562 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004563 break;
4564 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004565 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4566 kvm_run->ex.exception = ex_no;
4567 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004568 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004569 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004570 return 0;
4571}
4572
Avi Kivity851ba692009-08-24 11:10:17 +03004573static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004574{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004575 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004576 return 1;
4577}
4578
Avi Kivity851ba692009-08-24 11:10:17 +03004579static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004580{
Avi Kivity851ba692009-08-24 11:10:17 +03004581 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004582 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004583 return 0;
4584}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004585
Avi Kivity851ba692009-08-24 11:10:17 +03004586static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004587{
He, Qingbfdaab02007-09-12 14:18:28 +08004588 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004589 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004590 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004591
He, Qingbfdaab02007-09-12 14:18:28 +08004592 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004593 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004594
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004595 ++vcpu->stat.io_exits;
4596
Sean Christopherson432baf62018-03-08 08:57:26 -08004597 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004598 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004599
4600 port = exit_qualification >> 16;
4601 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004602 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004603
Sean Christophersondca7f122018-03-08 08:57:27 -08004604 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004605}
4606
Ingo Molnar102d8322007-02-19 14:37:47 +02004607static void
4608vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4609{
4610 /*
4611 * Patch in the VMCALL instruction:
4612 */
4613 hypercall[0] = 0x0f;
4614 hypercall[1] = 0x01;
4615 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004616}
4617
Guo Chao0fa06072012-06-28 15:16:19 +08004618/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004619static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4620{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004621 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004622 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4623 unsigned long orig_val = val;
4624
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004625 /*
4626 * We get here when L2 changed cr0 in a way that did not change
4627 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004628 * but did change L0 shadowed bits. So we first calculate the
4629 * effective cr0 value that L1 would like to write into the
4630 * hardware. It consists of the L2-owned bits from the new
4631 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004632 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004633 val = (val & ~vmcs12->cr0_guest_host_mask) |
4634 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4635
David Matlack38991522016-11-29 18:14:08 -08004636 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004637 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004638
4639 if (kvm_set_cr0(vcpu, val))
4640 return 1;
4641 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004642 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004643 } else {
4644 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004645 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004646 return 1;
David Matlack38991522016-11-29 18:14:08 -08004647
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004648 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004649 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004650}
4651
4652static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4653{
4654 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004655 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4656 unsigned long orig_val = val;
4657
4658 /* analogously to handle_set_cr0 */
4659 val = (val & ~vmcs12->cr4_guest_host_mask) |
4660 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4661 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004662 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004663 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004664 return 0;
4665 } else
4666 return kvm_set_cr4(vcpu, val);
4667}
4668
Paolo Bonzini0367f202016-07-12 10:44:55 +02004669static int handle_desc(struct kvm_vcpu *vcpu)
4670{
4671 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004672 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004673}
4674
Avi Kivity851ba692009-08-24 11:10:17 +03004675static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004676{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004677 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678 int cr;
4679 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004680 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004681 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004682
He, Qingbfdaab02007-09-12 14:18:28 +08004683 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684 cr = exit_qualification & 15;
4685 reg = (exit_qualification >> 8) & 15;
4686 switch ((exit_qualification >> 4) & 3) {
4687 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004688 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004689 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690 switch (cr) {
4691 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004692 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004693 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004694 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004695 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004696 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004697 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004698 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004699 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004700 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004701 case 8: {
4702 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004703 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004704 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004705 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004706 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004707 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004708 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004709 return ret;
4710 /*
4711 * TODO: we might be squashing a
4712 * KVM_GUESTDBG_SINGLESTEP-triggered
4713 * KVM_EXIT_DEBUG here.
4714 */
Avi Kivity851ba692009-08-24 11:10:17 +03004715 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004716 return 0;
4717 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004718 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004719 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004720 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004721 WARN_ONCE(1, "Guest should always own CR0.TS");
4722 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004723 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004724 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004725 case 1: /*mov from cr*/
4726 switch (cr) {
4727 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004728 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004729 val = kvm_read_cr3(vcpu);
4730 kvm_register_write(vcpu, reg, val);
4731 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004732 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004733 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004734 val = kvm_get_cr8(vcpu);
4735 kvm_register_write(vcpu, reg, val);
4736 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004737 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004738 }
4739 break;
4740 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004741 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004742 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004743 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004744
Kyle Huey6affcbe2016-11-29 12:40:40 -08004745 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004746 default:
4747 break;
4748 }
Avi Kivity851ba692009-08-24 11:10:17 +03004749 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004750 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004751 (int)(exit_qualification >> 4) & 3, cr);
4752 return 0;
4753}
4754
Avi Kivity851ba692009-08-24 11:10:17 +03004755static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004756{
He, Qingbfdaab02007-09-12 14:18:28 +08004757 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004758 int dr, dr7, reg;
4759
4760 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4761 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4762
4763 /* First, if DR does not exist, trigger UD */
4764 if (!kvm_require_dr(vcpu, dr))
4765 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004766
Jan Kiszkaf2483412010-01-20 18:20:20 +01004767 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004768 if (!kvm_require_cpl(vcpu, 0))
4769 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004770 dr7 = vmcs_readl(GUEST_DR7);
4771 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004772 /*
4773 * As the vm-exit takes precedence over the debug trap, we
4774 * need to emulate the latter, either for the host or the
4775 * guest debugging itself.
4776 */
4777 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004778 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004779 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004780 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004781 vcpu->run->debug.arch.exception = DB_VECTOR;
4782 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004783 return 0;
4784 } else {
Liran Alon1fc5d1942019-06-06 01:54:47 +03004785 vcpu->arch.dr6 &= ~DR_TRAP_BITS;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004786 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004787 kvm_queue_exception(vcpu, DB_VECTOR);
4788 return 1;
4789 }
4790 }
4791
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004792 if (vcpu->guest_debug == 0) {
Sean Christopherson2183f562019-05-07 12:17:56 -07004793 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004794
4795 /*
4796 * No more DR vmexits; force a reload of the debug registers
4797 * and reenter on this instruction. The next vmexit will
4798 * retrieve the full state of the debug registers.
4799 */
4800 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4801 return 1;
4802 }
4803
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004804 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4805 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004806 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004807
4808 if (kvm_get_dr(vcpu, dr, &val))
4809 return 1;
4810 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004811 } else
Nadav Amit57773922014-06-18 17:19:23 +03004812 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004813 return 1;
4814
Kyle Huey6affcbe2016-11-29 12:40:40 -08004815 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004816}
4817
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004818static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4819{
4820 return vcpu->arch.dr6;
4821}
4822
4823static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4824{
4825}
4826
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004827static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4828{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004829 get_debugreg(vcpu->arch.db[0], 0);
4830 get_debugreg(vcpu->arch.db[1], 1);
4831 get_debugreg(vcpu->arch.db[2], 2);
4832 get_debugreg(vcpu->arch.db[3], 3);
4833 get_debugreg(vcpu->arch.dr6, 6);
4834 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4835
4836 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Sean Christopherson2183f562019-05-07 12:17:56 -07004837 exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004838}
4839
Gleb Natapov020df072010-04-13 10:05:23 +03004840static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4841{
4842 vmcs_writel(GUEST_DR7, val);
4843}
4844
Avi Kivity851ba692009-08-24 11:10:17 +03004845static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846{
Kyle Huey6a908b62016-11-29 12:40:37 -08004847 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848}
4849
Avi Kivity851ba692009-08-24 11:10:17 +03004850static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004851{
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004852 u32 ecx = kvm_rcx_read(vcpu);
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004853 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004854
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004855 msr_info.index = ecx;
4856 msr_info.host_initiated = false;
4857 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02004858 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004859 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004860 return 1;
4861 }
4862
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004863 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004864
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004865 kvm_rax_write(vcpu, msr_info.data & -1u);
4866 kvm_rdx_write(vcpu, (msr_info.data >> 32) & -1u);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004867 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004868}
4869
Avi Kivity851ba692009-08-24 11:10:17 +03004870static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004871{
Will Auld8fe8ab42012-11-29 12:42:12 -08004872 struct msr_data msr;
Sean Christopherson2b3eaf82019-04-30 10:36:19 -07004873 u32 ecx = kvm_rcx_read(vcpu);
4874 u64 data = kvm_read_edx_eax(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875
Will Auld8fe8ab42012-11-29 12:42:12 -08004876 msr.data = data;
4877 msr.index = ecx;
4878 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03004879 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004880 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004881 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882 return 1;
4883 }
4884
Avi Kivity59200272010-01-25 19:47:02 +02004885 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004886 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004887}
4888
Avi Kivity851ba692009-08-24 11:10:17 +03004889static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004890{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004891 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004892 return 1;
4893}
4894
Avi Kivity851ba692009-08-24 11:10:17 +03004895static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896{
Sean Christopherson2183f562019-05-07 12:17:56 -07004897 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004898
Avi Kivity3842d132010-07-27 12:30:24 +03004899 kvm_make_request(KVM_REQ_EVENT, vcpu);
4900
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004901 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004902 return 1;
4903}
4904
Avi Kivity851ba692009-08-24 11:10:17 +03004905static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004906{
Avi Kivityd3bef152007-06-05 15:53:05 +03004907 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004908}
4909
Avi Kivity851ba692009-08-24 11:10:17 +03004910static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004911{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004912 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004913}
4914
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004915static int handle_invd(struct kvm_vcpu *vcpu)
4916{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004917 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004918}
4919
Avi Kivity851ba692009-08-24 11:10:17 +03004920static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004921{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004922 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004923
4924 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004925 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004926}
4927
Avi Kivityfee84b02011-11-10 14:57:25 +02004928static int handle_rdpmc(struct kvm_vcpu *vcpu)
4929{
4930 int err;
4931
4932 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004933 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004934}
4935
Avi Kivity851ba692009-08-24 11:10:17 +03004936static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004937{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004938 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004939}
4940
Dexuan Cui2acf9232010-06-10 11:27:12 +08004941static int handle_xsetbv(struct kvm_vcpu *vcpu)
4942{
4943 u64 new_bv = kvm_read_edx_eax(vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07004944 u32 index = kvm_rcx_read(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004945
4946 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004947 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004948 return 1;
4949}
4950
Wanpeng Lif53cd632014-12-02 19:14:58 +08004951static int handle_xsaves(struct kvm_vcpu *vcpu)
4952{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004953 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004954 WARN(1, "this should never happen\n");
4955 return 1;
4956}
4957
4958static int handle_xrstors(struct kvm_vcpu *vcpu)
4959{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004960 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004961 WARN(1, "this should never happen\n");
4962 return 1;
4963}
4964
Avi Kivity851ba692009-08-24 11:10:17 +03004965static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004966{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004967 if (likely(fasteoi)) {
4968 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4969 int access_type, offset;
4970
4971 access_type = exit_qualification & APIC_ACCESS_TYPE;
4972 offset = exit_qualification & APIC_ACCESS_OFFSET;
4973 /*
4974 * Sane guest uses MOV to write EOI, with written value
4975 * not cared. So make a short-circuit here by avoiding
4976 * heavy instruction emulation.
4977 */
4978 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4979 (offset == APIC_EOI)) {
4980 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004981 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03004982 }
4983 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004984 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004985}
4986
Yang Zhangc7c9c562013-01-25 10:18:51 +08004987static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
4988{
4989 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4990 int vector = exit_qualification & 0xff;
4991
4992 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
4993 kvm_apic_set_eoi_accelerated(vcpu, vector);
4994 return 1;
4995}
4996
Yang Zhang83d4c282013-01-25 10:18:49 +08004997static int handle_apic_write(struct kvm_vcpu *vcpu)
4998{
4999 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5000 u32 offset = exit_qualification & 0xfff;
5001
5002 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5003 kvm_apic_write_nodecode(vcpu, offset);
5004 return 1;
5005}
5006
Avi Kivity851ba692009-08-24 11:10:17 +03005007static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005008{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005009 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005010 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005011 bool has_error_code = false;
5012 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005013 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005014 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005015
5016 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005017 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005018 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005019
5020 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5021
5022 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005023 if (reason == TASK_SWITCH_GATE && idt_v) {
5024 switch (type) {
5025 case INTR_TYPE_NMI_INTR:
5026 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005027 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005028 break;
5029 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005030 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005031 kvm_clear_interrupt_queue(vcpu);
5032 break;
5033 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005034 if (vmx->idt_vectoring_info &
5035 VECTORING_INFO_DELIVER_CODE_MASK) {
5036 has_error_code = true;
5037 error_code =
5038 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5039 }
5040 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005041 case INTR_TYPE_SOFT_EXCEPTION:
5042 kvm_clear_exception_queue(vcpu);
5043 break;
5044 default:
5045 break;
5046 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005047 }
Izik Eidus37817f22008-03-24 23:14:53 +02005048 tss_selector = exit_qualification;
5049
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005050 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5051 type != INTR_TYPE_EXT_INTR &&
5052 type != INTR_TYPE_NMI_INTR))
5053 skip_emulated_instruction(vcpu);
5054
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005055 if (kvm_task_switch(vcpu, tss_selector,
5056 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5057 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005058 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5059 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5060 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005061 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005062 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005063
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005064 /*
5065 * TODO: What about debug traps on tss switch?
5066 * Are we supposed to inject them and update dr6?
5067 */
5068
5069 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005070}
5071
Avi Kivity851ba692009-08-24 11:10:17 +03005072static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005073{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005074 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005075 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005076 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005077
Sheng Yangf9c617f2009-03-25 10:08:52 +08005078 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005079
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005080 /*
5081 * EPT violation happened while executing iret from NMI,
5082 * "blocked by NMI" bit has to be set before next VM entry.
5083 * There are errata that may cause this bit to not be set:
5084 * AAK134, BY25.
5085 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005086 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005087 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005088 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005089 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5090
Sheng Yang14394422008-04-28 12:24:45 +08005091 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005092 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005093
Junaid Shahid27959a42016-12-06 16:46:10 -08005094 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005095 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005096 ? PFERR_USER_MASK : 0;
5097 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005098 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005099 ? PFERR_WRITE_MASK : 0;
5100 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005101 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005102 ? PFERR_FETCH_MASK : 0;
5103 /* ept page table entry is present? */
5104 error_code |= (exit_qualification &
5105 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5106 EPT_VIOLATION_EXECUTABLE))
5107 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005108
Paolo Bonzinieebed242016-11-28 14:39:58 +01005109 error_code |= (exit_qualification & 0x100) != 0 ?
5110 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005111
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005112 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005113 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005114}
5115
Avi Kivity851ba692009-08-24 11:10:17 +03005116static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005117{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005118 gpa_t gpa;
5119
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005120 /*
5121 * A nested guest cannot optimize MMIO vmexits, because we have an
5122 * nGPA here instead of the required GPA.
5123 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005124 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005125 if (!is_guest_mode(vcpu) &&
5126 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005127 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01005128 /*
5129 * Doing kvm_skip_emulated_instruction() depends on undefined
5130 * behavior: Intel's manual doesn't mandate
5131 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
5132 * occurs and while on real hardware it was observed to be set,
5133 * other hypervisors (namely Hyper-V) don't set it, we end up
5134 * advancing IP with some random value. Disable fast mmio when
5135 * running nested and keep it for real hardware in hope that
5136 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
5137 */
5138 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
5139 return kvm_skip_emulated_instruction(vcpu);
5140 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005141 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07005142 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005143 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005144
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005145 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005146}
5147
Avi Kivity851ba692009-08-24 11:10:17 +03005148static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005149{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005150 WARN_ON_ONCE(!enable_vnmi);
Sean Christopherson2183f562019-05-07 12:17:56 -07005151 exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005152 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005153 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005154
5155 return 1;
5156}
5157
Mohammed Gamal80ced182009-09-01 12:48:18 +02005158static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005159{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005160 struct vcpu_vmx *vmx = to_vmx(vcpu);
5161 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005162 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005163 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005164 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005165
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005166 /*
5167 * We should never reach the point where we are emulating L2
5168 * due to invalid guest state as that means we incorrectly
5169 * allowed a nested VMEntry with an invalid vmcs12.
5170 */
5171 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5172
Sean Christopherson2183f562019-05-07 12:17:56 -07005173 intr_window_requested = exec_controls_get(vmx) &
5174 CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005175
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005176 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005177 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005178 return handle_interrupt_window(&vmx->vcpu);
5179
Radim Krčmář72875d82017-04-26 22:32:19 +02005180 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005181 return 1;
5182
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005183 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005184
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005185 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005186 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005187 ret = 0;
5188 goto out;
5189 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005190
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005191 if (err != EMULATE_DONE)
5192 goto emulation_error;
5193
5194 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5195 vcpu->arch.exception.pending)
5196 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005197
Gleb Natapov8d76c492013-05-08 18:38:44 +03005198 if (vcpu->arch.halt_request) {
5199 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005200 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005201 goto out;
5202 }
5203
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005204 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005205 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005206 if (need_resched())
5207 schedule();
5208 }
5209
Mohammed Gamal80ced182009-09-01 12:48:18 +02005210out:
5211 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005212
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005213emulation_error:
5214 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5215 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5216 vcpu->run->internal.ndata = 0;
5217 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005218}
5219
5220static void grow_ple_window(struct kvm_vcpu *vcpu)
5221{
5222 struct vcpu_vmx *vmx = to_vmx(vcpu);
5223 int old = vmx->ple_window;
5224
Babu Mogerc8e88712018-03-16 16:37:24 -04005225 vmx->ple_window = __grow_ple_window(old, ple_window,
5226 ple_window_grow,
5227 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005228
5229 if (vmx->ple_window != old)
5230 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005231
5232 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005233}
5234
5235static void shrink_ple_window(struct kvm_vcpu *vcpu)
5236{
5237 struct vcpu_vmx *vmx = to_vmx(vcpu);
5238 int old = vmx->ple_window;
5239
Babu Mogerc8e88712018-03-16 16:37:24 -04005240 vmx->ple_window = __shrink_ple_window(old, ple_window,
5241 ple_window_shrink,
5242 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005243
5244 if (vmx->ple_window != old)
5245 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005246
5247 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005248}
5249
5250/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005251 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5252 */
5253static void wakeup_handler(void)
5254{
5255 struct kvm_vcpu *vcpu;
5256 int cpu = smp_processor_id();
5257
5258 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5259 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5260 blocked_vcpu_list) {
5261 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5262
5263 if (pi_test_on(pi_desc) == 1)
5264 kvm_vcpu_kick(vcpu);
5265 }
5266 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5267}
5268
Peng Haoe01bca22018-04-07 05:47:32 +08005269static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005270{
5271 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5272 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5273 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5274 0ull, VMX_EPT_EXECUTABLE_MASK,
5275 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005276 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005277
5278 ept_set_mmio_spte_mask();
5279 kvm_enable_tdp();
5280}
5281
Avi Kivity6aa8b732006-12-10 02:21:36 -08005282/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005283 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5284 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5285 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005286static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005287{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005288 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005289 grow_ple_window(vcpu);
5290
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005291 /*
5292 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5293 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5294 * never set PAUSE_EXITING and just set PLE if supported,
5295 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5296 */
5297 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005298 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005299}
5300
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005301static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005302{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005303 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005304}
5305
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005306static int handle_mwait(struct kvm_vcpu *vcpu)
5307{
5308 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5309 return handle_nop(vcpu);
5310}
5311
Jim Mattson45ec3682017-08-23 16:32:04 -07005312static int handle_invalid_op(struct kvm_vcpu *vcpu)
5313{
5314 kvm_queue_exception(vcpu, UD_VECTOR);
5315 return 1;
5316}
5317
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005318static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5319{
5320 return 1;
5321}
5322
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005323static int handle_monitor(struct kvm_vcpu *vcpu)
5324{
5325 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5326 return handle_nop(vcpu);
5327}
5328
Junaid Shahideb4b2482018-06-27 14:59:14 -07005329static int handle_invpcid(struct kvm_vcpu *vcpu)
5330{
5331 u32 vmx_instruction_info;
5332 unsigned long type;
5333 bool pcid_enabled;
5334 gva_t gva;
5335 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005336 unsigned i;
5337 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005338 struct {
5339 u64 pcid;
5340 u64 gla;
5341 } operand;
5342
5343 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5344 kvm_queue_exception(vcpu, UD_VECTOR);
5345 return 1;
5346 }
5347
5348 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5349 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5350
5351 if (type > 3) {
5352 kvm_inject_gp(vcpu, 0);
5353 return 1;
5354 }
5355
5356 /* According to the Intel instruction reference, the memory operand
5357 * is read even if it isn't needed (e.g., for type==all)
5358 */
5359 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyfdb28612019-06-06 00:19:16 +03005360 vmx_instruction_info, false,
5361 sizeof(operand), &gva))
Junaid Shahideb4b2482018-06-27 14:59:14 -07005362 return 1;
5363
5364 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5365 kvm_inject_page_fault(vcpu, &e);
5366 return 1;
5367 }
5368
5369 if (operand.pcid >> 12 != 0) {
5370 kvm_inject_gp(vcpu, 0);
5371 return 1;
5372 }
5373
5374 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5375
5376 switch (type) {
5377 case INVPCID_TYPE_INDIV_ADDR:
5378 if ((!pcid_enabled && (operand.pcid != 0)) ||
5379 is_noncanonical_address(operand.gla, vcpu)) {
5380 kvm_inject_gp(vcpu, 0);
5381 return 1;
5382 }
5383 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5384 return kvm_skip_emulated_instruction(vcpu);
5385
5386 case INVPCID_TYPE_SINGLE_CTXT:
5387 if (!pcid_enabled && (operand.pcid != 0)) {
5388 kvm_inject_gp(vcpu, 0);
5389 return 1;
5390 }
5391
5392 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5393 kvm_mmu_sync_roots(vcpu);
5394 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5395 }
5396
Junaid Shahidb94742c2018-06-27 14:59:20 -07005397 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005398 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005399 == operand.pcid)
5400 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005401
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005402 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005403 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005404 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005405 * given PCID, then nothing needs to be done here because a
5406 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005407 */
5408
5409 return kvm_skip_emulated_instruction(vcpu);
5410
5411 case INVPCID_TYPE_ALL_NON_GLOBAL:
5412 /*
5413 * Currently, KVM doesn't mark global entries in the shadow
5414 * page tables, so a non-global flush just degenerates to a
5415 * global flush. If needed, we could optimize this later by
5416 * keeping track of global entries in shadow page tables.
5417 */
5418
5419 /* fall-through */
5420 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5421 kvm_mmu_unload(vcpu);
5422 return kvm_skip_emulated_instruction(vcpu);
5423
5424 default:
5425 BUG(); /* We have already checked above that type <= 3 */
5426 }
5427}
5428
Kai Huang843e4332015-01-28 10:54:28 +08005429static int handle_pml_full(struct kvm_vcpu *vcpu)
5430{
5431 unsigned long exit_qualification;
5432
5433 trace_kvm_pml_full(vcpu->vcpu_id);
5434
5435 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5436
5437 /*
5438 * PML buffer FULL happened while executing iret from NMI,
5439 * "blocked by NMI" bit has to be set before next VM entry.
5440 */
5441 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005442 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005443 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5444 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5445 GUEST_INTR_STATE_NMI);
5446
5447 /*
5448 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5449 * here.., and there's no userspace involvement needed for PML.
5450 */
5451 return 1;
5452}
5453
Yunhong Jiang64672c92016-06-13 14:19:59 -07005454static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5455{
Sean Christophersond264ee02018-08-27 15:21:12 -07005456 if (!to_vmx(vcpu)->req_immediate_exit)
5457 kvm_lapic_expired_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005458 return 1;
5459}
5460
Sean Christophersone4027cf2018-12-03 13:53:12 -08005461/*
5462 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5463 * are overwritten by nested_vmx_setup() when nested=1.
5464 */
5465static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5466{
5467 kvm_queue_exception(vcpu, UD_VECTOR);
5468 return 1;
5469}
5470
Sean Christopherson0b665d32018-08-14 09:33:34 -07005471static int handle_encls(struct kvm_vcpu *vcpu)
5472{
5473 /*
5474 * SGX virtualization is not yet supported. There is no software
5475 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5476 * to prevent the guest from executing ENCLS.
5477 */
5478 kvm_queue_exception(vcpu, UD_VECTOR);
5479 return 1;
5480}
5481
Nadav Har'El0140cae2011-05-25 23:06:28 +03005482/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005483 * The exit handlers return 1 if the exit was handled fully and guest execution
5484 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5485 * to be done to userspace and return 0.
5486 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005487static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Sean Christopherson95b5a482019-04-19 22:50:59 -07005488 [EXIT_REASON_EXCEPTION_NMI] = handle_exception_nmi,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005489 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005490 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005491 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005492 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005493 [EXIT_REASON_CR_ACCESS] = handle_cr,
5494 [EXIT_REASON_DR_ACCESS] = handle_dr,
5495 [EXIT_REASON_CPUID] = handle_cpuid,
5496 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5497 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5498 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5499 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005500 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005501 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005502 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005503 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005504 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5505 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5506 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5507 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5508 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5509 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5510 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5511 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5512 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005513 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5514 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005515 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005516 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005517 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005518 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005519 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005520 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005521 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5522 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005523 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5524 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005525 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005526 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005527 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005528 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005529 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5530 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005531 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005532 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08005533 [EXIT_REASON_XSAVES] = handle_xsaves,
5534 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08005535 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005536 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005537 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005538 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005539 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005540};
5541
5542static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005543 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005544
Avi Kivity586f9602010-11-18 13:09:54 +02005545static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5546{
5547 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5548 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5549}
5550
Kai Huanga3eaa862015-11-04 13:46:05 +08005551static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005552{
Kai Huanga3eaa862015-11-04 13:46:05 +08005553 if (vmx->pml_pg) {
5554 __free_page(vmx->pml_pg);
5555 vmx->pml_pg = NULL;
5556 }
Kai Huang843e4332015-01-28 10:54:28 +08005557}
5558
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005559static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005560{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005561 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005562 u64 *pml_buf;
5563 u16 pml_idx;
5564
5565 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5566
5567 /* Do nothing if PML buffer is empty */
5568 if (pml_idx == (PML_ENTITY_NUM - 1))
5569 return;
5570
5571 /* PML index always points to next available PML buffer entity */
5572 if (pml_idx >= PML_ENTITY_NUM)
5573 pml_idx = 0;
5574 else
5575 pml_idx++;
5576
5577 pml_buf = page_address(vmx->pml_pg);
5578 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5579 u64 gpa;
5580
5581 gpa = pml_buf[pml_idx];
5582 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005583 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005584 }
5585
5586 /* reset PML index */
5587 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5588}
5589
5590/*
5591 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5592 * Called before reporting dirty_bitmap to userspace.
5593 */
5594static void kvm_flush_pml_buffers(struct kvm *kvm)
5595{
5596 int i;
5597 struct kvm_vcpu *vcpu;
5598 /*
5599 * We only need to kick vcpu out of guest mode here, as PML buffer
5600 * is flushed at beginning of all VMEXITs, and it's obvious that only
5601 * vcpus running in guest are possible to have unflushed GPAs in PML
5602 * buffer.
5603 */
5604 kvm_for_each_vcpu(i, vcpu, kvm)
5605 kvm_vcpu_kick(vcpu);
5606}
5607
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005608static void vmx_dump_sel(char *name, uint32_t sel)
5609{
5610 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005611 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005612 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5613 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5614 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5615}
5616
5617static void vmx_dump_dtsel(char *name, uint32_t limit)
5618{
5619 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5620 name, vmcs_read32(limit),
5621 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5622}
5623
Paolo Bonzini69090812019-04-15 15:16:17 +02005624void dump_vmcs(void)
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005625{
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005626 u32 vmentry_ctl, vmexit_ctl;
5627 u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
5628 unsigned long cr4;
5629 u64 efer;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005630 int i, n;
5631
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02005632 if (!dump_invalid_vmcs) {
5633 pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
5634 return;
5635 }
5636
5637 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5638 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5639 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5640 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5641 cr4 = vmcs_readl(GUEST_CR4);
5642 efer = vmcs_read64(GUEST_IA32_EFER);
5643 secondary_exec_control = 0;
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005644 if (cpu_has_secondary_exec_ctrls())
5645 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5646
5647 pr_err("*** Guest State ***\n");
5648 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5649 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5650 vmcs_readl(CR0_GUEST_HOST_MASK));
5651 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5652 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5653 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5654 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5655 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5656 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005657 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5658 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5659 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5660 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005661 }
5662 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5663 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5664 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5665 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5666 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5667 vmcs_readl(GUEST_SYSENTER_ESP),
5668 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5669 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5670 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5671 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5672 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5673 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5674 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5675 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5676 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5677 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5678 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5679 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5680 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005681 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5682 efer, vmcs_read64(GUEST_IA32_PAT));
5683 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5684 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005685 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005686 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005687 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005688 pr_err("PerfGlobCtl = 0x%016llx\n",
5689 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005690 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005691 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005692 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5693 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5694 vmcs_read32(GUEST_ACTIVITY_STATE));
5695 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5696 pr_err("InterruptStatus = %04x\n",
5697 vmcs_read16(GUEST_INTR_STATUS));
5698
5699 pr_err("*** Host State ***\n");
5700 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5701 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5702 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5703 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5704 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5705 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5706 vmcs_read16(HOST_TR_SELECTOR));
5707 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5708 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5709 vmcs_readl(HOST_TR_BASE));
5710 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5711 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5712 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5713 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5714 vmcs_readl(HOST_CR4));
5715 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5716 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5717 vmcs_read32(HOST_IA32_SYSENTER_CS),
5718 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5719 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005720 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5721 vmcs_read64(HOST_IA32_EFER),
5722 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005723 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005724 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005725 pr_err("PerfGlobCtl = 0x%016llx\n",
5726 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005727
5728 pr_err("*** Control State ***\n");
5729 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5730 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5731 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5732 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5733 vmcs_read32(EXCEPTION_BITMAP),
5734 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5735 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5736 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5737 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5738 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5739 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5740 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5741 vmcs_read32(VM_EXIT_INTR_INFO),
5742 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5743 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5744 pr_err(" reason=%08x qualification=%016lx\n",
5745 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5746 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5747 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5748 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005749 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005750 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005751 pr_err("TSC Multiplier = 0x%016llx\n",
5752 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005753 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
5754 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
5755 u16 status = vmcs_read16(GUEST_INTR_STATUS);
5756 pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
5757 }
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005758 pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005759 if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
5760 pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
Dan Carpenterd6a85c32019-04-24 13:15:08 +03005761 pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
Paolo Bonzini9d609642019-04-15 15:14:32 +02005762 }
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005763 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5764 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5765 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005766 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005767 n = vmcs_read32(CR3_TARGET_COUNT);
5768 for (i = 0; i + 1 < n; i += 4)
5769 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5770 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5771 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5772 if (i < n)
5773 pr_err("CR3 target%u=%016lx\n",
5774 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5775 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5776 pr_err("PLE Gap=%08x Window=%08x\n",
5777 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5778 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5779 pr_err("Virtual processor ID = 0x%04x\n",
5780 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5781}
5782
Avi Kivity6aa8b732006-12-10 02:21:36 -08005783/*
5784 * The guest has exited. See if we can fix it or if we need userspace
5785 * assistance.
5786 */
Avi Kivity851ba692009-08-24 11:10:17 +03005787static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005788{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005789 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005790 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005791 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005792
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005793 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5794
Kai Huang843e4332015-01-28 10:54:28 +08005795 /*
5796 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5797 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5798 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5799 * mode as if vcpus is in root mode, the PML buffer must has been
5800 * flushed already.
5801 */
5802 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005803 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005804
Mohammed Gamal80ced182009-09-01 12:48:18 +02005805 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005806 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005807 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005808
Paolo Bonzini7313c692017-07-27 10:31:25 +02005809 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5810 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005811
Mohammed Gamal51207022010-05-31 22:40:54 +03005812 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005813 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005814 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5815 vcpu->run->fail_entry.hardware_entry_failure_reason
5816 = exit_reason;
5817 return 0;
5818 }
5819
Avi Kivity29bd8a72007-09-10 17:27:03 +03005820 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005821 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5822 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005823 = vmcs_read32(VM_INSTRUCTION_ERROR);
5824 return 0;
5825 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005826
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005827 /*
5828 * Note:
5829 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5830 * delivery event since it indicates guest is accessing MMIO.
5831 * The vm-exit can be triggered again after return to guest that
5832 * will cause infinite loop.
5833 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005834 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005835 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005836 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005837 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005838 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5839 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5840 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005841 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005842 vcpu->run->internal.data[0] = vectoring_info;
5843 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005844 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5845 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5846 vcpu->run->internal.ndata++;
5847 vcpu->run->internal.data[3] =
5848 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5849 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005850 return 0;
5851 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005852
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005853 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005854 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5855 if (vmx_interrupt_allowed(vcpu)) {
5856 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5857 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5858 vcpu->arch.nmi_pending) {
5859 /*
5860 * This CPU don't support us in finding the end of an
5861 * NMI-blocked window if the guest runs with IRQs
5862 * disabled. So we pull the trigger after 1 s of
5863 * futile waiting, but inform the user about this.
5864 */
5865 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5866 "state on VCPU %d after 1 s timeout\n",
5867 __func__, vcpu->vcpu_id);
5868 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5869 }
5870 }
5871
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872 if (exit_reason < kvm_vmx_max_exit_handlers
5873 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005874 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005875 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005876 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5877 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03005878 kvm_queue_exception(vcpu, UD_VECTOR);
5879 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005880 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005881}
5882
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005883/*
5884 * Software based L1D cache flush which is used when microcode providing
5885 * the cache control MSR is not loaded.
5886 *
5887 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5888 * flush it is required to read in 64 KiB because the replacement algorithm
5889 * is not exactly LRU. This could be sized at runtime via topology
5890 * information but as all relevant affected CPUs have 32KiB L1D cache size
5891 * there is no point in doing so.
5892 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005893static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005894{
5895 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005896
5897 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005898 * This code is only executed when the the flush mode is 'cond' or
5899 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005900 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005901 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005902 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005903
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005904 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005905 * Clear the per-vcpu flush bit, it gets set again
5906 * either from vcpu_run() or from one of the unsafe
5907 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005908 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005909 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005910 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005911
5912 /*
5913 * Clear the per-cpu flush bit, it gets set again from
5914 * the interrupt handlers.
5915 */
5916 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5917 kvm_clear_cpu_l1tf_flush_l1d();
5918
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005919 if (!flush_l1d)
5920 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005921 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005922
5923 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005924
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005925 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5926 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5927 return;
5928 }
5929
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005930 asm volatile(
5931 /* First ensure the pages are in the TLB */
5932 "xorl %%eax, %%eax\n"
5933 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005934 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005935 "addl $4096, %%eax\n\t"
5936 "cmpl %%eax, %[size]\n\t"
5937 "jne .Lpopulate_tlb\n\t"
5938 "xorl %%eax, %%eax\n\t"
5939 "cpuid\n\t"
5940 /* Now fill the cache */
5941 "xorl %%eax, %%eax\n"
5942 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005943 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005944 "addl $64, %%eax\n\t"
5945 "cmpl %%eax, %[size]\n\t"
5946 "jne .Lfill_cache\n\t"
5947 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005948 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005949 [size] "r" (size)
5950 : "eax", "ebx", "ecx", "edx");
5951}
5952
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005953static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005954{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005955 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5956
5957 if (is_guest_mode(vcpu) &&
5958 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5959 return;
5960
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005961 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005962 vmcs_write32(TPR_THRESHOLD, 0);
5963 return;
5964 }
5965
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005966 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005967}
5968
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005969void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005970{
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005971 struct vcpu_vmx *vmx = to_vmx(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08005972 u32 sec_exec_control;
5973
Jim Mattson8d860bb2018-05-09 16:56:05 -04005974 if (!lapic_in_kernel(vcpu))
5975 return;
5976
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07005977 if (!flexpriority_enabled &&
5978 !cpu_has_vmx_virtualize_x2apic_mode())
5979 return;
5980
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005981 /* Postpone execution until vmcs01 is the current VMCS. */
5982 if (is_guest_mode(vcpu)) {
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005983 vmx->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005984 return;
5985 }
5986
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07005987 sec_exec_control = secondary_exec_controls_get(vmx);
Jim Mattson8d860bb2018-05-09 16:56:05 -04005988 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
5989 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08005990
Jim Mattson8d860bb2018-05-09 16:56:05 -04005991 switch (kvm_get_apic_mode(vcpu)) {
5992 case LAPIC_MODE_INVALID:
5993 WARN_ONCE(true, "Invalid local APIC state");
5994 case LAPIC_MODE_DISABLED:
5995 break;
5996 case LAPIC_MODE_XAPIC:
5997 if (flexpriority_enabled) {
5998 sec_exec_control |=
5999 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6000 vmx_flush_tlb(vcpu, true);
6001 }
6002 break;
6003 case LAPIC_MODE_X2APIC:
6004 if (cpu_has_vmx_virtualize_x2apic_mode())
6005 sec_exec_control |=
6006 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6007 break;
Yang Zhang8d146952013-01-25 10:18:50 +08006008 }
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006009 secondary_exec_controls_set(vmx, sec_exec_control);
Yang Zhang8d146952013-01-25 10:18:50 +08006010
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006011 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08006012}
6013
Tang Chen38b99172014-09-24 15:57:54 +08006014static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
6015{
Jim Mattsonab5df312018-05-09 17:02:03 -04006016 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08006017 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07006018 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07006019 }
Tang Chen38b99172014-09-24 15:57:54 +08006020}
6021
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006022static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006023{
6024 u16 status;
6025 u8 old;
6026
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006027 if (max_isr == -1)
6028 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006029
6030 status = vmcs_read16(GUEST_INTR_STATUS);
6031 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006032 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006033 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006034 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006035 vmcs_write16(GUEST_INTR_STATUS, status);
6036 }
6037}
6038
6039static void vmx_set_rvi(int vector)
6040{
6041 u16 status;
6042 u8 old;
6043
Wei Wang4114c272014-11-05 10:53:43 +08006044 if (vector == -1)
6045 vector = 0;
6046
Yang Zhangc7c9c562013-01-25 10:18:51 +08006047 status = vmcs_read16(GUEST_INTR_STATUS);
6048 old = (u8)status & 0xff;
6049 if ((u8)vector != old) {
6050 status &= ~0xff;
6051 status |= (u8)vector;
6052 vmcs_write16(GUEST_INTR_STATUS, status);
6053 }
6054}
6055
6056static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6057{
Liran Alon851c1a182017-12-24 18:12:56 +02006058 /*
6059 * When running L2, updating RVI is only relevant when
6060 * vmcs12 virtual-interrupt-delivery enabled.
6061 * However, it can be enabled only when L1 also
6062 * intercepts external-interrupts and in that case
6063 * we should not update vmcs02 RVI but instead intercept
6064 * interrupt. Therefore, do nothing when running L2.
6065 */
6066 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006067 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006068}
6069
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006070static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006071{
6072 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006073 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006074 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006075
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006076 WARN_ON(!vcpu->arch.apicv_active);
6077 if (pi_test_on(&vmx->pi_desc)) {
6078 pi_clear_on(&vmx->pi_desc);
6079 /*
6080 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6081 * But on x86 this is just a compiler barrier anyway.
6082 */
6083 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006084 max_irr_updated =
6085 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6086
6087 /*
6088 * If we are running L2 and L1 has a new pending interrupt
6089 * which can be injected, we should re-evaluate
6090 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006091 * If L1 intercepts external-interrupts, we should
6092 * exit from L2 to L1. Otherwise, interrupt should be
6093 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006094 */
Liran Alon851c1a182017-12-24 18:12:56 +02006095 if (is_guest_mode(vcpu) && max_irr_updated) {
6096 if (nested_exit_on_intr(vcpu))
6097 kvm_vcpu_exiting_guest_mode(vcpu);
6098 else
6099 kvm_make_request(KVM_REQ_EVENT, vcpu);
6100 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006101 } else {
6102 max_irr = kvm_lapic_find_highest_irr(vcpu);
6103 }
6104 vmx_hwapic_irr_update(vcpu, max_irr);
6105 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006106}
6107
Andrey Smetanin63086302015-11-10 15:36:32 +03006108static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006109{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006110 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006111 return;
6112
Yang Zhangc7c9c562013-01-25 10:18:51 +08006113 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6114 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6115 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6116 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6117}
6118
Paolo Bonzini967235d2016-12-19 14:03:45 +01006119static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6120{
6121 struct vcpu_vmx *vmx = to_vmx(vcpu);
6122
6123 pi_clear_on(&vmx->pi_desc);
6124 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6125}
6126
Sean Christopherson95b5a482019-04-19 22:50:59 -07006127static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006128{
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006129 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Andi Kleena0861c02009-06-08 17:37:09 +08006130
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006131 /* if exit due to PF check for async PF */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006132 if (is_page_fault(vmx->exit_intr_info))
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006133 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6134
Andi Kleena0861c02009-06-08 17:37:09 +08006135 /* Handle machine checks before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006136 if (is_machine_check(vmx->exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006137 kvm_machine_check();
6138
Gleb Natapov20f65982009-05-11 13:35:55 +03006139 /* We need to handle NMIs before interrupts are enabled */
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006140 if (is_nmi(vmx->exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006141 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006142 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006143 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006144 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006145}
Gleb Natapov20f65982009-05-11 13:35:55 +03006146
Sean Christopherson95b5a482019-04-19 22:50:59 -07006147static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08006148{
Sean Christopherson49def502019-04-19 22:50:56 -07006149 unsigned int vector;
6150 unsigned long entry;
6151#ifdef CONFIG_X86_64
6152 unsigned long tmp;
6153#endif
6154 gate_desc *desc;
6155 u32 intr_info;
Yang Zhanga547c6d2013-04-11 19:25:10 +08006156
Sean Christopherson49def502019-04-19 22:50:56 -07006157 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6158 if (WARN_ONCE(!is_external_intr(intr_info),
6159 "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
6160 return;
6161
6162 vector = intr_info & INTR_INFO_VECTOR_MASK;
Sean Christopherson23420802019-04-19 22:50:57 -07006163 desc = (gate_desc *)host_idt_base + vector;
Sean Christopherson49def502019-04-19 22:50:56 -07006164 entry = gate_offset(desc);
6165
Sean Christopherson165072b2019-04-19 22:50:58 -07006166 kvm_before_interrupt(vcpu);
6167
Sean Christopherson49def502019-04-19 22:50:56 -07006168 asm volatile(
Yang Zhanga547c6d2013-04-11 19:25:10 +08006169#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006170 "mov %%" _ASM_SP ", %[sp]\n\t"
6171 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6172 "push $%c[ss]\n\t"
6173 "push %[sp]\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006174#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006175 "pushf\n\t"
6176 __ASM_SIZE(push) " $%c[cs]\n\t"
6177 CALL_NOSPEC
6178 :
Yang Zhanga547c6d2013-04-11 19:25:10 +08006179#ifdef CONFIG_X86_64
Sean Christopherson49def502019-04-19 22:50:56 -07006180 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006181#endif
Sean Christopherson49def502019-04-19 22:50:56 -07006182 ASM_CALL_CONSTRAINT
6183 :
6184 THUNK_TARGET(entry),
6185 [ss]"i"(__KERNEL_DS),
6186 [cs]"i"(__KERNEL_CS)
6187 );
Sean Christopherson165072b2019-04-19 22:50:58 -07006188
6189 kvm_after_interrupt(vcpu);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006190}
Sean Christopherson95b5a482019-04-19 22:50:59 -07006191STACK_FRAME_NON_STANDARD(handle_external_interrupt_irqoff);
6192
6193static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6194{
6195 struct vcpu_vmx *vmx = to_vmx(vcpu);
6196
6197 if (vmx->exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
6198 handle_external_interrupt_irqoff(vcpu);
6199 else if (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI)
6200 handle_exception_nmi_irqoff(vmx);
6201}
Yang Zhanga547c6d2013-04-11 19:25:10 +08006202
Tom Lendackybc226f02018-05-10 22:06:39 +02006203static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006204{
Tom Lendackybc226f02018-05-10 22:06:39 +02006205 switch (index) {
6206 case MSR_IA32_SMBASE:
6207 /*
6208 * We cannot do SMM unless we can run the guest in big
6209 * real mode.
6210 */
6211 return enable_unrestricted_guest || emulate_invalid_guest_state;
6212 case MSR_AMD64_VIRT_SPEC_CTRL:
6213 /* This is AMD only. */
6214 return false;
6215 default:
6216 return true;
6217 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006218}
6219
Chao Peng86f52012018-10-24 16:05:11 +08006220static bool vmx_pt_supported(void)
6221{
6222 return pt_mode == PT_MODE_HOST_GUEST;
6223}
6224
Avi Kivity51aa01d2010-07-20 14:31:20 +03006225static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6226{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006227 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006228 bool unblock_nmi;
6229 u8 vector;
6230 bool idtv_info_valid;
6231
6232 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006233
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006234 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006235 if (vmx->loaded_vmcs->nmi_known_unmasked)
6236 return;
6237 /*
6238 * Can't use vmx->exit_intr_info since we're not sure what
6239 * the exit reason is.
6240 */
6241 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6242 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6243 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6244 /*
6245 * SDM 3: 27.7.1.2 (September 2008)
6246 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6247 * a guest IRET fault.
6248 * SDM 3: 23.2.2 (September 2008)
6249 * Bit 12 is undefined in any of the following cases:
6250 * If the VM exit sets the valid bit in the IDT-vectoring
6251 * information field.
6252 * If the VM exit is due to a double fault.
6253 */
6254 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6255 vector != DF_VECTOR && !idtv_info_valid)
6256 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6257 GUEST_INTR_STATE_NMI);
6258 else
6259 vmx->loaded_vmcs->nmi_known_unmasked =
6260 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6261 & GUEST_INTR_STATE_NMI);
6262 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6263 vmx->loaded_vmcs->vnmi_blocked_time +=
6264 ktime_to_ns(ktime_sub(ktime_get(),
6265 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006266}
6267
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006268static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006269 u32 idt_vectoring_info,
6270 int instr_len_field,
6271 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006272{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006273 u8 vector;
6274 int type;
6275 bool idtv_info_valid;
6276
6277 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006278
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006279 vcpu->arch.nmi_injected = false;
6280 kvm_clear_exception_queue(vcpu);
6281 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006282
6283 if (!idtv_info_valid)
6284 return;
6285
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006286 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006287
Avi Kivity668f6122008-07-02 09:28:55 +03006288 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6289 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006290
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006291 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006292 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006293 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006294 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006295 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006296 * Clear bit "block by NMI" before VM entry if a NMI
6297 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006298 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006299 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006300 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006301 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006302 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006303 /* fall through */
6304 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006305 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006306 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006307 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006308 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006309 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006310 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006311 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006312 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006313 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006314 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006315 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006316 break;
6317 default:
6318 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006319 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006320}
6321
Avi Kivity83422e12010-07-20 14:43:23 +03006322static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6323{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006324 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006325 VM_EXIT_INSTRUCTION_LEN,
6326 IDT_VECTORING_ERROR_CODE);
6327}
6328
Avi Kivityb463a6f2010-07-20 15:06:17 +03006329static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6330{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006331 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006332 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6333 VM_ENTRY_INSTRUCTION_LEN,
6334 VM_ENTRY_EXCEPTION_ERROR_CODE);
6335
6336 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6337}
6338
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006339static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6340{
6341 int i, nr_msrs;
6342 struct perf_guest_switch_msr *msrs;
6343
6344 msrs = perf_guest_get_msrs(&nr_msrs);
6345
6346 if (!msrs)
6347 return;
6348
6349 for (i = 0; i < nr_msrs; i++)
6350 if (msrs[i].host == msrs[i].guest)
6351 clear_atomic_switch_msr(vmx, msrs[i].msr);
6352 else
6353 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006354 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006355}
6356
Sean Christophersonf459a702018-08-27 15:21:11 -07006357static void vmx_arm_hv_timer(struct vcpu_vmx *vmx, u32 val)
6358{
6359 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, val);
6360 if (!vmx->loaded_vmcs->hv_timer_armed)
Sean Christophersonc5f2c762019-05-07 12:17:55 -07006361 pin_controls_setbit(vmx, PIN_BASED_VMX_PREEMPTION_TIMER);
Sean Christophersonf459a702018-08-27 15:21:11 -07006362 vmx->loaded_vmcs->hv_timer_armed = true;
6363}
6364
6365static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006366{
6367 struct vcpu_vmx *vmx = to_vmx(vcpu);
6368 u64 tscl;
6369 u32 delta_tsc;
6370
Sean Christophersond264ee02018-08-27 15:21:12 -07006371 if (vmx->req_immediate_exit) {
6372 vmx_arm_hv_timer(vmx, 0);
6373 return;
6374 }
6375
Sean Christophersonf459a702018-08-27 15:21:11 -07006376 if (vmx->hv_deadline_tsc != -1) {
6377 tscl = rdtsc();
6378 if (vmx->hv_deadline_tsc > tscl)
6379 /* set_hv_timer ensures the delta fits in 32-bits */
6380 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6381 cpu_preemption_timer_multi);
6382 else
6383 delta_tsc = 0;
6384
6385 vmx_arm_hv_timer(vmx, delta_tsc);
Yunhong Jiang64672c92016-06-13 14:19:59 -07006386 return;
Sean Christophersonf459a702018-08-27 15:21:11 -07006387 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006388
Sean Christophersonf459a702018-08-27 15:21:11 -07006389 if (vmx->loaded_vmcs->hv_timer_armed)
Sean Christophersonc5f2c762019-05-07 12:17:55 -07006390 pin_controls_clearbit(vmx, PIN_BASED_VMX_PREEMPTION_TIMER);
Sean Christophersonf459a702018-08-27 15:21:11 -07006391 vmx->loaded_vmcs->hv_timer_armed = false;
Yunhong Jiang64672c92016-06-13 14:19:59 -07006392}
6393
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006394void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006395{
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006396 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6397 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6398 vmcs_writel(HOST_RSP, host_rsp);
6399 }
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006400}
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006401
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006402bool __vmx_vcpu_run(struct vcpu_vmx *vmx, unsigned long *regs, bool launched);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006403
6404static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6405{
6406 struct vcpu_vmx *vmx = to_vmx(vcpu);
6407 unsigned long cr3, cr4;
6408
6409 /* Record the guest's net vcpu time for enforced NMI injections. */
6410 if (unlikely(!enable_vnmi &&
6411 vmx->loaded_vmcs->soft_vnmi_blocked))
6412 vmx->loaded_vmcs->entry_time = ktime_get();
6413
6414 /* Don't enter VMX if guest state is invalid, let the exit handler
6415 start emulation until we arrive back to a valid state */
6416 if (vmx->emulation_required)
6417 return;
6418
6419 if (vmx->ple_window_dirty) {
6420 vmx->ple_window_dirty = false;
6421 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6422 }
6423
Sean Christopherson3731905ef2019-05-07 08:36:27 -07006424 if (vmx->nested.need_vmcs12_to_shadow_sync)
6425 nested_sync_vmcs12_to_shadow(vcpu);
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006426
6427 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6428 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6429 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6430 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6431
6432 cr3 = __get_current_cr3_fast();
6433 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6434 vmcs_writel(HOST_CR3, cr3);
6435 vmx->loaded_vmcs->host_state.cr3 = cr3;
6436 }
6437
6438 cr4 = cr4_read_shadow();
6439 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6440 vmcs_writel(HOST_CR4, cr4);
6441 vmx->loaded_vmcs->host_state.cr4 = cr4;
6442 }
6443
6444 /* When single-stepping over STI and MOV SS, we must clear the
6445 * corresponding interruptibility bits in the guest state. Otherwise
6446 * vmentry fails as it then expects bit 14 (BS) in pending debug
6447 * exceptions being set, but that's not correct for the guest debugging
6448 * case. */
6449 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6450 vmx_set_interrupt_shadow(vcpu, 0);
6451
WANG Chao1811d972019-04-12 15:55:39 +08006452 kvm_load_guest_xcr0(vcpu);
6453
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006454 if (static_cpu_has(X86_FEATURE_PKU) &&
6455 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6456 vcpu->arch.pkru != vmx->host_pkru)
6457 __write_pkru(vcpu->arch.pkru);
6458
6459 pt_guest_enter(vmx);
6460
6461 atomic_switch_perf_msrs(vmx);
6462
6463 vmx_update_hv_timer(vcpu);
6464
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08006465 if (lapic_in_kernel(vcpu) &&
6466 vcpu->arch.apic->lapic_timer.timer_advance_ns)
6467 kvm_wait_lapic_expire(vcpu);
6468
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006469 /*
6470 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6471 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6472 * is no need to worry about the conditional branch over the wrmsr
6473 * being speculatively taken.
6474 */
6475 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6476
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006477 /* L1D Flush includes CPU buffer clear to mitigate MDS */
Sean Christophersonc823dd52019-01-25 07:41:13 -08006478 if (static_branch_unlikely(&vmx_l1d_should_flush))
6479 vmx_l1d_flush(vcpu);
Linus Torvaldsfa4bff12019-05-14 07:57:29 -07006480 else if (static_branch_unlikely(&mds_user_clear))
6481 mds_clear_cpu_buffers();
Sean Christophersonc823dd52019-01-25 07:41:13 -08006482
6483 if (vcpu->arch.cr2 != read_cr2())
6484 write_cr2(vcpu->arch.cr2);
6485
Sean Christophersonfc2ba5a2019-01-25 07:41:19 -08006486 vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
6487 vmx->loaded_vmcs->launched);
Sean Christophersonc823dd52019-01-25 07:41:13 -08006488
6489 vcpu->arch.cr2 = read_cr2();
Avi Kivity6aa8b732006-12-10 02:21:36 -08006490
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006491 /*
6492 * We do not use IBRS in the kernel. If this vCPU has used the
6493 * SPEC_CTRL MSR it may have left it on; save the value and
6494 * turn it off. This is much more efficient than blindly adding
6495 * it to the atomic save/restore list. Especially as the former
6496 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6497 *
6498 * For non-nested case:
6499 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6500 * save it.
6501 *
6502 * For nested case:
6503 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6504 * save it.
6505 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006506 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006507 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006508
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006509 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006510
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006511 /* All fields are clean at this point */
6512 if (static_branch_unlikely(&enable_evmcs))
6513 current_evmcs->hv_clean_fields |=
6514 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6515
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006516 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006517 if (vmx->host_debugctlmsr)
6518 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006519
Avi Kivityaa67f602012-08-01 16:48:03 +03006520#ifndef CONFIG_X86_64
6521 /*
6522 * The sysexit path does not restore ds/es, so we must set them to
6523 * a reasonable value ourselves.
6524 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006525 * We can't defer this to vmx_prepare_switch_to_host() since that
6526 * function may be executed in interrupt context, which saves and
6527 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006528 */
6529 loadsegment(ds, __USER_DS);
6530 loadsegment(es, __USER_DS);
6531#endif
6532
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006533 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006534 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006535 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006536 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006537 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006538 vcpu->arch.regs_dirty = 0;
6539
Chao Peng2ef444f2018-10-24 16:05:12 +08006540 pt_guest_exit(vmx);
6541
Gleb Natapove0b890d2013-09-25 12:51:33 +03006542 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006543 * eager fpu is enabled if PKEY is supported and CR4 is switched
6544 * back on host, so it is safe to read guest PKRU from current
6545 * XSAVE.
6546 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006547 if (static_cpu_has(X86_FEATURE_PKU) &&
6548 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
Sebastian Andrzej Siewiorc806e8872019-04-03 18:41:41 +02006549 vcpu->arch.pkru = rdpkru();
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006550 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006551 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006552 }
6553
WANG Chao1811d972019-04-12 15:55:39 +08006554 kvm_put_guest_xcr0(vcpu);
6555
Gleb Natapove0b890d2013-09-25 12:51:33 +03006556 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006557 vmx->idt_vectoring_info = 0;
6558
6559 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
Sean Christophersonbeb8d932019-04-19 22:50:55 -07006560 if ((u16)vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
6561 kvm_machine_check();
6562
Jim Mattsonb060ca32017-09-14 16:31:42 -07006563 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6564 return;
6565
6566 vmx->loaded_vmcs->launched = 1;
6567 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006568
Avi Kivity51aa01d2010-07-20 14:31:20 +03006569 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006570 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006571}
6572
Sean Christopherson434a1e92018-03-20 12:17:18 -07006573static struct kvm *vmx_vm_alloc(void)
6574{
Ben Gardon41836832019-02-11 11:02:52 -08006575 struct kvm_vmx *kvm_vmx = __vmalloc(sizeof(struct kvm_vmx),
6576 GFP_KERNEL_ACCOUNT | __GFP_ZERO,
6577 PAGE_KERNEL);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006578 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006579}
6580
6581static void vmx_vm_free(struct kvm *kvm)
6582{
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006583 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006584}
6585
Avi Kivity6aa8b732006-12-10 02:21:36 -08006586static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6587{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006588 struct vcpu_vmx *vmx = to_vmx(vcpu);
6589
Kai Huang843e4332015-01-28 10:54:28 +08006590 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006591 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006592 free_vpid(vmx->vpid);
Sean Christopherson55d23752018-12-03 13:53:18 -08006593 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006594 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006595 kfree(vmx->guest_msrs);
6596 kvm_vcpu_uninit(vcpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006597 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006598 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006599}
6600
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006601static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006602{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006603 int err;
Ben Gardon41836832019-02-11 11:02:52 -08006604 struct vcpu_vmx *vmx;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006605 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006606 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006607
Ben Gardon41836832019-02-11 11:02:52 -08006608 vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL_ACCOUNT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006609 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006610 return ERR_PTR(-ENOMEM);
6611
Ben Gardon41836832019-02-11 11:02:52 -08006612 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache,
6613 GFP_KERNEL_ACCOUNT);
Marc Orrb666a4b2018-11-06 14:53:56 -08006614 if (!vmx->vcpu.arch.guest_fpu) {
6615 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6616 err = -ENOMEM;
6617 goto free_partial_vcpu;
6618 }
6619
Wanpeng Li991e7a02015-09-16 17:30:05 +08006620 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006621
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006622 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6623 if (err)
6624 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006625
Peter Feiner4e595162016-07-07 14:49:58 -07006626 err = -ENOMEM;
6627
6628 /*
6629 * If PML is turned on, failure on enabling PML just results in failure
6630 * of creating the vcpu, therefore we can simplify PML logic (by
6631 * avoiding dealing with cases, such as enabling PML partially on vcpus
6632 * for the guest, etc.
6633 */
6634 if (enable_pml) {
Ben Gardon41836832019-02-11 11:02:52 -08006635 vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Peter Feiner4e595162016-07-07 14:49:58 -07006636 if (!vmx->pml_pg)
6637 goto uninit_vcpu;
6638 }
6639
Ben Gardon41836832019-02-11 11:02:52 -08006640 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006641 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6642 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006643
Peter Feiner4e595162016-07-07 14:49:58 -07006644 if (!vmx->guest_msrs)
6645 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006646
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006647 err = alloc_loaded_vmcs(&vmx->vmcs01);
6648 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006649 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006650
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006651 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006652 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006653 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6654 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6655 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6656 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6657 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6658 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
Wanpeng Lib5170062019-05-21 14:06:53 +08006659 if (kvm_cstate_in_guest(kvm)) {
6660 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C1_RES, MSR_TYPE_R);
6661 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
6662 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
6663 vmx_disable_intercept_for_msr(msr_bitmap, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6664 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006665 vmx->msr_bitmap_mode = 0;
6666
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006667 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006668 cpu = get_cpu();
6669 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006670 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006671 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006672 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006673 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006674 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006675 err = alloc_apic_access_page(kvm);
6676 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006677 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006678 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006679
Sean Christophersone90008d2018-03-05 12:04:37 -08006680 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006681 err = init_rmode_identity_map(kvm);
6682 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006683 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006684 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006685
Roman Kagan63aff652018-07-19 21:59:07 +03006686 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006687 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006688 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006689 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006690 else
6691 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006692
Wincy Van705699a2015-02-03 23:58:17 +08006693 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006694 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006695
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006696 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6697
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006698 /*
6699 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6700 * or POSTED_INTR_WAKEUP_VECTOR.
6701 */
6702 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6703 vmx->pi_desc.sn = 1;
6704
Lan Tianyu53963a72018-12-06 15:34:36 +08006705 vmx->ept_pointer = INVALID_PAGE;
6706
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006707 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006708
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006709free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006710 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006711free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006712 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006713free_pml:
6714 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006715uninit_vcpu:
6716 kvm_vcpu_uninit(&vmx->vcpu);
6717free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006718 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006719 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
6720free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006721 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006722 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006723}
6724
Thomas Gleixner65fd4cb2019-02-19 11:10:49 +01006725#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6726#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006727
Wanpeng Lib31c1142018-03-12 04:53:04 -07006728static int vmx_vm_init(struct kvm *kvm)
6729{
Tianyu Lan877ad952018-07-19 08:40:23 +00006730 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6731
Wanpeng Lib31c1142018-03-12 04:53:04 -07006732 if (!ple_gap)
6733 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006734
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006735 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6736 switch (l1tf_mitigation) {
6737 case L1TF_MITIGATION_OFF:
6738 case L1TF_MITIGATION_FLUSH_NOWARN:
6739 /* 'I explicitly don't care' is set */
6740 break;
6741 case L1TF_MITIGATION_FLUSH:
6742 case L1TF_MITIGATION_FLUSH_NOSMT:
6743 case L1TF_MITIGATION_FULL:
6744 /*
6745 * Warn upon starting the first VM in a potentially
6746 * insecure environment.
6747 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006748 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006749 pr_warn_once(L1TF_MSG_SMT);
6750 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6751 pr_warn_once(L1TF_MSG_L1D);
6752 break;
6753 case L1TF_MITIGATION_FULL_FORCE:
6754 /* Flush is enforced */
6755 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006756 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006757 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006758 return 0;
6759}
6760
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006761static int __init vmx_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006762{
6763 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006764 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006765
Sean Christopherson7caaa712018-12-03 13:53:01 -08006766 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006767 return -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006768 if (nested)
6769 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6770 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006771 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6772 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6773 smp_processor_id());
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006774 return -EIO;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006775 }
Sean Christophersonf257d6d2019-04-19 22:18:17 -07006776 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006777}
6778
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006779static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006780{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006781 u8 cache;
6782 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006783
Sheng Yang522c68c2009-04-27 20:35:43 +08006784 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006785 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006786 * 2. EPT with VT-d:
6787 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006788 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006789 * b. VT-d with snooping control feature: snooping control feature of
6790 * VT-d engine can guarantee the cache correctness. Just set it
6791 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006792 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006793 * consistent with host MTRR
6794 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006795 if (is_mmio) {
6796 cache = MTRR_TYPE_UNCACHABLE;
6797 goto exit;
6798 }
6799
6800 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006801 ipat = VMX_EPT_IPAT_BIT;
6802 cache = MTRR_TYPE_WRBACK;
6803 goto exit;
6804 }
6805
6806 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6807 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006808 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006809 cache = MTRR_TYPE_WRBACK;
6810 else
6811 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006812 goto exit;
6813 }
6814
Xiao Guangrongff536042015-06-15 16:55:22 +08006815 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006816
6817exit:
6818 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006819}
6820
Sheng Yang17cc3932010-01-05 19:02:27 +08006821static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006822{
Sheng Yang878403b2010-01-05 19:02:29 +08006823 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6824 return PT_DIRECTORY_LEVEL;
6825 else
6826 /* For shadow and EPT supported 1GB page */
6827 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006828}
6829
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006830static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006831{
6832 /*
6833 * These bits in the secondary execution controls field
6834 * are dynamic, the others are mostly based on the hypervisor
6835 * architecture and the guest's CPUID. Do not touch the
6836 * dynamic bits.
6837 */
6838 u32 mask =
6839 SECONDARY_EXEC_SHADOW_VMCS |
6840 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006841 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6842 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006843
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006844 u32 new_ctl = vmx->secondary_exec_control;
6845 u32 cur_ctl = secondary_exec_controls_get(vmx);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006846
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006847 secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006848}
6849
David Matlack8322ebb2016-11-29 18:14:09 -08006850/*
6851 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6852 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6853 */
6854static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6855{
6856 struct vcpu_vmx *vmx = to_vmx(vcpu);
6857 struct kvm_cpuid_entry2 *entry;
6858
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006859 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6860 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006861
6862#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6863 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006864 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006865} while (0)
6866
6867 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6868 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6869 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6870 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6871 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6872 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6873 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6874 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6875 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6876 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6877 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6878 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6879 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6880 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6881 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6882
6883 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6884 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6885 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6886 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6887 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006888 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006889
6890#undef cr4_fixed1_update
6891}
6892
Liran Alon5f76f6f2018-09-14 03:25:52 +03006893static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6894{
6895 struct vcpu_vmx *vmx = to_vmx(vcpu);
6896
6897 if (kvm_mpx_supported()) {
6898 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6899
6900 if (mpx_enabled) {
6901 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6902 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6903 } else {
6904 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6905 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6906 }
6907 }
6908}
6909
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006910static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6911{
6912 struct vcpu_vmx *vmx = to_vmx(vcpu);
6913 struct kvm_cpuid_entry2 *best = NULL;
6914 int i;
6915
6916 for (i = 0; i < PT_CPUID_LEAVES; i++) {
6917 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
6918 if (!best)
6919 return;
6920 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
6921 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
6922 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
6923 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
6924 }
6925
6926 /* Get the number of configurable Address Ranges for filtering */
6927 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
6928 PT_CAP_num_address_ranges);
6929
6930 /* Initialize and clear the no dependency bits */
6931 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
6932 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
6933
6934 /*
6935 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
6936 * will inject an #GP
6937 */
6938 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
6939 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
6940
6941 /*
6942 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
6943 * PSBFreq can be set
6944 */
6945 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
6946 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
6947 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
6948
6949 /*
6950 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
6951 * MTCFreq can be set
6952 */
6953 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
6954 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
6955 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
6956
6957 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
6958 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
6959 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
6960 RTIT_CTL_PTW_EN);
6961
6962 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
6963 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
6964 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
6965
6966 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
6967 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
6968 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
6969
6970 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
6971 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
6972 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
6973
6974 /* unmask address range configure area */
6975 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06006976 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006977}
6978
Sheng Yang0e851882009-12-18 16:48:46 +08006979static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6980{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006981 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006982
Paolo Bonzini80154d72017-08-24 13:55:35 +02006983 if (cpu_has_secondary_exec_ctrls()) {
6984 vmx_compute_secondary_exec_control(vmx);
Sean Christophersonfe7f895d2019-05-07 12:17:57 -07006985 vmcs_set_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006986 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006987
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006988 if (nested_vmx_allowed(vcpu))
6989 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
6990 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
6991 else
6992 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
6993 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08006994
Liran Alon5f76f6f2018-09-14 03:25:52 +03006995 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08006996 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03006997 nested_vmx_entry_exit_ctls_update(vcpu);
6998 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006999
7000 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7001 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7002 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007003}
7004
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007005static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7006{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007007 if (func == 1 && nested)
7008 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007009}
7010
Sean Christophersond264ee02018-08-27 15:21:12 -07007011static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7012{
7013 to_vmx(vcpu)->req_immediate_exit = true;
7014}
7015
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007016static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7017 struct x86_instruction_info *info,
7018 enum x86_intercept_stage stage)
7019{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007020 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7021 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7022
7023 /*
7024 * RDPID causes #UD if disabled through secondary execution controls.
7025 * Because it is marked as EmulateOnUD, we need to intercept it here.
7026 */
7027 if (info->intercept == x86_intercept_rdtscp &&
7028 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7029 ctxt->exception.vector = UD_VECTOR;
7030 ctxt->exception.error_code_valid = false;
7031 return X86EMUL_PROPAGATE_FAULT;
7032 }
7033
7034 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007035 return X86EMUL_CONTINUE;
7036}
7037
Yunhong Jiang64672c92016-06-13 14:19:59 -07007038#ifdef CONFIG_X86_64
7039/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7040static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7041 u64 divisor, u64 *result)
7042{
7043 u64 low = a << shift, high = a >> (64 - shift);
7044
7045 /* To avoid the overflow on divq */
7046 if (high >= divisor)
7047 return 1;
7048
7049 /* Low hold the result, high hold rem which is discarded */
7050 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7051 "rm" (divisor), "0" (low), "1" (high));
7052 *result = low;
7053
7054 return 0;
7055}
7056
Sean Christophersonf9927982019-04-16 13:32:46 -07007057static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
7058 bool *expired)
Yunhong Jiang64672c92016-06-13 14:19:59 -07007059{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007060 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007061 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
Sean Christopherson39497d72019-04-17 10:15:32 -07007062 struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007063
7064 if (kvm_mwait_in_guest(vcpu->kvm))
7065 return -EOPNOTSUPP;
7066
7067 vmx = to_vmx(vcpu);
7068 tscl = rdtsc();
7069 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7070 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Sean Christopherson39497d72019-04-17 10:15:32 -07007071 lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
7072 ktimer->timer_advance_ns);
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007073
7074 if (delta_tsc > lapic_timer_advance_cycles)
7075 delta_tsc -= lapic_timer_advance_cycles;
7076 else
7077 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007078
7079 /* Convert to host delta tsc if tsc scaling is enabled */
7080 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
Sean Christopherson0967fa12019-04-16 13:32:48 -07007081 delta_tsc && u64_shl_div_u64(delta_tsc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007082 kvm_tsc_scaling_ratio_frac_bits,
Sean Christopherson0967fa12019-04-16 13:32:48 -07007083 vcpu->arch.tsc_scaling_ratio, &delta_tsc))
Yunhong Jiang64672c92016-06-13 14:19:59 -07007084 return -ERANGE;
7085
7086 /*
7087 * If the delta tsc can't fit in the 32 bit after the multi shift,
7088 * we can't use the preemption timer.
7089 * It's possible that it fits on later vmentries, but checking
7090 * on every vmentry is costly so we just use an hrtimer.
7091 */
7092 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7093 return -ERANGE;
7094
7095 vmx->hv_deadline_tsc = tscl + delta_tsc;
Sean Christophersonf9927982019-04-16 13:32:46 -07007096 *expired = !delta_tsc;
7097 return 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007098}
7099
7100static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7101{
Sean Christophersonf459a702018-08-27 15:21:11 -07007102 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007103}
7104#endif
7105
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007106static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007107{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007108 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007109 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007110}
7111
Kai Huang843e4332015-01-28 10:54:28 +08007112static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7113 struct kvm_memory_slot *slot)
7114{
7115 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7116 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7117}
7118
7119static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7120 struct kvm_memory_slot *slot)
7121{
7122 kvm_mmu_slot_set_dirty(kvm, slot);
7123}
7124
7125static void vmx_flush_log_dirty(struct kvm *kvm)
7126{
7127 kvm_flush_pml_buffers(kvm);
7128}
7129
Bandan Dasc5f983f2017-05-05 15:25:14 -04007130static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7131{
7132 struct vmcs12 *vmcs12;
7133 struct vcpu_vmx *vmx = to_vmx(vcpu);
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007134 gpa_t gpa, dst;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007135
7136 if (is_guest_mode(vcpu)) {
7137 WARN_ON_ONCE(vmx->nested.pml_full);
7138
7139 /*
7140 * Check if PML is enabled for the nested guest.
7141 * Whether eptp bit 6 is set is already checked
7142 * as part of A/D emulation.
7143 */
7144 vmcs12 = get_vmcs12(vcpu);
7145 if (!nested_cpu_has_pml(vmcs12))
7146 return 0;
7147
Dan Carpenter47698862017-05-10 22:43:17 +03007148 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007149 vmx->nested.pml_full = true;
7150 return 1;
7151 }
7152
7153 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007154 dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007155
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007156 if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
7157 offset_in_page(dst), sizeof(gpa)))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007158 return 0;
7159
KarimAllah Ahmed3d5f6be2019-01-31 21:24:32 +01007160 vmcs12->guest_pml_index--;
Bandan Dasc5f983f2017-05-05 15:25:14 -04007161 }
7162
7163 return 0;
7164}
7165
Kai Huang843e4332015-01-28 10:54:28 +08007166static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7167 struct kvm_memory_slot *memslot,
7168 gfn_t offset, unsigned long mask)
7169{
7170 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7171}
7172
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007173static void __pi_post_block(struct kvm_vcpu *vcpu)
7174{
7175 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7176 struct pi_desc old, new;
7177 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007178
7179 do {
7180 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007181 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7182 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007183
7184 dest = cpu_physical_id(vcpu->cpu);
7185
7186 if (x2apic_enabled())
7187 new.ndst = dest;
7188 else
7189 new.ndst = (dest << 8) & 0xFF00;
7190
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007191 /* set 'NV' to 'notification vector' */
7192 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007193 } while (cmpxchg64(&pi_desc->control, old.control,
7194 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007195
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007196 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7197 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007198 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007199 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007200 vcpu->pre_pcpu = -1;
7201 }
7202}
7203
Feng Wuefc64402015-09-18 22:29:51 +08007204/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007205 * This routine does the following things for vCPU which is going
7206 * to be blocked if VT-d PI is enabled.
7207 * - Store the vCPU to the wakeup list, so when interrupts happen
7208 * we can find the right vCPU to wake up.
7209 * - Change the Posted-interrupt descriptor as below:
7210 * 'NDST' <-- vcpu->pre_pcpu
7211 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7212 * - If 'ON' is set during this process, which means at least one
7213 * interrupt is posted for this vCPU, we cannot block it, in
7214 * this case, return 1, otherwise, return 0.
7215 *
7216 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007217static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007218{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007219 unsigned int dest;
7220 struct pi_desc old, new;
7221 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7222
7223 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007224 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7225 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007226 return 0;
7227
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007228 WARN_ON(irqs_disabled());
7229 local_irq_disable();
7230 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7231 vcpu->pre_pcpu = vcpu->cpu;
7232 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7233 list_add_tail(&vcpu->blocked_vcpu_list,
7234 &per_cpu(blocked_vcpu_on_cpu,
7235 vcpu->pre_pcpu));
7236 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7237 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007238
7239 do {
7240 old.control = new.control = pi_desc->control;
7241
Feng Wubf9f6ac2015-09-18 22:29:55 +08007242 WARN((pi_desc->sn == 1),
7243 "Warning: SN field of posted-interrupts "
7244 "is set before blocking\n");
7245
7246 /*
7247 * Since vCPU can be preempted during this process,
7248 * vcpu->cpu could be different with pre_pcpu, we
7249 * need to set pre_pcpu as the destination of wakeup
7250 * notification event, then we can find the right vCPU
7251 * to wakeup in wakeup handler if interrupts happen
7252 * when the vCPU is in blocked state.
7253 */
7254 dest = cpu_physical_id(vcpu->pre_pcpu);
7255
7256 if (x2apic_enabled())
7257 new.ndst = dest;
7258 else
7259 new.ndst = (dest << 8) & 0xFF00;
7260
7261 /* set 'NV' to 'wakeup vector' */
7262 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007263 } while (cmpxchg64(&pi_desc->control, old.control,
7264 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007265
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007266 /* We should not block the vCPU if an interrupt is posted for it. */
7267 if (pi_test_on(pi_desc) == 1)
7268 __pi_post_block(vcpu);
7269
7270 local_irq_enable();
7271 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007272}
7273
Yunhong Jiangbc225122016-06-13 14:19:58 -07007274static int vmx_pre_block(struct kvm_vcpu *vcpu)
7275{
7276 if (pi_pre_block(vcpu))
7277 return 1;
7278
Yunhong Jiang64672c92016-06-13 14:19:59 -07007279 if (kvm_lapic_hv_timer_in_use(vcpu))
7280 kvm_lapic_switch_to_sw_timer(vcpu);
7281
Yunhong Jiangbc225122016-06-13 14:19:58 -07007282 return 0;
7283}
7284
7285static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007286{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007287 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007288 return;
7289
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007290 WARN_ON(irqs_disabled());
7291 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007292 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007293 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007294}
7295
Yunhong Jiangbc225122016-06-13 14:19:58 -07007296static void vmx_post_block(struct kvm_vcpu *vcpu)
7297{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007298 if (kvm_x86_ops->set_hv_timer)
7299 kvm_lapic_switch_to_hv_timer(vcpu);
7300
Yunhong Jiangbc225122016-06-13 14:19:58 -07007301 pi_post_block(vcpu);
7302}
7303
Feng Wubf9f6ac2015-09-18 22:29:55 +08007304/*
Feng Wuefc64402015-09-18 22:29:51 +08007305 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7306 *
7307 * @kvm: kvm
7308 * @host_irq: host irq of the interrupt
7309 * @guest_irq: gsi of the interrupt
7310 * @set: set or unset PI
7311 * returns 0 on success, < 0 on failure
7312 */
7313static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7314 uint32_t guest_irq, bool set)
7315{
7316 struct kvm_kernel_irq_routing_entry *e;
7317 struct kvm_irq_routing_table *irq_rt;
7318 struct kvm_lapic_irq irq;
7319 struct kvm_vcpu *vcpu;
7320 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007321 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007322
7323 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007324 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7325 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007326 return 0;
7327
7328 idx = srcu_read_lock(&kvm->irq_srcu);
7329 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007330 if (guest_irq >= irq_rt->nr_rt_entries ||
7331 hlist_empty(&irq_rt->map[guest_irq])) {
7332 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7333 guest_irq, irq_rt->nr_rt_entries);
7334 goto out;
7335 }
Feng Wuefc64402015-09-18 22:29:51 +08007336
7337 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7338 if (e->type != KVM_IRQ_ROUTING_MSI)
7339 continue;
7340 /*
7341 * VT-d PI cannot support posting multicast/broadcast
7342 * interrupts to a vCPU, we still use interrupt remapping
7343 * for these kind of interrupts.
7344 *
7345 * For lowest-priority interrupts, we only support
7346 * those with single CPU as the destination, e.g. user
7347 * configures the interrupts via /proc/irq or uses
7348 * irqbalance to make the interrupts single-CPU.
7349 *
7350 * We will support full lowest-priority interrupt later.
7351 */
7352
Radim Krčmář371313132016-07-12 22:09:27 +02007353 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +08007354 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
7355 /*
7356 * Make sure the IRTE is in remapped mode if
7357 * we don't handle it in posted mode.
7358 */
7359 ret = irq_set_vcpu_affinity(host_irq, NULL);
7360 if (ret < 0) {
7361 printk(KERN_INFO
7362 "failed to back to remapped mode, irq: %u\n",
7363 host_irq);
7364 goto out;
7365 }
7366
Feng Wuefc64402015-09-18 22:29:51 +08007367 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007368 }
Feng Wuefc64402015-09-18 22:29:51 +08007369
7370 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7371 vcpu_info.vector = irq.vector;
7372
hu huajun2698d822018-04-11 15:16:40 +08007373 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007374 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7375
7376 if (set)
7377 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2eb2017-09-18 09:56:49 +08007378 else
Feng Wuefc64402015-09-18 22:29:51 +08007379 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007380
7381 if (ret < 0) {
7382 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7383 __func__);
7384 goto out;
7385 }
7386 }
7387
7388 ret = 0;
7389out:
7390 srcu_read_unlock(&kvm->irq_srcu, idx);
7391 return ret;
7392}
7393
Ashok Rajc45dcc72016-06-22 14:59:56 +08007394static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7395{
7396 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7397 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7398 FEATURE_CONTROL_LMCE;
7399 else
7400 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7401 ~FEATURE_CONTROL_LMCE;
7402}
7403
Ladi Prosek72d7b372017-10-11 16:54:41 +02007404static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7405{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007406 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7407 if (to_vmx(vcpu)->nested.nested_run_pending)
7408 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007409 return 1;
7410}
7411
Ladi Prosek0234bf82017-10-11 16:54:40 +02007412static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7413{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007414 struct vcpu_vmx *vmx = to_vmx(vcpu);
7415
7416 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7417 if (vmx->nested.smm.guest_mode)
7418 nested_vmx_vmexit(vcpu, -1, 0, 0);
7419
7420 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7421 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007422 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007423 return 0;
7424}
7425
Sean Christophersoned193212019-04-02 08:03:09 -07007426static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02007427{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007428 struct vcpu_vmx *vmx = to_vmx(vcpu);
7429 int ret;
7430
7431 if (vmx->nested.smm.vmxon) {
7432 vmx->nested.vmxon = true;
7433 vmx->nested.smm.vmxon = false;
7434 }
7435
7436 if (vmx->nested.smm.guest_mode) {
Sean Christophersona633e412018-09-26 09:23:47 -07007437 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007438 if (ret)
7439 return ret;
7440
7441 vmx->nested.smm.guest_mode = false;
7442 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007443 return 0;
7444}
7445
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007446static int enable_smi_window(struct kvm_vcpu *vcpu)
7447{
7448 return 0;
7449}
7450
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007451static bool vmx_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
7452{
7453 return 0;
7454}
7455
Sean Christophersona3203382018-12-03 13:53:11 -08007456static __init int hardware_setup(void)
7457{
7458 unsigned long host_bndcfgs;
Sean Christopherson23420802019-04-19 22:50:57 -07007459 struct desc_ptr dt;
Sean Christophersona3203382018-12-03 13:53:11 -08007460 int r, i;
7461
7462 rdmsrl_safe(MSR_EFER, &host_efer);
7463
Sean Christopherson23420802019-04-19 22:50:57 -07007464 store_idt(&dt);
7465 host_idt_base = dt.address;
7466
Sean Christophersona3203382018-12-03 13:53:11 -08007467 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7468 kvm_define_shared_msr(i, vmx_msr_index[i]);
7469
7470 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7471 return -EIO;
7472
7473 if (boot_cpu_has(X86_FEATURE_NX))
7474 kvm_enable_efer_bits(EFER_NX);
7475
7476 if (boot_cpu_has(X86_FEATURE_MPX)) {
7477 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7478 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7479 }
7480
7481 if (boot_cpu_has(X86_FEATURE_XSAVES))
7482 rdmsrl(MSR_IA32_XSS, host_xss);
7483
7484 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7485 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7486 enable_vpid = 0;
7487
7488 if (!cpu_has_vmx_ept() ||
7489 !cpu_has_vmx_ept_4levels() ||
7490 !cpu_has_vmx_ept_mt_wb() ||
7491 !cpu_has_vmx_invept_global())
7492 enable_ept = 0;
7493
7494 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7495 enable_ept_ad_bits = 0;
7496
7497 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7498 enable_unrestricted_guest = 0;
7499
7500 if (!cpu_has_vmx_flexpriority())
7501 flexpriority_enabled = 0;
7502
7503 if (!cpu_has_virtual_nmis())
7504 enable_vnmi = 0;
7505
7506 /*
7507 * set_apic_access_page_addr() is used to reload apic access
7508 * page upon invalidation. No need to do anything if not
7509 * using the APIC_ACCESS_ADDR VMCS field.
7510 */
7511 if (!flexpriority_enabled)
7512 kvm_x86_ops->set_apic_access_page_addr = NULL;
7513
7514 if (!cpu_has_vmx_tpr_shadow())
7515 kvm_x86_ops->update_cr8_intercept = NULL;
7516
7517 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7518 kvm_disable_largepages();
7519
7520#if IS_ENABLED(CONFIG_HYPERV)
7521 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007522 && enable_ept) {
7523 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7524 kvm_x86_ops->tlb_remote_flush_with_range =
7525 hv_remote_flush_tlb_with_range;
7526 }
Sean Christophersona3203382018-12-03 13:53:11 -08007527#endif
7528
7529 if (!cpu_has_vmx_ple()) {
7530 ple_gap = 0;
7531 ple_window = 0;
7532 ple_window_grow = 0;
7533 ple_window_max = 0;
7534 ple_window_shrink = 0;
7535 }
7536
7537 if (!cpu_has_vmx_apicv()) {
7538 enable_apicv = 0;
7539 kvm_x86_ops->sync_pir_to_irr = NULL;
7540 }
7541
7542 if (cpu_has_vmx_tsc_scaling()) {
7543 kvm_has_tsc_control = true;
7544 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7545 kvm_tsc_scaling_ratio_frac_bits = 48;
7546 }
7547
7548 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7549
7550 if (enable_ept)
7551 vmx_enable_tdp();
7552 else
7553 kvm_disable_tdp();
7554
Sean Christophersona3203382018-12-03 13:53:11 -08007555 /*
7556 * Only enable PML when hardware supports PML feature, and both EPT
7557 * and EPT A/D bit features are enabled -- PML depends on them to work.
7558 */
7559 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7560 enable_pml = 0;
7561
7562 if (!enable_pml) {
7563 kvm_x86_ops->slot_enable_log_dirty = NULL;
7564 kvm_x86_ops->slot_disable_log_dirty = NULL;
7565 kvm_x86_ops->flush_log_dirty = NULL;
7566 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7567 }
7568
7569 if (!cpu_has_vmx_preemption_timer())
7570 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7571
7572 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7573 u64 vmx_msr;
7574
7575 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7576 cpu_preemption_timer_multi =
7577 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7578 } else {
7579 kvm_x86_ops->set_hv_timer = NULL;
7580 kvm_x86_ops->cancel_hv_timer = NULL;
7581 }
7582
Sean Christophersona3203382018-12-03 13:53:11 -08007583 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007584
7585 kvm_mce_cap_supported |= MCG_LMCE_P;
7586
Chao Pengf99e3da2018-10-24 16:05:10 +08007587 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7588 return -EINVAL;
7589 if (!enable_ept || !cpu_has_vmx_intel_pt())
7590 pt_mode = PT_MODE_SYSTEM;
7591
Sean Christophersona3203382018-12-03 13:53:11 -08007592 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007593 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7594 vmx_capability.ept, enable_apicv);
7595
Sean Christophersone4027cf2018-12-03 13:53:12 -08007596 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007597 if (r)
7598 return r;
7599 }
7600
7601 r = alloc_kvm_area();
7602 if (r)
7603 nested_vmx_hardware_unsetup();
7604 return r;
7605}
7606
7607static __exit void hardware_unsetup(void)
7608{
7609 if (nested)
7610 nested_vmx_hardware_unsetup();
7611
7612 free_kvm_area();
7613}
7614
Kees Cook404f6aa2016-08-08 16:29:06 -07007615static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007616 .cpu_has_kvm_support = cpu_has_kvm_support,
7617 .disabled_by_bios = vmx_disabled_by_bios,
7618 .hardware_setup = hardware_setup,
7619 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007620 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007621 .hardware_enable = hardware_enable,
7622 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007623 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007624 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007625
Wanpeng Lib31c1142018-03-12 04:53:04 -07007626 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007627 .vm_alloc = vmx_vm_alloc,
7628 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007629
Avi Kivity6aa8b732006-12-10 02:21:36 -08007630 .vcpu_create = vmx_create_vcpu,
7631 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007632 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007633
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007634 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007635 .vcpu_load = vmx_vcpu_load,
7636 .vcpu_put = vmx_vcpu_put,
7637
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007638 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007639 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007640 .get_msr = vmx_get_msr,
7641 .set_msr = vmx_set_msr,
7642 .get_segment_base = vmx_get_segment_base,
7643 .get_segment = vmx_get_segment,
7644 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007645 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007646 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007647 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007648 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007649 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007650 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007651 .set_cr3 = vmx_set_cr3,
7652 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007653 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007654 .get_idt = vmx_get_idt,
7655 .set_idt = vmx_set_idt,
7656 .get_gdt = vmx_get_gdt,
7657 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007658 .get_dr6 = vmx_get_dr6,
7659 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007660 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007661 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007662 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007663 .get_rflags = vmx_get_rflags,
7664 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007665
Avi Kivity6aa8b732006-12-10 02:21:36 -08007666 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007667 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007668
Avi Kivity6aa8b732006-12-10 02:21:36 -08007669 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007670 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007671 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007672 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7673 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007674 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007675 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007676 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007677 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007678 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007679 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007680 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007681 .get_nmi_mask = vmx_get_nmi_mask,
7682 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007683 .enable_nmi_window = enable_nmi_window,
7684 .enable_irq_window = enable_irq_window,
7685 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007686 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007687 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007688 .get_enable_apicv = vmx_get_enable_apicv,
7689 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007690 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007691 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007692 .hwapic_irr_update = vmx_hwapic_irr_update,
7693 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007694 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007695 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7696 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007697
Izik Eiduscbc94022007-10-25 00:29:55 +02007698 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007699 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007700 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007701 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007702
Avi Kivity586f9602010-11-18 13:09:54 +02007703 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007704
Sheng Yang17cc3932010-01-05 19:02:27 +08007705 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007706
7707 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007708
7709 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007710 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007711
7712 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007713
7714 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007715
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007716 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007717 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007718
7719 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007720
7721 .check_intercept = vmx_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07007722 .handle_exit_irqoff = vmx_handle_exit_irqoff,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007723 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007724 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007725 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007726 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007727
Sean Christophersond264ee02018-08-27 15:21:12 -07007728 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007729
7730 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007731
7732 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7733 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7734 .flush_log_dirty = vmx_flush_log_dirty,
7735 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007736 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007737
Feng Wubf9f6ac2015-09-18 22:29:55 +08007738 .pre_block = vmx_pre_block,
7739 .post_block = vmx_post_block,
7740
Wei Huang25462f72015-06-19 15:45:05 +02007741 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007742
7743 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007744
7745#ifdef CONFIG_X86_64
7746 .set_hv_timer = vmx_set_hv_timer,
7747 .cancel_hv_timer = vmx_cancel_hv_timer,
7748#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007749
7750 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007751
Ladi Prosek72d7b372017-10-11 16:54:41 +02007752 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007753 .pre_enter_smm = vmx_pre_enter_smm,
7754 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007755 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007756
Sean Christophersone4027cf2018-12-03 13:53:12 -08007757 .check_nested_events = NULL,
7758 .get_nested_state = NULL,
7759 .set_nested_state = NULL,
7760 .get_vmcs12_pages = NULL,
7761 .nested_enable_evmcs = NULL,
Singh, Brijesh05d5a482019-02-15 17:24:12 +00007762 .need_emulation_on_page_fault = vmx_need_emulation_on_page_fault,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007763};
7764
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007765static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007766{
7767 if (vmx_l1d_flush_pages) {
7768 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7769 vmx_l1d_flush_pages = NULL;
7770 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007771 /* Restore state so sysfs ignores VMX */
7772 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007773}
7774
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007775static void vmx_exit(void)
7776{
7777#ifdef CONFIG_KEXEC_CORE
7778 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7779 synchronize_rcu();
7780#endif
7781
7782 kvm_exit();
7783
7784#if IS_ENABLED(CONFIG_HYPERV)
7785 if (static_branch_unlikely(&enable_evmcs)) {
7786 int cpu;
7787 struct hv_vp_assist_page *vp_ap;
7788 /*
7789 * Reset everything to support using non-enlightened VMCS
7790 * access later (e.g. when we reload the module with
7791 * enlightened_vmcs=0)
7792 */
7793 for_each_online_cpu(cpu) {
7794 vp_ap = hv_get_vp_assist_page(cpu);
7795
7796 if (!vp_ap)
7797 continue;
7798
7799 vp_ap->current_nested_vmcs = 0;
7800 vp_ap->enlighten_vmentry = 0;
7801 }
7802
7803 static_branch_disable(&enable_evmcs);
7804 }
7805#endif
7806 vmx_cleanup_l1d_flush();
7807}
7808module_exit(vmx_exit);
7809
Avi Kivity6aa8b732006-12-10 02:21:36 -08007810static int __init vmx_init(void)
7811{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007812 int r;
7813
7814#if IS_ENABLED(CONFIG_HYPERV)
7815 /*
7816 * Enlightened VMCS usage should be recommended and the host needs
7817 * to support eVMCS v1 or above. We can also disable eVMCS support
7818 * with module parameter.
7819 */
7820 if (enlightened_vmcs &&
7821 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7822 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7823 KVM_EVMCS_VERSION) {
7824 int cpu;
7825
7826 /* Check that we have assist pages on all online CPUs */
7827 for_each_online_cpu(cpu) {
7828 if (!hv_get_vp_assist_page(cpu)) {
7829 enlightened_vmcs = false;
7830 break;
7831 }
7832 }
7833
7834 if (enlightened_vmcs) {
7835 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7836 static_branch_enable(&enable_evmcs);
7837 }
7838 } else {
7839 enlightened_vmcs = false;
7840 }
7841#endif
7842
7843 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007844 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007845 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007846 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007847
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007848 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007849 * Must be called after kvm_init() so enable_ept is properly set
7850 * up. Hand the parameter mitigation value in which was stored in
7851 * the pre module init parser. If no parameter was given, it will
7852 * contain 'auto' which will be turned into the default 'cond'
7853 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007854 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007855 if (boot_cpu_has(X86_BUG_L1TF)) {
7856 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7857 if (r) {
7858 vmx_exit();
7859 return r;
7860 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007861 }
7862
Dave Young2965faa2015-09-09 15:38:55 -07007863#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007864 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7865 crash_vmclear_local_loaded_vmcss);
7866#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007867 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007868
He, Qingfdef3ad2007-04-30 09:45:24 +03007869 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007870}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007871module_init(vmx_init);