blob: ad66978281c1b65f348dcd03fee69b344291af24 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf41245002014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
190 int cpu;
191 int launched;
192 struct list_head loaded_vmcss_on_cpu_link;
193};
194
Avi Kivity26bb0982009-09-07 11:14:12 +0300195struct shared_msr_entry {
196 unsigned index;
197 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200198 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300199};
200
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300201/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300202 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
203 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
204 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
205 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
206 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
207 * More than one of these structures may exist, if L1 runs multiple L2 guests.
208 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
209 * underlying hardware which will be used to run L2.
210 * This structure is packed to ensure that its layout is identical across
211 * machines (necessary for live migration).
212 * If there are changes in this struct, VMCS12_REVISION must be changed.
213 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215struct __packed vmcs12 {
216 /* According to the Intel spec, a VMCS region must start with the
217 * following two fields. Then follow implementation-specific data.
218 */
219 u32 revision_id;
220 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221
Nadav Har'El27d6c862011-05-25 23:06:59 +0300222 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
223 u32 padding[7]; /* room for future expansion */
224
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 io_bitmap_a;
226 u64 io_bitmap_b;
227 u64 msr_bitmap;
228 u64 vm_exit_msr_store_addr;
229 u64 vm_exit_msr_load_addr;
230 u64 vm_entry_msr_load_addr;
231 u64 tsc_offset;
232 u64 virtual_apic_page_addr;
233 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800234 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800236 u64 eoi_exit_bitmap0;
237 u64 eoi_exit_bitmap1;
238 u64 eoi_exit_bitmap2;
239 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800240 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300241 u64 guest_physical_address;
242 u64 vmcs_link_pointer;
243 u64 guest_ia32_debugctl;
244 u64 guest_ia32_pat;
245 u64 guest_ia32_efer;
246 u64 guest_ia32_perf_global_ctrl;
247 u64 guest_pdptr0;
248 u64 guest_pdptr1;
249 u64 guest_pdptr2;
250 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100251 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 host_ia32_pat;
253 u64 host_ia32_efer;
254 u64 host_ia32_perf_global_ctrl;
255 u64 padding64[8]; /* room for future expansion */
256 /*
257 * To allow migration of L1 (complete with its L2 guests) between
258 * machines of different natural widths (32 or 64 bit), we cannot have
259 * unsigned long fields with no explict size. We use u64 (aliased
260 * natural_width) instead. Luckily, x86 is little-endian.
261 */
262 natural_width cr0_guest_host_mask;
263 natural_width cr4_guest_host_mask;
264 natural_width cr0_read_shadow;
265 natural_width cr4_read_shadow;
266 natural_width cr3_target_value0;
267 natural_width cr3_target_value1;
268 natural_width cr3_target_value2;
269 natural_width cr3_target_value3;
270 natural_width exit_qualification;
271 natural_width guest_linear_address;
272 natural_width guest_cr0;
273 natural_width guest_cr3;
274 natural_width guest_cr4;
275 natural_width guest_es_base;
276 natural_width guest_cs_base;
277 natural_width guest_ss_base;
278 natural_width guest_ds_base;
279 natural_width guest_fs_base;
280 natural_width guest_gs_base;
281 natural_width guest_ldtr_base;
282 natural_width guest_tr_base;
283 natural_width guest_gdtr_base;
284 natural_width guest_idtr_base;
285 natural_width guest_dr7;
286 natural_width guest_rsp;
287 natural_width guest_rip;
288 natural_width guest_rflags;
289 natural_width guest_pending_dbg_exceptions;
290 natural_width guest_sysenter_esp;
291 natural_width guest_sysenter_eip;
292 natural_width host_cr0;
293 natural_width host_cr3;
294 natural_width host_cr4;
295 natural_width host_fs_base;
296 natural_width host_gs_base;
297 natural_width host_tr_base;
298 natural_width host_gdtr_base;
299 natural_width host_idtr_base;
300 natural_width host_ia32_sysenter_esp;
301 natural_width host_ia32_sysenter_eip;
302 natural_width host_rsp;
303 natural_width host_rip;
304 natural_width paddingl[8]; /* room for future expansion */
305 u32 pin_based_vm_exec_control;
306 u32 cpu_based_vm_exec_control;
307 u32 exception_bitmap;
308 u32 page_fault_error_code_mask;
309 u32 page_fault_error_code_match;
310 u32 cr3_target_count;
311 u32 vm_exit_controls;
312 u32 vm_exit_msr_store_count;
313 u32 vm_exit_msr_load_count;
314 u32 vm_entry_controls;
315 u32 vm_entry_msr_load_count;
316 u32 vm_entry_intr_info_field;
317 u32 vm_entry_exception_error_code;
318 u32 vm_entry_instruction_len;
319 u32 tpr_threshold;
320 u32 secondary_vm_exec_control;
321 u32 vm_instruction_error;
322 u32 vm_exit_reason;
323 u32 vm_exit_intr_info;
324 u32 vm_exit_intr_error_code;
325 u32 idt_vectoring_info_field;
326 u32 idt_vectoring_error_code;
327 u32 vm_exit_instruction_len;
328 u32 vmx_instruction_info;
329 u32 guest_es_limit;
330 u32 guest_cs_limit;
331 u32 guest_ss_limit;
332 u32 guest_ds_limit;
333 u32 guest_fs_limit;
334 u32 guest_gs_limit;
335 u32 guest_ldtr_limit;
336 u32 guest_tr_limit;
337 u32 guest_gdtr_limit;
338 u32 guest_idtr_limit;
339 u32 guest_es_ar_bytes;
340 u32 guest_cs_ar_bytes;
341 u32 guest_ss_ar_bytes;
342 u32 guest_ds_ar_bytes;
343 u32 guest_fs_ar_bytes;
344 u32 guest_gs_ar_bytes;
345 u32 guest_ldtr_ar_bytes;
346 u32 guest_tr_ar_bytes;
347 u32 guest_interruptibility_info;
348 u32 guest_activity_state;
349 u32 guest_sysenter_cs;
350 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100351 u32 vmx_preemption_timer_value;
352 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300353 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800354 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 guest_es_selector;
356 u16 guest_cs_selector;
357 u16 guest_ss_selector;
358 u16 guest_ds_selector;
359 u16 guest_fs_selector;
360 u16 guest_gs_selector;
361 u16 guest_ldtr_selector;
362 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800363 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 host_es_selector;
365 u16 host_cs_selector;
366 u16 host_ss_selector;
367 u16 host_ds_selector;
368 u16 host_fs_selector;
369 u16 host_gs_selector;
370 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300371};
372
373/*
374 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
375 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
376 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
377 */
378#define VMCS12_REVISION 0x11e57ed0
379
380/*
381 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
382 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
383 * current implementation, 4K are reserved to avoid future complications.
384 */
385#define VMCS12_SIZE 0x1000
386
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300387/* Used to remember the last vmcs02 used for some recently used vmcs12s */
388struct vmcs02_list {
389 struct list_head list;
390 gpa_t vmptr;
391 struct loaded_vmcs vmcs02;
392};
393
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300394/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300395 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
396 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
397 */
398struct nested_vmx {
399 /* Has the level1 guest done vmxon? */
400 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400401 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300402
403 /* The guest-physical address of the current VMCS L1 keeps for L2 */
404 gpa_t current_vmptr;
405 /* The host-usable pointer to the above */
406 struct page *current_vmcs12_page;
407 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300408 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300409 /*
410 * Indicates if the shadow vmcs must be updated with the
411 * data hold by vmcs12
412 */
413 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300414
415 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
416 struct list_head vmcs02_pool;
417 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300418 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300419 /* L2 must run next, and mustn't decide to exit to L1. */
420 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300421 /*
422 * Guest pages referred to in vmcs02 with host-physical pointers, so
423 * we must keep them pinned while L2 runs.
424 */
425 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800426 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800427 struct page *pi_desc_page;
428 struct pi_desc *pi_desc;
429 bool pi_pending;
430 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100431
432 struct hrtimer preemption_timer;
433 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200434
435 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
436 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800437
Wanpeng Li5c614b32015-10-13 09:18:36 -0700438 u16 vpid02;
439 u16 last_vpid;
440
Wincy Vanb9c237b2015-02-03 23:56:30 +0800441 u32 nested_vmx_procbased_ctls_low;
442 u32 nested_vmx_procbased_ctls_high;
443 u32 nested_vmx_true_procbased_ctls_low;
444 u32 nested_vmx_secondary_ctls_low;
445 u32 nested_vmx_secondary_ctls_high;
446 u32 nested_vmx_pinbased_ctls_low;
447 u32 nested_vmx_pinbased_ctls_high;
448 u32 nested_vmx_exit_ctls_low;
449 u32 nested_vmx_exit_ctls_high;
450 u32 nested_vmx_true_exit_ctls_low;
451 u32 nested_vmx_entry_ctls_low;
452 u32 nested_vmx_entry_ctls_high;
453 u32 nested_vmx_true_entry_ctls_low;
454 u32 nested_vmx_misc_low;
455 u32 nested_vmx_misc_high;
456 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700457 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300458};
459
Yang Zhang01e439b2013-04-11 19:25:12 +0800460#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800461#define POSTED_INTR_SN 1
462
Yang Zhang01e439b2013-04-11 19:25:12 +0800463/* Posted-Interrupt Descriptor */
464struct pi_desc {
465 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800466 union {
467 struct {
468 /* bit 256 - Outstanding Notification */
469 u16 on : 1,
470 /* bit 257 - Suppress Notification */
471 sn : 1,
472 /* bit 271:258 - Reserved */
473 rsvd_1 : 14;
474 /* bit 279:272 - Notification Vector */
475 u8 nv;
476 /* bit 287:280 - Reserved */
477 u8 rsvd_2;
478 /* bit 319:288 - Notification Destination */
479 u32 ndst;
480 };
481 u64 control;
482 };
483 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800484} __aligned(64);
485
Yang Zhanga20ed542013-04-11 19:25:15 +0800486static bool pi_test_and_set_on(struct pi_desc *pi_desc)
487{
488 return test_and_set_bit(POSTED_INTR_ON,
489 (unsigned long *)&pi_desc->control);
490}
491
492static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
493{
494 return test_and_clear_bit(POSTED_INTR_ON,
495 (unsigned long *)&pi_desc->control);
496}
497
498static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
499{
500 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
501}
502
Feng Wuebbfc762015-09-18 22:29:46 +0800503static inline void pi_clear_sn(struct pi_desc *pi_desc)
504{
505 return clear_bit(POSTED_INTR_SN,
506 (unsigned long *)&pi_desc->control);
507}
508
509static inline void pi_set_sn(struct pi_desc *pi_desc)
510{
511 return set_bit(POSTED_INTR_SN,
512 (unsigned long *)&pi_desc->control);
513}
514
515static inline int pi_test_on(struct pi_desc *pi_desc)
516{
517 return test_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static inline int pi_test_sn(struct pi_desc *pi_desc)
522{
523 return test_bit(POSTED_INTR_SN,
524 (unsigned long *)&pi_desc->control);
525}
526
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400527struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000528 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300529 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300530 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200531 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300532 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200533 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200534 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300535 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400536 int nmsrs;
537 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800538 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400539#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300540 u64 msr_host_kernel_gs_base;
541 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400542#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200543 u32 vm_entry_controls_shadow;
544 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300545 /*
546 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
547 * non-nested (L1) guest, it always points to vmcs01. For a nested
548 * guest (L2), it points to a different VMCS.
549 */
550 struct loaded_vmcs vmcs01;
551 struct loaded_vmcs *loaded_vmcs;
552 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300553 struct msr_autoload {
554 unsigned nr;
555 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
556 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
557 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400558 struct {
559 int loaded;
560 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300561#ifdef CONFIG_X86_64
562 u16 ds_sel, es_sel;
563#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200564 int gs_ldt_reload_needed;
565 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000566 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700567 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400568 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200569 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300570 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300571 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300572 struct kvm_segment segs[8];
573 } rmode;
574 struct {
575 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300576 struct kvm_save_segment {
577 u16 selector;
578 unsigned long base;
579 u32 limit;
580 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300581 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300582 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800583 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300584 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200585
586 /* Support for vnmi-less CPUs */
587 int soft_vnmi_blocked;
588 ktime_t entry_time;
589 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800590 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800591
Yang Zhang01e439b2013-04-11 19:25:12 +0800592 /* Posted interrupt descriptor */
593 struct pi_desc pi_desc;
594
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300595 /* Support for a guest hypervisor (nested VMX) */
596 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200597
598 /* Dynamic PLE window. */
599 int ple_window;
600 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800601
602 /* Support for PML */
603#define PML_ENTITY_NUM 512
604 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800605
Yunhong Jiang64672c92016-06-13 14:19:59 -0700606 /* apic deadline value in host tsc */
607 u64 hv_deadline_tsc;
608
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800609 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800610
611 bool guest_pkru_valid;
612 u32 guest_pkru;
613 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800614
615 u64 msr_ia32_feature_control;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400616};
617
Avi Kivity2fb92db2011-04-27 19:42:18 +0300618enum segment_cache_field {
619 SEG_FIELD_SEL = 0,
620 SEG_FIELD_BASE = 1,
621 SEG_FIELD_LIMIT = 2,
622 SEG_FIELD_AR = 3,
623
624 SEG_FIELD_NR = 4
625};
626
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400627static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
628{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000629 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400630}
631
Feng Wuefc64402015-09-18 22:29:51 +0800632static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
633{
634 return &(to_vmx(vcpu)->pi_desc);
635}
636
Nadav Har'El22bd0352011-05-25 23:05:57 +0300637#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
638#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
639#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
640 [number##_HIGH] = VMCS12_OFFSET(name)+4
641
Abel Gordon4607c2d2013-04-18 14:35:55 +0300642
Bandan Dasfe2b2012014-04-21 15:20:14 -0400643static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300644 /*
645 * We do NOT shadow fields that are modified when L0
646 * traps and emulates any vmx instruction (e.g. VMPTRLD,
647 * VMXON...) executed by L1.
648 * For example, VM_INSTRUCTION_ERROR is read
649 * by L1 if a vmx instruction fails (part of the error path).
650 * Note the code assumes this logic. If for some reason
651 * we start shadowing these fields then we need to
652 * force a shadow sync when L0 emulates vmx instructions
653 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
654 * by nested_vmx_failValid)
655 */
656 VM_EXIT_REASON,
657 VM_EXIT_INTR_INFO,
658 VM_EXIT_INSTRUCTION_LEN,
659 IDT_VECTORING_INFO_FIELD,
660 IDT_VECTORING_ERROR_CODE,
661 VM_EXIT_INTR_ERROR_CODE,
662 EXIT_QUALIFICATION,
663 GUEST_LINEAR_ADDRESS,
664 GUEST_PHYSICAL_ADDRESS
665};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400666static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300667 ARRAY_SIZE(shadow_read_only_fields);
668
Bandan Dasfe2b2012014-04-21 15:20:14 -0400669static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800670 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300671 GUEST_RIP,
672 GUEST_RSP,
673 GUEST_CR0,
674 GUEST_CR3,
675 GUEST_CR4,
676 GUEST_INTERRUPTIBILITY_INFO,
677 GUEST_RFLAGS,
678 GUEST_CS_SELECTOR,
679 GUEST_CS_AR_BYTES,
680 GUEST_CS_LIMIT,
681 GUEST_CS_BASE,
682 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100683 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300684 CR0_GUEST_HOST_MASK,
685 CR0_READ_SHADOW,
686 CR4_READ_SHADOW,
687 TSC_OFFSET,
688 EXCEPTION_BITMAP,
689 CPU_BASED_VM_EXEC_CONTROL,
690 VM_ENTRY_EXCEPTION_ERROR_CODE,
691 VM_ENTRY_INTR_INFO_FIELD,
692 VM_ENTRY_INSTRUCTION_LEN,
693 VM_ENTRY_EXCEPTION_ERROR_CODE,
694 HOST_FS_BASE,
695 HOST_GS_BASE,
696 HOST_FS_SELECTOR,
697 HOST_GS_SELECTOR
698};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400699static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300700 ARRAY_SIZE(shadow_read_write_fields);
701
Mathias Krause772e0312012-08-30 01:30:19 +0200702static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300703 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800704 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300705 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
706 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
707 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
708 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
709 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
710 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
711 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
712 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800713 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300714 FIELD(HOST_ES_SELECTOR, host_es_selector),
715 FIELD(HOST_CS_SELECTOR, host_cs_selector),
716 FIELD(HOST_SS_SELECTOR, host_ss_selector),
717 FIELD(HOST_DS_SELECTOR, host_ds_selector),
718 FIELD(HOST_FS_SELECTOR, host_fs_selector),
719 FIELD(HOST_GS_SELECTOR, host_gs_selector),
720 FIELD(HOST_TR_SELECTOR, host_tr_selector),
721 FIELD64(IO_BITMAP_A, io_bitmap_a),
722 FIELD64(IO_BITMAP_B, io_bitmap_b),
723 FIELD64(MSR_BITMAP, msr_bitmap),
724 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
725 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
726 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
727 FIELD64(TSC_OFFSET, tsc_offset),
728 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
729 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800730 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300731 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800732 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
733 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
734 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
735 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800736 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
738 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
739 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
740 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
741 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
742 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
743 FIELD64(GUEST_PDPTR0, guest_pdptr0),
744 FIELD64(GUEST_PDPTR1, guest_pdptr1),
745 FIELD64(GUEST_PDPTR2, guest_pdptr2),
746 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100747 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300748 FIELD64(HOST_IA32_PAT, host_ia32_pat),
749 FIELD64(HOST_IA32_EFER, host_ia32_efer),
750 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
751 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
752 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
753 FIELD(EXCEPTION_BITMAP, exception_bitmap),
754 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
755 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
756 FIELD(CR3_TARGET_COUNT, cr3_target_count),
757 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
758 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
759 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
760 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
761 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
762 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
763 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
764 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
765 FIELD(TPR_THRESHOLD, tpr_threshold),
766 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
767 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
768 FIELD(VM_EXIT_REASON, vm_exit_reason),
769 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
770 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
771 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
772 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
773 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
774 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
775 FIELD(GUEST_ES_LIMIT, guest_es_limit),
776 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
777 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
778 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
779 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
780 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
781 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
782 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
783 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
784 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
785 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
786 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
787 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
788 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
789 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
790 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
791 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
792 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
793 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
794 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
795 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
796 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100797 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300798 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
799 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
800 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
801 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
802 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
803 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
804 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
805 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
806 FIELD(EXIT_QUALIFICATION, exit_qualification),
807 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
808 FIELD(GUEST_CR0, guest_cr0),
809 FIELD(GUEST_CR3, guest_cr3),
810 FIELD(GUEST_CR4, guest_cr4),
811 FIELD(GUEST_ES_BASE, guest_es_base),
812 FIELD(GUEST_CS_BASE, guest_cs_base),
813 FIELD(GUEST_SS_BASE, guest_ss_base),
814 FIELD(GUEST_DS_BASE, guest_ds_base),
815 FIELD(GUEST_FS_BASE, guest_fs_base),
816 FIELD(GUEST_GS_BASE, guest_gs_base),
817 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
818 FIELD(GUEST_TR_BASE, guest_tr_base),
819 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
820 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
821 FIELD(GUEST_DR7, guest_dr7),
822 FIELD(GUEST_RSP, guest_rsp),
823 FIELD(GUEST_RIP, guest_rip),
824 FIELD(GUEST_RFLAGS, guest_rflags),
825 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
826 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
827 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
828 FIELD(HOST_CR0, host_cr0),
829 FIELD(HOST_CR3, host_cr3),
830 FIELD(HOST_CR4, host_cr4),
831 FIELD(HOST_FS_BASE, host_fs_base),
832 FIELD(HOST_GS_BASE, host_gs_base),
833 FIELD(HOST_TR_BASE, host_tr_base),
834 FIELD(HOST_GDTR_BASE, host_gdtr_base),
835 FIELD(HOST_IDTR_BASE, host_idtr_base),
836 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
837 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
838 FIELD(HOST_RSP, host_rsp),
839 FIELD(HOST_RIP, host_rip),
840};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300841
842static inline short vmcs_field_to_offset(unsigned long field)
843{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100844 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
845
846 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
847 vmcs_field_to_offset_table[field] == 0)
848 return -ENOENT;
849
Nadav Har'El22bd0352011-05-25 23:05:57 +0300850 return vmcs_field_to_offset_table[field];
851}
852
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300853static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
854{
855 return to_vmx(vcpu)->nested.current_vmcs12;
856}
857
858static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
859{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200860 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800861 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300862 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800863
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300864 return page;
865}
866
867static void nested_release_page(struct page *page)
868{
869 kvm_release_page_dirty(page);
870}
871
872static void nested_release_page_clean(struct page *page)
873{
874 kvm_release_page_clean(page);
875}
876
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300877static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800878static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800879static void kvm_cpu_vmxon(u64 addr);
880static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800881static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200882static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300883static void vmx_set_segment(struct kvm_vcpu *vcpu,
884 struct kvm_segment *var, int seg);
885static void vmx_get_segment(struct kvm_vcpu *vcpu,
886 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200887static bool guest_state_valid(struct kvm_vcpu *vcpu);
888static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300889static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300890static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800891static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300892
Avi Kivity6aa8b732006-12-10 02:21:36 -0800893static DEFINE_PER_CPU(struct vmcs *, vmxarea);
894static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300895/*
896 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
897 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
898 */
899static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300900static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800901
Feng Wubf9f6ac2015-09-18 22:29:55 +0800902/*
903 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
904 * can find which vCPU should be waken up.
905 */
906static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
907static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
908
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200909static unsigned long *vmx_io_bitmap_a;
910static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200911static unsigned long *vmx_msr_bitmap_legacy;
912static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800913static unsigned long *vmx_msr_bitmap_legacy_x2apic;
914static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800915static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300916static unsigned long *vmx_vmread_bitmap;
917static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300918
Avi Kivity110312c2010-12-21 12:54:20 +0200919static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200920static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200921
Sheng Yang2384d2b2008-01-17 15:14:33 +0800922static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
923static DEFINE_SPINLOCK(vmx_vpid_lock);
924
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300925static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800926 int size;
927 int order;
928 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300929 u32 pin_based_exec_ctrl;
930 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800931 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300932 u32 vmexit_ctrl;
933 u32 vmentry_ctrl;
934} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935
Hannes Ederefff9e52008-11-28 17:02:06 +0100936static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800937 u32 ept;
938 u32 vpid;
939} vmx_capability;
940
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941#define VMX_SEGMENT_FIELD(seg) \
942 [VCPU_SREG_##seg] = { \
943 .selector = GUEST_##seg##_SELECTOR, \
944 .base = GUEST_##seg##_BASE, \
945 .limit = GUEST_##seg##_LIMIT, \
946 .ar_bytes = GUEST_##seg##_AR_BYTES, \
947 }
948
Mathias Krause772e0312012-08-30 01:30:19 +0200949static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950 unsigned selector;
951 unsigned base;
952 unsigned limit;
953 unsigned ar_bytes;
954} kvm_vmx_segment_fields[] = {
955 VMX_SEGMENT_FIELD(CS),
956 VMX_SEGMENT_FIELD(DS),
957 VMX_SEGMENT_FIELD(ES),
958 VMX_SEGMENT_FIELD(FS),
959 VMX_SEGMENT_FIELD(GS),
960 VMX_SEGMENT_FIELD(SS),
961 VMX_SEGMENT_FIELD(TR),
962 VMX_SEGMENT_FIELD(LDTR),
963};
964
Avi Kivity26bb0982009-09-07 11:14:12 +0300965static u64 host_efer;
966
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300967static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
968
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300969/*
Brian Gerst8c065852010-07-17 09:03:26 -0400970 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300971 * away by decrementing the array size.
972 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800974#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300975 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400977 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800978};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979
Jan Kiszka5bb16012016-02-09 20:14:21 +0100980static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981{
982 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
983 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100984 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
985}
986
Jan Kiszka6f054852016-02-09 20:15:18 +0100987static inline bool is_debug(u32 intr_info)
988{
989 return is_exception_n(intr_info, DB_VECTOR);
990}
991
992static inline bool is_breakpoint(u32 intr_info)
993{
994 return is_exception_n(intr_info, BP_VECTOR);
995}
996
Jan Kiszka5bb16012016-02-09 20:14:21 +0100997static inline bool is_page_fault(u32 intr_info)
998{
999 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001000}
1001
Gui Jianfeng31299942010-03-15 17:29:09 +08001002static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001003{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001004 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001005}
1006
Gui Jianfeng31299942010-03-15 17:29:09 +08001007static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001008{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001009 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001010}
1011
Gui Jianfeng31299942010-03-15 17:29:09 +08001012static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013{
1014 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1015 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1016}
1017
Gui Jianfeng31299942010-03-15 17:29:09 +08001018static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001019{
1020 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1021 INTR_INFO_VALID_MASK)) ==
1022 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1023}
1024
Gui Jianfeng31299942010-03-15 17:29:09 +08001025static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001026{
Sheng Yang04547152009-04-01 15:52:31 +08001027 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001028}
1029
Gui Jianfeng31299942010-03-15 17:29:09 +08001030static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001031{
Sheng Yang04547152009-04-01 15:52:31 +08001032 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001033}
1034
Paolo Bonzini35754c92015-07-29 12:05:37 +02001035static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001036{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001037 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001038}
1039
Gui Jianfeng31299942010-03-15 17:29:09 +08001040static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001041{
Sheng Yang04547152009-04-01 15:52:31 +08001042 return vmcs_config.cpu_based_exec_ctrl &
1043 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001044}
1045
Avi Kivity774ead32007-12-26 13:57:04 +02001046static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001047{
Sheng Yang04547152009-04-01 15:52:31 +08001048 return vmcs_config.cpu_based_2nd_exec_ctrl &
1049 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1050}
1051
Yang Zhang8d146952013-01-25 10:18:50 +08001052static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1053{
1054 return vmcs_config.cpu_based_2nd_exec_ctrl &
1055 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1056}
1057
Yang Zhang83d4c282013-01-25 10:18:49 +08001058static inline bool cpu_has_vmx_apic_register_virt(void)
1059{
1060 return vmcs_config.cpu_based_2nd_exec_ctrl &
1061 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1062}
1063
Yang Zhangc7c9c562013-01-25 10:18:51 +08001064static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1065{
1066 return vmcs_config.cpu_based_2nd_exec_ctrl &
1067 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1068}
1069
Yunhong Jiang64672c92016-06-13 14:19:59 -07001070/*
1071 * Comment's format: document - errata name - stepping - processor name.
1072 * Refer from
1073 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1074 */
1075static u32 vmx_preemption_cpu_tfms[] = {
1076/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10770x000206E6,
1078/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1079/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1080/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10810x00020652,
1082/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10830x00020655,
1084/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1085/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1086/*
1087 * 320767.pdf - AAP86 - B1 -
1088 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1089 */
10900x000106E5,
1091/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
10920x000106A0,
1093/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
10940x000106A1,
1095/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
10960x000106A4,
1097 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1098 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1099 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11000x000106A5,
1101};
1102
1103static inline bool cpu_has_broken_vmx_preemption_timer(void)
1104{
1105 u32 eax = cpuid_eax(0x00000001), i;
1106
1107 /* Clear the reserved bits */
1108 eax &= ~(0x3U << 14 | 0xfU << 28);
1109 for (i = 0; i < sizeof(vmx_preemption_cpu_tfms)/sizeof(u32); i++)
1110 if (eax == vmx_preemption_cpu_tfms[i])
1111 return true;
1112
1113 return false;
1114}
1115
1116static inline bool cpu_has_vmx_preemption_timer(void)
1117{
1118 if (cpu_has_broken_vmx_preemption_timer())
1119 return false;
1120
1121 return vmcs_config.pin_based_exec_ctrl &
1122 PIN_BASED_VMX_PREEMPTION_TIMER;
1123}
1124
Yang Zhang01e439b2013-04-11 19:25:12 +08001125static inline bool cpu_has_vmx_posted_intr(void)
1126{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001127 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1128 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001129}
1130
1131static inline bool cpu_has_vmx_apicv(void)
1132{
1133 return cpu_has_vmx_apic_register_virt() &&
1134 cpu_has_vmx_virtual_intr_delivery() &&
1135 cpu_has_vmx_posted_intr();
1136}
1137
Sheng Yang04547152009-04-01 15:52:31 +08001138static inline bool cpu_has_vmx_flexpriority(void)
1139{
1140 return cpu_has_vmx_tpr_shadow() &&
1141 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001142}
1143
Marcelo Tosattie7997942009-06-11 12:07:40 -03001144static inline bool cpu_has_vmx_ept_execute_only(void)
1145{
Gui Jianfeng31299942010-03-15 17:29:09 +08001146 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001147}
1148
Marcelo Tosattie7997942009-06-11 12:07:40 -03001149static inline bool cpu_has_vmx_ept_2m_page(void)
1150{
Gui Jianfeng31299942010-03-15 17:29:09 +08001151 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001152}
1153
Sheng Yang878403b2010-01-05 19:02:29 +08001154static inline bool cpu_has_vmx_ept_1g_page(void)
1155{
Gui Jianfeng31299942010-03-15 17:29:09 +08001156 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001157}
1158
Sheng Yang4bc9b982010-06-02 14:05:24 +08001159static inline bool cpu_has_vmx_ept_4levels(void)
1160{
1161 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1162}
1163
Xudong Hao83c3a332012-05-28 19:33:35 +08001164static inline bool cpu_has_vmx_ept_ad_bits(void)
1165{
1166 return vmx_capability.ept & VMX_EPT_AD_BIT;
1167}
1168
Gui Jianfeng31299942010-03-15 17:29:09 +08001169static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001170{
Gui Jianfeng31299942010-03-15 17:29:09 +08001171 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001172}
1173
Gui Jianfeng31299942010-03-15 17:29:09 +08001174static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001175{
Gui Jianfeng31299942010-03-15 17:29:09 +08001176 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001177}
1178
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001179static inline bool cpu_has_vmx_invvpid_single(void)
1180{
1181 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1182}
1183
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001184static inline bool cpu_has_vmx_invvpid_global(void)
1185{
1186 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1187}
1188
Gui Jianfeng31299942010-03-15 17:29:09 +08001189static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001190{
Sheng Yang04547152009-04-01 15:52:31 +08001191 return vmcs_config.cpu_based_2nd_exec_ctrl &
1192 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001193}
1194
Gui Jianfeng31299942010-03-15 17:29:09 +08001195static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001196{
1197 return vmcs_config.cpu_based_2nd_exec_ctrl &
1198 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1199}
1200
Gui Jianfeng31299942010-03-15 17:29:09 +08001201static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001202{
1203 return vmcs_config.cpu_based_2nd_exec_ctrl &
1204 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1205}
1206
Paolo Bonzini35754c92015-07-29 12:05:37 +02001207static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001208{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001209 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001210}
1211
Gui Jianfeng31299942010-03-15 17:29:09 +08001212static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001213{
Sheng Yang04547152009-04-01 15:52:31 +08001214 return vmcs_config.cpu_based_2nd_exec_ctrl &
1215 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001219{
1220 return vmcs_config.cpu_based_2nd_exec_ctrl &
1221 SECONDARY_EXEC_RDTSCP;
1222}
1223
Mao, Junjiead756a12012-07-02 01:18:48 +00001224static inline bool cpu_has_vmx_invpcid(void)
1225{
1226 return vmcs_config.cpu_based_2nd_exec_ctrl &
1227 SECONDARY_EXEC_ENABLE_INVPCID;
1228}
1229
Gui Jianfeng31299942010-03-15 17:29:09 +08001230static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001231{
1232 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1233}
1234
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001235static inline bool cpu_has_vmx_wbinvd_exit(void)
1236{
1237 return vmcs_config.cpu_based_2nd_exec_ctrl &
1238 SECONDARY_EXEC_WBINVD_EXITING;
1239}
1240
Abel Gordonabc4fc52013-04-18 14:35:25 +03001241static inline bool cpu_has_vmx_shadow_vmcs(void)
1242{
1243 u64 vmx_msr;
1244 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1245 /* check if the cpu supports writing r/o exit information fields */
1246 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1247 return false;
1248
1249 return vmcs_config.cpu_based_2nd_exec_ctrl &
1250 SECONDARY_EXEC_SHADOW_VMCS;
1251}
1252
Kai Huang843e4332015-01-28 10:54:28 +08001253static inline bool cpu_has_vmx_pml(void)
1254{
1255 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1256}
1257
Haozhong Zhang64903d62015-10-20 15:39:09 +08001258static inline bool cpu_has_vmx_tsc_scaling(void)
1259{
1260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_TSC_SCALING;
1262}
1263
Sheng Yang04547152009-04-01 15:52:31 +08001264static inline bool report_flexpriority(void)
1265{
1266 return flexpriority_enabled;
1267}
1268
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001269static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1270{
1271 return vmcs12->cpu_based_vm_exec_control & bit;
1272}
1273
1274static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1275{
1276 return (vmcs12->cpu_based_vm_exec_control &
1277 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1278 (vmcs12->secondary_vm_exec_control & bit);
1279}
1280
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001281static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001282{
1283 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1284}
1285
Jan Kiszkaf41245002014-03-07 20:03:13 +01001286static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1287{
1288 return vmcs12->pin_based_vm_exec_control &
1289 PIN_BASED_VMX_PREEMPTION_TIMER;
1290}
1291
Nadav Har'El155a97a2013-08-05 11:07:16 +03001292static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1293{
1294 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1295}
1296
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001297static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1298{
1299 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1300 vmx_xsaves_supported();
1301}
1302
Wincy Vanf2b93282015-02-03 23:56:03 +08001303static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1304{
1305 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1306}
1307
Wanpeng Li5c614b32015-10-13 09:18:36 -07001308static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1309{
1310 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1311}
1312
Wincy Van82f0dd42015-02-03 23:57:18 +08001313static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1314{
1315 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1316}
1317
Wincy Van608406e2015-02-03 23:57:51 +08001318static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1319{
1320 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1321}
1322
Wincy Van705699a2015-02-03 23:58:17 +08001323static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1324{
1325 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1326}
1327
Nadav Har'El644d7112011-05-25 23:12:35 +03001328static inline bool is_exception(u32 intr_info)
1329{
1330 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1331 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1332}
1333
Jan Kiszka533558b2014-01-04 18:47:20 +01001334static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1335 u32 exit_intr_info,
1336 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001337static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1338 struct vmcs12 *vmcs12,
1339 u32 reason, unsigned long qualification);
1340
Rusty Russell8b9cf982007-07-30 16:31:43 +10001341static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001342{
1343 int i;
1344
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001345 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001346 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001347 return i;
1348 return -1;
1349}
1350
Sheng Yang2384d2b2008-01-17 15:14:33 +08001351static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1352{
1353 struct {
1354 u64 vpid : 16;
1355 u64 rsvd : 48;
1356 u64 gva;
1357 } operand = { vpid, 0, gva };
1358
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001359 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001360 /* CF==1 or ZF==1 --> rc = -1 */
1361 "; ja 1f ; ud2 ; 1:"
1362 : : "a"(&operand), "c"(ext) : "cc", "memory");
1363}
1364
Sheng Yang14394422008-04-28 12:24:45 +08001365static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1366{
1367 struct {
1368 u64 eptp, gpa;
1369 } operand = {eptp, gpa};
1370
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001371 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001372 /* CF==1 or ZF==1 --> rc = -1 */
1373 "; ja 1f ; ud2 ; 1:\n"
1374 : : "a" (&operand), "c" (ext) : "cc", "memory");
1375}
1376
Avi Kivity26bb0982009-09-07 11:14:12 +03001377static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001378{
1379 int i;
1380
Rusty Russell8b9cf982007-07-30 16:31:43 +10001381 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001382 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001383 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001384 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001385}
1386
Avi Kivity6aa8b732006-12-10 02:21:36 -08001387static void vmcs_clear(struct vmcs *vmcs)
1388{
1389 u64 phys_addr = __pa(vmcs);
1390 u8 error;
1391
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001392 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001393 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001394 : "cc", "memory");
1395 if (error)
1396 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1397 vmcs, phys_addr);
1398}
1399
Nadav Har'Eld462b812011-05-24 15:26:10 +03001400static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1401{
1402 vmcs_clear(loaded_vmcs->vmcs);
1403 loaded_vmcs->cpu = -1;
1404 loaded_vmcs->launched = 0;
1405}
1406
Dongxiao Xu7725b892010-05-11 18:29:38 +08001407static void vmcs_load(struct vmcs *vmcs)
1408{
1409 u64 phys_addr = __pa(vmcs);
1410 u8 error;
1411
1412 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001413 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001414 : "cc", "memory");
1415 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001416 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001417 vmcs, phys_addr);
1418}
1419
Dave Young2965faa2015-09-09 15:38:55 -07001420#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001421/*
1422 * This bitmap is used to indicate whether the vmclear
1423 * operation is enabled on all cpus. All disabled by
1424 * default.
1425 */
1426static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1427
1428static inline void crash_enable_local_vmclear(int cpu)
1429{
1430 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1431}
1432
1433static inline void crash_disable_local_vmclear(int cpu)
1434{
1435 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1436}
1437
1438static inline int crash_local_vmclear_enabled(int cpu)
1439{
1440 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1441}
1442
1443static void crash_vmclear_local_loaded_vmcss(void)
1444{
1445 int cpu = raw_smp_processor_id();
1446 struct loaded_vmcs *v;
1447
1448 if (!crash_local_vmclear_enabled(cpu))
1449 return;
1450
1451 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1452 loaded_vmcss_on_cpu_link)
1453 vmcs_clear(v->vmcs);
1454}
1455#else
1456static inline void crash_enable_local_vmclear(int cpu) { }
1457static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001458#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001459
Nadav Har'Eld462b812011-05-24 15:26:10 +03001460static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001461{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001462 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001463 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001464
Nadav Har'Eld462b812011-05-24 15:26:10 +03001465 if (loaded_vmcs->cpu != cpu)
1466 return; /* vcpu migration can race with cpu offline */
1467 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001468 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001469 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001470 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001471
1472 /*
1473 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1474 * is before setting loaded_vmcs->vcpu to -1 which is done in
1475 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1476 * then adds the vmcs into percpu list before it is deleted.
1477 */
1478 smp_wmb();
1479
Nadav Har'Eld462b812011-05-24 15:26:10 +03001480 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001481 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001482}
1483
Nadav Har'Eld462b812011-05-24 15:26:10 +03001484static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001485{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001486 int cpu = loaded_vmcs->cpu;
1487
1488 if (cpu != -1)
1489 smp_call_function_single(cpu,
1490 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001491}
1492
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001493static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001494{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001495 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001496 return;
1497
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001498 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001499 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001500}
1501
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001502static inline void vpid_sync_vcpu_global(void)
1503{
1504 if (cpu_has_vmx_invvpid_global())
1505 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1506}
1507
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001508static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001509{
1510 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001511 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001512 else
1513 vpid_sync_vcpu_global();
1514}
1515
Sheng Yang14394422008-04-28 12:24:45 +08001516static inline void ept_sync_global(void)
1517{
1518 if (cpu_has_vmx_invept_global())
1519 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1520}
1521
1522static inline void ept_sync_context(u64 eptp)
1523{
Avi Kivity089d0342009-03-23 18:26:32 +02001524 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001525 if (cpu_has_vmx_invept_context())
1526 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1527 else
1528 ept_sync_global();
1529 }
1530}
1531
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001532static __always_inline void vmcs_check16(unsigned long field)
1533{
1534 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1535 "16-bit accessor invalid for 64-bit field");
1536 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1537 "16-bit accessor invalid for 64-bit high field");
1538 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1539 "16-bit accessor invalid for 32-bit high field");
1540 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1541 "16-bit accessor invalid for natural width field");
1542}
1543
1544static __always_inline void vmcs_check32(unsigned long field)
1545{
1546 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1547 "32-bit accessor invalid for 16-bit field");
1548 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1549 "32-bit accessor invalid for natural width field");
1550}
1551
1552static __always_inline void vmcs_check64(unsigned long field)
1553{
1554 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1555 "64-bit accessor invalid for 16-bit field");
1556 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1557 "64-bit accessor invalid for 64-bit high field");
1558 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1559 "64-bit accessor invalid for 32-bit field");
1560 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1561 "64-bit accessor invalid for natural width field");
1562}
1563
1564static __always_inline void vmcs_checkl(unsigned long field)
1565{
1566 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1567 "Natural width accessor invalid for 16-bit field");
1568 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1569 "Natural width accessor invalid for 64-bit field");
1570 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1571 "Natural width accessor invalid for 64-bit high field");
1572 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1573 "Natural width accessor invalid for 32-bit field");
1574}
1575
1576static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001577{
Avi Kivity5e520e62011-05-15 10:13:12 -04001578 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001579
Avi Kivity5e520e62011-05-15 10:13:12 -04001580 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1581 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001582 return value;
1583}
1584
Avi Kivity96304212011-05-15 10:13:13 -04001585static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001586{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001587 vmcs_check16(field);
1588 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001589}
1590
Avi Kivity96304212011-05-15 10:13:13 -04001591static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001593 vmcs_check32(field);
1594 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001595}
1596
Avi Kivity96304212011-05-15 10:13:13 -04001597static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001599 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001600#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001601 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001603 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001604#endif
1605}
1606
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001607static __always_inline unsigned long vmcs_readl(unsigned long field)
1608{
1609 vmcs_checkl(field);
1610 return __vmcs_readl(field);
1611}
1612
Avi Kivitye52de1b2007-01-05 16:36:56 -08001613static noinline void vmwrite_error(unsigned long field, unsigned long value)
1614{
1615 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1616 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1617 dump_stack();
1618}
1619
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001620static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001621{
1622 u8 error;
1623
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001624 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001625 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001626 if (unlikely(error))
1627 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001628}
1629
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001630static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001631{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001632 vmcs_check16(field);
1633 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001634}
1635
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001636static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001637{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001638 vmcs_check32(field);
1639 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001640}
1641
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001642static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001644 vmcs_check64(field);
1645 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001646#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001647 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001648 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001649#endif
1650}
1651
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001652static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001653{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001654 vmcs_checkl(field);
1655 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001656}
1657
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001658static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001659{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001660 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1661 "vmcs_clear_bits does not support 64-bit fields");
1662 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1663}
1664
1665static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1666{
1667 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1668 "vmcs_set_bits does not support 64-bit fields");
1669 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001670}
1671
Gleb Natapov2961e8762013-11-25 15:37:13 +02001672static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1673{
1674 vmcs_write32(VM_ENTRY_CONTROLS, val);
1675 vmx->vm_entry_controls_shadow = val;
1676}
1677
1678static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1679{
1680 if (vmx->vm_entry_controls_shadow != val)
1681 vm_entry_controls_init(vmx, val);
1682}
1683
1684static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1685{
1686 return vmx->vm_entry_controls_shadow;
1687}
1688
1689
1690static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1691{
1692 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1693}
1694
1695static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1696{
1697 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1698}
1699
1700static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1701{
1702 vmcs_write32(VM_EXIT_CONTROLS, val);
1703 vmx->vm_exit_controls_shadow = val;
1704}
1705
1706static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1707{
1708 if (vmx->vm_exit_controls_shadow != val)
1709 vm_exit_controls_init(vmx, val);
1710}
1711
1712static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1713{
1714 return vmx->vm_exit_controls_shadow;
1715}
1716
1717
1718static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1719{
1720 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1721}
1722
1723static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1724{
1725 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1726}
1727
Avi Kivity2fb92db2011-04-27 19:42:18 +03001728static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1729{
1730 vmx->segment_cache.bitmask = 0;
1731}
1732
1733static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1734 unsigned field)
1735{
1736 bool ret;
1737 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1738
1739 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1740 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1741 vmx->segment_cache.bitmask = 0;
1742 }
1743 ret = vmx->segment_cache.bitmask & mask;
1744 vmx->segment_cache.bitmask |= mask;
1745 return ret;
1746}
1747
1748static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1749{
1750 u16 *p = &vmx->segment_cache.seg[seg].selector;
1751
1752 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1753 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1754 return *p;
1755}
1756
1757static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1758{
1759 ulong *p = &vmx->segment_cache.seg[seg].base;
1760
1761 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1762 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1763 return *p;
1764}
1765
1766static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1767{
1768 u32 *p = &vmx->segment_cache.seg[seg].limit;
1769
1770 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1771 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1772 return *p;
1773}
1774
1775static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1776{
1777 u32 *p = &vmx->segment_cache.seg[seg].ar;
1778
1779 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1780 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1781 return *p;
1782}
1783
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001784static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1785{
1786 u32 eb;
1787
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001788 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001789 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001790 if ((vcpu->guest_debug &
1791 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1792 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1793 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001794 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001795 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001796 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001797 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001798 if (vcpu->fpu_active)
1799 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001800
1801 /* When we are running a nested L2 guest and L1 specified for it a
1802 * certain exception bitmap, we must trap the same exceptions and pass
1803 * them to L1. When running L2, we will only handle the exceptions
1804 * specified above if L1 did not want them.
1805 */
1806 if (is_guest_mode(vcpu))
1807 eb |= get_vmcs12(vcpu)->exception_bitmap;
1808
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001809 vmcs_write32(EXCEPTION_BITMAP, eb);
1810}
1811
Gleb Natapov2961e8762013-11-25 15:37:13 +02001812static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1813 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001814{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001815 vm_entry_controls_clearbit(vmx, entry);
1816 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001817}
1818
Avi Kivity61d2ef22010-04-28 16:40:38 +03001819static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1820{
1821 unsigned i;
1822 struct msr_autoload *m = &vmx->msr_autoload;
1823
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001824 switch (msr) {
1825 case MSR_EFER:
1826 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001827 clear_atomic_switch_msr_special(vmx,
1828 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001829 VM_EXIT_LOAD_IA32_EFER);
1830 return;
1831 }
1832 break;
1833 case MSR_CORE_PERF_GLOBAL_CTRL:
1834 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001835 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001836 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1837 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1838 return;
1839 }
1840 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001841 }
1842
Avi Kivity61d2ef22010-04-28 16:40:38 +03001843 for (i = 0; i < m->nr; ++i)
1844 if (m->guest[i].index == msr)
1845 break;
1846
1847 if (i == m->nr)
1848 return;
1849 --m->nr;
1850 m->guest[i] = m->guest[m->nr];
1851 m->host[i] = m->host[m->nr];
1852 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1853 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1854}
1855
Gleb Natapov2961e8762013-11-25 15:37:13 +02001856static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1857 unsigned long entry, unsigned long exit,
1858 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1859 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001860{
1861 vmcs_write64(guest_val_vmcs, guest_val);
1862 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001863 vm_entry_controls_setbit(vmx, entry);
1864 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001865}
1866
Avi Kivity61d2ef22010-04-28 16:40:38 +03001867static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1868 u64 guest_val, u64 host_val)
1869{
1870 unsigned i;
1871 struct msr_autoload *m = &vmx->msr_autoload;
1872
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001873 switch (msr) {
1874 case MSR_EFER:
1875 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001876 add_atomic_switch_msr_special(vmx,
1877 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001878 VM_EXIT_LOAD_IA32_EFER,
1879 GUEST_IA32_EFER,
1880 HOST_IA32_EFER,
1881 guest_val, host_val);
1882 return;
1883 }
1884 break;
1885 case MSR_CORE_PERF_GLOBAL_CTRL:
1886 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001887 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001888 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1889 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1890 GUEST_IA32_PERF_GLOBAL_CTRL,
1891 HOST_IA32_PERF_GLOBAL_CTRL,
1892 guest_val, host_val);
1893 return;
1894 }
1895 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001896 case MSR_IA32_PEBS_ENABLE:
1897 /* PEBS needs a quiescent period after being disabled (to write
1898 * a record). Disabling PEBS through VMX MSR swapping doesn't
1899 * provide that period, so a CPU could write host's record into
1900 * guest's memory.
1901 */
1902 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001903 }
1904
Avi Kivity61d2ef22010-04-28 16:40:38 +03001905 for (i = 0; i < m->nr; ++i)
1906 if (m->guest[i].index == msr)
1907 break;
1908
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001909 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001910 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001911 "Can't add msr %x\n", msr);
1912 return;
1913 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001914 ++m->nr;
1915 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1916 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1917 }
1918
1919 m->guest[i].index = msr;
1920 m->guest[i].value = guest_val;
1921 m->host[i].index = msr;
1922 m->host[i].value = host_val;
1923}
1924
Avi Kivity33ed6322007-05-02 16:54:03 +03001925static void reload_tss(void)
1926{
Avi Kivity33ed6322007-05-02 16:54:03 +03001927 /*
1928 * VT restores TR but not its size. Useless.
1929 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001930 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001931 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001932
Avi Kivityd3591922010-07-26 18:32:39 +03001933 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001934 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1935 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001936}
1937
Avi Kivity92c0d902009-10-29 11:00:16 +02001938static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001939{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001940 u64 guest_efer = vmx->vcpu.arch.efer;
1941 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001942
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001943 if (!enable_ept) {
1944 /*
1945 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1946 * host CPUID is more efficient than testing guest CPUID
1947 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1948 */
1949 if (boot_cpu_has(X86_FEATURE_SMEP))
1950 guest_efer |= EFER_NX;
1951 else if (!(guest_efer & EFER_NX))
1952 ignore_bits |= EFER_NX;
1953 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001954
Avi Kivity51c6cf62007-08-29 03:48:05 +03001955 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001956 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001957 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001958 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001959#ifdef CONFIG_X86_64
1960 ignore_bits |= EFER_LMA | EFER_LME;
1961 /* SCE is meaningful only in long mode on Intel */
1962 if (guest_efer & EFER_LMA)
1963 ignore_bits &= ~(u64)EFER_SCE;
1964#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001965
1966 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001967
1968 /*
1969 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1970 * On CPUs that support "load IA32_EFER", always switch EFER
1971 * atomically, since it's faster than switching it manually.
1972 */
1973 if (cpu_has_load_ia32_efer ||
1974 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001975 if (!(guest_efer & EFER_LMA))
1976 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001977 if (guest_efer != host_efer)
1978 add_atomic_switch_msr(vmx, MSR_EFER,
1979 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001980 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001981 } else {
1982 guest_efer &= ~ignore_bits;
1983 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001984
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001985 vmx->guest_msrs[efer_offset].data = guest_efer;
1986 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
1987
1988 return true;
1989 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03001990}
1991
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001992static unsigned long segment_base(u16 selector)
1993{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001994 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001995 struct desc_struct *d;
1996 unsigned long table_base;
1997 unsigned long v;
1998
1999 if (!(selector & ~3))
2000 return 0;
2001
Avi Kivityd3591922010-07-26 18:32:39 +03002002 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002003
2004 if (selector & 4) { /* from ldt */
2005 u16 ldt_selector = kvm_read_ldt();
2006
2007 if (!(ldt_selector & ~3))
2008 return 0;
2009
2010 table_base = segment_base(ldt_selector);
2011 }
2012 d = (struct desc_struct *)(table_base + (selector & ~7));
2013 v = get_desc_base(d);
2014#ifdef CONFIG_X86_64
2015 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2016 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2017#endif
2018 return v;
2019}
2020
2021static inline unsigned long kvm_read_tr_base(void)
2022{
2023 u16 tr;
2024 asm("str %0" : "=g"(tr));
2025 return segment_base(tr);
2026}
2027
Avi Kivity04d2cc72007-09-10 18:10:54 +03002028static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002029{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002030 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002031 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002032
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002033 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002034 return;
2035
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002036 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002037 /*
2038 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2039 * allow segment selectors with cpl > 0 or ti == 1.
2040 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002041 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002042 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002043 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002044 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002045 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002046 vmx->host_state.fs_reload_needed = 0;
2047 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002048 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002049 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002050 }
Avi Kivity9581d442010-10-19 16:46:55 +02002051 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002052 if (!(vmx->host_state.gs_sel & 7))
2053 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002054 else {
2055 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002056 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002057 }
2058
2059#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002060 savesegment(ds, vmx->host_state.ds_sel);
2061 savesegment(es, vmx->host_state.es_sel);
2062#endif
2063
2064#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002065 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2066 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2067#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002068 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2069 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002070#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002071
2072#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002073 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2074 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002075 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002076#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002077 if (boot_cpu_has(X86_FEATURE_MPX))
2078 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002079 for (i = 0; i < vmx->save_nmsrs; ++i)
2080 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002081 vmx->guest_msrs[i].data,
2082 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002083}
2084
Avi Kivitya9b21b62008-06-24 11:48:49 +03002085static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002086{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002087 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002088 return;
2089
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002090 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002091 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002092#ifdef CONFIG_X86_64
2093 if (is_long_mode(&vmx->vcpu))
2094 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2095#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002096 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002097 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002098#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002099 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002100#else
2101 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002102#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002103 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002104 if (vmx->host_state.fs_reload_needed)
2105 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002106#ifdef CONFIG_X86_64
2107 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2108 loadsegment(ds, vmx->host_state.ds_sel);
2109 loadsegment(es, vmx->host_state.es_sel);
2110 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002111#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002112 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002113#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002114 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002115#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002116 if (vmx->host_state.msr_host_bndcfgs)
2117 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002118 /*
2119 * If the FPU is not active (through the host task or
2120 * the guest vcpu), then restore the cr0.TS bit.
2121 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002122 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002123 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002124 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002125}
2126
Avi Kivitya9b21b62008-06-24 11:48:49 +03002127static void vmx_load_host_state(struct vcpu_vmx *vmx)
2128{
2129 preempt_disable();
2130 __vmx_load_host_state(vmx);
2131 preempt_enable();
2132}
2133
Feng Wu28b835d2015-09-18 22:29:54 +08002134static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2135{
2136 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2137 struct pi_desc old, new;
2138 unsigned int dest;
2139
2140 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2141 !irq_remapping_cap(IRQ_POSTING_CAP))
2142 return;
2143
2144 do {
2145 old.control = new.control = pi_desc->control;
2146
2147 /*
2148 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2149 * are two possible cases:
2150 * 1. After running 'pre_block', context switch
2151 * happened. For this case, 'sn' was set in
2152 * vmx_vcpu_put(), so we need to clear it here.
2153 * 2. After running 'pre_block', we were blocked,
2154 * and woken up by some other guy. For this case,
2155 * we don't need to do anything, 'pi_post_block'
2156 * will do everything for us. However, we cannot
2157 * check whether it is case #1 or case #2 here
2158 * (maybe, not needed), so we also clear sn here,
2159 * I think it is not a big deal.
2160 */
2161 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2162 if (vcpu->cpu != cpu) {
2163 dest = cpu_physical_id(cpu);
2164
2165 if (x2apic_enabled())
2166 new.ndst = dest;
2167 else
2168 new.ndst = (dest << 8) & 0xFF00;
2169 }
2170
2171 /* set 'NV' to 'notification vector' */
2172 new.nv = POSTED_INTR_VECTOR;
2173 }
2174
2175 /* Allow posting non-urgent interrupts */
2176 new.sn = 0;
2177 } while (cmpxchg(&pi_desc->control, old.control,
2178 new.control) != old.control);
2179}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002180
Avi Kivity6aa8b732006-12-10 02:21:36 -08002181/*
2182 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2183 * vcpu mutex is already taken.
2184 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002185static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002186{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002187 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002188 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002189
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002190 if (!vmm_exclusive)
2191 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002192 else if (vmx->loaded_vmcs->cpu != cpu)
2193 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002194
Nadav Har'Eld462b812011-05-24 15:26:10 +03002195 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2196 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2197 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002198 }
2199
Nadav Har'Eld462b812011-05-24 15:26:10 +03002200 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05002201 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002202 unsigned long sysenter_esp;
2203
Avi Kivitya8eeb042010-05-10 12:34:53 +03002204 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002205 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002206 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002207
2208 /*
2209 * Read loaded_vmcs->cpu should be before fetching
2210 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2211 * See the comments in __loaded_vmcs_clear().
2212 */
2213 smp_rmb();
2214
Nadav Har'Eld462b812011-05-24 15:26:10 +03002215 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2216 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002217 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002218 local_irq_enable();
2219
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220 /*
2221 * Linux uses per-cpu TSS and GDT, so set these when switching
2222 * processors.
2223 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002224 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002225 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002226
2227 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2228 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002229
Nadav Har'Eld462b812011-05-24 15:26:10 +03002230 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002231 }
Feng Wu28b835d2015-09-18 22:29:54 +08002232
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002233 /* Setup TSC multiplier */
2234 if (kvm_has_tsc_control &&
2235 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2236 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2237 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2238 }
2239
Feng Wu28b835d2015-09-18 22:29:54 +08002240 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002241 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002242}
2243
2244static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2245{
2246 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2247
2248 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2249 !irq_remapping_cap(IRQ_POSTING_CAP))
2250 return;
2251
2252 /* Set SN when the vCPU is preempted */
2253 if (vcpu->preempted)
2254 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002255}
2256
2257static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2258{
Feng Wu28b835d2015-09-18 22:29:54 +08002259 vmx_vcpu_pi_put(vcpu);
2260
Avi Kivitya9b21b62008-06-24 11:48:49 +03002261 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002262 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002263 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2264 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002265 kvm_cpu_vmxoff();
2266 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002267}
2268
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002269static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2270{
Avi Kivity81231c62010-01-24 16:26:40 +02002271 ulong cr0;
2272
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002273 if (vcpu->fpu_active)
2274 return;
2275 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002276 cr0 = vmcs_readl(GUEST_CR0);
2277 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2278 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2279 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002280 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002281 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002282 if (is_guest_mode(vcpu))
2283 vcpu->arch.cr0_guest_owned_bits &=
2284 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002285 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002286}
2287
Avi Kivityedcafe32009-12-30 18:07:40 +02002288static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2289
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002290/*
2291 * Return the cr0 value that a nested guest would read. This is a combination
2292 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2293 * its hypervisor (cr0_read_shadow).
2294 */
2295static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2296{
2297 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2298 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2299}
2300static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2301{
2302 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2303 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2304}
2305
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002306static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2307{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002308 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2309 * set this *before* calling this function.
2310 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002311 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002312 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002313 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002314 vcpu->arch.cr0_guest_owned_bits = 0;
2315 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002316 if (is_guest_mode(vcpu)) {
2317 /*
2318 * L1's specified read shadow might not contain the TS bit,
2319 * so now that we turned on shadowing of this bit, we need to
2320 * set this bit of the shadow. Like in nested_vmx_run we need
2321 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2322 * up-to-date here because we just decached cr0.TS (and we'll
2323 * only update vmcs12->guest_cr0 on nested exit).
2324 */
2325 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2326 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2327 (vcpu->arch.cr0 & X86_CR0_TS);
2328 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2329 } else
2330 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002331}
2332
Avi Kivity6aa8b732006-12-10 02:21:36 -08002333static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2334{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002335 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002336
Avi Kivity6de12732011-03-07 12:51:22 +02002337 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2338 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2339 rflags = vmcs_readl(GUEST_RFLAGS);
2340 if (to_vmx(vcpu)->rmode.vm86_active) {
2341 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2342 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2343 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2344 }
2345 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002346 }
Avi Kivity6de12732011-03-07 12:51:22 +02002347 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002348}
2349
2350static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2351{
Avi Kivity6de12732011-03-07 12:51:22 +02002352 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2353 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002354 if (to_vmx(vcpu)->rmode.vm86_active) {
2355 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002356 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002357 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002358 vmcs_writel(GUEST_RFLAGS, rflags);
2359}
2360
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002361static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2362{
2363 return to_vmx(vcpu)->guest_pkru;
2364}
2365
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002366static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002367{
2368 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2369 int ret = 0;
2370
2371 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002372 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002373 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002374 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002375
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002376 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002377}
2378
2379static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2380{
2381 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2382 u32 interruptibility = interruptibility_old;
2383
2384 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2385
Jan Kiszka48005f62010-02-19 19:38:07 +01002386 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002387 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002388 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002389 interruptibility |= GUEST_INTR_STATE_STI;
2390
2391 if ((interruptibility != interruptibility_old))
2392 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2393}
2394
Avi Kivity6aa8b732006-12-10 02:21:36 -08002395static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2396{
2397 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002398
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002399 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002400 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002401 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002402
Glauber Costa2809f5d2009-05-12 16:21:05 -04002403 /* skipping an emulated instruction also counts */
2404 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002405}
2406
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002407/*
2408 * KVM wants to inject page-faults which it got to the guest. This function
2409 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002410 */
Gleb Natapove011c662013-09-25 12:51:35 +03002411static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002412{
2413 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2414
Gleb Natapove011c662013-09-25 12:51:35 +03002415 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002416 return 0;
2417
Jan Kiszka533558b2014-01-04 18:47:20 +01002418 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2419 vmcs_read32(VM_EXIT_INTR_INFO),
2420 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002421 return 1;
2422}
2423
Avi Kivity298101d2007-11-25 13:41:11 +02002424static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002425 bool has_error_code, u32 error_code,
2426 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002427{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002428 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002429 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002430
Gleb Natapove011c662013-09-25 12:51:35 +03002431 if (!reinject && is_guest_mode(vcpu) &&
2432 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002433 return;
2434
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002435 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002436 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002437 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2438 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002439
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002440 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002441 int inc_eip = 0;
2442 if (kvm_exception_is_soft(nr))
2443 inc_eip = vcpu->arch.event_exit_inst_len;
2444 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002445 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002446 return;
2447 }
2448
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002449 if (kvm_exception_is_soft(nr)) {
2450 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2451 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002452 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2453 } else
2454 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2455
2456 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002457}
2458
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002459static bool vmx_rdtscp_supported(void)
2460{
2461 return cpu_has_vmx_rdtscp();
2462}
2463
Mao, Junjiead756a12012-07-02 01:18:48 +00002464static bool vmx_invpcid_supported(void)
2465{
2466 return cpu_has_vmx_invpcid() && enable_ept;
2467}
2468
Avi Kivity6aa8b732006-12-10 02:21:36 -08002469/*
Eddie Donga75beee2007-05-17 18:55:15 +03002470 * Swap MSR entry in host/guest MSR entry array.
2471 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002472static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002473{
Avi Kivity26bb0982009-09-07 11:14:12 +03002474 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002475
2476 tmp = vmx->guest_msrs[to];
2477 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2478 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002479}
2480
Yang Zhang8d146952013-01-25 10:18:50 +08002481static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2482{
2483 unsigned long *msr_bitmap;
2484
Wincy Van670125b2015-03-04 14:31:56 +08002485 if (is_guest_mode(vcpu))
2486 msr_bitmap = vmx_msr_bitmap_nested;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002487 else if (cpu_has_secondary_exec_ctrls() &&
2488 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2489 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Yang Zhang8d146952013-01-25 10:18:50 +08002490 if (is_long_mode(vcpu))
2491 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2492 else
2493 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2494 } else {
2495 if (is_long_mode(vcpu))
2496 msr_bitmap = vmx_msr_bitmap_longmode;
2497 else
2498 msr_bitmap = vmx_msr_bitmap_legacy;
2499 }
2500
2501 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2502}
2503
Eddie Donga75beee2007-05-17 18:55:15 +03002504/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002505 * Set up the vmcs to automatically save and restore system
2506 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2507 * mode, as fiddling with msrs is very expensive.
2508 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002509static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002510{
Avi Kivity26bb0982009-09-07 11:14:12 +03002511 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002512
Eddie Donga75beee2007-05-17 18:55:15 +03002513 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002514#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002515 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002516 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002517 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002518 move_msr_up(vmx, index, save_nmsrs++);
2519 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002520 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002521 move_msr_up(vmx, index, save_nmsrs++);
2522 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002523 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002524 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002525 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002526 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002527 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002528 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002529 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002530 * if efer.sce is enabled.
2531 */
Brian Gerst8c065852010-07-17 09:03:26 -04002532 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002533 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002534 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002535 }
Eddie Donga75beee2007-05-17 18:55:15 +03002536#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002537 index = __find_msr_index(vmx, MSR_EFER);
2538 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002539 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002540
Avi Kivity26bb0982009-09-07 11:14:12 +03002541 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002542
Yang Zhang8d146952013-01-25 10:18:50 +08002543 if (cpu_has_vmx_msr_bitmap())
2544 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002545}
2546
2547/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002548 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002549 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2550 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002551 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002552static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002553{
2554 u64 host_tsc, tsc_offset;
2555
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002556 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002557 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002558 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002559}
2560
2561/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002562 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2563 * counter, even if a nested guest (L2) is currently running.
2564 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002565static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002566{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002567 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002568
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002569 tsc_offset = is_guest_mode(vcpu) ?
2570 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2571 vmcs_read64(TSC_OFFSET);
2572 return host_tsc + tsc_offset;
2573}
2574
Will Auldba904632012-11-29 12:42:50 -08002575static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2576{
2577 return vmcs_read64(TSC_OFFSET);
2578}
2579
Joerg Roedel4051b182011-03-25 09:44:49 +01002580/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002581 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002583static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002584{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002585 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002586 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002587 * We're here if L1 chose not to trap WRMSR to TSC. According
2588 * to the spec, this should set L1's TSC; The offset that L1
2589 * set for L2 remains unchanged, and still needs to be added
2590 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002591 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002592 struct vmcs12 *vmcs12;
2593 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2594 /* recalculate vmcs02.TSC_OFFSET: */
2595 vmcs12 = get_vmcs12(vcpu);
2596 vmcs_write64(TSC_OFFSET, offset +
2597 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2598 vmcs12->tsc_offset : 0));
2599 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002600 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2601 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002602 vmcs_write64(TSC_OFFSET, offset);
2603 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604}
2605
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002606static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002607{
2608 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002609
Zachary Amsdene48672f2010-08-19 22:07:23 -10002610 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002611 if (is_guest_mode(vcpu)) {
2612 /* Even when running L2, the adjustment needs to apply to L1 */
2613 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002614 } else
2615 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2616 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002617}
2618
Nadav Har'El801d3422011-05-25 23:02:23 +03002619static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2620{
2621 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2622 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2623}
2624
2625/*
2626 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2627 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2628 * all guests if the "nested" module option is off, and can also be disabled
2629 * for a single guest by disabling its VMX cpuid bit.
2630 */
2631static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2632{
2633 return nested && guest_cpuid_has_vmx(vcpu);
2634}
2635
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002637 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2638 * returned for the various VMX controls MSRs when nested VMX is enabled.
2639 * The same values should also be used to verify that vmcs12 control fields are
2640 * valid during nested entry from L1 to L2.
2641 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2642 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2643 * bit in the high half is on if the corresponding bit in the control field
2644 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002645 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002646static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002647{
2648 /*
2649 * Note that as a general rule, the high half of the MSRs (bits in
2650 * the control fields which may be 1) should be initialized by the
2651 * intersection of the underlying hardware's MSR (i.e., features which
2652 * can be supported) and the list of features we want to expose -
2653 * because they are known to be properly supported in our code.
2654 * Also, usually, the low half of the MSRs (bits which must be 1) can
2655 * be set to 0, meaning that L1 may turn off any of these bits. The
2656 * reason is that if one of these bits is necessary, it will appear
2657 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2658 * fields of vmcs01 and vmcs02, will turn these bits off - and
2659 * nested_vmx_exit_handled() will not pass related exits to L1.
2660 * These rules have exceptions below.
2661 */
2662
2663 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002664 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002665 vmx->nested.nested_vmx_pinbased_ctls_low,
2666 vmx->nested.nested_vmx_pinbased_ctls_high);
2667 vmx->nested.nested_vmx_pinbased_ctls_low |=
2668 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2669 vmx->nested.nested_vmx_pinbased_ctls_high &=
2670 PIN_BASED_EXT_INTR_MASK |
2671 PIN_BASED_NMI_EXITING |
2672 PIN_BASED_VIRTUAL_NMIS;
2673 vmx->nested.nested_vmx_pinbased_ctls_high |=
2674 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002675 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002676 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002677 vmx->nested.nested_vmx_pinbased_ctls_high |=
2678 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002679
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002680 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002681 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002682 vmx->nested.nested_vmx_exit_ctls_low,
2683 vmx->nested.nested_vmx_exit_ctls_high);
2684 vmx->nested.nested_vmx_exit_ctls_low =
2685 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002686
Wincy Vanb9c237b2015-02-03 23:56:30 +08002687 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002688#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002689 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002690#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002691 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002692 vmx->nested.nested_vmx_exit_ctls_high |=
2693 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002694 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002695 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2696
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002697 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002698 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002699
Jan Kiszka2996fca2014-06-16 13:59:43 +02002700 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002701 vmx->nested.nested_vmx_true_exit_ctls_low =
2702 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002703 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2704
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002705 /* entry controls */
2706 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002707 vmx->nested.nested_vmx_entry_ctls_low,
2708 vmx->nested.nested_vmx_entry_ctls_high);
2709 vmx->nested.nested_vmx_entry_ctls_low =
2710 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2711 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002712#ifdef CONFIG_X86_64
2713 VM_ENTRY_IA32E_MODE |
2714#endif
2715 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002716 vmx->nested.nested_vmx_entry_ctls_high |=
2717 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002718 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002719 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002720
Jan Kiszka2996fca2014-06-16 13:59:43 +02002721 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002722 vmx->nested.nested_vmx_true_entry_ctls_low =
2723 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002724 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2725
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002726 /* cpu-based controls */
2727 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002728 vmx->nested.nested_vmx_procbased_ctls_low,
2729 vmx->nested.nested_vmx_procbased_ctls_high);
2730 vmx->nested.nested_vmx_procbased_ctls_low =
2731 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2732 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002733 CPU_BASED_VIRTUAL_INTR_PENDING |
2734 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002735 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2736 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2737 CPU_BASED_CR3_STORE_EXITING |
2738#ifdef CONFIG_X86_64
2739 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2740#endif
2741 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002742 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2743 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2744 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2745 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002746 /*
2747 * We can allow some features even when not supported by the
2748 * hardware. For example, L1 can specify an MSR bitmap - and we
2749 * can use it to avoid exits to L1 - even when L0 runs L2
2750 * without MSR bitmaps.
2751 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002752 vmx->nested.nested_vmx_procbased_ctls_high |=
2753 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002754 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002755
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002756 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002757 vmx->nested.nested_vmx_true_procbased_ctls_low =
2758 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002759 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2760
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002761 /* secondary cpu-based controls */
2762 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002763 vmx->nested.nested_vmx_secondary_ctls_low,
2764 vmx->nested.nested_vmx_secondary_ctls_high);
2765 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2766 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002767 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002768 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002769 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002770 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002771 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002772 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002773 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002774 SECONDARY_EXEC_XSAVES |
2775 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002776
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002777 if (enable_ept) {
2778 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002779 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002780 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002781 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002782 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2783 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002784 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002785 /*
Bandan Das4b855072014-04-19 18:17:44 -04002786 * For nested guests, we don't do anything specific
2787 * for single context invalidation. Hence, only advertise
2788 * support for global context invalidation.
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002789 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002790 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002791 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002792 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002793
Paolo Bonzinief697a72016-03-18 16:58:38 +01002794 /*
2795 * Old versions of KVM use the single-context version without
2796 * checking for support, so declare that it is supported even
2797 * though it is treated as global context. The alternative is
2798 * not failing the single-context invvpid, and it is worse.
2799 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002800 if (enable_vpid)
2801 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002802 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002803 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2804 else
2805 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002806
Radim Krčmář0790ec12015-03-17 14:02:32 +01002807 if (enable_unrestricted_guest)
2808 vmx->nested.nested_vmx_secondary_ctls_high |=
2809 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2810
Jan Kiszkac18911a2013-03-13 16:06:41 +01002811 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002812 rdmsr(MSR_IA32_VMX_MISC,
2813 vmx->nested.nested_vmx_misc_low,
2814 vmx->nested.nested_vmx_misc_high);
2815 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2816 vmx->nested.nested_vmx_misc_low |=
2817 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002818 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002819 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002820}
2821
2822static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2823{
2824 /*
2825 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2826 */
2827 return ((control & high) | low) == control;
2828}
2829
2830static inline u64 vmx_control_msr(u32 low, u32 high)
2831{
2832 return low | ((u64)high << 32);
2833}
2834
Jan Kiszkacae50132014-01-04 18:47:22 +01002835/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002836static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2837{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002838 struct vcpu_vmx *vmx = to_vmx(vcpu);
2839
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002840 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002841 case MSR_IA32_VMX_BASIC:
2842 /*
2843 * This MSR reports some information about VMX support. We
2844 * should return information about the VMX we emulate for the
2845 * guest, and the VMCS structure we give it - not about the
2846 * VMX support of the underlying hardware.
2847 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002848 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002849 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2850 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2851 break;
2852 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2853 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002854 *pdata = vmx_control_msr(
2855 vmx->nested.nested_vmx_pinbased_ctls_low,
2856 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002857 break;
2858 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002859 *pdata = vmx_control_msr(
2860 vmx->nested.nested_vmx_true_procbased_ctls_low,
2861 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002862 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002863 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002864 *pdata = vmx_control_msr(
2865 vmx->nested.nested_vmx_procbased_ctls_low,
2866 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002867 break;
2868 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002869 *pdata = vmx_control_msr(
2870 vmx->nested.nested_vmx_true_exit_ctls_low,
2871 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002872 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002873 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002874 *pdata = vmx_control_msr(
2875 vmx->nested.nested_vmx_exit_ctls_low,
2876 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002877 break;
2878 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002879 *pdata = vmx_control_msr(
2880 vmx->nested.nested_vmx_true_entry_ctls_low,
2881 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002882 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002883 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002884 *pdata = vmx_control_msr(
2885 vmx->nested.nested_vmx_entry_ctls_low,
2886 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002887 break;
2888 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002889 *pdata = vmx_control_msr(
2890 vmx->nested.nested_vmx_misc_low,
2891 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002892 break;
2893 /*
2894 * These MSRs specify bits which the guest must keep fixed (on or off)
2895 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2896 * We picked the standard core2 setting.
2897 */
2898#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2899#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2900 case MSR_IA32_VMX_CR0_FIXED0:
2901 *pdata = VMXON_CR0_ALWAYSON;
2902 break;
2903 case MSR_IA32_VMX_CR0_FIXED1:
2904 *pdata = -1ULL;
2905 break;
2906 case MSR_IA32_VMX_CR4_FIXED0:
2907 *pdata = VMXON_CR4_ALWAYSON;
2908 break;
2909 case MSR_IA32_VMX_CR4_FIXED1:
2910 *pdata = -1ULL;
2911 break;
2912 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002913 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002914 break;
2915 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002916 *pdata = vmx_control_msr(
2917 vmx->nested.nested_vmx_secondary_ctls_low,
2918 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002919 break;
2920 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002921 /* Currently, no nested vpid support */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002922 *pdata = vmx->nested.nested_vmx_ept_caps |
2923 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002924 break;
2925 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002926 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002927 }
2928
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002929 return 0;
2930}
2931
2932/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933 * Reads an msr value (of 'msr_index') into 'pdata'.
2934 * Returns 0 on success, non-0 otherwise.
2935 * Assumes vcpu_load() was already called.
2936 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002937static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002938{
Avi Kivity26bb0982009-09-07 11:14:12 +03002939 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002940
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002941 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002942#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002944 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002945 break;
2946 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002947 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002948 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002949 case MSR_KERNEL_GS_BASE:
2950 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002951 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002952 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002953#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002954 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002955 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302956 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002957 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002958 break;
2959 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002960 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961 break;
2962 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002963 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 break;
2965 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002966 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002968 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002969 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002970 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002971 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002972 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002973 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08002974 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002975 break;
2976 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2977 if (!nested_vmx_allowed(vcpu))
2978 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002979 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002980 case MSR_IA32_XSS:
2981 if (!vmx_xsaves_supported())
2982 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002983 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002984 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002985 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08002986 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002987 return 1;
2988 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002990 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002991 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002992 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002993 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002995 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002996 }
2997
Avi Kivity6aa8b732006-12-10 02:21:36 -08002998 return 0;
2999}
3000
Jan Kiszkacae50132014-01-04 18:47:22 +01003001static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3002
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003/*
3004 * Writes msr value into into the appropriate "register".
3005 * Returns 0 on success, non-0 otherwise.
3006 * Assumes vcpu_load() was already called.
3007 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003008static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003009{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003010 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003011 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003012 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003013 u32 msr_index = msr_info->index;
3014 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003015
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003017 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003018 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003019 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003020#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003022 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003023 vmcs_writel(GUEST_FS_BASE, data);
3024 break;
3025 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003026 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 vmcs_writel(GUEST_GS_BASE, data);
3028 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003029 case MSR_KERNEL_GS_BASE:
3030 vmx_load_host_state(vmx);
3031 vmx->msr_guest_kernel_gs_base = data;
3032 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033#endif
3034 case MSR_IA32_SYSENTER_CS:
3035 vmcs_write32(GUEST_SYSENTER_CS, data);
3036 break;
3037 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003038 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003039 break;
3040 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003041 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003042 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003043 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003044 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003045 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003046 vmcs_write64(GUEST_BNDCFGS, data);
3047 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303048 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003049 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003050 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003051 case MSR_IA32_CR_PAT:
3052 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003053 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3054 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003055 vmcs_write64(GUEST_IA32_PAT, data);
3056 vcpu->arch.pat = data;
3057 break;
3058 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003059 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003060 break;
Will Auldba904632012-11-29 12:42:50 -08003061 case MSR_IA32_TSC_ADJUST:
3062 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003063 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003064 case MSR_IA32_FEATURE_CONTROL:
3065 if (!nested_vmx_allowed(vcpu) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003066 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003067 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3068 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003069 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003070 if (msr_info->host_initiated && data == 0)
3071 vmx_leave_nested(vcpu);
3072 break;
3073 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3074 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003075 case MSR_IA32_XSS:
3076 if (!vmx_xsaves_supported())
3077 return 1;
3078 /*
3079 * The only supported bit as of Skylake is bit 8, but
3080 * it is not supported on KVM.
3081 */
3082 if (data != 0)
3083 return 1;
3084 vcpu->arch.ia32_xss = data;
3085 if (vcpu->arch.ia32_xss != host_xss)
3086 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3087 vcpu->arch.ia32_xss, host_xss);
3088 else
3089 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3090 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003091 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003092 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003093 return 1;
3094 /* Check reserved bit, higher 32 bits should be zero */
3095 if ((data >> 32) != 0)
3096 return 1;
3097 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003099 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003100 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003101 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003102 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003103 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3104 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003105 ret = kvm_set_shared_msr(msr->index, msr->data,
3106 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003107 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003108 if (ret)
3109 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003110 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003111 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003112 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003113 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003114 }
3115
Eddie Dong2cc51562007-05-21 07:28:09 +03003116 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117}
3118
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003119static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003121 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3122 switch (reg) {
3123 case VCPU_REGS_RSP:
3124 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3125 break;
3126 case VCPU_REGS_RIP:
3127 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3128 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003129 case VCPU_EXREG_PDPTR:
3130 if (enable_ept)
3131 ept_save_pdptrs(vcpu);
3132 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003133 default:
3134 break;
3135 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Avi Kivity6aa8b732006-12-10 02:21:36 -08003138static __init int cpu_has_kvm_support(void)
3139{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003140 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141}
3142
3143static __init int vmx_disabled_by_bios(void)
3144{
3145 u64 msr;
3146
3147 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003148 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003149 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003150 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3151 && tboot_enabled())
3152 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003153 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003154 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003155 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003156 && !tboot_enabled()) {
3157 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003158 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003159 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003160 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003161 /* launched w/o TXT and VMX disabled */
3162 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3163 && !tboot_enabled())
3164 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003165 }
3166
3167 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168}
3169
Dongxiao Xu7725b892010-05-11 18:29:38 +08003170static void kvm_cpu_vmxon(u64 addr)
3171{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003172 intel_pt_handle_vmx(1);
3173
Dongxiao Xu7725b892010-05-11 18:29:38 +08003174 asm volatile (ASM_VMX_VMXON_RAX
3175 : : "a"(&addr), "m"(addr)
3176 : "memory", "cc");
3177}
3178
Radim Krčmář13a34e02014-08-28 15:13:03 +02003179static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180{
3181 int cpu = raw_smp_processor_id();
3182 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003183 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003185 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003186 return -EBUSY;
3187
Nadav Har'Eld462b812011-05-24 15:26:10 +03003188 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003189 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3190 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003191
3192 /*
3193 * Now we can enable the vmclear operation in kdump
3194 * since the loaded_vmcss_on_cpu list on this cpu
3195 * has been initialized.
3196 *
3197 * Though the cpu is not in VMX operation now, there
3198 * is no problem to enable the vmclear operation
3199 * for the loaded_vmcss_on_cpu list is empty!
3200 */
3201 crash_enable_local_vmclear(cpu);
3202
Avi Kivity6aa8b732006-12-10 02:21:36 -08003203 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003204
3205 test_bits = FEATURE_CONTROL_LOCKED;
3206 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3207 if (tboot_enabled())
3208 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3209
3210 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003212 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3213 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003214 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003215
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003216 if (vmm_exclusive) {
3217 kvm_cpu_vmxon(phys_addr);
3218 ept_sync_global();
3219 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003220
Christoph Lameter89cbc762014-08-17 12:30:40 -05003221 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003222
Alexander Graf10474ae2009-09-15 11:37:46 +02003223 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224}
3225
Nadav Har'Eld462b812011-05-24 15:26:10 +03003226static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003227{
3228 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003229 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003230
Nadav Har'Eld462b812011-05-24 15:26:10 +03003231 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3232 loaded_vmcss_on_cpu_link)
3233 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003234}
3235
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003236
3237/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3238 * tricks.
3239 */
3240static void kvm_cpu_vmxoff(void)
3241{
3242 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003243
3244 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003245}
3246
Radim Krčmář13a34e02014-08-28 15:13:03 +02003247static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003249 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003250 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003251 kvm_cpu_vmxoff();
3252 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003253 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003254}
3255
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003256static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003257 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003258{
3259 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003260 u32 ctl = ctl_min | ctl_opt;
3261
3262 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3263
3264 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3265 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3266
3267 /* Ensure minimum (required) set of control bits are supported. */
3268 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003269 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003270
3271 *result = ctl;
3272 return 0;
3273}
3274
Avi Kivity110312c2010-12-21 12:54:20 +02003275static __init bool allow_1_setting(u32 msr, u32 ctl)
3276{
3277 u32 vmx_msr_low, vmx_msr_high;
3278
3279 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3280 return vmx_msr_high & ctl;
3281}
3282
Yang, Sheng002c7f72007-07-31 14:23:01 +03003283static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003284{
3285 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003286 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003287 u32 _pin_based_exec_control = 0;
3288 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003289 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003290 u32 _vmexit_control = 0;
3291 u32 _vmentry_control = 0;
3292
Raghavendra K T10166742012-02-07 23:19:20 +05303293 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003294#ifdef CONFIG_X86_64
3295 CPU_BASED_CR8_LOAD_EXITING |
3296 CPU_BASED_CR8_STORE_EXITING |
3297#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003298 CPU_BASED_CR3_LOAD_EXITING |
3299 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003300 CPU_BASED_USE_IO_BITMAPS |
3301 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003302 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003303 CPU_BASED_MWAIT_EXITING |
3304 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003305 CPU_BASED_INVLPG_EXITING |
3306 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003307
Sheng Yangf78e0e22007-10-29 09:40:42 +08003308 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003309 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003310 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003311 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3312 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003313 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003314#ifdef CONFIG_X86_64
3315 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3316 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3317 ~CPU_BASED_CR8_STORE_EXITING;
3318#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003319 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003320 min2 = 0;
3321 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003322 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003323 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003324 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003325 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003326 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003327 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003328 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003329 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003330 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003331 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003332 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003333 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003334 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003335 SECONDARY_EXEC_PCOMMIT |
3336 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003337 if (adjust_vmx_controls(min2, opt2,
3338 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003339 &_cpu_based_2nd_exec_control) < 0)
3340 return -EIO;
3341 }
3342#ifndef CONFIG_X86_64
3343 if (!(_cpu_based_2nd_exec_control &
3344 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3345 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3346#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003347
3348 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3349 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003350 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003351 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3352 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003353
Sheng Yangd56f5462008-04-25 10:13:16 +08003354 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003355 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3356 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003357 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3358 CPU_BASED_CR3_STORE_EXITING |
3359 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003360 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3361 vmx_capability.ept, vmx_capability.vpid);
3362 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003363
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003364 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003365#ifdef CONFIG_X86_64
3366 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3367#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003368 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003369 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003370 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3371 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003372 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003373
Yang Zhang01e439b2013-04-11 19:25:12 +08003374 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003375 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3376 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003377 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3378 &_pin_based_exec_control) < 0)
3379 return -EIO;
3380
3381 if (!(_cpu_based_2nd_exec_control &
3382 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3383 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3384 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3385
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003386 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003387 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003388 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3389 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003390 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003392 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003393
3394 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3395 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003396 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003397
3398#ifdef CONFIG_X86_64
3399 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3400 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003401 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003402#endif
3403
3404 /* Require Write-Back (WB) memory type for VMCS accesses. */
3405 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003406 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003407
Yang, Sheng002c7f72007-07-31 14:23:01 +03003408 vmcs_conf->size = vmx_msr_high & 0x1fff;
3409 vmcs_conf->order = get_order(vmcs_config.size);
3410 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003411
Yang, Sheng002c7f72007-07-31 14:23:01 +03003412 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3413 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003414 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003415 vmcs_conf->vmexit_ctrl = _vmexit_control;
3416 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003417
Avi Kivity110312c2010-12-21 12:54:20 +02003418 cpu_has_load_ia32_efer =
3419 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3420 VM_ENTRY_LOAD_IA32_EFER)
3421 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3422 VM_EXIT_LOAD_IA32_EFER);
3423
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003424 cpu_has_load_perf_global_ctrl =
3425 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3426 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3427 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3428 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3429
3430 /*
3431 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003432 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003433 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3434 *
3435 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3436 *
3437 * AAK155 (model 26)
3438 * AAP115 (model 30)
3439 * AAT100 (model 37)
3440 * BC86,AAY89,BD102 (model 44)
3441 * BA97 (model 46)
3442 *
3443 */
3444 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3445 switch (boot_cpu_data.x86_model) {
3446 case 26:
3447 case 30:
3448 case 37:
3449 case 44:
3450 case 46:
3451 cpu_has_load_perf_global_ctrl = false;
3452 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3453 "does not work properly. Using workaround\n");
3454 break;
3455 default:
3456 break;
3457 }
3458 }
3459
Borislav Petkov782511b2016-04-04 22:25:03 +02003460 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003461 rdmsrl(MSR_IA32_XSS, host_xss);
3462
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003463 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003464}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003465
3466static struct vmcs *alloc_vmcs_cpu(int cpu)
3467{
3468 int node = cpu_to_node(cpu);
3469 struct page *pages;
3470 struct vmcs *vmcs;
3471
Vlastimil Babka96db8002015-09-08 15:03:50 -07003472 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003473 if (!pages)
3474 return NULL;
3475 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003476 memset(vmcs, 0, vmcs_config.size);
3477 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003478 return vmcs;
3479}
3480
3481static struct vmcs *alloc_vmcs(void)
3482{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003483 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003484}
3485
3486static void free_vmcs(struct vmcs *vmcs)
3487{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003488 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489}
3490
Nadav Har'Eld462b812011-05-24 15:26:10 +03003491/*
3492 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3493 */
3494static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3495{
3496 if (!loaded_vmcs->vmcs)
3497 return;
3498 loaded_vmcs_clear(loaded_vmcs);
3499 free_vmcs(loaded_vmcs->vmcs);
3500 loaded_vmcs->vmcs = NULL;
3501}
3502
Sam Ravnborg39959582007-06-01 00:47:13 -07003503static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504{
3505 int cpu;
3506
Zachary Amsden3230bb42009-09-29 11:38:37 -10003507 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003509 per_cpu(vmxarea, cpu) = NULL;
3510 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511}
3512
Bandan Dasfe2b2012014-04-21 15:20:14 -04003513static void init_vmcs_shadow_fields(void)
3514{
3515 int i, j;
3516
3517 /* No checks for read only fields yet */
3518
3519 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3520 switch (shadow_read_write_fields[i]) {
3521 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003522 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003523 continue;
3524 break;
3525 default:
3526 break;
3527 }
3528
3529 if (j < i)
3530 shadow_read_write_fields[j] =
3531 shadow_read_write_fields[i];
3532 j++;
3533 }
3534 max_shadow_read_write_fields = j;
3535
3536 /* shadowed fields guest access without vmexit */
3537 for (i = 0; i < max_shadow_read_write_fields; i++) {
3538 clear_bit(shadow_read_write_fields[i],
3539 vmx_vmwrite_bitmap);
3540 clear_bit(shadow_read_write_fields[i],
3541 vmx_vmread_bitmap);
3542 }
3543 for (i = 0; i < max_shadow_read_only_fields; i++)
3544 clear_bit(shadow_read_only_fields[i],
3545 vmx_vmread_bitmap);
3546}
3547
Avi Kivity6aa8b732006-12-10 02:21:36 -08003548static __init int alloc_kvm_area(void)
3549{
3550 int cpu;
3551
Zachary Amsden3230bb42009-09-29 11:38:37 -10003552 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003553 struct vmcs *vmcs;
3554
3555 vmcs = alloc_vmcs_cpu(cpu);
3556 if (!vmcs) {
3557 free_kvm_area();
3558 return -ENOMEM;
3559 }
3560
3561 per_cpu(vmxarea, cpu) = vmcs;
3562 }
3563 return 0;
3564}
3565
Gleb Natapov14168782013-01-21 15:36:49 +02003566static bool emulation_required(struct kvm_vcpu *vcpu)
3567{
3568 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3569}
3570
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003571static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003572 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003573{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003574 if (!emulate_invalid_guest_state) {
3575 /*
3576 * CS and SS RPL should be equal during guest entry according
3577 * to VMX spec, but in reality it is not always so. Since vcpu
3578 * is in the middle of the transition from real mode to
3579 * protected mode it is safe to assume that RPL 0 is a good
3580 * default value.
3581 */
3582 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003583 save->selector &= ~SEGMENT_RPL_MASK;
3584 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003585 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003586 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003587 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003588}
3589
3590static void enter_pmode(struct kvm_vcpu *vcpu)
3591{
3592 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003593 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003594
Gleb Natapovd99e4152012-12-20 16:57:45 +02003595 /*
3596 * Update real mode segment cache. It may be not up-to-date if sement
3597 * register was written while vcpu was in a guest mode.
3598 */
3599 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3600 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3601 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3602 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3603 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3604 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3605
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003606 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003607
Avi Kivity2fb92db2011-04-27 19:42:18 +03003608 vmx_segment_cache_clear(vmx);
3609
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003610 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003611
3612 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003613 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3614 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003615 vmcs_writel(GUEST_RFLAGS, flags);
3616
Rusty Russell66aee912007-07-17 23:34:16 +10003617 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3618 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003619
3620 update_exception_bitmap(vcpu);
3621
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003622 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3623 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3624 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3625 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3626 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3627 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003628}
3629
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003630static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003631{
Mathias Krause772e0312012-08-30 01:30:19 +02003632 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003633 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634
Gleb Natapovd99e4152012-12-20 16:57:45 +02003635 var.dpl = 0x3;
3636 if (seg == VCPU_SREG_CS)
3637 var.type = 0x3;
3638
3639 if (!emulate_invalid_guest_state) {
3640 var.selector = var.base >> 4;
3641 var.base = var.base & 0xffff0;
3642 var.limit = 0xffff;
3643 var.g = 0;
3644 var.db = 0;
3645 var.present = 1;
3646 var.s = 1;
3647 var.l = 0;
3648 var.unusable = 0;
3649 var.type = 0x3;
3650 var.avl = 0;
3651 if (save->base & 0xf)
3652 printk_once(KERN_WARNING "kvm: segment base is not "
3653 "paragraph aligned when entering "
3654 "protected mode (seg=%d)", seg);
3655 }
3656
3657 vmcs_write16(sf->selector, var.selector);
3658 vmcs_write32(sf->base, var.base);
3659 vmcs_write32(sf->limit, var.limit);
3660 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003661}
3662
3663static void enter_rmode(struct kvm_vcpu *vcpu)
3664{
3665 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003666 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003667
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003668 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3669 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3670 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3671 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3672 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003673 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3674 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003675
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003676 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003677
Gleb Natapov776e58e2011-03-13 12:34:27 +02003678 /*
3679 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003680 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003681 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003682 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003683 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3684 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003685
Avi Kivity2fb92db2011-04-27 19:42:18 +03003686 vmx_segment_cache_clear(vmx);
3687
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003688 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003689 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003690 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3691
3692 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003693 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003694
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003695 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003696
3697 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003698 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003699 update_exception_bitmap(vcpu);
3700
Gleb Natapovd99e4152012-12-20 16:57:45 +02003701 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3702 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3703 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3704 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3705 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3706 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003707
Eddie Dong8668a3c2007-10-10 14:26:45 +08003708 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003709}
3710
Amit Shah401d10d2009-02-20 22:53:37 +05303711static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3712{
3713 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003714 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3715
3716 if (!msr)
3717 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303718
Avi Kivity44ea2b12009-09-06 15:55:37 +03003719 /*
3720 * Force kernel_gs_base reloading before EFER changes, as control
3721 * of this msr depends on is_long_mode().
3722 */
3723 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003724 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303725 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003726 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303727 msr->data = efer;
3728 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003729 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303730
3731 msr->data = efer & ~EFER_LME;
3732 }
3733 setup_msrs(vmx);
3734}
3735
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003736#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003737
3738static void enter_lmode(struct kvm_vcpu *vcpu)
3739{
3740 u32 guest_tr_ar;
3741
Avi Kivity2fb92db2011-04-27 19:42:18 +03003742 vmx_segment_cache_clear(to_vmx(vcpu));
3743
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003745 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003746 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3747 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003748 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003749 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3750 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003751 }
Avi Kivityda38f432010-07-06 11:30:49 +03003752 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003753}
3754
3755static void exit_lmode(struct kvm_vcpu *vcpu)
3756{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003757 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003758 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003759}
3760
3761#endif
3762
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003763static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003764{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003765 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003766 if (enable_ept) {
3767 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3768 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003769 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003770 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003771}
3772
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003773static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3774{
3775 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3776}
3777
Avi Kivitye8467fd2009-12-29 18:43:06 +02003778static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3779{
3780 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3781
3782 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3783 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3784}
3785
Avi Kivityaff48ba2010-12-05 18:56:11 +02003786static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3787{
3788 if (enable_ept && is_paging(vcpu))
3789 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3790 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3791}
3792
Anthony Liguori25c4c272007-04-27 09:29:21 +03003793static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003794{
Avi Kivityfc78f512009-12-07 12:16:48 +02003795 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3796
3797 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3798 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003799}
3800
Sheng Yang14394422008-04-28 12:24:45 +08003801static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3802{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003803 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3804
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003805 if (!test_bit(VCPU_EXREG_PDPTR,
3806 (unsigned long *)&vcpu->arch.regs_dirty))
3807 return;
3808
Sheng Yang14394422008-04-28 12:24:45 +08003809 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003810 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3811 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3812 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3813 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003814 }
3815}
3816
Avi Kivity8f5d5492009-05-31 18:41:29 +03003817static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3818{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003819 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3820
Avi Kivity8f5d5492009-05-31 18:41:29 +03003821 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003822 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3823 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3824 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3825 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003826 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003827
3828 __set_bit(VCPU_EXREG_PDPTR,
3829 (unsigned long *)&vcpu->arch.regs_avail);
3830 __set_bit(VCPU_EXREG_PDPTR,
3831 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003832}
3833
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003834static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003835
3836static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3837 unsigned long cr0,
3838 struct kvm_vcpu *vcpu)
3839{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003840 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3841 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003842 if (!(cr0 & X86_CR0_PG)) {
3843 /* From paging/starting to nonpaging */
3844 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003845 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003846 (CPU_BASED_CR3_LOAD_EXITING |
3847 CPU_BASED_CR3_STORE_EXITING));
3848 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003849 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003850 } else if (!is_paging(vcpu)) {
3851 /* From nonpaging to paging */
3852 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003853 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003854 ~(CPU_BASED_CR3_LOAD_EXITING |
3855 CPU_BASED_CR3_STORE_EXITING));
3856 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003857 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003858 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003859
3860 if (!(cr0 & X86_CR0_WP))
3861 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003862}
3863
Avi Kivity6aa8b732006-12-10 02:21:36 -08003864static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3865{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003866 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003867 unsigned long hw_cr0;
3868
Gleb Natapov50378782013-02-04 16:00:28 +02003869 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003870 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003871 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003872 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003873 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003874
Gleb Natapov218e7632013-01-21 15:36:45 +02003875 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3876 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003877
Gleb Natapov218e7632013-01-21 15:36:45 +02003878 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3879 enter_rmode(vcpu);
3880 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003881
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003882#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003883 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003884 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003885 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003886 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003887 exit_lmode(vcpu);
3888 }
3889#endif
3890
Avi Kivity089d0342009-03-23 18:26:32 +02003891 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003892 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3893
Avi Kivity02daab22009-12-30 12:40:26 +02003894 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003895 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003896
Avi Kivity6aa8b732006-12-10 02:21:36 -08003897 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003898 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003899 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003900
3901 /* depends on vcpu->arch.cr0 to be set to a new value */
3902 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003903}
3904
Sheng Yang14394422008-04-28 12:24:45 +08003905static u64 construct_eptp(unsigned long root_hpa)
3906{
3907 u64 eptp;
3908
3909 /* TODO write the value reading from MSR */
3910 eptp = VMX_EPT_DEFAULT_MT |
3911 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003912 if (enable_ept_ad_bits)
3913 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003914 eptp |= (root_hpa & PAGE_MASK);
3915
3916 return eptp;
3917}
3918
Avi Kivity6aa8b732006-12-10 02:21:36 -08003919static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3920{
Sheng Yang14394422008-04-28 12:24:45 +08003921 unsigned long guest_cr3;
3922 u64 eptp;
3923
3924 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003925 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003926 eptp = construct_eptp(cr3);
3927 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003928 if (is_paging(vcpu) || is_guest_mode(vcpu))
3929 guest_cr3 = kvm_read_cr3(vcpu);
3930 else
3931 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003932 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003933 }
3934
Sheng Yang2384d2b2008-01-17 15:14:33 +08003935 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003936 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003937}
3938
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003939static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003940{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003941 /*
3942 * Pass through host's Machine Check Enable value to hw_cr4, which
3943 * is in force while we are in guest mode. Do not let guests control
3944 * this bit, even if host CR4.MCE == 0.
3945 */
3946 unsigned long hw_cr4 =
3947 (cr4_read_shadow() & X86_CR4_MCE) |
3948 (cr4 & ~X86_CR4_MCE) |
3949 (to_vmx(vcpu)->rmode.vm86_active ?
3950 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003951
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003952 if (cr4 & X86_CR4_VMXE) {
3953 /*
3954 * To use VMXON (and later other VMX instructions), a guest
3955 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3956 * So basically the check on whether to allow nested VMX
3957 * is here.
3958 */
3959 if (!nested_vmx_allowed(vcpu))
3960 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003961 }
3962 if (to_vmx(vcpu)->nested.vmxon &&
3963 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003964 return 1;
3965
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003966 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003967 if (enable_ept) {
3968 if (!is_paging(vcpu)) {
3969 hw_cr4 &= ~X86_CR4_PAE;
3970 hw_cr4 |= X86_CR4_PSE;
3971 } else if (!(cr4 & X86_CR4_PAE)) {
3972 hw_cr4 &= ~X86_CR4_PAE;
3973 }
3974 }
Sheng Yang14394422008-04-28 12:24:45 +08003975
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003976 if (!enable_unrestricted_guest && !is_paging(vcpu))
3977 /*
Huaitong Handdba2622016-03-22 16:51:15 +08003978 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
3979 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
3980 * to be manually disabled when guest switches to non-paging
3981 * mode.
3982 *
3983 * If !enable_unrestricted_guest, the CPU is always running
3984 * with CR0.PG=1 and CR4 needs to be modified.
3985 * If enable_unrestricted_guest, the CPU automatically
3986 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003987 */
Huaitong Handdba2622016-03-22 16:51:15 +08003988 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01003989
Sheng Yang14394422008-04-28 12:24:45 +08003990 vmcs_writel(CR4_READ_SHADOW, cr4);
3991 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003992 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003993}
3994
Avi Kivity6aa8b732006-12-10 02:21:36 -08003995static void vmx_get_segment(struct kvm_vcpu *vcpu,
3996 struct kvm_segment *var, int seg)
3997{
Avi Kivitya9179492011-01-03 14:28:52 +02003998 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003999 u32 ar;
4000
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004001 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004002 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004003 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004004 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004005 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004006 var->base = vmx_read_guest_seg_base(vmx, seg);
4007 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4008 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004009 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004010 var->base = vmx_read_guest_seg_base(vmx, seg);
4011 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4012 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4013 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004014 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004015 var->type = ar & 15;
4016 var->s = (ar >> 4) & 1;
4017 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004018 /*
4019 * Some userspaces do not preserve unusable property. Since usable
4020 * segment has to be present according to VMX spec we can use present
4021 * property to amend userspace bug by making unusable segment always
4022 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4023 * segment as unusable.
4024 */
4025 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004026 var->avl = (ar >> 12) & 1;
4027 var->l = (ar >> 13) & 1;
4028 var->db = (ar >> 14) & 1;
4029 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004030}
4031
Avi Kivitya9179492011-01-03 14:28:52 +02004032static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4033{
Avi Kivitya9179492011-01-03 14:28:52 +02004034 struct kvm_segment s;
4035
4036 if (to_vmx(vcpu)->rmode.vm86_active) {
4037 vmx_get_segment(vcpu, &s, seg);
4038 return s.base;
4039 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004040 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004041}
4042
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004043static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004044{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004045 struct vcpu_vmx *vmx = to_vmx(vcpu);
4046
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004047 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004048 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004049 else {
4050 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004051 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004052 }
Avi Kivity69c73022011-03-07 15:26:44 +02004053}
4054
Avi Kivity653e3102007-05-07 10:55:37 +03004055static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004056{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004057 u32 ar;
4058
Avi Kivityf0495f92012-06-07 17:06:10 +03004059 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004060 ar = 1 << 16;
4061 else {
4062 ar = var->type & 15;
4063 ar |= (var->s & 1) << 4;
4064 ar |= (var->dpl & 3) << 5;
4065 ar |= (var->present & 1) << 7;
4066 ar |= (var->avl & 1) << 12;
4067 ar |= (var->l & 1) << 13;
4068 ar |= (var->db & 1) << 14;
4069 ar |= (var->g & 1) << 15;
4070 }
Avi Kivity653e3102007-05-07 10:55:37 +03004071
4072 return ar;
4073}
4074
4075static void vmx_set_segment(struct kvm_vcpu *vcpu,
4076 struct kvm_segment *var, int seg)
4077{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004078 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004079 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004080
Avi Kivity2fb92db2011-04-27 19:42:18 +03004081 vmx_segment_cache_clear(vmx);
4082
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004083 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4084 vmx->rmode.segs[seg] = *var;
4085 if (seg == VCPU_SREG_TR)
4086 vmcs_write16(sf->selector, var->selector);
4087 else if (var->s)
4088 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004089 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004090 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004091
Avi Kivity653e3102007-05-07 10:55:37 +03004092 vmcs_writel(sf->base, var->base);
4093 vmcs_write32(sf->limit, var->limit);
4094 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004095
4096 /*
4097 * Fix the "Accessed" bit in AR field of segment registers for older
4098 * qemu binaries.
4099 * IA32 arch specifies that at the time of processor reset the
4100 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004101 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004102 * state vmexit when "unrestricted guest" mode is turned on.
4103 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4104 * tree. Newer qemu binaries with that qemu fix would not need this
4105 * kvm hack.
4106 */
4107 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004108 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004109
Gleb Natapovf924d662012-12-12 19:10:55 +02004110 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004111
4112out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004113 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004114}
4115
Avi Kivity6aa8b732006-12-10 02:21:36 -08004116static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4117{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004118 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004119
4120 *db = (ar >> 14) & 1;
4121 *l = (ar >> 13) & 1;
4122}
4123
Gleb Natapov89a27f42010-02-16 10:51:48 +02004124static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004125{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004126 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4127 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004128}
4129
Gleb Natapov89a27f42010-02-16 10:51:48 +02004130static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004131{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004132 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4133 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004134}
4135
Gleb Natapov89a27f42010-02-16 10:51:48 +02004136static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004137{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004138 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4139 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140}
4141
Gleb Natapov89a27f42010-02-16 10:51:48 +02004142static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004143{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004144 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4145 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004146}
4147
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004148static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4149{
4150 struct kvm_segment var;
4151 u32 ar;
4152
4153 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004154 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004155 if (seg == VCPU_SREG_CS)
4156 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004157 ar = vmx_segment_access_rights(&var);
4158
4159 if (var.base != (var.selector << 4))
4160 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004161 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004162 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004163 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004164 return false;
4165
4166 return true;
4167}
4168
4169static bool code_segment_valid(struct kvm_vcpu *vcpu)
4170{
4171 struct kvm_segment cs;
4172 unsigned int cs_rpl;
4173
4174 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004175 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004176
Avi Kivity1872a3f2009-01-04 23:26:52 +02004177 if (cs.unusable)
4178 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004179 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004180 return false;
4181 if (!cs.s)
4182 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004183 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004184 if (cs.dpl > cs_rpl)
4185 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004186 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004187 if (cs.dpl != cs_rpl)
4188 return false;
4189 }
4190 if (!cs.present)
4191 return false;
4192
4193 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4194 return true;
4195}
4196
4197static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4198{
4199 struct kvm_segment ss;
4200 unsigned int ss_rpl;
4201
4202 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004203 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004204
Avi Kivity1872a3f2009-01-04 23:26:52 +02004205 if (ss.unusable)
4206 return true;
4207 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004208 return false;
4209 if (!ss.s)
4210 return false;
4211 if (ss.dpl != ss_rpl) /* DPL != RPL */
4212 return false;
4213 if (!ss.present)
4214 return false;
4215
4216 return true;
4217}
4218
4219static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4220{
4221 struct kvm_segment var;
4222 unsigned int rpl;
4223
4224 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004225 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004226
Avi Kivity1872a3f2009-01-04 23:26:52 +02004227 if (var.unusable)
4228 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004229 if (!var.s)
4230 return false;
4231 if (!var.present)
4232 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004233 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004234 if (var.dpl < rpl) /* DPL < RPL */
4235 return false;
4236 }
4237
4238 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4239 * rights flags
4240 */
4241 return true;
4242}
4243
4244static bool tr_valid(struct kvm_vcpu *vcpu)
4245{
4246 struct kvm_segment tr;
4247
4248 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4249
Avi Kivity1872a3f2009-01-04 23:26:52 +02004250 if (tr.unusable)
4251 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004252 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004253 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004254 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004255 return false;
4256 if (!tr.present)
4257 return false;
4258
4259 return true;
4260}
4261
4262static bool ldtr_valid(struct kvm_vcpu *vcpu)
4263{
4264 struct kvm_segment ldtr;
4265
4266 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4267
Avi Kivity1872a3f2009-01-04 23:26:52 +02004268 if (ldtr.unusable)
4269 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004270 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004271 return false;
4272 if (ldtr.type != 2)
4273 return false;
4274 if (!ldtr.present)
4275 return false;
4276
4277 return true;
4278}
4279
4280static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4281{
4282 struct kvm_segment cs, ss;
4283
4284 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4285 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4286
Nadav Amitb32a9912015-03-29 16:33:04 +03004287 return ((cs.selector & SEGMENT_RPL_MASK) ==
4288 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004289}
4290
4291/*
4292 * Check if guest state is valid. Returns true if valid, false if
4293 * not.
4294 * We assume that registers are always usable
4295 */
4296static bool guest_state_valid(struct kvm_vcpu *vcpu)
4297{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004298 if (enable_unrestricted_guest)
4299 return true;
4300
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004301 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004302 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004303 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4304 return false;
4305 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4306 return false;
4307 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4308 return false;
4309 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4310 return false;
4311 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4312 return false;
4313 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4314 return false;
4315 } else {
4316 /* protected mode guest state checks */
4317 if (!cs_ss_rpl_check(vcpu))
4318 return false;
4319 if (!code_segment_valid(vcpu))
4320 return false;
4321 if (!stack_segment_valid(vcpu))
4322 return false;
4323 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4324 return false;
4325 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4326 return false;
4327 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4328 return false;
4329 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4330 return false;
4331 if (!tr_valid(vcpu))
4332 return false;
4333 if (!ldtr_valid(vcpu))
4334 return false;
4335 }
4336 /* TODO:
4337 * - Add checks on RIP
4338 * - Add checks on RFLAGS
4339 */
4340
4341 return true;
4342}
4343
Mike Dayd77c26f2007-10-08 09:02:08 -04004344static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004346 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004347 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004348 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004350 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004351 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004352 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4353 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004354 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004355 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004356 r = kvm_write_guest_page(kvm, fn++, &data,
4357 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004358 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004359 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004360 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4361 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004362 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004363 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4364 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004365 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004366 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004367 r = kvm_write_guest_page(kvm, fn, &data,
4368 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4369 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004370out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004371 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004372 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004373}
4374
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004375static int init_rmode_identity_map(struct kvm *kvm)
4376{
Tang Chenf51770e2014-09-16 18:41:59 +08004377 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004378 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004379 u32 tmp;
4380
Avi Kivity089d0342009-03-23 18:26:32 +02004381 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004382 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004383
4384 /* Protect kvm->arch.ept_identity_pagetable_done. */
4385 mutex_lock(&kvm->slots_lock);
4386
Tang Chenf51770e2014-09-16 18:41:59 +08004387 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004388 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004389
Sheng Yangb927a3c2009-07-21 10:42:48 +08004390 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004391
4392 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004393 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004394 goto out2;
4395
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004396 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004397 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4398 if (r < 0)
4399 goto out;
4400 /* Set up identity-mapping pagetable for EPT in real mode */
4401 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4402 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4403 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4404 r = kvm_write_guest_page(kvm, identity_map_pfn,
4405 &tmp, i * sizeof(tmp), sizeof(tmp));
4406 if (r < 0)
4407 goto out;
4408 }
4409 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004410
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004411out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004412 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004413
4414out2:
4415 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004416 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004417}
4418
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419static void seg_setup(int seg)
4420{
Mathias Krause772e0312012-08-30 01:30:19 +02004421 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004422 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423
4424 vmcs_write16(sf->selector, 0);
4425 vmcs_writel(sf->base, 0);
4426 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004427 ar = 0x93;
4428 if (seg == VCPU_SREG_CS)
4429 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004430
4431 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004432}
4433
Sheng Yangf78e0e22007-10-29 09:40:42 +08004434static int alloc_apic_access_page(struct kvm *kvm)
4435{
Xiao Guangrong44841412012-09-07 14:14:20 +08004436 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004437 int r = 0;
4438
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004439 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004440 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004441 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004442 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4443 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004444 if (r)
4445 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004446
Tang Chen73a6d942014-09-11 13:38:00 +08004447 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004448 if (is_error_page(page)) {
4449 r = -EFAULT;
4450 goto out;
4451 }
4452
Tang Chenc24ae0d2014-09-24 15:57:58 +08004453 /*
4454 * Do not pin the page in memory, so that memory hot-unplug
4455 * is able to migrate it.
4456 */
4457 put_page(page);
4458 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004459out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004460 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004461 return r;
4462}
4463
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004464static int alloc_identity_pagetable(struct kvm *kvm)
4465{
Tang Chena255d472014-09-16 18:41:58 +08004466 /* Called with kvm->slots_lock held. */
4467
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004468 int r = 0;
4469
Tang Chena255d472014-09-16 18:41:58 +08004470 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4471
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004472 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4473 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004474
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004475 return r;
4476}
4477
Wanpeng Li991e7a02015-09-16 17:30:05 +08004478static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004479{
4480 int vpid;
4481
Avi Kivity919818a2009-03-23 18:01:29 +02004482 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004483 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004484 spin_lock(&vmx_vpid_lock);
4485 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004486 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004487 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004488 else
4489 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004490 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004491 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004492}
4493
Wanpeng Li991e7a02015-09-16 17:30:05 +08004494static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004495{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004496 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004497 return;
4498 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004499 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004500 spin_unlock(&vmx_vpid_lock);
4501}
4502
Yang Zhang8d146952013-01-25 10:18:50 +08004503#define MSR_TYPE_R 1
4504#define MSR_TYPE_W 2
4505static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4506 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004507{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004508 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004509
4510 if (!cpu_has_vmx_msr_bitmap())
4511 return;
4512
4513 /*
4514 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4515 * have the write-low and read-high bitmap offsets the wrong way round.
4516 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4517 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004518 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004519 if (type & MSR_TYPE_R)
4520 /* read-low */
4521 __clear_bit(msr, msr_bitmap + 0x000 / f);
4522
4523 if (type & MSR_TYPE_W)
4524 /* write-low */
4525 __clear_bit(msr, msr_bitmap + 0x800 / f);
4526
Sheng Yang25c5f222008-03-28 13:18:56 +08004527 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4528 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004529 if (type & MSR_TYPE_R)
4530 /* read-high */
4531 __clear_bit(msr, msr_bitmap + 0x400 / f);
4532
4533 if (type & MSR_TYPE_W)
4534 /* write-high */
4535 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4536
4537 }
4538}
4539
4540static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4541 u32 msr, int type)
4542{
4543 int f = sizeof(unsigned long);
4544
4545 if (!cpu_has_vmx_msr_bitmap())
4546 return;
4547
4548 /*
4549 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4550 * have the write-low and read-high bitmap offsets the wrong way round.
4551 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4552 */
4553 if (msr <= 0x1fff) {
4554 if (type & MSR_TYPE_R)
4555 /* read-low */
4556 __set_bit(msr, msr_bitmap + 0x000 / f);
4557
4558 if (type & MSR_TYPE_W)
4559 /* write-low */
4560 __set_bit(msr, msr_bitmap + 0x800 / f);
4561
4562 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4563 msr &= 0x1fff;
4564 if (type & MSR_TYPE_R)
4565 /* read-high */
4566 __set_bit(msr, msr_bitmap + 0x400 / f);
4567
4568 if (type & MSR_TYPE_W)
4569 /* write-high */
4570 __set_bit(msr, msr_bitmap + 0xc00 / f);
4571
Sheng Yang25c5f222008-03-28 13:18:56 +08004572 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004573}
4574
Wincy Vanf2b93282015-02-03 23:56:03 +08004575/*
4576 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4577 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4578 */
4579static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4580 unsigned long *msr_bitmap_nested,
4581 u32 msr, int type)
4582{
4583 int f = sizeof(unsigned long);
4584
4585 if (!cpu_has_vmx_msr_bitmap()) {
4586 WARN_ON(1);
4587 return;
4588 }
4589
4590 /*
4591 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4592 * have the write-low and read-high bitmap offsets the wrong way round.
4593 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4594 */
4595 if (msr <= 0x1fff) {
4596 if (type & MSR_TYPE_R &&
4597 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4598 /* read-low */
4599 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4600
4601 if (type & MSR_TYPE_W &&
4602 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4603 /* write-low */
4604 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4605
4606 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4607 msr &= 0x1fff;
4608 if (type & MSR_TYPE_R &&
4609 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4610 /* read-high */
4611 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4612
4613 if (type & MSR_TYPE_W &&
4614 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4615 /* write-high */
4616 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4617
4618 }
4619}
4620
Avi Kivity58972972009-02-24 22:26:47 +02004621static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4622{
4623 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004624 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4625 msr, MSR_TYPE_R | MSR_TYPE_W);
4626 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4627 msr, MSR_TYPE_R | MSR_TYPE_W);
4628}
4629
4630static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4631{
4632 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4633 msr, MSR_TYPE_R);
4634 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4635 msr, MSR_TYPE_R);
4636}
4637
4638static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4639{
4640 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4641 msr, MSR_TYPE_R);
4642 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4643 msr, MSR_TYPE_R);
4644}
4645
4646static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4647{
4648 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4649 msr, MSR_TYPE_W);
4650 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4651 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004652}
4653
Andrey Smetanind62caab2015-11-10 15:36:33 +03004654static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004655{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004656 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004657}
4658
Wincy Van705699a2015-02-03 23:58:17 +08004659static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4660{
4661 struct vcpu_vmx *vmx = to_vmx(vcpu);
4662 int max_irr;
4663 void *vapic_page;
4664 u16 status;
4665
4666 if (vmx->nested.pi_desc &&
4667 vmx->nested.pi_pending) {
4668 vmx->nested.pi_pending = false;
4669 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4670 return 0;
4671
4672 max_irr = find_last_bit(
4673 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4674
4675 if (max_irr == 256)
4676 return 0;
4677
4678 vapic_page = kmap(vmx->nested.virtual_apic_page);
4679 if (!vapic_page) {
4680 WARN_ON(1);
4681 return -ENOMEM;
4682 }
4683 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4684 kunmap(vmx->nested.virtual_apic_page);
4685
4686 status = vmcs_read16(GUEST_INTR_STATUS);
4687 if ((u8)max_irr > ((u8)status & 0xff)) {
4688 status &= ~0xff;
4689 status |= (u8)max_irr;
4690 vmcs_write16(GUEST_INTR_STATUS, status);
4691 }
4692 }
4693 return 0;
4694}
4695
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004696static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4697{
4698#ifdef CONFIG_SMP
4699 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004700 struct vcpu_vmx *vmx = to_vmx(vcpu);
4701
4702 /*
4703 * Currently, we don't support urgent interrupt,
4704 * all interrupts are recognized as non-urgent
4705 * interrupt, so we cannot post interrupts when
4706 * 'SN' is set.
4707 *
4708 * If the vcpu is in guest mode, it means it is
4709 * running instead of being scheduled out and
4710 * waiting in the run queue, and that's the only
4711 * case when 'SN' is set currently, warning if
4712 * 'SN' is set.
4713 */
4714 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4715
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004716 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4717 POSTED_INTR_VECTOR);
4718 return true;
4719 }
4720#endif
4721 return false;
4722}
4723
Wincy Van705699a2015-02-03 23:58:17 +08004724static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4725 int vector)
4726{
4727 struct vcpu_vmx *vmx = to_vmx(vcpu);
4728
4729 if (is_guest_mode(vcpu) &&
4730 vector == vmx->nested.posted_intr_nv) {
4731 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004732 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004733 /*
4734 * If a posted intr is not recognized by hardware,
4735 * we will accomplish it in the next vmentry.
4736 */
4737 vmx->nested.pi_pending = true;
4738 kvm_make_request(KVM_REQ_EVENT, vcpu);
4739 return 0;
4740 }
4741 return -1;
4742}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004743/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004744 * Send interrupt to vcpu via posted interrupt way.
4745 * 1. If target vcpu is running(non-root mode), send posted interrupt
4746 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4747 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4748 * interrupt from PIR in next vmentry.
4749 */
4750static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4751{
4752 struct vcpu_vmx *vmx = to_vmx(vcpu);
4753 int r;
4754
Wincy Van705699a2015-02-03 23:58:17 +08004755 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4756 if (!r)
4757 return;
4758
Yang Zhanga20ed542013-04-11 19:25:15 +08004759 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4760 return;
4761
4762 r = pi_test_and_set_on(&vmx->pi_desc);
4763 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004764 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004765 kvm_vcpu_kick(vcpu);
4766}
4767
4768static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4769{
4770 struct vcpu_vmx *vmx = to_vmx(vcpu);
4771
4772 if (!pi_test_and_clear_on(&vmx->pi_desc))
4773 return;
4774
4775 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4776}
4777
Avi Kivity6aa8b732006-12-10 02:21:36 -08004778/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004779 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4780 * will not change in the lifetime of the guest.
4781 * Note that host-state that does change is set elsewhere. E.g., host-state
4782 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4783 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004784static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004785{
4786 u32 low32, high32;
4787 unsigned long tmpl;
4788 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004789 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004790
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004791 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004792 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4793
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004794 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004795 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004796 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4797 vmx->host_state.vmcs_host_cr4 = cr4;
4798
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004799 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004800#ifdef CONFIG_X86_64
4801 /*
4802 * Load null selectors, so we can avoid reloading them in
4803 * __vmx_load_host_state(), in case userspace uses the null selectors
4804 * too (the expected case).
4805 */
4806 vmcs_write16(HOST_DS_SELECTOR, 0);
4807 vmcs_write16(HOST_ES_SELECTOR, 0);
4808#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004809 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4810 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004811#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004812 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4813 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4814
4815 native_store_idt(&dt);
4816 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004817 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004818
Avi Kivity83287ea422012-09-16 15:10:57 +03004819 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004820
4821 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4822 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4823 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4824 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4825
4826 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4827 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4828 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4829 }
4830}
4831
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004832static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4833{
4834 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4835 if (enable_ept)
4836 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004837 if (is_guest_mode(&vmx->vcpu))
4838 vmx->vcpu.arch.cr4_guest_owned_bits &=
4839 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004840 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4841}
4842
Yang Zhang01e439b2013-04-11 19:25:12 +08004843static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4844{
4845 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4846
Andrey Smetanind62caab2015-11-10 15:36:33 +03004847 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004848 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004849 /* Enable the preemption timer dynamically */
4850 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004851 return pin_based_exec_ctrl;
4852}
4853
Andrey Smetanind62caab2015-11-10 15:36:33 +03004854static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4855{
4856 struct vcpu_vmx *vmx = to_vmx(vcpu);
4857
4858 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004859 if (cpu_has_secondary_exec_ctrls()) {
4860 if (kvm_vcpu_apicv_active(vcpu))
4861 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4862 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4863 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4864 else
4865 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4866 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4867 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4868 }
4869
4870 if (cpu_has_vmx_msr_bitmap())
4871 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004872}
4873
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004874static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4875{
4876 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004877
4878 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4879 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4880
Paolo Bonzini35754c92015-07-29 12:05:37 +02004881 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004882 exec_control &= ~CPU_BASED_TPR_SHADOW;
4883#ifdef CONFIG_X86_64
4884 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4885 CPU_BASED_CR8_LOAD_EXITING;
4886#endif
4887 }
4888 if (!enable_ept)
4889 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4890 CPU_BASED_CR3_LOAD_EXITING |
4891 CPU_BASED_INVLPG_EXITING;
4892 return exec_control;
4893}
4894
4895static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4896{
4897 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004898 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004899 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4900 if (vmx->vpid == 0)
4901 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4902 if (!enable_ept) {
4903 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4904 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004905 /* Enable INVPCID for non-ept guests may cause performance regression. */
4906 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004907 }
4908 if (!enable_unrestricted_guest)
4909 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4910 if (!ple_gap)
4911 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004912 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004913 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4914 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004915 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004916 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4917 (handle_vmptrld).
4918 We can NOT enable shadow_vmcs here because we don't have yet
4919 a current VMCS12
4920 */
4921 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004922
4923 if (!enable_pml)
4924 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004925
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004926 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4927 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4928
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004929 return exec_control;
4930}
4931
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004932static void ept_set_mmio_spte_mask(void)
4933{
4934 /*
4935 * EPT Misconfigurations can be generated if the value of bits 2:0
4936 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004937 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004938 * spte.
4939 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004940 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004941}
4942
Wanpeng Lif53cd632014-12-02 19:14:58 +08004943#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004944/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004945 * Sets up the vmcs for emulated real mode.
4946 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004947static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004948{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004949#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004950 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004951#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004952 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004953
Avi Kivity6aa8b732006-12-10 02:21:36 -08004954 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004955 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4956 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957
Abel Gordon4607c2d2013-04-18 14:35:55 +03004958 if (enable_shadow_vmcs) {
4959 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4960 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4961 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004962 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004963 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004964
Avi Kivity6aa8b732006-12-10 02:21:36 -08004965 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4966
Avi Kivity6aa8b732006-12-10 02:21:36 -08004967 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004968 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004969 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004970
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004971 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004973 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004974 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4975 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004976
Andrey Smetanind62caab2015-11-10 15:36:33 +03004977 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004978 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4979 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4980 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4981 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4982
4983 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004984
Li RongQing0bcf2612015-12-03 13:29:34 +08004985 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004986 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004987 }
4988
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004989 if (ple_gap) {
4990 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004991 vmx->ple_window = ple_window;
4992 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004993 }
4994
Xiao Guangrongc3707952011-07-12 03:28:04 +08004995 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4996 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4998
Avi Kivity9581d442010-10-19 16:46:55 +02004999 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5000 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005001 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005002#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005003 rdmsrl(MSR_FS_BASE, a);
5004 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5005 rdmsrl(MSR_GS_BASE, a);
5006 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5007#else
5008 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5009 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5010#endif
5011
Eddie Dong2cc51562007-05-21 07:28:09 +03005012 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5013 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005014 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005015 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005016 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005017
Radim Krčmář74545702015-04-27 15:11:25 +02005018 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5019 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005020
Paolo Bonzini03916db2014-07-24 14:21:57 +02005021 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005022 u32 index = vmx_msr_index[i];
5023 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005024 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025
5026 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5027 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005028 if (wrmsr_safe(index, data_low, data_high) < 0)
5029 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005030 vmx->guest_msrs[j].index = i;
5031 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005032 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005033 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005034 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005035
Gleb Natapov2961e8762013-11-25 15:37:13 +02005036
5037 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005038
5039 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005040 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005041
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005042 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005043 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005044
Wanpeng Lif53cd632014-12-02 19:14:58 +08005045 if (vmx_xsaves_supported())
5046 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5047
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005048 return 0;
5049}
5050
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005051static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005052{
5053 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005054 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005055 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005056
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005057 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005058
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005059 vmx->soft_vnmi_blocked = 0;
5060
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005061 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005062 kvm_set_cr8(vcpu, 0);
5063
5064 if (!init_event) {
5065 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5066 MSR_IA32_APICBASE_ENABLE;
5067 if (kvm_vcpu_is_reset_bsp(vcpu))
5068 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5069 apic_base_msr.host_initiated = true;
5070 kvm_set_apic_base(vcpu, &apic_base_msr);
5071 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005072
Avi Kivity2fb92db2011-04-27 19:42:18 +03005073 vmx_segment_cache_clear(vmx);
5074
Avi Kivity5706be02008-08-20 15:07:31 +03005075 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005076 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005077 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005078
5079 seg_setup(VCPU_SREG_DS);
5080 seg_setup(VCPU_SREG_ES);
5081 seg_setup(VCPU_SREG_FS);
5082 seg_setup(VCPU_SREG_GS);
5083 seg_setup(VCPU_SREG_SS);
5084
5085 vmcs_write16(GUEST_TR_SELECTOR, 0);
5086 vmcs_writel(GUEST_TR_BASE, 0);
5087 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5088 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5089
5090 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5091 vmcs_writel(GUEST_LDTR_BASE, 0);
5092 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5093 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5094
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005095 if (!init_event) {
5096 vmcs_write32(GUEST_SYSENTER_CS, 0);
5097 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5098 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5099 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5100 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005101
5102 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005103 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005104
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005105 vmcs_writel(GUEST_GDTR_BASE, 0);
5106 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5107
5108 vmcs_writel(GUEST_IDTR_BASE, 0);
5109 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5110
Anthony Liguori443381a2010-12-06 10:53:38 -06005111 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005112 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005113 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005114
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005115 setup_msrs(vmx);
5116
Avi Kivity6aa8b732006-12-10 02:21:36 -08005117 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5118
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005119 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005120 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005121 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005122 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005123 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005124 vmcs_write32(TPR_THRESHOLD, 0);
5125 }
5126
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005127 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005128
Andrey Smetanind62caab2015-11-10 15:36:33 +03005129 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005130 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5131
Sheng Yang2384d2b2008-01-17 15:14:33 +08005132 if (vmx->vpid != 0)
5133 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5134
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005135 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005136 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005137 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005138 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005139 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005140 vmx_fpu_activate(vcpu);
5141 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005142
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005143 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005144}
5145
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005146/*
5147 * In nested virtualization, check if L1 asked to exit on external interrupts.
5148 * For most existing hypervisors, this will always return true.
5149 */
5150static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5151{
5152 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5153 PIN_BASED_EXT_INTR_MASK;
5154}
5155
Bandan Das77b0f5d2014-04-19 18:17:45 -04005156/*
5157 * In nested virtualization, check if L1 has set
5158 * VM_EXIT_ACK_INTR_ON_EXIT
5159 */
5160static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5161{
5162 return get_vmcs12(vcpu)->vm_exit_controls &
5163 VM_EXIT_ACK_INTR_ON_EXIT;
5164}
5165
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005166static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5167{
5168 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5169 PIN_BASED_NMI_EXITING;
5170}
5171
Jan Kiszkac9a79532014-03-07 20:03:15 +01005172static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005173{
5174 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005175
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005176 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5177 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5178 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5179}
5180
Jan Kiszkac9a79532014-03-07 20:03:15 +01005181static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005182{
5183 u32 cpu_based_vm_exec_control;
5184
Jan Kiszkac9a79532014-03-07 20:03:15 +01005185 if (!cpu_has_virtual_nmis() ||
5186 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5187 enable_irq_window(vcpu);
5188 return;
5189 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005190
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005191 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5192 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5193 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5194}
5195
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005196static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005197{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005198 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005199 uint32_t intr;
5200 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005201
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005202 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005203
Avi Kivityfa89a812008-09-01 15:57:51 +03005204 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005205 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005206 int inc_eip = 0;
5207 if (vcpu->arch.interrupt.soft)
5208 inc_eip = vcpu->arch.event_exit_inst_len;
5209 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005210 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005211 return;
5212 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005213 intr = irq | INTR_INFO_VALID_MASK;
5214 if (vcpu->arch.interrupt.soft) {
5215 intr |= INTR_TYPE_SOFT_INTR;
5216 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5217 vmx->vcpu.arch.event_exit_inst_len);
5218 } else
5219 intr |= INTR_TYPE_EXT_INTR;
5220 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005221}
5222
Sheng Yangf08864b2008-05-15 18:23:25 +08005223static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5224{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005225 struct vcpu_vmx *vmx = to_vmx(vcpu);
5226
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005227 if (is_guest_mode(vcpu))
5228 return;
5229
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005230 if (!cpu_has_virtual_nmis()) {
5231 /*
5232 * Tracking the NMI-blocked state in software is built upon
5233 * finding the next open IRQ window. This, in turn, depends on
5234 * well-behaving guests: They have to keep IRQs disabled at
5235 * least as long as the NMI handler runs. Otherwise we may
5236 * cause NMI nesting, maybe breaking the guest. But as this is
5237 * highly unlikely, we can live with the residual risk.
5238 */
5239 vmx->soft_vnmi_blocked = 1;
5240 vmx->vnmi_blocked_time = 0;
5241 }
5242
Jan Kiszka487b3912008-09-26 09:30:56 +02005243 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005244 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005245 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005246 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005247 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005248 return;
5249 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005250 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5251 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005252}
5253
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005254static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5255{
5256 if (!cpu_has_virtual_nmis())
5257 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005258 if (to_vmx(vcpu)->nmi_known_unmasked)
5259 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005260 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005261}
5262
5263static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5264{
5265 struct vcpu_vmx *vmx = to_vmx(vcpu);
5266
5267 if (!cpu_has_virtual_nmis()) {
5268 if (vmx->soft_vnmi_blocked != masked) {
5269 vmx->soft_vnmi_blocked = masked;
5270 vmx->vnmi_blocked_time = 0;
5271 }
5272 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005273 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005274 if (masked)
5275 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5276 GUEST_INTR_STATE_NMI);
5277 else
5278 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5279 GUEST_INTR_STATE_NMI);
5280 }
5281}
5282
Jan Kiszka2505dc92013-04-14 12:12:47 +02005283static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5284{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005285 if (to_vmx(vcpu)->nested.nested_run_pending)
5286 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005287
Jan Kiszka2505dc92013-04-14 12:12:47 +02005288 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5289 return 0;
5290
5291 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5292 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5293 | GUEST_INTR_STATE_NMI));
5294}
5295
Gleb Natapov78646122009-03-23 12:12:11 +02005296static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5297{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005298 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5299 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005300 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5301 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005302}
5303
Izik Eiduscbc94022007-10-25 00:29:55 +02005304static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5305{
5306 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005307
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005308 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5309 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005310 if (ret)
5311 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005312 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005313 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005314}
5315
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005316static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005317{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005318 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005319 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005320 /*
5321 * Update instruction length as we may reinject the exception
5322 * from user space while in guest debugging mode.
5323 */
5324 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5325 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005326 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005327 return false;
5328 /* fall through */
5329 case DB_VECTOR:
5330 if (vcpu->guest_debug &
5331 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5332 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005333 /* fall through */
5334 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005335 case OF_VECTOR:
5336 case BR_VECTOR:
5337 case UD_VECTOR:
5338 case DF_VECTOR:
5339 case SS_VECTOR:
5340 case GP_VECTOR:
5341 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005342 return true;
5343 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005344 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005345 return false;
5346}
5347
5348static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5349 int vec, u32 err_code)
5350{
5351 /*
5352 * Instruction with address size override prefix opcode 0x67
5353 * Cause the #SS fault with 0 error code in VM86 mode.
5354 */
5355 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5356 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5357 if (vcpu->arch.halt_request) {
5358 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005359 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005360 }
5361 return 1;
5362 }
5363 return 0;
5364 }
5365
5366 /*
5367 * Forward all other exceptions that are valid in real mode.
5368 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5369 * the required debugging infrastructure rework.
5370 */
5371 kvm_queue_exception(vcpu, vec);
5372 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005373}
5374
Andi Kleena0861c02009-06-08 17:37:09 +08005375/*
5376 * Trigger machine check on the host. We assume all the MSRs are already set up
5377 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5378 * We pass a fake environment to the machine check handler because we want
5379 * the guest to be always treated like user space, no matter what context
5380 * it used internally.
5381 */
5382static void kvm_machine_check(void)
5383{
5384#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5385 struct pt_regs regs = {
5386 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5387 .flags = X86_EFLAGS_IF,
5388 };
5389
5390 do_machine_check(&regs, 0);
5391#endif
5392}
5393
Avi Kivity851ba692009-08-24 11:10:17 +03005394static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005395{
5396 /* already handled by vcpu_run */
5397 return 1;
5398}
5399
Avi Kivity851ba692009-08-24 11:10:17 +03005400static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005401{
Avi Kivity1155f762007-11-22 11:30:47 +02005402 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005403 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005404 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005405 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005406 u32 vect_info;
5407 enum emulation_result er;
5408
Avi Kivity1155f762007-11-22 11:30:47 +02005409 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005410 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005411
Andi Kleena0861c02009-06-08 17:37:09 +08005412 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005413 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005414
Jan Kiszkae4a41882008-09-26 09:30:46 +02005415 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005416 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005417
5418 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005419 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005420 return 1;
5421 }
5422
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005423 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005424 if (is_guest_mode(vcpu)) {
5425 kvm_queue_exception(vcpu, UD_VECTOR);
5426 return 1;
5427 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005428 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005429 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005430 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005431 return 1;
5432 }
5433
Avi Kivity6aa8b732006-12-10 02:21:36 -08005434 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005435 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005436 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005437
5438 /*
5439 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5440 * MMIO, it is better to report an internal error.
5441 * See the comments in vmx_handle_exit.
5442 */
5443 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5444 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5445 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5446 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005447 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005448 vcpu->run->internal.data[0] = vect_info;
5449 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005450 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005451 return 0;
5452 }
5453
Avi Kivity6aa8b732006-12-10 02:21:36 -08005454 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005455 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005456 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005457 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005458 trace_kvm_page_fault(cr2, error_code);
5459
Gleb Natapov3298b752009-05-11 13:35:46 +03005460 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005461 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005462 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005463 }
5464
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005465 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005466
5467 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5468 return handle_rmode_exception(vcpu, ex_no, error_code);
5469
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005470 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005471 case AC_VECTOR:
5472 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5473 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005474 case DB_VECTOR:
5475 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5476 if (!(vcpu->guest_debug &
5477 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005478 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005479 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005480 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5481 skip_emulated_instruction(vcpu);
5482
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005483 kvm_queue_exception(vcpu, DB_VECTOR);
5484 return 1;
5485 }
5486 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5487 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5488 /* fall through */
5489 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005490 /*
5491 * Update instruction length as we may reinject #BP from
5492 * user space while in guest debugging mode. Reading it for
5493 * #DB as well causes no harm, it is not used in that case.
5494 */
5495 vmx->vcpu.arch.event_exit_inst_len =
5496 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005497 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005498 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005499 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5500 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005501 break;
5502 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005503 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5504 kvm_run->ex.exception = ex_no;
5505 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005506 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005507 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005508 return 0;
5509}
5510
Avi Kivity851ba692009-08-24 11:10:17 +03005511static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005513 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005514 return 1;
5515}
5516
Avi Kivity851ba692009-08-24 11:10:17 +03005517static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005518{
Avi Kivity851ba692009-08-24 11:10:17 +03005519 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005520 return 0;
5521}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005522
Avi Kivity851ba692009-08-24 11:10:17 +03005523static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005524{
He, Qingbfdaab02007-09-12 14:18:28 +08005525 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005526 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005527 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005528
He, Qingbfdaab02007-09-12 14:18:28 +08005529 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005530 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005531 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005532
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005533 ++vcpu->stat.io_exits;
5534
5535 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005536 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005537
5538 port = exit_qualification >> 16;
5539 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005540 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005541
5542 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005543}
5544
Ingo Molnar102d8322007-02-19 14:37:47 +02005545static void
5546vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5547{
5548 /*
5549 * Patch in the VMCALL instruction:
5550 */
5551 hypercall[0] = 0x0f;
5552 hypercall[1] = 0x01;
5553 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005554}
5555
Wincy Vanb9c237b2015-02-03 23:56:30 +08005556static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005557{
5558 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005559 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005560
Wincy Vanb9c237b2015-02-03 23:56:30 +08005561 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005562 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5563 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5564 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5565 return (val & always_on) == always_on;
5566}
5567
Guo Chao0fa06072012-06-28 15:16:19 +08005568/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005569static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5570{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005571 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005572 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5573 unsigned long orig_val = val;
5574
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005575 /*
5576 * We get here when L2 changed cr0 in a way that did not change
5577 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005578 * but did change L0 shadowed bits. So we first calculate the
5579 * effective cr0 value that L1 would like to write into the
5580 * hardware. It consists of the L2-owned bits from the new
5581 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005582 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005583 val = (val & ~vmcs12->cr0_guest_host_mask) |
5584 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5585
Wincy Vanb9c237b2015-02-03 23:56:30 +08005586 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005587 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005588
5589 if (kvm_set_cr0(vcpu, val))
5590 return 1;
5591 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005592 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005593 } else {
5594 if (to_vmx(vcpu)->nested.vmxon &&
5595 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5596 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005597 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005598 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005599}
5600
5601static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5602{
5603 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005604 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5605 unsigned long orig_val = val;
5606
5607 /* analogously to handle_set_cr0 */
5608 val = (val & ~vmcs12->cr4_guest_host_mask) |
5609 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5610 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005611 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005612 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005613 return 0;
5614 } else
5615 return kvm_set_cr4(vcpu, val);
5616}
5617
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005618/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005619static void handle_clts(struct kvm_vcpu *vcpu)
5620{
5621 if (is_guest_mode(vcpu)) {
5622 /*
5623 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5624 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5625 * just pretend it's off (also in arch.cr0 for fpu_activate).
5626 */
5627 vmcs_writel(CR0_READ_SHADOW,
5628 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5629 vcpu->arch.cr0 &= ~X86_CR0_TS;
5630 } else
5631 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5632}
5633
Avi Kivity851ba692009-08-24 11:10:17 +03005634static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005635{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005636 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005637 int cr;
5638 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005639 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005640
He, Qingbfdaab02007-09-12 14:18:28 +08005641 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005642 cr = exit_qualification & 15;
5643 reg = (exit_qualification >> 8) & 15;
5644 switch ((exit_qualification >> 4) & 3) {
5645 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005646 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005647 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005648 switch (cr) {
5649 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005650 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005651 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005652 return 1;
5653 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005654 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005655 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005656 return 1;
5657 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005658 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005659 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005660 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005661 case 8: {
5662 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005663 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005664 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005665 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005666 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005667 return 1;
5668 if (cr8_prev <= cr8)
5669 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005670 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005671 return 0;
5672 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005673 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005674 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005675 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005676 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005677 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005678 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005679 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005680 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005681 case 1: /*mov from cr*/
5682 switch (cr) {
5683 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005684 val = kvm_read_cr3(vcpu);
5685 kvm_register_write(vcpu, reg, val);
5686 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005687 skip_emulated_instruction(vcpu);
5688 return 1;
5689 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005690 val = kvm_get_cr8(vcpu);
5691 kvm_register_write(vcpu, reg, val);
5692 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005693 skip_emulated_instruction(vcpu);
5694 return 1;
5695 }
5696 break;
5697 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005698 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005699 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005700 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005701
5702 skip_emulated_instruction(vcpu);
5703 return 1;
5704 default:
5705 break;
5706 }
Avi Kivity851ba692009-08-24 11:10:17 +03005707 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005708 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005709 (int)(exit_qualification >> 4) & 3, cr);
5710 return 0;
5711}
5712
Avi Kivity851ba692009-08-24 11:10:17 +03005713static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005714{
He, Qingbfdaab02007-09-12 14:18:28 +08005715 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005716 int dr, dr7, reg;
5717
5718 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5719 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5720
5721 /* First, if DR does not exist, trigger UD */
5722 if (!kvm_require_dr(vcpu, dr))
5723 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005724
Jan Kiszkaf2483412010-01-20 18:20:20 +01005725 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005726 if (!kvm_require_cpl(vcpu, 0))
5727 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005728 dr7 = vmcs_readl(GUEST_DR7);
5729 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005730 /*
5731 * As the vm-exit takes precedence over the debug trap, we
5732 * need to emulate the latter, either for the host or the
5733 * guest debugging itself.
5734 */
5735 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005736 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005737 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005738 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005739 vcpu->run->debug.arch.exception = DB_VECTOR;
5740 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005741 return 0;
5742 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005743 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005744 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005745 kvm_queue_exception(vcpu, DB_VECTOR);
5746 return 1;
5747 }
5748 }
5749
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005750 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005751 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5752 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005753
5754 /*
5755 * No more DR vmexits; force a reload of the debug registers
5756 * and reenter on this instruction. The next vmexit will
5757 * retrieve the full state of the debug registers.
5758 */
5759 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5760 return 1;
5761 }
5762
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005763 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5764 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005765 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005766
5767 if (kvm_get_dr(vcpu, dr, &val))
5768 return 1;
5769 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005770 } else
Nadav Amit57773922014-06-18 17:19:23 +03005771 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005772 return 1;
5773
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774 skip_emulated_instruction(vcpu);
5775 return 1;
5776}
5777
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005778static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5779{
5780 return vcpu->arch.dr6;
5781}
5782
5783static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5784{
5785}
5786
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005787static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5788{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005789 get_debugreg(vcpu->arch.db[0], 0);
5790 get_debugreg(vcpu->arch.db[1], 1);
5791 get_debugreg(vcpu->arch.db[2], 2);
5792 get_debugreg(vcpu->arch.db[3], 3);
5793 get_debugreg(vcpu->arch.dr6, 6);
5794 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5795
5796 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005797 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005798}
5799
Gleb Natapov020df072010-04-13 10:05:23 +03005800static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5801{
5802 vmcs_writel(GUEST_DR7, val);
5803}
5804
Avi Kivity851ba692009-08-24 11:10:17 +03005805static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005806{
Avi Kivity06465c52007-02-28 20:46:53 +02005807 kvm_emulate_cpuid(vcpu);
5808 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005809}
5810
Avi Kivity851ba692009-08-24 11:10:17 +03005811static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005812{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005813 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005814 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005815
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005816 msr_info.index = ecx;
5817 msr_info.host_initiated = false;
5818 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005819 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005820 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005821 return 1;
5822 }
5823
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005824 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005825
Avi Kivity6aa8b732006-12-10 02:21:36 -08005826 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005827 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5828 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005829 skip_emulated_instruction(vcpu);
5830 return 1;
5831}
5832
Avi Kivity851ba692009-08-24 11:10:17 +03005833static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005834{
Will Auld8fe8ab42012-11-29 12:42:12 -08005835 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005836 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5837 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5838 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005839
Will Auld8fe8ab42012-11-29 12:42:12 -08005840 msr.data = data;
5841 msr.index = ecx;
5842 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005843 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005844 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005845 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005846 return 1;
5847 }
5848
Avi Kivity59200272010-01-25 19:47:02 +02005849 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005850 skip_emulated_instruction(vcpu);
5851 return 1;
5852}
5853
Avi Kivity851ba692009-08-24 11:10:17 +03005854static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005855{
Avi Kivity3842d132010-07-27 12:30:24 +03005856 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005857 return 1;
5858}
5859
Avi Kivity851ba692009-08-24 11:10:17 +03005860static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005861{
Eddie Dong85f455f2007-07-06 12:20:49 +03005862 u32 cpu_based_vm_exec_control;
5863
5864 /* clear pending irq */
5865 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5866 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5867 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005868
Avi Kivity3842d132010-07-27 12:30:24 +03005869 kvm_make_request(KVM_REQ_EVENT, vcpu);
5870
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005871 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005872 return 1;
5873}
5874
Avi Kivity851ba692009-08-24 11:10:17 +03005875static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005876{
Avi Kivityd3bef152007-06-05 15:53:05 +03005877 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005878}
5879
Avi Kivity851ba692009-08-24 11:10:17 +03005880static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005881{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005882 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005883}
5884
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005885static int handle_invd(struct kvm_vcpu *vcpu)
5886{
Andre Przywara51d8b662010-12-21 11:12:02 +01005887 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005888}
5889
Avi Kivity851ba692009-08-24 11:10:17 +03005890static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005891{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005892 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005893
5894 kvm_mmu_invlpg(vcpu, exit_qualification);
5895 skip_emulated_instruction(vcpu);
5896 return 1;
5897}
5898
Avi Kivityfee84b02011-11-10 14:57:25 +02005899static int handle_rdpmc(struct kvm_vcpu *vcpu)
5900{
5901 int err;
5902
5903 err = kvm_rdpmc(vcpu);
5904 kvm_complete_insn_gp(vcpu, err);
5905
5906 return 1;
5907}
5908
Avi Kivity851ba692009-08-24 11:10:17 +03005909static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005910{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005911 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005912 return 1;
5913}
5914
Dexuan Cui2acf9232010-06-10 11:27:12 +08005915static int handle_xsetbv(struct kvm_vcpu *vcpu)
5916{
5917 u64 new_bv = kvm_read_edx_eax(vcpu);
5918 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5919
5920 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5921 skip_emulated_instruction(vcpu);
5922 return 1;
5923}
5924
Wanpeng Lif53cd632014-12-02 19:14:58 +08005925static int handle_xsaves(struct kvm_vcpu *vcpu)
5926{
5927 skip_emulated_instruction(vcpu);
5928 WARN(1, "this should never happen\n");
5929 return 1;
5930}
5931
5932static int handle_xrstors(struct kvm_vcpu *vcpu)
5933{
5934 skip_emulated_instruction(vcpu);
5935 WARN(1, "this should never happen\n");
5936 return 1;
5937}
5938
Avi Kivity851ba692009-08-24 11:10:17 +03005939static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005940{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005941 if (likely(fasteoi)) {
5942 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5943 int access_type, offset;
5944
5945 access_type = exit_qualification & APIC_ACCESS_TYPE;
5946 offset = exit_qualification & APIC_ACCESS_OFFSET;
5947 /*
5948 * Sane guest uses MOV to write EOI, with written value
5949 * not cared. So make a short-circuit here by avoiding
5950 * heavy instruction emulation.
5951 */
5952 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5953 (offset == APIC_EOI)) {
5954 kvm_lapic_set_eoi(vcpu);
5955 skip_emulated_instruction(vcpu);
5956 return 1;
5957 }
5958 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005959 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005960}
5961
Yang Zhangc7c9c562013-01-25 10:18:51 +08005962static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5963{
5964 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5965 int vector = exit_qualification & 0xff;
5966
5967 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5968 kvm_apic_set_eoi_accelerated(vcpu, vector);
5969 return 1;
5970}
5971
Yang Zhang83d4c282013-01-25 10:18:49 +08005972static int handle_apic_write(struct kvm_vcpu *vcpu)
5973{
5974 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5975 u32 offset = exit_qualification & 0xfff;
5976
5977 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5978 kvm_apic_write_nodecode(vcpu, offset);
5979 return 1;
5980}
5981
Avi Kivity851ba692009-08-24 11:10:17 +03005982static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005983{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005984 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005985 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005986 bool has_error_code = false;
5987 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005988 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005989 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005990
5991 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005992 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005993 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005994
5995 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5996
5997 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005998 if (reason == TASK_SWITCH_GATE && idt_v) {
5999 switch (type) {
6000 case INTR_TYPE_NMI_INTR:
6001 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006002 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006003 break;
6004 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006005 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006006 kvm_clear_interrupt_queue(vcpu);
6007 break;
6008 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006009 if (vmx->idt_vectoring_info &
6010 VECTORING_INFO_DELIVER_CODE_MASK) {
6011 has_error_code = true;
6012 error_code =
6013 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6014 }
6015 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006016 case INTR_TYPE_SOFT_EXCEPTION:
6017 kvm_clear_exception_queue(vcpu);
6018 break;
6019 default:
6020 break;
6021 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006022 }
Izik Eidus37817f22008-03-24 23:14:53 +02006023 tss_selector = exit_qualification;
6024
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006025 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6026 type != INTR_TYPE_EXT_INTR &&
6027 type != INTR_TYPE_NMI_INTR))
6028 skip_emulated_instruction(vcpu);
6029
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006030 if (kvm_task_switch(vcpu, tss_selector,
6031 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6032 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006033 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6034 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6035 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006036 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006037 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006038
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006039 /*
6040 * TODO: What about debug traps on tss switch?
6041 * Are we supposed to inject them and update dr6?
6042 */
6043
6044 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006045}
6046
Avi Kivity851ba692009-08-24 11:10:17 +03006047static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006048{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006049 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006050 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006051 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006052 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006053
Sheng Yangf9c617f2009-03-25 10:08:52 +08006054 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006055
Sheng Yang14394422008-04-28 12:24:45 +08006056 gla_validity = (exit_qualification >> 7) & 0x3;
6057 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
6058 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6059 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6060 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006061 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006062 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6063 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006064 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6065 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006066 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006067 }
6068
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006069 /*
6070 * EPT violation happened while executing iret from NMI,
6071 * "blocked by NMI" bit has to be set before next VM entry.
6072 * There are errata that may cause this bit to not be set:
6073 * AAK134, BY25.
6074 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006075 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6076 cpu_has_virtual_nmis() &&
6077 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006078 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6079
Sheng Yang14394422008-04-28 12:24:45 +08006080 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006081 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006082
6083 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006084 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006085 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006086 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006087 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006088 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006089
Yang Zhang25d92082013-08-06 12:00:32 +03006090 vcpu->arch.exit_qualification = exit_qualification;
6091
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006092 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006093}
6094
Avi Kivity851ba692009-08-24 11:10:17 +03006095static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006096{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006097 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006098 gpa_t gpa;
6099
6100 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006101 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006102 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006103 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006104 return 1;
6105 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006106
Paolo Bonzini450869d2015-11-04 13:41:21 +01006107 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006108 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006109 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6110 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006111
6112 if (unlikely(ret == RET_MMIO_PF_INVALID))
6113 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6114
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006115 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006116 return 1;
6117
6118 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006119 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006120
Avi Kivity851ba692009-08-24 11:10:17 +03006121 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6122 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006123
6124 return 0;
6125}
6126
Avi Kivity851ba692009-08-24 11:10:17 +03006127static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006128{
6129 u32 cpu_based_vm_exec_control;
6130
6131 /* clear pending NMI */
6132 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6133 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6134 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6135 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006136 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006137
6138 return 1;
6139}
6140
Mohammed Gamal80ced182009-09-01 12:48:18 +02006141static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006142{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006143 struct vcpu_vmx *vmx = to_vmx(vcpu);
6144 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006145 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006146 u32 cpu_exec_ctrl;
6147 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006148 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006149
6150 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6151 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006152
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006153 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006154 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006155 return handle_interrupt_window(&vmx->vcpu);
6156
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006157 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6158 return 1;
6159
Gleb Natapov991eebf2013-04-11 12:10:51 +03006160 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006161
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006162 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006163 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006164 ret = 0;
6165 goto out;
6166 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006167
Avi Kivityde5f70e2012-06-12 20:22:28 +03006168 if (err != EMULATE_DONE) {
6169 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6170 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6171 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006172 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006173 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006174
Gleb Natapov8d76c492013-05-08 18:38:44 +03006175 if (vcpu->arch.halt_request) {
6176 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006177 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006178 goto out;
6179 }
6180
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006181 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006182 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006183 if (need_resched())
6184 schedule();
6185 }
6186
Mohammed Gamal80ced182009-09-01 12:48:18 +02006187out:
6188 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006189}
6190
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006191static int __grow_ple_window(int val)
6192{
6193 if (ple_window_grow < 1)
6194 return ple_window;
6195
6196 val = min(val, ple_window_actual_max);
6197
6198 if (ple_window_grow < ple_window)
6199 val *= ple_window_grow;
6200 else
6201 val += ple_window_grow;
6202
6203 return val;
6204}
6205
6206static int __shrink_ple_window(int val, int modifier, int minimum)
6207{
6208 if (modifier < 1)
6209 return ple_window;
6210
6211 if (modifier < ple_window)
6212 val /= modifier;
6213 else
6214 val -= modifier;
6215
6216 return max(val, minimum);
6217}
6218
6219static void grow_ple_window(struct kvm_vcpu *vcpu)
6220{
6221 struct vcpu_vmx *vmx = to_vmx(vcpu);
6222 int old = vmx->ple_window;
6223
6224 vmx->ple_window = __grow_ple_window(old);
6225
6226 if (vmx->ple_window != old)
6227 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006228
6229 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006230}
6231
6232static void shrink_ple_window(struct kvm_vcpu *vcpu)
6233{
6234 struct vcpu_vmx *vmx = to_vmx(vcpu);
6235 int old = vmx->ple_window;
6236
6237 vmx->ple_window = __shrink_ple_window(old,
6238 ple_window_shrink, ple_window);
6239
6240 if (vmx->ple_window != old)
6241 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006242
6243 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006244}
6245
6246/*
6247 * ple_window_actual_max is computed to be one grow_ple_window() below
6248 * ple_window_max. (See __grow_ple_window for the reason.)
6249 * This prevents overflows, because ple_window_max is int.
6250 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6251 * this process.
6252 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6253 */
6254static void update_ple_window_actual_max(void)
6255{
6256 ple_window_actual_max =
6257 __shrink_ple_window(max(ple_window_max, ple_window),
6258 ple_window_grow, INT_MIN);
6259}
6260
Feng Wubf9f6ac2015-09-18 22:29:55 +08006261/*
6262 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6263 */
6264static void wakeup_handler(void)
6265{
6266 struct kvm_vcpu *vcpu;
6267 int cpu = smp_processor_id();
6268
6269 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6270 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6271 blocked_vcpu_list) {
6272 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6273
6274 if (pi_test_on(pi_desc) == 1)
6275 kvm_vcpu_kick(vcpu);
6276 }
6277 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6278}
6279
Tiejun Chenf2c76482014-10-28 10:14:47 +08006280static __init int hardware_setup(void)
6281{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006282 int r = -ENOMEM, i, msr;
6283
6284 rdmsrl_safe(MSR_EFER, &host_efer);
6285
6286 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6287 kvm_define_shared_msr(i, vmx_msr_index[i]);
6288
6289 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6290 if (!vmx_io_bitmap_a)
6291 return r;
6292
6293 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6294 if (!vmx_io_bitmap_b)
6295 goto out;
6296
6297 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6298 if (!vmx_msr_bitmap_legacy)
6299 goto out1;
6300
6301 vmx_msr_bitmap_legacy_x2apic =
6302 (unsigned long *)__get_free_page(GFP_KERNEL);
6303 if (!vmx_msr_bitmap_legacy_x2apic)
6304 goto out2;
6305
6306 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6307 if (!vmx_msr_bitmap_longmode)
6308 goto out3;
6309
6310 vmx_msr_bitmap_longmode_x2apic =
6311 (unsigned long *)__get_free_page(GFP_KERNEL);
6312 if (!vmx_msr_bitmap_longmode_x2apic)
6313 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006314
6315 if (nested) {
6316 vmx_msr_bitmap_nested =
6317 (unsigned long *)__get_free_page(GFP_KERNEL);
6318 if (!vmx_msr_bitmap_nested)
6319 goto out5;
6320 }
6321
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006322 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6323 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006324 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006325
6326 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6327 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006328 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006329
6330 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6331 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6332
6333 /*
6334 * Allow direct access to the PC debug port (it is often used for I/O
6335 * delays, but the vmexits simply slow things down).
6336 */
6337 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6338 clear_bit(0x80, vmx_io_bitmap_a);
6339
6340 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6341
6342 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6343 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006344 if (nested)
6345 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006346
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006347 if (setup_vmcs_config(&vmcs_config) < 0) {
6348 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006349 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006350 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006351
6352 if (boot_cpu_has(X86_FEATURE_NX))
6353 kvm_enable_efer_bits(EFER_NX);
6354
6355 if (!cpu_has_vmx_vpid())
6356 enable_vpid = 0;
6357 if (!cpu_has_vmx_shadow_vmcs())
6358 enable_shadow_vmcs = 0;
6359 if (enable_shadow_vmcs)
6360 init_vmcs_shadow_fields();
6361
6362 if (!cpu_has_vmx_ept() ||
6363 !cpu_has_vmx_ept_4levels()) {
6364 enable_ept = 0;
6365 enable_unrestricted_guest = 0;
6366 enable_ept_ad_bits = 0;
6367 }
6368
6369 if (!cpu_has_vmx_ept_ad_bits())
6370 enable_ept_ad_bits = 0;
6371
6372 if (!cpu_has_vmx_unrestricted_guest())
6373 enable_unrestricted_guest = 0;
6374
Paolo Bonziniad15a292015-01-30 16:18:49 +01006375 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006376 flexpriority_enabled = 0;
6377
Paolo Bonziniad15a292015-01-30 16:18:49 +01006378 /*
6379 * set_apic_access_page_addr() is used to reload apic access
6380 * page upon invalidation. No need to do anything if not
6381 * using the APIC_ACCESS_ADDR VMCS field.
6382 */
6383 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006384 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006385
6386 if (!cpu_has_vmx_tpr_shadow())
6387 kvm_x86_ops->update_cr8_intercept = NULL;
6388
6389 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6390 kvm_disable_largepages();
6391
6392 if (!cpu_has_vmx_ple())
6393 ple_gap = 0;
6394
6395 if (!cpu_has_vmx_apicv())
6396 enable_apicv = 0;
6397
Haozhong Zhang64903d62015-10-20 15:39:09 +08006398 if (cpu_has_vmx_tsc_scaling()) {
6399 kvm_has_tsc_control = true;
6400 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6401 kvm_tsc_scaling_ratio_frac_bits = 48;
6402 }
6403
Tiejun Chenbaa03522014-12-23 16:21:11 +08006404 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6405 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6406 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6407 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6408 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6409 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6410 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6411
6412 memcpy(vmx_msr_bitmap_legacy_x2apic,
6413 vmx_msr_bitmap_legacy, PAGE_SIZE);
6414 memcpy(vmx_msr_bitmap_longmode_x2apic,
6415 vmx_msr_bitmap_longmode, PAGE_SIZE);
6416
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006417 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6418
Roman Kagan3ce424e2016-05-18 17:48:20 +03006419 for (msr = 0x800; msr <= 0x8ff; msr++)
6420 vmx_disable_intercept_msr_read_x2apic(msr);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006421
Roman Kagan3ce424e2016-05-18 17:48:20 +03006422 /* According SDM, in x2apic mode, the whole id reg is used. But in
6423 * KVM, it only use the highest eight bits. Need to intercept it */
6424 vmx_enable_intercept_msr_read_x2apic(0x802);
6425 /* TMCCT */
6426 vmx_enable_intercept_msr_read_x2apic(0x839);
6427 /* TPR */
6428 vmx_disable_intercept_msr_write_x2apic(0x808);
6429 /* EOI */
6430 vmx_disable_intercept_msr_write_x2apic(0x80b);
6431 /* SELF-IPI */
6432 vmx_disable_intercept_msr_write_x2apic(0x83f);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006433
6434 if (enable_ept) {
6435 kvm_mmu_set_mask_ptes(0ull,
6436 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6437 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6438 0ull, VMX_EPT_EXECUTABLE_MASK);
6439 ept_set_mmio_spte_mask();
6440 kvm_enable_tdp();
6441 } else
6442 kvm_disable_tdp();
6443
6444 update_ple_window_actual_max();
6445
Kai Huang843e4332015-01-28 10:54:28 +08006446 /*
6447 * Only enable PML when hardware supports PML feature, and both EPT
6448 * and EPT A/D bit features are enabled -- PML depends on them to work.
6449 */
6450 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6451 enable_pml = 0;
6452
6453 if (!enable_pml) {
6454 kvm_x86_ops->slot_enable_log_dirty = NULL;
6455 kvm_x86_ops->slot_disable_log_dirty = NULL;
6456 kvm_x86_ops->flush_log_dirty = NULL;
6457 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6458 }
6459
Yunhong Jiang64672c92016-06-13 14:19:59 -07006460 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6461 u64 vmx_msr;
6462
6463 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6464 cpu_preemption_timer_multi =
6465 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6466 } else {
6467 kvm_x86_ops->set_hv_timer = NULL;
6468 kvm_x86_ops->cancel_hv_timer = NULL;
6469 }
6470
Feng Wubf9f6ac2015-09-18 22:29:55 +08006471 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6472
Tiejun Chenf2c76482014-10-28 10:14:47 +08006473 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006474
Wincy Van3af18d92015-02-03 23:49:31 +08006475out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006476 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006477out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006478 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006479out6:
6480 if (nested)
6481 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006482out5:
6483 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6484out4:
6485 free_page((unsigned long)vmx_msr_bitmap_longmode);
6486out3:
6487 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6488out2:
6489 free_page((unsigned long)vmx_msr_bitmap_legacy);
6490out1:
6491 free_page((unsigned long)vmx_io_bitmap_b);
6492out:
6493 free_page((unsigned long)vmx_io_bitmap_a);
6494
6495 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006496}
6497
6498static __exit void hardware_unsetup(void)
6499{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006500 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6501 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6502 free_page((unsigned long)vmx_msr_bitmap_legacy);
6503 free_page((unsigned long)vmx_msr_bitmap_longmode);
6504 free_page((unsigned long)vmx_io_bitmap_b);
6505 free_page((unsigned long)vmx_io_bitmap_a);
6506 free_page((unsigned long)vmx_vmwrite_bitmap);
6507 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006508 if (nested)
6509 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006510
Tiejun Chenf2c76482014-10-28 10:14:47 +08006511 free_kvm_area();
6512}
6513
Avi Kivity6aa8b732006-12-10 02:21:36 -08006514/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006515 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6516 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6517 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006518static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006519{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006520 if (ple_gap)
6521 grow_ple_window(vcpu);
6522
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006523 skip_emulated_instruction(vcpu);
6524 kvm_vcpu_on_spin(vcpu);
6525
6526 return 1;
6527}
6528
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006529static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006530{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006531 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006532 return 1;
6533}
6534
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006535static int handle_mwait(struct kvm_vcpu *vcpu)
6536{
6537 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6538 return handle_nop(vcpu);
6539}
6540
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006541static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6542{
6543 return 1;
6544}
6545
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006546static int handle_monitor(struct kvm_vcpu *vcpu)
6547{
6548 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6549 return handle_nop(vcpu);
6550}
6551
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006552/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006553 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6554 * We could reuse a single VMCS for all the L2 guests, but we also want the
6555 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6556 * allows keeping them loaded on the processor, and in the future will allow
6557 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6558 * every entry if they never change.
6559 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6560 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6561 *
6562 * The following functions allocate and free a vmcs02 in this pool.
6563 */
6564
6565/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6566static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6567{
6568 struct vmcs02_list *item;
6569 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6570 if (item->vmptr == vmx->nested.current_vmptr) {
6571 list_move(&item->list, &vmx->nested.vmcs02_pool);
6572 return &item->vmcs02;
6573 }
6574
6575 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6576 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006577 item = list_last_entry(&vmx->nested.vmcs02_pool,
6578 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006579 item->vmptr = vmx->nested.current_vmptr;
6580 list_move(&item->list, &vmx->nested.vmcs02_pool);
6581 return &item->vmcs02;
6582 }
6583
6584 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006585 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006586 if (!item)
6587 return NULL;
6588 item->vmcs02.vmcs = alloc_vmcs();
6589 if (!item->vmcs02.vmcs) {
6590 kfree(item);
6591 return NULL;
6592 }
6593 loaded_vmcs_init(&item->vmcs02);
6594 item->vmptr = vmx->nested.current_vmptr;
6595 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6596 vmx->nested.vmcs02_num++;
6597 return &item->vmcs02;
6598}
6599
6600/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6601static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6602{
6603 struct vmcs02_list *item;
6604 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6605 if (item->vmptr == vmptr) {
6606 free_loaded_vmcs(&item->vmcs02);
6607 list_del(&item->list);
6608 kfree(item);
6609 vmx->nested.vmcs02_num--;
6610 return;
6611 }
6612}
6613
6614/*
6615 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006616 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6617 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006618 */
6619static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6620{
6621 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006622
6623 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006624 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006625 /*
6626 * Something will leak if the above WARN triggers. Better than
6627 * a use-after-free.
6628 */
6629 if (vmx->loaded_vmcs == &item->vmcs02)
6630 continue;
6631
6632 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006633 list_del(&item->list);
6634 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006635 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006636 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006637}
6638
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006639/*
6640 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6641 * set the success or error code of an emulated VMX instruction, as specified
6642 * by Vol 2B, VMX Instruction Reference, "Conventions".
6643 */
6644static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6645{
6646 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6647 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6648 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6649}
6650
6651static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6652{
6653 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6654 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6655 X86_EFLAGS_SF | X86_EFLAGS_OF))
6656 | X86_EFLAGS_CF);
6657}
6658
Abel Gordon145c28d2013-04-18 14:36:55 +03006659static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006660 u32 vm_instruction_error)
6661{
6662 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6663 /*
6664 * failValid writes the error number to the current VMCS, which
6665 * can't be done there isn't a current VMCS.
6666 */
6667 nested_vmx_failInvalid(vcpu);
6668 return;
6669 }
6670 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6671 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6672 X86_EFLAGS_SF | X86_EFLAGS_OF))
6673 | X86_EFLAGS_ZF);
6674 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6675 /*
6676 * We don't need to force a shadow sync because
6677 * VM_INSTRUCTION_ERROR is not shadowed
6678 */
6679}
Abel Gordon145c28d2013-04-18 14:36:55 +03006680
Wincy Vanff651cb2014-12-11 08:52:58 +03006681static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6682{
6683 /* TODO: not to reset guest simply here. */
6684 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6685 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6686}
6687
Jan Kiszkaf41245002014-03-07 20:03:13 +01006688static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6689{
6690 struct vcpu_vmx *vmx =
6691 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6692
6693 vmx->nested.preemption_timer_expired = true;
6694 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6695 kvm_vcpu_kick(&vmx->vcpu);
6696
6697 return HRTIMER_NORESTART;
6698}
6699
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006700/*
Bandan Das19677e32014-05-06 02:19:15 -04006701 * Decode the memory-address operand of a vmx instruction, as recorded on an
6702 * exit caused by such an instruction (run by a guest hypervisor).
6703 * On success, returns 0. When the operand is invalid, returns 1 and throws
6704 * #UD or #GP.
6705 */
6706static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6707 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006708 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006709{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006710 gva_t off;
6711 bool exn;
6712 struct kvm_segment s;
6713
Bandan Das19677e32014-05-06 02:19:15 -04006714 /*
6715 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6716 * Execution", on an exit, vmx_instruction_info holds most of the
6717 * addressing components of the operand. Only the displacement part
6718 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6719 * For how an actual address is calculated from all these components,
6720 * refer to Vol. 1, "Operand Addressing".
6721 */
6722 int scaling = vmx_instruction_info & 3;
6723 int addr_size = (vmx_instruction_info >> 7) & 7;
6724 bool is_reg = vmx_instruction_info & (1u << 10);
6725 int seg_reg = (vmx_instruction_info >> 15) & 7;
6726 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6727 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6728 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6729 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6730
6731 if (is_reg) {
6732 kvm_queue_exception(vcpu, UD_VECTOR);
6733 return 1;
6734 }
6735
6736 /* Addr = segment_base + offset */
6737 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006738 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006739 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006740 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006741 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006742 off += kvm_register_read(vcpu, index_reg)<<scaling;
6743 vmx_get_segment(vcpu, &s, seg_reg);
6744 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006745
6746 if (addr_size == 1) /* 32 bit */
6747 *ret &= 0xffffffff;
6748
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006749 /* Checks for #GP/#SS exceptions. */
6750 exn = false;
6751 if (is_protmode(vcpu)) {
6752 /* Protected mode: apply checks for segment validity in the
6753 * following order:
6754 * - segment type check (#GP(0) may be thrown)
6755 * - usability check (#GP(0)/#SS(0))
6756 * - limit check (#GP(0)/#SS(0))
6757 */
6758 if (wr)
6759 /* #GP(0) if the destination operand is located in a
6760 * read-only data segment or any code segment.
6761 */
6762 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6763 else
6764 /* #GP(0) if the source operand is located in an
6765 * execute-only code segment
6766 */
6767 exn = ((s.type & 0xa) == 8);
6768 }
6769 if (exn) {
6770 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6771 return 1;
6772 }
6773 if (is_long_mode(vcpu)) {
6774 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6775 * non-canonical form. This is an only check for long mode.
6776 */
6777 exn = is_noncanonical_address(*ret);
6778 } else if (is_protmode(vcpu)) {
6779 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6780 */
6781 exn = (s.unusable != 0);
6782 /* Protected mode: #GP(0)/#SS(0) if the memory
6783 * operand is outside the segment limit.
6784 */
6785 exn = exn || (off + sizeof(u64) > s.limit);
6786 }
6787 if (exn) {
6788 kvm_queue_exception_e(vcpu,
6789 seg_reg == VCPU_SREG_SS ?
6790 SS_VECTOR : GP_VECTOR,
6791 0);
6792 return 1;
6793 }
6794
Bandan Das19677e32014-05-06 02:19:15 -04006795 return 0;
6796}
6797
6798/*
Bandan Das3573e222014-05-06 02:19:16 -04006799 * This function performs the various checks including
6800 * - if it's 4KB aligned
6801 * - No bits beyond the physical address width are set
6802 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006803 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006804 */
Bandan Das4291b582014-05-06 02:19:18 -04006805static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6806 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006807{
6808 gva_t gva;
6809 gpa_t vmptr;
6810 struct x86_exception e;
6811 struct page *page;
6812 struct vcpu_vmx *vmx = to_vmx(vcpu);
6813 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6814
6815 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006816 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006817 return 1;
6818
6819 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6820 sizeof(vmptr), &e)) {
6821 kvm_inject_page_fault(vcpu, &e);
6822 return 1;
6823 }
6824
6825 switch (exit_reason) {
6826 case EXIT_REASON_VMON:
6827 /*
6828 * SDM 3: 24.11.5
6829 * The first 4 bytes of VMXON region contain the supported
6830 * VMCS revision identifier
6831 *
6832 * Note - IA32_VMX_BASIC[48] will never be 1
6833 * for the nested case;
6834 * which replaces physical address width with 32
6835 *
6836 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006837 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006838 nested_vmx_failInvalid(vcpu);
6839 skip_emulated_instruction(vcpu);
6840 return 1;
6841 }
6842
6843 page = nested_get_page(vcpu, vmptr);
6844 if (page == NULL ||
6845 *(u32 *)kmap(page) != VMCS12_REVISION) {
6846 nested_vmx_failInvalid(vcpu);
6847 kunmap(page);
6848 skip_emulated_instruction(vcpu);
6849 return 1;
6850 }
6851 kunmap(page);
6852 vmx->nested.vmxon_ptr = vmptr;
6853 break;
Bandan Das4291b582014-05-06 02:19:18 -04006854 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006855 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006856 nested_vmx_failValid(vcpu,
6857 VMXERR_VMCLEAR_INVALID_ADDRESS);
6858 skip_emulated_instruction(vcpu);
6859 return 1;
6860 }
Bandan Das3573e222014-05-06 02:19:16 -04006861
Bandan Das4291b582014-05-06 02:19:18 -04006862 if (vmptr == vmx->nested.vmxon_ptr) {
6863 nested_vmx_failValid(vcpu,
6864 VMXERR_VMCLEAR_VMXON_POINTER);
6865 skip_emulated_instruction(vcpu);
6866 return 1;
6867 }
6868 break;
6869 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006870 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006871 nested_vmx_failValid(vcpu,
6872 VMXERR_VMPTRLD_INVALID_ADDRESS);
6873 skip_emulated_instruction(vcpu);
6874 return 1;
6875 }
6876
6877 if (vmptr == vmx->nested.vmxon_ptr) {
6878 nested_vmx_failValid(vcpu,
6879 VMXERR_VMCLEAR_VMXON_POINTER);
6880 skip_emulated_instruction(vcpu);
6881 return 1;
6882 }
6883 break;
Bandan Das3573e222014-05-06 02:19:16 -04006884 default:
6885 return 1; /* shouldn't happen */
6886 }
6887
Bandan Das4291b582014-05-06 02:19:18 -04006888 if (vmpointer)
6889 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006890 return 0;
6891}
6892
6893/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006894 * Emulate the VMXON instruction.
6895 * Currently, we just remember that VMX is active, and do not save or even
6896 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6897 * do not currently need to store anything in that guest-allocated memory
6898 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6899 * argument is different from the VMXON pointer (which the spec says they do).
6900 */
6901static int handle_vmon(struct kvm_vcpu *vcpu)
6902{
6903 struct kvm_segment cs;
6904 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006905 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006906 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6907 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006908
6909 /* The Intel VMX Instruction Reference lists a bunch of bits that
6910 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6911 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6912 * Otherwise, we should fail with #UD. We test these now:
6913 */
6914 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6915 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6916 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6917 kvm_queue_exception(vcpu, UD_VECTOR);
6918 return 1;
6919 }
6920
6921 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6922 if (is_long_mode(vcpu) && !cs.l) {
6923 kvm_queue_exception(vcpu, UD_VECTOR);
6924 return 1;
6925 }
6926
6927 if (vmx_get_cpl(vcpu)) {
6928 kvm_inject_gp(vcpu, 0);
6929 return 1;
6930 }
Bandan Das3573e222014-05-06 02:19:16 -04006931
Bandan Das4291b582014-05-06 02:19:18 -04006932 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006933 return 1;
6934
Abel Gordon145c28d2013-04-18 14:36:55 +03006935 if (vmx->nested.vmxon) {
6936 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6937 skip_emulated_instruction(vcpu);
6938 return 1;
6939 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006940
Haozhong Zhang3b840802016-06-22 14:59:54 +08006941 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006942 != VMXON_NEEDED_FEATURES) {
6943 kvm_inject_gp(vcpu, 0);
6944 return 1;
6945 }
6946
Abel Gordon8de48832013-04-18 14:37:25 +03006947 if (enable_shadow_vmcs) {
6948 shadow_vmcs = alloc_vmcs();
6949 if (!shadow_vmcs)
6950 return -ENOMEM;
6951 /* mark vmcs as shadow */
6952 shadow_vmcs->revision_id |= (1u << 31);
6953 /* init shadow vmcs */
6954 vmcs_clear(shadow_vmcs);
6955 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6956 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006957
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006958 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6959 vmx->nested.vmcs02_num = 0;
6960
Jan Kiszkaf41245002014-03-07 20:03:13 +01006961 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6962 HRTIMER_MODE_REL);
6963 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6964
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006965 vmx->nested.vmxon = true;
6966
6967 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006968 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006969 return 1;
6970}
6971
6972/*
6973 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6974 * for running VMX instructions (except VMXON, whose prerequisites are
6975 * slightly different). It also specifies what exception to inject otherwise.
6976 */
6977static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6978{
6979 struct kvm_segment cs;
6980 struct vcpu_vmx *vmx = to_vmx(vcpu);
6981
6982 if (!vmx->nested.vmxon) {
6983 kvm_queue_exception(vcpu, UD_VECTOR);
6984 return 0;
6985 }
6986
6987 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6988 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6989 (is_long_mode(vcpu) && !cs.l)) {
6990 kvm_queue_exception(vcpu, UD_VECTOR);
6991 return 0;
6992 }
6993
6994 if (vmx_get_cpl(vcpu)) {
6995 kvm_inject_gp(vcpu, 0);
6996 return 0;
6997 }
6998
6999 return 1;
7000}
7001
Abel Gordone7953d72013-04-18 14:37:55 +03007002static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7003{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007004 if (vmx->nested.current_vmptr == -1ull)
7005 return;
7006
7007 /* current_vmptr and current_vmcs12 are always set/reset together */
7008 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7009 return;
7010
Abel Gordon012f83c2013-04-18 14:39:25 +03007011 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007012 /* copy to memory all shadowed fields in case
7013 they were modified */
7014 copy_shadow_to_vmcs12(vmx);
7015 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007016 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7017 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007018 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007019 }
Wincy Van705699a2015-02-03 23:58:17 +08007020 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03007021 kunmap(vmx->nested.current_vmcs12_page);
7022 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007023 vmx->nested.current_vmptr = -1ull;
7024 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007025}
7026
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007027/*
7028 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7029 * just stops using VMX.
7030 */
7031static void free_nested(struct vcpu_vmx *vmx)
7032{
7033 if (!vmx->nested.vmxon)
7034 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007035
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007036 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007037 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007038 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03007039 if (enable_shadow_vmcs)
7040 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007041 /* Unpin physical memory we referred to in current vmcs02 */
7042 if (vmx->nested.apic_access_page) {
7043 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007044 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007045 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007046 if (vmx->nested.virtual_apic_page) {
7047 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007048 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007049 }
Wincy Van705699a2015-02-03 23:58:17 +08007050 if (vmx->nested.pi_desc_page) {
7051 kunmap(vmx->nested.pi_desc_page);
7052 nested_release_page(vmx->nested.pi_desc_page);
7053 vmx->nested.pi_desc_page = NULL;
7054 vmx->nested.pi_desc = NULL;
7055 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007056
7057 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007058}
7059
7060/* Emulate the VMXOFF instruction */
7061static int handle_vmoff(struct kvm_vcpu *vcpu)
7062{
7063 if (!nested_vmx_check_permission(vcpu))
7064 return 1;
7065 free_nested(to_vmx(vcpu));
7066 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007067 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007068 return 1;
7069}
7070
Nadav Har'El27d6c862011-05-25 23:06:59 +03007071/* Emulate the VMCLEAR instruction */
7072static int handle_vmclear(struct kvm_vcpu *vcpu)
7073{
7074 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007075 gpa_t vmptr;
7076 struct vmcs12 *vmcs12;
7077 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007078
7079 if (!nested_vmx_check_permission(vcpu))
7080 return 1;
7081
Bandan Das4291b582014-05-06 02:19:18 -04007082 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007083 return 1;
7084
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007085 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007086 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007087
7088 page = nested_get_page(vcpu, vmptr);
7089 if (page == NULL) {
7090 /*
7091 * For accurate processor emulation, VMCLEAR beyond available
7092 * physical memory should do nothing at all. However, it is
7093 * possible that a nested vmx bug, not a guest hypervisor bug,
7094 * resulted in this case, so let's shut down before doing any
7095 * more damage:
7096 */
7097 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7098 return 1;
7099 }
7100 vmcs12 = kmap(page);
7101 vmcs12->launch_state = 0;
7102 kunmap(page);
7103 nested_release_page(page);
7104
7105 nested_free_vmcs02(vmx, vmptr);
7106
7107 skip_emulated_instruction(vcpu);
7108 nested_vmx_succeed(vcpu);
7109 return 1;
7110}
7111
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007112static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7113
7114/* Emulate the VMLAUNCH instruction */
7115static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7116{
7117 return nested_vmx_run(vcpu, true);
7118}
7119
7120/* Emulate the VMRESUME instruction */
7121static int handle_vmresume(struct kvm_vcpu *vcpu)
7122{
7123
7124 return nested_vmx_run(vcpu, false);
7125}
7126
Nadav Har'El49f705c2011-05-25 23:08:30 +03007127enum vmcs_field_type {
7128 VMCS_FIELD_TYPE_U16 = 0,
7129 VMCS_FIELD_TYPE_U64 = 1,
7130 VMCS_FIELD_TYPE_U32 = 2,
7131 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7132};
7133
7134static inline int vmcs_field_type(unsigned long field)
7135{
7136 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7137 return VMCS_FIELD_TYPE_U32;
7138 return (field >> 13) & 0x3 ;
7139}
7140
7141static inline int vmcs_field_readonly(unsigned long field)
7142{
7143 return (((field >> 10) & 0x3) == 1);
7144}
7145
7146/*
7147 * Read a vmcs12 field. Since these can have varying lengths and we return
7148 * one type, we chose the biggest type (u64) and zero-extend the return value
7149 * to that size. Note that the caller, handle_vmread, might need to use only
7150 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7151 * 64-bit fields are to be returned).
7152 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007153static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7154 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007155{
7156 short offset = vmcs_field_to_offset(field);
7157 char *p;
7158
7159 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007160 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007161
7162 p = ((char *)(get_vmcs12(vcpu))) + offset;
7163
7164 switch (vmcs_field_type(field)) {
7165 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7166 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007167 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007168 case VMCS_FIELD_TYPE_U16:
7169 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007170 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007171 case VMCS_FIELD_TYPE_U32:
7172 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007173 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007174 case VMCS_FIELD_TYPE_U64:
7175 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007176 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007177 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007178 WARN_ON(1);
7179 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007180 }
7181}
7182
Abel Gordon20b97fe2013-04-18 14:36:25 +03007183
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007184static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7185 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007186 short offset = vmcs_field_to_offset(field);
7187 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7188 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007189 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007190
7191 switch (vmcs_field_type(field)) {
7192 case VMCS_FIELD_TYPE_U16:
7193 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007194 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007195 case VMCS_FIELD_TYPE_U32:
7196 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007197 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007198 case VMCS_FIELD_TYPE_U64:
7199 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007200 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007201 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7202 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007203 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007204 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007205 WARN_ON(1);
7206 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007207 }
7208
7209}
7210
Abel Gordon16f5b902013-04-18 14:38:25 +03007211static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7212{
7213 int i;
7214 unsigned long field;
7215 u64 field_value;
7216 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007217 const unsigned long *fields = shadow_read_write_fields;
7218 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007219
Jan Kiszka282da872014-10-08 18:05:39 +02007220 preempt_disable();
7221
Abel Gordon16f5b902013-04-18 14:38:25 +03007222 vmcs_load(shadow_vmcs);
7223
7224 for (i = 0; i < num_fields; i++) {
7225 field = fields[i];
7226 switch (vmcs_field_type(field)) {
7227 case VMCS_FIELD_TYPE_U16:
7228 field_value = vmcs_read16(field);
7229 break;
7230 case VMCS_FIELD_TYPE_U32:
7231 field_value = vmcs_read32(field);
7232 break;
7233 case VMCS_FIELD_TYPE_U64:
7234 field_value = vmcs_read64(field);
7235 break;
7236 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7237 field_value = vmcs_readl(field);
7238 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007239 default:
7240 WARN_ON(1);
7241 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007242 }
7243 vmcs12_write_any(&vmx->vcpu, field, field_value);
7244 }
7245
7246 vmcs_clear(shadow_vmcs);
7247 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007248
7249 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007250}
7251
Abel Gordonc3114422013-04-18 14:38:55 +03007252static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7253{
Mathias Krausec2bae892013-06-26 20:36:21 +02007254 const unsigned long *fields[] = {
7255 shadow_read_write_fields,
7256 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007257 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007258 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007259 max_shadow_read_write_fields,
7260 max_shadow_read_only_fields
7261 };
7262 int i, q;
7263 unsigned long field;
7264 u64 field_value = 0;
7265 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7266
7267 vmcs_load(shadow_vmcs);
7268
Mathias Krausec2bae892013-06-26 20:36:21 +02007269 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007270 for (i = 0; i < max_fields[q]; i++) {
7271 field = fields[q][i];
7272 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7273
7274 switch (vmcs_field_type(field)) {
7275 case VMCS_FIELD_TYPE_U16:
7276 vmcs_write16(field, (u16)field_value);
7277 break;
7278 case VMCS_FIELD_TYPE_U32:
7279 vmcs_write32(field, (u32)field_value);
7280 break;
7281 case VMCS_FIELD_TYPE_U64:
7282 vmcs_write64(field, (u64)field_value);
7283 break;
7284 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7285 vmcs_writel(field, (long)field_value);
7286 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007287 default:
7288 WARN_ON(1);
7289 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007290 }
7291 }
7292 }
7293
7294 vmcs_clear(shadow_vmcs);
7295 vmcs_load(vmx->loaded_vmcs->vmcs);
7296}
7297
Nadav Har'El49f705c2011-05-25 23:08:30 +03007298/*
7299 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7300 * used before) all generate the same failure when it is missing.
7301 */
7302static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7303{
7304 struct vcpu_vmx *vmx = to_vmx(vcpu);
7305 if (vmx->nested.current_vmptr == -1ull) {
7306 nested_vmx_failInvalid(vcpu);
7307 skip_emulated_instruction(vcpu);
7308 return 0;
7309 }
7310 return 1;
7311}
7312
7313static int handle_vmread(struct kvm_vcpu *vcpu)
7314{
7315 unsigned long field;
7316 u64 field_value;
7317 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7318 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7319 gva_t gva = 0;
7320
7321 if (!nested_vmx_check_permission(vcpu) ||
7322 !nested_vmx_check_vmcs12(vcpu))
7323 return 1;
7324
7325 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007326 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007327 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007328 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007329 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7330 skip_emulated_instruction(vcpu);
7331 return 1;
7332 }
7333 /*
7334 * Now copy part of this value to register or memory, as requested.
7335 * Note that the number of bits actually copied is 32 or 64 depending
7336 * on the guest's mode (32 or 64 bit), not on the given field's length.
7337 */
7338 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007339 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007340 field_value);
7341 } else {
7342 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007343 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007344 return 1;
7345 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7346 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7347 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7348 }
7349
7350 nested_vmx_succeed(vcpu);
7351 skip_emulated_instruction(vcpu);
7352 return 1;
7353}
7354
7355
7356static int handle_vmwrite(struct kvm_vcpu *vcpu)
7357{
7358 unsigned long field;
7359 gva_t gva;
7360 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7361 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007362 /* The value to write might be 32 or 64 bits, depending on L1's long
7363 * mode, and eventually we need to write that into a field of several
7364 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007365 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007366 * bits into the vmcs12 field.
7367 */
7368 u64 field_value = 0;
7369 struct x86_exception e;
7370
7371 if (!nested_vmx_check_permission(vcpu) ||
7372 !nested_vmx_check_vmcs12(vcpu))
7373 return 1;
7374
7375 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007376 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007377 (((vmx_instruction_info) >> 3) & 0xf));
7378 else {
7379 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007380 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007381 return 1;
7382 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007383 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007384 kvm_inject_page_fault(vcpu, &e);
7385 return 1;
7386 }
7387 }
7388
7389
Nadav Amit27e6fb52014-06-18 17:19:26 +03007390 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007391 if (vmcs_field_readonly(field)) {
7392 nested_vmx_failValid(vcpu,
7393 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7394 skip_emulated_instruction(vcpu);
7395 return 1;
7396 }
7397
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007398 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007399 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7400 skip_emulated_instruction(vcpu);
7401 return 1;
7402 }
7403
7404 nested_vmx_succeed(vcpu);
7405 skip_emulated_instruction(vcpu);
7406 return 1;
7407}
7408
Nadav Har'El63846662011-05-25 23:07:29 +03007409/* Emulate the VMPTRLD instruction */
7410static int handle_vmptrld(struct kvm_vcpu *vcpu)
7411{
7412 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007413 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007414
7415 if (!nested_vmx_check_permission(vcpu))
7416 return 1;
7417
Bandan Das4291b582014-05-06 02:19:18 -04007418 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007419 return 1;
7420
Nadav Har'El63846662011-05-25 23:07:29 +03007421 if (vmx->nested.current_vmptr != vmptr) {
7422 struct vmcs12 *new_vmcs12;
7423 struct page *page;
7424 page = nested_get_page(vcpu, vmptr);
7425 if (page == NULL) {
7426 nested_vmx_failInvalid(vcpu);
7427 skip_emulated_instruction(vcpu);
7428 return 1;
7429 }
7430 new_vmcs12 = kmap(page);
7431 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7432 kunmap(page);
7433 nested_release_page_clean(page);
7434 nested_vmx_failValid(vcpu,
7435 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7436 skip_emulated_instruction(vcpu);
7437 return 1;
7438 }
Nadav Har'El63846662011-05-25 23:07:29 +03007439
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007440 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007441 vmx->nested.current_vmptr = vmptr;
7442 vmx->nested.current_vmcs12 = new_vmcs12;
7443 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007444 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007445 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7446 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007447 vmcs_write64(VMCS_LINK_POINTER,
7448 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007449 vmx->nested.sync_shadow_vmcs = true;
7450 }
Nadav Har'El63846662011-05-25 23:07:29 +03007451 }
7452
7453 nested_vmx_succeed(vcpu);
7454 skip_emulated_instruction(vcpu);
7455 return 1;
7456}
7457
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007458/* Emulate the VMPTRST instruction */
7459static int handle_vmptrst(struct kvm_vcpu *vcpu)
7460{
7461 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7462 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7463 gva_t vmcs_gva;
7464 struct x86_exception e;
7465
7466 if (!nested_vmx_check_permission(vcpu))
7467 return 1;
7468
7469 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007470 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007471 return 1;
7472 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7473 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7474 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7475 sizeof(u64), &e)) {
7476 kvm_inject_page_fault(vcpu, &e);
7477 return 1;
7478 }
7479 nested_vmx_succeed(vcpu);
7480 skip_emulated_instruction(vcpu);
7481 return 1;
7482}
7483
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007484/* Emulate the INVEPT instruction */
7485static int handle_invept(struct kvm_vcpu *vcpu)
7486{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007487 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007488 u32 vmx_instruction_info, types;
7489 unsigned long type;
7490 gva_t gva;
7491 struct x86_exception e;
7492 struct {
7493 u64 eptp, gpa;
7494 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007495
Wincy Vanb9c237b2015-02-03 23:56:30 +08007496 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7497 SECONDARY_EXEC_ENABLE_EPT) ||
7498 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007499 kvm_queue_exception(vcpu, UD_VECTOR);
7500 return 1;
7501 }
7502
7503 if (!nested_vmx_check_permission(vcpu))
7504 return 1;
7505
7506 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7507 kvm_queue_exception(vcpu, UD_VECTOR);
7508 return 1;
7509 }
7510
7511 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007512 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007513
Wincy Vanb9c237b2015-02-03 23:56:30 +08007514 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007515
7516 if (!(types & (1UL << type))) {
7517 nested_vmx_failValid(vcpu,
7518 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007519 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007520 return 1;
7521 }
7522
7523 /* According to the Intel VMX instruction reference, the memory
7524 * operand is read even if it isn't needed (e.g., for type==global)
7525 */
7526 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007527 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007528 return 1;
7529 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7530 sizeof(operand), &e)) {
7531 kvm_inject_page_fault(vcpu, &e);
7532 return 1;
7533 }
7534
7535 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007536 case VMX_EPT_EXTENT_GLOBAL:
7537 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007538 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007539 nested_vmx_succeed(vcpu);
7540 break;
7541 default:
Bandan Das4b855072014-04-19 18:17:44 -04007542 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007543 BUG_ON(1);
7544 break;
7545 }
7546
7547 skip_emulated_instruction(vcpu);
7548 return 1;
7549}
7550
Petr Matouseka642fc32014-09-23 20:22:30 +02007551static int handle_invvpid(struct kvm_vcpu *vcpu)
7552{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007553 struct vcpu_vmx *vmx = to_vmx(vcpu);
7554 u32 vmx_instruction_info;
7555 unsigned long type, types;
7556 gva_t gva;
7557 struct x86_exception e;
7558 int vpid;
7559
7560 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7561 SECONDARY_EXEC_ENABLE_VPID) ||
7562 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7563 kvm_queue_exception(vcpu, UD_VECTOR);
7564 return 1;
7565 }
7566
7567 if (!nested_vmx_check_permission(vcpu))
7568 return 1;
7569
7570 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7571 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7572
7573 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7574
7575 if (!(types & (1UL << type))) {
7576 nested_vmx_failValid(vcpu,
7577 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007578 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007579 return 1;
7580 }
7581
7582 /* according to the intel vmx instruction reference, the memory
7583 * operand is read even if it isn't needed (e.g., for type==global)
7584 */
7585 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7586 vmx_instruction_info, false, &gva))
7587 return 1;
7588 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7589 sizeof(u32), &e)) {
7590 kvm_inject_page_fault(vcpu, &e);
7591 return 1;
7592 }
7593
7594 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007595 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7596 /*
7597 * Old versions of KVM use the single-context version so we
7598 * have to support it; just treat it the same as all-context.
7599 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007600 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007601 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007602 nested_vmx_succeed(vcpu);
7603 break;
7604 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007605 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007606 BUG_ON(1);
7607 break;
7608 }
7609
7610 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007611 return 1;
7612}
7613
Kai Huang843e4332015-01-28 10:54:28 +08007614static int handle_pml_full(struct kvm_vcpu *vcpu)
7615{
7616 unsigned long exit_qualification;
7617
7618 trace_kvm_pml_full(vcpu->vcpu_id);
7619
7620 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7621
7622 /*
7623 * PML buffer FULL happened while executing iret from NMI,
7624 * "blocked by NMI" bit has to be set before next VM entry.
7625 */
7626 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7627 cpu_has_virtual_nmis() &&
7628 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7629 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7630 GUEST_INTR_STATE_NMI);
7631
7632 /*
7633 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7634 * here.., and there's no userspace involvement needed for PML.
7635 */
7636 return 1;
7637}
7638
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007639static int handle_pcommit(struct kvm_vcpu *vcpu)
7640{
7641 /* we never catch pcommit instruct for L1 guest. */
7642 WARN_ON(1);
7643 return 1;
7644}
7645
Yunhong Jiang64672c92016-06-13 14:19:59 -07007646static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7647{
7648 kvm_lapic_expired_hv_timer(vcpu);
7649 return 1;
7650}
7651
Nadav Har'El0140cae2011-05-25 23:06:28 +03007652/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007653 * The exit handlers return 1 if the exit was handled fully and guest execution
7654 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7655 * to be done to userspace and return 0.
7656 */
Mathias Krause772e0312012-08-30 01:30:19 +02007657static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007658 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7659 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007660 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007661 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007662 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007663 [EXIT_REASON_CR_ACCESS] = handle_cr,
7664 [EXIT_REASON_DR_ACCESS] = handle_dr,
7665 [EXIT_REASON_CPUID] = handle_cpuid,
7666 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7667 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7668 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7669 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007670 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007671 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007672 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007673 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007674 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007675 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007676 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007677 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007678 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007679 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007680 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007681 [EXIT_REASON_VMOFF] = handle_vmoff,
7682 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007683 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7684 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007685 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007686 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007687 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007688 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007689 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007690 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007691 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7692 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007693 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007694 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007695 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007696 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007697 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007698 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007699 [EXIT_REASON_XSAVES] = handle_xsaves,
7700 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007701 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007702 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007703 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007704};
7705
7706static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007707 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007708
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007709static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7710 struct vmcs12 *vmcs12)
7711{
7712 unsigned long exit_qualification;
7713 gpa_t bitmap, last_bitmap;
7714 unsigned int port;
7715 int size;
7716 u8 b;
7717
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007718 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007719 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007720
7721 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7722
7723 port = exit_qualification >> 16;
7724 size = (exit_qualification & 7) + 1;
7725
7726 last_bitmap = (gpa_t)-1;
7727 b = -1;
7728
7729 while (size > 0) {
7730 if (port < 0x8000)
7731 bitmap = vmcs12->io_bitmap_a;
7732 else if (port < 0x10000)
7733 bitmap = vmcs12->io_bitmap_b;
7734 else
Joe Perches1d804d02015-03-30 16:46:09 -07007735 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007736 bitmap += (port & 0x7fff) / 8;
7737
7738 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007739 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007740 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007741 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007742 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007743
7744 port++;
7745 size--;
7746 last_bitmap = bitmap;
7747 }
7748
Joe Perches1d804d02015-03-30 16:46:09 -07007749 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007750}
7751
Nadav Har'El644d7112011-05-25 23:12:35 +03007752/*
7753 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7754 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7755 * disinterest in the current event (read or write a specific MSR) by using an
7756 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7757 */
7758static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7759 struct vmcs12 *vmcs12, u32 exit_reason)
7760{
7761 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7762 gpa_t bitmap;
7763
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007764 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007765 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007766
7767 /*
7768 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7769 * for the four combinations of read/write and low/high MSR numbers.
7770 * First we need to figure out which of the four to use:
7771 */
7772 bitmap = vmcs12->msr_bitmap;
7773 if (exit_reason == EXIT_REASON_MSR_WRITE)
7774 bitmap += 2048;
7775 if (msr_index >= 0xc0000000) {
7776 msr_index -= 0xc0000000;
7777 bitmap += 1024;
7778 }
7779
7780 /* Then read the msr_index'th bit from this bitmap: */
7781 if (msr_index < 1024*8) {
7782 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007783 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007784 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007785 return 1 & (b >> (msr_index & 7));
7786 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007787 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007788}
7789
7790/*
7791 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7792 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7793 * intercept (via guest_host_mask etc.) the current event.
7794 */
7795static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7796 struct vmcs12 *vmcs12)
7797{
7798 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7799 int cr = exit_qualification & 15;
7800 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007801 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007802
7803 switch ((exit_qualification >> 4) & 3) {
7804 case 0: /* mov to cr */
7805 switch (cr) {
7806 case 0:
7807 if (vmcs12->cr0_guest_host_mask &
7808 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007809 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007810 break;
7811 case 3:
7812 if ((vmcs12->cr3_target_count >= 1 &&
7813 vmcs12->cr3_target_value0 == val) ||
7814 (vmcs12->cr3_target_count >= 2 &&
7815 vmcs12->cr3_target_value1 == val) ||
7816 (vmcs12->cr3_target_count >= 3 &&
7817 vmcs12->cr3_target_value2 == val) ||
7818 (vmcs12->cr3_target_count >= 4 &&
7819 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007820 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007821 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007822 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007823 break;
7824 case 4:
7825 if (vmcs12->cr4_guest_host_mask &
7826 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007827 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007828 break;
7829 case 8:
7830 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007831 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007832 break;
7833 }
7834 break;
7835 case 2: /* clts */
7836 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7837 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007838 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007839 break;
7840 case 1: /* mov from cr */
7841 switch (cr) {
7842 case 3:
7843 if (vmcs12->cpu_based_vm_exec_control &
7844 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007845 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007846 break;
7847 case 8:
7848 if (vmcs12->cpu_based_vm_exec_control &
7849 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007850 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007851 break;
7852 }
7853 break;
7854 case 3: /* lmsw */
7855 /*
7856 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7857 * cr0. Other attempted changes are ignored, with no exit.
7858 */
7859 if (vmcs12->cr0_guest_host_mask & 0xe &
7860 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007861 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007862 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7863 !(vmcs12->cr0_read_shadow & 0x1) &&
7864 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007865 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007866 break;
7867 }
Joe Perches1d804d02015-03-30 16:46:09 -07007868 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007869}
7870
7871/*
7872 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7873 * should handle it ourselves in L0 (and then continue L2). Only call this
7874 * when in is_guest_mode (L2).
7875 */
7876static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7877{
Nadav Har'El644d7112011-05-25 23:12:35 +03007878 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7879 struct vcpu_vmx *vmx = to_vmx(vcpu);
7880 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007881 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007882
Jan Kiszka542060e2014-01-04 18:47:21 +01007883 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7884 vmcs_readl(EXIT_QUALIFICATION),
7885 vmx->idt_vectoring_info,
7886 intr_info,
7887 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7888 KVM_ISA_VMX);
7889
Nadav Har'El644d7112011-05-25 23:12:35 +03007890 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007891 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007892
7893 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007894 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7895 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007896 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007897 }
7898
7899 switch (exit_reason) {
7900 case EXIT_REASON_EXCEPTION_NMI:
7901 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007902 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007903 else if (is_page_fault(intr_info))
7904 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007905 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007906 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007907 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007908 else if (is_debug(intr_info) &&
7909 vcpu->guest_debug &
7910 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7911 return false;
7912 else if (is_breakpoint(intr_info) &&
7913 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7914 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007915 return vmcs12->exception_bitmap &
7916 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7917 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007918 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007919 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007920 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007921 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007922 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007923 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007924 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007925 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007926 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007927 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007928 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007929 return false;
7930 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007931 case EXIT_REASON_HLT:
7932 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7933 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007934 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007935 case EXIT_REASON_INVLPG:
7936 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7937 case EXIT_REASON_RDPMC:
7938 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007939 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007940 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7941 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7942 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7943 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7944 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7945 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007946 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007947 /*
7948 * VMX instructions trap unconditionally. This allows L1 to
7949 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7950 */
Joe Perches1d804d02015-03-30 16:46:09 -07007951 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007952 case EXIT_REASON_CR_ACCESS:
7953 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7954 case EXIT_REASON_DR_ACCESS:
7955 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7956 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007957 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007958 case EXIT_REASON_MSR_READ:
7959 case EXIT_REASON_MSR_WRITE:
7960 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7961 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007962 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007963 case EXIT_REASON_MWAIT_INSTRUCTION:
7964 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007965 case EXIT_REASON_MONITOR_TRAP_FLAG:
7966 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007967 case EXIT_REASON_MONITOR_INSTRUCTION:
7968 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7969 case EXIT_REASON_PAUSE_INSTRUCTION:
7970 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7971 nested_cpu_has2(vmcs12,
7972 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7973 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007974 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007975 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007976 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007977 case EXIT_REASON_APIC_ACCESS:
7978 return nested_cpu_has2(vmcs12,
7979 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007980 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007981 case EXIT_REASON_EOI_INDUCED:
7982 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007983 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007984 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007985 /*
7986 * L0 always deals with the EPT violation. If nested EPT is
7987 * used, and the nested mmu code discovers that the address is
7988 * missing in the guest EPT table (EPT12), the EPT violation
7989 * will be injected with nested_ept_inject_page_fault()
7990 */
Joe Perches1d804d02015-03-30 16:46:09 -07007991 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007992 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007993 /*
7994 * L2 never uses directly L1's EPT, but rather L0's own EPT
7995 * table (shadow on EPT) or a merged EPT table that L0 built
7996 * (EPT on EPT). So any problems with the structure of the
7997 * table is L0's fault.
7998 */
Joe Perches1d804d02015-03-30 16:46:09 -07007999 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008000 case EXIT_REASON_WBINVD:
8001 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8002 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008003 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008004 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8005 /*
8006 * This should never happen, since it is not possible to
8007 * set XSS to a non-zero value---neither in L1 nor in L2.
8008 * If if it were, XSS would have to be checked against
8009 * the XSS exit bitmap in vmcs12.
8010 */
8011 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008012 case EXIT_REASON_PCOMMIT:
8013 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03008014 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008015 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008016 }
8017}
8018
Avi Kivity586f9602010-11-18 13:09:54 +02008019static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8020{
8021 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8022 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8023}
8024
Kai Huanga3eaa862015-11-04 13:46:05 +08008025static int vmx_create_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008026{
8027 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08008028
8029 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
8030 if (!pml_pg)
8031 return -ENOMEM;
8032
8033 vmx->pml_pg = pml_pg;
8034
8035 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
8036 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8037
Kai Huang843e4332015-01-28 10:54:28 +08008038 return 0;
8039}
8040
Kai Huanga3eaa862015-11-04 13:46:05 +08008041static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008042{
Kai Huanga3eaa862015-11-04 13:46:05 +08008043 if (vmx->pml_pg) {
8044 __free_page(vmx->pml_pg);
8045 vmx->pml_pg = NULL;
8046 }
Kai Huang843e4332015-01-28 10:54:28 +08008047}
8048
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008049static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008050{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008051 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008052 u64 *pml_buf;
8053 u16 pml_idx;
8054
8055 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8056
8057 /* Do nothing if PML buffer is empty */
8058 if (pml_idx == (PML_ENTITY_NUM - 1))
8059 return;
8060
8061 /* PML index always points to next available PML buffer entity */
8062 if (pml_idx >= PML_ENTITY_NUM)
8063 pml_idx = 0;
8064 else
8065 pml_idx++;
8066
8067 pml_buf = page_address(vmx->pml_pg);
8068 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8069 u64 gpa;
8070
8071 gpa = pml_buf[pml_idx];
8072 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008073 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008074 }
8075
8076 /* reset PML index */
8077 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8078}
8079
8080/*
8081 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8082 * Called before reporting dirty_bitmap to userspace.
8083 */
8084static void kvm_flush_pml_buffers(struct kvm *kvm)
8085{
8086 int i;
8087 struct kvm_vcpu *vcpu;
8088 /*
8089 * We only need to kick vcpu out of guest mode here, as PML buffer
8090 * is flushed at beginning of all VMEXITs, and it's obvious that only
8091 * vcpus running in guest are possible to have unflushed GPAs in PML
8092 * buffer.
8093 */
8094 kvm_for_each_vcpu(i, vcpu, kvm)
8095 kvm_vcpu_kick(vcpu);
8096}
8097
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008098static void vmx_dump_sel(char *name, uint32_t sel)
8099{
8100 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8101 name, vmcs_read32(sel),
8102 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8103 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8104 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8105}
8106
8107static void vmx_dump_dtsel(char *name, uint32_t limit)
8108{
8109 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8110 name, vmcs_read32(limit),
8111 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8112}
8113
8114static void dump_vmcs(void)
8115{
8116 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8117 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8118 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8119 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8120 u32 secondary_exec_control = 0;
8121 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008122 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008123 int i, n;
8124
8125 if (cpu_has_secondary_exec_ctrls())
8126 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8127
8128 pr_err("*** Guest State ***\n");
8129 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8130 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8131 vmcs_readl(CR0_GUEST_HOST_MASK));
8132 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8133 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8134 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8135 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8136 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8137 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008138 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8139 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8140 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8141 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008142 }
8143 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8144 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8145 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8146 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8147 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8148 vmcs_readl(GUEST_SYSENTER_ESP),
8149 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8150 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8151 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8152 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8153 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8154 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8155 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8156 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8157 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8158 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8159 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8160 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8161 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008162 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8163 efer, vmcs_read64(GUEST_IA32_PAT));
8164 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8165 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008166 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8167 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008168 pr_err("PerfGlobCtl = 0x%016llx\n",
8169 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008170 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008171 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008172 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8173 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8174 vmcs_read32(GUEST_ACTIVITY_STATE));
8175 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8176 pr_err("InterruptStatus = %04x\n",
8177 vmcs_read16(GUEST_INTR_STATUS));
8178
8179 pr_err("*** Host State ***\n");
8180 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8181 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8182 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8183 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8184 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8185 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8186 vmcs_read16(HOST_TR_SELECTOR));
8187 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8188 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8189 vmcs_readl(HOST_TR_BASE));
8190 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8191 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8192 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8193 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8194 vmcs_readl(HOST_CR4));
8195 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8196 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8197 vmcs_read32(HOST_IA32_SYSENTER_CS),
8198 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8199 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008200 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8201 vmcs_read64(HOST_IA32_EFER),
8202 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008203 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008204 pr_err("PerfGlobCtl = 0x%016llx\n",
8205 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008206
8207 pr_err("*** Control State ***\n");
8208 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8209 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8210 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8211 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8212 vmcs_read32(EXCEPTION_BITMAP),
8213 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8214 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8215 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8216 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8217 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8218 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8219 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8220 vmcs_read32(VM_EXIT_INTR_INFO),
8221 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8222 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8223 pr_err(" reason=%08x qualification=%016lx\n",
8224 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8225 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8226 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8227 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008228 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008229 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008230 pr_err("TSC Multiplier = 0x%016llx\n",
8231 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008232 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8233 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8234 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8235 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8236 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008237 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008238 n = vmcs_read32(CR3_TARGET_COUNT);
8239 for (i = 0; i + 1 < n; i += 4)
8240 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8241 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8242 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8243 if (i < n)
8244 pr_err("CR3 target%u=%016lx\n",
8245 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8246 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8247 pr_err("PLE Gap=%08x Window=%08x\n",
8248 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8249 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8250 pr_err("Virtual processor ID = 0x%04x\n",
8251 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8252}
8253
Avi Kivity6aa8b732006-12-10 02:21:36 -08008254/*
8255 * The guest has exited. See if we can fix it or if we need userspace
8256 * assistance.
8257 */
Avi Kivity851ba692009-08-24 11:10:17 +03008258static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008259{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008260 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008261 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008262 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008263
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008264 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8265
Kai Huang843e4332015-01-28 10:54:28 +08008266 /*
8267 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8268 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8269 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8270 * mode as if vcpus is in root mode, the PML buffer must has been
8271 * flushed already.
8272 */
8273 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008274 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008275
Mohammed Gamal80ced182009-09-01 12:48:18 +02008276 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008277 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008278 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008279
Nadav Har'El644d7112011-05-25 23:12:35 +03008280 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008281 nested_vmx_vmexit(vcpu, exit_reason,
8282 vmcs_read32(VM_EXIT_INTR_INFO),
8283 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008284 return 1;
8285 }
8286
Mohammed Gamal51207022010-05-31 22:40:54 +03008287 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008288 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008289 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8290 vcpu->run->fail_entry.hardware_entry_failure_reason
8291 = exit_reason;
8292 return 0;
8293 }
8294
Avi Kivity29bd8a72007-09-10 17:27:03 +03008295 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008296 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8297 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008298 = vmcs_read32(VM_INSTRUCTION_ERROR);
8299 return 0;
8300 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008301
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008302 /*
8303 * Note:
8304 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8305 * delivery event since it indicates guest is accessing MMIO.
8306 * The vm-exit can be triggered again after return to guest that
8307 * will cause infinite loop.
8308 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008309 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008310 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008311 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008312 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8313 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8314 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8315 vcpu->run->internal.ndata = 2;
8316 vcpu->run->internal.data[0] = vectoring_info;
8317 vcpu->run->internal.data[1] = exit_reason;
8318 return 0;
8319 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008320
Nadav Har'El644d7112011-05-25 23:12:35 +03008321 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8322 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008323 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008324 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008325 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008326 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008327 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008328 /*
8329 * This CPU don't support us in finding the end of an
8330 * NMI-blocked window if the guest runs with IRQs
8331 * disabled. So we pull the trigger after 1 s of
8332 * futile waiting, but inform the user about this.
8333 */
8334 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8335 "state on VCPU %d after 1 s timeout\n",
8336 __func__, vcpu->vcpu_id);
8337 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008338 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008339 }
8340
Avi Kivity6aa8b732006-12-10 02:21:36 -08008341 if (exit_reason < kvm_vmx_max_exit_handlers
8342 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008343 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008344 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008345 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8346 kvm_queue_exception(vcpu, UD_VECTOR);
8347 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008348 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008349}
8350
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008351static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008352{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008353 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8354
8355 if (is_guest_mode(vcpu) &&
8356 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8357 return;
8358
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008359 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008360 vmcs_write32(TPR_THRESHOLD, 0);
8361 return;
8362 }
8363
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008364 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008365}
8366
Yang Zhang8d146952013-01-25 10:18:50 +08008367static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8368{
8369 u32 sec_exec_control;
8370
8371 /*
8372 * There is not point to enable virtualize x2apic without enable
8373 * apicv
8374 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008375 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008376 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008377 return;
8378
Paolo Bonzini35754c92015-07-29 12:05:37 +02008379 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008380 return;
8381
8382 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8383
8384 if (set) {
8385 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8386 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8387 } else {
8388 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8389 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8390 }
8391 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8392
8393 vmx_set_msr_bitmap(vcpu);
8394}
8395
Tang Chen38b99172014-09-24 15:57:54 +08008396static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8397{
8398 struct vcpu_vmx *vmx = to_vmx(vcpu);
8399
8400 /*
8401 * Currently we do not handle the nested case where L2 has an
8402 * APIC access page of its own; that page is still pinned.
8403 * Hence, we skip the case where the VCPU is in guest mode _and_
8404 * L1 prepared an APIC access page for L2.
8405 *
8406 * For the case where L1 and L2 share the same APIC access page
8407 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8408 * in the vmcs12), this function will only update either the vmcs01
8409 * or the vmcs02. If the former, the vmcs02 will be updated by
8410 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8411 * the next L2->L1 exit.
8412 */
8413 if (!is_guest_mode(vcpu) ||
8414 !nested_cpu_has2(vmx->nested.current_vmcs12,
8415 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8416 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8417}
8418
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008419static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008420{
8421 u16 status;
8422 u8 old;
8423
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008424 if (max_isr == -1)
8425 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008426
8427 status = vmcs_read16(GUEST_INTR_STATUS);
8428 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008429 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008430 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008431 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008432 vmcs_write16(GUEST_INTR_STATUS, status);
8433 }
8434}
8435
8436static void vmx_set_rvi(int vector)
8437{
8438 u16 status;
8439 u8 old;
8440
Wei Wang4114c272014-11-05 10:53:43 +08008441 if (vector == -1)
8442 vector = 0;
8443
Yang Zhangc7c9c562013-01-25 10:18:51 +08008444 status = vmcs_read16(GUEST_INTR_STATUS);
8445 old = (u8)status & 0xff;
8446 if ((u8)vector != old) {
8447 status &= ~0xff;
8448 status |= (u8)vector;
8449 vmcs_write16(GUEST_INTR_STATUS, status);
8450 }
8451}
8452
8453static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8454{
Wanpeng Li963fee12014-07-17 19:03:00 +08008455 if (!is_guest_mode(vcpu)) {
8456 vmx_set_rvi(max_irr);
8457 return;
8458 }
8459
Wei Wang4114c272014-11-05 10:53:43 +08008460 if (max_irr == -1)
8461 return;
8462
Wanpeng Li963fee12014-07-17 19:03:00 +08008463 /*
Wei Wang4114c272014-11-05 10:53:43 +08008464 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8465 * handles it.
8466 */
8467 if (nested_exit_on_intr(vcpu))
8468 return;
8469
8470 /*
8471 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008472 * is run without virtual interrupt delivery.
8473 */
8474 if (!kvm_event_needs_reinjection(vcpu) &&
8475 vmx_interrupt_allowed(vcpu)) {
8476 kvm_queue_interrupt(vcpu, max_irr, false);
8477 vmx_inject_irq(vcpu);
8478 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008479}
8480
Andrey Smetanin63086302015-11-10 15:36:32 +03008481static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008482{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008483 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008484 return;
8485
Yang Zhangc7c9c562013-01-25 10:18:51 +08008486 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8487 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8488 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8489 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8490}
8491
Avi Kivity51aa01d2010-07-20 14:31:20 +03008492static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008493{
Avi Kivity00eba012011-03-07 17:24:54 +02008494 u32 exit_intr_info;
8495
8496 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8497 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8498 return;
8499
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008500 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008501 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008502
8503 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008504 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008505 kvm_machine_check();
8506
Gleb Natapov20f65982009-05-11 13:35:55 +03008507 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008508 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008509 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8510 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008511 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008512 kvm_after_handle_nmi(&vmx->vcpu);
8513 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008514}
Gleb Natapov20f65982009-05-11 13:35:55 +03008515
Yang Zhanga547c6d2013-04-11 19:25:10 +08008516static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8517{
8518 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008519 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008520
8521 /*
8522 * If external interrupt exists, IF bit is set in rflags/eflags on the
8523 * interrupt stack frame, and interrupt will be enabled on a return
8524 * from interrupt handler.
8525 */
8526 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8527 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8528 unsigned int vector;
8529 unsigned long entry;
8530 gate_desc *desc;
8531 struct vcpu_vmx *vmx = to_vmx(vcpu);
8532#ifdef CONFIG_X86_64
8533 unsigned long tmp;
8534#endif
8535
8536 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8537 desc = (gate_desc *)vmx->host_idt_base + vector;
8538 entry = gate_offset(*desc);
8539 asm volatile(
8540#ifdef CONFIG_X86_64
8541 "mov %%" _ASM_SP ", %[sp]\n\t"
8542 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8543 "push $%c[ss]\n\t"
8544 "push %[sp]\n\t"
8545#endif
8546 "pushf\n\t"
8547 "orl $0x200, (%%" _ASM_SP ")\n\t"
8548 __ASM_SIZE(push) " $%c[cs]\n\t"
8549 "call *%[entry]\n\t"
8550 :
8551#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008552 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008553#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008554 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008555 :
8556 [entry]"r"(entry),
8557 [ss]"i"(__KERNEL_DS),
8558 [cs]"i"(__KERNEL_CS)
8559 );
8560 } else
8561 local_irq_enable();
8562}
8563
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008564static bool vmx_has_high_real_mode_segbase(void)
8565{
8566 return enable_unrestricted_guest || emulate_invalid_guest_state;
8567}
8568
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008569static bool vmx_mpx_supported(void)
8570{
8571 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8572 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8573}
8574
Wanpeng Li55412b22014-12-02 19:21:30 +08008575static bool vmx_xsaves_supported(void)
8576{
8577 return vmcs_config.cpu_based_2nd_exec_ctrl &
8578 SECONDARY_EXEC_XSAVES;
8579}
8580
Avi Kivity51aa01d2010-07-20 14:31:20 +03008581static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8582{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008583 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008584 bool unblock_nmi;
8585 u8 vector;
8586 bool idtv_info_valid;
8587
8588 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008589
Avi Kivitycf393f72008-07-01 16:20:21 +03008590 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008591 if (vmx->nmi_known_unmasked)
8592 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008593 /*
8594 * Can't use vmx->exit_intr_info since we're not sure what
8595 * the exit reason is.
8596 */
8597 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008598 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8599 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8600 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008601 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008602 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8603 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008604 * SDM 3: 23.2.2 (September 2008)
8605 * Bit 12 is undefined in any of the following cases:
8606 * If the VM exit sets the valid bit in the IDT-vectoring
8607 * information field.
8608 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008609 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008610 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8611 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008612 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8613 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008614 else
8615 vmx->nmi_known_unmasked =
8616 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8617 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008618 } else if (unlikely(vmx->soft_vnmi_blocked))
8619 vmx->vnmi_blocked_time +=
8620 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008621}
8622
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008623static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008624 u32 idt_vectoring_info,
8625 int instr_len_field,
8626 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008627{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008628 u8 vector;
8629 int type;
8630 bool idtv_info_valid;
8631
8632 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008633
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008634 vcpu->arch.nmi_injected = false;
8635 kvm_clear_exception_queue(vcpu);
8636 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008637
8638 if (!idtv_info_valid)
8639 return;
8640
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008641 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008642
Avi Kivity668f6122008-07-02 09:28:55 +03008643 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8644 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008645
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008646 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008647 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008648 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008649 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008650 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008651 * Clear bit "block by NMI" before VM entry if a NMI
8652 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008653 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008654 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008655 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008656 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008657 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008658 /* fall through */
8659 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008660 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008661 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008662 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008663 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008664 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008665 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008666 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008667 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008668 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008669 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008670 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008671 break;
8672 default:
8673 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008674 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008675}
8676
Avi Kivity83422e12010-07-20 14:43:23 +03008677static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8678{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008679 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008680 VM_EXIT_INSTRUCTION_LEN,
8681 IDT_VECTORING_ERROR_CODE);
8682}
8683
Avi Kivityb463a6f2010-07-20 15:06:17 +03008684static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8685{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008686 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008687 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8688 VM_ENTRY_INSTRUCTION_LEN,
8689 VM_ENTRY_EXCEPTION_ERROR_CODE);
8690
8691 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8692}
8693
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008694static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8695{
8696 int i, nr_msrs;
8697 struct perf_guest_switch_msr *msrs;
8698
8699 msrs = perf_guest_get_msrs(&nr_msrs);
8700
8701 if (!msrs)
8702 return;
8703
8704 for (i = 0; i < nr_msrs; i++)
8705 if (msrs[i].host == msrs[i].guest)
8706 clear_atomic_switch_msr(vmx, msrs[i].msr);
8707 else
8708 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8709 msrs[i].host);
8710}
8711
Yunhong Jiang64672c92016-06-13 14:19:59 -07008712void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8713{
8714 struct vcpu_vmx *vmx = to_vmx(vcpu);
8715 u64 tscl;
8716 u32 delta_tsc;
8717
8718 if (vmx->hv_deadline_tsc == -1)
8719 return;
8720
8721 tscl = rdtsc();
8722 if (vmx->hv_deadline_tsc > tscl)
8723 /* sure to be 32 bit only because checked on set_hv_timer */
8724 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8725 cpu_preemption_timer_multi);
8726 else
8727 delta_tsc = 0;
8728
8729 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8730}
8731
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008732static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008733{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008734 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008735 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008736
8737 /* Record the guest's net vcpu time for enforced NMI injections. */
8738 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8739 vmx->entry_time = ktime_get();
8740
8741 /* Don't enter VMX if guest state is invalid, let the exit handler
8742 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008743 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008744 return;
8745
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008746 if (vmx->ple_window_dirty) {
8747 vmx->ple_window_dirty = false;
8748 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8749 }
8750
Abel Gordon012f83c2013-04-18 14:39:25 +03008751 if (vmx->nested.sync_shadow_vmcs) {
8752 copy_vmcs12_to_shadow(vmx);
8753 vmx->nested.sync_shadow_vmcs = false;
8754 }
8755
Avi Kivity104f2262010-11-18 13:12:52 +02008756 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8757 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8758 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8759 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8760
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008761 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008762 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8763 vmcs_writel(HOST_CR4, cr4);
8764 vmx->host_state.vmcs_host_cr4 = cr4;
8765 }
8766
Avi Kivity104f2262010-11-18 13:12:52 +02008767 /* When single-stepping over STI and MOV SS, we must clear the
8768 * corresponding interruptibility bits in the guest state. Otherwise
8769 * vmentry fails as it then expects bit 14 (BS) in pending debug
8770 * exceptions being set, but that's not correct for the guest debugging
8771 * case. */
8772 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8773 vmx_set_interrupt_shadow(vcpu, 0);
8774
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008775 if (vmx->guest_pkru_valid)
8776 __write_pkru(vmx->guest_pkru);
8777
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008778 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008779 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008780
Yunhong Jiang64672c92016-06-13 14:19:59 -07008781 vmx_arm_hv_timer(vcpu);
8782
Nadav Har'Eld462b812011-05-24 15:26:10 +03008783 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008784 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008785 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008786 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8787 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8788 "push %%" _ASM_CX " \n\t"
8789 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008790 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008791 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008792 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008793 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008794 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008795 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8796 "mov %%cr2, %%" _ASM_DX " \n\t"
8797 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008798 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008799 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008800 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008801 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008802 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008803 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008804 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8805 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8806 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8807 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8808 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8809 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008810#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008811 "mov %c[r8](%0), %%r8 \n\t"
8812 "mov %c[r9](%0), %%r9 \n\t"
8813 "mov %c[r10](%0), %%r10 \n\t"
8814 "mov %c[r11](%0), %%r11 \n\t"
8815 "mov %c[r12](%0), %%r12 \n\t"
8816 "mov %c[r13](%0), %%r13 \n\t"
8817 "mov %c[r14](%0), %%r14 \n\t"
8818 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008819#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008820 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008821
Avi Kivity6aa8b732006-12-10 02:21:36 -08008822 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008823 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008824 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008825 "jmp 2f \n\t"
8826 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8827 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008828 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008829 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008830 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008831 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8832 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8833 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8834 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8835 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8836 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8837 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008838#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008839 "mov %%r8, %c[r8](%0) \n\t"
8840 "mov %%r9, %c[r9](%0) \n\t"
8841 "mov %%r10, %c[r10](%0) \n\t"
8842 "mov %%r11, %c[r11](%0) \n\t"
8843 "mov %%r12, %c[r12](%0) \n\t"
8844 "mov %%r13, %c[r13](%0) \n\t"
8845 "mov %%r14, %c[r14](%0) \n\t"
8846 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008847#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008848 "mov %%cr2, %%" _ASM_AX " \n\t"
8849 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008850
Avi Kivityb188c81f2012-09-16 15:10:58 +03008851 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008852 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008853 ".pushsection .rodata \n\t"
8854 ".global vmx_return \n\t"
8855 "vmx_return: " _ASM_PTR " 2b \n\t"
8856 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008857 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008858 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008859 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03008860 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008861 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8862 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8863 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8864 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8865 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8866 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8867 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008868#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008869 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8870 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8871 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8872 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8873 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8874 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8875 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8876 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008877#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008878 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8879 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008880 : "cc", "memory"
8881#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008882 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008883 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008884#else
8885 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008886#endif
8887 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008888
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008889 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8890 if (debugctlmsr)
8891 update_debugctlmsr(debugctlmsr);
8892
Avi Kivityaa67f602012-08-01 16:48:03 +03008893#ifndef CONFIG_X86_64
8894 /*
8895 * The sysexit path does not restore ds/es, so we must set them to
8896 * a reasonable value ourselves.
8897 *
8898 * We can't defer this to vmx_load_host_state() since that function
8899 * may be executed in interrupt context, which saves and restore segments
8900 * around it, nullifying its effect.
8901 */
8902 loadsegment(ds, __USER_DS);
8903 loadsegment(es, __USER_DS);
8904#endif
8905
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008906 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008907 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008908 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008909 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008910 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008911 vcpu->arch.regs_dirty = 0;
8912
Avi Kivity1155f762007-11-22 11:30:47 +02008913 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8914
Nadav Har'Eld462b812011-05-24 15:26:10 +03008915 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008916
Avi Kivity51aa01d2010-07-20 14:31:20 +03008917 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008918
Gleb Natapove0b890d2013-09-25 12:51:33 +03008919 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008920 * eager fpu is enabled if PKEY is supported and CR4 is switched
8921 * back on host, so it is safe to read guest PKRU from current
8922 * XSAVE.
8923 */
8924 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8925 vmx->guest_pkru = __read_pkru();
8926 if (vmx->guest_pkru != vmx->host_pkru) {
8927 vmx->guest_pkru_valid = true;
8928 __write_pkru(vmx->host_pkru);
8929 } else
8930 vmx->guest_pkru_valid = false;
8931 }
8932
8933 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008934 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8935 * we did not inject a still-pending event to L1 now because of
8936 * nested_run_pending, we need to re-enable this bit.
8937 */
8938 if (vmx->nested.nested_run_pending)
8939 kvm_make_request(KVM_REQ_EVENT, vcpu);
8940
8941 vmx->nested.nested_run_pending = 0;
8942
Avi Kivity51aa01d2010-07-20 14:31:20 +03008943 vmx_complete_atomic_exit(vmx);
8944 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008945 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008946}
8947
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008948static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8949{
8950 struct vcpu_vmx *vmx = to_vmx(vcpu);
8951 int cpu;
8952
8953 if (vmx->loaded_vmcs == &vmx->vmcs01)
8954 return;
8955
8956 cpu = get_cpu();
8957 vmx->loaded_vmcs = &vmx->vmcs01;
8958 vmx_vcpu_put(vcpu);
8959 vmx_vcpu_load(vcpu, cpu);
8960 vcpu->cpu = cpu;
8961 put_cpu();
8962}
8963
Avi Kivity6aa8b732006-12-10 02:21:36 -08008964static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8965{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008966 struct vcpu_vmx *vmx = to_vmx(vcpu);
8967
Kai Huang843e4332015-01-28 10:54:28 +08008968 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08008969 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08008970 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008971 leave_guest_mode(vcpu);
8972 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008973 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008974 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008975 kfree(vmx->guest_msrs);
8976 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008977 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008978}
8979
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008980static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008981{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008982 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008983 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008984 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008985
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008986 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008987 return ERR_PTR(-ENOMEM);
8988
Wanpeng Li991e7a02015-09-16 17:30:05 +08008989 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08008990
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008991 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8992 if (err)
8993 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008994
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008995 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008996 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8997 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008998
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008999 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009000 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009001 goto uninit_vcpu;
9002 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009003
Nadav Har'Eld462b812011-05-24 15:26:10 +03009004 vmx->loaded_vmcs = &vmx->vmcs01;
9005 vmx->loaded_vmcs->vmcs = alloc_vmcs();
9006 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009007 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009008 if (!vmm_exclusive)
9009 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9010 loaded_vmcs_init(vmx->loaded_vmcs);
9011 if (!vmm_exclusive)
9012 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009013
Avi Kivity15ad7142007-07-11 18:17:21 +03009014 cpu = get_cpu();
9015 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009016 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009017 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009018 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009019 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009020 if (err)
9021 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009022 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009023 err = alloc_apic_access_page(kvm);
9024 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009025 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009026 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009027
Sheng Yangb927a3c2009-07-21 10:42:48 +08009028 if (enable_ept) {
9029 if (!kvm->arch.ept_identity_map_addr)
9030 kvm->arch.ept_identity_map_addr =
9031 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009032 err = init_rmode_identity_map(kvm);
9033 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009034 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009035 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009036
Wanpeng Li5c614b32015-10-13 09:18:36 -07009037 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009038 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009039 vmx->nested.vpid02 = allocate_vpid();
9040 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009041
Wincy Van705699a2015-02-03 23:58:17 +08009042 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009043 vmx->nested.current_vmptr = -1ull;
9044 vmx->nested.current_vmcs12 = NULL;
9045
Kai Huang843e4332015-01-28 10:54:28 +08009046 /*
9047 * If PML is turned on, failure on enabling PML just results in failure
9048 * of creating the vcpu, therefore we can simplify PML logic (by
9049 * avoiding dealing with cases, such as enabling PML partially on vcpus
9050 * for the guest, etc.
9051 */
9052 if (enable_pml) {
Kai Huanga3eaa862015-11-04 13:46:05 +08009053 err = vmx_create_pml_buffer(vmx);
Kai Huang843e4332015-01-28 10:54:28 +08009054 if (err)
9055 goto free_vmcs;
9056 }
9057
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009058 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009059
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009060free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009061 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009062 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009063free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009064 kfree(vmx->guest_msrs);
9065uninit_vcpu:
9066 kvm_vcpu_uninit(&vmx->vcpu);
9067free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009068 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009069 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009070 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009071}
9072
Yang, Sheng002c7f72007-07-31 14:23:01 +03009073static void __init vmx_check_processor_compat(void *rtn)
9074{
9075 struct vmcs_config vmcs_conf;
9076
9077 *(int *)rtn = 0;
9078 if (setup_vmcs_config(&vmcs_conf) < 0)
9079 *(int *)rtn = -EIO;
9080 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9081 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9082 smp_processor_id());
9083 *(int *)rtn = -EIO;
9084 }
9085}
9086
Sheng Yang67253af2008-04-25 10:20:22 +08009087static int get_ept_level(void)
9088{
9089 return VMX_EPT_DEFAULT_GAW + 1;
9090}
9091
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009092static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009093{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009094 u8 cache;
9095 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009096
Sheng Yang522c68c2009-04-27 20:35:43 +08009097 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009098 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009099 * 2. EPT with VT-d:
9100 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009101 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009102 * b. VT-d with snooping control feature: snooping control feature of
9103 * VT-d engine can guarantee the cache correctness. Just set it
9104 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009105 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009106 * consistent with host MTRR
9107 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009108 if (is_mmio) {
9109 cache = MTRR_TYPE_UNCACHABLE;
9110 goto exit;
9111 }
9112
9113 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009114 ipat = VMX_EPT_IPAT_BIT;
9115 cache = MTRR_TYPE_WRBACK;
9116 goto exit;
9117 }
9118
9119 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9120 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009121 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009122 cache = MTRR_TYPE_WRBACK;
9123 else
9124 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009125 goto exit;
9126 }
9127
Xiao Guangrongff536042015-06-15 16:55:22 +08009128 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009129
9130exit:
9131 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009132}
9133
Sheng Yang17cc3932010-01-05 19:02:27 +08009134static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009135{
Sheng Yang878403b2010-01-05 19:02:29 +08009136 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9137 return PT_DIRECTORY_LEVEL;
9138 else
9139 /* For shadow and EPT supported 1GB page */
9140 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009141}
9142
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009143static void vmcs_set_secondary_exec_control(u32 new_ctl)
9144{
9145 /*
9146 * These bits in the secondary execution controls field
9147 * are dynamic, the others are mostly based on the hypervisor
9148 * architecture and the guest's CPUID. Do not touch the
9149 * dynamic bits.
9150 */
9151 u32 mask =
9152 SECONDARY_EXEC_SHADOW_VMCS |
9153 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9154 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9155
9156 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9157
9158 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9159 (new_ctl & ~mask) | (cur_ctl & mask));
9160}
9161
Sheng Yang0e851882009-12-18 16:48:46 +08009162static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9163{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009164 struct kvm_cpuid_entry2 *best;
9165 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009166 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009167
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009168 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009169 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9170 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009171 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009172
Paolo Bonzini8b972652015-09-15 17:34:42 +02009173 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009174 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009175 vmx->nested.nested_vmx_secondary_ctls_high |=
9176 SECONDARY_EXEC_RDTSCP;
9177 else
9178 vmx->nested.nested_vmx_secondary_ctls_high &=
9179 ~SECONDARY_EXEC_RDTSCP;
9180 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009181 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009182
Mao, Junjiead756a12012-07-02 01:18:48 +00009183 /* Exposing INVPCID only when PCID is exposed */
9184 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9185 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009186 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9187 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009188 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009189
Mao, Junjiead756a12012-07-02 01:18:48 +00009190 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009191 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009192 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009193
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009194 if (cpu_has_secondary_exec_ctrls())
9195 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009196
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009197 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
9198 if (guest_cpuid_has_pcommit(vcpu))
9199 vmx->nested.nested_vmx_secondary_ctls_high |=
9200 SECONDARY_EXEC_PCOMMIT;
9201 else
9202 vmx->nested.nested_vmx_secondary_ctls_high &=
9203 ~SECONDARY_EXEC_PCOMMIT;
9204 }
Sheng Yang0e851882009-12-18 16:48:46 +08009205}
9206
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009207static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9208{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009209 if (func == 1 && nested)
9210 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009211}
9212
Yang Zhang25d92082013-08-06 12:00:32 +03009213static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9214 struct x86_exception *fault)
9215{
Jan Kiszka533558b2014-01-04 18:47:20 +01009216 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9217 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009218
9219 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009220 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009221 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009222 exit_reason = EXIT_REASON_EPT_VIOLATION;
9223 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009224 vmcs12->guest_physical_address = fault->address;
9225}
9226
Nadav Har'El155a97a2013-08-05 11:07:16 +03009227/* Callbacks for nested_ept_init_mmu_context: */
9228
9229static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9230{
9231 /* return the page table to be shadowed - in our case, EPT12 */
9232 return get_vmcs12(vcpu)->ept_pointer;
9233}
9234
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009235static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009236{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009237 WARN_ON(mmu_is_nested(vcpu));
9238 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009239 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9240 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009241 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9242 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9243 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9244
9245 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009246}
9247
9248static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9249{
9250 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9251}
9252
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009253static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9254 u16 error_code)
9255{
9256 bool inequality, bit;
9257
9258 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9259 inequality =
9260 (error_code & vmcs12->page_fault_error_code_mask) !=
9261 vmcs12->page_fault_error_code_match;
9262 return inequality ^ bit;
9263}
9264
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009265static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9266 struct x86_exception *fault)
9267{
9268 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9269
9270 WARN_ON(!is_guest_mode(vcpu));
9271
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009272 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009273 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9274 vmcs_read32(VM_EXIT_INTR_INFO),
9275 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009276 else
9277 kvm_inject_page_fault(vcpu, fault);
9278}
9279
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009280static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9281 struct vmcs12 *vmcs12)
9282{
9283 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009284 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009285
9286 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009287 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9288 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009289 return false;
9290
9291 /*
9292 * Translate L1 physical address to host physical
9293 * address for vmcs02. Keep the page pinned, so this
9294 * physical address remains valid. We keep a reference
9295 * to it so we can release it later.
9296 */
9297 if (vmx->nested.apic_access_page) /* shouldn't happen */
9298 nested_release_page(vmx->nested.apic_access_page);
9299 vmx->nested.apic_access_page =
9300 nested_get_page(vcpu, vmcs12->apic_access_addr);
9301 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009302
9303 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009304 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9305 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009306 return false;
9307
9308 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9309 nested_release_page(vmx->nested.virtual_apic_page);
9310 vmx->nested.virtual_apic_page =
9311 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9312
9313 /*
9314 * Failing the vm entry is _not_ what the processor does
9315 * but it's basically the only possibility we have.
9316 * We could still enter the guest if CR8 load exits are
9317 * enabled, CR8 store exits are enabled, and virtualize APIC
9318 * access is disabled; in this case the processor would never
9319 * use the TPR shadow and we could simply clear the bit from
9320 * the execution control. But such a configuration is useless,
9321 * so let's keep the code simple.
9322 */
9323 if (!vmx->nested.virtual_apic_page)
9324 return false;
9325 }
9326
Wincy Van705699a2015-02-03 23:58:17 +08009327 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009328 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9329 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009330 return false;
9331
9332 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9333 kunmap(vmx->nested.pi_desc_page);
9334 nested_release_page(vmx->nested.pi_desc_page);
9335 }
9336 vmx->nested.pi_desc_page =
9337 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9338 if (!vmx->nested.pi_desc_page)
9339 return false;
9340
9341 vmx->nested.pi_desc =
9342 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9343 if (!vmx->nested.pi_desc) {
9344 nested_release_page_clean(vmx->nested.pi_desc_page);
9345 return false;
9346 }
9347 vmx->nested.pi_desc =
9348 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9349 (unsigned long)(vmcs12->posted_intr_desc_addr &
9350 (PAGE_SIZE - 1)));
9351 }
9352
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009353 return true;
9354}
9355
Jan Kiszkaf41245002014-03-07 20:03:13 +01009356static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9357{
9358 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9359 struct vcpu_vmx *vmx = to_vmx(vcpu);
9360
9361 if (vcpu->arch.virtual_tsc_khz == 0)
9362 return;
9363
9364 /* Make sure short timeouts reliably trigger an immediate vmexit.
9365 * hrtimer_start does not guarantee this. */
9366 if (preemption_timeout <= 1) {
9367 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9368 return;
9369 }
9370
9371 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9372 preemption_timeout *= 1000000;
9373 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9374 hrtimer_start(&vmx->nested.preemption_timer,
9375 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9376}
9377
Wincy Van3af18d92015-02-03 23:49:31 +08009378static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9379 struct vmcs12 *vmcs12)
9380{
9381 int maxphyaddr;
9382 u64 addr;
9383
9384 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9385 return 0;
9386
9387 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9388 WARN_ON(1);
9389 return -EINVAL;
9390 }
9391 maxphyaddr = cpuid_maxphyaddr(vcpu);
9392
9393 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9394 ((addr + PAGE_SIZE) >> maxphyaddr))
9395 return -EINVAL;
9396
9397 return 0;
9398}
9399
9400/*
9401 * Merge L0's and L1's MSR bitmap, return false to indicate that
9402 * we do not use the hardware.
9403 */
9404static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9405 struct vmcs12 *vmcs12)
9406{
Wincy Van82f0dd42015-02-03 23:57:18 +08009407 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009408 struct page *page;
9409 unsigned long *msr_bitmap;
9410
9411 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9412 return false;
9413
9414 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9415 if (!page) {
9416 WARN_ON(1);
9417 return false;
9418 }
9419 msr_bitmap = (unsigned long *)kmap(page);
9420 if (!msr_bitmap) {
9421 nested_release_page_clean(page);
9422 WARN_ON(1);
9423 return false;
9424 }
9425
9426 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009427 if (nested_cpu_has_apic_reg_virt(vmcs12))
9428 for (msr = 0x800; msr <= 0x8ff; msr++)
9429 nested_vmx_disable_intercept_for_msr(
9430 msr_bitmap,
9431 vmx_msr_bitmap_nested,
9432 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08009433 /* TPR is allowed */
9434 nested_vmx_disable_intercept_for_msr(msr_bitmap,
9435 vmx_msr_bitmap_nested,
9436 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9437 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009438 if (nested_cpu_has_vid(vmcs12)) {
9439 /* EOI and self-IPI are allowed */
9440 nested_vmx_disable_intercept_for_msr(
9441 msr_bitmap,
9442 vmx_msr_bitmap_nested,
9443 APIC_BASE_MSR + (APIC_EOI >> 4),
9444 MSR_TYPE_W);
9445 nested_vmx_disable_intercept_for_msr(
9446 msr_bitmap,
9447 vmx_msr_bitmap_nested,
9448 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9449 MSR_TYPE_W);
9450 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009451 } else {
9452 /*
9453 * Enable reading intercept of all the x2apic
9454 * MSRs. We should not rely on vmcs12 to do any
9455 * optimizations here, it may have been modified
9456 * by L1.
9457 */
9458 for (msr = 0x800; msr <= 0x8ff; msr++)
9459 __vmx_enable_intercept_for_msr(
9460 vmx_msr_bitmap_nested,
9461 msr,
9462 MSR_TYPE_R);
9463
Wincy Vanf2b93282015-02-03 23:56:03 +08009464 __vmx_enable_intercept_for_msr(
9465 vmx_msr_bitmap_nested,
9466 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009467 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009468 __vmx_enable_intercept_for_msr(
9469 vmx_msr_bitmap_nested,
9470 APIC_BASE_MSR + (APIC_EOI >> 4),
9471 MSR_TYPE_W);
9472 __vmx_enable_intercept_for_msr(
9473 vmx_msr_bitmap_nested,
9474 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9475 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009476 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009477 kunmap(page);
9478 nested_release_page_clean(page);
9479
9480 return true;
9481}
9482
9483static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9484 struct vmcs12 *vmcs12)
9485{
Wincy Van82f0dd42015-02-03 23:57:18 +08009486 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009487 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009488 !nested_cpu_has_vid(vmcs12) &&
9489 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009490 return 0;
9491
9492 /*
9493 * If virtualize x2apic mode is enabled,
9494 * virtualize apic access must be disabled.
9495 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009496 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9497 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009498 return -EINVAL;
9499
Wincy Van608406e2015-02-03 23:57:51 +08009500 /*
9501 * If virtual interrupt delivery is enabled,
9502 * we must exit on external interrupts.
9503 */
9504 if (nested_cpu_has_vid(vmcs12) &&
9505 !nested_exit_on_intr(vcpu))
9506 return -EINVAL;
9507
Wincy Van705699a2015-02-03 23:58:17 +08009508 /*
9509 * bits 15:8 should be zero in posted_intr_nv,
9510 * the descriptor address has been already checked
9511 * in nested_get_vmcs12_pages.
9512 */
9513 if (nested_cpu_has_posted_intr(vmcs12) &&
9514 (!nested_cpu_has_vid(vmcs12) ||
9515 !nested_exit_intr_ack_set(vcpu) ||
9516 vmcs12->posted_intr_nv & 0xff00))
9517 return -EINVAL;
9518
Wincy Vanf2b93282015-02-03 23:56:03 +08009519 /* tpr shadow is needed by all apicv features. */
9520 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9521 return -EINVAL;
9522
9523 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009524}
9525
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009526static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9527 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009528 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009529{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009530 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009531 u64 count, addr;
9532
9533 if (vmcs12_read_any(vcpu, count_field, &count) ||
9534 vmcs12_read_any(vcpu, addr_field, &addr)) {
9535 WARN_ON(1);
9536 return -EINVAL;
9537 }
9538 if (count == 0)
9539 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009540 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009541 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9542 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9543 pr_warn_ratelimited(
9544 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9545 addr_field, maxphyaddr, count, addr);
9546 return -EINVAL;
9547 }
9548 return 0;
9549}
9550
9551static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9552 struct vmcs12 *vmcs12)
9553{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009554 if (vmcs12->vm_exit_msr_load_count == 0 &&
9555 vmcs12->vm_exit_msr_store_count == 0 &&
9556 vmcs12->vm_entry_msr_load_count == 0)
9557 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009558 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009559 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009560 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009561 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009562 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009563 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009564 return -EINVAL;
9565 return 0;
9566}
9567
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009568static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9569 struct vmx_msr_entry *e)
9570{
9571 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009572 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009573 return -EINVAL;
9574 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9575 e->index == MSR_IA32_UCODE_REV)
9576 return -EINVAL;
9577 if (e->reserved != 0)
9578 return -EINVAL;
9579 return 0;
9580}
9581
9582static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9583 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009584{
9585 if (e->index == MSR_FS_BASE ||
9586 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009587 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9588 nested_vmx_msr_check_common(vcpu, e))
9589 return -EINVAL;
9590 return 0;
9591}
9592
9593static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9594 struct vmx_msr_entry *e)
9595{
9596 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9597 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009598 return -EINVAL;
9599 return 0;
9600}
9601
9602/*
9603 * Load guest's/host's msr at nested entry/exit.
9604 * return 0 for success, entry index for failure.
9605 */
9606static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9607{
9608 u32 i;
9609 struct vmx_msr_entry e;
9610 struct msr_data msr;
9611
9612 msr.host_initiated = false;
9613 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009614 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9615 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009616 pr_warn_ratelimited(
9617 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9618 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009619 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009620 }
9621 if (nested_vmx_load_msr_check(vcpu, &e)) {
9622 pr_warn_ratelimited(
9623 "%s check failed (%u, 0x%x, 0x%x)\n",
9624 __func__, i, e.index, e.reserved);
9625 goto fail;
9626 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009627 msr.index = e.index;
9628 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009629 if (kvm_set_msr(vcpu, &msr)) {
9630 pr_warn_ratelimited(
9631 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9632 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009633 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009634 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009635 }
9636 return 0;
9637fail:
9638 return i + 1;
9639}
9640
9641static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9642{
9643 u32 i;
9644 struct vmx_msr_entry e;
9645
9646 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009647 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009648 if (kvm_vcpu_read_guest(vcpu,
9649 gpa + i * sizeof(e),
9650 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009651 pr_warn_ratelimited(
9652 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9653 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009654 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009655 }
9656 if (nested_vmx_store_msr_check(vcpu, &e)) {
9657 pr_warn_ratelimited(
9658 "%s check failed (%u, 0x%x, 0x%x)\n",
9659 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009660 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009661 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009662 msr_info.host_initiated = false;
9663 msr_info.index = e.index;
9664 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009665 pr_warn_ratelimited(
9666 "%s cannot read MSR (%u, 0x%x)\n",
9667 __func__, i, e.index);
9668 return -EINVAL;
9669 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009670 if (kvm_vcpu_write_guest(vcpu,
9671 gpa + i * sizeof(e) +
9672 offsetof(struct vmx_msr_entry, value),
9673 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009674 pr_warn_ratelimited(
9675 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009676 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009677 return -EINVAL;
9678 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009679 }
9680 return 0;
9681}
9682
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009683/*
9684 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9685 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009686 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009687 * guest in a way that will both be appropriate to L1's requests, and our
9688 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9689 * function also has additional necessary side-effects, like setting various
9690 * vcpu->arch fields.
9691 */
9692static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9693{
9694 struct vcpu_vmx *vmx = to_vmx(vcpu);
9695 u32 exec_control;
9696
9697 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9698 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9699 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9700 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9701 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9702 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9703 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9704 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9705 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9706 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9707 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9708 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9709 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9710 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9711 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9712 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9713 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9714 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9715 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9716 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9717 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9718 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9719 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9720 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9721 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9722 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9723 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9724 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9725 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9726 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9727 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9728 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9729 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9730 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9731 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9732 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9733
Jan Kiszka2996fca2014-06-16 13:59:43 +02009734 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9735 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9736 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9737 } else {
9738 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9739 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9740 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009741 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9742 vmcs12->vm_entry_intr_info_field);
9743 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9744 vmcs12->vm_entry_exception_error_code);
9745 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9746 vmcs12->vm_entry_instruction_len);
9747 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9748 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009749 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009750 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009751 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9752 vmcs12->guest_pending_dbg_exceptions);
9753 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9754 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9755
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009756 if (nested_cpu_has_xsaves(vmcs12))
9757 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009758 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9759
Jan Kiszkaf41245002014-03-07 20:03:13 +01009760 exec_control = vmcs12->pin_based_vm_exec_control;
9761 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009762 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9763
9764 if (nested_cpu_has_posted_intr(vmcs12)) {
9765 /*
9766 * Note that we use L0's vector here and in
9767 * vmx_deliver_nested_posted_interrupt.
9768 */
9769 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9770 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009771 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009772 vmcs_write64(POSTED_INTR_DESC_ADDR,
9773 page_to_phys(vmx->nested.pi_desc_page) +
9774 (unsigned long)(vmcs12->posted_intr_desc_addr &
9775 (PAGE_SIZE - 1)));
9776 } else
9777 exec_control &= ~PIN_BASED_POSTED_INTR;
9778
Jan Kiszkaf41245002014-03-07 20:03:13 +01009779 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009780
Jan Kiszkaf41245002014-03-07 20:03:13 +01009781 vmx->nested.preemption_timer_expired = false;
9782 if (nested_cpu_has_preemption_timer(vmcs12))
9783 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009784
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009785 /*
9786 * Whether page-faults are trapped is determined by a combination of
9787 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9788 * If enable_ept, L0 doesn't care about page faults and we should
9789 * set all of these to L1's desires. However, if !enable_ept, L0 does
9790 * care about (at least some) page faults, and because it is not easy
9791 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9792 * to exit on each and every L2 page fault. This is done by setting
9793 * MASK=MATCH=0 and (see below) EB.PF=1.
9794 * Note that below we don't need special code to set EB.PF beyond the
9795 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9796 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9797 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9798 *
9799 * A problem with this approach (when !enable_ept) is that L1 may be
9800 * injected with more page faults than it asked for. This could have
9801 * caused problems, but in practice existing hypervisors don't care.
9802 * To fix this, we will need to emulate the PFEC checking (on the L1
9803 * page tables), using walk_addr(), when injecting PFs to L1.
9804 */
9805 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9806 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9807 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9808 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9809
9810 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +01009811 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009812
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009813 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009814 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009815 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009816 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009817 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9818 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009819 if (nested_cpu_has(vmcs12,
9820 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9821 exec_control |= vmcs12->secondary_vm_exec_control;
9822
9823 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9824 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009825 * If translation failed, no matter: This feature asks
9826 * to exit when accessing the given address, and if it
9827 * can never be accessed, this feature won't do
9828 * anything anyway.
9829 */
9830 if (!vmx->nested.apic_access_page)
9831 exec_control &=
9832 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9833 else
9834 vmcs_write64(APIC_ACCESS_ADDR,
9835 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009836 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009837 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009838 exec_control |=
9839 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009840 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009841 }
9842
Wincy Van608406e2015-02-03 23:57:51 +08009843 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9844 vmcs_write64(EOI_EXIT_BITMAP0,
9845 vmcs12->eoi_exit_bitmap0);
9846 vmcs_write64(EOI_EXIT_BITMAP1,
9847 vmcs12->eoi_exit_bitmap1);
9848 vmcs_write64(EOI_EXIT_BITMAP2,
9849 vmcs12->eoi_exit_bitmap2);
9850 vmcs_write64(EOI_EXIT_BITMAP3,
9851 vmcs12->eoi_exit_bitmap3);
9852 vmcs_write16(GUEST_INTR_STATUS,
9853 vmcs12->guest_intr_status);
9854 }
9855
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009856 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9857 }
9858
9859
9860 /*
9861 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9862 * Some constant fields are set here by vmx_set_constant_host_state().
9863 * Other fields are different per CPU, and will be set later when
9864 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9865 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009866 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009867
9868 /*
9869 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9870 * entry, but only if the current (host) sp changed from the value
9871 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9872 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9873 * here we just force the write to happen on entry.
9874 */
9875 vmx->host_rsp = 0;
9876
9877 exec_control = vmx_exec_control(vmx); /* L0's desires */
9878 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9879 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9880 exec_control &= ~CPU_BASED_TPR_SHADOW;
9881 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009882
9883 if (exec_control & CPU_BASED_TPR_SHADOW) {
9884 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9885 page_to_phys(vmx->nested.virtual_apic_page));
9886 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9887 }
9888
Wincy Van3af18d92015-02-03 23:49:31 +08009889 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009890 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9891 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9892 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009893 } else
9894 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9895
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009896 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009897 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009898 * Rather, exit every time.
9899 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009900 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9901 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9902
9903 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9904
9905 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9906 * bitwise-or of what L1 wants to trap for L2, and what we want to
9907 * trap. Note that CR0.TS also needs updating - we do this later.
9908 */
9909 update_exception_bitmap(vcpu);
9910 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9911 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9912
Nadav Har'El8049d652013-08-05 11:07:06 +03009913 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9914 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9915 * bits are further modified by vmx_set_efer() below.
9916 */
Jan Kiszkaf41245002014-03-07 20:03:13 +01009917 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009918
9919 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9920 * emulated by vmx_set_efer(), below.
9921 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009922 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009923 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9924 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009925 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9926
Jan Kiszka44811c02013-08-04 17:17:27 +02009927 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009928 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009929 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9930 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009931 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9932
9933
9934 set_cr4_guest_host_mask(vmx);
9935
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009936 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9937 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9938
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009939 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9940 vmcs_write64(TSC_OFFSET,
9941 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9942 else
9943 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009944
9945 if (enable_vpid) {
9946 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009947 * There is no direct mapping between vpid02 and vpid12, the
9948 * vpid02 is per-vCPU for L0 and reused while the value of
9949 * vpid12 is changed w/ one invvpid during nested vmentry.
9950 * The vpid12 is allocated by L1 for L2, so it will not
9951 * influence global bitmap(for vpid01 and vpid02 allocation)
9952 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009953 */
Wanpeng Li5c614b32015-10-13 09:18:36 -07009954 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
9955 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
9956 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
9957 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
9958 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
9959 }
9960 } else {
9961 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9962 vmx_flush_tlb(vcpu);
9963 }
9964
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009965 }
9966
Nadav Har'El155a97a2013-08-05 11:07:16 +03009967 if (nested_cpu_has_ept(vmcs12)) {
9968 kvm_mmu_unload(vcpu);
9969 nested_ept_init_mmu_context(vcpu);
9970 }
9971
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009972 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9973 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009974 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009975 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9976 else
9977 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9978 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9979 vmx_set_efer(vcpu, vcpu->arch.efer);
9980
9981 /*
9982 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9983 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9984 * The CR0_READ_SHADOW is what L2 should have expected to read given
9985 * the specifications by L1; It's not enough to take
9986 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9987 * have more bits than L1 expected.
9988 */
9989 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9990 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9991
9992 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9993 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9994
9995 /* shadow page tables on either EPT or shadow page tables */
9996 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9997 kvm_mmu_reset_context(vcpu);
9998
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009999 if (!enable_ept)
10000 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10001
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010002 /*
10003 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10004 */
10005 if (enable_ept) {
10006 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10007 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10008 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10009 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10010 }
10011
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010012 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10013 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10014}
10015
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010016/*
10017 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10018 * for running an L2 nested guest.
10019 */
10020static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10021{
10022 struct vmcs12 *vmcs12;
10023 struct vcpu_vmx *vmx = to_vmx(vcpu);
10024 int cpu;
10025 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010026 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010027 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010028
10029 if (!nested_vmx_check_permission(vcpu) ||
10030 !nested_vmx_check_vmcs12(vcpu))
10031 return 1;
10032
10033 skip_emulated_instruction(vcpu);
10034 vmcs12 = get_vmcs12(vcpu);
10035
Abel Gordon012f83c2013-04-18 14:39:25 +030010036 if (enable_shadow_vmcs)
10037 copy_shadow_to_vmcs12(vmx);
10038
Nadav Har'El7c177932011-05-25 23:12:04 +030010039 /*
10040 * The nested entry process starts with enforcing various prerequisites
10041 * on vmcs12 as required by the Intel SDM, and act appropriately when
10042 * they fail: As the SDM explains, some conditions should cause the
10043 * instruction to fail, while others will cause the instruction to seem
10044 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10045 * To speed up the normal (success) code path, we should avoid checking
10046 * for misconfigurations which will anyway be caught by the processor
10047 * when using the merged vmcs02.
10048 */
10049 if (vmcs12->launch_state == launch) {
10050 nested_vmx_failValid(vcpu,
10051 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10052 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10053 return 1;
10054 }
10055
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010056 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10057 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010058 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10059 return 1;
10060 }
10061
Wincy Van3af18d92015-02-03 23:49:31 +080010062 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010063 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10064 return 1;
10065 }
10066
Wincy Van3af18d92015-02-03 23:49:31 +080010067 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010068 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10069 return 1;
10070 }
10071
Wincy Vanf2b93282015-02-03 23:56:03 +080010072 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10073 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10074 return 1;
10075 }
10076
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010077 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10078 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10079 return 1;
10080 }
10081
Nadav Har'El7c177932011-05-25 23:12:04 +030010082 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010083 vmx->nested.nested_vmx_true_procbased_ctls_low,
10084 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010085 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010086 vmx->nested.nested_vmx_secondary_ctls_low,
10087 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010088 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010089 vmx->nested.nested_vmx_pinbased_ctls_low,
10090 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010091 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010092 vmx->nested.nested_vmx_true_exit_ctls_low,
10093 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010094 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010095 vmx->nested.nested_vmx_true_entry_ctls_low,
10096 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010097 {
10098 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10099 return 1;
10100 }
10101
10102 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10103 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10104 nested_vmx_failValid(vcpu,
10105 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10106 return 1;
10107 }
10108
Wincy Vanb9c237b2015-02-03 23:56:30 +080010109 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010110 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10111 nested_vmx_entry_failure(vcpu, vmcs12,
10112 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10113 return 1;
10114 }
10115 if (vmcs12->vmcs_link_pointer != -1ull) {
10116 nested_vmx_entry_failure(vcpu, vmcs12,
10117 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10118 return 1;
10119 }
10120
10121 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010122 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010123 * are performed on the field for the IA32_EFER MSR:
10124 * - Bits reserved in the IA32_EFER MSR must be 0.
10125 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10126 * the IA-32e mode guest VM-exit control. It must also be identical
10127 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10128 * CR0.PG) is 1.
10129 */
10130 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10131 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10132 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10133 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10134 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10135 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10136 nested_vmx_entry_failure(vcpu, vmcs12,
10137 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10138 return 1;
10139 }
10140 }
10141
10142 /*
10143 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10144 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10145 * the values of the LMA and LME bits in the field must each be that of
10146 * the host address-space size VM-exit control.
10147 */
10148 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10149 ia32e = (vmcs12->vm_exit_controls &
10150 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10151 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10152 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10153 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10154 nested_vmx_entry_failure(vcpu, vmcs12,
10155 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10156 return 1;
10157 }
10158 }
10159
10160 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010161 * We're finally done with prerequisite checking, and can start with
10162 * the nested entry.
10163 */
10164
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010165 vmcs02 = nested_get_current_vmcs02(vmx);
10166 if (!vmcs02)
10167 return -ENOMEM;
10168
10169 enter_guest_mode(vcpu);
10170
10171 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10172
Jan Kiszka2996fca2014-06-16 13:59:43 +020010173 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10174 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10175
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010176 cpu = get_cpu();
10177 vmx->loaded_vmcs = vmcs02;
10178 vmx_vcpu_put(vcpu);
10179 vmx_vcpu_load(vcpu, cpu);
10180 vcpu->cpu = cpu;
10181 put_cpu();
10182
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010183 vmx_segment_cache_clear(vmx);
10184
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010185 prepare_vmcs02(vcpu, vmcs12);
10186
Wincy Vanff651cb2014-12-11 08:52:58 +030010187 msr_entry_idx = nested_vmx_load_msr(vcpu,
10188 vmcs12->vm_entry_msr_load_addr,
10189 vmcs12->vm_entry_msr_load_count);
10190 if (msr_entry_idx) {
10191 leave_guest_mode(vcpu);
10192 vmx_load_vmcs01(vcpu);
10193 nested_vmx_entry_failure(vcpu, vmcs12,
10194 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10195 return 1;
10196 }
10197
10198 vmcs12->launch_state = 1;
10199
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010200 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010201 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010202
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010203 vmx->nested.nested_run_pending = 1;
10204
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010205 /*
10206 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10207 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10208 * returned as far as L1 is concerned. It will only return (and set
10209 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10210 */
10211 return 1;
10212}
10213
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010214/*
10215 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10216 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10217 * This function returns the new value we should put in vmcs12.guest_cr0.
10218 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10219 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10220 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10221 * didn't trap the bit, because if L1 did, so would L0).
10222 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10223 * been modified by L2, and L1 knows it. So just leave the old value of
10224 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10225 * isn't relevant, because if L0 traps this bit it can set it to anything.
10226 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10227 * changed these bits, and therefore they need to be updated, but L0
10228 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10229 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10230 */
10231static inline unsigned long
10232vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10233{
10234 return
10235 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10236 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10237 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10238 vcpu->arch.cr0_guest_owned_bits));
10239}
10240
10241static inline unsigned long
10242vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10243{
10244 return
10245 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10246 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10247 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10248 vcpu->arch.cr4_guest_owned_bits));
10249}
10250
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010251static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10252 struct vmcs12 *vmcs12)
10253{
10254 u32 idt_vectoring;
10255 unsigned int nr;
10256
Gleb Natapov851eb6672013-09-25 12:51:34 +030010257 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010258 nr = vcpu->arch.exception.nr;
10259 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10260
10261 if (kvm_exception_is_soft(nr)) {
10262 vmcs12->vm_exit_instruction_len =
10263 vcpu->arch.event_exit_inst_len;
10264 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10265 } else
10266 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10267
10268 if (vcpu->arch.exception.has_error_code) {
10269 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10270 vmcs12->idt_vectoring_error_code =
10271 vcpu->arch.exception.error_code;
10272 }
10273
10274 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010275 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010276 vmcs12->idt_vectoring_info_field =
10277 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10278 } else if (vcpu->arch.interrupt.pending) {
10279 nr = vcpu->arch.interrupt.nr;
10280 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10281
10282 if (vcpu->arch.interrupt.soft) {
10283 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10284 vmcs12->vm_entry_instruction_len =
10285 vcpu->arch.event_exit_inst_len;
10286 } else
10287 idt_vectoring |= INTR_TYPE_EXT_INTR;
10288
10289 vmcs12->idt_vectoring_info_field = idt_vectoring;
10290 }
10291}
10292
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010293static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10294{
10295 struct vcpu_vmx *vmx = to_vmx(vcpu);
10296
Jan Kiszkaf41245002014-03-07 20:03:13 +010010297 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10298 vmx->nested.preemption_timer_expired) {
10299 if (vmx->nested.nested_run_pending)
10300 return -EBUSY;
10301 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10302 return 0;
10303 }
10304
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010305 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010306 if (vmx->nested.nested_run_pending ||
10307 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010308 return -EBUSY;
10309 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10310 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10311 INTR_INFO_VALID_MASK, 0);
10312 /*
10313 * The NMI-triggered VM exit counts as injection:
10314 * clear this one and block further NMIs.
10315 */
10316 vcpu->arch.nmi_pending = 0;
10317 vmx_set_nmi_mask(vcpu, true);
10318 return 0;
10319 }
10320
10321 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10322 nested_exit_on_intr(vcpu)) {
10323 if (vmx->nested.nested_run_pending)
10324 return -EBUSY;
10325 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010326 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010327 }
10328
Wincy Van705699a2015-02-03 23:58:17 +080010329 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010330}
10331
Jan Kiszkaf41245002014-03-07 20:03:13 +010010332static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10333{
10334 ktime_t remaining =
10335 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10336 u64 value;
10337
10338 if (ktime_to_ns(remaining) <= 0)
10339 return 0;
10340
10341 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10342 do_div(value, 1000000);
10343 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10344}
10345
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010346/*
10347 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10348 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10349 * and this function updates it to reflect the changes to the guest state while
10350 * L2 was running (and perhaps made some exits which were handled directly by L0
10351 * without going back to L1), and to reflect the exit reason.
10352 * Note that we do not have to copy here all VMCS fields, just those that
10353 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10354 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10355 * which already writes to vmcs12 directly.
10356 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010357static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10358 u32 exit_reason, u32 exit_intr_info,
10359 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010360{
10361 /* update guest state fields: */
10362 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10363 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10364
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010365 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10366 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10367 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10368
10369 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10370 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10371 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10372 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10373 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10374 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10375 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10376 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10377 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10378 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10379 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10380 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10381 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10382 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10383 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10384 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10385 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10386 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10387 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10388 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10389 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10390 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10391 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10392 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10393 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10394 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10395 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10396 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10397 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10398 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10399 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10400 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10401 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10402 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10403 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10404 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10405
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010406 vmcs12->guest_interruptibility_info =
10407 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10408 vmcs12->guest_pending_dbg_exceptions =
10409 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010410 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10411 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10412 else
10413 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010414
Jan Kiszkaf41245002014-03-07 20:03:13 +010010415 if (nested_cpu_has_preemption_timer(vmcs12)) {
10416 if (vmcs12->vm_exit_controls &
10417 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10418 vmcs12->vmx_preemption_timer_value =
10419 vmx_get_preemption_timer_value(vcpu);
10420 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10421 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010422
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010423 /*
10424 * In some cases (usually, nested EPT), L2 is allowed to change its
10425 * own CR3 without exiting. If it has changed it, we must keep it.
10426 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10427 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10428 *
10429 * Additionally, restore L2's PDPTR to vmcs12.
10430 */
10431 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010432 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010433 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10434 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10435 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10436 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10437 }
10438
Wincy Van608406e2015-02-03 23:57:51 +080010439 if (nested_cpu_has_vid(vmcs12))
10440 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10441
Jan Kiszkac18911a2013-03-13 16:06:41 +010010442 vmcs12->vm_entry_controls =
10443 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010444 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010445
Jan Kiszka2996fca2014-06-16 13:59:43 +020010446 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10447 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10448 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10449 }
10450
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010451 /* TODO: These cannot have changed unless we have MSR bitmaps and
10452 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010453 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010454 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010455 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10456 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010457 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10458 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10459 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010460 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010461 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010462 if (nested_cpu_has_xsaves(vmcs12))
10463 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010464
10465 /* update exit information fields: */
10466
Jan Kiszka533558b2014-01-04 18:47:20 +010010467 vmcs12->vm_exit_reason = exit_reason;
10468 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010469
Jan Kiszka533558b2014-01-04 18:47:20 +010010470 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010471 if ((vmcs12->vm_exit_intr_info &
10472 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10473 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10474 vmcs12->vm_exit_intr_error_code =
10475 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010476 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010477 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10478 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10479
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010480 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10481 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10482 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010483 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010484
10485 /*
10486 * Transfer the event that L0 or L1 may wanted to inject into
10487 * L2 to IDT_VECTORING_INFO_FIELD.
10488 */
10489 vmcs12_save_pending_event(vcpu, vmcs12);
10490 }
10491
10492 /*
10493 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10494 * preserved above and would only end up incorrectly in L1.
10495 */
10496 vcpu->arch.nmi_injected = false;
10497 kvm_clear_exception_queue(vcpu);
10498 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010499}
10500
10501/*
10502 * A part of what we need to when the nested L2 guest exits and we want to
10503 * run its L1 parent, is to reset L1's guest state to the host state specified
10504 * in vmcs12.
10505 * This function is to be called not only on normal nested exit, but also on
10506 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10507 * Failures During or After Loading Guest State").
10508 * This function should be called when the active VMCS is L1's (vmcs01).
10509 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010510static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10511 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010512{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010513 struct kvm_segment seg;
10514
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010515 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10516 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010517 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010518 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10519 else
10520 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10521 vmx_set_efer(vcpu, vcpu->arch.efer);
10522
10523 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10524 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010525 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010526 /*
10527 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10528 * actually changed, because it depends on the current state of
10529 * fpu_active (which may have changed).
10530 * Note that vmx_set_cr0 refers to efer set above.
10531 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010532 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010533 /*
10534 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10535 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10536 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10537 */
10538 update_exception_bitmap(vcpu);
10539 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10540 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10541
10542 /*
10543 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10544 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10545 */
10546 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10547 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10548
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010549 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010550
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010551 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10552 kvm_mmu_reset_context(vcpu);
10553
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010554 if (!enable_ept)
10555 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10556
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010557 if (enable_vpid) {
10558 /*
10559 * Trivially support vpid by letting L2s share their parent
10560 * L1's vpid. TODO: move to a more elaborate solution, giving
10561 * each L2 its own vpid and exposing the vpid feature to L1.
10562 */
10563 vmx_flush_tlb(vcpu);
10564 }
10565
10566
10567 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10568 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10569 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10570 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10571 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010572
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010573 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10574 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10575 vmcs_write64(GUEST_BNDCFGS, 0);
10576
Jan Kiszka44811c02013-08-04 17:17:27 +020010577 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010578 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010579 vcpu->arch.pat = vmcs12->host_ia32_pat;
10580 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010581 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10582 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10583 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010584
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010585 /* Set L1 segment info according to Intel SDM
10586 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10587 seg = (struct kvm_segment) {
10588 .base = 0,
10589 .limit = 0xFFFFFFFF,
10590 .selector = vmcs12->host_cs_selector,
10591 .type = 11,
10592 .present = 1,
10593 .s = 1,
10594 .g = 1
10595 };
10596 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10597 seg.l = 1;
10598 else
10599 seg.db = 1;
10600 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10601 seg = (struct kvm_segment) {
10602 .base = 0,
10603 .limit = 0xFFFFFFFF,
10604 .type = 3,
10605 .present = 1,
10606 .s = 1,
10607 .db = 1,
10608 .g = 1
10609 };
10610 seg.selector = vmcs12->host_ds_selector;
10611 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10612 seg.selector = vmcs12->host_es_selector;
10613 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10614 seg.selector = vmcs12->host_ss_selector;
10615 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10616 seg.selector = vmcs12->host_fs_selector;
10617 seg.base = vmcs12->host_fs_base;
10618 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10619 seg.selector = vmcs12->host_gs_selector;
10620 seg.base = vmcs12->host_gs_base;
10621 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10622 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010623 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010624 .limit = 0x67,
10625 .selector = vmcs12->host_tr_selector,
10626 .type = 11,
10627 .present = 1
10628 };
10629 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10630
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010631 kvm_set_dr(vcpu, 7, 0x400);
10632 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010633
Wincy Van3af18d92015-02-03 23:49:31 +080010634 if (cpu_has_vmx_msr_bitmap())
10635 vmx_set_msr_bitmap(vcpu);
10636
Wincy Vanff651cb2014-12-11 08:52:58 +030010637 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10638 vmcs12->vm_exit_msr_load_count))
10639 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010640}
10641
10642/*
10643 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10644 * and modify vmcs12 to make it see what it would expect to see there if
10645 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10646 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010647static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10648 u32 exit_intr_info,
10649 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010650{
10651 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010652 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10653
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010654 /* trying to cancel vmlaunch/vmresume is a bug */
10655 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10656
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010657 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010658 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10659 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010660
Wincy Vanff651cb2014-12-11 08:52:58 +030010661 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10662 vmcs12->vm_exit_msr_store_count))
10663 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10664
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010665 vmx_load_vmcs01(vcpu);
10666
Bandan Das77b0f5d2014-04-19 18:17:45 -040010667 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10668 && nested_exit_intr_ack_set(vcpu)) {
10669 int irq = kvm_cpu_get_interrupt(vcpu);
10670 WARN_ON(irq < 0);
10671 vmcs12->vm_exit_intr_info = irq |
10672 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10673 }
10674
Jan Kiszka542060e2014-01-04 18:47:21 +010010675 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10676 vmcs12->exit_qualification,
10677 vmcs12->idt_vectoring_info_field,
10678 vmcs12->vm_exit_intr_info,
10679 vmcs12->vm_exit_intr_error_code,
10680 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010681
Gleb Natapov2961e8762013-11-25 15:37:13 +020010682 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10683 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010684 vmx_segment_cache_clear(vmx);
10685
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010686 /* if no vmcs02 cache requested, remove the one we used */
10687 if (VMCS02_POOL_SIZE == 0)
10688 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10689
10690 load_vmcs12_host_state(vcpu, vmcs12);
10691
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010692 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010693 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10694
10695 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10696 vmx->host_rsp = 0;
10697
10698 /* Unpin physical memory we referred to in vmcs02 */
10699 if (vmx->nested.apic_access_page) {
10700 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010701 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010702 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010703 if (vmx->nested.virtual_apic_page) {
10704 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010705 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010706 }
Wincy Van705699a2015-02-03 23:58:17 +080010707 if (vmx->nested.pi_desc_page) {
10708 kunmap(vmx->nested.pi_desc_page);
10709 nested_release_page(vmx->nested.pi_desc_page);
10710 vmx->nested.pi_desc_page = NULL;
10711 vmx->nested.pi_desc = NULL;
10712 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010713
10714 /*
Tang Chen38b99172014-09-24 15:57:54 +080010715 * We are now running in L2, mmu_notifier will force to reload the
10716 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10717 */
10718 kvm_vcpu_reload_apic_access_page(vcpu);
10719
10720 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010721 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10722 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10723 * success or failure flag accordingly.
10724 */
10725 if (unlikely(vmx->fail)) {
10726 vmx->fail = 0;
10727 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10728 } else
10729 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010730 if (enable_shadow_vmcs)
10731 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010732
10733 /* in case we halted in L2 */
10734 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010735}
10736
Nadav Har'El7c177932011-05-25 23:12:04 +030010737/*
Jan Kiszka42124922014-01-04 18:47:19 +010010738 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10739 */
10740static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10741{
10742 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010743 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010744 free_nested(to_vmx(vcpu));
10745}
10746
10747/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010748 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10749 * 23.7 "VM-entry failures during or after loading guest state" (this also
10750 * lists the acceptable exit-reason and exit-qualification parameters).
10751 * It should only be called before L2 actually succeeded to run, and when
10752 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10753 */
10754static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10755 struct vmcs12 *vmcs12,
10756 u32 reason, unsigned long qualification)
10757{
10758 load_vmcs12_host_state(vcpu, vmcs12);
10759 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10760 vmcs12->exit_qualification = qualification;
10761 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010762 if (enable_shadow_vmcs)
10763 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010764}
10765
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010766static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10767 struct x86_instruction_info *info,
10768 enum x86_intercept_stage stage)
10769{
10770 return X86EMUL_CONTINUE;
10771}
10772
Yunhong Jiang64672c92016-06-13 14:19:59 -070010773#ifdef CONFIG_X86_64
10774/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10775static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10776 u64 divisor, u64 *result)
10777{
10778 u64 low = a << shift, high = a >> (64 - shift);
10779
10780 /* To avoid the overflow on divq */
10781 if (high >= divisor)
10782 return 1;
10783
10784 /* Low hold the result, high hold rem which is discarded */
10785 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10786 "rm" (divisor), "0" (low), "1" (high));
10787 *result = low;
10788
10789 return 0;
10790}
10791
10792static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10793{
10794 struct vcpu_vmx *vmx = to_vmx(vcpu);
10795 u64 tscl = rdtsc(), delta_tsc;
10796
10797 delta_tsc = guest_deadline_tsc - kvm_read_l1_tsc(vcpu, tscl);
10798
10799 /* Convert to host delta tsc if tsc scaling is enabled */
10800 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10801 u64_shl_div_u64(delta_tsc,
10802 kvm_tsc_scaling_ratio_frac_bits,
10803 vcpu->arch.tsc_scaling_ratio,
10804 &delta_tsc))
10805 return -ERANGE;
10806
10807 /*
10808 * If the delta tsc can't fit in the 32 bit after the multi shift,
10809 * we can't use the preemption timer.
10810 * It's possible that it fits on later vmentries, but checking
10811 * on every vmentry is costly so we just use an hrtimer.
10812 */
10813 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10814 return -ERANGE;
10815
10816 vmx->hv_deadline_tsc = tscl + delta_tsc;
10817 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10818 PIN_BASED_VMX_PREEMPTION_TIMER);
10819 return 0;
10820}
10821
10822static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10823{
10824 struct vcpu_vmx *vmx = to_vmx(vcpu);
10825 vmx->hv_deadline_tsc = -1;
10826 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10827 PIN_BASED_VMX_PREEMPTION_TIMER);
10828}
10829#endif
10830
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010831static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010832{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010833 if (ple_gap)
10834 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010835}
10836
Kai Huang843e4332015-01-28 10:54:28 +080010837static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10838 struct kvm_memory_slot *slot)
10839{
10840 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10841 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10842}
10843
10844static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10845 struct kvm_memory_slot *slot)
10846{
10847 kvm_mmu_slot_set_dirty(kvm, slot);
10848}
10849
10850static void vmx_flush_log_dirty(struct kvm *kvm)
10851{
10852 kvm_flush_pml_buffers(kvm);
10853}
10854
10855static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10856 struct kvm_memory_slot *memslot,
10857 gfn_t offset, unsigned long mask)
10858{
10859 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10860}
10861
Feng Wuefc64402015-09-18 22:29:51 +080010862/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010863 * This routine does the following things for vCPU which is going
10864 * to be blocked if VT-d PI is enabled.
10865 * - Store the vCPU to the wakeup list, so when interrupts happen
10866 * we can find the right vCPU to wake up.
10867 * - Change the Posted-interrupt descriptor as below:
10868 * 'NDST' <-- vcpu->pre_pcpu
10869 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10870 * - If 'ON' is set during this process, which means at least one
10871 * interrupt is posted for this vCPU, we cannot block it, in
10872 * this case, return 1, otherwise, return 0.
10873 *
10874 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010875static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010876{
10877 unsigned long flags;
10878 unsigned int dest;
10879 struct pi_desc old, new;
10880 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10881
10882 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10883 !irq_remapping_cap(IRQ_POSTING_CAP))
10884 return 0;
10885
10886 vcpu->pre_pcpu = vcpu->cpu;
10887 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10888 vcpu->pre_pcpu), flags);
10889 list_add_tail(&vcpu->blocked_vcpu_list,
10890 &per_cpu(blocked_vcpu_on_cpu,
10891 vcpu->pre_pcpu));
10892 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10893 vcpu->pre_pcpu), flags);
10894
10895 do {
10896 old.control = new.control = pi_desc->control;
10897
10898 /*
10899 * We should not block the vCPU if
10900 * an interrupt is posted for it.
10901 */
10902 if (pi_test_on(pi_desc) == 1) {
10903 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10904 vcpu->pre_pcpu), flags);
10905 list_del(&vcpu->blocked_vcpu_list);
10906 spin_unlock_irqrestore(
10907 &per_cpu(blocked_vcpu_on_cpu_lock,
10908 vcpu->pre_pcpu), flags);
10909 vcpu->pre_pcpu = -1;
10910
10911 return 1;
10912 }
10913
10914 WARN((pi_desc->sn == 1),
10915 "Warning: SN field of posted-interrupts "
10916 "is set before blocking\n");
10917
10918 /*
10919 * Since vCPU can be preempted during this process,
10920 * vcpu->cpu could be different with pre_pcpu, we
10921 * need to set pre_pcpu as the destination of wakeup
10922 * notification event, then we can find the right vCPU
10923 * to wakeup in wakeup handler if interrupts happen
10924 * when the vCPU is in blocked state.
10925 */
10926 dest = cpu_physical_id(vcpu->pre_pcpu);
10927
10928 if (x2apic_enabled())
10929 new.ndst = dest;
10930 else
10931 new.ndst = (dest << 8) & 0xFF00;
10932
10933 /* set 'NV' to 'wakeup vector' */
10934 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10935 } while (cmpxchg(&pi_desc->control, old.control,
10936 new.control) != old.control);
10937
10938 return 0;
10939}
10940
Yunhong Jiangbc225122016-06-13 14:19:58 -070010941static int vmx_pre_block(struct kvm_vcpu *vcpu)
10942{
10943 if (pi_pre_block(vcpu))
10944 return 1;
10945
Yunhong Jiang64672c92016-06-13 14:19:59 -070010946 if (kvm_lapic_hv_timer_in_use(vcpu))
10947 kvm_lapic_switch_to_sw_timer(vcpu);
10948
Yunhong Jiangbc225122016-06-13 14:19:58 -070010949 return 0;
10950}
10951
10952static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010953{
10954 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10955 struct pi_desc old, new;
10956 unsigned int dest;
10957 unsigned long flags;
10958
10959 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10960 !irq_remapping_cap(IRQ_POSTING_CAP))
10961 return;
10962
10963 do {
10964 old.control = new.control = pi_desc->control;
10965
10966 dest = cpu_physical_id(vcpu->cpu);
10967
10968 if (x2apic_enabled())
10969 new.ndst = dest;
10970 else
10971 new.ndst = (dest << 8) & 0xFF00;
10972
10973 /* Allow posting non-urgent interrupts */
10974 new.sn = 0;
10975
10976 /* set 'NV' to 'notification vector' */
10977 new.nv = POSTED_INTR_VECTOR;
10978 } while (cmpxchg(&pi_desc->control, old.control,
10979 new.control) != old.control);
10980
10981 if(vcpu->pre_pcpu != -1) {
10982 spin_lock_irqsave(
10983 &per_cpu(blocked_vcpu_on_cpu_lock,
10984 vcpu->pre_pcpu), flags);
10985 list_del(&vcpu->blocked_vcpu_list);
10986 spin_unlock_irqrestore(
10987 &per_cpu(blocked_vcpu_on_cpu_lock,
10988 vcpu->pre_pcpu), flags);
10989 vcpu->pre_pcpu = -1;
10990 }
10991}
10992
Yunhong Jiangbc225122016-06-13 14:19:58 -070010993static void vmx_post_block(struct kvm_vcpu *vcpu)
10994{
Yunhong Jiang64672c92016-06-13 14:19:59 -070010995 if (kvm_x86_ops->set_hv_timer)
10996 kvm_lapic_switch_to_hv_timer(vcpu);
10997
Yunhong Jiangbc225122016-06-13 14:19:58 -070010998 pi_post_block(vcpu);
10999}
11000
Feng Wubf9f6ac2015-09-18 22:29:55 +080011001/*
Feng Wuefc64402015-09-18 22:29:51 +080011002 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11003 *
11004 * @kvm: kvm
11005 * @host_irq: host irq of the interrupt
11006 * @guest_irq: gsi of the interrupt
11007 * @set: set or unset PI
11008 * returns 0 on success, < 0 on failure
11009 */
11010static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11011 uint32_t guest_irq, bool set)
11012{
11013 struct kvm_kernel_irq_routing_entry *e;
11014 struct kvm_irq_routing_table *irq_rt;
11015 struct kvm_lapic_irq irq;
11016 struct kvm_vcpu *vcpu;
11017 struct vcpu_data vcpu_info;
11018 int idx, ret = -EINVAL;
11019
11020 if (!kvm_arch_has_assigned_device(kvm) ||
11021 !irq_remapping_cap(IRQ_POSTING_CAP))
11022 return 0;
11023
11024 idx = srcu_read_lock(&kvm->irq_srcu);
11025 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11026 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11027
11028 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11029 if (e->type != KVM_IRQ_ROUTING_MSI)
11030 continue;
11031 /*
11032 * VT-d PI cannot support posting multicast/broadcast
11033 * interrupts to a vCPU, we still use interrupt remapping
11034 * for these kind of interrupts.
11035 *
11036 * For lowest-priority interrupts, we only support
11037 * those with single CPU as the destination, e.g. user
11038 * configures the interrupts via /proc/irq or uses
11039 * irqbalance to make the interrupts single-CPU.
11040 *
11041 * We will support full lowest-priority interrupt later.
11042 */
11043
11044 kvm_set_msi_irq(e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011045 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11046 /*
11047 * Make sure the IRTE is in remapped mode if
11048 * we don't handle it in posted mode.
11049 */
11050 ret = irq_set_vcpu_affinity(host_irq, NULL);
11051 if (ret < 0) {
11052 printk(KERN_INFO
11053 "failed to back to remapped mode, irq: %u\n",
11054 host_irq);
11055 goto out;
11056 }
11057
Feng Wuefc64402015-09-18 22:29:51 +080011058 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011059 }
Feng Wuefc64402015-09-18 22:29:51 +080011060
11061 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11062 vcpu_info.vector = irq.vector;
11063
Feng Wub6ce9782016-01-25 16:53:35 +080011064 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011065 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11066
11067 if (set)
11068 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11069 else {
11070 /* suppress notification event before unposting */
11071 pi_set_sn(vcpu_to_pi_desc(vcpu));
11072 ret = irq_set_vcpu_affinity(host_irq, NULL);
11073 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11074 }
11075
11076 if (ret < 0) {
11077 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11078 __func__);
11079 goto out;
11080 }
11081 }
11082
11083 ret = 0;
11084out:
11085 srcu_read_unlock(&kvm->irq_srcu, idx);
11086 return ret;
11087}
11088
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030011089static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011090 .cpu_has_kvm_support = cpu_has_kvm_support,
11091 .disabled_by_bios = vmx_disabled_by_bios,
11092 .hardware_setup = hardware_setup,
11093 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011094 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011095 .hardware_enable = hardware_enable,
11096 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011097 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011098 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011099
11100 .vcpu_create = vmx_create_vcpu,
11101 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011102 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011103
Avi Kivity04d2cc72007-09-10 18:10:54 +030011104 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011105 .vcpu_load = vmx_vcpu_load,
11106 .vcpu_put = vmx_vcpu_put,
11107
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011108 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011109 .get_msr = vmx_get_msr,
11110 .set_msr = vmx_set_msr,
11111 .get_segment_base = vmx_get_segment_base,
11112 .get_segment = vmx_get_segment,
11113 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011114 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011115 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011116 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011117 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011118 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011119 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011120 .set_cr3 = vmx_set_cr3,
11121 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011122 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011123 .get_idt = vmx_get_idt,
11124 .set_idt = vmx_set_idt,
11125 .get_gdt = vmx_get_gdt,
11126 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011127 .get_dr6 = vmx_get_dr6,
11128 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011129 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011130 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011131 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011132 .get_rflags = vmx_get_rflags,
11133 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011134
11135 .get_pkru = vmx_get_pkru,
11136
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011137 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011138 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011139
11140 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011141
Avi Kivity6aa8b732006-12-10 02:21:36 -080011142 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011143 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011144 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011145 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11146 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011147 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011148 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011149 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011150 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011151 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011152 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011153 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011154 .get_nmi_mask = vmx_get_nmi_mask,
11155 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011156 .enable_nmi_window = enable_nmi_window,
11157 .enable_irq_window = enable_irq_window,
11158 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011159 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011160 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011161 .get_enable_apicv = vmx_get_enable_apicv,
11162 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011163 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11164 .hwapic_irr_update = vmx_hwapic_irr_update,
11165 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011166 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11167 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011168
Izik Eiduscbc94022007-10-25 00:29:55 +020011169 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011170 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011171 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011172
Avi Kivity586f9602010-11-18 13:09:54 +020011173 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011174
Sheng Yang17cc3932010-01-05 19:02:27 +080011175 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011176
11177 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011178
11179 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011180 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011181
11182 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011183
11184 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011185
Will Auldba904632012-11-29 12:42:50 -080011186 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011187 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080011188 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030011189 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011190
11191 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011192
11193 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011194 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011195 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011196 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011197
11198 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011199
11200 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011201
11202 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11203 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11204 .flush_log_dirty = vmx_flush_log_dirty,
11205 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011206
Feng Wubf9f6ac2015-09-18 22:29:55 +080011207 .pre_block = vmx_pre_block,
11208 .post_block = vmx_post_block,
11209
Wei Huang25462f72015-06-19 15:45:05 +020011210 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011211
11212 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011213
11214#ifdef CONFIG_X86_64
11215 .set_hv_timer = vmx_set_hv_timer,
11216 .cancel_hv_timer = vmx_cancel_hv_timer,
11217#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080011218};
11219
11220static int __init vmx_init(void)
11221{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011222 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11223 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011224 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011225 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011226
Dave Young2965faa2015-09-09 15:38:55 -070011227#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011228 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11229 crash_vmclear_local_loaded_vmcss);
11230#endif
11231
He, Qingfdef3ad2007-04-30 09:45:24 +030011232 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011233}
11234
11235static void __exit vmx_exit(void)
11236{
Dave Young2965faa2015-09-09 15:38:55 -070011237#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011238 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011239 synchronize_rcu();
11240#endif
11241
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011242 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011243}
11244
11245module_init(vmx_init)
11246module_exit(vmx_exit)