blob: 4b8a94fedb769a2746f1c9347ee21252297a13bb [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Sean Christopherson199b1182018-12-03 13:52:53 -080019#include <linux/frame.h>
20#include <linux/highmem.h>
21#include <linux/hrtimer.h>
22#include <linux/kernel.h>
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020025#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070026#include <linux/mod_devicetable.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080027#include <linux/mm.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080028#include <linux/sched.h>
Josh Poimboeufb2849092019-01-30 07:13:58 -060029#include <linux/sched/smt.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040031#include <linux/tboot.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080032#include <linux/trace_events.h>
Avi Kivitye4956062007-06-28 14:15:57 -040033
Sean Christopherson199b1182018-12-03 13:52:53 -080034#include <asm/apic.h>
Uros Bizjakfd8ca6d2018-08-06 16:42:49 +020035#include <asm/asm.h>
Feng Wu28b835d2015-09-18 22:29:54 +080036#include <asm/cpu.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010037#include <asm/debugreg.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080038#include <asm/desc.h>
39#include <asm/fpu/internal.h>
40#include <asm/io.h>
Feng Wuefc64402015-09-18 22:29:51 +080041#include <asm/irq_remapping.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080042#include <asm/kexec.h>
43#include <asm/perf_event.h>
44#include <asm/mce.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070045#include <asm/mmu_context.h>
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +010046#include <asm/mshyperv.h>
Sean Christopherson199b1182018-12-03 13:52:53 -080047#include <asm/spec-ctrl.h>
48#include <asm/virtext.h>
49#include <asm/vmx.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080050
Sean Christopherson3077c192018-12-03 13:53:02 -080051#include "capabilities.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080052#include "cpuid.h"
Sean Christopherson4cebd742018-12-03 13:52:58 -080053#include "evmcs.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080054#include "irq.h"
55#include "kvm_cache_regs.h"
56#include "lapic.h"
57#include "mmu.h"
Sean Christopherson55d23752018-12-03 13:53:18 -080058#include "nested.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080059#include "ops.h"
Wei Huang25462f72015-06-19 15:45:05 +020060#include "pmu.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080061#include "trace.h"
Sean Christophersoncb1d4742018-12-03 13:53:04 -080062#include "vmcs.h"
Sean Christopherson609363c2018-12-03 13:53:05 -080063#include "vmcs12.h"
Sean Christopherson89b0c9f2018-12-03 13:53:07 -080064#include "vmx.h"
Sean Christopherson199b1182018-12-03 13:52:53 -080065#include "x86.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030066
Avi Kivity6aa8b732006-12-10 02:21:36 -080067MODULE_AUTHOR("Qumranet");
68MODULE_LICENSE("GPL");
69
Josh Triplette9bda3b2012-03-20 23:33:51 -070070static const struct x86_cpu_id vmx_cpu_id[] = {
71 X86_FEATURE_MATCH(X86_FEATURE_VMX),
72 {}
73};
74MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
75
Sean Christopherson2c4fd912018-12-03 13:53:03 -080076bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080078
Paolo Bonzinid02fcf52017-11-06 13:31:13 +010079static bool __read_mostly enable_vnmi = 1;
80module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);
81
Sean Christopherson2c4fd912018-12-03 13:53:03 -080082bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020083module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020084
Sean Christopherson2c4fd912018-12-03 13:53:03 -080085bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020086module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080087
Sean Christopherson2c4fd912018-12-03 13:53:03 -080088bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070089module_param_named(unrestricted_guest,
90 enable_unrestricted_guest, bool, S_IRUGO);
91
Sean Christopherson2c4fd912018-12-03 13:53:03 -080092bool __read_mostly enable_ept_ad_bits = 1;
Xudong Hao83c3a332012-05-28 19:33:35 +080093module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
94
Avi Kivitya27685c2012-06-12 20:30:18 +030095static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020096module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030097
Rusty Russell476bc002012-01-13 09:32:18 +103098static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030099module_param(fasteoi, bool, S_IRUGO);
100
Yang Zhang5a717852013-04-11 19:25:16 +0800101static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +0800102module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +0800103
Nadav Har'El801d3422011-05-25 23:02:23 +0300104/*
105 * If nested=1, nested virtualization is supported, i.e., guests may use
106 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
107 * use VMX instructions.
108 */
Paolo Bonzini1e58e5e2018-10-17 00:55:22 +0200109static bool __read_mostly nested = 1;
Nadav Har'El801d3422011-05-25 23:02:23 +0300110module_param(nested, bool, S_IRUGO);
111
Wanpeng Li20300092014-12-02 19:14:59 +0800112static u64 __read_mostly host_xss;
113
Sean Christopherson2c4fd912018-12-03 13:53:03 -0800114bool __read_mostly enable_pml = 1;
Kai Huang843e4332015-01-28 10:54:28 +0800115module_param_named(pml, enable_pml, bool, S_IRUGO);
116
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100117#define MSR_BITMAP_MODE_X2APIC 1
118#define MSR_BITMAP_MODE_X2APIC_APICV 2
Paolo Bonzini904e14f2018-01-16 16:51:18 +0100119
Haozhong Zhang64903d62015-10-20 15:39:09 +0800120#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
121
Yunhong Jiang64672c92016-06-13 14:19:59 -0700122/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
123static int __read_mostly cpu_preemption_timer_multi;
124static bool __read_mostly enable_preemption_timer = 1;
125#ifdef CONFIG_X86_64
126module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
127#endif
128
Sean Christopherson3de63472018-07-13 08:42:30 -0700129#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
Sean Christopherson1706bd02018-03-05 12:04:38 -0800130#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
131#define KVM_VM_CR0_ALWAYS_ON \
132 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | \
133 X86_CR0_WP | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200134#define KVM_CR4_GUEST_OWNED_BITS \
135 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Yu Zhangfd8cb432017-08-24 20:27:56 +0800136 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200137
Sean Christopherson5dc1f042018-03-05 12:04:39 -0800138#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
Avi Kivitycdc0e242009-12-06 17:21:14 +0200139#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
140#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
141
Avi Kivity78ac8b42010-04-08 18:19:35 +0300142#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
143
Chao Pengbf8c55d2018-10-24 16:05:14 +0800144#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
145 RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
146 RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
147 RTIT_STATUS_BYTECNT))
148
149#define MSR_IA32_RTIT_OUTPUT_BASE_MASK \
150 (~((1UL << cpuid_query_maxphyaddr(vcpu)) - 1) | 0x7f)
151
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800152/*
153 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
154 * ple_gap: upper bound on the amount of time between two successive
155 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500156 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800157 * ple_window: upper bound on the amount of time a guest is allowed to execute
158 * in a PAUSE loop. Tests indicate that most spinlocks are held for
159 * less than 2^12 cycles
160 * Time is measured based on a counter that runs at the same rate as the TSC,
161 * refer SDM volume 3b section 21.6.13 & 22.1.3.
162 */
Babu Mogerc8e88712018-03-16 16:37:24 -0400163static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
Luiz Capitulinoa87c99e2018-11-23 12:02:14 -0500164module_param(ple_gap, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165
Babu Moger7fbc85a2018-03-16 16:37:22 -0400166static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
167module_param(ple_window, uint, 0444);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800168
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200169/* Default doubles per-vcpu window every exit. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400170static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400171module_param(ple_window_grow, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200172
173/* Default resets per-vcpu window every exit to ple_window. */
Babu Mogerc8e88712018-03-16 16:37:24 -0400174static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
Babu Moger7fbc85a2018-03-16 16:37:22 -0400175module_param(ple_window_shrink, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200176
177/* Default is to compute the maximum so we can never overflow. */
Babu Moger7fbc85a2018-03-16 16:37:22 -0400178static unsigned int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, uint, 0444);
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200180
Chao Pengf99e3da2018-10-24 16:05:10 +0800181/* Default is SYSTEM mode, 1 for host-guest mode */
182int __read_mostly pt_mode = PT_MODE_SYSTEM;
183module_param(pt_mode, int, S_IRUGO);
184
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200185static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
Nicolai Stange427362a2018-07-21 22:25:00 +0200186static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200187static DEFINE_MUTEX(vmx_l1d_flush_mutex);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200188
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200189/* Storage for pre module init parameter parsing */
190static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200191
192static const struct {
193 const char *option;
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200194 bool for_parse;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200195} vmentry_l1d_param[] = {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200196 [VMENTER_L1D_FLUSH_AUTO] = {"auto", true},
197 [VMENTER_L1D_FLUSH_NEVER] = {"never", true},
198 [VMENTER_L1D_FLUSH_COND] = {"cond", true},
199 [VMENTER_L1D_FLUSH_ALWAYS] = {"always", true},
200 [VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
201 [VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200202};
203
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200204#define L1D_CACHE_ORDER 4
205static void *vmx_l1d_flush_pages;
206
207static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
208{
209 struct page *page;
Nicolai Stange288d1522018-07-18 19:07:38 +0200210 unsigned int i;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200211
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200212 if (!enable_ept) {
213 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
214 return 0;
215 }
216
Yi Wangd806afa2018-08-16 13:42:39 +0800217 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
218 u64 msr;
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200219
Yi Wangd806afa2018-08-16 13:42:39 +0800220 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
221 if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
222 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
223 return 0;
224 }
225 }
Paolo Bonzini8e0b2b92018-08-05 16:07:46 +0200226
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200227 /* If set to auto use the default l1tf mitigation method */
228 if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
229 switch (l1tf_mitigation) {
230 case L1TF_MITIGATION_OFF:
231 l1tf = VMENTER_L1D_FLUSH_NEVER;
232 break;
233 case L1TF_MITIGATION_FLUSH_NOWARN:
234 case L1TF_MITIGATION_FLUSH:
235 case L1TF_MITIGATION_FLUSH_NOSMT:
236 l1tf = VMENTER_L1D_FLUSH_COND;
237 break;
238 case L1TF_MITIGATION_FULL:
239 case L1TF_MITIGATION_FULL_FORCE:
240 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
241 break;
242 }
243 } else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
244 l1tf = VMENTER_L1D_FLUSH_ALWAYS;
245 }
246
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200247 if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
248 !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
249 page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
250 if (!page)
251 return -ENOMEM;
252 vmx_l1d_flush_pages = page_address(page);
Nicolai Stange288d1522018-07-18 19:07:38 +0200253
254 /*
255 * Initialize each page with a different pattern in
256 * order to protect against KSM in the nested
257 * virtualization case.
258 */
259 for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
260 memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
261 PAGE_SIZE);
262 }
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200263 }
264
265 l1tf_vmx_mitigation = l1tf;
266
Thomas Gleixner895ae472018-07-13 16:23:22 +0200267 if (l1tf != VMENTER_L1D_FLUSH_NEVER)
268 static_branch_enable(&vmx_l1d_should_flush);
269 else
270 static_branch_disable(&vmx_l1d_should_flush);
Thomas Gleixner4c6523e2018-07-13 16:23:20 +0200271
Nicolai Stange427362a2018-07-21 22:25:00 +0200272 if (l1tf == VMENTER_L1D_FLUSH_COND)
273 static_branch_enable(&vmx_l1d_flush_cond);
Thomas Gleixner895ae472018-07-13 16:23:22 +0200274 else
Nicolai Stange427362a2018-07-21 22:25:00 +0200275 static_branch_disable(&vmx_l1d_flush_cond);
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200276 return 0;
277}
278
279static int vmentry_l1d_flush_parse(const char *s)
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200280{
281 unsigned int i;
282
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200283 if (s) {
284 for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200285 if (vmentry_l1d_param[i].for_parse &&
286 sysfs_streq(s, vmentry_l1d_param[i].option))
287 return i;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200288 }
289 }
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200290 return -EINVAL;
291}
292
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200293static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
294{
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200295 int l1tf, ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200296
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200297 l1tf = vmentry_l1d_flush_parse(s);
298 if (l1tf < 0)
299 return l1tf;
300
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200301 if (!boot_cpu_has(X86_BUG_L1TF))
302 return 0;
303
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200304 /*
305 * Has vmx_init() run already? If not then this is the pre init
306 * parameter parsing. In that case just store the value and let
307 * vmx_init() do the proper setup after enable_ept has been
308 * established.
309 */
310 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
311 vmentry_l1d_flush_param = l1tf;
312 return 0;
313 }
314
Thomas Gleixnerdd4bfa72018-07-13 16:23:21 +0200315 mutex_lock(&vmx_l1d_flush_mutex);
316 ret = vmx_setup_l1d_flush(l1tf);
317 mutex_unlock(&vmx_l1d_flush_mutex);
318 return ret;
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200319}
320
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200321static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
322{
Paolo Bonzini0027ff22018-08-22 16:43:39 +0200323 if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
324 return sprintf(s, "???\n");
325
Thomas Gleixner7db92e12018-07-13 16:23:19 +0200326 return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200327}
328
329static const struct kernel_param_ops vmentry_l1d_flush_ops = {
330 .set = vmentry_l1d_flush_set,
331 .get = vmentry_l1d_flush_get,
332};
Thomas Gleixner895ae472018-07-13 16:23:22 +0200333module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +0200334
Gleb Natapovd99e4152012-12-20 16:57:45 +0200335static bool guest_state_valid(struct kvm_vcpu *vcpu);
336static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yi Wang1e4329ee2018-11-08 11:22:21 +0800337static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Ashok Raj15d45072018-02-01 22:59:43 +0100338 u32 msr, int type);
Avi Kivity75880a02007-06-20 11:20:04 +0300339
Sean Christopherson453eafb2018-12-20 12:25:17 -0800340void vmx_vmexit(void);
341
Avi Kivity6aa8b732006-12-10 02:21:36 -0800342static DEFINE_PER_CPU(struct vmcs *, vmxarea);
Sean Christopherson75edce82018-12-03 13:53:06 -0800343DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300344/*
345 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
346 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
347 */
348static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349
Feng Wubf9f6ac2015-09-18 22:29:55 +0800350/*
351 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
352 * can find which vCPU should be waken up.
353 */
354static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
355static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
356
Sheng Yang2384d2b2008-01-17 15:14:33 +0800357static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
358static DEFINE_SPINLOCK(vmx_vpid_lock);
359
Sean Christopherson3077c192018-12-03 13:53:02 -0800360struct vmcs_config vmcs_config;
361struct vmx_capability vmx_capability;
Sheng Yangd56f5462008-04-25 10:13:16 +0800362
Avi Kivity6aa8b732006-12-10 02:21:36 -0800363#define VMX_SEGMENT_FIELD(seg) \
364 [VCPU_SREG_##seg] = { \
365 .selector = GUEST_##seg##_SELECTOR, \
366 .base = GUEST_##seg##_BASE, \
367 .limit = GUEST_##seg##_LIMIT, \
368 .ar_bytes = GUEST_##seg##_AR_BYTES, \
369 }
370
Mathias Krause772e0312012-08-30 01:30:19 +0200371static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800372 unsigned selector;
373 unsigned base;
374 unsigned limit;
375 unsigned ar_bytes;
376} kvm_vmx_segment_fields[] = {
377 VMX_SEGMENT_FIELD(CS),
378 VMX_SEGMENT_FIELD(DS),
379 VMX_SEGMENT_FIELD(ES),
380 VMX_SEGMENT_FIELD(FS),
381 VMX_SEGMENT_FIELD(GS),
382 VMX_SEGMENT_FIELD(SS),
383 VMX_SEGMENT_FIELD(TR),
384 VMX_SEGMENT_FIELD(LDTR),
385};
386
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800387u64 host_efer;
Avi Kivity26bb0982009-09-07 11:14:12 +0300388
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300389/*
Jim Mattson898a8112018-12-05 15:28:59 -0800390 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
391 * will emulate SYSCALL in legacy mode if the vendor string in guest
392 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
393 * support this emulation, IA32_STAR must always be included in
394 * vmx_msr_index[], even in i386 builds.
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300395 */
Sean Christophersoncf3646e2018-12-03 13:53:15 -0800396const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800397#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300398 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800399#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400400 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800401};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800402
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100403#if IS_ENABLED(CONFIG_HYPERV)
404static bool __read_mostly enlightened_vmcs = true;
405module_param(enlightened_vmcs, bool, 0444);
406
Tianyu Lan877ad952018-07-19 08:40:23 +0000407/* check_ept_pointer() should be under protection of ept_pointer_lock. */
408static void check_ept_pointer_match(struct kvm *kvm)
409{
410 struct kvm_vcpu *vcpu;
411 u64 tmp_eptp = INVALID_PAGE;
412 int i;
413
414 kvm_for_each_vcpu(i, vcpu, kvm) {
415 if (!VALID_PAGE(tmp_eptp)) {
416 tmp_eptp = to_vmx(vcpu)->ept_pointer;
417 } else if (tmp_eptp != to_vmx(vcpu)->ept_pointer) {
418 to_kvm_vmx(kvm)->ept_pointers_match
419 = EPT_POINTERS_MISMATCH;
420 return;
421 }
422 }
423
424 to_kvm_vmx(kvm)->ept_pointers_match = EPT_POINTERS_MATCH;
425}
426
Yi Wang8997f652019-01-21 15:27:05 +0800427static int kvm_fill_hv_flush_list_func(struct hv_guest_mapping_flush_list *flush,
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800428 void *data)
429{
430 struct kvm_tlb_range *range = data;
431
432 return hyperv_fill_flush_guest_mapping_list(flush, range->start_gfn,
433 range->pages);
434}
435
436static inline int __hv_remote_flush_tlb_with_range(struct kvm *kvm,
437 struct kvm_vcpu *vcpu, struct kvm_tlb_range *range)
438{
439 u64 ept_pointer = to_vmx(vcpu)->ept_pointer;
440
441 /*
442 * FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE hypercall needs address
443 * of the base of EPT PML4 table, strip off EPT configuration
444 * information.
445 */
446 if (range)
447 return hyperv_flush_guest_mapping_range(ept_pointer & PAGE_MASK,
448 kvm_fill_hv_flush_list_func, (void *)range);
449 else
450 return hyperv_flush_guest_mapping(ept_pointer & PAGE_MASK);
451}
452
453static int hv_remote_flush_tlb_with_range(struct kvm *kvm,
454 struct kvm_tlb_range *range)
Tianyu Lan877ad952018-07-19 08:40:23 +0000455{
Lan Tianyua5c214d2018-10-13 22:54:05 +0800456 struct kvm_vcpu *vcpu;
Lan Tianyub7c1c222019-01-04 15:20:44 +0800457 int ret = 0, i;
Tianyu Lan877ad952018-07-19 08:40:23 +0000458
459 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
460
461 if (to_kvm_vmx(kvm)->ept_pointers_match == EPT_POINTERS_CHECK)
462 check_ept_pointer_match(kvm);
463
464 if (to_kvm_vmx(kvm)->ept_pointers_match != EPT_POINTERS_MATCH) {
Lan Tianyu53963a72018-12-06 15:34:36 +0800465 kvm_for_each_vcpu(i, vcpu, kvm) {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800466 /* If ept_pointer is invalid pointer, bypass flush request. */
467 if (VALID_PAGE(to_vmx(vcpu)->ept_pointer))
468 ret |= __hv_remote_flush_tlb_with_range(
469 kvm, vcpu, range);
Lan Tianyu53963a72018-12-06 15:34:36 +0800470 }
Lan Tianyua5c214d2018-10-13 22:54:05 +0800471 } else {
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800472 ret = __hv_remote_flush_tlb_with_range(kvm,
473 kvm_get_vcpu(kvm, 0), range);
Tianyu Lan877ad952018-07-19 08:40:23 +0000474 }
Tianyu Lan877ad952018-07-19 08:40:23 +0000475
Tianyu Lan877ad952018-07-19 08:40:23 +0000476 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
477 return ret;
478}
Lan Tianyu1f3a3e42018-12-06 21:21:07 +0800479static int hv_remote_flush_tlb(struct kvm *kvm)
480{
481 return hv_remote_flush_tlb_with_range(kvm, NULL);
482}
483
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +0100484#endif /* IS_ENABLED(CONFIG_HYPERV) */
485
Yunhong Jiang64672c92016-06-13 14:19:59 -0700486/*
487 * Comment's format: document - errata name - stepping - processor name.
488 * Refer from
489 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
490 */
491static u32 vmx_preemption_cpu_tfms[] = {
492/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
4930x000206E6,
494/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
495/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
496/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
4970x00020652,
498/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
4990x00020655,
500/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
501/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
502/*
503 * 320767.pdf - AAP86 - B1 -
504 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
505 */
5060x000106E5,
507/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
5080x000106A0,
509/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
5100x000106A1,
511/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
5120x000106A4,
513 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
514 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
515 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
5160x000106A5,
Wei Huang3d82c562018-12-03 14:13:32 -0600517 /* Xeon E3-1220 V2 */
5180x000306A8,
Yunhong Jiang64672c92016-06-13 14:19:59 -0700519};
520
521static inline bool cpu_has_broken_vmx_preemption_timer(void)
522{
523 u32 eax = cpuid_eax(0x00000001), i;
524
525 /* Clear the reserved bits */
526 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +0000527 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -0700528 if (eax == vmx_preemption_cpu_tfms[i])
529 return true;
530
531 return false;
532}
533
Paolo Bonzini35754c92015-07-29 12:05:37 +0200534static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800535{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200536 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800537}
538
Sheng Yang04547152009-04-01 15:52:31 +0800539static inline bool report_flexpriority(void)
540{
541 return flexpriority_enabled;
542}
543
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800544static inline int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800545{
546 int i;
547
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400548 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300549 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300550 return i;
551 return -1;
552}
553
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800554struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300555{
556 int i;
557
Rusty Russell8b9cf982007-07-30 16:31:43 +1000558 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300559 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400560 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000561 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800562}
563
Sean Christopherson7c97fcb2018-12-03 13:53:17 -0800564void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
565{
566 vmcs_clear(loaded_vmcs->vmcs);
567 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
568 vmcs_clear(loaded_vmcs->shadow_vmcs);
569 loaded_vmcs->cpu = -1;
570 loaded_vmcs->launched = 0;
571}
572
Dave Young2965faa2015-09-09 15:38:55 -0700573#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800574/*
575 * This bitmap is used to indicate whether the vmclear
576 * operation is enabled on all cpus. All disabled by
577 * default.
578 */
579static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
580
581static inline void crash_enable_local_vmclear(int cpu)
582{
583 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
584}
585
586static inline void crash_disable_local_vmclear(int cpu)
587{
588 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
589}
590
591static inline int crash_local_vmclear_enabled(int cpu)
592{
593 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
594}
595
596static void crash_vmclear_local_loaded_vmcss(void)
597{
598 int cpu = raw_smp_processor_id();
599 struct loaded_vmcs *v;
600
601 if (!crash_local_vmclear_enabled(cpu))
602 return;
603
604 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
605 loaded_vmcss_on_cpu_link)
606 vmcs_clear(v->vmcs);
607}
608#else
609static inline void crash_enable_local_vmclear(int cpu) { }
610static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -0700611#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800612
Nadav Har'Eld462b812011-05-24 15:26:10 +0300613static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800614{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300615 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800616 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800617
Nadav Har'Eld462b812011-05-24 15:26:10 +0300618 if (loaded_vmcs->cpu != cpu)
619 return; /* vcpu migration can race with cpu offline */
620 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800621 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800622 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300623 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +0800624
625 /*
626 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
627 * is before setting loaded_vmcs->vcpu to -1 which is done in
628 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
629 * then adds the vmcs into percpu list before it is deleted.
630 */
631 smp_wmb();
632
Nadav Har'Eld462b812011-05-24 15:26:10 +0300633 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800634 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800635}
636
Sean Christopherson89b0c9f2018-12-03 13:53:07 -0800637void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800638{
Xiao Guangronge6c7d322012-11-28 20:53:15 +0800639 int cpu = loaded_vmcs->cpu;
640
641 if (cpu != -1)
642 smp_call_function_single(cpu,
643 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -0800644}
645
Avi Kivity2fb92db2011-04-27 19:42:18 +0300646static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
647 unsigned field)
648{
649 bool ret;
650 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
651
652 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
653 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
654 vmx->segment_cache.bitmask = 0;
655 }
656 ret = vmx->segment_cache.bitmask & mask;
657 vmx->segment_cache.bitmask |= mask;
658 return ret;
659}
660
661static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
662{
663 u16 *p = &vmx->segment_cache.seg[seg].selector;
664
665 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
666 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
667 return *p;
668}
669
670static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
671{
672 ulong *p = &vmx->segment_cache.seg[seg].base;
673
674 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
675 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
676 return *p;
677}
678
679static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
680{
681 u32 *p = &vmx->segment_cache.seg[seg].limit;
682
683 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
684 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
685 return *p;
686}
687
688static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
689{
690 u32 *p = &vmx->segment_cache.seg[seg].ar;
691
692 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
693 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
694 return *p;
695}
696
Sean Christopherson97b7ead2018-12-03 13:53:16 -0800697void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300698{
699 u32 eb;
700
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100701 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -0800702 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Liran Alon9e869482018-03-12 13:12:51 +0200703 /*
704 * Guest access to VMware backdoor ports could legitimately
705 * trigger #GP because of TSS I/O permission bitmap.
706 * We intercept those #GP and allow access to them anyway
707 * as VMware does.
708 */
709 if (enable_vmware_backdoor)
710 eb |= (1u << GP_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +0100711 if ((vcpu->guest_debug &
712 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
713 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
714 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300715 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300716 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +0200717 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +0800718 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +0300719
720 /* When we are running a nested L2 guest and L1 specified for it a
721 * certain exception bitmap, we must trap the same exceptions and pass
722 * them to L1. When running L2, we will only handle the exceptions
723 * specified above if L1 did not want them.
724 */
725 if (is_guest_mode(vcpu))
726 eb |= get_vmcs12(vcpu)->exception_bitmap;
727
Avi Kivityabd3f2d2007-05-02 17:57:40 +0300728 vmcs_write32(EXCEPTION_BITMAP, eb);
729}
730
Ashok Raj15d45072018-02-01 22:59:43 +0100731/*
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +0100732 * Check if MSR is intercepted for currently loaded MSR bitmap.
733 */
734static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
735{
736 unsigned long *msr_bitmap;
737 int f = sizeof(unsigned long);
738
739 if (!cpu_has_vmx_msr_bitmap())
740 return true;
741
742 msr_bitmap = to_vmx(vcpu)->loaded_vmcs->msr_bitmap;
743
744 if (msr <= 0x1fff) {
745 return !!test_bit(msr, msr_bitmap + 0x800 / f);
746 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
747 msr &= 0x1fff;
748 return !!test_bit(msr, msr_bitmap + 0xc00 / f);
749 }
750
751 return true;
752}
753
Gleb Natapov2961e8762013-11-25 15:37:13 +0200754static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
755 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200756{
Gleb Natapov2961e8762013-11-25 15:37:13 +0200757 vm_entry_controls_clearbit(vmx, entry);
758 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200759}
760
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400761static int find_msr(struct vmx_msrs *m, unsigned int msr)
762{
763 unsigned int i;
764
765 for (i = 0; i < m->nr; ++i) {
766 if (m->val[i].index == msr)
767 return i;
768 }
769 return -ENOENT;
770}
771
Avi Kivity61d2ef22010-04-28 16:40:38 +0300772static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
773{
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400774 int i;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300775 struct msr_autoload *m = &vmx->msr_autoload;
776
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200777 switch (msr) {
778 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800779 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200780 clear_atomic_switch_msr_special(vmx,
781 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200782 VM_EXIT_LOAD_IA32_EFER);
783 return;
784 }
785 break;
786 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800787 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200788 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200789 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
790 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
791 return;
792 }
793 break;
Avi Kivity110312c2010-12-21 12:54:20 +0200794 }
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400795 i = find_msr(&m->guest, msr);
796 if (i < 0)
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400797 goto skip_guest;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400798 --m->guest.nr;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400799 m->guest.val[i] = m->guest.val[m->guest.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400800 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Avi Kivity110312c2010-12-21 12:54:20 +0200801
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400802skip_guest:
803 i = find_msr(&m->host, msr);
804 if (i < 0)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300805 return;
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400806
807 --m->host.nr;
808 m->host.val[i] = m->host.val[m->host.nr];
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400809 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300810}
811
Gleb Natapov2961e8762013-11-25 15:37:13 +0200812static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
813 unsigned long entry, unsigned long exit,
814 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
815 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200816{
817 vmcs_write64(guest_val_vmcs, guest_val);
Sean Christopherson5a5e8a12018-09-26 09:23:56 -0700818 if (host_val_vmcs != HOST_IA32_EFER)
819 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +0200820 vm_entry_controls_setbit(vmx, entry);
821 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200822}
823
Avi Kivity61d2ef22010-04-28 16:40:38 +0300824static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400825 u64 guest_val, u64 host_val, bool entry_only)
Avi Kivity61d2ef22010-04-28 16:40:38 +0300826{
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400827 int i, j = 0;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300828 struct msr_autoload *m = &vmx->msr_autoload;
829
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200830 switch (msr) {
831 case MSR_EFER:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800832 if (cpu_has_load_ia32_efer()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200833 add_atomic_switch_msr_special(vmx,
834 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200835 VM_EXIT_LOAD_IA32_EFER,
836 GUEST_IA32_EFER,
837 HOST_IA32_EFER,
838 guest_val, host_val);
839 return;
840 }
841 break;
842 case MSR_CORE_PERF_GLOBAL_CTRL:
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800843 if (cpu_has_load_perf_global_ctrl()) {
Gleb Natapov2961e8762013-11-25 15:37:13 +0200844 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200845 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
846 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
847 GUEST_IA32_PERF_GLOBAL_CTRL,
848 HOST_IA32_PERF_GLOBAL_CTRL,
849 guest_val, host_val);
850 return;
851 }
852 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +0100853 case MSR_IA32_PEBS_ENABLE:
854 /* PEBS needs a quiescent period after being disabled (to write
855 * a record). Disabling PEBS through VMX MSR swapping doesn't
856 * provide that period, so a CPU could write host's record into
857 * guest's memory.
858 */
859 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +0200860 }
861
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400862 i = find_msr(&m->guest, msr);
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400863 if (!entry_only)
864 j = find_msr(&m->host, msr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300865
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400866 if (i == NR_AUTOLOAD_MSRS || j == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +0200867 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +0200868 "Can't add msr %x\n", msr);
869 return;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300870 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400871 if (i < 0) {
Konrad Rzeszutek Wilkca83b4a2018-06-20 20:11:39 -0400872 i = m->guest.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400873 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400874 }
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400875 m->guest.val[i].index = msr;
876 m->guest.val[i].value = guest_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300877
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400878 if (entry_only)
879 return;
880
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400881 if (j < 0) {
882 j = m->host.nr++;
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -0400883 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
Avi Kivity61d2ef22010-04-28 16:40:38 +0300884 }
Konrad Rzeszutek Wilk31907092018-06-20 22:00:47 -0400885 m->host.val[j].index = msr;
886 m->host.val[j].value = host_val;
Avi Kivity61d2ef22010-04-28 16:40:38 +0300887}
888
Avi Kivity92c0d902009-10-29 11:00:16 +0200889static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +0300890{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100891 u64 guest_efer = vmx->vcpu.arch.efer;
892 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +0300893
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100894 if (!enable_ept) {
895 /*
896 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
897 * host CPUID is more efficient than testing guest CPUID
898 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
899 */
900 if (boot_cpu_has(X86_FEATURE_SMEP))
901 guest_efer |= EFER_NX;
902 else if (!(guest_efer & EFER_NX))
903 ignore_bits |= EFER_NX;
904 }
Roel Kluin3a34a882009-08-04 02:08:45 -0700905
Avi Kivity51c6cf62007-08-29 03:48:05 +0300906 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100907 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +0300908 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100909 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +0300910#ifdef CONFIG_X86_64
911 ignore_bits |= EFER_LMA | EFER_LME;
912 /* SCE is meaningful only in long mode on Intel */
913 if (guest_efer & EFER_LMA)
914 ignore_bits &= ~(u64)EFER_SCE;
915#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +0300916
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800917 /*
918 * On EPT, we can't emulate NX, so we must switch EFER atomically.
919 * On CPUs that support "load IA32_EFER", always switch EFER
920 * atomically, since it's faster than switching it manually.
921 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -0800922 if (cpu_has_load_ia32_efer() ||
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -0800923 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +0300924 if (!(guest_efer & EFER_LMA))
925 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -0800926 if (guest_efer != host_efer)
927 add_atomic_switch_msr(vmx, MSR_EFER,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -0400928 guest_efer, host_efer, false);
Sean Christopherson02343cf2018-09-26 09:23:43 -0700929 else
930 clear_atomic_switch_msr(vmx, MSR_EFER);
Avi Kivity84ad33e2010-04-28 16:42:29 +0300931 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100932 } else {
Sean Christopherson02343cf2018-09-26 09:23:43 -0700933 clear_atomic_switch_msr(vmx, MSR_EFER);
934
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100935 guest_efer &= ~ignore_bits;
936 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +0300937
Paolo Bonzini844a5fe2016-03-08 12:13:39 +0100938 vmx->guest_msrs[efer_offset].data = guest_efer;
939 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
940
941 return true;
942 }
Avi Kivity51c6cf62007-08-29 03:48:05 +0300943}
944
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800945#ifdef CONFIG_X86_32
946/*
947 * On 32-bit kernels, VM exits still load the FS and GS bases from the
948 * VMCS rather than the segment table. KVM uses this helper to figure
949 * out the current bases to poke them into the VMCS before entry.
950 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200951static unsigned long segment_base(u16 selector)
952{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800953 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200954 unsigned long v;
955
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800956 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200957 return 0;
958
Thomas Garnier45fc8752017-03-14 10:05:08 -0700959 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200960
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800961 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200962 u16 ldt_selector = kvm_read_ldt();
963
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800964 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200965 return 0;
966
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800967 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200968 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -0800969 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200970 return v;
971}
Andy Lutomirskie28baea2017-02-20 08:56:11 -0800972#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +0200973
Chao Peng2ef444f2018-10-24 16:05:12 +0800974static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
975{
976 u32 i;
977
978 wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
979 wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
980 wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
981 wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
982 for (i = 0; i < addr_range; i++) {
983 wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
984 wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
985 }
986}
987
988static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
989{
990 u32 i;
991
992 rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
993 rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
994 rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
995 rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
996 for (i = 0; i < addr_range; i++) {
997 rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
998 rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
999 }
1000}
1001
1002static void pt_guest_enter(struct vcpu_vmx *vmx)
1003{
1004 if (pt_mode == PT_MODE_SYSTEM)
1005 return;
1006
Chao Peng2ef444f2018-10-24 16:05:12 +08001007 /*
Chao Pengb08c2892018-10-24 16:05:15 +08001008 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
1009 * Save host state before VM entry.
Chao Peng2ef444f2018-10-24 16:05:12 +08001010 */
Chao Pengb08c2892018-10-24 16:05:15 +08001011 rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
Chao Peng2ef444f2018-10-24 16:05:12 +08001012 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1013 wrmsrl(MSR_IA32_RTIT_CTL, 0);
1014 pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1015 pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1016 }
1017}
1018
1019static void pt_guest_exit(struct vcpu_vmx *vmx)
1020{
1021 if (pt_mode == PT_MODE_SYSTEM)
1022 return;
1023
1024 if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1025 pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_range);
1026 pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_range);
1027 }
1028
1029 /* Reload host state (IA32_RTIT_CTL will be cleared on VM exit). */
1030 wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1031}
1032
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001033void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001034{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001035 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001036 struct vmcs_host_state *host_state;
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001037#ifdef CONFIG_X86_64
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +01001038 int cpu = raw_smp_processor_id();
Arnd Bergmann51e8a8c2018-04-04 12:44:14 +02001039#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001040 unsigned long fs_base, gs_base;
1041 u16 fs_sel, gs_sel;
Avi Kivity26bb0982009-09-07 11:14:12 +03001042 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001043
Sean Christophersond264ee02018-08-27 15:21:12 -07001044 vmx->req_immediate_exit = false;
1045
Liran Alonf48b4712018-11-20 18:03:25 +02001046 /*
1047 * Note that guest MSRs to be saved/restored can also be changed
1048 * when guest state is loaded. This happens when guest transitions
1049 * to/from long-mode by setting MSR_EFER.LMA.
1050 */
1051 if (!vmx->loaded_cpu_state || vmx->guest_msrs_dirty) {
1052 vmx->guest_msrs_dirty = false;
1053 for (i = 0; i < vmx->save_nmsrs; ++i)
1054 kvm_set_shared_msr(vmx->guest_msrs[i].index,
1055 vmx->guest_msrs[i].data,
1056 vmx->guest_msrs[i].mask);
1057
1058 }
1059
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001060 if (vmx->loaded_cpu_state)
Avi Kivity33ed6322007-05-02 16:54:03 +03001061 return;
1062
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001063 vmx->loaded_cpu_state = vmx->loaded_vmcs;
Sean Christophersond7ee0392018-07-23 12:32:47 -07001064 host_state = &vmx->loaded_cpu_state->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001065
Avi Kivity33ed6322007-05-02 16:54:03 +03001066 /*
1067 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1068 * allow segment selectors with cpl > 0 or ti == 1.
1069 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07001070 host_state->ldt_sel = kvm_read_ldt();
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +01001071
1072#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001073 savesegment(ds, host_state->ds_sel);
1074 savesegment(es, host_state->es_sel);
Sean Christophersone368b872018-07-23 12:32:41 -07001075
1076 gs_base = cpu_kernelmode_gs_base(cpu);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001077 if (likely(is_64bit_mm(current->mm))) {
1078 save_fsgs_for_kvm();
Sean Christophersone368b872018-07-23 12:32:41 -07001079 fs_sel = current->thread.fsindex;
1080 gs_sel = current->thread.gsindex;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001081 fs_base = current->thread.fsbase;
Sean Christophersone368b872018-07-23 12:32:41 -07001082 vmx->msr_host_kernel_gs_base = current->thread.gsbase;
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001083 } else {
Sean Christophersone368b872018-07-23 12:32:41 -07001084 savesegment(fs, fs_sel);
1085 savesegment(gs, gs_sel);
Vitaly Kuznetsovb062b792018-07-11 19:37:18 +02001086 fs_base = read_msr(MSR_FS_BASE);
Sean Christophersone368b872018-07-23 12:32:41 -07001087 vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
Avi Kivity33ed6322007-05-02 16:54:03 +03001088 }
1089
Paolo Bonzini4679b612018-09-24 17:23:01 +02001090 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity33ed6322007-05-02 16:54:03 +03001091#else
Sean Christophersone368b872018-07-23 12:32:41 -07001092 savesegment(fs, fs_sel);
1093 savesegment(gs, gs_sel);
1094 fs_base = segment_base(fs_sel);
1095 gs_base = segment_base(gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001096#endif
Sean Christophersone368b872018-07-23 12:32:41 -07001097
Sean Christopherson8f21a0b2018-07-23 12:32:49 -07001098 if (unlikely(fs_sel != host_state->fs_sel)) {
1099 if (!(fs_sel & 7))
1100 vmcs_write16(HOST_FS_SELECTOR, fs_sel);
1101 else
1102 vmcs_write16(HOST_FS_SELECTOR, 0);
1103 host_state->fs_sel = fs_sel;
1104 }
1105 if (unlikely(gs_sel != host_state->gs_sel)) {
1106 if (!(gs_sel & 7))
1107 vmcs_write16(HOST_GS_SELECTOR, gs_sel);
1108 else
1109 vmcs_write16(HOST_GS_SELECTOR, 0);
1110 host_state->gs_sel = gs_sel;
1111 }
Sean Christopherson5e079c72018-07-23 12:32:50 -07001112 if (unlikely(fs_base != host_state->fs_base)) {
1113 vmcs_writel(HOST_FS_BASE, fs_base);
1114 host_state->fs_base = fs_base;
1115 }
1116 if (unlikely(gs_base != host_state->gs_base)) {
1117 vmcs_writel(HOST_GS_BASE, gs_base);
1118 host_state->gs_base = gs_base;
1119 }
Avi Kivity33ed6322007-05-02 16:54:03 +03001120}
1121
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001122static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001123{
Sean Christophersond7ee0392018-07-23 12:32:47 -07001124 struct vmcs_host_state *host_state;
1125
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001126 if (!vmx->loaded_cpu_state)
Avi Kivity33ed6322007-05-02 16:54:03 +03001127 return;
1128
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001129 WARN_ON_ONCE(vmx->loaded_cpu_state != vmx->loaded_vmcs);
Sean Christophersond7ee0392018-07-23 12:32:47 -07001130 host_state = &vmx->loaded_cpu_state->host_state;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001131
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001132 ++vmx->vcpu.stat.host_state_reload;
Sean Christophersonbd9966d2018-07-23 12:32:42 -07001133 vmx->loaded_cpu_state = NULL;
1134
Avi Kivityc8770e72010-11-11 12:37:26 +02001135#ifdef CONFIG_X86_64
Paolo Bonzini4679b612018-09-24 17:23:01 +02001136 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivityc8770e72010-11-11 12:37:26 +02001137#endif
Sean Christophersond7ee0392018-07-23 12:32:47 -07001138 if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
1139 kvm_load_ldt(host_state->ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001140#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001141 load_gs_index(host_state->gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001142#else
Sean Christophersond7ee0392018-07-23 12:32:47 -07001143 loadsegment(gs, host_state->gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001144#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001145 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07001146 if (host_state->fs_sel & 7)
1147 loadsegment(fs, host_state->fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001148#ifdef CONFIG_X86_64
Sean Christophersond7ee0392018-07-23 12:32:47 -07001149 if (unlikely(host_state->ds_sel | host_state->es_sel)) {
1150 loadsegment(ds, host_state->ds_sel);
1151 loadsegment(es, host_state->es_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001152 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001153#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001154 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001155#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001156 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001157#endif
Thomas Garnier45fc8752017-03-14 10:05:08 -07001158 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03001159}
1160
Sean Christopherson678e3152018-07-23 12:32:43 -07001161#ifdef CONFIG_X86_64
1162static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
Avi Kivitya9b21b62008-06-24 11:48:49 +03001163{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001164 preempt_disable();
1165 if (vmx->loaded_cpu_state)
1166 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1167 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001168 return vmx->msr_guest_kernel_gs_base;
Avi Kivitya9b21b62008-06-24 11:48:49 +03001169}
1170
Sean Christopherson678e3152018-07-23 12:32:43 -07001171static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
1172{
Paolo Bonzini4679b612018-09-24 17:23:01 +02001173 preempt_disable();
1174 if (vmx->loaded_cpu_state)
1175 wrmsrl(MSR_KERNEL_GS_BASE, data);
1176 preempt_enable();
Sean Christopherson678e3152018-07-23 12:32:43 -07001177 vmx->msr_guest_kernel_gs_base = data;
1178}
1179#endif
1180
Feng Wu28b835d2015-09-18 22:29:54 +08001181static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
1182{
1183 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1184 struct pi_desc old, new;
1185 unsigned int dest;
1186
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001187 /*
1188 * In case of hot-plug or hot-unplug, we may have to undo
1189 * vmx_vcpu_pi_put even if there is no assigned device. And we
1190 * always keep PI.NDST up to date for simplicity: it makes the
1191 * code easier, and CPU migration is not a fast path.
1192 */
1193 if (!pi_test_sn(pi_desc) && vcpu->cpu == cpu)
Feng Wu28b835d2015-09-18 22:29:54 +08001194 return;
1195
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001196 /*
1197 * First handle the simple case where no cmpxchg is necessary; just
1198 * allow posting non-urgent interrupts.
1199 *
1200 * If the 'nv' field is POSTED_INTR_WAKEUP_VECTOR, do not change
1201 * PI.NDST: pi_post_block will do it for us and the wakeup_handler
1202 * expects the VCPU to be on the blocked_vcpu_list that matches
1203 * PI.NDST.
1204 */
1205 if (pi_desc->nv == POSTED_INTR_WAKEUP_VECTOR ||
1206 vcpu->cpu == cpu) {
1207 pi_clear_sn(pi_desc);
1208 return;
1209 }
1210
1211 /* The full case. */
Feng Wu28b835d2015-09-18 22:29:54 +08001212 do {
1213 old.control = new.control = pi_desc->control;
1214
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001215 dest = cpu_physical_id(cpu);
Feng Wu28b835d2015-09-18 22:29:54 +08001216
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02001217 if (x2apic_enabled())
1218 new.ndst = dest;
1219 else
1220 new.ndst = (dest << 8) & 0xFF00;
Feng Wu28b835d2015-09-18 22:29:54 +08001221
Feng Wu28b835d2015-09-18 22:29:54 +08001222 new.sn = 0;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02001223 } while (cmpxchg64(&pi_desc->control, old.control,
1224 new.control) != old.control);
Feng Wu28b835d2015-09-18 22:29:54 +08001225}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001226
Avi Kivity6aa8b732006-12-10 02:21:36 -08001227/*
1228 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1229 * vcpu mutex is already taken.
1230 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001231void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001232{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001233 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001234 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001236 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01001237 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001238 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001239 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001240
1241 /*
1242 * Read loaded_vmcs->cpu should be before fetching
1243 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1244 * See the comments in __loaded_vmcs_clear().
1245 */
1246 smp_rmb();
1247
Nadav Har'Eld462b812011-05-24 15:26:10 +03001248 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1249 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001250 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001251 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001252 }
1253
1254 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1255 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1256 vmcs_load(vmx->loaded_vmcs->vmcs);
Ashok Raj15d45072018-02-01 22:59:43 +01001257 indirect_branch_prediction_barrier();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001258 }
1259
1260 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001261 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07001262 unsigned long sysenter_esp;
1263
1264 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001265
Avi Kivity6aa8b732006-12-10 02:21:36 -08001266 /*
1267 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001268 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001269 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08001270 vmcs_writel(HOST_TR_BASE,
Andy Lutomirski72f5e082017-12-04 15:07:20 +01001271 (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07001272 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001273
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08001274 /*
1275 * VM exits change the host TR limit to 0x67 after a VM
1276 * exit. This is okay, since 0x67 covers everything except
1277 * the IO bitmap and have have code to handle the IO bitmap
1278 * being lost after a VM exit.
1279 */
1280 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
1281
Avi Kivity6aa8b732006-12-10 02:21:36 -08001282 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1283 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08001284
Nadav Har'Eld462b812011-05-24 15:26:10 +03001285 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001286 }
Feng Wu28b835d2015-09-18 22:29:54 +08001287
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001288 /* Setup TSC multiplier */
1289 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07001290 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
1291 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08001292
Feng Wu28b835d2015-09-18 22:29:54 +08001293 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08001294 vmx->host_pkru = read_pkru();
Wanpeng Li74c55932017-11-29 01:31:20 -08001295 vmx->host_debugctlmsr = get_debugctlmsr();
Feng Wu28b835d2015-09-18 22:29:54 +08001296}
1297
1298static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
1299{
1300 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
1301
1302 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08001303 !irq_remapping_cap(IRQ_POSTING_CAP) ||
1304 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08001305 return;
1306
1307 /* Set SN when the vCPU is preempted */
1308 if (vcpu->preempted)
1309 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310}
1311
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001312void vmx_vcpu_put(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001313{
Feng Wu28b835d2015-09-18 22:29:54 +08001314 vmx_vcpu_pi_put(vcpu);
1315
Sean Christopherson6d6095b2018-07-23 12:32:44 -07001316 vmx_prepare_switch_to_host(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001317}
1318
Wanpeng Lif244dee2017-07-20 01:11:54 -07001319static bool emulation_required(struct kvm_vcpu *vcpu)
1320{
1321 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
1322}
1323
Avi Kivityedcafe32009-12-30 18:07:40 +02001324static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1325
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001326unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001327{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001328 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001329
Avi Kivity6de12732011-03-07 12:51:22 +02001330 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1331 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1332 rflags = vmcs_readl(GUEST_RFLAGS);
1333 if (to_vmx(vcpu)->rmode.vm86_active) {
1334 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1335 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1336 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1337 }
1338 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001339 }
Avi Kivity6de12732011-03-07 12:51:22 +02001340 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341}
1342
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001343void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344{
Wanpeng Lif244dee2017-07-20 01:11:54 -07001345 unsigned long old_rflags = vmx_get_rflags(vcpu);
1346
Avi Kivity6de12732011-03-07 12:51:22 +02001347 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1348 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001349 if (to_vmx(vcpu)->rmode.vm86_active) {
1350 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001351 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001352 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001353 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07001354
1355 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
1356 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001357}
1358
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001359u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001360{
1361 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1362 int ret = 0;
1363
1364 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001365 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001366 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001367 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001368
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001369 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001370}
1371
Sean Christopherson97b7ead2018-12-03 13:53:16 -08001372void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001373{
1374 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1375 u32 interruptibility = interruptibility_old;
1376
1377 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1378
Jan Kiszka48005f62010-02-19 19:38:07 +01001379 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001380 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001381 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001382 interruptibility |= GUEST_INTR_STATE_STI;
1383
1384 if ((interruptibility != interruptibility_old))
1385 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1386}
1387
Chao Pengbf8c55d2018-10-24 16:05:14 +08001388static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
1389{
1390 struct vcpu_vmx *vmx = to_vmx(vcpu);
1391 unsigned long value;
1392
1393 /*
1394 * Any MSR write that attempts to change bits marked reserved will
1395 * case a #GP fault.
1396 */
1397 if (data & vmx->pt_desc.ctl_bitmask)
1398 return 1;
1399
1400 /*
1401 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
1402 * result in a #GP unless the same write also clears TraceEn.
1403 */
1404 if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
1405 ((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
1406 return 1;
1407
1408 /*
1409 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
1410 * and FabricEn would cause #GP, if
1411 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
1412 */
1413 if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
1414 !(data & RTIT_CTL_FABRIC_EN) &&
1415 !intel_pt_validate_cap(vmx->pt_desc.caps,
1416 PT_CAP_single_range_output))
1417 return 1;
1418
1419 /*
1420 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
1421 * utilize encodings marked reserved will casue a #GP fault.
1422 */
1423 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
1424 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
1425 !test_bit((data & RTIT_CTL_MTC_RANGE) >>
1426 RTIT_CTL_MTC_RANGE_OFFSET, &value))
1427 return 1;
1428 value = intel_pt_validate_cap(vmx->pt_desc.caps,
1429 PT_CAP_cycle_thresholds);
1430 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1431 !test_bit((data & RTIT_CTL_CYC_THRESH) >>
1432 RTIT_CTL_CYC_THRESH_OFFSET, &value))
1433 return 1;
1434 value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
1435 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
1436 !test_bit((data & RTIT_CTL_PSB_FREQ) >>
1437 RTIT_CTL_PSB_FREQ_OFFSET, &value))
1438 return 1;
1439
1440 /*
1441 * If ADDRx_CFG is reserved or the encodings is >2 will
1442 * cause a #GP fault.
1443 */
1444 value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1445 if ((value && (vmx->pt_desc.addr_range < 1)) || (value > 2))
1446 return 1;
1447 value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1448 if ((value && (vmx->pt_desc.addr_range < 2)) || (value > 2))
1449 return 1;
1450 value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1451 if ((value && (vmx->pt_desc.addr_range < 3)) || (value > 2))
1452 return 1;
1453 value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1454 if ((value && (vmx->pt_desc.addr_range < 4)) || (value > 2))
1455 return 1;
1456
1457 return 0;
1458}
1459
1460
Avi Kivity6aa8b732006-12-10 02:21:36 -08001461static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1462{
1463 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001464
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001465 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001466 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001467 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001468
Glauber Costa2809f5d2009-05-12 16:21:05 -04001469 /* skipping an emulated instruction also counts */
1470 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471}
1472
Wanpeng Licaa057a2018-03-12 04:53:03 -07001473static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
1474{
1475 /*
1476 * Ensure that we clear the HLT state in the VMCS. We don't need to
1477 * explicitly skip the instruction because if the HLT state is set,
1478 * then the instruction is already executing and RIP has already been
1479 * advanced.
1480 */
1481 if (kvm_hlt_in_guest(vcpu->kvm) &&
1482 vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
1483 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
1484}
1485
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001486static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02001487{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001488 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001489 unsigned nr = vcpu->arch.exception.nr;
1490 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -07001491 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001492 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001493
Jim Mattsonda998b42018-10-16 14:29:22 -07001494 kvm_deliver_exception_payload(vcpu);
1495
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001496 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001497 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001498 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1499 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001500
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001501 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001502 int inc_eip = 0;
1503 if (kvm_exception_is_soft(nr))
1504 inc_eip = vcpu->arch.event_exit_inst_len;
1505 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001506 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001507 return;
1508 }
1509
Sean Christophersonadd5ff72018-03-23 09:34:00 -07001510 WARN_ON_ONCE(vmx->emulation_required);
1511
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001512 if (kvm_exception_is_soft(nr)) {
1513 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1514 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001515 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1516 } else
1517 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1518
1519 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001520
1521 vmx_clear_hlt(vcpu);
Avi Kivity298101d2007-11-25 13:41:11 +02001522}
1523
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001524static bool vmx_rdtscp_supported(void)
1525{
1526 return cpu_has_vmx_rdtscp();
1527}
1528
Mao, Junjiead756a12012-07-02 01:18:48 +00001529static bool vmx_invpcid_supported(void)
1530{
Junaid Shahideb4b2482018-06-27 14:59:14 -07001531 return cpu_has_vmx_invpcid();
Mao, Junjiead756a12012-07-02 01:18:48 +00001532}
1533
Avi Kivity6aa8b732006-12-10 02:21:36 -08001534/*
Eddie Donga75beee2007-05-17 18:55:15 +03001535 * Swap MSR entry in host/guest MSR entry array.
1536 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001537static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001538{
Avi Kivity26bb0982009-09-07 11:14:12 +03001539 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001540
1541 tmp = vmx->guest_msrs[to];
1542 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1543 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001544}
1545
1546/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001547 * Set up the vmcs to automatically save and restore system
1548 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1549 * mode, as fiddling with msrs is very expensive.
1550 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001551static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001552{
Avi Kivity26bb0982009-09-07 11:14:12 +03001553 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001554
Eddie Donga75beee2007-05-17 18:55:15 +03001555 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001556#ifdef CONFIG_X86_64
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001557 /*
1558 * The SYSCALL MSRs are only needed on long mode guests, and only
1559 * when EFER.SCE is set.
1560 */
1561 if (is_long_mode(&vmx->vcpu) && (vmx->vcpu.arch.efer & EFER_SCE)) {
1562 index = __find_msr_index(vmx, MSR_STAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001563 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001564 move_msr_up(vmx, index, save_nmsrs++);
1565 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001566 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001567 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson84c8c5b2018-12-05 15:29:01 -08001568 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
1569 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001570 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001571 }
Eddie Donga75beee2007-05-17 18:55:15 +03001572#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001573 index = __find_msr_index(vmx, MSR_EFER);
1574 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001575 move_msr_up(vmx, index, save_nmsrs++);
Jim Mattson0023ef32018-12-05 15:28:58 -08001576 index = __find_msr_index(vmx, MSR_TSC_AUX);
1577 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
1578 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001579
Avi Kivity26bb0982009-09-07 11:14:12 +03001580 vmx->save_nmsrs = save_nmsrs;
Liran Alonf48b4712018-11-20 18:03:25 +02001581 vmx->guest_msrs_dirty = true;
Avi Kivity58972972009-02-24 22:26:47 +02001582
Yang Zhang8d146952013-01-25 10:18:50 +08001583 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01001584 vmx_update_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001585}
1586
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001587static u64 vmx_read_l1_tsc_offset(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001588{
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001589 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001591 if (is_guest_mode(vcpu) &&
1592 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1593 return vcpu->arch.tsc_offset - vmcs12->tsc_offset;
1594
1595 return vcpu->arch.tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596}
1597
Leonid Shatz326e7422018-11-06 12:14:25 +02001598static u64 vmx_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599{
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001600 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1601 u64 g_tsc_offset = 0;
Leonid Shatz326e7422018-11-06 12:14:25 +02001602
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001603 /*
1604 * We're here if L1 chose not to trap WRMSR to TSC. According
1605 * to the spec, this should set L1's TSC; The offset that L1
1606 * set for L2 remains unchanged, and still needs to be added
1607 * to the newly set TSC to get L2's TSC.
1608 */
1609 if (is_guest_mode(vcpu) &&
1610 (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING))
1611 g_tsc_offset = vmcs12->tsc_offset;
1612
1613 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1614 vcpu->arch.tsc_offset - g_tsc_offset,
1615 offset);
1616 vmcs_write64(TSC_OFFSET, offset + g_tsc_offset);
1617 return offset + g_tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001618}
1619
Nadav Har'El801d3422011-05-25 23:02:23 +03001620/*
1621 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1622 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1623 * all guests if the "nested" module option is off, and can also be disabled
1624 * for a single guest by disabling its VMX cpuid bit.
1625 */
Sean Christopherson7c97fcb2018-12-03 13:53:17 -08001626bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
Nadav Har'El801d3422011-05-25 23:02:23 +03001627{
Radim Krčmářd6321d42017-08-05 00:12:49 +02001628 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03001629}
1630
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001631static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
1632 uint64_t val)
1633{
1634 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1635
1636 return !(val & ~valid_bits);
1637}
1638
Tom Lendacky801e4592018-02-21 13:39:51 -06001639static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1640{
Paolo Bonzini13893092018-02-26 13:40:09 +01001641 switch (msr->index) {
1642 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1643 if (!nested)
1644 return 1;
1645 return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1646 default:
1647 return 1;
1648 }
1649
1650 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06001651}
1652
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001653/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654 * Reads an msr value (of 'msr_index') into 'pdata'.
1655 * Returns 0 on success, non-0 otherwise.
1656 * Assumes vcpu_load() was already called.
1657 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001658static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001659{
Borislav Petkova6cb0992017-12-20 12:50:28 +01001660 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001661 struct shared_msr_entry *msr;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001662 u32 index;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001664 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001665#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001667 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001668 break;
1669 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001670 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001672 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001673 msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001674 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03001675#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08001676 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001677 return kvm_get_msr_common(vcpu, msr_info);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001678 case MSR_IA32_SPEC_CTRL:
1679 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001680 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1681 return 1;
1682
1683 msr_info->data = to_vmx(vcpu)->spec_ctrl;
1684 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01001685 case MSR_IA32_ARCH_CAPABILITIES:
1686 if (!msr_info->host_initiated &&
1687 !guest_cpuid_has(vcpu, X86_FEATURE_ARCH_CAPABILITIES))
1688 return 1;
1689 msr_info->data = to_vmx(vcpu)->arch_capabilities;
1690 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001692 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001693 break;
1694 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001695 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696 break;
1697 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001698 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001700 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001701 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001702 (!msr_info->host_initiated &&
1703 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001704 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001705 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001706 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001707 case MSR_IA32_MCG_EXT_CTL:
1708 if (!msr_info->host_initiated &&
Borislav Petkova6cb0992017-12-20 12:50:28 +01001709 !(vmx->msr_ia32_feature_control &
Ashok Rajc45dcc72016-06-22 14:59:56 +08001710 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01001711 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001712 msr_info->data = vcpu->arch.mcg_ext_ctl;
1713 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001714 case MSR_IA32_FEATURE_CONTROL:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001715 msr_info->data = vmx->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01001716 break;
1717 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
1718 if (!nested_vmx_allowed(vcpu))
1719 return 1;
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01001720 return vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
1721 &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08001722 case MSR_IA32_XSS:
1723 if (!vmx_xsaves_supported())
1724 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001725 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08001726 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001727 case MSR_IA32_RTIT_CTL:
1728 if (pt_mode != PT_MODE_HOST_GUEST)
1729 return 1;
1730 msr_info->data = vmx->pt_desc.guest.ctl;
1731 break;
1732 case MSR_IA32_RTIT_STATUS:
1733 if (pt_mode != PT_MODE_HOST_GUEST)
1734 return 1;
1735 msr_info->data = vmx->pt_desc.guest.status;
1736 break;
1737 case MSR_IA32_RTIT_CR3_MATCH:
1738 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1739 !intel_pt_validate_cap(vmx->pt_desc.caps,
1740 PT_CAP_cr3_filtering))
1741 return 1;
1742 msr_info->data = vmx->pt_desc.guest.cr3_match;
1743 break;
1744 case MSR_IA32_RTIT_OUTPUT_BASE:
1745 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1746 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1747 PT_CAP_topa_output) &&
1748 !intel_pt_validate_cap(vmx->pt_desc.caps,
1749 PT_CAP_single_range_output)))
1750 return 1;
1751 msr_info->data = vmx->pt_desc.guest.output_base;
1752 break;
1753 case MSR_IA32_RTIT_OUTPUT_MASK:
1754 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1755 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1756 PT_CAP_topa_output) &&
1757 !intel_pt_validate_cap(vmx->pt_desc.caps,
1758 PT_CAP_single_range_output)))
1759 return 1;
1760 msr_info->data = vmx->pt_desc.guest.output_mask;
1761 break;
1762 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
1763 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1764 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1765 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
1766 PT_CAP_num_address_ranges)))
1767 return 1;
1768 if (index % 2)
1769 msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
1770 else
1771 msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
1772 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001773 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02001774 if (!msr_info->host_initiated &&
1775 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001776 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06001777 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001778 default:
Borislav Petkova6cb0992017-12-20 12:50:28 +01001779 msr = find_msr_entry(vmx, msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08001780 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001781 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08001782 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001783 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02001784 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001785 }
1786
Avi Kivity6aa8b732006-12-10 02:21:36 -08001787 return 0;
1788}
1789
1790/*
1791 * Writes msr value into into the appropriate "register".
1792 * Returns 0 on success, non-0 otherwise.
1793 * Assumes vcpu_load() was already called.
1794 */
Will Auld8fe8ab42012-11-29 12:42:12 -08001795static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001797 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001798 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03001799 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08001800 u32 msr_index = msr_info->index;
1801 u64 data = msr_info->data;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001802 u32 index;
Eddie Dong2cc51562007-05-21 07:28:09 +03001803
Avi Kivity6aa8b732006-12-10 02:21:36 -08001804 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08001805 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08001806 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03001807 break;
Avi Kivity16175a72009-03-23 22:13:44 +02001808#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001809 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001810 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001811 vmcs_writel(GUEST_FS_BASE, data);
1812 break;
1813 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03001814 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001815 vmcs_writel(GUEST_GS_BASE, data);
1816 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03001817 case MSR_KERNEL_GS_BASE:
Sean Christopherson678e3152018-07-23 12:32:43 -07001818 vmx_write_guest_kernel_gs_base(vmx, data);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001819 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001820#endif
1821 case MSR_IA32_SYSENTER_CS:
1822 vmcs_write32(GUEST_SYSENTER_CS, data);
1823 break;
1824 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02001825 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001826 break;
1827 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02001828 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001829 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00001830 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08001831 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02001832 (!msr_info->host_initiated &&
1833 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01001834 return 1;
Yu Zhangfd8cb432017-08-24 20:27:56 +08001835 if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
Jim Mattson45316622017-05-23 11:52:54 -07001836 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08001837 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001838 vmcs_write64(GUEST_BNDCFGS, data);
1839 break;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001840 case MSR_IA32_SPEC_CTRL:
1841 if (!msr_info->host_initiated &&
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001842 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1843 return 1;
1844
1845 /* The STIBP bit doesn't fault even if it's not advertised */
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +02001846 if (data & ~(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD))
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01001847 return 1;
1848
1849 vmx->spec_ctrl = data;
1850
1851 if (!data)
1852 break;
1853
1854 /*
1855 * For non-nested:
1856 * When it's written (to non-zero) for the first time, pass
1857 * it through.
1858 *
1859 * For nested:
1860 * The handling of the MSR bitmap for L2 guests is done in
1861 * nested_vmx_merge_msr_bitmap. We should not touch the
1862 * vmcs02.msr_bitmap here since it gets completely overwritten
1863 * in the merging. We update the vmcs01 here for L1 as well
1864 * since it will end up touching the MSR anyway now.
1865 */
1866 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap,
1867 MSR_IA32_SPEC_CTRL,
1868 MSR_TYPE_RW);
1869 break;
Ashok Raj15d45072018-02-01 22:59:43 +01001870 case MSR_IA32_PRED_CMD:
1871 if (!msr_info->host_initiated &&
Ashok Raj15d45072018-02-01 22:59:43 +01001872 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL))
1873 return 1;
1874
1875 if (data & ~PRED_CMD_IBPB)
1876 return 1;
1877
1878 if (!data)
1879 break;
1880
1881 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
1882
1883 /*
1884 * For non-nested:
1885 * When it's written (to non-zero) for the first time, pass
1886 * it through.
1887 *
1888 * For nested:
1889 * The handling of the MSR bitmap for L2 guests is done in
1890 * nested_vmx_merge_msr_bitmap. We should not touch the
1891 * vmcs02.msr_bitmap here since it gets completely overwritten
1892 * in the merging.
1893 */
1894 vmx_disable_intercept_for_msr(vmx->vmcs01.msr_bitmap, MSR_IA32_PRED_CMD,
1895 MSR_TYPE_W);
1896 break;
KarimAllah Ahmed28c1c9f2018-02-01 22:59:44 +01001897 case MSR_IA32_ARCH_CAPABILITIES:
1898 if (!msr_info->host_initiated)
1899 return 1;
1900 vmx->arch_capabilities = data;
1901 break;
Sheng Yang468d4722008-10-09 16:01:55 +08001902 case MSR_IA32_CR_PAT:
1903 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03001904 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
1905 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08001906 vmcs_write64(GUEST_IA32_PAT, data);
1907 vcpu->arch.pat = data;
1908 break;
1909 }
Will Auld8fe8ab42012-11-29 12:42:12 -08001910 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001911 break;
Will Auldba904632012-11-29 12:42:50 -08001912 case MSR_IA32_TSC_ADJUST:
1913 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001914 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08001915 case MSR_IA32_MCG_EXT_CTL:
1916 if ((!msr_info->host_initiated &&
1917 !(to_vmx(vcpu)->msr_ia32_feature_control &
1918 FEATURE_CONTROL_LMCE)) ||
1919 (data & ~MCG_EXT_CTL_LMCE_EN))
1920 return 1;
1921 vcpu->arch.mcg_ext_ctl = data;
1922 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01001923 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08001924 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08001925 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01001926 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
1927 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08001928 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01001929 if (msr_info->host_initiated && data == 0)
1930 vmx_leave_nested(vcpu);
1931 break;
1932 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08001933 if (!msr_info->host_initiated)
1934 return 1; /* they are read-only */
1935 if (!nested_vmx_allowed(vcpu))
1936 return 1;
1937 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08001938 case MSR_IA32_XSS:
1939 if (!vmx_xsaves_supported())
1940 return 1;
1941 /*
1942 * The only supported bit as of Skylake is bit 8, but
1943 * it is not supported on KVM.
1944 */
1945 if (data != 0)
1946 return 1;
1947 vcpu->arch.ia32_xss = data;
1948 if (vcpu->arch.ia32_xss != host_xss)
1949 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04001950 vcpu->arch.ia32_xss, host_xss, false);
Wanpeng Li20300092014-12-02 19:14:59 +08001951 else
1952 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
1953 break;
Chao Pengbf8c55d2018-10-24 16:05:14 +08001954 case MSR_IA32_RTIT_CTL:
1955 if ((pt_mode != PT_MODE_HOST_GUEST) ||
Luwei Kangee85dec2018-10-24 16:05:16 +08001956 vmx_rtit_ctl_check(vcpu, data) ||
1957 vmx->nested.vmxon)
Chao Pengbf8c55d2018-10-24 16:05:14 +08001958 return 1;
1959 vmcs_write64(GUEST_IA32_RTIT_CTL, data);
1960 vmx->pt_desc.guest.ctl = data;
Chao Pengb08c2892018-10-24 16:05:15 +08001961 pt_update_intercept_for_msr(vmx);
Chao Pengbf8c55d2018-10-24 16:05:14 +08001962 break;
1963 case MSR_IA32_RTIT_STATUS:
1964 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1965 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1966 (data & MSR_IA32_RTIT_STATUS_MASK))
1967 return 1;
1968 vmx->pt_desc.guest.status = data;
1969 break;
1970 case MSR_IA32_RTIT_CR3_MATCH:
1971 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1972 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1973 !intel_pt_validate_cap(vmx->pt_desc.caps,
1974 PT_CAP_cr3_filtering))
1975 return 1;
1976 vmx->pt_desc.guest.cr3_match = data;
1977 break;
1978 case MSR_IA32_RTIT_OUTPUT_BASE:
1979 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1980 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1981 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1982 PT_CAP_topa_output) &&
1983 !intel_pt_validate_cap(vmx->pt_desc.caps,
1984 PT_CAP_single_range_output)) ||
1985 (data & MSR_IA32_RTIT_OUTPUT_BASE_MASK))
1986 return 1;
1987 vmx->pt_desc.guest.output_base = data;
1988 break;
1989 case MSR_IA32_RTIT_OUTPUT_MASK:
1990 if ((pt_mode != PT_MODE_HOST_GUEST) ||
1991 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
1992 (!intel_pt_validate_cap(vmx->pt_desc.caps,
1993 PT_CAP_topa_output) &&
1994 !intel_pt_validate_cap(vmx->pt_desc.caps,
1995 PT_CAP_single_range_output)))
1996 return 1;
1997 vmx->pt_desc.guest.output_mask = data;
1998 break;
1999 case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2000 index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2001 if ((pt_mode != PT_MODE_HOST_GUEST) ||
2002 (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) ||
2003 (index >= 2 * intel_pt_validate_cap(vmx->pt_desc.caps,
2004 PT_CAP_num_address_ranges)))
2005 return 1;
2006 if (index % 2)
2007 vmx->pt_desc.guest.addr_b[index / 2] = data;
2008 else
2009 vmx->pt_desc.guest.addr_a[index / 2] = data;
2010 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002011 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02002012 if (!msr_info->host_initiated &&
2013 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002014 return 1;
2015 /* Check reserved bit, higher 32 bits should be zero */
2016 if ((data >> 32) != 0)
2017 return 1;
Gustavo A. R. Silvab2869f22019-01-25 12:23:17 -06002018 /* Else, falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002019 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002020 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002021 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002022 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002023 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002024 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2025 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002026 ret = kvm_set_shared_msr(msr->index, msr->data,
2027 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002028 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002029 if (ret)
2030 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002031 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002032 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002033 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002034 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002035 }
2036
Eddie Dong2cc51562007-05-21 07:28:09 +03002037 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002038}
2039
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002040static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002041{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002042 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2043 switch (reg) {
2044 case VCPU_REGS_RSP:
2045 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2046 break;
2047 case VCPU_REGS_RIP:
2048 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2049 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002050 case VCPU_EXREG_PDPTR:
2051 if (enable_ept)
2052 ept_save_pdptrs(vcpu);
2053 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002054 default:
2055 break;
2056 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002057}
2058
Avi Kivity6aa8b732006-12-10 02:21:36 -08002059static __init int cpu_has_kvm_support(void)
2060{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002061 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002062}
2063
2064static __init int vmx_disabled_by_bios(void)
2065{
2066 u64 msr;
2067
2068 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002069 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002070 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002071 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2072 && tboot_enabled())
2073 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002074 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002075 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002076 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002077 && !tboot_enabled()) {
2078 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002079 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002080 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002081 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002082 /* launched w/o TXT and VMX disabled */
2083 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2084 && !tboot_enabled())
2085 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002086 }
2087
2088 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002089}
2090
Dongxiao Xu7725b892010-05-11 18:29:38 +08002091static void kvm_cpu_vmxon(u64 addr)
2092{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002093 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002094 intel_pt_handle_vmx(1);
2095
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002096 asm volatile ("vmxon %0" : : "m"(addr));
Dongxiao Xu7725b892010-05-11 18:29:38 +08002097}
2098
Radim Krčmář13a34e02014-08-28 15:13:03 +02002099static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002100{
2101 int cpu = raw_smp_processor_id();
2102 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002103 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002104
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002105 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002106 return -EBUSY;
2107
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002108 /*
2109 * This can happen if we hot-added a CPU but failed to allocate
2110 * VP assist page for it.
2111 */
2112 if (static_branch_unlikely(&enable_evmcs) &&
2113 !hv_get_vp_assist_page(cpu))
2114 return -EFAULT;
2115
Nadav Har'Eld462b812011-05-24 15:26:10 +03002116 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08002117 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
2118 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002119
2120 /*
2121 * Now we can enable the vmclear operation in kdump
2122 * since the loaded_vmcss_on_cpu list on this cpu
2123 * has been initialized.
2124 *
2125 * Though the cpu is not in VMX operation now, there
2126 * is no problem to enable the vmclear operation
2127 * for the loaded_vmcss_on_cpu list is empty!
2128 */
2129 crash_enable_local_vmclear(cpu);
2130
Avi Kivity6aa8b732006-12-10 02:21:36 -08002131 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002132
2133 test_bits = FEATURE_CONTROL_LOCKED;
2134 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2135 if (tboot_enabled())
2136 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2137
2138 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002139 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002140 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2141 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002142 kvm_cpu_vmxon(phys_addr);
David Hildenbrandfdf288b2017-08-24 20:51:29 +02002143 if (enable_ept)
2144 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02002145
2146 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002147}
2148
Nadav Har'Eld462b812011-05-24 15:26:10 +03002149static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002150{
2151 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002152 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002153
Nadav Har'Eld462b812011-05-24 15:26:10 +03002154 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2155 loaded_vmcss_on_cpu_link)
2156 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002157}
2158
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002159
2160/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2161 * tricks.
2162 */
2163static void kvm_cpu_vmxoff(void)
2164{
Uros Bizjak4b1e5472018-10-11 19:40:44 +02002165 asm volatile (__ex("vmxoff"));
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03002166
2167 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002168 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002169}
2170
Radim Krčmář13a34e02014-08-28 15:13:03 +02002171static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002172{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002173 vmclear_local_loaded_vmcss();
2174 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002175}
2176
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002177static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002178 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002179{
2180 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002181 u32 ctl = ctl_min | ctl_opt;
2182
2183 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2184
2185 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2186 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2187
2188 /* Ensure minimum (required) set of control bits are supported. */
2189 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002190 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002191
2192 *result = ctl;
2193 return 0;
2194}
2195
Sean Christopherson7caaa712018-12-03 13:53:01 -08002196static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
2197 struct vmx_capability *vmx_cap)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002198{
2199 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002200 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002201 u32 _pin_based_exec_control = 0;
2202 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002203 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002204 u32 _vmexit_control = 0;
2205 u32 _vmentry_control = 0;
2206
Paolo Bonzini13893092018-02-26 13:40:09 +01002207 memset(vmcs_conf, 0, sizeof(*vmcs_conf));
Raghavendra K T10166742012-02-07 23:19:20 +05302208 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002209#ifdef CONFIG_X86_64
2210 CPU_BASED_CR8_LOAD_EXITING |
2211 CPU_BASED_CR8_STORE_EXITING |
2212#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002213 CPU_BASED_CR3_LOAD_EXITING |
2214 CPU_BASED_CR3_STORE_EXITING |
Quan Xu8eb73e22017-12-12 16:44:21 +08002215 CPU_BASED_UNCOND_IO_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002216 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002217 CPU_BASED_USE_TSC_OFFSETING |
Wanpeng Li4d5422c2018-03-12 04:53:02 -07002218 CPU_BASED_MWAIT_EXITING |
2219 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002220 CPU_BASED_INVLPG_EXITING |
2221 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002222
Sheng Yangf78e0e22007-10-29 09:40:42 +08002223 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002224 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002225 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002226 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2227 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002228 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002229#ifdef CONFIG_X86_64
2230 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2231 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2232 ~CPU_BASED_CR8_STORE_EXITING;
2233#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002234 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002235 min2 = 0;
2236 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002237 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002238 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002239 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002240 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002241 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002242 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Paolo Bonzini0367f202016-07-12 10:44:55 +02002243 SECONDARY_EXEC_DESC |
Mao, Junjiead756a12012-07-02 01:18:48 +00002244 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002245 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002246 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002247 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08002248 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08002249 SECONDARY_EXEC_XSAVES |
David Hildenbrand736fdf72017-08-24 20:51:37 +02002250 SECONDARY_EXEC_RDSEED_EXITING |
2251 SECONDARY_EXEC_RDRAND_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002252 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04002253 SECONDARY_EXEC_TSC_SCALING |
Chao Pengf99e3da2018-10-24 16:05:10 +08002254 SECONDARY_EXEC_PT_USE_GPA |
2255 SECONDARY_EXEC_PT_CONCEAL_VMX |
Sean Christopherson0b665d32018-08-14 09:33:34 -07002256 SECONDARY_EXEC_ENABLE_VMFUNC |
2257 SECONDARY_EXEC_ENCLS_EXITING;
Sheng Yangd56f5462008-04-25 10:13:16 +08002258 if (adjust_vmx_controls(min2, opt2,
2259 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002260 &_cpu_based_2nd_exec_control) < 0)
2261 return -EIO;
2262 }
2263#ifndef CONFIG_X86_64
2264 if (!(_cpu_based_2nd_exec_control &
2265 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2266 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2267#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002268
2269 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2270 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002271 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002272 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2273 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002274
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002275 rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
Sean Christopherson7caaa712018-12-03 13:53:01 -08002276 &vmx_cap->ept, &vmx_cap->vpid);
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002277
Sheng Yangd56f5462008-04-25 10:13:16 +08002278 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002279 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2280 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002281 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2282 CPU_BASED_CR3_STORE_EXITING |
2283 CPU_BASED_INVLPG_EXITING);
Sean Christopherson7caaa712018-12-03 13:53:01 -08002284 } else if (vmx_cap->ept) {
2285 vmx_cap->ept = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002286 pr_warn_once("EPT CAP should not exist if not support "
2287 "1-setting enable EPT VM-execution control\n");
2288 }
2289 if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
Sean Christopherson7caaa712018-12-03 13:53:01 -08002290 vmx_cap->vpid) {
2291 vmx_cap->vpid = 0;
Wanpeng Li61f1dd92017-10-18 16:02:19 -07002292 pr_warn_once("VPID CAP should not exist if not support "
2293 "1-setting enable VPID VM-execution control\n");
Sheng Yangd56f5462008-04-25 10:13:16 +08002294 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002295
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002296 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002297#ifdef CONFIG_X86_64
2298 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2299#endif
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002300 opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
2301 VM_EXIT_SAVE_IA32_PAT |
2302 VM_EXIT_LOAD_IA32_PAT |
2303 VM_EXIT_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002304 VM_EXIT_CLEAR_BNDCFGS |
2305 VM_EXIT_PT_CONCEAL_PIP |
2306 VM_EXIT_CLEAR_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002307 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2308 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002309 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002310
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01002311 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2312 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
2313 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002314 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2315 &_pin_based_exec_control) < 0)
2316 return -EIO;
2317
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02002318 if (cpu_has_broken_vmx_preemption_timer())
2319 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08002320 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02002321 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08002322 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2323
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002324 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002325 opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
2326 VM_ENTRY_LOAD_IA32_PAT |
2327 VM_ENTRY_LOAD_IA32_EFER |
Chao Pengf99e3da2018-10-24 16:05:10 +08002328 VM_ENTRY_LOAD_BNDCFGS |
2329 VM_ENTRY_PT_CONCEAL_PIP |
2330 VM_ENTRY_LOAD_IA32_RTIT_CTL;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002331 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2332 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002333 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002335 /*
2336 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
2337 * can't be used due to an errata where VM Exit may incorrectly clear
2338 * IA32_PERF_GLOBAL_CTRL[34:32]. Workaround the errata by using the
2339 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2340 */
2341 if (boot_cpu_data.x86 == 0x6) {
2342 switch (boot_cpu_data.x86_model) {
2343 case 26: /* AAK155 */
2344 case 30: /* AAP115 */
2345 case 37: /* AAT100 */
2346 case 44: /* BC86,AAY89,BD102 */
2347 case 46: /* BA97 */
Sean Christopherson85ba2b12019-01-14 12:12:02 -08002348 _vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
Sean Christophersonc73da3f2018-12-03 13:53:00 -08002349 _vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
2350 pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2351 "does not work properly. Using workaround\n");
2352 break;
2353 default:
2354 break;
2355 }
2356 }
2357
2358
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002359 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002360
2361 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2362 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002363 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002364
2365#ifdef CONFIG_X86_64
2366 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2367 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002368 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002369#endif
2370
2371 /* Require Write-Back (WB) memory type for VMCS accesses. */
2372 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002373 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002374
Yang, Sheng002c7f72007-07-31 14:23:01 +03002375 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02002376 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03002377 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002378
Liran Alon2307af12018-06-29 22:59:04 +03002379 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002380
Yang, Sheng002c7f72007-07-31 14:23:01 +03002381 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2382 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002383 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002384 vmcs_conf->vmexit_ctrl = _vmexit_control;
2385 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002386
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01002387 if (static_branch_unlikely(&enable_evmcs))
2388 evmcs_sanitize_exec_ctrls(vmcs_conf);
2389
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002390 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002391}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002393struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002394{
2395 int node = cpu_to_node(cpu);
2396 struct page *pages;
2397 struct vmcs *vmcs;
2398
Vlastimil Babka96db8002015-09-08 15:03:50 -07002399 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002400 if (!pages)
2401 return NULL;
2402 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002403 memset(vmcs, 0, vmcs_config.size);
Liran Alon2307af12018-06-29 22:59:04 +03002404
2405 /* KVM supports Enlightened VMCS v1 only */
2406 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002407 vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
Liran Alon2307af12018-06-29 22:59:04 +03002408 else
Liran Alon392b2f22018-06-23 02:35:01 +03002409 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002410
Liran Alon491a6032018-06-23 02:35:12 +03002411 if (shadow)
2412 vmcs->hdr.shadow_vmcs = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413 return vmcs;
2414}
2415
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002416void free_vmcs(struct vmcs *vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002417{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002418 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419}
2420
Nadav Har'Eld462b812011-05-24 15:26:10 +03002421/*
2422 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2423 */
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002424void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002425{
2426 if (!loaded_vmcs->vmcs)
2427 return;
2428 loaded_vmcs_clear(loaded_vmcs);
2429 free_vmcs(loaded_vmcs->vmcs);
2430 loaded_vmcs->vmcs = NULL;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002431 if (loaded_vmcs->msr_bitmap)
2432 free_page((unsigned long)loaded_vmcs->msr_bitmap);
Jim Mattson355f4fb2016-10-28 08:29:39 -07002433 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03002434}
2435
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002436int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002437{
Liran Alon491a6032018-06-23 02:35:12 +03002438 loaded_vmcs->vmcs = alloc_vmcs(false);
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002439 if (!loaded_vmcs->vmcs)
2440 return -ENOMEM;
2441
2442 loaded_vmcs->shadow_vmcs = NULL;
2443 loaded_vmcs_init(loaded_vmcs);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002444
2445 if (cpu_has_vmx_msr_bitmap()) {
2446 loaded_vmcs->msr_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
2447 if (!loaded_vmcs->msr_bitmap)
2448 goto out_vmcs;
2449 memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002450
Arnd Bergmann1f008e12018-05-25 17:36:17 +02002451 if (IS_ENABLED(CONFIG_HYPERV) &&
2452 static_branch_unlikely(&enable_evmcs) &&
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02002453 (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
2454 struct hv_enlightened_vmcs *evmcs =
2455 (struct hv_enlightened_vmcs *)loaded_vmcs->vmcs;
2456
2457 evmcs->hv_enlightenments_control.msr_bitmap = 1;
2458 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002459 }
Sean Christophersond7ee0392018-07-23 12:32:47 -07002460
2461 memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2462
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002463 return 0;
Paolo Bonzini904e14f2018-01-16 16:51:18 +01002464
2465out_vmcs:
2466 free_loaded_vmcs(loaded_vmcs);
2467 return -ENOMEM;
Paolo Bonzinif21f1652018-01-11 12:16:15 +01002468}
2469
Sam Ravnborg39959582007-06-01 00:47:13 -07002470static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002471{
2472 int cpu;
2473
Zachary Amsden3230bb42009-09-29 11:38:37 -10002474 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002475 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002476 per_cpu(vmxarea, cpu) = NULL;
2477 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002478}
2479
Avi Kivity6aa8b732006-12-10 02:21:36 -08002480static __init int alloc_kvm_area(void)
2481{
2482 int cpu;
2483
Zachary Amsden3230bb42009-09-29 11:38:37 -10002484 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002485 struct vmcs *vmcs;
2486
Liran Alon491a6032018-06-23 02:35:12 +03002487 vmcs = alloc_vmcs_cpu(false, cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002488 if (!vmcs) {
2489 free_kvm_area();
2490 return -ENOMEM;
2491 }
2492
Liran Alon2307af12018-06-29 22:59:04 +03002493 /*
2494 * When eVMCS is enabled, alloc_vmcs_cpu() sets
2495 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
2496 * revision_id reported by MSR_IA32_VMX_BASIC.
2497 *
Linus Torvalds312a4662018-12-26 17:03:51 -08002498 * However, even though not explicitly documented by
Liran Alon2307af12018-06-29 22:59:04 +03002499 * TLFS, VMXArea passed as VMXON argument should
2500 * still be marked with revision_id reported by
2501 * physical CPU.
2502 */
2503 if (static_branch_unlikely(&enable_evmcs))
Liran Alon392b2f22018-06-23 02:35:01 +03002504 vmcs->hdr.revision_id = vmcs_config.revision_id;
Liran Alon2307af12018-06-29 22:59:04 +03002505
Avi Kivity6aa8b732006-12-10 02:21:36 -08002506 per_cpu(vmxarea, cpu) = vmcs;
2507 }
2508 return 0;
2509}
2510
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002511static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002512 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002513{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002514 if (!emulate_invalid_guest_state) {
2515 /*
2516 * CS and SS RPL should be equal during guest entry according
2517 * to VMX spec, but in reality it is not always so. Since vcpu
2518 * is in the middle of the transition from real mode to
2519 * protected mode it is safe to assume that RPL 0 is a good
2520 * default value.
2521 */
2522 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03002523 save->selector &= ~SEGMENT_RPL_MASK;
2524 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02002525 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002526 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002527 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002528}
2529
2530static void enter_pmode(struct kvm_vcpu *vcpu)
2531{
2532 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002533 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002534
Gleb Natapovd99e4152012-12-20 16:57:45 +02002535 /*
2536 * Update real mode segment cache. It may be not up-to-date if sement
2537 * register was written while vcpu was in a guest mode.
2538 */
2539 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2540 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2541 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2542 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2543 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2544 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2545
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002546 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002547
Avi Kivity2fb92db2011-04-27 19:42:18 +03002548 vmx_segment_cache_clear(vmx);
2549
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002550 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002551
2552 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002553 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2554 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555 vmcs_writel(GUEST_RFLAGS, flags);
2556
Rusty Russell66aee912007-07-17 23:34:16 +10002557 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2558 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002559
2560 update_exception_bitmap(vcpu);
2561
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002562 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2563 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2564 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2565 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2566 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2567 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002568}
2569
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002570static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002571{
Mathias Krause772e0312012-08-30 01:30:19 +02002572 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002573 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574
Gleb Natapovd99e4152012-12-20 16:57:45 +02002575 var.dpl = 0x3;
2576 if (seg == VCPU_SREG_CS)
2577 var.type = 0x3;
2578
2579 if (!emulate_invalid_guest_state) {
2580 var.selector = var.base >> 4;
2581 var.base = var.base & 0xffff0;
2582 var.limit = 0xffff;
2583 var.g = 0;
2584 var.db = 0;
2585 var.present = 1;
2586 var.s = 1;
2587 var.l = 0;
2588 var.unusable = 0;
2589 var.type = 0x3;
2590 var.avl = 0;
2591 if (save->base & 0xf)
2592 printk_once(KERN_WARNING "kvm: segment base is not "
2593 "paragraph aligned when entering "
2594 "protected mode (seg=%d)", seg);
2595 }
2596
2597 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05002598 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02002599 vmcs_write32(sf->limit, var.limit);
2600 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002601}
2602
2603static void enter_rmode(struct kvm_vcpu *vcpu)
2604{
2605 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002606 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002607 struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002608
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002609 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2610 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2611 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2612 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2613 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002614 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2615 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002616
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002617 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618
Gleb Natapov776e58e2011-03-13 12:34:27 +02002619 /*
2620 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01002621 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02002622 */
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002623 if (!kvm_vmx->tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02002624 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2625 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02002626
Avi Kivity2fb92db2011-04-27 19:42:18 +03002627 vmx_segment_cache_clear(vmx);
2628
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07002629 vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002630 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2632
2633 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002634 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002636 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637
2638 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002639 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640 update_exception_bitmap(vcpu);
2641
Gleb Natapovd99e4152012-12-20 16:57:45 +02002642 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2643 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2644 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2645 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2646 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2647 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002648
Eddie Dong8668a3c2007-10-10 14:26:45 +08002649 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650}
2651
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002652void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Amit Shah401d10d2009-02-20 22:53:37 +05302653{
2654 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002655 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2656
2657 if (!msr)
2658 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302659
Avi Kivityf6801df2010-01-21 15:31:50 +02002660 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302661 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002662 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302663 msr->data = efer;
2664 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02002665 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05302666
2667 msr->data = efer & ~EFER_LME;
2668 }
2669 setup_msrs(vmx);
2670}
2671
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002672#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002673
2674static void enter_lmode(struct kvm_vcpu *vcpu)
2675{
2676 u32 guest_tr_ar;
2677
Avi Kivity2fb92db2011-04-27 19:42:18 +03002678 vmx_segment_cache_clear(to_vmx(vcpu));
2679
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002681 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002682 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2683 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07002685 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
2686 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687 }
Avi Kivityda38f432010-07-06 11:30:49 +03002688 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002689}
2690
2691static void exit_lmode(struct kvm_vcpu *vcpu)
2692{
Gleb Natapov2961e8762013-11-25 15:37:13 +02002693 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002694 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695}
2696
2697#endif
2698
Junaid Shahidfaff8752018-06-29 13:10:05 -07002699static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
2700{
2701 int vpid = to_vmx(vcpu)->vpid;
2702
2703 if (!vpid_sync_vcpu_addr(vpid, addr))
2704 vpid_sync_context(vpid);
2705
2706 /*
2707 * If VPIDs are not supported or enabled, then the above is a no-op.
2708 * But we don't really need a TLB flush in that case anyway, because
2709 * each VM entry/exit includes an implicit flush when VPID is 0.
2710 */
2711}
2712
Avi Kivitye8467fd2009-12-29 18:43:06 +02002713static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2714{
2715 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2716
2717 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2718 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2719}
2720
Avi Kivityaff48ba2010-12-05 18:56:11 +02002721static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2722{
Sean Christophersonb4d18512018-03-05 12:04:40 -08002723 if (enable_unrestricted_guest || (enable_ept && is_paging(vcpu)))
Avi Kivityaff48ba2010-12-05 18:56:11 +02002724 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2725 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2726}
2727
Anthony Liguori25c4c272007-04-27 09:29:21 +03002728static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002729{
Avi Kivityfc78f512009-12-07 12:16:48 +02002730 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2731
2732 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2733 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002734}
2735
Sheng Yang14394422008-04-28 12:24:45 +08002736static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2737{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002738 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2739
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002740 if (!test_bit(VCPU_EXREG_PDPTR,
2741 (unsigned long *)&vcpu->arch.regs_dirty))
2742 return;
2743
Sheng Yang14394422008-04-28 12:24:45 +08002744 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002745 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
2746 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
2747 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
2748 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002749 }
2750}
2751
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002752void ept_save_pdptrs(struct kvm_vcpu *vcpu)
Avi Kivity8f5d5492009-05-31 18:41:29 +03002753{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002754 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
2755
Avi Kivity8f5d5492009-05-31 18:41:29 +03002756 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03002757 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2758 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2759 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2760 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002761 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002762
2763 __set_bit(VCPU_EXREG_PDPTR,
2764 (unsigned long *)&vcpu->arch.regs_avail);
2765 __set_bit(VCPU_EXREG_PDPTR,
2766 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002767}
2768
Sheng Yang14394422008-04-28 12:24:45 +08002769static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2770 unsigned long cr0,
2771 struct kvm_vcpu *vcpu)
2772{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03002773 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
2774 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002775 if (!(cr0 & X86_CR0_PG)) {
2776 /* From paging/starting to nonpaging */
2777 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002778 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08002779 (CPU_BASED_CR3_LOAD_EXITING |
2780 CPU_BASED_CR3_STORE_EXITING));
2781 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002782 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002783 } else if (!is_paging(vcpu)) {
2784 /* From nonpaging to paging */
2785 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08002786 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08002787 ~(CPU_BASED_CR3_LOAD_EXITING |
2788 CPU_BASED_CR3_STORE_EXITING));
2789 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02002790 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08002791 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08002792
2793 if (!(cr0 & X86_CR0_WP))
2794 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08002795}
2796
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002797void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002798{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002799 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002800 unsigned long hw_cr0;
2801
Sean Christopherson3de63472018-07-13 08:42:30 -07002802 hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002803 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02002804 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02002805 else {
Gleb Natapov50378782013-02-04 16:00:28 +02002806 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002807
Gleb Natapov218e7632013-01-21 15:36:45 +02002808 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
2809 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810
Gleb Natapov218e7632013-01-21 15:36:45 +02002811 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
2812 enter_rmode(vcpu);
2813 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002815#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02002816 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10002817 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002818 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10002819 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08002820 exit_lmode(vcpu);
2821 }
2822#endif
2823
Sean Christophersonb4d18512018-03-05 12:04:40 -08002824 if (enable_ept && !enable_unrestricted_guest)
Sheng Yang14394422008-04-28 12:24:45 +08002825 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
2826
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08002828 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002829 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02002830
2831 /* depends on vcpu->arch.cr0 to be set to a new value */
2832 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002833}
2834
Yu Zhang855feb62017-08-24 20:27:55 +08002835static int get_ept_level(struct kvm_vcpu *vcpu)
2836{
2837 if (cpu_has_vmx_ept_5levels() && (cpuid_maxphyaddr(vcpu) > 48))
2838 return 5;
2839 return 4;
2840}
2841
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08002842u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08002843{
Yu Zhang855feb62017-08-24 20:27:55 +08002844 u64 eptp = VMX_EPTP_MT_WB;
Sheng Yang14394422008-04-28 12:24:45 +08002845
Yu Zhang855feb62017-08-24 20:27:55 +08002846 eptp |= (get_ept_level(vcpu) == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
Sheng Yang14394422008-04-28 12:24:45 +08002847
Peter Feiner995f00a2017-06-30 17:26:32 -07002848 if (enable_ept_ad_bits &&
2849 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
David Hildenbrandbb97a012017-08-10 23:15:28 +02002850 eptp |= VMX_EPTP_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08002851 eptp |= (root_hpa & PAGE_MASK);
2852
2853 return eptp;
2854}
2855
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002856void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857{
Tianyu Lan877ad952018-07-19 08:40:23 +00002858 struct kvm *kvm = vcpu->kvm;
Sheng Yang14394422008-04-28 12:24:45 +08002859 unsigned long guest_cr3;
2860 u64 eptp;
2861
2862 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02002863 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07002864 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08002865 vmcs_write64(EPT_POINTER, eptp);
Tianyu Lan877ad952018-07-19 08:40:23 +00002866
2867 if (kvm_x86_ops->tlb_remote_flush) {
2868 spin_lock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2869 to_vmx(vcpu)->ept_pointer = eptp;
2870 to_kvm_vmx(kvm)->ept_pointers_match
2871 = EPT_POINTERS_CHECK;
2872 spin_unlock(&to_kvm_vmx(kvm)->ept_pointer_lock);
2873 }
2874
Sean Christophersone90008d2018-03-05 12:04:37 -08002875 if (enable_unrestricted_guest || is_paging(vcpu) ||
2876 is_guest_mode(vcpu))
Jan Kiszka59ab5a82013-08-08 16:26:29 +02002877 guest_cr3 = kvm_read_cr3(vcpu);
2878 else
Tianyu Lan877ad952018-07-19 08:40:23 +00002879 guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02002880 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08002881 }
2882
Sheng Yang14394422008-04-28 12:24:45 +08002883 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002884}
2885
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002886int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887{
Ben Serebrin085e68e2015-04-16 11:58:05 -07002888 /*
2889 * Pass through host's Machine Check Enable value to hw_cr4, which
2890 * is in force while we are in guest mode. Do not let guests control
2891 * this bit, even if host CR4.MCE == 0.
2892 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002893 unsigned long hw_cr4;
2894
2895 hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
2896 if (enable_unrestricted_guest)
2897 hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
2898 else if (to_vmx(vcpu)->rmode.vm86_active)
2899 hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
2900 else
2901 hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08002902
Sean Christopherson64f7a112018-04-30 10:01:06 -07002903 if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
2904 if (cr4 & X86_CR4_UMIP) {
2905 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini0367f202016-07-12 10:44:55 +02002906 SECONDARY_EXEC_DESC);
Sean Christopherson64f7a112018-04-30 10:01:06 -07002907 hw_cr4 &= ~X86_CR4_UMIP;
2908 } else if (!is_guest_mode(vcpu) ||
2909 !nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC))
2910 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
2911 SECONDARY_EXEC_DESC);
2912 }
Paolo Bonzini0367f202016-07-12 10:44:55 +02002913
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002914 if (cr4 & X86_CR4_VMXE) {
2915 /*
2916 * To use VMXON (and later other VMX instructions), a guest
2917 * must first be able to turn on cr4.VMXE (see handle_vmon()).
2918 * So basically the check on whether to allow nested VMX
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002919 * is here. We operate under the default treatment of SMM,
2920 * so VMX cannot be enabled under SMM.
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002921 */
Paolo Bonzini5bea5122018-09-18 15:19:17 +02002922 if (!nested_vmx_allowed(vcpu) || is_smm(vcpu))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002923 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01002924 }
David Matlack38991522016-11-29 18:14:08 -08002925
2926 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002927 return 1;
2928
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002929 vcpu->arch.cr4 = cr4;
Sheng Yang14394422008-04-28 12:24:45 +08002930
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002931 if (!enable_unrestricted_guest) {
2932 if (enable_ept) {
2933 if (!is_paging(vcpu)) {
2934 hw_cr4 &= ~X86_CR4_PAE;
2935 hw_cr4 |= X86_CR4_PSE;
2936 } else if (!(cr4 & X86_CR4_PAE)) {
2937 hw_cr4 &= ~X86_CR4_PAE;
2938 }
2939 }
2940
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002941 /*
Huaitong Handdba2622016-03-22 16:51:15 +08002942 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
2943 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
2944 * to be manually disabled when guest switches to non-paging
2945 * mode.
2946 *
2947 * If !enable_unrestricted_guest, the CPU is always running
2948 * with CR0.PG=1 and CR4 needs to be modified.
2949 * If enable_unrestricted_guest, the CPU automatically
2950 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002951 */
Sean Christopherson5dc1f042018-03-05 12:04:39 -08002952 if (!is_paging(vcpu))
2953 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
2954 }
Radim Krčmář656ec4a2015-11-02 22:20:00 +01002955
Sheng Yang14394422008-04-28 12:24:45 +08002956 vmcs_writel(CR4_READ_SHADOW, cr4);
2957 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002958 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959}
2960
Sean Christopherson97b7ead2018-12-03 13:53:16 -08002961void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002962{
Avi Kivitya9179492011-01-03 14:28:52 +02002963 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 u32 ar;
2965
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002966 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002967 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02002968 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03002969 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002970 return;
Avi Kivity1390a282012-08-21 17:07:08 +03002971 var->base = vmx_read_guest_seg_base(vmx, seg);
2972 var->selector = vmx_read_guest_seg_selector(vmx, seg);
2973 return;
Avi Kivitya9179492011-01-03 14:28:52 +02002974 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03002975 var->base = vmx_read_guest_seg_base(vmx, seg);
2976 var->limit = vmx_read_guest_seg_limit(vmx, seg);
2977 var->selector = vmx_read_guest_seg_selector(vmx, seg);
2978 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03002979 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002980 var->type = ar & 15;
2981 var->s = (ar >> 4) & 1;
2982 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03002983 /*
2984 * Some userspaces do not preserve unusable property. Since usable
2985 * segment has to be present according to VMX spec we can use present
2986 * property to amend userspace bug by making unusable segment always
2987 * nonpresent. vmx_segment_access_rights() already marks nonpresent
2988 * segment as unusable.
2989 */
2990 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991 var->avl = (ar >> 12) & 1;
2992 var->l = (ar >> 13) & 1;
2993 var->db = (ar >> 14) & 1;
2994 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002995}
2996
Avi Kivitya9179492011-01-03 14:28:52 +02002997static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
2998{
Avi Kivitya9179492011-01-03 14:28:52 +02002999 struct kvm_segment s;
3000
3001 if (to_vmx(vcpu)->rmode.vm86_active) {
3002 vmx_get_segment(vcpu, &s, seg);
3003 return s.base;
3004 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003005 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003006}
3007
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003008int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003009{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003010 struct vcpu_vmx *vmx = to_vmx(vcpu);
3011
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003012 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003013 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003014 else {
3015 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003016 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003017 }
Avi Kivity69c73022011-03-07 15:26:44 +02003018}
3019
Avi Kivity653e3102007-05-07 10:55:37 +03003020static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003021{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003022 u32 ar;
3023
Avi Kivityf0495f92012-06-07 17:06:10 +03003024 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003025 ar = 1 << 16;
3026 else {
3027 ar = var->type & 15;
3028 ar |= (var->s & 1) << 4;
3029 ar |= (var->dpl & 3) << 5;
3030 ar |= (var->present & 1) << 7;
3031 ar |= (var->avl & 1) << 12;
3032 ar |= (var->l & 1) << 13;
3033 ar |= (var->db & 1) << 14;
3034 ar |= (var->g & 1) << 15;
3035 }
Avi Kivity653e3102007-05-07 10:55:37 +03003036
3037 return ar;
3038}
3039
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003040void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
Avi Kivity653e3102007-05-07 10:55:37 +03003041{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003042 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003043 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003044
Avi Kivity2fb92db2011-04-27 19:42:18 +03003045 vmx_segment_cache_clear(vmx);
3046
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003047 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3048 vmx->rmode.segs[seg] = *var;
3049 if (seg == VCPU_SREG_TR)
3050 vmcs_write16(sf->selector, var->selector);
3051 else if (var->s)
3052 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003053 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003054 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003055
Avi Kivity653e3102007-05-07 10:55:37 +03003056 vmcs_writel(sf->base, var->base);
3057 vmcs_write32(sf->limit, var->limit);
3058 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003059
3060 /*
3061 * Fix the "Accessed" bit in AR field of segment registers for older
3062 * qemu binaries.
3063 * IA32 arch specifies that at the time of processor reset the
3064 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003065 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003066 * state vmexit when "unrestricted guest" mode is turned on.
3067 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3068 * tree. Newer qemu binaries with that qemu fix would not need this
3069 * kvm hack.
3070 */
3071 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003072 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003073
Gleb Natapovf924d662012-12-12 19:10:55 +02003074 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003075
3076out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003077 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003078}
3079
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3081{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003082 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083
3084 *db = (ar >> 14) & 1;
3085 *l = (ar >> 13) & 1;
3086}
3087
Gleb Natapov89a27f42010-02-16 10:51:48 +02003088static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003090 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3091 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092}
3093
Gleb Natapov89a27f42010-02-16 10:51:48 +02003094static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003096 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3097 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098}
3099
Gleb Natapov89a27f42010-02-16 10:51:48 +02003100static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003102 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3103 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
Gleb Natapov89a27f42010-02-16 10:51:48 +02003106static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003107{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003108 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3109 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003110}
3111
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003112static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3113{
3114 struct kvm_segment var;
3115 u32 ar;
3116
3117 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003118 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003119 if (seg == VCPU_SREG_CS)
3120 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003121 ar = vmx_segment_access_rights(&var);
3122
3123 if (var.base != (var.selector << 4))
3124 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003125 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003126 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003127 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003128 return false;
3129
3130 return true;
3131}
3132
3133static bool code_segment_valid(struct kvm_vcpu *vcpu)
3134{
3135 struct kvm_segment cs;
3136 unsigned int cs_rpl;
3137
3138 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003139 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003140
Avi Kivity1872a3f2009-01-04 23:26:52 +02003141 if (cs.unusable)
3142 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003143 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003144 return false;
3145 if (!cs.s)
3146 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003147 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003148 if (cs.dpl > cs_rpl)
3149 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003150 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003151 if (cs.dpl != cs_rpl)
3152 return false;
3153 }
3154 if (!cs.present)
3155 return false;
3156
3157 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3158 return true;
3159}
3160
3161static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3162{
3163 struct kvm_segment ss;
3164 unsigned int ss_rpl;
3165
3166 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003167 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003168
Avi Kivity1872a3f2009-01-04 23:26:52 +02003169 if (ss.unusable)
3170 return true;
3171 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003172 return false;
3173 if (!ss.s)
3174 return false;
3175 if (ss.dpl != ss_rpl) /* DPL != RPL */
3176 return false;
3177 if (!ss.present)
3178 return false;
3179
3180 return true;
3181}
3182
3183static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3184{
3185 struct kvm_segment var;
3186 unsigned int rpl;
3187
3188 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003189 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003190
Avi Kivity1872a3f2009-01-04 23:26:52 +02003191 if (var.unusable)
3192 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003193 if (!var.s)
3194 return false;
3195 if (!var.present)
3196 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003197 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003198 if (var.dpl < rpl) /* DPL < RPL */
3199 return false;
3200 }
3201
3202 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3203 * rights flags
3204 */
3205 return true;
3206}
3207
3208static bool tr_valid(struct kvm_vcpu *vcpu)
3209{
3210 struct kvm_segment tr;
3211
3212 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3213
Avi Kivity1872a3f2009-01-04 23:26:52 +02003214 if (tr.unusable)
3215 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003216 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003217 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003218 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003219 return false;
3220 if (!tr.present)
3221 return false;
3222
3223 return true;
3224}
3225
3226static bool ldtr_valid(struct kvm_vcpu *vcpu)
3227{
3228 struct kvm_segment ldtr;
3229
3230 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3231
Avi Kivity1872a3f2009-01-04 23:26:52 +02003232 if (ldtr.unusable)
3233 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003234 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003235 return false;
3236 if (ldtr.type != 2)
3237 return false;
3238 if (!ldtr.present)
3239 return false;
3240
3241 return true;
3242}
3243
3244static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3245{
3246 struct kvm_segment cs, ss;
3247
3248 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3249 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3250
Nadav Amitb32a9912015-03-29 16:33:04 +03003251 return ((cs.selector & SEGMENT_RPL_MASK) ==
3252 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003253}
3254
3255/*
3256 * Check if guest state is valid. Returns true if valid, false if
3257 * not.
3258 * We assume that registers are always usable
3259 */
3260static bool guest_state_valid(struct kvm_vcpu *vcpu)
3261{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003262 if (enable_unrestricted_guest)
3263 return true;
3264
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003265 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003266 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003267 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3268 return false;
3269 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3270 return false;
3271 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3272 return false;
3273 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3274 return false;
3275 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3276 return false;
3277 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3278 return false;
3279 } else {
3280 /* protected mode guest state checks */
3281 if (!cs_ss_rpl_check(vcpu))
3282 return false;
3283 if (!code_segment_valid(vcpu))
3284 return false;
3285 if (!stack_segment_valid(vcpu))
3286 return false;
3287 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3288 return false;
3289 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3290 return false;
3291 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3292 return false;
3293 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3294 return false;
3295 if (!tr_valid(vcpu))
3296 return false;
3297 if (!ldtr_valid(vcpu))
3298 return false;
3299 }
3300 /* TODO:
3301 * - Add checks on RIP
3302 * - Add checks on RFLAGS
3303 */
3304
3305 return true;
3306}
3307
Mike Dayd77c26f2007-10-08 09:02:08 -04003308static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003310 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003311 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003312 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003314 idx = srcu_read_lock(&kvm->srcu);
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003315 fn = to_kvm_vmx(kvm)->tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003316 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3317 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003318 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003319 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003320 r = kvm_write_guest_page(kvm, fn++, &data,
3321 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003322 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003323 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003324 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3325 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003326 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003327 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3328 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003329 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003330 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003331 r = kvm_write_guest_page(kvm, fn, &data,
3332 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3333 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003334out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003335 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003336 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337}
3338
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003339static int init_rmode_identity_map(struct kvm *kvm)
3340{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003341 struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003342 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08003343 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003344 u32 tmp;
3345
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003346 /* Protect kvm_vmx->ept_identity_pagetable_done. */
Tang Chena255d472014-09-16 18:41:58 +08003347 mutex_lock(&kvm->slots_lock);
3348
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003349 if (likely(kvm_vmx->ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003350 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003351
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003352 if (!kvm_vmx->ept_identity_map_addr)
3353 kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3354 identity_map_pfn = kvm_vmx->ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003355
David Hildenbrandd8a6e362017-08-24 20:51:34 +02003356 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003357 kvm_vmx->ept_identity_map_addr, PAGE_SIZE);
Tang Chenf51770e2014-09-16 18:41:59 +08003358 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003359 goto out2;
3360
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003361 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003362 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3363 if (r < 0)
3364 goto out;
3365 /* Set up identity-mapping pagetable for EPT in real mode */
3366 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3367 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3368 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3369 r = kvm_write_guest_page(kvm, identity_map_pfn,
3370 &tmp, i * sizeof(tmp), sizeof(tmp));
3371 if (r < 0)
3372 goto out;
3373 }
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07003374 kvm_vmx->ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08003375
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003376out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003377 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08003378
3379out2:
3380 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08003381 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003382}
3383
Avi Kivity6aa8b732006-12-10 02:21:36 -08003384static void seg_setup(int seg)
3385{
Mathias Krause772e0312012-08-30 01:30:19 +02003386 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003387 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003388
3389 vmcs_write16(sf->selector, 0);
3390 vmcs_writel(sf->base, 0);
3391 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003392 ar = 0x93;
3393 if (seg == VCPU_SREG_CS)
3394 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003395
3396 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003397}
3398
Sheng Yangf78e0e22007-10-29 09:40:42 +08003399static int alloc_apic_access_page(struct kvm *kvm)
3400{
Xiao Guangrong44841412012-09-07 14:14:20 +08003401 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003402 int r = 0;
3403
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003404 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08003405 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003406 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02003407 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
3408 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003409 if (r)
3410 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003411
Tang Chen73a6d942014-09-11 13:38:00 +08003412 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08003413 if (is_error_page(page)) {
3414 r = -EFAULT;
3415 goto out;
3416 }
3417
Tang Chenc24ae0d2014-09-24 15:57:58 +08003418 /*
3419 * Do not pin the page in memory, so that memory hot-unplug
3420 * is able to migrate it.
3421 */
3422 put_page(page);
3423 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003424out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003425 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003426 return r;
3427}
3428
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003429int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003430{
3431 int vpid;
3432
Avi Kivity919818a2009-03-23 18:01:29 +02003433 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08003434 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003435 spin_lock(&vmx_vpid_lock);
3436 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003437 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003438 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003439 else
3440 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003441 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003442 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08003443}
3444
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003445void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003446{
Wanpeng Li991e7a02015-09-16 17:30:05 +08003447 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003448 return;
3449 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08003450 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003451 spin_unlock(&vmx_vpid_lock);
3452}
3453
Yi Wang1e4329ee2018-11-08 11:22:21 +08003454static __always_inline void vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003455 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003456{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003457 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003458
3459 if (!cpu_has_vmx_msr_bitmap())
3460 return;
3461
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003462 if (static_branch_unlikely(&enable_evmcs))
3463 evmcs_touch_msr_bitmap();
3464
Sheng Yang25c5f222008-03-28 13:18:56 +08003465 /*
3466 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3467 * have the write-low and read-high bitmap offsets the wrong way round.
3468 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3469 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003470 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003471 if (type & MSR_TYPE_R)
3472 /* read-low */
3473 __clear_bit(msr, msr_bitmap + 0x000 / f);
3474
3475 if (type & MSR_TYPE_W)
3476 /* write-low */
3477 __clear_bit(msr, msr_bitmap + 0x800 / f);
3478
Sheng Yang25c5f222008-03-28 13:18:56 +08003479 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3480 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003481 if (type & MSR_TYPE_R)
3482 /* read-high */
3483 __clear_bit(msr, msr_bitmap + 0x400 / f);
3484
3485 if (type & MSR_TYPE_W)
3486 /* write-high */
3487 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3488
3489 }
3490}
3491
Yi Wang1e4329ee2018-11-08 11:22:21 +08003492static __always_inline void vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003493 u32 msr, int type)
3494{
3495 int f = sizeof(unsigned long);
3496
3497 if (!cpu_has_vmx_msr_bitmap())
3498 return;
3499
Vitaly Kuznetsovceef7d12018-04-16 12:50:33 +02003500 if (static_branch_unlikely(&enable_evmcs))
3501 evmcs_touch_msr_bitmap();
3502
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003503 /*
3504 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3505 * have the write-low and read-high bitmap offsets the wrong way round.
3506 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3507 */
3508 if (msr <= 0x1fff) {
3509 if (type & MSR_TYPE_R)
3510 /* read-low */
3511 __set_bit(msr, msr_bitmap + 0x000 / f);
3512
3513 if (type & MSR_TYPE_W)
3514 /* write-low */
3515 __set_bit(msr, msr_bitmap + 0x800 / f);
3516
3517 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3518 msr &= 0x1fff;
3519 if (type & MSR_TYPE_R)
3520 /* read-high */
3521 __set_bit(msr, msr_bitmap + 0x400 / f);
3522
3523 if (type & MSR_TYPE_W)
3524 /* write-high */
3525 __set_bit(msr, msr_bitmap + 0xc00 / f);
3526
3527 }
3528}
3529
Yi Wang1e4329ee2018-11-08 11:22:21 +08003530static __always_inline void vmx_set_intercept_for_msr(unsigned long *msr_bitmap,
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003531 u32 msr, int type, bool value)
3532{
3533 if (value)
3534 vmx_enable_intercept_for_msr(msr_bitmap, msr, type);
3535 else
3536 vmx_disable_intercept_for_msr(msr_bitmap, msr, type);
3537}
3538
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003539static u8 vmx_msr_bitmap_mode(struct kvm_vcpu *vcpu)
Avi Kivity58972972009-02-24 22:26:47 +02003540{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003541 u8 mode = 0;
3542
3543 if (cpu_has_secondary_exec_ctrls() &&
3544 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
3545 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
3546 mode |= MSR_BITMAP_MODE_X2APIC;
3547 if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
3548 mode |= MSR_BITMAP_MODE_X2APIC_APICV;
3549 }
3550
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003551 return mode;
Yang Zhang8d146952013-01-25 10:18:50 +08003552}
3553
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003554static void vmx_update_msr_bitmap_x2apic(unsigned long *msr_bitmap,
3555 u8 mode)
Yang Zhang8d146952013-01-25 10:18:50 +08003556{
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003557 int msr;
3558
3559 for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3560 unsigned word = msr / BITS_PER_LONG;
3561 msr_bitmap[word] = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;
3562 msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08003563 }
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003564
3565 if (mode & MSR_BITMAP_MODE_X2APIC) {
3566 /*
3567 * TPR reads and writes can be virtualized even if virtual interrupt
3568 * delivery is not in use.
3569 */
3570 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW);
3571 if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
3572 vmx_enable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_R);
3573 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
3574 vmx_disable_intercept_for_msr(msr_bitmap, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3575 }
3576 }
3577}
3578
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003579void vmx_update_msr_bitmap(struct kvm_vcpu *vcpu)
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003580{
3581 struct vcpu_vmx *vmx = to_vmx(vcpu);
3582 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3583 u8 mode = vmx_msr_bitmap_mode(vcpu);
3584 u8 changed = mode ^ vmx->msr_bitmap_mode;
3585
3586 if (!changed)
3587 return;
3588
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003589 if (changed & (MSR_BITMAP_MODE_X2APIC | MSR_BITMAP_MODE_X2APIC_APICV))
3590 vmx_update_msr_bitmap_x2apic(msr_bitmap, mode);
3591
3592 vmx->msr_bitmap_mode = mode;
Avi Kivity58972972009-02-24 22:26:47 +02003593}
3594
Chao Pengb08c2892018-10-24 16:05:15 +08003595void pt_update_intercept_for_msr(struct vcpu_vmx *vmx)
3596{
3597 unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3598 bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
3599 u32 i;
3600
3601 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_STATUS,
3602 MSR_TYPE_RW, flag);
3603 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_BASE,
3604 MSR_TYPE_RW, flag);
3605 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_OUTPUT_MASK,
3606 MSR_TYPE_RW, flag);
3607 vmx_set_intercept_for_msr(msr_bitmap, MSR_IA32_RTIT_CR3_MATCH,
3608 MSR_TYPE_RW, flag);
3609 for (i = 0; i < vmx->pt_desc.addr_range; i++) {
3610 vmx_set_intercept_for_msr(msr_bitmap,
3611 MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
3612 vmx_set_intercept_for_msr(msr_bitmap,
3613 MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3614 }
3615}
3616
Suravee Suthikulpanitb2a05fe2017-09-12 10:42:41 -05003617static bool vmx_get_enable_apicv(struct kvm_vcpu *vcpu)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003618{
Andrey Smetanind62caab2015-11-10 15:36:33 +03003619 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02003620}
3621
Liran Alone6c67d82018-09-04 10:56:52 +03003622static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
3623{
3624 struct vcpu_vmx *vmx = to_vmx(vcpu);
3625 void *vapic_page;
3626 u32 vppr;
3627 int rvi;
3628
3629 if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
3630 !nested_cpu_has_vid(get_vmcs12(vcpu)) ||
3631 WARN_ON_ONCE(!vmx->nested.virtual_apic_page))
3632 return false;
3633
Paolo Bonzini7e712682018-10-03 13:44:26 +02003634 rvi = vmx_get_rvi();
Liran Alone6c67d82018-09-04 10:56:52 +03003635
3636 vapic_page = kmap(vmx->nested.virtual_apic_page);
3637 vppr = *((u32 *)(vapic_page + APIC_PROCPRI));
3638 kunmap(vmx->nested.virtual_apic_page);
3639
3640 return ((rvi & 0xf0) > (vppr & 0xf0));
3641}
3642
Wincy Van06a55242017-04-28 13:13:59 +08003643static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
3644 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003645{
3646#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08003647 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
3648
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003649 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08003650 /*
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003651 * The vector of interrupt to be delivered to vcpu had
3652 * been set in PIR before this function.
Feng Wu28b835d2015-09-18 22:29:54 +08003653 *
Haozhong Zhang5753743f2017-09-18 09:56:50 +08003654 * Following cases will be reached in this block, and
3655 * we always send a notification event in all cases as
3656 * explained below.
3657 *
3658 * Case 1: vcpu keeps in non-root mode. Sending a
3659 * notification event posts the interrupt to vcpu.
3660 *
3661 * Case 2: vcpu exits to root mode and is still
3662 * runnable. PIR will be synced to vIRR before the
3663 * next vcpu entry. Sending a notification event in
3664 * this case has no effect, as vcpu is not in root
3665 * mode.
3666 *
3667 * Case 3: vcpu exits to root mode and is blocked.
3668 * vcpu_block() has already synced PIR to vIRR and
3669 * never blocks vcpu if vIRR is not cleared. Therefore,
3670 * a blocked vcpu here does not wait for any requested
3671 * interrupts in PIR, and sending a notification event
3672 * which has no effect is safe here.
Feng Wu28b835d2015-09-18 22:29:54 +08003673 */
Feng Wu28b835d2015-09-18 22:29:54 +08003674
Wincy Van06a55242017-04-28 13:13:59 +08003675 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01003676 return true;
3677 }
3678#endif
3679 return false;
3680}
3681
Wincy Van705699a2015-02-03 23:58:17 +08003682static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
3683 int vector)
3684{
3685 struct vcpu_vmx *vmx = to_vmx(vcpu);
3686
3687 if (is_guest_mode(vcpu) &&
3688 vector == vmx->nested.posted_intr_nv) {
Wincy Van705699a2015-02-03 23:58:17 +08003689 /*
3690 * If a posted intr is not recognized by hardware,
3691 * we will accomplish it in the next vmentry.
3692 */
3693 vmx->nested.pi_pending = true;
3694 kvm_make_request(KVM_REQ_EVENT, vcpu);
Liran Alon6b697712017-11-09 20:27:20 +02003695 /* the PIR and ON have been set by L1. */
3696 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
3697 kvm_vcpu_kick(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08003698 return 0;
3699 }
3700 return -1;
3701}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003702/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003703 * Send interrupt to vcpu via posted interrupt way.
3704 * 1. If target vcpu is running(non-root mode), send posted interrupt
3705 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3706 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3707 * interrupt from PIR in next vmentry.
3708 */
3709static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3710{
3711 struct vcpu_vmx *vmx = to_vmx(vcpu);
3712 int r;
3713
Wincy Van705699a2015-02-03 23:58:17 +08003714 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
3715 if (!r)
3716 return;
3717
Yang Zhanga20ed542013-04-11 19:25:15 +08003718 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3719 return;
3720
Paolo Bonzinib95234c2016-12-19 13:57:33 +01003721 /* If a previous notification has sent the IPI, nothing to do. */
3722 if (pi_test_and_set_on(&vmx->pi_desc))
3723 return;
3724
Wincy Van06a55242017-04-28 13:13:59 +08003725 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08003726 kvm_vcpu_kick(vcpu);
3727}
3728
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003730 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3731 * will not change in the lifetime of the guest.
3732 * Note that host-state that does change is set elsewhere. E.g., host-state
3733 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3734 */
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003735void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003736{
3737 u32 low32, high32;
3738 unsigned long tmpl;
3739 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003740 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003741
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07003742 cr0 = read_cr0();
3743 WARN_ON(cr0 & X86_CR0_TS);
3744 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003745
3746 /*
3747 * Save the most likely value for this task's CR3 in the VMCS.
3748 * We can't use __get_current_cr3_fast() because we're not atomic.
3749 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07003750 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07003751 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003752 vmx->loaded_vmcs->host_state.cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003753
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003754 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003755 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003756 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
Sean Christophersond7ee0392018-07-23 12:32:47 -07003757 vmx->loaded_vmcs->host_state.cr4 = cr4;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07003758
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003759 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003760#ifdef CONFIG_X86_64
3761 /*
3762 * Load null selectors, so we can avoid reloading them in
Sean Christopherson6d6095b2018-07-23 12:32:44 -07003763 * vmx_prepare_switch_to_host(), in case userspace uses
3764 * the null selectors too (the expected case).
Avi Kivityb2da15a2012-05-13 19:53:24 +03003765 */
3766 vmcs_write16(HOST_DS_SELECTOR, 0);
3767 vmcs_write16(HOST_ES_SELECTOR, 0);
3768#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003769 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3770 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003771#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003772 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3773 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3774
Juergen Gross87930012017-09-04 12:25:27 +02003775 store_idt(&dt);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003776 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08003777 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003778
Sean Christopherson453eafb2018-12-20 12:25:17 -08003779 vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003780
3781 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3782 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3783 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3784 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3785
3786 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3787 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3788 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3789 }
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003790
Sean Christophersonc73da3f2018-12-03 13:53:00 -08003791 if (cpu_has_load_ia32_efer())
Sean Christopherson5a5e8a12018-09-26 09:23:56 -07003792 vmcs_write64(HOST_IA32_EFER, host_efer);
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003793}
3794
Sean Christopherson97b7ead2018-12-03 13:53:16 -08003795void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003796{
3797 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3798 if (enable_ept)
3799 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003800 if (is_guest_mode(&vmx->vcpu))
3801 vmx->vcpu.arch.cr4_guest_owned_bits &=
3802 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003803 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3804}
3805
Yang Zhang01e439b2013-04-11 19:25:12 +08003806static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
3807{
3808 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
3809
Andrey Smetanind62caab2015-11-10 15:36:33 +03003810 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08003811 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01003812
3813 if (!enable_vnmi)
3814 pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;
3815
Yunhong Jiang64672c92016-06-13 14:19:59 -07003816 /* Enable the preemption timer dynamically */
3817 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003818 return pin_based_exec_ctrl;
3819}
3820
Andrey Smetanind62caab2015-11-10 15:36:33 +03003821static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
3822{
3823 struct vcpu_vmx *vmx = to_vmx(vcpu);
3824
3825 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03003826 if (cpu_has_secondary_exec_ctrls()) {
3827 if (kvm_vcpu_apicv_active(vcpu))
3828 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
3829 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3830 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3831 else
3832 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
3833 SECONDARY_EXEC_APIC_REGISTER_VIRT |
3834 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3835 }
3836
3837 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01003838 vmx_update_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03003839}
3840
Sean Christopherson89b0c9f2018-12-03 13:53:07 -08003841u32 vmx_exec_control(struct vcpu_vmx *vmx)
3842{
3843 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3844
3845 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
3846 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
3847
3848 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
3849 exec_control &= ~CPU_BASED_TPR_SHADOW;
3850#ifdef CONFIG_X86_64
3851 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3852 CPU_BASED_CR8_LOAD_EXITING;
3853#endif
3854 }
3855 if (!enable_ept)
3856 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3857 CPU_BASED_CR3_LOAD_EXITING |
3858 CPU_BASED_INVLPG_EXITING;
3859 if (kvm_mwait_in_guest(vmx->vcpu.kvm))
3860 exec_control &= ~(CPU_BASED_MWAIT_EXITING |
3861 CPU_BASED_MONITOR_EXITING);
3862 if (kvm_hlt_in_guest(vmx->vcpu.kvm))
3863 exec_control &= ~CPU_BASED_HLT_EXITING;
3864 return exec_control;
3865}
3866
3867
Paolo Bonzini80154d72017-08-24 13:55:35 +02003868static void vmx_compute_secondary_exec_control(struct vcpu_vmx *vmx)
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003869{
Paolo Bonzini80154d72017-08-24 13:55:35 +02003870 struct kvm_vcpu *vcpu = &vmx->vcpu;
3871
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003872 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003873
Chao Pengf99e3da2018-10-24 16:05:10 +08003874 if (pt_mode == PT_MODE_SYSTEM)
3875 exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
Paolo Bonzini80154d72017-08-24 13:55:35 +02003876 if (!cpu_need_virtualize_apic_accesses(vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003877 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3878 if (vmx->vpid == 0)
3879 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3880 if (!enable_ept) {
3881 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3882 enable_unrestricted_guest = 0;
3883 }
3884 if (!enable_unrestricted_guest)
3885 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
Wanpeng Lib31c1142018-03-12 04:53:04 -07003886 if (kvm_pause_in_guest(vmx->vcpu.kvm))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003887 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini80154d72017-08-24 13:55:35 +02003888 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08003889 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
3890 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08003891 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02003892
3893 /* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
3894 * in vmx_set_cr4. */
3895 exec_control &= ~SECONDARY_EXEC_DESC;
3896
Abel Gordonabc4fc52013-04-18 14:35:25 +03003897 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
3898 (handle_vmptrld).
3899 We can NOT enable shadow_vmcs here because we don't have yet
3900 a current VMCS12
3901 */
3902 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08003903
3904 if (!enable_pml)
3905 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08003906
Paolo Bonzini3db13482017-08-24 14:48:03 +02003907 if (vmx_xsaves_supported()) {
3908 /* Exposing XSAVES only when XSAVE is exposed */
3909 bool xsaves_enabled =
3910 guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3911 guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);
3912
3913 if (!xsaves_enabled)
3914 exec_control &= ~SECONDARY_EXEC_XSAVES;
3915
3916 if (nested) {
3917 if (xsaves_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003918 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003919 SECONDARY_EXEC_XSAVES;
3920 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003921 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini3db13482017-08-24 14:48:03 +02003922 ~SECONDARY_EXEC_XSAVES;
3923 }
3924 }
3925
Paolo Bonzini80154d72017-08-24 13:55:35 +02003926 if (vmx_rdtscp_supported()) {
3927 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
3928 if (!rdtscp_enabled)
3929 exec_control &= ~SECONDARY_EXEC_RDTSCP;
3930
3931 if (nested) {
3932 if (rdtscp_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003933 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003934 SECONDARY_EXEC_RDTSCP;
3935 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003936 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003937 ~SECONDARY_EXEC_RDTSCP;
3938 }
3939 }
3940
3941 if (vmx_invpcid_supported()) {
3942 /* Exposing INVPCID only when PCID is exposed */
3943 bool invpcid_enabled =
3944 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
3945 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
3946
3947 if (!invpcid_enabled) {
3948 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
3949 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
3950 }
3951
3952 if (nested) {
3953 if (invpcid_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003954 vmx->nested.msrs.secondary_ctls_high |=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003955 SECONDARY_EXEC_ENABLE_INVPCID;
3956 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003957 vmx->nested.msrs.secondary_ctls_high &=
Paolo Bonzini80154d72017-08-24 13:55:35 +02003958 ~SECONDARY_EXEC_ENABLE_INVPCID;
3959 }
3960 }
3961
Jim Mattson45ec3682017-08-23 16:32:04 -07003962 if (vmx_rdrand_supported()) {
3963 bool rdrand_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDRAND);
3964 if (rdrand_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003965 exec_control &= ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003966
3967 if (nested) {
3968 if (rdrand_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003969 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003970 SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003971 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003972 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003973 ~SECONDARY_EXEC_RDRAND_EXITING;
Jim Mattson45ec3682017-08-23 16:32:04 -07003974 }
3975 }
3976
Jim Mattson75f4fc82017-08-23 16:32:03 -07003977 if (vmx_rdseed_supported()) {
3978 bool rdseed_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDSEED);
3979 if (rdseed_enabled)
David Hildenbrand736fdf72017-08-24 20:51:37 +02003980 exec_control &= ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07003981
3982 if (nested) {
3983 if (rdseed_enabled)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003984 vmx->nested.msrs.secondary_ctls_high |=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003985 SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07003986 else
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01003987 vmx->nested.msrs.secondary_ctls_high &=
David Hildenbrand736fdf72017-08-24 20:51:37 +02003988 ~SECONDARY_EXEC_RDSEED_EXITING;
Jim Mattson75f4fc82017-08-23 16:32:03 -07003989 }
3990 }
3991
Paolo Bonzini80154d72017-08-24 13:55:35 +02003992 vmx->secondary_exec_control = exec_control;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003993}
3994
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003995static void ept_set_mmio_spte_mask(void)
3996{
3997 /*
3998 * EPT Misconfigurations can be generated if the value of bits 2:0
3999 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004000 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07004001 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
4002 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004003}
4004
Wanpeng Lif53cd632014-12-02 19:14:58 +08004005#define VMX_XSS_EXIT_BITMAP 0
Avi Kivity6aa8b732006-12-10 02:21:36 -08004006
Sean Christopherson944c3462018-12-03 13:53:09 -08004007/*
4008 * Sets up the vmcs for emulated real mode.
4009 */
4010static void vmx_vcpu_setup(struct vcpu_vmx *vmx)
4011{
4012 int i;
4013
4014 if (nested)
4015 nested_vmx_vcpu_setup();
4016
Sheng Yang25c5f222008-03-28 13:18:56 +08004017 if (cpu_has_vmx_msr_bitmap())
Paolo Bonzini904e14f2018-01-16 16:51:18 +01004018 vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
Sheng Yang25c5f222008-03-28 13:18:56 +08004019
Avi Kivity6aa8b732006-12-10 02:21:36 -08004020 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4021
Avi Kivity6aa8b732006-12-10 02:21:36 -08004022 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004023 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07004024 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004025
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004026 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004027
Dan Williamsdfa169b2016-06-02 11:17:24 -07004028 if (cpu_has_secondary_exec_ctrls()) {
Paolo Bonzini80154d72017-08-24 13:55:35 +02004029 vmx_compute_secondary_exec_control(vmx);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004030 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
Paolo Bonzini80154d72017-08-24 13:55:35 +02004031 vmx->secondary_exec_control);
Dan Williamsdfa169b2016-06-02 11:17:24 -07004032 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004033
Andrey Smetanind62caab2015-11-10 15:36:33 +03004034 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004035 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4036 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4037 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4038 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4039
4040 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004041
Li RongQing0bcf2612015-12-03 13:29:34 +08004042 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08004043 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004044 }
4045
Wanpeng Lib31c1142018-03-12 04:53:04 -07004046 if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004047 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004048 vmx->ple_window = ple_window;
4049 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004050 }
4051
Xiao Guangrongc3707952011-07-12 03:28:04 +08004052 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4053 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004054 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4055
Avi Kivity9581d442010-10-19 16:46:55 +02004056 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4057 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004058 vmx_set_constant_host_state(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004059 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4060 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004061
Bandan Das2a499e42017-08-03 15:54:41 -04004062 if (cpu_has_vmx_vmfunc())
4063 vmcs_write64(VM_FUNCTION_CONTROL, 0);
4064
Eddie Dong2cc51562007-05-21 07:28:09 +03004065 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4066 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004067 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
Eddie Dong2cc51562007-05-21 07:28:09 +03004068 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Konrad Rzeszutek Wilk33966dd62018-06-20 13:58:37 -04004069 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004070
Radim Krčmář74545702015-04-27 15:11:25 +02004071 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4072 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004073
Paolo Bonzini03916db2014-07-24 14:21:57 +02004074 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004075 u32 index = vmx_msr_index[i];
4076 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004077 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004078
4079 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4080 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004081 if (wrmsr_safe(index, data_low, data_high) < 0)
4082 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004083 vmx->guest_msrs[j].index = i;
4084 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004085 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004086 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004088
Paolo Bonzini5b76a3c2018-08-05 16:07:47 +02004089 vmx->arch_capabilities = kvm_get_arch_capabilities();
Gleb Natapov2961e8762013-11-25 15:37:13 +02004090
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004091 vm_exit_controls_init(vmx, vmx_vmexit_ctrl());
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092
4093 /* 22.2.1, 20.8.1 */
Sean Christophersonc73da3f2018-12-03 13:53:00 -08004094 vm_entry_controls_init(vmx, vmx_vmentry_ctrl());
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004095
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004096 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
4097 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
4098
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004099 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004100
Wanpeng Lif53cd632014-12-02 19:14:58 +08004101 if (vmx_xsaves_supported())
4102 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4103
Peter Feiner4e595162016-07-07 14:49:58 -07004104 if (enable_pml) {
Peter Feiner4e595162016-07-07 14:49:58 -07004105 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
4106 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
4107 }
Sean Christopherson0b665d32018-08-14 09:33:34 -07004108
4109 if (cpu_has_vmx_encls_vmexit())
4110 vmcs_write64(ENCLS_EXITING_BITMAP, -1ull);
Chao Peng2ef444f2018-10-24 16:05:12 +08004111
4112 if (pt_mode == PT_MODE_HOST_GUEST) {
4113 memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
4114 /* Bit[6~0] are forced to 1, writes are ignored. */
4115 vmx->pt_desc.guest.output_mask = 0x7F;
4116 vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
4117 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004118}
4119
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004120static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004121{
4122 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004123 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004124 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004125
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004126 vmx->rmode.vm86_active = 0;
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01004127 vmx->spec_ctrl = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004128
Wanpeng Li518e7b92018-02-28 14:03:31 +08004129 vcpu->arch.microcode_version = 0x100000000ULL;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004130 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004131 kvm_set_cr8(vcpu, 0);
4132
4133 if (!init_event) {
4134 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4135 MSR_IA32_APICBASE_ENABLE;
4136 if (kvm_vcpu_is_reset_bsp(vcpu))
4137 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4138 apic_base_msr.host_initiated = true;
4139 kvm_set_apic_base(vcpu, &apic_base_msr);
4140 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004141
Avi Kivity2fb92db2011-04-27 19:42:18 +03004142 vmx_segment_cache_clear(vmx);
4143
Avi Kivity5706be02008-08-20 15:07:31 +03004144 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004145 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004146 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004147
4148 seg_setup(VCPU_SREG_DS);
4149 seg_setup(VCPU_SREG_ES);
4150 seg_setup(VCPU_SREG_FS);
4151 seg_setup(VCPU_SREG_GS);
4152 seg_setup(VCPU_SREG_SS);
4153
4154 vmcs_write16(GUEST_TR_SELECTOR, 0);
4155 vmcs_writel(GUEST_TR_BASE, 0);
4156 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4157 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4158
4159 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4160 vmcs_writel(GUEST_LDTR_BASE, 0);
4161 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4162 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4163
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004164 if (!init_event) {
4165 vmcs_write32(GUEST_SYSENTER_CS, 0);
4166 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4167 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4168 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4169 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004170
Wanpeng Lic37c2872017-11-20 14:52:21 -08004171 kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
Jan Kiszka66450a22013-03-13 12:42:34 +01004172 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004173
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004174 vmcs_writel(GUEST_GDTR_BASE, 0);
4175 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4176
4177 vmcs_writel(GUEST_IDTR_BASE, 0);
4178 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4179
Anthony Liguori443381a2010-12-06 10:53:38 -06004180 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004181 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01004182 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Wanpeng Lia554d202017-10-11 05:10:19 -07004183 if (kvm_mpx_supported())
4184 vmcs_write64(GUEST_BNDCFGS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004185
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004186 setup_msrs(vmx);
4187
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4189
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004190 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004191 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004192 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004193 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004194 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004195 vmcs_write32(TPR_THRESHOLD, 0);
4196 }
4197
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004198 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004199
Sheng Yang2384d2b2008-01-17 15:14:33 +08004200 if (vmx->vpid != 0)
4201 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4202
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004203 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004204 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06004205 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004206 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02004207 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004208
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004209 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004211 vpid_sync_context(vmx->vpid);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004212 if (init_event)
4213 vmx_clear_hlt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004214}
4215
Jan Kiszkac9a79532014-03-07 20:03:15 +01004216static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004217{
Paolo Bonzini47c01522016-12-19 11:44:07 +01004218 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
4219 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004220}
4221
Jan Kiszkac9a79532014-03-07 20:03:15 +01004222static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004223{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004224 if (!enable_vnmi ||
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004225 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01004226 enable_irq_window(vcpu);
4227 return;
4228 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004229
Paolo Bonzini47c01522016-12-19 11:44:07 +01004230 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
4231 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004232}
4233
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004234static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004235{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004236 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004237 uint32_t intr;
4238 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004239
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004240 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004241
Avi Kivityfa89a812008-09-01 15:57:51 +03004242 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004243 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004244 int inc_eip = 0;
4245 if (vcpu->arch.interrupt.soft)
4246 inc_eip = vcpu->arch.event_exit_inst_len;
4247 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004248 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004249 return;
4250 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004251 intr = irq | INTR_INFO_VALID_MASK;
4252 if (vcpu->arch.interrupt.soft) {
4253 intr |= INTR_TYPE_SOFT_INTR;
4254 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4255 vmx->vcpu.arch.event_exit_inst_len);
4256 } else
4257 intr |= INTR_TYPE_EXT_INTR;
4258 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004259
4260 vmx_clear_hlt(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004261}
4262
Sheng Yangf08864b2008-05-15 18:23:25 +08004263static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4264{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004265 struct vcpu_vmx *vmx = to_vmx(vcpu);
4266
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004267 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004268 /*
4269 * Tracking the NMI-blocked state in software is built upon
4270 * finding the next open IRQ window. This, in turn, depends on
4271 * well-behaving guests: They have to keep IRQs disabled at
4272 * least as long as the NMI handler runs. Otherwise we may
4273 * cause NMI nesting, maybe breaking the guest. But as this is
4274 * highly unlikely, we can live with the residual risk.
4275 */
4276 vmx->loaded_vmcs->soft_vnmi_blocked = 1;
4277 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4278 }
4279
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004280 ++vcpu->stat.nmi_injections;
4281 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004282
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004283 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004284 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004285 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004286 return;
4287 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08004288
Sheng Yangf08864b2008-05-15 18:23:25 +08004289 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4290 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Wanpeng Licaa057a2018-03-12 04:53:03 -07004291
4292 vmx_clear_hlt(vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004293}
4294
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004295bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004296{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004297 struct vcpu_vmx *vmx = to_vmx(vcpu);
4298 bool masked;
4299
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004300 if (!enable_vnmi)
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004301 return vmx->loaded_vmcs->soft_vnmi_blocked;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004302 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02004303 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02004304 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
4305 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4306 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004307}
4308
Sean Christopherson97b7ead2018-12-03 13:53:16 -08004309void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004310{
4311 struct vcpu_vmx *vmx = to_vmx(vcpu);
4312
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004313 if (!enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004314 if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
4315 vmx->loaded_vmcs->soft_vnmi_blocked = masked;
4316 vmx->loaded_vmcs->vnmi_blocked_time = 0;
4317 }
4318 } else {
4319 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
4320 if (masked)
4321 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4322 GUEST_INTR_STATE_NMI);
4323 else
4324 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4325 GUEST_INTR_STATE_NMI);
4326 }
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004327}
4328
Jan Kiszka2505dc92013-04-14 12:12:47 +02004329static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4330{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004331 if (to_vmx(vcpu)->nested.nested_run_pending)
4332 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004333
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01004334 if (!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01004335 to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
4336 return 0;
4337
Jan Kiszka2505dc92013-04-14 12:12:47 +02004338 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4339 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4340 | GUEST_INTR_STATE_NMI));
4341}
4342
Gleb Natapov78646122009-03-23 12:12:11 +02004343static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4344{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004345 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4346 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004347 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4348 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004349}
4350
Izik Eiduscbc94022007-10-25 00:29:55 +02004351static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4352{
4353 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02004354
Sean Christophersonf7eaeb02018-03-05 12:04:36 -08004355 if (enable_unrestricted_guest)
4356 return 0;
4357
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004358 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
4359 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02004360 if (ret)
4361 return ret;
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004362 to_kvm_vmx(kvm)->tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004363 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004364}
4365
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004366static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
4367{
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07004368 to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004369 return 0;
4370}
4371
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004372static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004373{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004374 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004375 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004376 /*
4377 * Update instruction length as we may reinject the exception
4378 * from user space while in guest debugging mode.
4379 */
4380 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4381 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004382 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004383 return false;
4384 /* fall through */
4385 case DB_VECTOR:
4386 if (vcpu->guest_debug &
4387 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4388 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004389 /* fall through */
4390 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004391 case OF_VECTOR:
4392 case BR_VECTOR:
4393 case UD_VECTOR:
4394 case DF_VECTOR:
4395 case SS_VECTOR:
4396 case GP_VECTOR:
4397 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004398 return true;
4399 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004400 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004401 return false;
4402}
4403
4404static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4405 int vec, u32 err_code)
4406{
4407 /*
4408 * Instruction with address size override prefix opcode 0x67
4409 * Cause the #SS fault with 0 error code in VM86 mode.
4410 */
4411 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004412 if (kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE) {
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004413 if (vcpu->arch.halt_request) {
4414 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06004415 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004416 }
4417 return 1;
4418 }
4419 return 0;
4420 }
4421
4422 /*
4423 * Forward all other exceptions that are valid in real mode.
4424 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4425 * the required debugging infrastructure rework.
4426 */
4427 kvm_queue_exception(vcpu, vec);
4428 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004429}
4430
Andi Kleena0861c02009-06-08 17:37:09 +08004431/*
4432 * Trigger machine check on the host. We assume all the MSRs are already set up
4433 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4434 * We pass a fake environment to the machine check handler because we want
4435 * the guest to be always treated like user space, no matter what context
4436 * it used internally.
4437 */
4438static void kvm_machine_check(void)
4439{
4440#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4441 struct pt_regs regs = {
4442 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4443 .flags = X86_EFLAGS_IF,
4444 };
4445
4446 do_machine_check(&regs, 0);
4447#endif
4448}
4449
Avi Kivity851ba692009-08-24 11:10:17 +03004450static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004451{
4452 /* already handled by vcpu_run */
4453 return 1;
4454}
4455
Avi Kivity851ba692009-08-24 11:10:17 +03004456static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457{
Avi Kivity1155f762007-11-22 11:30:47 +02004458 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004459 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004460 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004461 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004462 u32 vect_info;
4463 enum emulation_result er;
4464
Avi Kivity1155f762007-11-22 11:30:47 +02004465 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004466 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004467
Andi Kleena0861c02009-06-08 17:37:09 +08004468 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004469 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004470
Jim Mattsonef85b672016-12-12 11:01:37 -08004471 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02004472 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004473
Wanpeng Li082d06e2018-04-03 16:28:48 -07004474 if (is_invalid_opcode(intr_info))
4475 return handle_ud(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004476
Avi Kivity6aa8b732006-12-10 02:21:36 -08004477 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004478 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004479 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004480
Liran Alon9e869482018-03-12 13:12:51 +02004481 if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
4482 WARN_ON_ONCE(!enable_vmware_backdoor);
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004483 er = kvm_emulate_instruction(vcpu,
Liran Alon9e869482018-03-12 13:12:51 +02004484 EMULTYPE_VMWARE | EMULTYPE_NO_UD_ON_FAIL);
4485 if (er == EMULATE_USER_EXIT)
4486 return 0;
4487 else if (er != EMULATE_DONE)
4488 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
4489 return 1;
4490 }
4491
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004492 /*
4493 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4494 * MMIO, it is better to report an internal error.
4495 * See the comments in vmx_handle_exit.
4496 */
4497 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4498 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4499 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4500 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004501 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004502 vcpu->run->internal.data[0] = vect_info;
4503 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02004504 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004505 return 0;
4506 }
4507
Avi Kivity6aa8b732006-12-10 02:21:36 -08004508 if (is_page_fault(intr_info)) {
4509 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07004510 /* EPT won't cause page fault directly */
4511 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
Paolo Bonzinid0006532017-08-11 18:36:43 +02004512 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004513 }
4514
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004515 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004516
4517 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4518 return handle_rmode_exception(vcpu, ex_no, error_code);
4519
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004520 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01004521 case AC_VECTOR:
4522 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
4523 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004524 case DB_VECTOR:
4525 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4526 if (!(vcpu->guest_debug &
4527 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004528 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004529 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Linus Torvalds32d43cd2018-03-20 12:16:59 -07004530 if (is_icebp(intr_info))
Huw Daviesfd2a4452014-04-16 10:02:51 +01004531 skip_emulated_instruction(vcpu);
4532
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004533 kvm_queue_exception(vcpu, DB_VECTOR);
4534 return 1;
4535 }
4536 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4537 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4538 /* fall through */
4539 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004540 /*
4541 * Update instruction length as we may reinject #BP from
4542 * user space while in guest debugging mode. Reading it for
4543 * #DB as well causes no harm, it is not used in that case.
4544 */
4545 vmx->vcpu.arch.event_exit_inst_len =
4546 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004547 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004548 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004549 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4550 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004551 break;
4552 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004553 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4554 kvm_run->ex.exception = ex_no;
4555 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004556 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004557 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004558 return 0;
4559}
4560
Avi Kivity851ba692009-08-24 11:10:17 +03004561static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004562{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004563 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004564 return 1;
4565}
4566
Avi Kivity851ba692009-08-24 11:10:17 +03004567static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004568{
Avi Kivity851ba692009-08-24 11:10:17 +03004569 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07004570 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08004571 return 0;
4572}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004573
Avi Kivity851ba692009-08-24 11:10:17 +03004574static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004575{
He, Qingbfdaab02007-09-12 14:18:28 +08004576 unsigned long exit_qualification;
Sean Christophersondca7f122018-03-08 08:57:27 -08004577 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004578 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004579
He, Qingbfdaab02007-09-12 14:18:28 +08004580 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004581 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004582
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004583 ++vcpu->stat.io_exits;
4584
Sean Christopherson432baf62018-03-08 08:57:26 -08004585 if (string)
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004586 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004587
4588 port = exit_qualification >> 16;
4589 size = (exit_qualification & 7) + 1;
Sean Christopherson432baf62018-03-08 08:57:26 -08004590 in = (exit_qualification & 8) != 0;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004591
Sean Christophersondca7f122018-03-08 08:57:27 -08004592 return kvm_fast_pio(vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593}
4594
Ingo Molnar102d8322007-02-19 14:37:47 +02004595static void
4596vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4597{
4598 /*
4599 * Patch in the VMCALL instruction:
4600 */
4601 hypercall[0] = 0x0f;
4602 hypercall[1] = 0x01;
4603 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004604}
4605
Guo Chao0fa06072012-06-28 15:16:19 +08004606/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004607static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4608{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004609 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004610 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4611 unsigned long orig_val = val;
4612
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004613 /*
4614 * We get here when L2 changed cr0 in a way that did not change
4615 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004616 * but did change L0 shadowed bits. So we first calculate the
4617 * effective cr0 value that L1 would like to write into the
4618 * hardware. It consists of the L2-owned bits from the new
4619 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004620 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004621 val = (val & ~vmcs12->cr0_guest_host_mask) |
4622 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4623
David Matlack38991522016-11-29 18:14:08 -08004624 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004625 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004626
4627 if (kvm_set_cr0(vcpu, val))
4628 return 1;
4629 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004630 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004631 } else {
4632 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08004633 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004634 return 1;
David Matlack38991522016-11-29 18:14:08 -08004635
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004636 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004637 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004638}
4639
4640static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4641{
4642 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004643 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4644 unsigned long orig_val = val;
4645
4646 /* analogously to handle_set_cr0 */
4647 val = (val & ~vmcs12->cr4_guest_host_mask) |
4648 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4649 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004650 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004651 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004652 return 0;
4653 } else
4654 return kvm_set_cr4(vcpu, val);
4655}
4656
Paolo Bonzini0367f202016-07-12 10:44:55 +02004657static int handle_desc(struct kvm_vcpu *vcpu)
4658{
4659 WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004660 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Paolo Bonzini0367f202016-07-12 10:44:55 +02004661}
4662
Avi Kivity851ba692009-08-24 11:10:17 +03004663static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004664{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004665 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004666 int cr;
4667 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004668 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004669 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004670
He, Qingbfdaab02007-09-12 14:18:28 +08004671 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004672 cr = exit_qualification & 15;
4673 reg = (exit_qualification >> 8) & 15;
4674 switch ((exit_qualification >> 4) & 3) {
4675 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03004676 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004677 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678 switch (cr) {
4679 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004680 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004681 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004682 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004683 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity23902182010-06-10 17:02:16 +03004684 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004685 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004686 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004687 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004688 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004689 case 8: {
4690 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03004691 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004692 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004693 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004694 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08004695 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004696 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004697 return ret;
4698 /*
4699 * TODO: we might be squashing a
4700 * KVM_GUESTDBG_SINGLESTEP-triggered
4701 * KVM_EXIT_DEBUG here.
4702 */
Avi Kivity851ba692009-08-24 11:10:17 +03004703 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004704 return 0;
4705 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004706 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004707 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004708 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08004709 WARN_ONCE(1, "Guest should always own CR0.TS");
4710 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02004711 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08004712 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713 case 1: /*mov from cr*/
4714 switch (cr) {
4715 case 3:
Sean Christophersone1de91c2018-03-05 12:04:41 -08004716 WARN_ON_ONCE(enable_unrestricted_guest);
Avi Kivity9f8fe502010-12-05 17:30:00 +02004717 val = kvm_read_cr3(vcpu);
4718 kvm_register_write(vcpu, reg, val);
4719 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004720 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004721 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004722 val = kvm_get_cr8(vcpu);
4723 kvm_register_write(vcpu, reg, val);
4724 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004725 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004726 }
4727 break;
4728 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004729 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004730 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004731 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732
Kyle Huey6affcbe2016-11-29 12:40:40 -08004733 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004734 default:
4735 break;
4736 }
Avi Kivity851ba692009-08-24 11:10:17 +03004737 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004738 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004739 (int)(exit_qualification >> 4) & 3, cr);
4740 return 0;
4741}
4742
Avi Kivity851ba692009-08-24 11:10:17 +03004743static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004744{
He, Qingbfdaab02007-09-12 14:18:28 +08004745 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004746 int dr, dr7, reg;
4747
4748 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4749 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4750
4751 /* First, if DR does not exist, trigger UD */
4752 if (!kvm_require_dr(vcpu, dr))
4753 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004754
Jan Kiszkaf2483412010-01-20 18:20:20 +01004755 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004756 if (!kvm_require_cpl(vcpu, 0))
4757 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004758 dr7 = vmcs_readl(GUEST_DR7);
4759 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004760 /*
4761 * As the vm-exit takes precedence over the debug trap, we
4762 * need to emulate the latter, either for the host or the
4763 * guest debugging itself.
4764 */
4765 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004766 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03004767 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02004768 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004769 vcpu->run->debug.arch.exception = DB_VECTOR;
4770 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004771 return 0;
4772 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02004773 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004774 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004775 kvm_queue_exception(vcpu, DB_VECTOR);
4776 return 1;
4777 }
4778 }
4779
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004780 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01004781 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
4782 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004783
4784 /*
4785 * No more DR vmexits; force a reload of the debug registers
4786 * and reenter on this instruction. The next vmexit will
4787 * retrieve the full state of the debug registers.
4788 */
4789 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
4790 return 1;
4791 }
4792
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004793 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4794 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004795 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004796
4797 if (kvm_get_dr(vcpu, dr, &val))
4798 return 1;
4799 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03004800 } else
Nadav Amit57773922014-06-18 17:19:23 +03004801 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01004802 return 1;
4803
Kyle Huey6affcbe2016-11-29 12:40:40 -08004804 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004805}
4806
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01004807static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
4808{
4809 return vcpu->arch.dr6;
4810}
4811
4812static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
4813{
4814}
4815
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004816static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
4817{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004818 get_debugreg(vcpu->arch.db[0], 0);
4819 get_debugreg(vcpu->arch.db[1], 1);
4820 get_debugreg(vcpu->arch.db[2], 2);
4821 get_debugreg(vcpu->arch.db[3], 3);
4822 get_debugreg(vcpu->arch.dr6, 6);
4823 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
4824
4825 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01004826 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01004827}
4828
Gleb Natapov020df072010-04-13 10:05:23 +03004829static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4830{
4831 vmcs_writel(GUEST_DR7, val);
4832}
4833
Avi Kivity851ba692009-08-24 11:10:17 +03004834static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835{
Kyle Huey6a908b62016-11-29 12:40:37 -08004836 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004837}
4838
Avi Kivity851ba692009-08-24 11:10:17 +03004839static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004840{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004841 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004842 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004843
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004844 msr_info.index = ecx;
4845 msr_info.host_initiated = false;
4846 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02004847 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004848 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004849 return 1;
4850 }
4851
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004852 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004853
Avi Kivity6aa8b732006-12-10 02:21:36 -08004854 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02004855 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
4856 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08004857 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004858}
4859
Avi Kivity851ba692009-08-24 11:10:17 +03004860static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861{
Will Auld8fe8ab42012-11-29 12:42:12 -08004862 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004863 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4864 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4865 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004866
Will Auld8fe8ab42012-11-29 12:42:12 -08004867 msr.data = data;
4868 msr.index = ecx;
4869 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03004870 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004871 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004872 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004873 return 1;
4874 }
4875
Avi Kivity59200272010-01-25 19:47:02 +02004876 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004877 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004878}
4879
Avi Kivity851ba692009-08-24 11:10:17 +03004880static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004881{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01004882 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004883 return 1;
4884}
4885
Avi Kivity851ba692009-08-24 11:10:17 +03004886static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004887{
Paolo Bonzini47c01522016-12-19 11:44:07 +01004888 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
4889 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004890
Avi Kivity3842d132010-07-27 12:30:24 +03004891 kvm_make_request(KVM_REQ_EVENT, vcpu);
4892
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004893 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004894 return 1;
4895}
4896
Avi Kivity851ba692009-08-24 11:10:17 +03004897static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004898{
Avi Kivityd3bef152007-06-05 15:53:05 +03004899 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004900}
4901
Avi Kivity851ba692009-08-24 11:10:17 +03004902static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004903{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03004904 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02004905}
4906
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004907static int handle_invd(struct kvm_vcpu *vcpu)
4908{
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004909 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004910}
4911
Avi Kivity851ba692009-08-24 11:10:17 +03004912static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004913{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004914 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004915
4916 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004917 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004918}
4919
Avi Kivityfee84b02011-11-10 14:57:25 +02004920static int handle_rdpmc(struct kvm_vcpu *vcpu)
4921{
4922 int err;
4923
4924 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004925 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02004926}
4927
Avi Kivity851ba692009-08-24 11:10:17 +03004928static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004929{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004930 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004931}
4932
Dexuan Cui2acf9232010-06-10 11:27:12 +08004933static int handle_xsetbv(struct kvm_vcpu *vcpu)
4934{
4935 u64 new_bv = kvm_read_edx_eax(vcpu);
4936 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4937
4938 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08004939 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08004940 return 1;
4941}
4942
Wanpeng Lif53cd632014-12-02 19:14:58 +08004943static int handle_xsaves(struct kvm_vcpu *vcpu)
4944{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004945 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004946 WARN(1, "this should never happen\n");
4947 return 1;
4948}
4949
4950static int handle_xrstors(struct kvm_vcpu *vcpu)
4951{
Kyle Huey6affcbe2016-11-29 12:40:40 -08004952 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08004953 WARN(1, "this should never happen\n");
4954 return 1;
4955}
4956
Avi Kivity851ba692009-08-24 11:10:17 +03004957static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004958{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004959 if (likely(fasteoi)) {
4960 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4961 int access_type, offset;
4962
4963 access_type = exit_qualification & APIC_ACCESS_TYPE;
4964 offset = exit_qualification & APIC_ACCESS_OFFSET;
4965 /*
4966 * Sane guest uses MOV to write EOI, with written value
4967 * not cared. So make a short-circuit here by avoiding
4968 * heavy instruction emulation.
4969 */
4970 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4971 (offset == APIC_EOI)) {
4972 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08004973 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03004974 }
4975 }
Sean Christopherson0ce97a22018-08-23 13:56:52 -07004976 return kvm_emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004977}
4978
Yang Zhangc7c9c562013-01-25 10:18:51 +08004979static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
4980{
4981 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4982 int vector = exit_qualification & 0xff;
4983
4984 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
4985 kvm_apic_set_eoi_accelerated(vcpu, vector);
4986 return 1;
4987}
4988
Yang Zhang83d4c282013-01-25 10:18:49 +08004989static int handle_apic_write(struct kvm_vcpu *vcpu)
4990{
4991 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4992 u32 offset = exit_qualification & 0xfff;
4993
4994 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
4995 kvm_apic_write_nodecode(vcpu, offset);
4996 return 1;
4997}
4998
Avi Kivity851ba692009-08-24 11:10:17 +03004999static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005000{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005001 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005002 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005003 bool has_error_code = false;
5004 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005005 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005006 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005007
5008 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005009 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005010 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005011
5012 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5013
5014 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005015 if (reason == TASK_SWITCH_GATE && idt_v) {
5016 switch (type) {
5017 case INTR_TYPE_NMI_INTR:
5018 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005019 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005020 break;
5021 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005022 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005023 kvm_clear_interrupt_queue(vcpu);
5024 break;
5025 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005026 if (vmx->idt_vectoring_info &
5027 VECTORING_INFO_DELIVER_CODE_MASK) {
5028 has_error_code = true;
5029 error_code =
5030 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5031 }
5032 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005033 case INTR_TYPE_SOFT_EXCEPTION:
5034 kvm_clear_exception_queue(vcpu);
5035 break;
5036 default:
5037 break;
5038 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005039 }
Izik Eidus37817f22008-03-24 23:14:53 +02005040 tss_selector = exit_qualification;
5041
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005042 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5043 type != INTR_TYPE_EXT_INTR &&
5044 type != INTR_TYPE_NMI_INTR))
5045 skip_emulated_instruction(vcpu);
5046
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005047 if (kvm_task_switch(vcpu, tss_selector,
5048 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5049 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005050 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5051 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5052 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005053 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005054 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005055
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005056 /*
5057 * TODO: What about debug traps on tss switch?
5058 * Are we supposed to inject them and update dr6?
5059 */
5060
5061 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005062}
5063
Avi Kivity851ba692009-08-24 11:10:17 +03005064static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005065{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005066 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005067 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01005068 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005069
Sheng Yangf9c617f2009-03-25 10:08:52 +08005070 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005071
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005072 /*
5073 * EPT violation happened while executing iret from NMI,
5074 * "blocked by NMI" bit has to be set before next VM entry.
5075 * There are errata that may cause this bit to not be set:
5076 * AAK134, BY25.
5077 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005078 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005079 enable_vnmi &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005080 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005081 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5082
Sheng Yang14394422008-04-28 12:24:45 +08005083 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005084 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005085
Junaid Shahid27959a42016-12-06 16:46:10 -08005086 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005087 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08005088 ? PFERR_USER_MASK : 0;
5089 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005090 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08005091 ? PFERR_WRITE_MASK : 0;
5092 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08005093 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08005094 ? PFERR_FETCH_MASK : 0;
5095 /* ept page table entry is present? */
5096 error_code |= (exit_qualification &
5097 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
5098 EPT_VIOLATION_EXECUTABLE))
5099 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005100
Paolo Bonzinieebed242016-11-28 14:39:58 +01005101 error_code |= (exit_qualification & 0x100) != 0 ?
5102 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005103
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005104 vcpu->arch.exit_qualification = exit_qualification;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005105 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005106}
5107
Avi Kivity851ba692009-08-24 11:10:17 +03005108static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005109{
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005110 gpa_t gpa;
5111
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005112 /*
5113 * A nested guest cannot optimize MMIO vmexits, because we have an
5114 * nGPA here instead of the required GPA.
5115 */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005116 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Paolo Bonzini9034e6e2017-08-17 18:36:58 +02005117 if (!is_guest_mode(vcpu) &&
5118 !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08005119 trace_kvm_fast_mmio(gpa);
Vitaly Kuznetsovd391f122018-01-25 16:37:07 +01005120 /*
5121 * Doing kvm_skip_emulated_instruction() depends on undefined
5122 * behavior: Intel's manual doesn't mandate
5123 * VM_EXIT_INSTRUCTION_LEN to be set in VMCS when EPT MISCONFIG
5124 * occurs and while on real hardware it was observed to be set,
5125 * other hypervisors (namely Hyper-V) don't set it, we end up
5126 * advancing IP with some random value. Disable fast mmio when
5127 * running nested and keep it for real hardware in hope that
5128 * VM_EXIT_INSTRUCTION_LEN will always be set correctly.
5129 */
5130 if (!static_cpu_has(X86_FEATURE_HYPERVISOR))
5131 return kvm_skip_emulated_instruction(vcpu);
5132 else
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005133 return kvm_emulate_instruction(vcpu, EMULTYPE_SKIP) ==
Sean Christophersonc4409902018-08-23 13:56:46 -07005134 EMULATE_DONE;
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005135 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005136
Sean Christophersonc75d0edc2018-03-29 14:48:31 -07005137 return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005138}
5139
Avi Kivity851ba692009-08-24 11:10:17 +03005140static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005141{
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005142 WARN_ON_ONCE(!enable_vnmi);
Paolo Bonzini47c01522016-12-19 11:44:07 +01005143 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5144 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08005145 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005146 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005147
5148 return 1;
5149}
5150
Mohammed Gamal80ced182009-09-01 12:48:18 +02005151static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005152{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005153 struct vcpu_vmx *vmx = to_vmx(vcpu);
5154 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005155 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005156 u32 cpu_exec_ctrl;
5157 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005158 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005159
Sean Christopherson2bb8caf2018-03-12 10:56:13 -07005160 /*
5161 * We should never reach the point where we are emulating L2
5162 * due to invalid guest state as that means we incorrectly
5163 * allowed a nested VMEntry with an invalid vmcs12.
5164 */
5165 WARN_ON_ONCE(vmx->emulation_required && vmx->nested.nested_run_pending);
5166
Avi Kivity49e9d552010-09-19 14:34:08 +02005167 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5168 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005169
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005170 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005171 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005172 return handle_interrupt_window(&vmx->vcpu);
5173
Radim Krčmář72875d82017-04-26 22:32:19 +02005174 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005175 return 1;
5176
Sean Christopherson0ce97a22018-08-23 13:56:52 -07005177 err = kvm_emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005178
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005179 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005180 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005181 ret = 0;
5182 goto out;
5183 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005184
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005185 if (err != EMULATE_DONE)
5186 goto emulation_error;
5187
5188 if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5189 vcpu->arch.exception.pending)
5190 goto emulation_error;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005191
Gleb Natapov8d76c492013-05-08 18:38:44 +03005192 if (vcpu->arch.halt_request) {
5193 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005194 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005195 goto out;
5196 }
5197
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005198 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005199 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005200 if (need_resched())
5201 schedule();
5202 }
5203
Mohammed Gamal80ced182009-09-01 12:48:18 +02005204out:
5205 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005206
Sean Christophersonadd5ff72018-03-23 09:34:00 -07005207emulation_error:
5208 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5209 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5210 vcpu->run->internal.ndata = 0;
5211 return 0;
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005212}
5213
5214static void grow_ple_window(struct kvm_vcpu *vcpu)
5215{
5216 struct vcpu_vmx *vmx = to_vmx(vcpu);
5217 int old = vmx->ple_window;
5218
Babu Mogerc8e88712018-03-16 16:37:24 -04005219 vmx->ple_window = __grow_ple_window(old, ple_window,
5220 ple_window_grow,
5221 ple_window_max);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005222
5223 if (vmx->ple_window != old)
5224 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005225
5226 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005227}
5228
5229static void shrink_ple_window(struct kvm_vcpu *vcpu)
5230{
5231 struct vcpu_vmx *vmx = to_vmx(vcpu);
5232 int old = vmx->ple_window;
5233
Babu Mogerc8e88712018-03-16 16:37:24 -04005234 vmx->ple_window = __shrink_ple_window(old, ple_window,
5235 ple_window_shrink,
5236 ple_window);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005237
5238 if (vmx->ple_window != old)
5239 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005240
5241 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005242}
5243
5244/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08005245 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
5246 */
5247static void wakeup_handler(void)
5248{
5249 struct kvm_vcpu *vcpu;
5250 int cpu = smp_processor_id();
5251
5252 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5253 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
5254 blocked_vcpu_list) {
5255 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
5256
5257 if (pi_test_on(pi_desc) == 1)
5258 kvm_vcpu_kick(vcpu);
5259 }
5260 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
5261}
5262
Peng Haoe01bca22018-04-07 05:47:32 +08005263static void vmx_enable_tdp(void)
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005264{
5265 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
5266 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
5267 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
5268 0ull, VMX_EPT_EXECUTABLE_MASK,
5269 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05005270 VMX_EPT_RWX_MASK, 0ull);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08005271
5272 ept_set_mmio_spte_mask();
5273 kvm_enable_tdp();
5274}
5275
Avi Kivity6aa8b732006-12-10 02:21:36 -08005276/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005277 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5278 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5279 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005280static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005281{
Wanpeng Lib31c1142018-03-12 04:53:04 -07005282 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005283 grow_ple_window(vcpu);
5284
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08005285 /*
5286 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
5287 * VM-execution control is ignored if CPL > 0. OTOH, KVM
5288 * never set PAUSE_EXITING and just set PLE if supported,
5289 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
5290 */
5291 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005292 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005293}
5294
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005295static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005296{
Kyle Huey6affcbe2016-11-29 12:40:40 -08005297 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005298}
5299
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005300static int handle_mwait(struct kvm_vcpu *vcpu)
5301{
5302 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5303 return handle_nop(vcpu);
5304}
5305
Jim Mattson45ec3682017-08-23 16:32:04 -07005306static int handle_invalid_op(struct kvm_vcpu *vcpu)
5307{
5308 kvm_queue_exception(vcpu, UD_VECTOR);
5309 return 1;
5310}
5311
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005312static int handle_monitor_trap(struct kvm_vcpu *vcpu)
5313{
5314 return 1;
5315}
5316
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005317static int handle_monitor(struct kvm_vcpu *vcpu)
5318{
5319 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5320 return handle_nop(vcpu);
5321}
5322
Junaid Shahideb4b2482018-06-27 14:59:14 -07005323static int handle_invpcid(struct kvm_vcpu *vcpu)
5324{
5325 u32 vmx_instruction_info;
5326 unsigned long type;
5327 bool pcid_enabled;
5328 gva_t gva;
5329 struct x86_exception e;
Junaid Shahidb94742c2018-06-27 14:59:20 -07005330 unsigned i;
5331 unsigned long roots_to_free = 0;
Junaid Shahideb4b2482018-06-27 14:59:14 -07005332 struct {
5333 u64 pcid;
5334 u64 gla;
5335 } operand;
5336
5337 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5338 kvm_queue_exception(vcpu, UD_VECTOR);
5339 return 1;
5340 }
5341
5342 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5343 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
5344
5345 if (type > 3) {
5346 kvm_inject_gp(vcpu, 0);
5347 return 1;
5348 }
5349
5350 /* According to the Intel instruction reference, the memory operand
5351 * is read even if it isn't needed (e.g., for type==all)
5352 */
5353 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5354 vmx_instruction_info, false, &gva))
5355 return 1;
5356
5357 if (kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e)) {
5358 kvm_inject_page_fault(vcpu, &e);
5359 return 1;
5360 }
5361
5362 if (operand.pcid >> 12 != 0) {
5363 kvm_inject_gp(vcpu, 0);
5364 return 1;
5365 }
5366
5367 pcid_enabled = kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE);
5368
5369 switch (type) {
5370 case INVPCID_TYPE_INDIV_ADDR:
5371 if ((!pcid_enabled && (operand.pcid != 0)) ||
5372 is_noncanonical_address(operand.gla, vcpu)) {
5373 kvm_inject_gp(vcpu, 0);
5374 return 1;
5375 }
5376 kvm_mmu_invpcid_gva(vcpu, operand.gla, operand.pcid);
5377 return kvm_skip_emulated_instruction(vcpu);
5378
5379 case INVPCID_TYPE_SINGLE_CTXT:
5380 if (!pcid_enabled && (operand.pcid != 0)) {
5381 kvm_inject_gp(vcpu, 0);
5382 return 1;
5383 }
5384
5385 if (kvm_get_active_pcid(vcpu) == operand.pcid) {
5386 kvm_mmu_sync_roots(vcpu);
5387 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
5388 }
5389
Junaid Shahidb94742c2018-06-27 14:59:20 -07005390 for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
Vitaly Kuznetsov44dd3ff2018-10-08 21:28:05 +02005391 if (kvm_get_pcid(vcpu, vcpu->arch.mmu->prev_roots[i].cr3)
Junaid Shahidb94742c2018-06-27 14:59:20 -07005392 == operand.pcid)
5393 roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
Junaid Shahidade61e22018-06-27 14:59:15 -07005394
Vitaly Kuznetsov6a82cd12018-10-08 21:28:07 +02005395 kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, roots_to_free);
Junaid Shahideb4b2482018-06-27 14:59:14 -07005396 /*
Junaid Shahidb94742c2018-06-27 14:59:20 -07005397 * If neither the current cr3 nor any of the prev_roots use the
Junaid Shahidade61e22018-06-27 14:59:15 -07005398 * given PCID, then nothing needs to be done here because a
5399 * resync will happen anyway before switching to any other CR3.
Junaid Shahideb4b2482018-06-27 14:59:14 -07005400 */
5401
5402 return kvm_skip_emulated_instruction(vcpu);
5403
5404 case INVPCID_TYPE_ALL_NON_GLOBAL:
5405 /*
5406 * Currently, KVM doesn't mark global entries in the shadow
5407 * page tables, so a non-global flush just degenerates to a
5408 * global flush. If needed, we could optimize this later by
5409 * keeping track of global entries in shadow page tables.
5410 */
5411
5412 /* fall-through */
5413 case INVPCID_TYPE_ALL_INCL_GLOBAL:
5414 kvm_mmu_unload(vcpu);
5415 return kvm_skip_emulated_instruction(vcpu);
5416
5417 default:
5418 BUG(); /* We have already checked above that type <= 3 */
5419 }
5420}
5421
Kai Huang843e4332015-01-28 10:54:28 +08005422static int handle_pml_full(struct kvm_vcpu *vcpu)
5423{
5424 unsigned long exit_qualification;
5425
5426 trace_kvm_pml_full(vcpu->vcpu_id);
5427
5428 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5429
5430 /*
5431 * PML buffer FULL happened while executing iret from NMI,
5432 * "blocked by NMI" bit has to be set before next VM entry.
5433 */
5434 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005435 enable_vnmi &&
Kai Huang843e4332015-01-28 10:54:28 +08005436 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
5437 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5438 GUEST_INTR_STATE_NMI);
5439
5440 /*
5441 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
5442 * here.., and there's no userspace involvement needed for PML.
5443 */
5444 return 1;
5445}
5446
Yunhong Jiang64672c92016-06-13 14:19:59 -07005447static int handle_preemption_timer(struct kvm_vcpu *vcpu)
5448{
Sean Christophersond264ee02018-08-27 15:21:12 -07005449 if (!to_vmx(vcpu)->req_immediate_exit)
5450 kvm_lapic_expired_hv_timer(vcpu);
Yunhong Jiang64672c92016-06-13 14:19:59 -07005451 return 1;
5452}
5453
Sean Christophersone4027cf2018-12-03 13:53:12 -08005454/*
5455 * When nested=0, all VMX instruction VM Exits filter here. The handlers
5456 * are overwritten by nested_vmx_setup() when nested=1.
5457 */
5458static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5459{
5460 kvm_queue_exception(vcpu, UD_VECTOR);
5461 return 1;
5462}
5463
Sean Christopherson0b665d32018-08-14 09:33:34 -07005464static int handle_encls(struct kvm_vcpu *vcpu)
5465{
5466 /*
5467 * SGX virtualization is not yet supported. There is no software
5468 * enable bit for SGX, so we have to trap ENCLS and inject a #UD
5469 * to prevent the guest from executing ENCLS.
5470 */
5471 kvm_queue_exception(vcpu, UD_VECTOR);
5472 return 1;
5473}
5474
Nadav Har'El0140cae2011-05-25 23:06:28 +03005475/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005476 * The exit handlers return 1 if the exit was handled fully and guest execution
5477 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5478 * to be done to userspace and return 0.
5479 */
Sean Christophersone4027cf2018-12-03 13:53:12 -08005480static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5482 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005483 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005484 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005485 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005486 [EXIT_REASON_CR_ACCESS] = handle_cr,
5487 [EXIT_REASON_DR_ACCESS] = handle_dr,
5488 [EXIT_REASON_CPUID] = handle_cpuid,
5489 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5490 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5491 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5492 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005493 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005494 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005495 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005496 [EXIT_REASON_VMCALL] = handle_vmcall,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005497 [EXIT_REASON_VMCLEAR] = handle_vmx_instruction,
5498 [EXIT_REASON_VMLAUNCH] = handle_vmx_instruction,
5499 [EXIT_REASON_VMPTRLD] = handle_vmx_instruction,
5500 [EXIT_REASON_VMPTRST] = handle_vmx_instruction,
5501 [EXIT_REASON_VMREAD] = handle_vmx_instruction,
5502 [EXIT_REASON_VMRESUME] = handle_vmx_instruction,
5503 [EXIT_REASON_VMWRITE] = handle_vmx_instruction,
5504 [EXIT_REASON_VMOFF] = handle_vmx_instruction,
5505 [EXIT_REASON_VMON] = handle_vmx_instruction,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005506 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5507 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08005508 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08005509 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02005510 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005511 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005512 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005513 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Paolo Bonzini0367f202016-07-12 10:44:55 +02005514 [EXIT_REASON_GDTR_IDTR] = handle_desc,
5515 [EXIT_REASON_LDTR_TR] = handle_desc,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005516 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5517 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005518 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005519 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03005520 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005521 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005522 [EXIT_REASON_INVEPT] = handle_vmx_instruction,
5523 [EXIT_REASON_INVVPID] = handle_vmx_instruction,
Jim Mattson45ec3682017-08-23 16:32:04 -07005524 [EXIT_REASON_RDRAND] = handle_invalid_op,
Jim Mattson75f4fc82017-08-23 16:32:03 -07005525 [EXIT_REASON_RDSEED] = handle_invalid_op,
Wanpeng Lif53cd632014-12-02 19:14:58 +08005526 [EXIT_REASON_XSAVES] = handle_xsaves,
5527 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08005528 [EXIT_REASON_PML_FULL] = handle_pml_full,
Junaid Shahideb4b2482018-06-27 14:59:14 -07005529 [EXIT_REASON_INVPCID] = handle_invpcid,
Sean Christophersone4027cf2018-12-03 13:53:12 -08005530 [EXIT_REASON_VMFUNC] = handle_vmx_instruction,
Yunhong Jiang64672c92016-06-13 14:19:59 -07005531 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Sean Christopherson0b665d32018-08-14 09:33:34 -07005532 [EXIT_REASON_ENCLS] = handle_encls,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005533};
5534
5535static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005536 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005537
Avi Kivity586f9602010-11-18 13:09:54 +02005538static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5539{
5540 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5541 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5542}
5543
Kai Huanga3eaa862015-11-04 13:46:05 +08005544static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08005545{
Kai Huanga3eaa862015-11-04 13:46:05 +08005546 if (vmx->pml_pg) {
5547 __free_page(vmx->pml_pg);
5548 vmx->pml_pg = NULL;
5549 }
Kai Huang843e4332015-01-28 10:54:28 +08005550}
5551
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005552static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08005553{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005554 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005555 u64 *pml_buf;
5556 u16 pml_idx;
5557
5558 pml_idx = vmcs_read16(GUEST_PML_INDEX);
5559
5560 /* Do nothing if PML buffer is empty */
5561 if (pml_idx == (PML_ENTITY_NUM - 1))
5562 return;
5563
5564 /* PML index always points to next available PML buffer entity */
5565 if (pml_idx >= PML_ENTITY_NUM)
5566 pml_idx = 0;
5567 else
5568 pml_idx++;
5569
5570 pml_buf = page_address(vmx->pml_pg);
5571 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
5572 u64 gpa;
5573
5574 gpa = pml_buf[pml_idx];
5575 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005576 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08005577 }
5578
5579 /* reset PML index */
5580 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5581}
5582
5583/*
5584 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
5585 * Called before reporting dirty_bitmap to userspace.
5586 */
5587static void kvm_flush_pml_buffers(struct kvm *kvm)
5588{
5589 int i;
5590 struct kvm_vcpu *vcpu;
5591 /*
5592 * We only need to kick vcpu out of guest mode here, as PML buffer
5593 * is flushed at beginning of all VMEXITs, and it's obvious that only
5594 * vcpus running in guest are possible to have unflushed GPAs in PML
5595 * buffer.
5596 */
5597 kvm_for_each_vcpu(i, vcpu, kvm)
5598 kvm_vcpu_kick(vcpu);
5599}
5600
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005601static void vmx_dump_sel(char *name, uint32_t sel)
5602{
5603 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05005604 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005605 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
5606 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
5607 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5608}
5609
5610static void vmx_dump_dtsel(char *name, uint32_t limit)
5611{
5612 pr_err("%s limit=0x%08x, base=0x%016lx\n",
5613 name, vmcs_read32(limit),
5614 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5615}
5616
5617static void dump_vmcs(void)
5618{
5619 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
5620 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
5621 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5622 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
5623 u32 secondary_exec_control = 0;
5624 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005625 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005626 int i, n;
5627
5628 if (cpu_has_secondary_exec_ctrls())
5629 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5630
5631 pr_err("*** Guest State ***\n");
5632 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5633 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
5634 vmcs_readl(CR0_GUEST_HOST_MASK));
5635 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
5636 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
5637 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5638 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
5639 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
5640 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005641 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
5642 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
5643 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
5644 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005645 }
5646 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
5647 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
5648 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
5649 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
5650 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5651 vmcs_readl(GUEST_SYSENTER_ESP),
5652 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
5653 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
5654 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
5655 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
5656 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
5657 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
5658 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
5659 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
5660 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
5661 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
5662 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
5663 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
5664 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005665 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5666 efer, vmcs_read64(GUEST_IA32_PAT));
5667 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
5668 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005669 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005670 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005671 vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005672 pr_err("PerfGlobCtl = 0x%016llx\n",
5673 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005674 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005675 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005676 pr_err("Interruptibility = %08x ActivityState = %08x\n",
5677 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
5678 vmcs_read32(GUEST_ACTIVITY_STATE));
5679 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
5680 pr_err("InterruptStatus = %04x\n",
5681 vmcs_read16(GUEST_INTR_STATUS));
5682
5683 pr_err("*** Host State ***\n");
5684 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
5685 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
5686 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
5687 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
5688 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
5689 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
5690 vmcs_read16(HOST_TR_SELECTOR));
5691 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
5692 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
5693 vmcs_readl(HOST_TR_BASE));
5694 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
5695 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
5696 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
5697 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
5698 vmcs_readl(HOST_CR4));
5699 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
5700 vmcs_readl(HOST_IA32_SYSENTER_ESP),
5701 vmcs_read32(HOST_IA32_SYSENTER_CS),
5702 vmcs_readl(HOST_IA32_SYSENTER_EIP));
5703 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005704 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
5705 vmcs_read64(HOST_IA32_EFER),
5706 vmcs_read64(HOST_IA32_PAT));
Sean Christophersonc73da3f2018-12-03 13:53:00 -08005707 if (cpu_has_load_perf_global_ctrl() &&
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01005708 vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005709 pr_err("PerfGlobCtl = 0x%016llx\n",
5710 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005711
5712 pr_err("*** Control State ***\n");
5713 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
5714 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
5715 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
5716 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
5717 vmcs_read32(EXCEPTION_BITMAP),
5718 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
5719 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
5720 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
5721 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
5722 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
5723 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
5724 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
5725 vmcs_read32(VM_EXIT_INTR_INFO),
5726 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
5727 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
5728 pr_err(" reason=%08x qualification=%016lx\n",
5729 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
5730 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
5731 vmcs_read32(IDT_VECTORING_INFO_FIELD),
5732 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005733 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08005734 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005735 pr_err("TSC Multiplier = 0x%016llx\n",
5736 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005737 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
5738 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
5739 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
5740 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
5741 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01005742 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005743 n = vmcs_read32(CR3_TARGET_COUNT);
5744 for (i = 0; i + 1 < n; i += 4)
5745 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
5746 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
5747 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
5748 if (i < n)
5749 pr_err("CR3 target%u=%016lx\n",
5750 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
5751 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
5752 pr_err("PLE Gap=%08x Window=%08x\n",
5753 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
5754 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
5755 pr_err("Virtual processor ID = 0x%04x\n",
5756 vmcs_read16(VIRTUAL_PROCESSOR_ID));
5757}
5758
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759/*
5760 * The guest has exited. See if we can fix it or if we need userspace
5761 * assistance.
5762 */
Avi Kivity851ba692009-08-24 11:10:17 +03005763static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005765 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005766 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005767 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005768
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01005769 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
5770
Kai Huang843e4332015-01-28 10:54:28 +08005771 /*
5772 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
5773 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
5774 * querying dirty_bitmap, we only need to kick all vcpus out of guest
5775 * mode as if vcpus is in root mode, the PML buffer must has been
5776 * flushed already.
5777 */
5778 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02005779 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08005780
Mohammed Gamal80ced182009-09-01 12:48:18 +02005781 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02005782 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02005783 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005784
Paolo Bonzini7313c692017-07-27 10:31:25 +02005785 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
5786 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03005787
Mohammed Gamal51207022010-05-31 22:40:54 +03005788 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02005789 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03005790 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5791 vcpu->run->fail_entry.hardware_entry_failure_reason
5792 = exit_reason;
5793 return 0;
5794 }
5795
Avi Kivity29bd8a72007-09-10 17:27:03 +03005796 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005797 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
5798 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03005799 = vmcs_read32(VM_INSTRUCTION_ERROR);
5800 return 0;
5801 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005802
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005803 /*
5804 * Note:
5805 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
5806 * delivery event since it indicates guest is accessing MMIO.
5807 * The vm-exit can be triggered again after return to guest that
5808 * will cause infinite loop.
5809 */
Mike Dayd77c26f2007-10-08 09:02:08 -04005810 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08005811 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02005812 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00005813 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005814 exit_reason != EXIT_REASON_TASK_SWITCH)) {
5815 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5816 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005817 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005818 vcpu->run->internal.data[0] = vectoring_info;
5819 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02005820 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
5821 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
5822 vcpu->run->internal.ndata++;
5823 vcpu->run->internal.data[3] =
5824 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5825 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08005826 return 0;
5827 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005828
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01005829 if (unlikely(!enable_vnmi &&
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01005830 vmx->loaded_vmcs->soft_vnmi_blocked)) {
5831 if (vmx_interrupt_allowed(vcpu)) {
5832 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5833 } else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
5834 vcpu->arch.nmi_pending) {
5835 /*
5836 * This CPU don't support us in finding the end of an
5837 * NMI-blocked window if the guest runs with IRQs
5838 * disabled. So we pull the trigger after 1 s of
5839 * futile waiting, but inform the user about this.
5840 */
5841 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
5842 "state on VCPU %d after 1 s timeout\n",
5843 __func__, vcpu->vcpu_id);
5844 vmx->loaded_vmcs->soft_vnmi_blocked = 0;
5845 }
5846 }
5847
Avi Kivity6aa8b732006-12-10 02:21:36 -08005848 if (exit_reason < kvm_vmx_max_exit_handlers
5849 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03005850 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005851 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01005852 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
5853 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03005854 kvm_queue_exception(vcpu, UD_VECTOR);
5855 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005856 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005857}
5858
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005859/*
5860 * Software based L1D cache flush which is used when microcode providing
5861 * the cache control MSR is not loaded.
5862 *
5863 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
5864 * flush it is required to read in 64 KiB because the replacement algorithm
5865 * is not exactly LRU. This could be sized at runtime via topology
5866 * information but as all relevant affected CPUs have 32KiB L1D cache size
5867 * there is no point in doing so.
5868 */
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005869static void vmx_l1d_flush(struct kvm_vcpu *vcpu)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005870{
5871 int size = PAGE_SIZE << L1D_CACHE_ORDER;
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005872
5873 /*
Thomas Gleixner2f055942018-07-13 16:23:17 +02005874 * This code is only executed when the the flush mode is 'cond' or
5875 * 'always'
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005876 */
Nicolai Stange427362a2018-07-21 22:25:00 +02005877 if (static_branch_likely(&vmx_l1d_flush_cond)) {
Nicolai Stange45b575c2018-07-27 13:22:16 +02005878 bool flush_l1d;
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005879
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005880 /*
Nicolai Stange45b575c2018-07-27 13:22:16 +02005881 * Clear the per-vcpu flush bit, it gets set again
5882 * either from vcpu_run() or from one of the unsafe
5883 * VMEXIT handlers.
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005884 */
Nicolai Stange45b575c2018-07-27 13:22:16 +02005885 flush_l1d = vcpu->arch.l1tf_flush_l1d;
Thomas Gleixner4c6523e2018-07-13 16:23:20 +02005886 vcpu->arch.l1tf_flush_l1d = false;
Nicolai Stange45b575c2018-07-27 13:22:16 +02005887
5888 /*
5889 * Clear the per-cpu flush bit, it gets set again from
5890 * the interrupt handlers.
5891 */
5892 flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
5893 kvm_clear_cpu_l1tf_flush_l1d();
5894
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02005895 if (!flush_l1d)
5896 return;
Nicolai Stange379fd0c2018-07-21 22:16:56 +02005897 }
Paolo Bonzinic595cee2018-07-02 13:07:14 +02005898
5899 vcpu->stat.l1d_flush++;
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005900
Paolo Bonzini3fa045b2018-07-02 13:03:48 +02005901 if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
5902 wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
5903 return;
5904 }
5905
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005906 asm volatile(
5907 /* First ensure the pages are in the TLB */
5908 "xorl %%eax, %%eax\n"
5909 ".Lpopulate_tlb:\n\t"
Nicolai Stange288d1522018-07-18 19:07:38 +02005910 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005911 "addl $4096, %%eax\n\t"
5912 "cmpl %%eax, %[size]\n\t"
5913 "jne .Lpopulate_tlb\n\t"
5914 "xorl %%eax, %%eax\n\t"
5915 "cpuid\n\t"
5916 /* Now fill the cache */
5917 "xorl %%eax, %%eax\n"
5918 ".Lfill_cache:\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005919 "movzbl (%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005920 "addl $64, %%eax\n\t"
5921 "cmpl %%eax, %[size]\n\t"
5922 "jne .Lfill_cache\n\t"
5923 "lfence\n"
Nicolai Stange288d1522018-07-18 19:07:38 +02005924 :: [flush_pages] "r" (vmx_l1d_flush_pages),
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02005925 [size] "r" (size)
5926 : "eax", "ebx", "ecx", "edx");
5927}
5928
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005929static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005930{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08005931 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5932
5933 if (is_guest_mode(vcpu) &&
5934 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
5935 return;
5936
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005937 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005938 vmcs_write32(TPR_THRESHOLD, 0);
5939 return;
5940 }
5941
Gleb Natapov95ba8273132009-04-21 17:45:08 +03005942 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005943}
5944
Sean Christopherson97b7ead2018-12-03 13:53:16 -08005945void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
Yang Zhang8d146952013-01-25 10:18:50 +08005946{
5947 u32 sec_exec_control;
5948
Jim Mattson8d860bb2018-05-09 16:56:05 -04005949 if (!lapic_in_kernel(vcpu))
5950 return;
5951
Sean Christophersonfd6b6d92018-10-01 14:25:34 -07005952 if (!flexpriority_enabled &&
5953 !cpu_has_vmx_virtualize_x2apic_mode())
5954 return;
5955
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005956 /* Postpone execution until vmcs01 is the current VMCS. */
5957 if (is_guest_mode(vcpu)) {
Jim Mattson8d860bb2018-05-09 16:56:05 -04005958 to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02005959 return;
5960 }
5961
Yang Zhang8d146952013-01-25 10:18:50 +08005962 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Jim Mattson8d860bb2018-05-09 16:56:05 -04005963 sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
5964 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
Yang Zhang8d146952013-01-25 10:18:50 +08005965
Jim Mattson8d860bb2018-05-09 16:56:05 -04005966 switch (kvm_get_apic_mode(vcpu)) {
5967 case LAPIC_MODE_INVALID:
5968 WARN_ONCE(true, "Invalid local APIC state");
5969 case LAPIC_MODE_DISABLED:
5970 break;
5971 case LAPIC_MODE_XAPIC:
5972 if (flexpriority_enabled) {
5973 sec_exec_control |=
5974 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5975 vmx_flush_tlb(vcpu, true);
5976 }
5977 break;
5978 case LAPIC_MODE_X2APIC:
5979 if (cpu_has_vmx_virtualize_x2apic_mode())
5980 sec_exec_control |=
5981 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
5982 break;
Yang Zhang8d146952013-01-25 10:18:50 +08005983 }
5984 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
5985
Paolo Bonzini904e14f2018-01-16 16:51:18 +01005986 vmx_update_msr_bitmap(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08005987}
5988
Tang Chen38b99172014-09-24 15:57:54 +08005989static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
5990{
Jim Mattsonab5df312018-05-09 17:02:03 -04005991 if (!is_guest_mode(vcpu)) {
Tang Chen38b99172014-09-24 15:57:54 +08005992 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Junaid Shahida468f2d2018-04-26 13:09:50 -07005993 vmx_flush_tlb(vcpu, true);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07005994 }
Tang Chen38b99172014-09-24 15:57:54 +08005995}
5996
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02005997static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08005998{
5999 u16 status;
6000 u8 old;
6001
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006002 if (max_isr == -1)
6003 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006004
6005 status = vmcs_read16(GUEST_INTR_STATUS);
6006 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006007 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08006008 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02006009 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08006010 vmcs_write16(GUEST_INTR_STATUS, status);
6011 }
6012}
6013
6014static void vmx_set_rvi(int vector)
6015{
6016 u16 status;
6017 u8 old;
6018
Wei Wang4114c272014-11-05 10:53:43 +08006019 if (vector == -1)
6020 vector = 0;
6021
Yang Zhangc7c9c562013-01-25 10:18:51 +08006022 status = vmcs_read16(GUEST_INTR_STATUS);
6023 old = (u8)status & 0xff;
6024 if ((u8)vector != old) {
6025 status &= ~0xff;
6026 status |= (u8)vector;
6027 vmcs_write16(GUEST_INTR_STATUS, status);
6028 }
6029}
6030
6031static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6032{
Liran Alon851c1a182017-12-24 18:12:56 +02006033 /*
6034 * When running L2, updating RVI is only relevant when
6035 * vmcs12 virtual-interrupt-delivery enabled.
6036 * However, it can be enabled only when L1 also
6037 * intercepts external-interrupts and in that case
6038 * we should not update vmcs02 RVI but instead intercept
6039 * interrupt. Therefore, do nothing when running L2.
6040 */
6041 if (!is_guest_mode(vcpu))
Wanpeng Li963fee12014-07-17 19:03:00 +08006042 vmx_set_rvi(max_irr);
Yang Zhangc7c9c562013-01-25 10:18:51 +08006043}
6044
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006045static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006046{
6047 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006048 int max_irr;
Liran Alonf27a85c2017-12-24 18:12:55 +02006049 bool max_irr_updated;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006050
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006051 WARN_ON(!vcpu->arch.apicv_active);
6052 if (pi_test_on(&vmx->pi_desc)) {
6053 pi_clear_on(&vmx->pi_desc);
6054 /*
6055 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
6056 * But on x86 this is just a compiler barrier anyway.
6057 */
6058 smp_mb__after_atomic();
Liran Alonf27a85c2017-12-24 18:12:55 +02006059 max_irr_updated =
6060 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
6061
6062 /*
6063 * If we are running L2 and L1 has a new pending interrupt
6064 * which can be injected, we should re-evaluate
6065 * what should be done with this new L1 interrupt.
Liran Alon851c1a182017-12-24 18:12:56 +02006066 * If L1 intercepts external-interrupts, we should
6067 * exit from L2 to L1. Otherwise, interrupt should be
6068 * delivered directly to L2.
Liran Alonf27a85c2017-12-24 18:12:55 +02006069 */
Liran Alon851c1a182017-12-24 18:12:56 +02006070 if (is_guest_mode(vcpu) && max_irr_updated) {
6071 if (nested_exit_on_intr(vcpu))
6072 kvm_vcpu_exiting_guest_mode(vcpu);
6073 else
6074 kvm_make_request(KVM_REQ_EVENT, vcpu);
6075 }
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006076 } else {
6077 max_irr = kvm_lapic_find_highest_irr(vcpu);
6078 }
6079 vmx_hwapic_irr_update(vcpu, max_irr);
6080 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01006081}
6082
Andrey Smetanin63086302015-11-10 15:36:32 +03006083static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08006084{
Andrey Smetanind62caab2015-11-10 15:36:33 +03006085 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08006086 return;
6087
Yang Zhangc7c9c562013-01-25 10:18:51 +08006088 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6089 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6090 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6091 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6092}
6093
Paolo Bonzini967235d2016-12-19 14:03:45 +01006094static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6095{
6096 struct vcpu_vmx *vmx = to_vmx(vcpu);
6097
6098 pi_clear_on(&vmx->pi_desc);
6099 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
6100}
6101
Avi Kivity51aa01d2010-07-20 14:31:20 +03006102static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006103{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07006104 u32 exit_intr_info = 0;
6105 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02006106
Jim Mattson48ae0fb2017-05-22 09:48:33 -07006107 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6108 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02006109 return;
6110
Jim Mattson48ae0fb2017-05-22 09:48:33 -07006111 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6112 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6113 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006114
Wanpeng Li1261bfa2017-07-13 18:30:40 -07006115 /* if exit due to PF check for async PF */
6116 if (is_page_fault(exit_intr_info))
6117 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
6118
Andi Kleena0861c02009-06-08 17:37:09 +08006119 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07006120 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
6121 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006122 kvm_machine_check();
6123
Gleb Natapov20f65982009-05-11 13:35:55 +03006124 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08006125 if (is_nmi(exit_intr_info)) {
Andi Kleendd60d212017-07-25 17:20:32 -07006126 kvm_before_interrupt(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006127 asm("int $2");
Andi Kleendd60d212017-07-25 17:20:32 -07006128 kvm_after_interrupt(&vmx->vcpu);
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006129 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006130}
Gleb Natapov20f65982009-05-11 13:35:55 +03006131
Yang Zhanga547c6d2013-04-11 19:25:10 +08006132static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6133{
6134 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6135
Yang Zhanga547c6d2013-04-11 19:25:10 +08006136 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
6137 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
6138 unsigned int vector;
6139 unsigned long entry;
6140 gate_desc *desc;
6141 struct vcpu_vmx *vmx = to_vmx(vcpu);
6142#ifdef CONFIG_X86_64
6143 unsigned long tmp;
6144#endif
6145
6146 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6147 desc = (gate_desc *)vmx->host_idt_base + vector;
Thomas Gleixner64b163f2017-08-28 08:47:37 +02006148 entry = gate_offset(desc);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006149 asm volatile(
6150#ifdef CONFIG_X86_64
6151 "mov %%" _ASM_SP ", %[sp]\n\t"
6152 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6153 "push $%c[ss]\n\t"
6154 "push %[sp]\n\t"
6155#endif
6156 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08006157 __ASM_SIZE(push) " $%c[cs]\n\t"
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01006158 CALL_NOSPEC
Yang Zhanga547c6d2013-04-11 19:25:10 +08006159 :
6160#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06006161 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006162#endif
Josh Poimboeuff5caf622017-09-20 16:24:33 -05006163 ASM_CALL_CONSTRAINT
Yang Zhanga547c6d2013-04-11 19:25:10 +08006164 :
Peter Zijlstrac940a3f2018-01-25 10:58:14 +01006165 THUNK_TARGET(entry),
Yang Zhanga547c6d2013-04-11 19:25:10 +08006166 [ss]"i"(__KERNEL_DS),
6167 [cs]"i"(__KERNEL_CS)
6168 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02006169 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08006170}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05006171STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08006172
Tom Lendackybc226f02018-05-10 22:06:39 +02006173static bool vmx_has_emulated_msr(int index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006174{
Tom Lendackybc226f02018-05-10 22:06:39 +02006175 switch (index) {
6176 case MSR_IA32_SMBASE:
6177 /*
6178 * We cannot do SMM unless we can run the guest in big
6179 * real mode.
6180 */
6181 return enable_unrestricted_guest || emulate_invalid_guest_state;
6182 case MSR_AMD64_VIRT_SPEC_CTRL:
6183 /* This is AMD only. */
6184 return false;
6185 default:
6186 return true;
6187 }
Paolo Bonzini6d396b52015-04-01 14:25:33 +02006188}
6189
Chao Peng86f52012018-10-24 16:05:11 +08006190static bool vmx_pt_supported(void)
6191{
6192 return pt_mode == PT_MODE_HOST_GUEST;
6193}
6194
Avi Kivity51aa01d2010-07-20 14:31:20 +03006195static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6196{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006197 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006198 bool unblock_nmi;
6199 u8 vector;
6200 bool idtv_info_valid;
6201
6202 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006203
Paolo Bonzinid02fcf52017-11-06 13:31:13 +01006204 if (enable_vnmi) {
Paolo Bonzini8a1b4392017-11-06 13:31:12 +01006205 if (vmx->loaded_vmcs->nmi_known_unmasked)
6206 return;
6207 /*
6208 * Can't use vmx->exit_intr_info since we're not sure what
6209 * the exit reason is.
6210 */
6211 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6212 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6213 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6214 /*
6215 * SDM 3: 27.7.1.2 (September 2008)
6216 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6217 * a guest IRET fault.
6218 * SDM 3: 23.2.2 (September 2008)
6219 * Bit 12 is undefined in any of the following cases:
6220 * If the VM exit sets the valid bit in the IDT-vectoring
6221 * information field.
6222 * If the VM exit is due to a double fault.
6223 */
6224 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6225 vector != DF_VECTOR && !idtv_info_valid)
6226 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6227 GUEST_INTR_STATE_NMI);
6228 else
6229 vmx->loaded_vmcs->nmi_known_unmasked =
6230 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6231 & GUEST_INTR_STATE_NMI);
6232 } else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
6233 vmx->loaded_vmcs->vnmi_blocked_time +=
6234 ktime_to_ns(ktime_sub(ktime_get(),
6235 vmx->loaded_vmcs->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006236}
6237
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006238static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006239 u32 idt_vectoring_info,
6240 int instr_len_field,
6241 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006242{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006243 u8 vector;
6244 int type;
6245 bool idtv_info_valid;
6246
6247 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006248
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006249 vcpu->arch.nmi_injected = false;
6250 kvm_clear_exception_queue(vcpu);
6251 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006252
6253 if (!idtv_info_valid)
6254 return;
6255
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006256 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006257
Avi Kivity668f6122008-07-02 09:28:55 +03006258 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6259 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006260
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006261 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006262 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006263 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006264 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006265 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006266 * Clear bit "block by NMI" before VM entry if a NMI
6267 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006268 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006269 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006270 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006271 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006272 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006273 /* fall through */
6274 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006275 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006276 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03006277 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006278 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03006279 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006280 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006281 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006282 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006283 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006284 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006285 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006286 break;
6287 default:
6288 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006289 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006290}
6291
Avi Kivity83422e12010-07-20 14:43:23 +03006292static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6293{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006294 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006295 VM_EXIT_INSTRUCTION_LEN,
6296 IDT_VECTORING_ERROR_CODE);
6297}
6298
Avi Kivityb463a6f2010-07-20 15:06:17 +03006299static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6300{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006301 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006302 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6303 VM_ENTRY_INSTRUCTION_LEN,
6304 VM_ENTRY_EXCEPTION_ERROR_CODE);
6305
6306 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6307}
6308
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006309static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6310{
6311 int i, nr_msrs;
6312 struct perf_guest_switch_msr *msrs;
6313
6314 msrs = perf_guest_get_msrs(&nr_msrs);
6315
6316 if (!msrs)
6317 return;
6318
6319 for (i = 0; i < nr_msrs; i++)
6320 if (msrs[i].host == msrs[i].guest)
6321 clear_atomic_switch_msr(vmx, msrs[i].msr);
6322 else
6323 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
Konrad Rzeszutek Wilk989e3992018-06-20 22:01:22 -04006324 msrs[i].host, false);
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006325}
6326
Sean Christophersonf459a702018-08-27 15:21:11 -07006327static void vmx_arm_hv_timer(struct vcpu_vmx *vmx, u32 val)
6328{
6329 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, val);
6330 if (!vmx->loaded_vmcs->hv_timer_armed)
6331 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
6332 PIN_BASED_VMX_PREEMPTION_TIMER);
6333 vmx->loaded_vmcs->hv_timer_armed = true;
6334}
6335
6336static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07006337{
6338 struct vcpu_vmx *vmx = to_vmx(vcpu);
6339 u64 tscl;
6340 u32 delta_tsc;
6341
Sean Christophersond264ee02018-08-27 15:21:12 -07006342 if (vmx->req_immediate_exit) {
6343 vmx_arm_hv_timer(vmx, 0);
6344 return;
6345 }
6346
Sean Christophersonf459a702018-08-27 15:21:11 -07006347 if (vmx->hv_deadline_tsc != -1) {
6348 tscl = rdtsc();
6349 if (vmx->hv_deadline_tsc > tscl)
6350 /* set_hv_timer ensures the delta fits in 32-bits */
6351 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
6352 cpu_preemption_timer_multi);
6353 else
6354 delta_tsc = 0;
6355
6356 vmx_arm_hv_timer(vmx, delta_tsc);
Yunhong Jiang64672c92016-06-13 14:19:59 -07006357 return;
Sean Christophersonf459a702018-08-27 15:21:11 -07006358 }
Yunhong Jiang64672c92016-06-13 14:19:59 -07006359
Sean Christophersonf459a702018-08-27 15:21:11 -07006360 if (vmx->loaded_vmcs->hv_timer_armed)
6361 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
6362 PIN_BASED_VMX_PREEMPTION_TIMER);
6363 vmx->loaded_vmcs->hv_timer_armed = false;
Yunhong Jiang64672c92016-06-13 14:19:59 -07006364}
6365
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006366void vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
6367{
6368 if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
6369 vmx->loaded_vmcs->host_state.rsp = host_rsp;
6370 vmcs_writel(HOST_RSP, host_rsp);
6371 }
6372}
6373
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006374static void __vmx_vcpu_run(struct kvm_vcpu *vcpu, struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006375{
Nadav Har'Eld462b812011-05-24 15:26:10 +03006376 vmx->__launched = vmx->loaded_vmcs->launched;
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006377
Nicolai Stange5b6ccc62018-07-21 22:35:28 +02006378 if (static_branch_unlikely(&vmx_l1d_should_flush))
6379 vmx_l1d_flush(vcpu);
Paolo Bonzinic595cee2018-07-02 13:07:14 +02006380
Sean Christopherson47e97c02019-01-25 07:41:03 -08006381 if (vcpu->arch.cr2 != read_cr2())
6382 write_cr2(vcpu->arch.cr2);
6383
Avi Kivity104f2262010-11-18 13:12:52 +02006384 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006385 /* Store host registers */
Sean Christopherson6f7c6d22019-01-25 07:40:54 -08006386 "push %%" _ASM_BP " \n\t"
Sean Christopherson831a30112019-01-25 07:40:51 -08006387 "sub $%c[wordsize], %%" _ASM_SP "\n\t" /* placeholder for guest RCX */
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006388 "push %%" _ASM_ARG1 " \n\t"
6389
6390 /* Adjust RSP to account for the CALL to vmx_vmenter(). */
6391 "lea -%c[wordsize](%%" _ASM_SP "), %%" _ASM_ARG2 " \n\t"
6392 "call vmx_update_host_rsp \n\t"
6393
6394 /* Load the vcpu_vmx pointer to RCX. */
6395 "mov (%%" _ASM_SP "), %%" _ASM_CX " \n\t"
Sean Christopherson453eafb2018-12-20 12:25:17 -08006396
Uros Bizjak00df9182018-10-23 00:09:11 +02006397 /* Check if vmlaunch or vmresume is needed */
Sean Christopherson61c08aa2019-01-25 07:40:48 -08006398 "cmpb $0, %c[launched](%%" _ASM_CX ") \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006399 /* Load guest registers. Don't clobber flags. */
Sean Christopherson051a2d32018-12-20 12:25:16 -08006400 "mov %c[rax](%%" _ASM_CX "), %%" _ASM_AX " \n\t"
6401 "mov %c[rbx](%%" _ASM_CX "), %%" _ASM_BX " \n\t"
6402 "mov %c[rdx](%%" _ASM_CX "), %%" _ASM_DX " \n\t"
6403 "mov %c[rsi](%%" _ASM_CX "), %%" _ASM_SI " \n\t"
6404 "mov %c[rdi](%%" _ASM_CX "), %%" _ASM_DI " \n\t"
6405 "mov %c[rbp](%%" _ASM_CX "), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006406#ifdef CONFIG_X86_64
Sean Christopherson051a2d32018-12-20 12:25:16 -08006407 "mov %c[r8](%%" _ASM_CX "), %%r8 \n\t"
6408 "mov %c[r9](%%" _ASM_CX "), %%r9 \n\t"
6409 "mov %c[r10](%%" _ASM_CX "), %%r10 \n\t"
6410 "mov %c[r11](%%" _ASM_CX "), %%r11 \n\t"
6411 "mov %c[r12](%%" _ASM_CX "), %%r12 \n\t"
6412 "mov %c[r13](%%" _ASM_CX "), %%r13 \n\t"
6413 "mov %c[r14](%%" _ASM_CX "), %%r14 \n\t"
6414 "mov %c[r15](%%" _ASM_CX "), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006415#endif
Sean Christopherson051a2d32018-12-20 12:25:16 -08006416 /* Load guest RCX. This kills the vmx_vcpu pointer! */
6417 "mov %c[rcx](%%" _ASM_CX "), %%" _ASM_CX " \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006418
Avi Kivity6aa8b732006-12-10 02:21:36 -08006419 /* Enter guest mode */
Sean Christopherson453eafb2018-12-20 12:25:17 -08006420 "call vmx_vmenter\n\t"
Sean Christopherson051a2d32018-12-20 12:25:16 -08006421
6422 /* Save guest's RCX to the stack placeholder (see above) */
6423 "mov %%" _ASM_CX ", %c[wordsize](%%" _ASM_SP ") \n\t"
6424
6425 /* Load host's RCX, i.e. the vmx_vcpu pointer */
6426 "pop %%" _ASM_CX " \n\t"
6427
6428 /* Set vmx->fail based on EFLAGS.{CF,ZF} */
6429 "setbe %c[fail](%%" _ASM_CX ")\n\t"
6430
6431 /* Save all guest registers, including RCX from the stack */
6432 "mov %%" _ASM_AX ", %c[rax](%%" _ASM_CX ") \n\t"
6433 "mov %%" _ASM_BX ", %c[rbx](%%" _ASM_CX ") \n\t"
6434 __ASM_SIZE(pop) " %c[rcx](%%" _ASM_CX ") \n\t"
6435 "mov %%" _ASM_DX ", %c[rdx](%%" _ASM_CX ") \n\t"
6436 "mov %%" _ASM_SI ", %c[rsi](%%" _ASM_CX ") \n\t"
6437 "mov %%" _ASM_DI ", %c[rdi](%%" _ASM_CX ") \n\t"
6438 "mov %%" _ASM_BP ", %c[rbp](%%" _ASM_CX ") \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006439#ifdef CONFIG_X86_64
Sean Christopherson051a2d32018-12-20 12:25:16 -08006440 "mov %%r8, %c[r8](%%" _ASM_CX ") \n\t"
6441 "mov %%r9, %c[r9](%%" _ASM_CX ") \n\t"
6442 "mov %%r10, %c[r10](%%" _ASM_CX ") \n\t"
6443 "mov %%r11, %c[r11](%%" _ASM_CX ") \n\t"
6444 "mov %%r12, %c[r12](%%" _ASM_CX ") \n\t"
6445 "mov %%r13, %c[r13](%%" _ASM_CX ") \n\t"
6446 "mov %%r14, %c[r14](%%" _ASM_CX ") \n\t"
6447 "mov %%r15, %c[r15](%%" _ASM_CX ") \n\t"
Sean Christopherson0e0ab732019-01-25 07:40:50 -08006448
Uros Bizjak43ce76c2018-10-17 16:46:57 +02006449 /*
Sean Christopherson0e0ab732019-01-25 07:40:50 -08006450 * Clear all general purpose registers (except RSP, which is loaded by
6451 * the CPU during VM-Exit) to prevent speculative use of the guest's
6452 * values, even those that are saved/loaded via the stack. In theory,
6453 * an L1 cache miss when restoring registers could lead to speculative
6454 * execution with the guest's values. Zeroing XORs are dirt cheap,
6455 * i.e. the extra paranoia is essentially free.
6456 */
Jim Mattson0cb5b302018-01-03 14:31:38 -08006457 "xor %%r8d, %%r8d \n\t"
6458 "xor %%r9d, %%r9d \n\t"
6459 "xor %%r10d, %%r10d \n\t"
6460 "xor %%r11d, %%r11d \n\t"
6461 "xor %%r12d, %%r12d \n\t"
6462 "xor %%r13d, %%r13d \n\t"
6463 "xor %%r14d, %%r14d \n\t"
6464 "xor %%r15d, %%r15d \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006465#endif
Jim Mattson0cb5b302018-01-03 14:31:38 -08006466 "xor %%eax, %%eax \n\t"
6467 "xor %%ebx, %%ebx \n\t"
Sean Christopherson0e0ab732019-01-25 07:40:50 -08006468 "xor %%ecx, %%ecx \n\t"
6469 "xor %%edx, %%edx \n\t"
Jim Mattson0cb5b302018-01-03 14:31:38 -08006470 "xor %%esi, %%esi \n\t"
6471 "xor %%edi, %%edi \n\t"
Sean Christopherson0e0ab732019-01-25 07:40:50 -08006472 "xor %%ebp, %%ebp \n\t"
Sean Christopherson6f7c6d22019-01-25 07:40:54 -08006473 "pop %%" _ASM_BP " \n\t"
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006474 : ASM_CALL_CONSTRAINT,
6475#ifdef CONFIG_X86_64
6476 "=D"((int){0})
6477 : "D"(vmx),
6478#else
6479 "=a"((int){0})
6480 : "a"(vmx),
6481#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +03006482 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006483 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006484 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6485 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6486 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6487 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6488 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6489 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6490 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006491#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006492 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6493 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6494 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6495 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6496 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6497 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6498 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6499 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006500#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006501 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006502 : "cc", "memory"
6503#ifdef CONFIG_X86_64
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006504 , "rax", "rbx", "rcx", "rdx", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006505 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006506#else
Sean Christophersonc09b03e2019-01-25 07:41:04 -08006507 , "ebx", "ecx", "edx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006508#endif
6509 );
Sean Christopherson47e97c02019-01-25 07:41:03 -08006510
6511 vcpu->arch.cr2 = read_cr2();
Sean Christopherson5ad6ece82019-01-15 17:10:53 -08006512}
6513STACK_FRAME_NON_STANDARD(__vmx_vcpu_run);
6514
6515static void vmx_vcpu_run(struct kvm_vcpu *vcpu)
6516{
6517 struct vcpu_vmx *vmx = to_vmx(vcpu);
6518 unsigned long cr3, cr4;
6519
6520 /* Record the guest's net vcpu time for enforced NMI injections. */
6521 if (unlikely(!enable_vnmi &&
6522 vmx->loaded_vmcs->soft_vnmi_blocked))
6523 vmx->loaded_vmcs->entry_time = ktime_get();
6524
6525 /* Don't enter VMX if guest state is invalid, let the exit handler
6526 start emulation until we arrive back to a valid state */
6527 if (vmx->emulation_required)
6528 return;
6529
6530 if (vmx->ple_window_dirty) {
6531 vmx->ple_window_dirty = false;
6532 vmcs_write32(PLE_WINDOW, vmx->ple_window);
6533 }
6534
6535 if (vmx->nested.need_vmcs12_sync)
6536 nested_sync_from_vmcs12(vcpu);
6537
6538 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6539 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6540 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6541 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6542
6543 cr3 = __get_current_cr3_fast();
6544 if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
6545 vmcs_writel(HOST_CR3, cr3);
6546 vmx->loaded_vmcs->host_state.cr3 = cr3;
6547 }
6548
6549 cr4 = cr4_read_shadow();
6550 if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
6551 vmcs_writel(HOST_CR4, cr4);
6552 vmx->loaded_vmcs->host_state.cr4 = cr4;
6553 }
6554
6555 /* When single-stepping over STI and MOV SS, we must clear the
6556 * corresponding interruptibility bits in the guest state. Otherwise
6557 * vmentry fails as it then expects bit 14 (BS) in pending debug
6558 * exceptions being set, but that's not correct for the guest debugging
6559 * case. */
6560 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6561 vmx_set_interrupt_shadow(vcpu, 0);
6562
6563 if (static_cpu_has(X86_FEATURE_PKU) &&
6564 kvm_read_cr4_bits(vcpu, X86_CR4_PKE) &&
6565 vcpu->arch.pkru != vmx->host_pkru)
6566 __write_pkru(vcpu->arch.pkru);
6567
6568 pt_guest_enter(vmx);
6569
6570 atomic_switch_perf_msrs(vmx);
6571
6572 vmx_update_hv_timer(vcpu);
6573
6574 /*
6575 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
6576 * it's non-zero. Since vmentry is serialising on affected CPUs, there
6577 * is no need to worry about the conditional branch over the wrmsr
6578 * being speculatively taken.
6579 */
6580 x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);
6581
6582 __vmx_vcpu_run(vcpu, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006583
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006584 /*
6585 * We do not use IBRS in the kernel. If this vCPU has used the
6586 * SPEC_CTRL MSR it may have left it on; save the value and
6587 * turn it off. This is much more efficient than blindly adding
6588 * it to the atomic save/restore list. Especially as the former
6589 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
6590 *
6591 * For non-nested case:
6592 * If the L01 MSR bitmap does not intercept the MSR, then we need to
6593 * save it.
6594 *
6595 * For nested case:
6596 * If the L02 MSR bitmap does not intercept the MSR, then we need to
6597 * save it.
6598 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01006599 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01006600 vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006601
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02006602 x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
KarimAllah Ahmedd28b3872018-02-01 22:59:45 +01006603
David Woodhouse117cc7a2018-01-12 11:11:27 +00006604 /* Eliminate branch target predictions from guest mode */
6605 vmexit_fill_RSB();
6606
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01006607 /* All fields are clean at this point */
6608 if (static_branch_unlikely(&enable_evmcs))
6609 current_evmcs->hv_clean_fields |=
6610 HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6611
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006612 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
Wanpeng Li74c55932017-11-29 01:31:20 -08006613 if (vmx->host_debugctlmsr)
6614 update_debugctlmsr(vmx->host_debugctlmsr);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006615
Avi Kivityaa67f602012-08-01 16:48:03 +03006616#ifndef CONFIG_X86_64
6617 /*
6618 * The sysexit path does not restore ds/es, so we must set them to
6619 * a reasonable value ourselves.
6620 *
Sean Christopherson6d6095b2018-07-23 12:32:44 -07006621 * We can't defer this to vmx_prepare_switch_to_host() since that
6622 * function may be executed in interrupt context, which saves and
6623 * restore segments around it, nullifying its effect.
Avi Kivityaa67f602012-08-01 16:48:03 +03006624 */
6625 loadsegment(ds, __USER_DS);
6626 loadsegment(es, __USER_DS);
6627#endif
6628
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006629 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006630 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006631 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006632 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006633 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006634 vcpu->arch.regs_dirty = 0;
6635
Chao Peng2ef444f2018-10-24 16:05:12 +08006636 pt_guest_exit(vmx);
6637
Gleb Natapove0b890d2013-09-25 12:51:33 +03006638 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006639 * eager fpu is enabled if PKEY is supported and CR4 is switched
6640 * back on host, so it is safe to read guest PKRU from current
6641 * XSAVE.
6642 */
Paolo Bonzinib9dd21e2017-08-23 23:14:38 +02006643 if (static_cpu_has(X86_FEATURE_PKU) &&
6644 kvm_read_cr4_bits(vcpu, X86_CR4_PKE)) {
6645 vcpu->arch.pkru = __read_pkru();
6646 if (vcpu->arch.pkru != vmx->host_pkru)
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006647 __write_pkru(vmx->host_pkru);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08006648 }
6649
Gleb Natapove0b890d2013-09-25 12:51:33 +03006650 vmx->nested.nested_run_pending = 0;
Jim Mattsonb060ca32017-09-14 16:31:42 -07006651 vmx->idt_vectoring_info = 0;
6652
6653 vmx->exit_reason = vmx->fail ? 0xdead : vmcs_read32(VM_EXIT_REASON);
6654 if (vmx->fail || (vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
6655 return;
6656
6657 vmx->loaded_vmcs->launched = 1;
6658 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
Gleb Natapove0b890d2013-09-25 12:51:33 +03006659
Avi Kivity51aa01d2010-07-20 14:31:20 +03006660 vmx_complete_atomic_exit(vmx);
6661 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006662 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006663}
6664
Sean Christopherson434a1e92018-03-20 12:17:18 -07006665static struct kvm *vmx_vm_alloc(void)
6666{
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006667 struct kvm_vmx *kvm_vmx = vzalloc(sizeof(struct kvm_vmx));
Sean Christopherson40bbb9d2018-03-20 12:17:20 -07006668 return &kvm_vmx->kvm;
Sean Christopherson434a1e92018-03-20 12:17:18 -07006669}
6670
6671static void vmx_vm_free(struct kvm *kvm)
6672{
Marc Orrd1e5b0e2018-05-15 04:37:37 -07006673 vfree(to_kvm_vmx(kvm));
Sean Christopherson434a1e92018-03-20 12:17:18 -07006674}
6675
Avi Kivity6aa8b732006-12-10 02:21:36 -08006676static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6677{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006678 struct vcpu_vmx *vmx = to_vmx(vcpu);
6679
Kai Huang843e4332015-01-28 10:54:28 +08006680 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08006681 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08006682 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006683 leave_guest_mode(vcpu);
Sean Christopherson55d23752018-12-03 13:53:18 -08006684 nested_vmx_free_vcpu(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006685 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006686 kfree(vmx->guest_msrs);
6687 kvm_vcpu_uninit(vcpu);
Marc Orrb666a4b2018-11-06 14:53:56 -08006688 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
Rusty Russella4770342007-08-01 14:46:11 +10006689 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006690}
6691
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006692static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006693{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006694 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006695 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006696 unsigned long *msr_bitmap;
Avi Kivity15ad7142007-07-11 18:17:21 +03006697 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006698
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006699 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006700 return ERR_PTR(-ENOMEM);
6701
Marc Orrb666a4b2018-11-06 14:53:56 -08006702 vmx->vcpu.arch.guest_fpu = kmem_cache_zalloc(x86_fpu_cache, GFP_KERNEL);
6703 if (!vmx->vcpu.arch.guest_fpu) {
6704 printk(KERN_ERR "kvm: failed to allocate vcpu's fpu\n");
6705 err = -ENOMEM;
6706 goto free_partial_vcpu;
6707 }
6708
Wanpeng Li991e7a02015-09-16 17:30:05 +08006709 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08006710
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006711 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6712 if (err)
6713 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006714
Peter Feiner4e595162016-07-07 14:49:58 -07006715 err = -ENOMEM;
6716
6717 /*
6718 * If PML is turned on, failure on enabling PML just results in failure
6719 * of creating the vcpu, therefore we can simplify PML logic (by
6720 * avoiding dealing with cases, such as enabling PML partially on vcpus
6721 * for the guest, etc.
6722 */
6723 if (enable_pml) {
6724 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
6725 if (!vmx->pml_pg)
6726 goto uninit_vcpu;
6727 }
6728
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006729 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02006730 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
6731 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03006732
Peter Feiner4e595162016-07-07 14:49:58 -07006733 if (!vmx->guest_msrs)
6734 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006735
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006736 err = alloc_loaded_vmcs(&vmx->vmcs01);
6737 if (err < 0)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006738 goto free_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006739
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006740 msr_bitmap = vmx->vmcs01.msr_bitmap;
Jim Mattson788fc1e2018-11-09 09:35:11 -08006741 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_TSC, MSR_TYPE_R);
Paolo Bonzini904e14f2018-01-16 16:51:18 +01006742 vmx_disable_intercept_for_msr(msr_bitmap, MSR_FS_BASE, MSR_TYPE_RW);
6743 vmx_disable_intercept_for_msr(msr_bitmap, MSR_GS_BASE, MSR_TYPE_RW);
6744 vmx_disable_intercept_for_msr(msr_bitmap, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6745 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
6746 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
6747 vmx_disable_intercept_for_msr(msr_bitmap, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
6748 vmx->msr_bitmap_mode = 0;
6749
Paolo Bonzinif21f1652018-01-11 12:16:15 +01006750 vmx->loaded_vmcs = &vmx->vmcs01;
Avi Kivity15ad7142007-07-11 18:17:21 +03006751 cpu = get_cpu();
6752 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006753 vmx->vcpu.cpu = cpu;
David Hildenbrand12d79912017-08-24 20:51:26 +02006754 vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006755 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006756 put_cpu();
Paolo Bonzini35754c92015-07-29 12:05:37 +02006757 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006758 err = alloc_apic_access_page(kvm);
6759 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006760 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006761 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006762
Sean Christophersone90008d2018-03-05 12:04:37 -08006763 if (enable_ept && !enable_unrestricted_guest) {
Tang Chenf51770e2014-09-16 18:41:59 +08006764 err = init_rmode_identity_map(kvm);
6765 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02006766 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006767 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006768
Roman Kagan63aff652018-07-19 21:59:07 +03006769 if (nested)
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006770 nested_vmx_setup_ctls_msrs(&vmx->nested.msrs,
Sean Christopherson7caaa712018-12-03 13:53:01 -08006771 vmx_capability.ept,
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006772 kvm_vcpu_apicv_active(&vmx->vcpu));
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006773 else
6774 memset(&vmx->nested.msrs, 0, sizeof(vmx->nested.msrs));
Wincy Vanb9c237b2015-02-03 23:56:30 +08006775
Wincy Van705699a2015-02-03 23:58:17 +08006776 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006777 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006778
Haozhong Zhang37e4c992016-06-22 14:59:55 +08006779 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
6780
Paolo Bonzini31afb2e2017-06-06 12:57:06 +02006781 /*
6782 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
6783 * or POSTED_INTR_WAKEUP_VECTOR.
6784 */
6785 vmx->pi_desc.nv = POSTED_INTR_VECTOR;
6786 vmx->pi_desc.sn = 1;
6787
Lan Tianyu53963a72018-12-06 15:34:36 +08006788 vmx->ept_pointer = INVALID_PAGE;
6789
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006790 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006791
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006792free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006793 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006794free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006795 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07006796free_pml:
6797 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006798uninit_vcpu:
6799 kvm_vcpu_uninit(&vmx->vcpu);
6800free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08006801 free_vpid(vmx->vpid);
Marc Orrb666a4b2018-11-06 14:53:56 -08006802 kmem_cache_free(x86_fpu_cache, vmx->vcpu.arch.guest_fpu);
6803free_partial_vcpu:
Rusty Russella4770342007-08-01 14:46:11 +10006804 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006805 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006806}
6807
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006808#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/l1tf.html for details.\n"
6809#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/l1tf.html for details.\n"
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006810
Wanpeng Lib31c1142018-03-12 04:53:04 -07006811static int vmx_vm_init(struct kvm *kvm)
6812{
Tianyu Lan877ad952018-07-19 08:40:23 +00006813 spin_lock_init(&to_kvm_vmx(kvm)->ept_pointer_lock);
6814
Wanpeng Lib31c1142018-03-12 04:53:04 -07006815 if (!ple_gap)
6816 kvm->arch.pause_in_guest = true;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006817
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006818 if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
6819 switch (l1tf_mitigation) {
6820 case L1TF_MITIGATION_OFF:
6821 case L1TF_MITIGATION_FLUSH_NOWARN:
6822 /* 'I explicitly don't care' is set */
6823 break;
6824 case L1TF_MITIGATION_FLUSH:
6825 case L1TF_MITIGATION_FLUSH_NOSMT:
6826 case L1TF_MITIGATION_FULL:
6827 /*
6828 * Warn upon starting the first VM in a potentially
6829 * insecure environment.
6830 */
Josh Poimboeufb2849092019-01-30 07:13:58 -06006831 if (sched_smt_active())
Jiri Kosinad90a7a02018-07-13 16:23:25 +02006832 pr_warn_once(L1TF_MSG_SMT);
6833 if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
6834 pr_warn_once(L1TF_MSG_L1D);
6835 break;
6836 case L1TF_MITIGATION_FULL_FORCE:
6837 /* Flush is enforced */
6838 break;
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006839 }
Konrad Rzeszutek Wilk26acfb62018-06-20 11:29:53 -04006840 }
Wanpeng Lib31c1142018-03-12 04:53:04 -07006841 return 0;
6842}
6843
Yang, Sheng002c7f72007-07-31 14:23:01 +03006844static void __init vmx_check_processor_compat(void *rtn)
6845{
6846 struct vmcs_config vmcs_conf;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006847 struct vmx_capability vmx_cap;
Yang, Sheng002c7f72007-07-31 14:23:01 +03006848
6849 *(int *)rtn = 0;
Sean Christopherson7caaa712018-12-03 13:53:01 -08006850 if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03006851 *(int *)rtn = -EIO;
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08006852 if (nested)
6853 nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept,
6854 enable_apicv);
Yang, Sheng002c7f72007-07-31 14:23:01 +03006855 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6856 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6857 smp_processor_id());
6858 *(int *)rtn = -EIO;
6859 }
6860}
6861
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006862static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006863{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006864 u8 cache;
6865 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006866
Sheng Yang522c68c2009-04-27 20:35:43 +08006867 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02006868 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08006869 * 2. EPT with VT-d:
6870 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02006871 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08006872 * b. VT-d with snooping control feature: snooping control feature of
6873 * VT-d engine can guarantee the cache correctness. Just set it
6874 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006875 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006876 * consistent with host MTRR
6877 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02006878 if (is_mmio) {
6879 cache = MTRR_TYPE_UNCACHABLE;
6880 goto exit;
6881 }
6882
6883 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006884 ipat = VMX_EPT_IPAT_BIT;
6885 cache = MTRR_TYPE_WRBACK;
6886 goto exit;
6887 }
6888
6889 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
6890 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02006891 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08006892 cache = MTRR_TYPE_WRBACK;
6893 else
6894 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006895 goto exit;
6896 }
6897
Xiao Guangrongff536042015-06-15 16:55:22 +08006898 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08006899
6900exit:
6901 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08006902}
6903
Sheng Yang17cc3932010-01-05 19:02:27 +08006904static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006905{
Sheng Yang878403b2010-01-05 19:02:29 +08006906 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6907 return PT_DIRECTORY_LEVEL;
6908 else
6909 /* For shadow and EPT supported 1GB page */
6910 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006911}
6912
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006913static void vmcs_set_secondary_exec_control(u32 new_ctl)
6914{
6915 /*
6916 * These bits in the secondary execution controls field
6917 * are dynamic, the others are mostly based on the hypervisor
6918 * architecture and the guest's CPUID. Do not touch the
6919 * dynamic bits.
6920 */
6921 u32 mask =
6922 SECONDARY_EXEC_SHADOW_VMCS |
6923 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Paolo Bonzini0367f202016-07-12 10:44:55 +02006924 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
6925 SECONDARY_EXEC_DESC;
Xiao Guangrongfeda8052015-09-09 14:05:55 +08006926
6927 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6928
6929 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6930 (new_ctl & ~mask) | (cur_ctl & mask));
6931}
6932
David Matlack8322ebb2016-11-29 18:14:09 -08006933/*
6934 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
6935 * (indicating "allowed-1") if they are supported in the guest's CPUID.
6936 */
6937static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
6938{
6939 struct vcpu_vmx *vmx = to_vmx(vcpu);
6940 struct kvm_cpuid_entry2 *entry;
6941
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006942 vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
6943 vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
David Matlack8322ebb2016-11-29 18:14:09 -08006944
6945#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
6946 if (entry && (entry->_reg & (_cpuid_mask))) \
Paolo Bonzini6677f3d2018-02-26 13:40:08 +01006947 vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask); \
David Matlack8322ebb2016-11-29 18:14:09 -08006948} while (0)
6949
6950 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
6951 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
6952 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
6953 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
6954 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
6955 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
6956 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
6957 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
6958 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
6959 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
6960 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
6961 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
6962 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
6963 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
6964 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
6965
6966 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6967 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
6968 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
6969 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
6970 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
Paolo Bonzinic4ad77e2017-11-13 14:23:59 +01006971 cr4_fixed1_update(X86_CR4_UMIP, ecx, bit(X86_FEATURE_UMIP));
David Matlack8322ebb2016-11-29 18:14:09 -08006972
6973#undef cr4_fixed1_update
6974}
6975
Liran Alon5f76f6f2018-09-14 03:25:52 +03006976static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
6977{
6978 struct vcpu_vmx *vmx = to_vmx(vcpu);
6979
6980 if (kvm_mpx_supported()) {
6981 bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
6982
6983 if (mpx_enabled) {
6984 vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
6985 vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
6986 } else {
6987 vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
6988 vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
6989 }
6990 }
6991}
6992
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08006993static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
6994{
6995 struct vcpu_vmx *vmx = to_vmx(vcpu);
6996 struct kvm_cpuid_entry2 *best = NULL;
6997 int i;
6998
6999 for (i = 0; i < PT_CPUID_LEAVES; i++) {
7000 best = kvm_find_cpuid_entry(vcpu, 0x14, i);
7001 if (!best)
7002 return;
7003 vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
7004 vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
7005 vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
7006 vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
7007 }
7008
7009 /* Get the number of configurable Address Ranges for filtering */
7010 vmx->pt_desc.addr_range = intel_pt_validate_cap(vmx->pt_desc.caps,
7011 PT_CAP_num_address_ranges);
7012
7013 /* Initialize and clear the no dependency bits */
7014 vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7015 RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC);
7016
7017 /*
7018 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
7019 * will inject an #GP
7020 */
7021 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
7022 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;
7023
7024 /*
7025 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
7026 * PSBFreq can be set
7027 */
7028 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
7029 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
7030 RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);
7031
7032 /*
7033 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn BranchEn and
7034 * MTCFreq can be set
7035 */
7036 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
7037 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7038 RTIT_CTL_BRANCH_EN | RTIT_CTL_MTC_RANGE);
7039
7040 /* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
7041 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
7042 vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
7043 RTIT_CTL_PTW_EN);
7044
7045 /* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
7046 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
7047 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;
7048
7049 /* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
7050 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
7051 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;
7052
7053 /* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabircEn can be set */
7054 if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
7055 vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;
7056
7057 /* unmask address range configure area */
7058 for (i = 0; i < vmx->pt_desc.addr_range; i++)
Gustavo A. R. Silvad14eff12018-12-26 14:40:59 -06007059 vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007060}
7061
Sheng Yang0e851882009-12-18 16:48:46 +08007062static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7063{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007064 struct vcpu_vmx *vmx = to_vmx(vcpu);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007065
Paolo Bonzini80154d72017-08-24 13:55:35 +02007066 if (cpu_has_secondary_exec_ctrls()) {
7067 vmx_compute_secondary_exec_control(vmx);
7068 vmcs_set_secondary_exec_control(vmx->secondary_exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007069 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007070
Haozhong Zhang37e4c992016-06-22 14:59:55 +08007071 if (nested_vmx_allowed(vcpu))
7072 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7073 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7074 else
7075 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7076 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08007077
Liran Alon5f76f6f2018-09-14 03:25:52 +03007078 if (nested_vmx_allowed(vcpu)) {
David Matlack8322ebb2016-11-29 18:14:09 -08007079 nested_vmx_cr_fixed1_bits_update(vcpu);
Liran Alon5f76f6f2018-09-14 03:25:52 +03007080 nested_vmx_entry_exit_ctls_update(vcpu);
7081 }
Luwei Kang6c0f0bb2018-10-24 16:05:13 +08007082
7083 if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
7084 guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
7085 update_intel_pt_cfg(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08007086}
7087
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007088static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7089{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007090 if (func == 1 && nested)
7091 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007092}
7093
Sean Christophersond264ee02018-08-27 15:21:12 -07007094static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7095{
7096 to_vmx(vcpu)->req_immediate_exit = true;
7097}
7098
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007099static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7100 struct x86_instruction_info *info,
7101 enum x86_intercept_stage stage)
7102{
Paolo Bonzinifb6d4d32016-07-12 11:04:26 +02007103 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7104 struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
7105
7106 /*
7107 * RDPID causes #UD if disabled through secondary execution controls.
7108 * Because it is marked as EmulateOnUD, we need to intercept it here.
7109 */
7110 if (info->intercept == x86_intercept_rdtscp &&
7111 !nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDTSCP)) {
7112 ctxt->exception.vector = UD_VECTOR;
7113 ctxt->exception.error_code_valid = false;
7114 return X86EMUL_PROPAGATE_FAULT;
7115 }
7116
7117 /* TODO: check more intercepts... */
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007118 return X86EMUL_CONTINUE;
7119}
7120
Yunhong Jiang64672c92016-06-13 14:19:59 -07007121#ifdef CONFIG_X86_64
7122/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
7123static inline int u64_shl_div_u64(u64 a, unsigned int shift,
7124 u64 divisor, u64 *result)
7125{
7126 u64 low = a << shift, high = a >> (64 - shift);
7127
7128 /* To avoid the overflow on divq */
7129 if (high >= divisor)
7130 return 1;
7131
7132 /* Low hold the result, high hold rem which is discarded */
7133 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
7134 "rm" (divisor), "0" (low), "1" (high));
7135 *result = low;
7136
7137 return 0;
7138}
7139
7140static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
7141{
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007142 struct vcpu_vmx *vmx;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007143 u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
KarimAllah Ahmed386c6dd2018-04-10 14:15:46 +02007144
7145 if (kvm_mwait_in_guest(vcpu->kvm))
7146 return -EOPNOTSUPP;
7147
7148 vmx = to_vmx(vcpu);
7149 tscl = rdtsc();
7150 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
7151 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Wanpeng Lic5ce8232018-05-29 14:53:17 +08007152 lapic_timer_advance_cycles = nsec_to_cycles(vcpu, lapic_timer_advance_ns);
7153
7154 if (delta_tsc > lapic_timer_advance_cycles)
7155 delta_tsc -= lapic_timer_advance_cycles;
7156 else
7157 delta_tsc = 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007158
7159 /* Convert to host delta tsc if tsc scaling is enabled */
7160 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
7161 u64_shl_div_u64(delta_tsc,
7162 kvm_tsc_scaling_ratio_frac_bits,
7163 vcpu->arch.tsc_scaling_ratio,
7164 &delta_tsc))
7165 return -ERANGE;
7166
7167 /*
7168 * If the delta tsc can't fit in the 32 bit after the multi shift,
7169 * we can't use the preemption timer.
7170 * It's possible that it fits on later vmentries, but checking
7171 * on every vmentry is costly so we just use an hrtimer.
7172 */
7173 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
7174 return -ERANGE;
7175
7176 vmx->hv_deadline_tsc = tscl + delta_tsc;
Wanpeng Lic8533542017-06-29 06:28:09 -07007177 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007178}
7179
7180static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
7181{
Sean Christophersonf459a702018-08-27 15:21:11 -07007182 to_vmx(vcpu)->hv_deadline_tsc = -1;
Yunhong Jiang64672c92016-06-13 14:19:59 -07007183}
7184#endif
7185
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007186static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007187{
Wanpeng Lib31c1142018-03-12 04:53:04 -07007188 if (!kvm_pause_in_guest(vcpu->kvm))
Radim Krčmářb4a2d312014-08-21 18:08:08 +02007189 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007190}
7191
Kai Huang843e4332015-01-28 10:54:28 +08007192static void vmx_slot_enable_log_dirty(struct kvm *kvm,
7193 struct kvm_memory_slot *slot)
7194{
7195 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
7196 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
7197}
7198
7199static void vmx_slot_disable_log_dirty(struct kvm *kvm,
7200 struct kvm_memory_slot *slot)
7201{
7202 kvm_mmu_slot_set_dirty(kvm, slot);
7203}
7204
7205static void vmx_flush_log_dirty(struct kvm *kvm)
7206{
7207 kvm_flush_pml_buffers(kvm);
7208}
7209
Bandan Dasc5f983f2017-05-05 15:25:14 -04007210static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
7211{
7212 struct vmcs12 *vmcs12;
7213 struct vcpu_vmx *vmx = to_vmx(vcpu);
7214 gpa_t gpa;
7215 struct page *page = NULL;
7216 u64 *pml_address;
7217
7218 if (is_guest_mode(vcpu)) {
7219 WARN_ON_ONCE(vmx->nested.pml_full);
7220
7221 /*
7222 * Check if PML is enabled for the nested guest.
7223 * Whether eptp bit 6 is set is already checked
7224 * as part of A/D emulation.
7225 */
7226 vmcs12 = get_vmcs12(vcpu);
7227 if (!nested_cpu_has_pml(vmcs12))
7228 return 0;
7229
Dan Carpenter47698862017-05-10 22:43:17 +03007230 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -04007231 vmx->nested.pml_full = true;
7232 return 1;
7233 }
7234
7235 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
7236
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007237 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
7238 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -04007239 return 0;
7240
7241 pml_address = kmap(page);
7242 pml_address[vmcs12->guest_pml_index--] = gpa;
7243 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007244 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -04007245 }
7246
7247 return 0;
7248}
7249
Kai Huang843e4332015-01-28 10:54:28 +08007250static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
7251 struct kvm_memory_slot *memslot,
7252 gfn_t offset, unsigned long mask)
7253{
7254 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
7255}
7256
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007257static void __pi_post_block(struct kvm_vcpu *vcpu)
7258{
7259 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7260 struct pi_desc old, new;
7261 unsigned int dest;
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007262
7263 do {
7264 old.control = new.control = pi_desc->control;
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007265 WARN(old.nv != POSTED_INTR_WAKEUP_VECTOR,
7266 "Wakeup handler not enabled while the VCPU is blocked\n");
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007267
7268 dest = cpu_physical_id(vcpu->cpu);
7269
7270 if (x2apic_enabled())
7271 new.ndst = dest;
7272 else
7273 new.ndst = (dest << 8) & 0xFF00;
7274
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007275 /* set 'NV' to 'notification vector' */
7276 new.nv = POSTED_INTR_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007277 } while (cmpxchg64(&pi_desc->control, old.control,
7278 new.control) != old.control);
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007279
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007280 if (!WARN_ON_ONCE(vcpu->pre_pcpu == -1)) {
7281 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007282 list_del(&vcpu->blocked_vcpu_list);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007283 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007284 vcpu->pre_pcpu = -1;
7285 }
7286}
7287
Feng Wuefc64402015-09-18 22:29:51 +08007288/*
Feng Wubf9f6ac2015-09-18 22:29:55 +08007289 * This routine does the following things for vCPU which is going
7290 * to be blocked if VT-d PI is enabled.
7291 * - Store the vCPU to the wakeup list, so when interrupts happen
7292 * we can find the right vCPU to wake up.
7293 * - Change the Posted-interrupt descriptor as below:
7294 * 'NDST' <-- vcpu->pre_pcpu
7295 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
7296 * - If 'ON' is set during this process, which means at least one
7297 * interrupt is posted for this vCPU, we cannot block it, in
7298 * this case, return 1, otherwise, return 0.
7299 *
7300 */
Yunhong Jiangbc225122016-06-13 14:19:58 -07007301static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007302{
Feng Wubf9f6ac2015-09-18 22:29:55 +08007303 unsigned int dest;
7304 struct pi_desc old, new;
7305 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
7306
7307 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007308 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7309 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +08007310 return 0;
7311
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007312 WARN_ON(irqs_disabled());
7313 local_irq_disable();
7314 if (!WARN_ON_ONCE(vcpu->pre_pcpu != -1)) {
7315 vcpu->pre_pcpu = vcpu->cpu;
7316 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7317 list_add_tail(&vcpu->blocked_vcpu_list,
7318 &per_cpu(blocked_vcpu_on_cpu,
7319 vcpu->pre_pcpu));
7320 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, vcpu->pre_pcpu));
7321 }
Feng Wubf9f6ac2015-09-18 22:29:55 +08007322
7323 do {
7324 old.control = new.control = pi_desc->control;
7325
Feng Wubf9f6ac2015-09-18 22:29:55 +08007326 WARN((pi_desc->sn == 1),
7327 "Warning: SN field of posted-interrupts "
7328 "is set before blocking\n");
7329
7330 /*
7331 * Since vCPU can be preempted during this process,
7332 * vcpu->cpu could be different with pre_pcpu, we
7333 * need to set pre_pcpu as the destination of wakeup
7334 * notification event, then we can find the right vCPU
7335 * to wakeup in wakeup handler if interrupts happen
7336 * when the vCPU is in blocked state.
7337 */
7338 dest = cpu_physical_id(vcpu->pre_pcpu);
7339
7340 if (x2apic_enabled())
7341 new.ndst = dest;
7342 else
7343 new.ndst = (dest << 8) & 0xFF00;
7344
7345 /* set 'NV' to 'wakeup vector' */
7346 new.nv = POSTED_INTR_WAKEUP_VECTOR;
Paolo Bonzinic0a16662017-09-28 17:58:41 +02007347 } while (cmpxchg64(&pi_desc->control, old.control,
7348 new.control) != old.control);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007349
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007350 /* We should not block the vCPU if an interrupt is posted for it. */
7351 if (pi_test_on(pi_desc) == 1)
7352 __pi_post_block(vcpu);
7353
7354 local_irq_enable();
7355 return (vcpu->pre_pcpu == -1);
Feng Wubf9f6ac2015-09-18 22:29:55 +08007356}
7357
Yunhong Jiangbc225122016-06-13 14:19:58 -07007358static int vmx_pre_block(struct kvm_vcpu *vcpu)
7359{
7360 if (pi_pre_block(vcpu))
7361 return 1;
7362
Yunhong Jiang64672c92016-06-13 14:19:59 -07007363 if (kvm_lapic_hv_timer_in_use(vcpu))
7364 kvm_lapic_switch_to_sw_timer(vcpu);
7365
Yunhong Jiangbc225122016-06-13 14:19:58 -07007366 return 0;
7367}
7368
7369static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007370{
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007371 if (vcpu->pre_pcpu == -1)
Feng Wubf9f6ac2015-09-18 22:29:55 +08007372 return;
7373
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007374 WARN_ON(irqs_disabled());
7375 local_irq_disable();
Paolo Bonzinicd39e112017-06-06 12:57:04 +02007376 __pi_post_block(vcpu);
Paolo Bonzini8b306e22017-06-06 12:57:05 +02007377 local_irq_enable();
Feng Wubf9f6ac2015-09-18 22:29:55 +08007378}
7379
Yunhong Jiangbc225122016-06-13 14:19:58 -07007380static void vmx_post_block(struct kvm_vcpu *vcpu)
7381{
Yunhong Jiang64672c92016-06-13 14:19:59 -07007382 if (kvm_x86_ops->set_hv_timer)
7383 kvm_lapic_switch_to_hv_timer(vcpu);
7384
Yunhong Jiangbc225122016-06-13 14:19:58 -07007385 pi_post_block(vcpu);
7386}
7387
Feng Wubf9f6ac2015-09-18 22:29:55 +08007388/*
Feng Wuefc64402015-09-18 22:29:51 +08007389 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
7390 *
7391 * @kvm: kvm
7392 * @host_irq: host irq of the interrupt
7393 * @guest_irq: gsi of the interrupt
7394 * @set: set or unset PI
7395 * returns 0 on success, < 0 on failure
7396 */
7397static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
7398 uint32_t guest_irq, bool set)
7399{
7400 struct kvm_kernel_irq_routing_entry *e;
7401 struct kvm_irq_routing_table *irq_rt;
7402 struct kvm_lapic_irq irq;
7403 struct kvm_vcpu *vcpu;
7404 struct vcpu_data vcpu_info;
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007405 int idx, ret = 0;
Feng Wuefc64402015-09-18 22:29:51 +08007406
7407 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08007408 !irq_remapping_cap(IRQ_POSTING_CAP) ||
7409 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +08007410 return 0;
7411
7412 idx = srcu_read_lock(&kvm->irq_srcu);
7413 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
Jan H. Schönherr3a8b0672017-09-07 19:02:30 +01007414 if (guest_irq >= irq_rt->nr_rt_entries ||
7415 hlist_empty(&irq_rt->map[guest_irq])) {
7416 pr_warn_once("no route for guest_irq %u/%u (broken user space?)\n",
7417 guest_irq, irq_rt->nr_rt_entries);
7418 goto out;
7419 }
Feng Wuefc64402015-09-18 22:29:51 +08007420
7421 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
7422 if (e->type != KVM_IRQ_ROUTING_MSI)
7423 continue;
7424 /*
7425 * VT-d PI cannot support posting multicast/broadcast
7426 * interrupts to a vCPU, we still use interrupt remapping
7427 * for these kind of interrupts.
7428 *
7429 * For lowest-priority interrupts, we only support
7430 * those with single CPU as the destination, e.g. user
7431 * configures the interrupts via /proc/irq or uses
7432 * irqbalance to make the interrupts single-CPU.
7433 *
7434 * We will support full lowest-priority interrupt later.
7435 */
7436
Radim Krčmář371313132016-07-12 22:09:27 +02007437 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +08007438 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
7439 /*
7440 * Make sure the IRTE is in remapped mode if
7441 * we don't handle it in posted mode.
7442 */
7443 ret = irq_set_vcpu_affinity(host_irq, NULL);
7444 if (ret < 0) {
7445 printk(KERN_INFO
7446 "failed to back to remapped mode, irq: %u\n",
7447 host_irq);
7448 goto out;
7449 }
7450
Feng Wuefc64402015-09-18 22:29:51 +08007451 continue;
Feng Wu23a1c252016-01-25 16:53:32 +08007452 }
Feng Wuefc64402015-09-18 22:29:51 +08007453
7454 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
7455 vcpu_info.vector = irq.vector;
7456
hu huajun2698d822018-04-11 15:16:40 +08007457 trace_kvm_pi_irte_update(host_irq, vcpu->vcpu_id, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +08007458 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
7459
7460 if (set)
7461 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
Haozhong Zhangdc91f2eb2017-09-18 09:56:49 +08007462 else
Feng Wuefc64402015-09-18 22:29:51 +08007463 ret = irq_set_vcpu_affinity(host_irq, NULL);
Feng Wuefc64402015-09-18 22:29:51 +08007464
7465 if (ret < 0) {
7466 printk(KERN_INFO "%s: failed to update PI IRTE\n",
7467 __func__);
7468 goto out;
7469 }
7470 }
7471
7472 ret = 0;
7473out:
7474 srcu_read_unlock(&kvm->irq_srcu, idx);
7475 return ret;
7476}
7477
Ashok Rajc45dcc72016-06-22 14:59:56 +08007478static void vmx_setup_mce(struct kvm_vcpu *vcpu)
7479{
7480 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
7481 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7482 FEATURE_CONTROL_LMCE;
7483 else
7484 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7485 ~FEATURE_CONTROL_LMCE;
7486}
7487
Ladi Prosek72d7b372017-10-11 16:54:41 +02007488static int vmx_smi_allowed(struct kvm_vcpu *vcpu)
7489{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007490 /* we need a nested vmexit to enter SMM, postpone if run is pending */
7491 if (to_vmx(vcpu)->nested.nested_run_pending)
7492 return 0;
Ladi Prosek72d7b372017-10-11 16:54:41 +02007493 return 1;
7494}
7495
Ladi Prosek0234bf82017-10-11 16:54:40 +02007496static int vmx_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7497{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007498 struct vcpu_vmx *vmx = to_vmx(vcpu);
7499
7500 vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
7501 if (vmx->nested.smm.guest_mode)
7502 nested_vmx_vmexit(vcpu, -1, 0, 0);
7503
7504 vmx->nested.smm.vmxon = vmx->nested.vmxon;
7505 vmx->nested.vmxon = false;
Wanpeng Licaa057a2018-03-12 04:53:03 -07007506 vmx_clear_hlt(vcpu);
Ladi Prosek0234bf82017-10-11 16:54:40 +02007507 return 0;
7508}
7509
7510static int vmx_pre_leave_smm(struct kvm_vcpu *vcpu, u64 smbase)
7511{
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007512 struct vcpu_vmx *vmx = to_vmx(vcpu);
7513 int ret;
7514
7515 if (vmx->nested.smm.vmxon) {
7516 vmx->nested.vmxon = true;
7517 vmx->nested.smm.vmxon = false;
7518 }
7519
7520 if (vmx->nested.smm.guest_mode) {
7521 vcpu->arch.hflags &= ~HF_SMM_MASK;
Sean Christophersona633e412018-09-26 09:23:47 -07007522 ret = nested_vmx_enter_non_root_mode(vcpu, false);
Ladi Prosek72e9cbd2017-10-11 16:54:43 +02007523 vcpu->arch.hflags |= HF_SMM_MASK;
7524 if (ret)
7525 return ret;
7526
7527 vmx->nested.smm.guest_mode = false;
7528 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02007529 return 0;
7530}
7531
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007532static int enable_smi_window(struct kvm_vcpu *vcpu)
7533{
7534 return 0;
7535}
7536
Sean Christophersona3203382018-12-03 13:53:11 -08007537static __init int hardware_setup(void)
7538{
7539 unsigned long host_bndcfgs;
7540 int r, i;
7541
7542 rdmsrl_safe(MSR_EFER, &host_efer);
7543
7544 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
7545 kvm_define_shared_msr(i, vmx_msr_index[i]);
7546
7547 if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
7548 return -EIO;
7549
7550 if (boot_cpu_has(X86_FEATURE_NX))
7551 kvm_enable_efer_bits(EFER_NX);
7552
7553 if (boot_cpu_has(X86_FEATURE_MPX)) {
7554 rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
7555 WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
7556 }
7557
7558 if (boot_cpu_has(X86_FEATURE_XSAVES))
7559 rdmsrl(MSR_IA32_XSS, host_xss);
7560
7561 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
7562 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
7563 enable_vpid = 0;
7564
7565 if (!cpu_has_vmx_ept() ||
7566 !cpu_has_vmx_ept_4levels() ||
7567 !cpu_has_vmx_ept_mt_wb() ||
7568 !cpu_has_vmx_invept_global())
7569 enable_ept = 0;
7570
7571 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
7572 enable_ept_ad_bits = 0;
7573
7574 if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
7575 enable_unrestricted_guest = 0;
7576
7577 if (!cpu_has_vmx_flexpriority())
7578 flexpriority_enabled = 0;
7579
7580 if (!cpu_has_virtual_nmis())
7581 enable_vnmi = 0;
7582
7583 /*
7584 * set_apic_access_page_addr() is used to reload apic access
7585 * page upon invalidation. No need to do anything if not
7586 * using the APIC_ACCESS_ADDR VMCS field.
7587 */
7588 if (!flexpriority_enabled)
7589 kvm_x86_ops->set_apic_access_page_addr = NULL;
7590
7591 if (!cpu_has_vmx_tpr_shadow())
7592 kvm_x86_ops->update_cr8_intercept = NULL;
7593
7594 if (enable_ept && !cpu_has_vmx_ept_2m_page())
7595 kvm_disable_largepages();
7596
7597#if IS_ENABLED(CONFIG_HYPERV)
7598 if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
Lan Tianyu1f3a3e42018-12-06 21:21:07 +08007599 && enable_ept) {
7600 kvm_x86_ops->tlb_remote_flush = hv_remote_flush_tlb;
7601 kvm_x86_ops->tlb_remote_flush_with_range =
7602 hv_remote_flush_tlb_with_range;
7603 }
Sean Christophersona3203382018-12-03 13:53:11 -08007604#endif
7605
7606 if (!cpu_has_vmx_ple()) {
7607 ple_gap = 0;
7608 ple_window = 0;
7609 ple_window_grow = 0;
7610 ple_window_max = 0;
7611 ple_window_shrink = 0;
7612 }
7613
7614 if (!cpu_has_vmx_apicv()) {
7615 enable_apicv = 0;
7616 kvm_x86_ops->sync_pir_to_irr = NULL;
7617 }
7618
7619 if (cpu_has_vmx_tsc_scaling()) {
7620 kvm_has_tsc_control = true;
7621 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
7622 kvm_tsc_scaling_ratio_frac_bits = 48;
7623 }
7624
7625 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7626
7627 if (enable_ept)
7628 vmx_enable_tdp();
7629 else
7630 kvm_disable_tdp();
7631
Sean Christophersona3203382018-12-03 13:53:11 -08007632 /*
7633 * Only enable PML when hardware supports PML feature, and both EPT
7634 * and EPT A/D bit features are enabled -- PML depends on them to work.
7635 */
7636 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
7637 enable_pml = 0;
7638
7639 if (!enable_pml) {
7640 kvm_x86_ops->slot_enable_log_dirty = NULL;
7641 kvm_x86_ops->slot_disable_log_dirty = NULL;
7642 kvm_x86_ops->flush_log_dirty = NULL;
7643 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
7644 }
7645
7646 if (!cpu_has_vmx_preemption_timer())
7647 kvm_x86_ops->request_immediate_exit = __kvm_request_immediate_exit;
7648
7649 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
7650 u64 vmx_msr;
7651
7652 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
7653 cpu_preemption_timer_multi =
7654 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7655 } else {
7656 kvm_x86_ops->set_hv_timer = NULL;
7657 kvm_x86_ops->cancel_hv_timer = NULL;
7658 }
7659
Sean Christophersona3203382018-12-03 13:53:11 -08007660 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
Sean Christophersona3203382018-12-03 13:53:11 -08007661
7662 kvm_mce_cap_supported |= MCG_LMCE_P;
7663
Chao Pengf99e3da2018-10-24 16:05:10 +08007664 if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
7665 return -EINVAL;
7666 if (!enable_ept || !cpu_has_vmx_intel_pt())
7667 pt_mode = PT_MODE_SYSTEM;
7668
Sean Christophersona3203382018-12-03 13:53:11 -08007669 if (nested) {
Sean Christopherson3e8eacc2018-12-03 13:53:13 -08007670 nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7671 vmx_capability.ept, enable_apicv);
7672
Sean Christophersone4027cf2018-12-03 13:53:12 -08007673 r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
Sean Christophersona3203382018-12-03 13:53:11 -08007674 if (r)
7675 return r;
7676 }
7677
7678 r = alloc_kvm_area();
7679 if (r)
7680 nested_vmx_hardware_unsetup();
7681 return r;
7682}
7683
7684static __exit void hardware_unsetup(void)
7685{
7686 if (nested)
7687 nested_vmx_hardware_unsetup();
7688
7689 free_kvm_area();
7690}
7691
Kees Cook404f6aa2016-08-08 16:29:06 -07007692static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007693 .cpu_has_kvm_support = cpu_has_kvm_support,
7694 .disabled_by_bios = vmx_disabled_by_bios,
7695 .hardware_setup = hardware_setup,
7696 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007697 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007698 .hardware_enable = hardware_enable,
7699 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007700 .cpu_has_accelerated_tpr = report_flexpriority,
Tom Lendackybc226f02018-05-10 22:06:39 +02007701 .has_emulated_msr = vmx_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007702
Wanpeng Lib31c1142018-03-12 04:53:04 -07007703 .vm_init = vmx_vm_init,
Sean Christopherson434a1e92018-03-20 12:17:18 -07007704 .vm_alloc = vmx_vm_alloc,
7705 .vm_free = vmx_vm_free,
Wanpeng Lib31c1142018-03-12 04:53:04 -07007706
Avi Kivity6aa8b732006-12-10 02:21:36 -08007707 .vcpu_create = vmx_create_vcpu,
7708 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007709 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007710
Sean Christopherson6d6095b2018-07-23 12:32:44 -07007711 .prepare_guest_switch = vmx_prepare_switch_to_guest,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007712 .vcpu_load = vmx_vcpu_load,
7713 .vcpu_put = vmx_vcpu_put,
7714
Paolo Bonzinia96036b2015-11-10 11:55:36 +01007715 .update_bp_intercept = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06007716 .get_msr_feature = vmx_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007717 .get_msr = vmx_get_msr,
7718 .set_msr = vmx_set_msr,
7719 .get_segment_base = vmx_get_segment_base,
7720 .get_segment = vmx_get_segment,
7721 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007722 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007723 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007724 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007725 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007726 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007727 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007728 .set_cr3 = vmx_set_cr3,
7729 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007730 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007731 .get_idt = vmx_get_idt,
7732 .set_idt = vmx_set_idt,
7733 .get_gdt = vmx_get_gdt,
7734 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01007735 .get_dr6 = vmx_get_dr6,
7736 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03007737 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01007738 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007739 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007740 .get_rflags = vmx_get_rflags,
7741 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08007742
Avi Kivity6aa8b732006-12-10 02:21:36 -08007743 .tlb_flush = vmx_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07007744 .tlb_flush_gva = vmx_flush_tlb_gva,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007745
Avi Kivity6aa8b732006-12-10 02:21:36 -08007746 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007747 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007748 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007749 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7750 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007751 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007752 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007753 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007754 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007755 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007756 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007757 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007758 .get_nmi_mask = vmx_get_nmi_mask,
7759 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007760 .enable_nmi_window = enable_nmi_window,
7761 .enable_irq_window = enable_irq_window,
7762 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04007763 .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08007764 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +03007765 .get_enable_apicv = vmx_get_enable_apicv,
7766 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007767 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +01007768 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007769 .hwapic_irr_update = vmx_hwapic_irr_update,
7770 .hwapic_isr_update = vmx_hwapic_isr_update,
Liran Alone6c67d82018-09-04 10:56:52 +03007771 .guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
Yang Zhanga20ed542013-04-11 19:25:15 +08007772 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7773 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007774
Izik Eiduscbc94022007-10-25 00:29:55 +02007775 .set_tss_addr = vmx_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07007776 .set_identity_map_addr = vmx_set_identity_map_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007777 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007778 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007779
Avi Kivity586f9602010-11-18 13:09:54 +02007780 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007781
Sheng Yang17cc3932010-01-05 19:02:27 +08007782 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007783
7784 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007785
7786 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007787 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007788
7789 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007790
7791 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007792
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02007793 .read_l1_tsc_offset = vmx_read_l1_tsc_offset,
Leonid Shatz326e7422018-11-06 12:14:25 +02007794 .write_l1_tsc_offset = vmx_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007795
7796 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007797
7798 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08007799 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007800 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +08007801 .xsaves_supported = vmx_xsaves_supported,
Paolo Bonzini66336ca2016-07-12 10:36:41 +02007802 .umip_emulated = vmx_umip_emulated,
Chao Peng86f52012018-10-24 16:05:11 +08007803 .pt_supported = vmx_pt_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01007804
Sean Christophersond264ee02018-08-27 15:21:12 -07007805 .request_immediate_exit = vmx_request_immediate_exit,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02007806
7807 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +08007808
7809 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
7810 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
7811 .flush_log_dirty = vmx_flush_log_dirty,
7812 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -04007813 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +02007814
Feng Wubf9f6ac2015-09-18 22:29:55 +08007815 .pre_block = vmx_pre_block,
7816 .post_block = vmx_post_block,
7817
Wei Huang25462f72015-06-19 15:45:05 +02007818 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +08007819
7820 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007821
7822#ifdef CONFIG_X86_64
7823 .set_hv_timer = vmx_set_hv_timer,
7824 .cancel_hv_timer = vmx_cancel_hv_timer,
7825#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +08007826
7827 .setup_mce = vmx_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007828
Ladi Prosek72d7b372017-10-11 16:54:41 +02007829 .smi_allowed = vmx_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02007830 .pre_enter_smm = vmx_pre_enter_smm,
7831 .pre_leave_smm = vmx_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02007832 .enable_smi_window = enable_smi_window,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02007833
Sean Christophersone4027cf2018-12-03 13:53:12 -08007834 .check_nested_events = NULL,
7835 .get_nested_state = NULL,
7836 .set_nested_state = NULL,
7837 .get_vmcs12_pages = NULL,
7838 .nested_enable_evmcs = NULL,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007839};
7840
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007841static void vmx_cleanup_l1d_flush(void)
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007842{
7843 if (vmx_l1d_flush_pages) {
7844 free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
7845 vmx_l1d_flush_pages = NULL;
7846 }
Thomas Gleixner72c6d2d2018-07-13 16:23:16 +02007847 /* Restore state so sysfs ignores VMX */
7848 l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
Konrad Rzeszutek Wilka3994772018-07-02 12:29:30 +02007849}
7850
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007851static void vmx_exit(void)
7852{
7853#ifdef CONFIG_KEXEC_CORE
7854 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
7855 synchronize_rcu();
7856#endif
7857
7858 kvm_exit();
7859
7860#if IS_ENABLED(CONFIG_HYPERV)
7861 if (static_branch_unlikely(&enable_evmcs)) {
7862 int cpu;
7863 struct hv_vp_assist_page *vp_ap;
7864 /*
7865 * Reset everything to support using non-enlightened VMCS
7866 * access later (e.g. when we reload the module with
7867 * enlightened_vmcs=0)
7868 */
7869 for_each_online_cpu(cpu) {
7870 vp_ap = hv_get_vp_assist_page(cpu);
7871
7872 if (!vp_ap)
7873 continue;
7874
7875 vp_ap->current_nested_vmcs = 0;
7876 vp_ap->enlighten_vmentry = 0;
7877 }
7878
7879 static_branch_disable(&enable_evmcs);
7880 }
7881#endif
7882 vmx_cleanup_l1d_flush();
7883}
7884module_exit(vmx_exit);
7885
Avi Kivity6aa8b732006-12-10 02:21:36 -08007886static int __init vmx_init(void)
7887{
Vitaly Kuznetsov773e8a02018-03-20 15:02:11 +01007888 int r;
7889
7890#if IS_ENABLED(CONFIG_HYPERV)
7891 /*
7892 * Enlightened VMCS usage should be recommended and the host needs
7893 * to support eVMCS v1 or above. We can also disable eVMCS support
7894 * with module parameter.
7895 */
7896 if (enlightened_vmcs &&
7897 ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
7898 (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
7899 KVM_EVMCS_VERSION) {
7900 int cpu;
7901
7902 /* Check that we have assist pages on all online CPUs */
7903 for_each_online_cpu(cpu) {
7904 if (!hv_get_vp_assist_page(cpu)) {
7905 enlightened_vmcs = false;
7906 break;
7907 }
7908 }
7909
7910 if (enlightened_vmcs) {
7911 pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
7912 static_branch_enable(&enable_evmcs);
7913 }
7914 } else {
7915 enlightened_vmcs = false;
7916 }
7917#endif
7918
7919 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007920 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007921 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +08007922 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +08007923
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007924 /*
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007925 * Must be called after kvm_init() so enable_ept is properly set
7926 * up. Hand the parameter mitigation value in which was stored in
7927 * the pre module init parser. If no parameter was given, it will
7928 * contain 'auto' which will be turned into the default 'cond'
7929 * mitigation mode.
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007930 */
Thomas Gleixner7db92e12018-07-13 16:23:19 +02007931 if (boot_cpu_has(X86_BUG_L1TF)) {
7932 r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
7933 if (r) {
7934 vmx_exit();
7935 return r;
7936 }
Paolo Bonzinia47dd5f2018-07-02 12:47:38 +02007937 }
7938
Dave Young2965faa2015-09-09 15:38:55 -07007939#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007940 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7941 crash_vmclear_local_loaded_vmcss);
7942#endif
Jim Mattson21ebf532018-05-01 15:40:28 -07007943 vmx_check_vmcs12_offsets();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007944
He, Qingfdef3ad2007-04-30 09:45:24 +03007945 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007946}
Thomas Gleixnera7b90202018-07-13 16:23:18 +02007947module_init(vmx_init);