blob: fa29585c63ff42470182c44f1f6eb474ad638012 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf41245002014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Jan Dakinevichbcdde302016-10-28 07:00:30 +0300135#define VMX_VPID_EXTENT_SUPPORTED_MASK \
136 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
137 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
138 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
139 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141/*
142 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
143 * ple_gap: upper bound on the amount of time between two successive
144 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500145 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800146 * ple_window: upper bound on the amount of time a guest is allowed to execute
147 * in a PAUSE loop. Tests indicate that most spinlocks are held for
148 * less than 2^12 cycles
149 * Time is measured based on a counter that runs at the same rate as the TSC,
150 * refer SDM volume 3b section 21.6.13 & 22.1.3.
151 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200152#define KVM_VMX_DEFAULT_PLE_GAP 128
153#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
154#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
155#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
156#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
157 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
158
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
160module_param(ple_gap, int, S_IRUGO);
161
162static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
163module_param(ple_window, int, S_IRUGO);
164
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165/* Default doubles per-vcpu window every exit. */
166static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
167module_param(ple_window_grow, int, S_IRUGO);
168
169/* Default resets per-vcpu window every exit to ple_window. */
170static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
171module_param(ple_window_shrink, int, S_IRUGO);
172
173/* Default is to compute the maximum so we can never overflow. */
174static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
175static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
176module_param(ple_window_max, int, S_IRUGO);
177
Avi Kivity83287ea422012-09-16 15:10:57 +0300178extern const ulong vmx_return;
179
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200180#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300181#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300182
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400183struct vmcs {
184 u32 revision_id;
185 u32 abort;
186 char data[0];
187};
188
Nadav Har'Eld462b812011-05-24 15:26:10 +0300189/*
190 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
191 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
192 * loaded on this CPU (so we can clear them if the CPU goes down).
193 */
194struct loaded_vmcs {
195 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700196 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300197 int cpu;
198 int launched;
199 struct list_head loaded_vmcss_on_cpu_link;
200};
201
Avi Kivity26bb0982009-09-07 11:14:12 +0300202struct shared_msr_entry {
203 unsigned index;
204 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200205 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300206};
207
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300208/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300209 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
210 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
211 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
212 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
213 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
214 * More than one of these structures may exist, if L1 runs multiple L2 guests.
215 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
216 * underlying hardware which will be used to run L2.
217 * This structure is packed to ensure that its layout is identical across
218 * machines (necessary for live migration).
219 * If there are changes in this struct, VMCS12_REVISION must be changed.
220 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300222struct __packed vmcs12 {
223 /* According to the Intel spec, a VMCS region must start with the
224 * following two fields. Then follow implementation-specific data.
225 */
226 u32 revision_id;
227 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228
Nadav Har'El27d6c862011-05-25 23:06:59 +0300229 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
230 u32 padding[7]; /* room for future expansion */
231
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232 u64 io_bitmap_a;
233 u64 io_bitmap_b;
234 u64 msr_bitmap;
235 u64 vm_exit_msr_store_addr;
236 u64 vm_exit_msr_load_addr;
237 u64 vm_entry_msr_load_addr;
238 u64 tsc_offset;
239 u64 virtual_apic_page_addr;
240 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800241 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800243 u64 eoi_exit_bitmap0;
244 u64 eoi_exit_bitmap1;
245 u64 eoi_exit_bitmap2;
246 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800247 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300248 u64 guest_physical_address;
249 u64 vmcs_link_pointer;
250 u64 guest_ia32_debugctl;
251 u64 guest_ia32_pat;
252 u64 guest_ia32_efer;
253 u64 guest_ia32_perf_global_ctrl;
254 u64 guest_pdptr0;
255 u64 guest_pdptr1;
256 u64 guest_pdptr2;
257 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100258 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300259 u64 host_ia32_pat;
260 u64 host_ia32_efer;
261 u64 host_ia32_perf_global_ctrl;
262 u64 padding64[8]; /* room for future expansion */
263 /*
264 * To allow migration of L1 (complete with its L2 guests) between
265 * machines of different natural widths (32 or 64 bit), we cannot have
266 * unsigned long fields with no explict size. We use u64 (aliased
267 * natural_width) instead. Luckily, x86 is little-endian.
268 */
269 natural_width cr0_guest_host_mask;
270 natural_width cr4_guest_host_mask;
271 natural_width cr0_read_shadow;
272 natural_width cr4_read_shadow;
273 natural_width cr3_target_value0;
274 natural_width cr3_target_value1;
275 natural_width cr3_target_value2;
276 natural_width cr3_target_value3;
277 natural_width exit_qualification;
278 natural_width guest_linear_address;
279 natural_width guest_cr0;
280 natural_width guest_cr3;
281 natural_width guest_cr4;
282 natural_width guest_es_base;
283 natural_width guest_cs_base;
284 natural_width guest_ss_base;
285 natural_width guest_ds_base;
286 natural_width guest_fs_base;
287 natural_width guest_gs_base;
288 natural_width guest_ldtr_base;
289 natural_width guest_tr_base;
290 natural_width guest_gdtr_base;
291 natural_width guest_idtr_base;
292 natural_width guest_dr7;
293 natural_width guest_rsp;
294 natural_width guest_rip;
295 natural_width guest_rflags;
296 natural_width guest_pending_dbg_exceptions;
297 natural_width guest_sysenter_esp;
298 natural_width guest_sysenter_eip;
299 natural_width host_cr0;
300 natural_width host_cr3;
301 natural_width host_cr4;
302 natural_width host_fs_base;
303 natural_width host_gs_base;
304 natural_width host_tr_base;
305 natural_width host_gdtr_base;
306 natural_width host_idtr_base;
307 natural_width host_ia32_sysenter_esp;
308 natural_width host_ia32_sysenter_eip;
309 natural_width host_rsp;
310 natural_width host_rip;
311 natural_width paddingl[8]; /* room for future expansion */
312 u32 pin_based_vm_exec_control;
313 u32 cpu_based_vm_exec_control;
314 u32 exception_bitmap;
315 u32 page_fault_error_code_mask;
316 u32 page_fault_error_code_match;
317 u32 cr3_target_count;
318 u32 vm_exit_controls;
319 u32 vm_exit_msr_store_count;
320 u32 vm_exit_msr_load_count;
321 u32 vm_entry_controls;
322 u32 vm_entry_msr_load_count;
323 u32 vm_entry_intr_info_field;
324 u32 vm_entry_exception_error_code;
325 u32 vm_entry_instruction_len;
326 u32 tpr_threshold;
327 u32 secondary_vm_exec_control;
328 u32 vm_instruction_error;
329 u32 vm_exit_reason;
330 u32 vm_exit_intr_info;
331 u32 vm_exit_intr_error_code;
332 u32 idt_vectoring_info_field;
333 u32 idt_vectoring_error_code;
334 u32 vm_exit_instruction_len;
335 u32 vmx_instruction_info;
336 u32 guest_es_limit;
337 u32 guest_cs_limit;
338 u32 guest_ss_limit;
339 u32 guest_ds_limit;
340 u32 guest_fs_limit;
341 u32 guest_gs_limit;
342 u32 guest_ldtr_limit;
343 u32 guest_tr_limit;
344 u32 guest_gdtr_limit;
345 u32 guest_idtr_limit;
346 u32 guest_es_ar_bytes;
347 u32 guest_cs_ar_bytes;
348 u32 guest_ss_ar_bytes;
349 u32 guest_ds_ar_bytes;
350 u32 guest_fs_ar_bytes;
351 u32 guest_gs_ar_bytes;
352 u32 guest_ldtr_ar_bytes;
353 u32 guest_tr_ar_bytes;
354 u32 guest_interruptibility_info;
355 u32 guest_activity_state;
356 u32 guest_sysenter_cs;
357 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100358 u32 vmx_preemption_timer_value;
359 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300360 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800361 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300362 u16 guest_es_selector;
363 u16 guest_cs_selector;
364 u16 guest_ss_selector;
365 u16 guest_ds_selector;
366 u16 guest_fs_selector;
367 u16 guest_gs_selector;
368 u16 guest_ldtr_selector;
369 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800370 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300371 u16 host_es_selector;
372 u16 host_cs_selector;
373 u16 host_ss_selector;
374 u16 host_ds_selector;
375 u16 host_fs_selector;
376 u16 host_gs_selector;
377 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300378};
379
380/*
381 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
382 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
383 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
384 */
385#define VMCS12_REVISION 0x11e57ed0
386
387/*
388 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
389 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
390 * current implementation, 4K are reserved to avoid future complications.
391 */
392#define VMCS12_SIZE 0x1000
393
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300394/* Used to remember the last vmcs02 used for some recently used vmcs12s */
395struct vmcs02_list {
396 struct list_head list;
397 gpa_t vmptr;
398 struct loaded_vmcs vmcs02;
399};
400
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300401/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300402 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
403 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
404 */
405struct nested_vmx {
406 /* Has the level1 guest done vmxon? */
407 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400408 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300409
410 /* The guest-physical address of the current VMCS L1 keeps for L2 */
411 gpa_t current_vmptr;
412 /* The host-usable pointer to the above */
413 struct page *current_vmcs12_page;
414 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700415 /*
416 * Cache of the guest's VMCS, existing outside of guest memory.
417 * Loaded from guest memory during VMPTRLD. Flushed to guest
418 * memory during VMXOFF, VMCLEAR, VMPTRLD.
419 */
420 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300421 /*
422 * Indicates if the shadow vmcs must be updated with the
423 * data hold by vmcs12
424 */
425 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300426
427 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
428 struct list_head vmcs02_pool;
429 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200430 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300431 /* L2 must run next, and mustn't decide to exit to L1. */
432 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300433 /*
434 * Guest pages referred to in vmcs02 with host-physical pointers, so
435 * we must keep them pinned while L2 runs.
436 */
437 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800438 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800439 struct page *pi_desc_page;
440 struct pi_desc *pi_desc;
441 bool pi_pending;
442 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100443
Radim Krčmářd048c092016-08-08 20:16:22 +0200444 unsigned long *msr_bitmap;
445
Jan Kiszkaf41245002014-03-07 20:03:13 +0100446 struct hrtimer preemption_timer;
447 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200448
449 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
450 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800451
Wanpeng Li5c614b32015-10-13 09:18:36 -0700452 u16 vpid02;
453 u16 last_vpid;
454
David Matlack0115f9c2016-11-29 18:14:06 -0800455 /*
456 * We only store the "true" versions of the VMX capability MSRs. We
457 * generate the "non-true" versions by setting the must-be-1 bits
458 * according to the SDM.
459 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800460 u32 nested_vmx_procbased_ctls_low;
461 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800462 u32 nested_vmx_secondary_ctls_low;
463 u32 nested_vmx_secondary_ctls_high;
464 u32 nested_vmx_pinbased_ctls_low;
465 u32 nested_vmx_pinbased_ctls_high;
466 u32 nested_vmx_exit_ctls_low;
467 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_entry_ctls_low;
469 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800470 u32 nested_vmx_misc_low;
471 u32 nested_vmx_misc_high;
472 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700473 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800474 u64 nested_vmx_basic;
475 u64 nested_vmx_cr0_fixed0;
476 u64 nested_vmx_cr0_fixed1;
477 u64 nested_vmx_cr4_fixed0;
478 u64 nested_vmx_cr4_fixed1;
479 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300480};
481
Yang Zhang01e439b2013-04-11 19:25:12 +0800482#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800483#define POSTED_INTR_SN 1
484
Yang Zhang01e439b2013-04-11 19:25:12 +0800485/* Posted-Interrupt Descriptor */
486struct pi_desc {
487 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800488 union {
489 struct {
490 /* bit 256 - Outstanding Notification */
491 u16 on : 1,
492 /* bit 257 - Suppress Notification */
493 sn : 1,
494 /* bit 271:258 - Reserved */
495 rsvd_1 : 14;
496 /* bit 279:272 - Notification Vector */
497 u8 nv;
498 /* bit 287:280 - Reserved */
499 u8 rsvd_2;
500 /* bit 319:288 - Notification Destination */
501 u32 ndst;
502 };
503 u64 control;
504 };
505 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800506} __aligned(64);
507
Yang Zhanga20ed542013-04-11 19:25:15 +0800508static bool pi_test_and_set_on(struct pi_desc *pi_desc)
509{
510 return test_and_set_bit(POSTED_INTR_ON,
511 (unsigned long *)&pi_desc->control);
512}
513
514static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
515{
516 return test_and_clear_bit(POSTED_INTR_ON,
517 (unsigned long *)&pi_desc->control);
518}
519
520static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
521{
522 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
523}
524
Feng Wuebbfc762015-09-18 22:29:46 +0800525static inline void pi_clear_sn(struct pi_desc *pi_desc)
526{
527 return clear_bit(POSTED_INTR_SN,
528 (unsigned long *)&pi_desc->control);
529}
530
531static inline void pi_set_sn(struct pi_desc *pi_desc)
532{
533 return set_bit(POSTED_INTR_SN,
534 (unsigned long *)&pi_desc->control);
535}
536
Paolo Bonziniad361092016-09-20 16:15:05 +0200537static inline void pi_clear_on(struct pi_desc *pi_desc)
538{
539 clear_bit(POSTED_INTR_ON,
540 (unsigned long *)&pi_desc->control);
541}
542
Feng Wuebbfc762015-09-18 22:29:46 +0800543static inline int pi_test_on(struct pi_desc *pi_desc)
544{
545 return test_bit(POSTED_INTR_ON,
546 (unsigned long *)&pi_desc->control);
547}
548
549static inline int pi_test_sn(struct pi_desc *pi_desc)
550{
551 return test_bit(POSTED_INTR_SN,
552 (unsigned long *)&pi_desc->control);
553}
554
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400555struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000556 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300557 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300558 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200559 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300560 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200561 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200562 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300563 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564 int nmsrs;
565 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800566 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400567#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300568 u64 msr_host_kernel_gs_base;
569 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200571 u32 vm_entry_controls_shadow;
572 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300573 /*
574 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
575 * non-nested (L1) guest, it always points to vmcs01. For a nested
576 * guest (L2), it points to a different VMCS.
577 */
578 struct loaded_vmcs vmcs01;
579 struct loaded_vmcs *loaded_vmcs;
580 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300581 struct msr_autoload {
582 unsigned nr;
583 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
584 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
585 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400586 struct {
587 int loaded;
588 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300589#ifdef CONFIG_X86_64
590 u16 ds_sel, es_sel;
591#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200592 int gs_ldt_reload_needed;
593 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000594 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700595 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400596 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200597 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300598 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300599 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300600 struct kvm_segment segs[8];
601 } rmode;
602 struct {
603 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300604 struct kvm_save_segment {
605 u16 selector;
606 unsigned long base;
607 u32 limit;
608 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300609 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300610 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800611 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300612 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200613
614 /* Support for vnmi-less CPUs */
615 int soft_vnmi_blocked;
616 ktime_t entry_time;
617 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800618 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800619
Yang Zhang01e439b2013-04-11 19:25:12 +0800620 /* Posted interrupt descriptor */
621 struct pi_desc pi_desc;
622
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300623 /* Support for a guest hypervisor (nested VMX) */
624 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200625
626 /* Dynamic PLE window. */
627 int ple_window;
628 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800629
630 /* Support for PML */
631#define PML_ENTITY_NUM 512
632 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800633
Yunhong Jiang64672c92016-06-13 14:19:59 -0700634 /* apic deadline value in host tsc */
635 u64 hv_deadline_tsc;
636
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800637 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800638
639 bool guest_pkru_valid;
640 u32 guest_pkru;
641 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800642
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800643 /*
644 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
645 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
646 * in msr_ia32_feature_control_valid_bits.
647 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800648 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800649 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400650};
651
Avi Kivity2fb92db2011-04-27 19:42:18 +0300652enum segment_cache_field {
653 SEG_FIELD_SEL = 0,
654 SEG_FIELD_BASE = 1,
655 SEG_FIELD_LIMIT = 2,
656 SEG_FIELD_AR = 3,
657
658 SEG_FIELD_NR = 4
659};
660
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400661static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
662{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000663 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664}
665
Feng Wuefc64402015-09-18 22:29:51 +0800666static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
667{
668 return &(to_vmx(vcpu)->pi_desc);
669}
670
Nadav Har'El22bd0352011-05-25 23:05:57 +0300671#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
672#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
673#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
674 [number##_HIGH] = VMCS12_OFFSET(name)+4
675
Abel Gordon4607c2d2013-04-18 14:35:55 +0300676
Bandan Dasfe2b2012014-04-21 15:20:14 -0400677static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300678 /*
679 * We do NOT shadow fields that are modified when L0
680 * traps and emulates any vmx instruction (e.g. VMPTRLD,
681 * VMXON...) executed by L1.
682 * For example, VM_INSTRUCTION_ERROR is read
683 * by L1 if a vmx instruction fails (part of the error path).
684 * Note the code assumes this logic. If for some reason
685 * we start shadowing these fields then we need to
686 * force a shadow sync when L0 emulates vmx instructions
687 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
688 * by nested_vmx_failValid)
689 */
690 VM_EXIT_REASON,
691 VM_EXIT_INTR_INFO,
692 VM_EXIT_INSTRUCTION_LEN,
693 IDT_VECTORING_INFO_FIELD,
694 IDT_VECTORING_ERROR_CODE,
695 VM_EXIT_INTR_ERROR_CODE,
696 EXIT_QUALIFICATION,
697 GUEST_LINEAR_ADDRESS,
698 GUEST_PHYSICAL_ADDRESS
699};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400700static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300701 ARRAY_SIZE(shadow_read_only_fields);
702
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800704 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300705 GUEST_RIP,
706 GUEST_RSP,
707 GUEST_CR0,
708 GUEST_CR3,
709 GUEST_CR4,
710 GUEST_INTERRUPTIBILITY_INFO,
711 GUEST_RFLAGS,
712 GUEST_CS_SELECTOR,
713 GUEST_CS_AR_BYTES,
714 GUEST_CS_LIMIT,
715 GUEST_CS_BASE,
716 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100717 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300718 CR0_GUEST_HOST_MASK,
719 CR0_READ_SHADOW,
720 CR4_READ_SHADOW,
721 TSC_OFFSET,
722 EXCEPTION_BITMAP,
723 CPU_BASED_VM_EXEC_CONTROL,
724 VM_ENTRY_EXCEPTION_ERROR_CODE,
725 VM_ENTRY_INTR_INFO_FIELD,
726 VM_ENTRY_INSTRUCTION_LEN,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 HOST_FS_BASE,
729 HOST_GS_BASE,
730 HOST_FS_SELECTOR,
731 HOST_GS_SELECTOR
732};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400733static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300734 ARRAY_SIZE(shadow_read_write_fields);
735
Mathias Krause772e0312012-08-30 01:30:19 +0200736static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800738 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
740 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
741 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
742 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
743 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
744 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
745 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
746 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800747 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300748 FIELD(HOST_ES_SELECTOR, host_es_selector),
749 FIELD(HOST_CS_SELECTOR, host_cs_selector),
750 FIELD(HOST_SS_SELECTOR, host_ss_selector),
751 FIELD(HOST_DS_SELECTOR, host_ds_selector),
752 FIELD(HOST_FS_SELECTOR, host_fs_selector),
753 FIELD(HOST_GS_SELECTOR, host_gs_selector),
754 FIELD(HOST_TR_SELECTOR, host_tr_selector),
755 FIELD64(IO_BITMAP_A, io_bitmap_a),
756 FIELD64(IO_BITMAP_B, io_bitmap_b),
757 FIELD64(MSR_BITMAP, msr_bitmap),
758 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
759 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
760 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
761 FIELD64(TSC_OFFSET, tsc_offset),
762 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
763 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800764 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300765 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800766 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
767 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
768 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
769 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800770 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300771 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
772 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
773 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
774 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
775 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
776 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
777 FIELD64(GUEST_PDPTR0, guest_pdptr0),
778 FIELD64(GUEST_PDPTR1, guest_pdptr1),
779 FIELD64(GUEST_PDPTR2, guest_pdptr2),
780 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100781 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300782 FIELD64(HOST_IA32_PAT, host_ia32_pat),
783 FIELD64(HOST_IA32_EFER, host_ia32_efer),
784 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
785 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
786 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
787 FIELD(EXCEPTION_BITMAP, exception_bitmap),
788 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
789 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
790 FIELD(CR3_TARGET_COUNT, cr3_target_count),
791 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
792 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
793 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
794 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
795 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
796 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
797 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
798 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
799 FIELD(TPR_THRESHOLD, tpr_threshold),
800 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
801 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
802 FIELD(VM_EXIT_REASON, vm_exit_reason),
803 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
804 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
805 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
806 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
807 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
808 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
809 FIELD(GUEST_ES_LIMIT, guest_es_limit),
810 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
811 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
812 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
813 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
814 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
815 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
816 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
817 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
818 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
819 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
820 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
821 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
822 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
823 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
824 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
825 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
826 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
827 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
828 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
829 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
830 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100831 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300832 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
833 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
834 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
835 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
836 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
837 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
838 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
839 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
840 FIELD(EXIT_QUALIFICATION, exit_qualification),
841 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
842 FIELD(GUEST_CR0, guest_cr0),
843 FIELD(GUEST_CR3, guest_cr3),
844 FIELD(GUEST_CR4, guest_cr4),
845 FIELD(GUEST_ES_BASE, guest_es_base),
846 FIELD(GUEST_CS_BASE, guest_cs_base),
847 FIELD(GUEST_SS_BASE, guest_ss_base),
848 FIELD(GUEST_DS_BASE, guest_ds_base),
849 FIELD(GUEST_FS_BASE, guest_fs_base),
850 FIELD(GUEST_GS_BASE, guest_gs_base),
851 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
852 FIELD(GUEST_TR_BASE, guest_tr_base),
853 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
854 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
855 FIELD(GUEST_DR7, guest_dr7),
856 FIELD(GUEST_RSP, guest_rsp),
857 FIELD(GUEST_RIP, guest_rip),
858 FIELD(GUEST_RFLAGS, guest_rflags),
859 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
860 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
861 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
862 FIELD(HOST_CR0, host_cr0),
863 FIELD(HOST_CR3, host_cr3),
864 FIELD(HOST_CR4, host_cr4),
865 FIELD(HOST_FS_BASE, host_fs_base),
866 FIELD(HOST_GS_BASE, host_gs_base),
867 FIELD(HOST_TR_BASE, host_tr_base),
868 FIELD(HOST_GDTR_BASE, host_gdtr_base),
869 FIELD(HOST_IDTR_BASE, host_idtr_base),
870 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
871 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
872 FIELD(HOST_RSP, host_rsp),
873 FIELD(HOST_RIP, host_rip),
874};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300875
876static inline short vmcs_field_to_offset(unsigned long field)
877{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100878 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
879
880 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
881 vmcs_field_to_offset_table[field] == 0)
882 return -ENOENT;
883
Nadav Har'El22bd0352011-05-25 23:05:57 +0300884 return vmcs_field_to_offset_table[field];
885}
886
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300887static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
888{
David Matlack4f2777b2016-07-13 17:16:37 -0700889 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300890}
891
892static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
893{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200894 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800895 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300896 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800897
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300898 return page;
899}
900
901static void nested_release_page(struct page *page)
902{
903 kvm_release_page_dirty(page);
904}
905
906static void nested_release_page_clean(struct page *page)
907{
908 kvm_release_page_clean(page);
909}
910
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300911static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800912static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800913static void kvm_cpu_vmxon(u64 addr);
914static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800915static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200916static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300917static void vmx_set_segment(struct kvm_vcpu *vcpu,
918 struct kvm_segment *var, int seg);
919static void vmx_get_segment(struct kvm_vcpu *vcpu,
920 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200921static bool guest_state_valid(struct kvm_vcpu *vcpu);
922static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300923static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300924static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800925static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300926
Avi Kivity6aa8b732006-12-10 02:21:36 -0800927static DEFINE_PER_CPU(struct vmcs *, vmxarea);
928static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300929/*
930 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
931 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
932 */
933static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300934static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935
Feng Wubf9f6ac2015-09-18 22:29:55 +0800936/*
937 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
938 * can find which vCPU should be waken up.
939 */
940static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
941static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
942
Radim Krčmář23611332016-09-29 22:41:33 +0200943enum {
944 VMX_IO_BITMAP_A,
945 VMX_IO_BITMAP_B,
946 VMX_MSR_BITMAP_LEGACY,
947 VMX_MSR_BITMAP_LONGMODE,
948 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
949 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
950 VMX_MSR_BITMAP_LEGACY_X2APIC,
951 VMX_MSR_BITMAP_LONGMODE_X2APIC,
952 VMX_VMREAD_BITMAP,
953 VMX_VMWRITE_BITMAP,
954 VMX_BITMAP_NR
955};
956
957static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
958
959#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
960#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
961#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
962#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
963#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
964#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
965#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
966#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
967#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
968#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300969
Avi Kivity110312c2010-12-21 12:54:20 +0200970static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200971static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200972
Sheng Yang2384d2b2008-01-17 15:14:33 +0800973static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
974static DEFINE_SPINLOCK(vmx_vpid_lock);
975
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300976static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977 int size;
978 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300979 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300981 u32 pin_based_exec_ctrl;
982 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800983 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300984 u32 vmexit_ctrl;
985 u32 vmentry_ctrl;
986} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987
Hannes Ederefff9e52008-11-28 17:02:06 +0100988static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800989 u32 ept;
990 u32 vpid;
991} vmx_capability;
992
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993#define VMX_SEGMENT_FIELD(seg) \
994 [VCPU_SREG_##seg] = { \
995 .selector = GUEST_##seg##_SELECTOR, \
996 .base = GUEST_##seg##_BASE, \
997 .limit = GUEST_##seg##_LIMIT, \
998 .ar_bytes = GUEST_##seg##_AR_BYTES, \
999 }
1000
Mathias Krause772e0312012-08-30 01:30:19 +02001001static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001002 unsigned selector;
1003 unsigned base;
1004 unsigned limit;
1005 unsigned ar_bytes;
1006} kvm_vmx_segment_fields[] = {
1007 VMX_SEGMENT_FIELD(CS),
1008 VMX_SEGMENT_FIELD(DS),
1009 VMX_SEGMENT_FIELD(ES),
1010 VMX_SEGMENT_FIELD(FS),
1011 VMX_SEGMENT_FIELD(GS),
1012 VMX_SEGMENT_FIELD(SS),
1013 VMX_SEGMENT_FIELD(TR),
1014 VMX_SEGMENT_FIELD(LDTR),
1015};
1016
Avi Kivity26bb0982009-09-07 11:14:12 +03001017static u64 host_efer;
1018
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001019static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1020
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001021/*
Brian Gerst8c065852010-07-17 09:03:26 -04001022 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001023 * away by decrementing the array size.
1024 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001025static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001026#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001027 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001029 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001030};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031
Jan Kiszka5bb16012016-02-09 20:14:21 +01001032static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033{
1034 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1035 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001036 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1037}
1038
Jan Kiszka6f054852016-02-09 20:15:18 +01001039static inline bool is_debug(u32 intr_info)
1040{
1041 return is_exception_n(intr_info, DB_VECTOR);
1042}
1043
1044static inline bool is_breakpoint(u32 intr_info)
1045{
1046 return is_exception_n(intr_info, BP_VECTOR);
1047}
1048
Jan Kiszka5bb16012016-02-09 20:14:21 +01001049static inline bool is_page_fault(u32 intr_info)
1050{
1051 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001055{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001056 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001057}
1058
Gui Jianfeng31299942010-03-15 17:29:09 +08001059static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001060{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001061 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001062}
1063
Gui Jianfeng31299942010-03-15 17:29:09 +08001064static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001065{
1066 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1067 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1068}
1069
Gui Jianfeng31299942010-03-15 17:29:09 +08001070static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001071{
1072 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1073 INTR_INFO_VALID_MASK)) ==
1074 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1075}
1076
Gui Jianfeng31299942010-03-15 17:29:09 +08001077static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001078{
Sheng Yang04547152009-04-01 15:52:31 +08001079 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001080}
1081
Gui Jianfeng31299942010-03-15 17:29:09 +08001082static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001083{
Sheng Yang04547152009-04-01 15:52:31 +08001084 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001085}
1086
Paolo Bonzini35754c92015-07-29 12:05:37 +02001087static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001088{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001089 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001090}
1091
Gui Jianfeng31299942010-03-15 17:29:09 +08001092static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001093{
Sheng Yang04547152009-04-01 15:52:31 +08001094 return vmcs_config.cpu_based_exec_ctrl &
1095 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001096}
1097
Avi Kivity774ead32007-12-26 13:57:04 +02001098static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001099{
Sheng Yang04547152009-04-01 15:52:31 +08001100 return vmcs_config.cpu_based_2nd_exec_ctrl &
1101 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1102}
1103
Yang Zhang8d146952013-01-25 10:18:50 +08001104static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1105{
1106 return vmcs_config.cpu_based_2nd_exec_ctrl &
1107 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1108}
1109
Yang Zhang83d4c282013-01-25 10:18:49 +08001110static inline bool cpu_has_vmx_apic_register_virt(void)
1111{
1112 return vmcs_config.cpu_based_2nd_exec_ctrl &
1113 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1114}
1115
Yang Zhangc7c9c562013-01-25 10:18:51 +08001116static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1117{
1118 return vmcs_config.cpu_based_2nd_exec_ctrl &
1119 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1120}
1121
Yunhong Jiang64672c92016-06-13 14:19:59 -07001122/*
1123 * Comment's format: document - errata name - stepping - processor name.
1124 * Refer from
1125 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1126 */
1127static u32 vmx_preemption_cpu_tfms[] = {
1128/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11290x000206E6,
1130/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1131/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1132/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11330x00020652,
1134/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11350x00020655,
1136/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1137/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1138/*
1139 * 320767.pdf - AAP86 - B1 -
1140 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1141 */
11420x000106E5,
1143/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11440x000106A0,
1145/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11460x000106A1,
1147/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11480x000106A4,
1149 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1150 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1151 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11520x000106A5,
1153};
1154
1155static inline bool cpu_has_broken_vmx_preemption_timer(void)
1156{
1157 u32 eax = cpuid_eax(0x00000001), i;
1158
1159 /* Clear the reserved bits */
1160 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001161 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001162 if (eax == vmx_preemption_cpu_tfms[i])
1163 return true;
1164
1165 return false;
1166}
1167
1168static inline bool cpu_has_vmx_preemption_timer(void)
1169{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001170 return vmcs_config.pin_based_exec_ctrl &
1171 PIN_BASED_VMX_PREEMPTION_TIMER;
1172}
1173
Yang Zhang01e439b2013-04-11 19:25:12 +08001174static inline bool cpu_has_vmx_posted_intr(void)
1175{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001176 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1177 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001178}
1179
1180static inline bool cpu_has_vmx_apicv(void)
1181{
1182 return cpu_has_vmx_apic_register_virt() &&
1183 cpu_has_vmx_virtual_intr_delivery() &&
1184 cpu_has_vmx_posted_intr();
1185}
1186
Sheng Yang04547152009-04-01 15:52:31 +08001187static inline bool cpu_has_vmx_flexpriority(void)
1188{
1189 return cpu_has_vmx_tpr_shadow() &&
1190 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001191}
1192
Marcelo Tosattie7997942009-06-11 12:07:40 -03001193static inline bool cpu_has_vmx_ept_execute_only(void)
1194{
Gui Jianfeng31299942010-03-15 17:29:09 +08001195 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001196}
1197
Marcelo Tosattie7997942009-06-11 12:07:40 -03001198static inline bool cpu_has_vmx_ept_2m_page(void)
1199{
Gui Jianfeng31299942010-03-15 17:29:09 +08001200 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001201}
1202
Sheng Yang878403b2010-01-05 19:02:29 +08001203static inline bool cpu_has_vmx_ept_1g_page(void)
1204{
Gui Jianfeng31299942010-03-15 17:29:09 +08001205 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001206}
1207
Sheng Yang4bc9b982010-06-02 14:05:24 +08001208static inline bool cpu_has_vmx_ept_4levels(void)
1209{
1210 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1211}
1212
Xudong Hao83c3a332012-05-28 19:33:35 +08001213static inline bool cpu_has_vmx_ept_ad_bits(void)
1214{
1215 return vmx_capability.ept & VMX_EPT_AD_BIT;
1216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001219{
Gui Jianfeng31299942010-03-15 17:29:09 +08001220 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001221}
1222
Gui Jianfeng31299942010-03-15 17:29:09 +08001223static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001224{
Gui Jianfeng31299942010-03-15 17:29:09 +08001225 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001226}
1227
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001228static inline bool cpu_has_vmx_invvpid_single(void)
1229{
1230 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1231}
1232
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001233static inline bool cpu_has_vmx_invvpid_global(void)
1234{
1235 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1236}
1237
Gui Jianfeng31299942010-03-15 17:29:09 +08001238static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001239{
Sheng Yang04547152009-04-01 15:52:31 +08001240 return vmcs_config.cpu_based_2nd_exec_ctrl &
1241 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001242}
1243
Gui Jianfeng31299942010-03-15 17:29:09 +08001244static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001245{
1246 return vmcs_config.cpu_based_2nd_exec_ctrl &
1247 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1248}
1249
Gui Jianfeng31299942010-03-15 17:29:09 +08001250static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001251{
1252 return vmcs_config.cpu_based_2nd_exec_ctrl &
1253 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1254}
1255
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001256static inline bool cpu_has_vmx_basic_inout(void)
1257{
1258 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1259}
1260
Paolo Bonzini35754c92015-07-29 12:05:37 +02001261static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001262{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001263 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001264}
1265
Gui Jianfeng31299942010-03-15 17:29:09 +08001266static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001267{
Sheng Yang04547152009-04-01 15:52:31 +08001268 return vmcs_config.cpu_based_2nd_exec_ctrl &
1269 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001270}
1271
Gui Jianfeng31299942010-03-15 17:29:09 +08001272static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001273{
1274 return vmcs_config.cpu_based_2nd_exec_ctrl &
1275 SECONDARY_EXEC_RDTSCP;
1276}
1277
Mao, Junjiead756a12012-07-02 01:18:48 +00001278static inline bool cpu_has_vmx_invpcid(void)
1279{
1280 return vmcs_config.cpu_based_2nd_exec_ctrl &
1281 SECONDARY_EXEC_ENABLE_INVPCID;
1282}
1283
Gui Jianfeng31299942010-03-15 17:29:09 +08001284static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001285{
1286 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1287}
1288
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001289static inline bool cpu_has_vmx_wbinvd_exit(void)
1290{
1291 return vmcs_config.cpu_based_2nd_exec_ctrl &
1292 SECONDARY_EXEC_WBINVD_EXITING;
1293}
1294
Abel Gordonabc4fc52013-04-18 14:35:25 +03001295static inline bool cpu_has_vmx_shadow_vmcs(void)
1296{
1297 u64 vmx_msr;
1298 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1299 /* check if the cpu supports writing r/o exit information fields */
1300 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1301 return false;
1302
1303 return vmcs_config.cpu_based_2nd_exec_ctrl &
1304 SECONDARY_EXEC_SHADOW_VMCS;
1305}
1306
Kai Huang843e4332015-01-28 10:54:28 +08001307static inline bool cpu_has_vmx_pml(void)
1308{
1309 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1310}
1311
Haozhong Zhang64903d62015-10-20 15:39:09 +08001312static inline bool cpu_has_vmx_tsc_scaling(void)
1313{
1314 return vmcs_config.cpu_based_2nd_exec_ctrl &
1315 SECONDARY_EXEC_TSC_SCALING;
1316}
1317
Sheng Yang04547152009-04-01 15:52:31 +08001318static inline bool report_flexpriority(void)
1319{
1320 return flexpriority_enabled;
1321}
1322
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001323static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1324{
1325 return vmcs12->cpu_based_vm_exec_control & bit;
1326}
1327
1328static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1329{
1330 return (vmcs12->cpu_based_vm_exec_control &
1331 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1332 (vmcs12->secondary_vm_exec_control & bit);
1333}
1334
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001335static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001336{
1337 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1338}
1339
Jan Kiszkaf41245002014-03-07 20:03:13 +01001340static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1341{
1342 return vmcs12->pin_based_vm_exec_control &
1343 PIN_BASED_VMX_PREEMPTION_TIMER;
1344}
1345
Nadav Har'El155a97a2013-08-05 11:07:16 +03001346static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1347{
1348 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1349}
1350
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001351static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1352{
1353 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1354 vmx_xsaves_supported();
1355}
1356
Wincy Vanf2b93282015-02-03 23:56:03 +08001357static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1358{
1359 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1360}
1361
Wanpeng Li5c614b32015-10-13 09:18:36 -07001362static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1363{
1364 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1365}
1366
Wincy Van82f0dd42015-02-03 23:57:18 +08001367static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1368{
1369 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1370}
1371
Wincy Van608406e2015-02-03 23:57:51 +08001372static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1373{
1374 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1375}
1376
Wincy Van705699a2015-02-03 23:58:17 +08001377static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1378{
1379 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1380}
1381
Nadav Har'El644d7112011-05-25 23:12:35 +03001382static inline bool is_exception(u32 intr_info)
1383{
1384 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1385 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1386}
1387
Jan Kiszka533558b2014-01-04 18:47:20 +01001388static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1389 u32 exit_intr_info,
1390 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001391static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1392 struct vmcs12 *vmcs12,
1393 u32 reason, unsigned long qualification);
1394
Rusty Russell8b9cf982007-07-30 16:31:43 +10001395static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001396{
1397 int i;
1398
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001399 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001400 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001401 return i;
1402 return -1;
1403}
1404
Sheng Yang2384d2b2008-01-17 15:14:33 +08001405static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1406{
1407 struct {
1408 u64 vpid : 16;
1409 u64 rsvd : 48;
1410 u64 gva;
1411 } operand = { vpid, 0, gva };
1412
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001413 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001414 /* CF==1 or ZF==1 --> rc = -1 */
1415 "; ja 1f ; ud2 ; 1:"
1416 : : "a"(&operand), "c"(ext) : "cc", "memory");
1417}
1418
Sheng Yang14394422008-04-28 12:24:45 +08001419static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1420{
1421 struct {
1422 u64 eptp, gpa;
1423 } operand = {eptp, gpa};
1424
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001425 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001426 /* CF==1 or ZF==1 --> rc = -1 */
1427 "; ja 1f ; ud2 ; 1:\n"
1428 : : "a" (&operand), "c" (ext) : "cc", "memory");
1429}
1430
Avi Kivity26bb0982009-09-07 11:14:12 +03001431static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001432{
1433 int i;
1434
Rusty Russell8b9cf982007-07-30 16:31:43 +10001435 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001436 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001437 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001438 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001439}
1440
Avi Kivity6aa8b732006-12-10 02:21:36 -08001441static void vmcs_clear(struct vmcs *vmcs)
1442{
1443 u64 phys_addr = __pa(vmcs);
1444 u8 error;
1445
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001446 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001447 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001448 : "cc", "memory");
1449 if (error)
1450 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1451 vmcs, phys_addr);
1452}
1453
Nadav Har'Eld462b812011-05-24 15:26:10 +03001454static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1455{
1456 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001457 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1458 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001459 loaded_vmcs->cpu = -1;
1460 loaded_vmcs->launched = 0;
1461}
1462
Dongxiao Xu7725b892010-05-11 18:29:38 +08001463static void vmcs_load(struct vmcs *vmcs)
1464{
1465 u64 phys_addr = __pa(vmcs);
1466 u8 error;
1467
1468 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001469 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001470 : "cc", "memory");
1471 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001472 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001473 vmcs, phys_addr);
1474}
1475
Dave Young2965faa2015-09-09 15:38:55 -07001476#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001477/*
1478 * This bitmap is used to indicate whether the vmclear
1479 * operation is enabled on all cpus. All disabled by
1480 * default.
1481 */
1482static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1483
1484static inline void crash_enable_local_vmclear(int cpu)
1485{
1486 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1487}
1488
1489static inline void crash_disable_local_vmclear(int cpu)
1490{
1491 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1492}
1493
1494static inline int crash_local_vmclear_enabled(int cpu)
1495{
1496 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1497}
1498
1499static void crash_vmclear_local_loaded_vmcss(void)
1500{
1501 int cpu = raw_smp_processor_id();
1502 struct loaded_vmcs *v;
1503
1504 if (!crash_local_vmclear_enabled(cpu))
1505 return;
1506
1507 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1508 loaded_vmcss_on_cpu_link)
1509 vmcs_clear(v->vmcs);
1510}
1511#else
1512static inline void crash_enable_local_vmclear(int cpu) { }
1513static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001514#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001515
Nadav Har'Eld462b812011-05-24 15:26:10 +03001516static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001517{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001518 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001519 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001520
Nadav Har'Eld462b812011-05-24 15:26:10 +03001521 if (loaded_vmcs->cpu != cpu)
1522 return; /* vcpu migration can race with cpu offline */
1523 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001524 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001525 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001526 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001527
1528 /*
1529 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1530 * is before setting loaded_vmcs->vcpu to -1 which is done in
1531 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1532 * then adds the vmcs into percpu list before it is deleted.
1533 */
1534 smp_wmb();
1535
Nadav Har'Eld462b812011-05-24 15:26:10 +03001536 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001537 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538}
1539
Nadav Har'Eld462b812011-05-24 15:26:10 +03001540static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001541{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001542 int cpu = loaded_vmcs->cpu;
1543
1544 if (cpu != -1)
1545 smp_call_function_single(cpu,
1546 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001547}
1548
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001549static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001550{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001551 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001552 return;
1553
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001554 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001555 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001556}
1557
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001558static inline void vpid_sync_vcpu_global(void)
1559{
1560 if (cpu_has_vmx_invvpid_global())
1561 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1562}
1563
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001564static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001565{
1566 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001567 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001568 else
1569 vpid_sync_vcpu_global();
1570}
1571
Sheng Yang14394422008-04-28 12:24:45 +08001572static inline void ept_sync_global(void)
1573{
1574 if (cpu_has_vmx_invept_global())
1575 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1576}
1577
1578static inline void ept_sync_context(u64 eptp)
1579{
Avi Kivity089d0342009-03-23 18:26:32 +02001580 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001581 if (cpu_has_vmx_invept_context())
1582 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1583 else
1584 ept_sync_global();
1585 }
1586}
1587
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001588static __always_inline void vmcs_check16(unsigned long field)
1589{
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1591 "16-bit accessor invalid for 64-bit field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1593 "16-bit accessor invalid for 64-bit high field");
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1595 "16-bit accessor invalid for 32-bit high field");
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1597 "16-bit accessor invalid for natural width field");
1598}
1599
1600static __always_inline void vmcs_check32(unsigned long field)
1601{
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1603 "32-bit accessor invalid for 16-bit field");
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1605 "32-bit accessor invalid for natural width field");
1606}
1607
1608static __always_inline void vmcs_check64(unsigned long field)
1609{
1610 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1611 "64-bit accessor invalid for 16-bit field");
1612 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1613 "64-bit accessor invalid for 64-bit high field");
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1615 "64-bit accessor invalid for 32-bit field");
1616 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1617 "64-bit accessor invalid for natural width field");
1618}
1619
1620static __always_inline void vmcs_checkl(unsigned long field)
1621{
1622 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1623 "Natural width accessor invalid for 16-bit field");
1624 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1625 "Natural width accessor invalid for 64-bit field");
1626 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1627 "Natural width accessor invalid for 64-bit high field");
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1629 "Natural width accessor invalid for 32-bit field");
1630}
1631
1632static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001633{
Avi Kivity5e520e62011-05-15 10:13:12 -04001634 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001635
Avi Kivity5e520e62011-05-15 10:13:12 -04001636 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1637 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001638 return value;
1639}
1640
Avi Kivity96304212011-05-15 10:13:13 -04001641static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001642{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001643 vmcs_check16(field);
1644 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001645}
1646
Avi Kivity96304212011-05-15 10:13:13 -04001647static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001649 vmcs_check32(field);
1650 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651}
1652
Avi Kivity96304212011-05-15 10:13:13 -04001653static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001656#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001657 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001659 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660#endif
1661}
1662
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663static __always_inline unsigned long vmcs_readl(unsigned long field)
1664{
1665 vmcs_checkl(field);
1666 return __vmcs_readl(field);
1667}
1668
Avi Kivitye52de1b2007-01-05 16:36:56 -08001669static noinline void vmwrite_error(unsigned long field, unsigned long value)
1670{
1671 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1672 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1673 dump_stack();
1674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677{
1678 u8 error;
1679
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001680 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001681 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001682 if (unlikely(error))
1683 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001684}
1685
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001688 vmcs_check16(field);
1689 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690}
1691
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001692static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001693{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694 vmcs_check32(field);
1695 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696}
1697
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001698static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001700 vmcs_check64(field);
1701 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001702#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001704 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705#endif
1706}
1707
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001708static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001709{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001710 vmcs_checkl(field);
1711 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001712}
1713
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001714static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001715{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001716 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1717 "vmcs_clear_bits does not support 64-bit fields");
1718 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1719}
1720
1721static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1722{
1723 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1724 "vmcs_set_bits does not support 64-bit fields");
1725 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001726}
1727
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001728static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1729{
1730 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1731}
1732
Gleb Natapov2961e8762013-11-25 15:37:13 +02001733static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1734{
1735 vmcs_write32(VM_ENTRY_CONTROLS, val);
1736 vmx->vm_entry_controls_shadow = val;
1737}
1738
1739static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1740{
1741 if (vmx->vm_entry_controls_shadow != val)
1742 vm_entry_controls_init(vmx, val);
1743}
1744
1745static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1746{
1747 return vmx->vm_entry_controls_shadow;
1748}
1749
1750
1751static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1752{
1753 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1754}
1755
1756static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1757{
1758 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1759}
1760
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001761static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1762{
1763 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1764}
1765
Gleb Natapov2961e8762013-11-25 15:37:13 +02001766static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1767{
1768 vmcs_write32(VM_EXIT_CONTROLS, val);
1769 vmx->vm_exit_controls_shadow = val;
1770}
1771
1772static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1773{
1774 if (vmx->vm_exit_controls_shadow != val)
1775 vm_exit_controls_init(vmx, val);
1776}
1777
1778static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1779{
1780 return vmx->vm_exit_controls_shadow;
1781}
1782
1783
1784static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1785{
1786 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1787}
1788
1789static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1790{
1791 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1792}
1793
Avi Kivity2fb92db2011-04-27 19:42:18 +03001794static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1795{
1796 vmx->segment_cache.bitmask = 0;
1797}
1798
1799static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1800 unsigned field)
1801{
1802 bool ret;
1803 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1804
1805 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1806 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1807 vmx->segment_cache.bitmask = 0;
1808 }
1809 ret = vmx->segment_cache.bitmask & mask;
1810 vmx->segment_cache.bitmask |= mask;
1811 return ret;
1812}
1813
1814static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1815{
1816 u16 *p = &vmx->segment_cache.seg[seg].selector;
1817
1818 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1819 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1820 return *p;
1821}
1822
1823static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1824{
1825 ulong *p = &vmx->segment_cache.seg[seg].base;
1826
1827 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1828 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1829 return *p;
1830}
1831
1832static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1833{
1834 u32 *p = &vmx->segment_cache.seg[seg].limit;
1835
1836 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1837 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1838 return *p;
1839}
1840
1841static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 u32 *p = &vmx->segment_cache.seg[seg].ar;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1846 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1847 return *p;
1848}
1849
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001850static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1851{
1852 u32 eb;
1853
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001854 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001855 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001856 if ((vcpu->guest_debug &
1857 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1858 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1859 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001860 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001861 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001862 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001863 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001864 if (vcpu->fpu_active)
1865 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001866
1867 /* When we are running a nested L2 guest and L1 specified for it a
1868 * certain exception bitmap, we must trap the same exceptions and pass
1869 * them to L1. When running L2, we will only handle the exceptions
1870 * specified above if L1 did not want them.
1871 */
1872 if (is_guest_mode(vcpu))
1873 eb |= get_vmcs12(vcpu)->exception_bitmap;
1874
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001875 vmcs_write32(EXCEPTION_BITMAP, eb);
1876}
1877
Gleb Natapov2961e8762013-11-25 15:37:13 +02001878static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1879 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001880{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001881 vm_entry_controls_clearbit(vmx, entry);
1882 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001883}
1884
Avi Kivity61d2ef22010-04-28 16:40:38 +03001885static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1886{
1887 unsigned i;
1888 struct msr_autoload *m = &vmx->msr_autoload;
1889
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001890 switch (msr) {
1891 case MSR_EFER:
1892 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893 clear_atomic_switch_msr_special(vmx,
1894 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001895 VM_EXIT_LOAD_IA32_EFER);
1896 return;
1897 }
1898 break;
1899 case MSR_CORE_PERF_GLOBAL_CTRL:
1900 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001901 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001902 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1903 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1904 return;
1905 }
1906 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001907 }
1908
Avi Kivity61d2ef22010-04-28 16:40:38 +03001909 for (i = 0; i < m->nr; ++i)
1910 if (m->guest[i].index == msr)
1911 break;
1912
1913 if (i == m->nr)
1914 return;
1915 --m->nr;
1916 m->guest[i] = m->guest[m->nr];
1917 m->host[i] = m->host[m->nr];
1918 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1919 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1920}
1921
Gleb Natapov2961e8762013-11-25 15:37:13 +02001922static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1923 unsigned long entry, unsigned long exit,
1924 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1925 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001926{
1927 vmcs_write64(guest_val_vmcs, guest_val);
1928 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001929 vm_entry_controls_setbit(vmx, entry);
1930 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001931}
1932
Avi Kivity61d2ef22010-04-28 16:40:38 +03001933static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1934 u64 guest_val, u64 host_val)
1935{
1936 unsigned i;
1937 struct msr_autoload *m = &vmx->msr_autoload;
1938
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001939 switch (msr) {
1940 case MSR_EFER:
1941 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001942 add_atomic_switch_msr_special(vmx,
1943 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001944 VM_EXIT_LOAD_IA32_EFER,
1945 GUEST_IA32_EFER,
1946 HOST_IA32_EFER,
1947 guest_val, host_val);
1948 return;
1949 }
1950 break;
1951 case MSR_CORE_PERF_GLOBAL_CTRL:
1952 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001953 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001954 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1955 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1956 GUEST_IA32_PERF_GLOBAL_CTRL,
1957 HOST_IA32_PERF_GLOBAL_CTRL,
1958 guest_val, host_val);
1959 return;
1960 }
1961 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001962 case MSR_IA32_PEBS_ENABLE:
1963 /* PEBS needs a quiescent period after being disabled (to write
1964 * a record). Disabling PEBS through VMX MSR swapping doesn't
1965 * provide that period, so a CPU could write host's record into
1966 * guest's memory.
1967 */
1968 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001969 }
1970
Avi Kivity61d2ef22010-04-28 16:40:38 +03001971 for (i = 0; i < m->nr; ++i)
1972 if (m->guest[i].index == msr)
1973 break;
1974
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001975 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001976 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001977 "Can't add msr %x\n", msr);
1978 return;
1979 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001980 ++m->nr;
1981 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1982 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1983 }
1984
1985 m->guest[i].index = msr;
1986 m->guest[i].value = guest_val;
1987 m->host[i].index = msr;
1988 m->host[i].value = host_val;
1989}
1990
Avi Kivity33ed6322007-05-02 16:54:03 +03001991static void reload_tss(void)
1992{
Avi Kivity33ed6322007-05-02 16:54:03 +03001993 /*
1994 * VT restores TR but not its size. Useless.
1995 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001996 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001997 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001998
Avi Kivityd3591922010-07-26 18:32:39 +03001999 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03002000 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
2001 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03002002}
2003
Avi Kivity92c0d902009-10-29 11:00:16 +02002004static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002005{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002006 u64 guest_efer = vmx->vcpu.arch.efer;
2007 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002008
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002009 if (!enable_ept) {
2010 /*
2011 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2012 * host CPUID is more efficient than testing guest CPUID
2013 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2014 */
2015 if (boot_cpu_has(X86_FEATURE_SMEP))
2016 guest_efer |= EFER_NX;
2017 else if (!(guest_efer & EFER_NX))
2018 ignore_bits |= EFER_NX;
2019 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002020
Avi Kivity51c6cf62007-08-29 03:48:05 +03002021 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002022 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002023 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002024 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002025#ifdef CONFIG_X86_64
2026 ignore_bits |= EFER_LMA | EFER_LME;
2027 /* SCE is meaningful only in long mode on Intel */
2028 if (guest_efer & EFER_LMA)
2029 ignore_bits &= ~(u64)EFER_SCE;
2030#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002031
2032 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002033
2034 /*
2035 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2036 * On CPUs that support "load IA32_EFER", always switch EFER
2037 * atomically, since it's faster than switching it manually.
2038 */
2039 if (cpu_has_load_ia32_efer ||
2040 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002041 if (!(guest_efer & EFER_LMA))
2042 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002043 if (guest_efer != host_efer)
2044 add_atomic_switch_msr(vmx, MSR_EFER,
2045 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002046 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002047 } else {
2048 guest_efer &= ~ignore_bits;
2049 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002050
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002051 vmx->guest_msrs[efer_offset].data = guest_efer;
2052 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2053
2054 return true;
2055 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002056}
2057
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002058static unsigned long segment_base(u16 selector)
2059{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002060 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002061 struct desc_struct *d;
2062 unsigned long table_base;
2063 unsigned long v;
2064
2065 if (!(selector & ~3))
2066 return 0;
2067
Avi Kivityd3591922010-07-26 18:32:39 +03002068 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002069
2070 if (selector & 4) { /* from ldt */
2071 u16 ldt_selector = kvm_read_ldt();
2072
2073 if (!(ldt_selector & ~3))
2074 return 0;
2075
2076 table_base = segment_base(ldt_selector);
2077 }
2078 d = (struct desc_struct *)(table_base + (selector & ~7));
2079 v = get_desc_base(d);
2080#ifdef CONFIG_X86_64
2081 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2082 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2083#endif
2084 return v;
2085}
2086
2087static inline unsigned long kvm_read_tr_base(void)
2088{
2089 u16 tr;
2090 asm("str %0" : "=g"(tr));
2091 return segment_base(tr);
2092}
2093
Avi Kivity04d2cc72007-09-10 18:10:54 +03002094static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002095{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002097 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002098
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002099 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002100 return;
2101
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002103 /*
2104 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2105 * allow segment selectors with cpl > 0 or ti == 1.
2106 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002107 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002108 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002109 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002110 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002111 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002112 vmx->host_state.fs_reload_needed = 0;
2113 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002114 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002115 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002116 }
Avi Kivity9581d442010-10-19 16:46:55 +02002117 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002118 if (!(vmx->host_state.gs_sel & 7))
2119 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002120 else {
2121 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002122 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002123 }
2124
2125#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002126 savesegment(ds, vmx->host_state.ds_sel);
2127 savesegment(es, vmx->host_state.es_sel);
2128#endif
2129
2130#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002131 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2132 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2133#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002134 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2135 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002136#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002137
2138#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002139 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2140 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002141 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002142#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002143 if (boot_cpu_has(X86_FEATURE_MPX))
2144 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002145 for (i = 0; i < vmx->save_nmsrs; ++i)
2146 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002147 vmx->guest_msrs[i].data,
2148 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002149}
2150
Avi Kivitya9b21b62008-06-24 11:48:49 +03002151static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002152{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002153 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002154 return;
2155
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002156 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002157 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002158#ifdef CONFIG_X86_64
2159 if (is_long_mode(&vmx->vcpu))
2160 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2161#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002162 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002163 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002164#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002165 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002166#else
2167 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002168#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002169 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002170 if (vmx->host_state.fs_reload_needed)
2171 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002172#ifdef CONFIG_X86_64
2173 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2174 loadsegment(ds, vmx->host_state.ds_sel);
2175 loadsegment(es, vmx->host_state.es_sel);
2176 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002177#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002178 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002179#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002180 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002181#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002182 if (vmx->host_state.msr_host_bndcfgs)
2183 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002184 /*
2185 * If the FPU is not active (through the host task or
2186 * the guest vcpu), then restore the cr0.TS bit.
2187 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002188 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002189 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002190 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002191}
2192
Avi Kivitya9b21b62008-06-24 11:48:49 +03002193static void vmx_load_host_state(struct vcpu_vmx *vmx)
2194{
2195 preempt_disable();
2196 __vmx_load_host_state(vmx);
2197 preempt_enable();
2198}
2199
Feng Wu28b835d2015-09-18 22:29:54 +08002200static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2201{
2202 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2203 struct pi_desc old, new;
2204 unsigned int dest;
2205
2206 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002207 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2208 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002209 return;
2210
2211 do {
2212 old.control = new.control = pi_desc->control;
2213
2214 /*
2215 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2216 * are two possible cases:
2217 * 1. After running 'pre_block', context switch
2218 * happened. For this case, 'sn' was set in
2219 * vmx_vcpu_put(), so we need to clear it here.
2220 * 2. After running 'pre_block', we were blocked,
2221 * and woken up by some other guy. For this case,
2222 * we don't need to do anything, 'pi_post_block'
2223 * will do everything for us. However, we cannot
2224 * check whether it is case #1 or case #2 here
2225 * (maybe, not needed), so we also clear sn here,
2226 * I think it is not a big deal.
2227 */
2228 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2229 if (vcpu->cpu != cpu) {
2230 dest = cpu_physical_id(cpu);
2231
2232 if (x2apic_enabled())
2233 new.ndst = dest;
2234 else
2235 new.ndst = (dest << 8) & 0xFF00;
2236 }
2237
2238 /* set 'NV' to 'notification vector' */
2239 new.nv = POSTED_INTR_VECTOR;
2240 }
2241
2242 /* Allow posting non-urgent interrupts */
2243 new.sn = 0;
2244 } while (cmpxchg(&pi_desc->control, old.control,
2245 new.control) != old.control);
2246}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002247
Peter Feinerc95ba922016-08-17 09:36:47 -07002248static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2249{
2250 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2251 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2252}
2253
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254/*
2255 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2256 * vcpu mutex is already taken.
2257 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002258static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002260 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002261 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002262 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002264 if (!vmm_exclusive)
2265 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002266 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002267 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002268
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002269 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002270 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002271 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002272
2273 /*
2274 * Read loaded_vmcs->cpu should be before fetching
2275 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2276 * See the comments in __loaded_vmcs_clear().
2277 */
2278 smp_rmb();
2279
Nadav Har'Eld462b812011-05-24 15:26:10 +03002280 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2281 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002282 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002283 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002284 }
2285
2286 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2287 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2288 vmcs_load(vmx->loaded_vmcs->vmcs);
2289 }
2290
2291 if (!already_loaded) {
2292 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2293 unsigned long sysenter_esp;
2294
2295 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002296
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 /*
2298 * Linux uses per-cpu TSS and GDT, so set these when switching
2299 * processors.
2300 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002301 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002302 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303
2304 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2305 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002306
Nadav Har'Eld462b812011-05-24 15:26:10 +03002307 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002308 }
Feng Wu28b835d2015-09-18 22:29:54 +08002309
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002310 /* Setup TSC multiplier */
2311 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002312 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2313 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002314
Feng Wu28b835d2015-09-18 22:29:54 +08002315 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002316 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002317}
2318
2319static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2320{
2321 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2322
2323 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002324 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2325 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002326 return;
2327
2328 /* Set SN when the vCPU is preempted */
2329 if (vcpu->preempted)
2330 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002331}
2332
2333static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2334{
Feng Wu28b835d2015-09-18 22:29:54 +08002335 vmx_vcpu_pi_put(vcpu);
2336
Avi Kivitya9b21b62008-06-24 11:48:49 +03002337 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002338 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002339 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2340 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002341 kvm_cpu_vmxoff();
2342 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002343}
2344
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002345static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2346{
Avi Kivity81231c62010-01-24 16:26:40 +02002347 ulong cr0;
2348
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002349 if (vcpu->fpu_active)
2350 return;
2351 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002352 cr0 = vmcs_readl(GUEST_CR0);
2353 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2354 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2355 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002356 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002357 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002358 if (is_guest_mode(vcpu))
2359 vcpu->arch.cr0_guest_owned_bits &=
2360 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002361 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002362}
2363
Avi Kivityedcafe32009-12-30 18:07:40 +02002364static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2365
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002366/*
2367 * Return the cr0 value that a nested guest would read. This is a combination
2368 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2369 * its hypervisor (cr0_read_shadow).
2370 */
2371static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2372{
2373 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2374 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2375}
2376static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2377{
2378 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2379 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2380}
2381
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002382static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2383{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002384 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2385 * set this *before* calling this function.
2386 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002387 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002388 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002389 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002390 vcpu->arch.cr0_guest_owned_bits = 0;
2391 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002392 if (is_guest_mode(vcpu)) {
2393 /*
2394 * L1's specified read shadow might not contain the TS bit,
2395 * so now that we turned on shadowing of this bit, we need to
2396 * set this bit of the shadow. Like in nested_vmx_run we need
2397 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2398 * up-to-date here because we just decached cr0.TS (and we'll
2399 * only update vmcs12->guest_cr0 on nested exit).
2400 */
2401 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2402 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2403 (vcpu->arch.cr0 & X86_CR0_TS);
2404 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2405 } else
2406 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002407}
2408
Avi Kivity6aa8b732006-12-10 02:21:36 -08002409static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2410{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002411 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002412
Avi Kivity6de12732011-03-07 12:51:22 +02002413 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2414 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2415 rflags = vmcs_readl(GUEST_RFLAGS);
2416 if (to_vmx(vcpu)->rmode.vm86_active) {
2417 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2418 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2419 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2420 }
2421 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002422 }
Avi Kivity6de12732011-03-07 12:51:22 +02002423 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424}
2425
2426static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2427{
Avi Kivity6de12732011-03-07 12:51:22 +02002428 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2429 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002430 if (to_vmx(vcpu)->rmode.vm86_active) {
2431 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002432 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002433 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434 vmcs_writel(GUEST_RFLAGS, rflags);
2435}
2436
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002437static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2438{
2439 return to_vmx(vcpu)->guest_pkru;
2440}
2441
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002442static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002443{
2444 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2445 int ret = 0;
2446
2447 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002448 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002449 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002450 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002451
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002452 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002453}
2454
2455static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2456{
2457 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2458 u32 interruptibility = interruptibility_old;
2459
2460 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2461
Jan Kiszka48005f62010-02-19 19:38:07 +01002462 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002463 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002464 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002465 interruptibility |= GUEST_INTR_STATE_STI;
2466
2467 if ((interruptibility != interruptibility_old))
2468 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2469}
2470
Avi Kivity6aa8b732006-12-10 02:21:36 -08002471static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2472{
2473 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002475 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002476 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002477 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002478
Glauber Costa2809f5d2009-05-12 16:21:05 -04002479 /* skipping an emulated instruction also counts */
2480 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481}
2482
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002483/*
2484 * KVM wants to inject page-faults which it got to the guest. This function
2485 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002486 */
Gleb Natapove011c662013-09-25 12:51:35 +03002487static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002488{
2489 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2490
Gleb Natapove011c662013-09-25 12:51:35 +03002491 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002492 return 0;
2493
Jan Kiszka533558b2014-01-04 18:47:20 +01002494 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2495 vmcs_read32(VM_EXIT_INTR_INFO),
2496 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002497 return 1;
2498}
2499
Avi Kivity298101d2007-11-25 13:41:11 +02002500static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002501 bool has_error_code, u32 error_code,
2502 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002503{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002504 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002505 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002506
Gleb Natapove011c662013-09-25 12:51:35 +03002507 if (!reinject && is_guest_mode(vcpu) &&
2508 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002509 return;
2510
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002511 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002512 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002513 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2514 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002515
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002516 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002517 int inc_eip = 0;
2518 if (kvm_exception_is_soft(nr))
2519 inc_eip = vcpu->arch.event_exit_inst_len;
2520 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002521 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002522 return;
2523 }
2524
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002525 if (kvm_exception_is_soft(nr)) {
2526 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2527 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002528 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2529 } else
2530 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2531
2532 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002533}
2534
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002535static bool vmx_rdtscp_supported(void)
2536{
2537 return cpu_has_vmx_rdtscp();
2538}
2539
Mao, Junjiead756a12012-07-02 01:18:48 +00002540static bool vmx_invpcid_supported(void)
2541{
2542 return cpu_has_vmx_invpcid() && enable_ept;
2543}
2544
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545/*
Eddie Donga75beee2007-05-17 18:55:15 +03002546 * Swap MSR entry in host/guest MSR entry array.
2547 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002548static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002549{
Avi Kivity26bb0982009-09-07 11:14:12 +03002550 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002551
2552 tmp = vmx->guest_msrs[to];
2553 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2554 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002555}
2556
Yang Zhang8d146952013-01-25 10:18:50 +08002557static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2558{
2559 unsigned long *msr_bitmap;
2560
Wincy Van670125b2015-03-04 14:31:56 +08002561 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002562 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002563 else if (cpu_has_secondary_exec_ctrls() &&
2564 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2565 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002566 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2567 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002568 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2569 else
2570 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2571 } else {
2572 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002573 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2574 else
2575 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002576 }
Yang Zhang8d146952013-01-25 10:18:50 +08002577 } else {
2578 if (is_long_mode(vcpu))
2579 msr_bitmap = vmx_msr_bitmap_longmode;
2580 else
2581 msr_bitmap = vmx_msr_bitmap_legacy;
2582 }
2583
2584 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2585}
2586
Eddie Donga75beee2007-05-17 18:55:15 +03002587/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002588 * Set up the vmcs to automatically save and restore system
2589 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2590 * mode, as fiddling with msrs is very expensive.
2591 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002592static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002593{
Avi Kivity26bb0982009-09-07 11:14:12 +03002594 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002595
Eddie Donga75beee2007-05-17 18:55:15 +03002596 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002597#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002598 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002599 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002600 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002601 move_msr_up(vmx, index, save_nmsrs++);
2602 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002603 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002604 move_msr_up(vmx, index, save_nmsrs++);
2605 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002606 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002607 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002608 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002609 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002610 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002611 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002612 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002613 * if efer.sce is enabled.
2614 */
Brian Gerst8c065852010-07-17 09:03:26 -04002615 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002616 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002617 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002618 }
Eddie Donga75beee2007-05-17 18:55:15 +03002619#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002620 index = __find_msr_index(vmx, MSR_EFER);
2621 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002622 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002623
Avi Kivity26bb0982009-09-07 11:14:12 +03002624 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002625
Yang Zhang8d146952013-01-25 10:18:50 +08002626 if (cpu_has_vmx_msr_bitmap())
2627 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002628}
2629
2630/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002632 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2633 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002635static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636{
2637 u64 host_tsc, tsc_offset;
2638
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002639 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002641 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642}
2643
2644/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002645 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002647static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002649 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002650 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002651 * We're here if L1 chose not to trap WRMSR to TSC. According
2652 * to the spec, this should set L1's TSC; The offset that L1
2653 * set for L2 remains unchanged, and still needs to be added
2654 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002655 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002656 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002657 /* recalculate vmcs02.TSC_OFFSET: */
2658 vmcs12 = get_vmcs12(vcpu);
2659 vmcs_write64(TSC_OFFSET, offset +
2660 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2661 vmcs12->tsc_offset : 0));
2662 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002663 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2664 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002665 vmcs_write64(TSC_OFFSET, offset);
2666 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Nadav Har'El801d3422011-05-25 23:02:23 +03002669static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2670{
2671 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2672 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2673}
2674
2675/*
2676 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2677 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2678 * all guests if the "nested" module option is off, and can also be disabled
2679 * for a single guest by disabling its VMX cpuid bit.
2680 */
2681static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2682{
2683 return nested && guest_cpuid_has_vmx(vcpu);
2684}
2685
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002687 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2688 * returned for the various VMX controls MSRs when nested VMX is enabled.
2689 * The same values should also be used to verify that vmcs12 control fields are
2690 * valid during nested entry from L1 to L2.
2691 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2692 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2693 * bit in the high half is on if the corresponding bit in the control field
2694 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002695 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002696static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002697{
2698 /*
2699 * Note that as a general rule, the high half of the MSRs (bits in
2700 * the control fields which may be 1) should be initialized by the
2701 * intersection of the underlying hardware's MSR (i.e., features which
2702 * can be supported) and the list of features we want to expose -
2703 * because they are known to be properly supported in our code.
2704 * Also, usually, the low half of the MSRs (bits which must be 1) can
2705 * be set to 0, meaning that L1 may turn off any of these bits. The
2706 * reason is that if one of these bits is necessary, it will appear
2707 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2708 * fields of vmcs01 and vmcs02, will turn these bits off - and
2709 * nested_vmx_exit_handled() will not pass related exits to L1.
2710 * These rules have exceptions below.
2711 */
2712
2713 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002714 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002715 vmx->nested.nested_vmx_pinbased_ctls_low,
2716 vmx->nested.nested_vmx_pinbased_ctls_high);
2717 vmx->nested.nested_vmx_pinbased_ctls_low |=
2718 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2719 vmx->nested.nested_vmx_pinbased_ctls_high &=
2720 PIN_BASED_EXT_INTR_MASK |
2721 PIN_BASED_NMI_EXITING |
2722 PIN_BASED_VIRTUAL_NMIS;
2723 vmx->nested.nested_vmx_pinbased_ctls_high |=
2724 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002725 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002726 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002727 vmx->nested.nested_vmx_pinbased_ctls_high |=
2728 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002729
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002730 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002731 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002732 vmx->nested.nested_vmx_exit_ctls_low,
2733 vmx->nested.nested_vmx_exit_ctls_high);
2734 vmx->nested.nested_vmx_exit_ctls_low =
2735 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002736
Wincy Vanb9c237b2015-02-03 23:56:30 +08002737 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002738#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002739 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002740#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002741 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_exit_ctls_high |=
2743 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002744 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002745 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2746
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002747 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002748 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002749
Jan Kiszka2996fca2014-06-16 13:59:43 +02002750 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002751 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002752
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002753 /* entry controls */
2754 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002755 vmx->nested.nested_vmx_entry_ctls_low,
2756 vmx->nested.nested_vmx_entry_ctls_high);
2757 vmx->nested.nested_vmx_entry_ctls_low =
2758 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2759 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002760#ifdef CONFIG_X86_64
2761 VM_ENTRY_IA32E_MODE |
2762#endif
2763 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002764 vmx->nested.nested_vmx_entry_ctls_high |=
2765 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002766 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002767 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002768
Jan Kiszka2996fca2014-06-16 13:59:43 +02002769 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002770 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002771
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002772 /* cpu-based controls */
2773 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002774 vmx->nested.nested_vmx_procbased_ctls_low,
2775 vmx->nested.nested_vmx_procbased_ctls_high);
2776 vmx->nested.nested_vmx_procbased_ctls_low =
2777 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2778 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002779 CPU_BASED_VIRTUAL_INTR_PENDING |
2780 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002781 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2782 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2783 CPU_BASED_CR3_STORE_EXITING |
2784#ifdef CONFIG_X86_64
2785 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2786#endif
2787 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002788 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2789 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2790 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2791 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002792 /*
2793 * We can allow some features even when not supported by the
2794 * hardware. For example, L1 can specify an MSR bitmap - and we
2795 * can use it to avoid exits to L1 - even when L0 runs L2
2796 * without MSR bitmaps.
2797 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002798 vmx->nested.nested_vmx_procbased_ctls_high |=
2799 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002800 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002801
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002802 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002803 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002804 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2805
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002806 /* secondary cpu-based controls */
2807 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 vmx->nested.nested_vmx_secondary_ctls_low,
2809 vmx->nested.nested_vmx_secondary_ctls_high);
2810 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2811 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002812 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002813 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002814 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002815 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002816 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002817 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002818 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002819 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002820 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002821
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002822 if (enable_ept) {
2823 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002824 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002825 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002826 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002827 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2828 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002829 if (cpu_has_vmx_ept_execute_only())
2830 vmx->nested.nested_vmx_ept_caps |=
2831 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002832 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002833 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2834 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002835 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002836 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002837
Paolo Bonzinief697a72016-03-18 16:58:38 +01002838 /*
2839 * Old versions of KVM use the single-context version without
2840 * checking for support, so declare that it is supported even
2841 * though it is treated as global context. The alternative is
2842 * not failing the single-context invvpid, and it is worse.
2843 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002844 if (enable_vpid)
2845 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002846 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002847 else
2848 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002849
Radim Krčmář0790ec12015-03-17 14:02:32 +01002850 if (enable_unrestricted_guest)
2851 vmx->nested.nested_vmx_secondary_ctls_high |=
2852 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2853
Jan Kiszkac18911a2013-03-13 16:06:41 +01002854 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002855 rdmsr(MSR_IA32_VMX_MISC,
2856 vmx->nested.nested_vmx_misc_low,
2857 vmx->nested.nested_vmx_misc_high);
2858 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2859 vmx->nested.nested_vmx_misc_low |=
2860 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002861 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002862 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002863
2864 /*
2865 * This MSR reports some information about VMX support. We
2866 * should return information about the VMX we emulate for the
2867 * guest, and the VMCS structure we give it - not about the
2868 * VMX support of the underlying hardware.
2869 */
2870 vmx->nested.nested_vmx_basic =
2871 VMCS12_REVISION |
2872 VMX_BASIC_TRUE_CTLS |
2873 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2874 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2875
2876 if (cpu_has_vmx_basic_inout())
2877 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2878
2879 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002880 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002881 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2882 * We picked the standard core2 setting.
2883 */
2884#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2885#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2886 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002887 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002888
2889 /* These MSRs specify bits which the guest must keep fixed off. */
2890 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2891 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002892
2893 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2894 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002895}
2896
David Matlack38991522016-11-29 18:14:08 -08002897/*
2898 * if fixed0[i] == 1: val[i] must be 1
2899 * if fixed1[i] == 0: val[i] must be 0
2900 */
2901static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2902{
2903 return ((val & fixed1) | fixed0) == val;
2904}
2905
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002906static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2907{
David Matlack38991522016-11-29 18:14:08 -08002908 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002909}
2910
2911static inline u64 vmx_control_msr(u32 low, u32 high)
2912{
2913 return low | ((u64)high << 32);
2914}
2915
David Matlack62cc6b9d2016-11-29 18:14:07 -08002916static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2917{
2918 superset &= mask;
2919 subset &= mask;
2920
2921 return (superset | subset) == superset;
2922}
2923
2924static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2925{
2926 const u64 feature_and_reserved =
2927 /* feature (except bit 48; see below) */
2928 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2929 /* reserved */
2930 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2931 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2932
2933 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2934 return -EINVAL;
2935
2936 /*
2937 * KVM does not emulate a version of VMX that constrains physical
2938 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2939 */
2940 if (data & BIT_ULL(48))
2941 return -EINVAL;
2942
2943 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2944 vmx_basic_vmcs_revision_id(data))
2945 return -EINVAL;
2946
2947 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2948 return -EINVAL;
2949
2950 vmx->nested.nested_vmx_basic = data;
2951 return 0;
2952}
2953
2954static int
2955vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2956{
2957 u64 supported;
2958 u32 *lowp, *highp;
2959
2960 switch (msr_index) {
2961 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2962 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2963 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2964 break;
2965 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2966 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2967 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2968 break;
2969 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2970 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2971 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2972 break;
2973 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2974 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2975 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2976 break;
2977 case MSR_IA32_VMX_PROCBASED_CTLS2:
2978 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2979 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2980 break;
2981 default:
2982 BUG();
2983 }
2984
2985 supported = vmx_control_msr(*lowp, *highp);
2986
2987 /* Check must-be-1 bits are still 1. */
2988 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2989 return -EINVAL;
2990
2991 /* Check must-be-0 bits are still 0. */
2992 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2993 return -EINVAL;
2994
2995 *lowp = data;
2996 *highp = data >> 32;
2997 return 0;
2998}
2999
3000static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3001{
3002 const u64 feature_and_reserved_bits =
3003 /* feature */
3004 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3005 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3006 /* reserved */
3007 GENMASK_ULL(13, 9) | BIT_ULL(31);
3008 u64 vmx_misc;
3009
3010 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3011 vmx->nested.nested_vmx_misc_high);
3012
3013 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3014 return -EINVAL;
3015
3016 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3017 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3018 vmx_misc_preemption_timer_rate(data) !=
3019 vmx_misc_preemption_timer_rate(vmx_misc))
3020 return -EINVAL;
3021
3022 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3023 return -EINVAL;
3024
3025 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3026 return -EINVAL;
3027
3028 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3029 return -EINVAL;
3030
3031 vmx->nested.nested_vmx_misc_low = data;
3032 vmx->nested.nested_vmx_misc_high = data >> 32;
3033 return 0;
3034}
3035
3036static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3037{
3038 u64 vmx_ept_vpid_cap;
3039
3040 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3041 vmx->nested.nested_vmx_vpid_caps);
3042
3043 /* Every bit is either reserved or a feature bit. */
3044 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3045 return -EINVAL;
3046
3047 vmx->nested.nested_vmx_ept_caps = data;
3048 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3049 return 0;
3050}
3051
3052static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3053{
3054 u64 *msr;
3055
3056 switch (msr_index) {
3057 case MSR_IA32_VMX_CR0_FIXED0:
3058 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3059 break;
3060 case MSR_IA32_VMX_CR4_FIXED0:
3061 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3062 break;
3063 default:
3064 BUG();
3065 }
3066
3067 /*
3068 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3069 * must be 1 in the restored value.
3070 */
3071 if (!is_bitwise_subset(data, *msr, -1ULL))
3072 return -EINVAL;
3073
3074 *msr = data;
3075 return 0;
3076}
3077
3078/*
3079 * Called when userspace is restoring VMX MSRs.
3080 *
3081 * Returns 0 on success, non-0 otherwise.
3082 */
3083static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3084{
3085 struct vcpu_vmx *vmx = to_vmx(vcpu);
3086
3087 switch (msr_index) {
3088 case MSR_IA32_VMX_BASIC:
3089 return vmx_restore_vmx_basic(vmx, data);
3090 case MSR_IA32_VMX_PINBASED_CTLS:
3091 case MSR_IA32_VMX_PROCBASED_CTLS:
3092 case MSR_IA32_VMX_EXIT_CTLS:
3093 case MSR_IA32_VMX_ENTRY_CTLS:
3094 /*
3095 * The "non-true" VMX capability MSRs are generated from the
3096 * "true" MSRs, so we do not support restoring them directly.
3097 *
3098 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3099 * should restore the "true" MSRs with the must-be-1 bits
3100 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3101 * DEFAULT SETTINGS".
3102 */
3103 return -EINVAL;
3104 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3105 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3106 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3107 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3108 case MSR_IA32_VMX_PROCBASED_CTLS2:
3109 return vmx_restore_control_msr(vmx, msr_index, data);
3110 case MSR_IA32_VMX_MISC:
3111 return vmx_restore_vmx_misc(vmx, data);
3112 case MSR_IA32_VMX_CR0_FIXED0:
3113 case MSR_IA32_VMX_CR4_FIXED0:
3114 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3115 case MSR_IA32_VMX_CR0_FIXED1:
3116 case MSR_IA32_VMX_CR4_FIXED1:
3117 /*
3118 * These MSRs are generated based on the vCPU's CPUID, so we
3119 * do not support restoring them directly.
3120 */
3121 return -EINVAL;
3122 case MSR_IA32_VMX_EPT_VPID_CAP:
3123 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3124 case MSR_IA32_VMX_VMCS_ENUM:
3125 vmx->nested.nested_vmx_vmcs_enum = data;
3126 return 0;
3127 default:
3128 /*
3129 * The rest of the VMX capability MSRs do not support restore.
3130 */
3131 return -EINVAL;
3132 }
3133}
3134
Jan Kiszkacae50132014-01-04 18:47:22 +01003135/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003136static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3137{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003138 struct vcpu_vmx *vmx = to_vmx(vcpu);
3139
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003140 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003141 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003142 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003143 break;
3144 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3145 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003146 *pdata = vmx_control_msr(
3147 vmx->nested.nested_vmx_pinbased_ctls_low,
3148 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003149 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3150 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 break;
3152 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3153 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003154 *pdata = vmx_control_msr(
3155 vmx->nested.nested_vmx_procbased_ctls_low,
3156 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003157 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3158 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003159 break;
3160 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3161 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003162 *pdata = vmx_control_msr(
3163 vmx->nested.nested_vmx_exit_ctls_low,
3164 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003165 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3166 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003167 break;
3168 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3169 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003170 *pdata = vmx_control_msr(
3171 vmx->nested.nested_vmx_entry_ctls_low,
3172 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003173 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3174 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003175 break;
3176 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003177 *pdata = vmx_control_msr(
3178 vmx->nested.nested_vmx_misc_low,
3179 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003180 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003181 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003182 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003183 break;
3184 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003185 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003186 break;
3187 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003188 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003189 break;
3190 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003191 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003192 break;
3193 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003194 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003195 break;
3196 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003197 *pdata = vmx_control_msr(
3198 vmx->nested.nested_vmx_secondary_ctls_low,
3199 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003202 *pdata = vmx->nested.nested_vmx_ept_caps |
3203 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003204 break;
3205 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003206 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003207 }
3208
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003209 return 0;
3210}
3211
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003212static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3213 uint64_t val)
3214{
3215 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3216
3217 return !(val & ~valid_bits);
3218}
3219
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003220/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221 * Reads an msr value (of 'msr_index') into 'pdata'.
3222 * Returns 0 on success, non-0 otherwise.
3223 * Assumes vcpu_load() was already called.
3224 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003225static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226{
Avi Kivity26bb0982009-09-07 11:14:12 +03003227 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003229 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003230#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003232 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233 break;
3234 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003235 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003237 case MSR_KERNEL_GS_BASE:
3238 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003239 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003240 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003241#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003243 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303244 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003245 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246 break;
3247 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003248 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003249 break;
3250 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003251 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003252 break;
3253 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003254 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003256 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003257 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003258 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003259 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003260 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003261 case MSR_IA32_MCG_EXT_CTL:
3262 if (!msr_info->host_initiated &&
3263 !(to_vmx(vcpu)->msr_ia32_feature_control &
3264 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003265 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003266 msr_info->data = vcpu->arch.mcg_ext_ctl;
3267 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003268 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003269 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003270 break;
3271 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3272 if (!nested_vmx_allowed(vcpu))
3273 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003274 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003275 case MSR_IA32_XSS:
3276 if (!vmx_xsaves_supported())
3277 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003278 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003279 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003280 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003281 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003282 return 1;
3283 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003284 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003285 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003286 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003287 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003288 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003289 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003290 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291 }
3292
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293 return 0;
3294}
3295
Jan Kiszkacae50132014-01-04 18:47:22 +01003296static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3297
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298/*
3299 * Writes msr value into into the appropriate "register".
3300 * Returns 0 on success, non-0 otherwise.
3301 * Assumes vcpu_load() was already called.
3302 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003303static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003305 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003306 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003307 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003308 u32 msr_index = msr_info->index;
3309 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003310
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003312 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003313 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003314 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003315#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003317 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318 vmcs_writel(GUEST_FS_BASE, data);
3319 break;
3320 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003321 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322 vmcs_writel(GUEST_GS_BASE, data);
3323 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003324 case MSR_KERNEL_GS_BASE:
3325 vmx_load_host_state(vmx);
3326 vmx->msr_guest_kernel_gs_base = data;
3327 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328#endif
3329 case MSR_IA32_SYSENTER_CS:
3330 vmcs_write32(GUEST_SYSENTER_CS, data);
3331 break;
3332 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003333 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 break;
3335 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003336 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003338 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003339 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003340 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003341 vmcs_write64(GUEST_BNDCFGS, data);
3342 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303343 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003344 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003346 case MSR_IA32_CR_PAT:
3347 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003348 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3349 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003350 vmcs_write64(GUEST_IA32_PAT, data);
3351 vcpu->arch.pat = data;
3352 break;
3353 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003354 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003355 break;
Will Auldba904632012-11-29 12:42:50 -08003356 case MSR_IA32_TSC_ADJUST:
3357 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003358 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003359 case MSR_IA32_MCG_EXT_CTL:
3360 if ((!msr_info->host_initiated &&
3361 !(to_vmx(vcpu)->msr_ia32_feature_control &
3362 FEATURE_CONTROL_LMCE)) ||
3363 (data & ~MCG_EXT_CTL_LMCE_EN))
3364 return 1;
3365 vcpu->arch.mcg_ext_ctl = data;
3366 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003367 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003368 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003369 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003370 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3371 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003372 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003373 if (msr_info->host_initiated && data == 0)
3374 vmx_leave_nested(vcpu);
3375 break;
3376 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003377 if (!msr_info->host_initiated)
3378 return 1; /* they are read-only */
3379 if (!nested_vmx_allowed(vcpu))
3380 return 1;
3381 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003382 case MSR_IA32_XSS:
3383 if (!vmx_xsaves_supported())
3384 return 1;
3385 /*
3386 * The only supported bit as of Skylake is bit 8, but
3387 * it is not supported on KVM.
3388 */
3389 if (data != 0)
3390 return 1;
3391 vcpu->arch.ia32_xss = data;
3392 if (vcpu->arch.ia32_xss != host_xss)
3393 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3394 vcpu->arch.ia32_xss, host_xss);
3395 else
3396 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3397 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003398 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003399 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003400 return 1;
3401 /* Check reserved bit, higher 32 bits should be zero */
3402 if ((data >> 32) != 0)
3403 return 1;
3404 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003405 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003406 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003407 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003408 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003409 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003410 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3411 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003412 ret = kvm_set_shared_msr(msr->index, msr->data,
3413 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003414 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003415 if (ret)
3416 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003417 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003418 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003419 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003420 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421 }
3422
Eddie Dong2cc51562007-05-21 07:28:09 +03003423 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003424}
3425
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003426static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003427{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003428 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3429 switch (reg) {
3430 case VCPU_REGS_RSP:
3431 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3432 break;
3433 case VCPU_REGS_RIP:
3434 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3435 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003436 case VCPU_EXREG_PDPTR:
3437 if (enable_ept)
3438 ept_save_pdptrs(vcpu);
3439 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003440 default:
3441 break;
3442 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443}
3444
Avi Kivity6aa8b732006-12-10 02:21:36 -08003445static __init int cpu_has_kvm_support(void)
3446{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003447 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448}
3449
3450static __init int vmx_disabled_by_bios(void)
3451{
3452 u64 msr;
3453
3454 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003455 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003456 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003457 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3458 && tboot_enabled())
3459 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003460 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003461 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003462 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003463 && !tboot_enabled()) {
3464 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003465 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003466 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003467 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003468 /* launched w/o TXT and VMX disabled */
3469 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3470 && !tboot_enabled())
3471 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003472 }
3473
3474 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003475}
3476
Dongxiao Xu7725b892010-05-11 18:29:38 +08003477static void kvm_cpu_vmxon(u64 addr)
3478{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003479 intel_pt_handle_vmx(1);
3480
Dongxiao Xu7725b892010-05-11 18:29:38 +08003481 asm volatile (ASM_VMX_VMXON_RAX
3482 : : "a"(&addr), "m"(addr)
3483 : "memory", "cc");
3484}
3485
Radim Krčmář13a34e02014-08-28 15:13:03 +02003486static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003487{
3488 int cpu = raw_smp_processor_id();
3489 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003490 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003491
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003492 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003493 return -EBUSY;
3494
Nadav Har'Eld462b812011-05-24 15:26:10 +03003495 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003496 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3497 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003498
3499 /*
3500 * Now we can enable the vmclear operation in kdump
3501 * since the loaded_vmcss_on_cpu list on this cpu
3502 * has been initialized.
3503 *
3504 * Though the cpu is not in VMX operation now, there
3505 * is no problem to enable the vmclear operation
3506 * for the loaded_vmcss_on_cpu list is empty!
3507 */
3508 crash_enable_local_vmclear(cpu);
3509
Avi Kivity6aa8b732006-12-10 02:21:36 -08003510 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003511
3512 test_bits = FEATURE_CONTROL_LOCKED;
3513 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3514 if (tboot_enabled())
3515 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3516
3517 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003518 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003519 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3520 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003521 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003522
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003523 if (vmm_exclusive) {
3524 kvm_cpu_vmxon(phys_addr);
3525 ept_sync_global();
3526 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003527
Christoph Lameter89cbc762014-08-17 12:30:40 -05003528 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003529
Alexander Graf10474ae2009-09-15 11:37:46 +02003530 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531}
3532
Nadav Har'Eld462b812011-05-24 15:26:10 +03003533static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003534{
3535 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003536 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003537
Nadav Har'Eld462b812011-05-24 15:26:10 +03003538 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3539 loaded_vmcss_on_cpu_link)
3540 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003541}
3542
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003543
3544/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3545 * tricks.
3546 */
3547static void kvm_cpu_vmxoff(void)
3548{
3549 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003550
3551 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003552}
3553
Radim Krčmář13a34e02014-08-28 15:13:03 +02003554static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003556 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003557 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003558 kvm_cpu_vmxoff();
3559 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003560 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003561}
3562
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003563static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003564 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003565{
3566 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003567 u32 ctl = ctl_min | ctl_opt;
3568
3569 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3570
3571 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3572 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3573
3574 /* Ensure minimum (required) set of control bits are supported. */
3575 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003576 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003577
3578 *result = ctl;
3579 return 0;
3580}
3581
Avi Kivity110312c2010-12-21 12:54:20 +02003582static __init bool allow_1_setting(u32 msr, u32 ctl)
3583{
3584 u32 vmx_msr_low, vmx_msr_high;
3585
3586 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3587 return vmx_msr_high & ctl;
3588}
3589
Yang, Sheng002c7f72007-07-31 14:23:01 +03003590static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003591{
3592 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003593 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003594 u32 _pin_based_exec_control = 0;
3595 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003596 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003597 u32 _vmexit_control = 0;
3598 u32 _vmentry_control = 0;
3599
Raghavendra K T10166742012-02-07 23:19:20 +05303600 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003601#ifdef CONFIG_X86_64
3602 CPU_BASED_CR8_LOAD_EXITING |
3603 CPU_BASED_CR8_STORE_EXITING |
3604#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003605 CPU_BASED_CR3_LOAD_EXITING |
3606 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003607 CPU_BASED_USE_IO_BITMAPS |
3608 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003609 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003610 CPU_BASED_MWAIT_EXITING |
3611 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003612 CPU_BASED_INVLPG_EXITING |
3613 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003614
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003616 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003617 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003618 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3619 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003620 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003621#ifdef CONFIG_X86_64
3622 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3623 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3624 ~CPU_BASED_CR8_STORE_EXITING;
3625#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003626 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003627 min2 = 0;
3628 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003629 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003630 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003631 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003632 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003633 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003634 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003635 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003636 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003637 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003638 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003639 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003640 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003641 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003642 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003643 if (adjust_vmx_controls(min2, opt2,
3644 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003645 &_cpu_based_2nd_exec_control) < 0)
3646 return -EIO;
3647 }
3648#ifndef CONFIG_X86_64
3649 if (!(_cpu_based_2nd_exec_control &
3650 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3651 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3652#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003653
3654 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3655 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003656 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003657 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3658 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003659
Sheng Yangd56f5462008-04-25 10:13:16 +08003660 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003661 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3662 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003663 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3664 CPU_BASED_CR3_STORE_EXITING |
3665 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003666 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3667 vmx_capability.ept, vmx_capability.vpid);
3668 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003669
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003670 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003671#ifdef CONFIG_X86_64
3672 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3673#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003674 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003675 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003676 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3677 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003678 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003679
Yang Zhang01e439b2013-04-11 19:25:12 +08003680 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003681 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3682 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003683 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3684 &_pin_based_exec_control) < 0)
3685 return -EIO;
3686
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003687 if (cpu_has_broken_vmx_preemption_timer())
3688 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003689 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003690 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003691 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3692
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003693 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003694 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003695 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3696 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003697 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003699 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003700
3701 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3702 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003703 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003704
3705#ifdef CONFIG_X86_64
3706 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3707 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003708 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003709#endif
3710
3711 /* Require Write-Back (WB) memory type for VMCS accesses. */
3712 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003713 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003714
Yang, Sheng002c7f72007-07-31 14:23:01 +03003715 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003716 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003717 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003718 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003719
Yang, Sheng002c7f72007-07-31 14:23:01 +03003720 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3721 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003722 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003723 vmcs_conf->vmexit_ctrl = _vmexit_control;
3724 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003725
Avi Kivity110312c2010-12-21 12:54:20 +02003726 cpu_has_load_ia32_efer =
3727 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3728 VM_ENTRY_LOAD_IA32_EFER)
3729 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3730 VM_EXIT_LOAD_IA32_EFER);
3731
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003732 cpu_has_load_perf_global_ctrl =
3733 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3734 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3735 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3736 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3737
3738 /*
3739 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003740 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003741 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3742 *
3743 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3744 *
3745 * AAK155 (model 26)
3746 * AAP115 (model 30)
3747 * AAT100 (model 37)
3748 * BC86,AAY89,BD102 (model 44)
3749 * BA97 (model 46)
3750 *
3751 */
3752 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3753 switch (boot_cpu_data.x86_model) {
3754 case 26:
3755 case 30:
3756 case 37:
3757 case 44:
3758 case 46:
3759 cpu_has_load_perf_global_ctrl = false;
3760 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3761 "does not work properly. Using workaround\n");
3762 break;
3763 default:
3764 break;
3765 }
3766 }
3767
Borislav Petkov782511b2016-04-04 22:25:03 +02003768 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003769 rdmsrl(MSR_IA32_XSS, host_xss);
3770
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003771 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003772}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003773
3774static struct vmcs *alloc_vmcs_cpu(int cpu)
3775{
3776 int node = cpu_to_node(cpu);
3777 struct page *pages;
3778 struct vmcs *vmcs;
3779
Vlastimil Babka96db8002015-09-08 15:03:50 -07003780 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003781 if (!pages)
3782 return NULL;
3783 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003784 memset(vmcs, 0, vmcs_config.size);
3785 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786 return vmcs;
3787}
3788
3789static struct vmcs *alloc_vmcs(void)
3790{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003791 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003792}
3793
3794static void free_vmcs(struct vmcs *vmcs)
3795{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003796 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797}
3798
Nadav Har'Eld462b812011-05-24 15:26:10 +03003799/*
3800 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3801 */
3802static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3803{
3804 if (!loaded_vmcs->vmcs)
3805 return;
3806 loaded_vmcs_clear(loaded_vmcs);
3807 free_vmcs(loaded_vmcs->vmcs);
3808 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003809 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003810}
3811
Sam Ravnborg39959582007-06-01 00:47:13 -07003812static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003813{
3814 int cpu;
3815
Zachary Amsden3230bb42009-09-29 11:38:37 -10003816 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003818 per_cpu(vmxarea, cpu) = NULL;
3819 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003820}
3821
Bandan Dasfe2b2012014-04-21 15:20:14 -04003822static void init_vmcs_shadow_fields(void)
3823{
3824 int i, j;
3825
3826 /* No checks for read only fields yet */
3827
3828 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3829 switch (shadow_read_write_fields[i]) {
3830 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003831 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003832 continue;
3833 break;
3834 default:
3835 break;
3836 }
3837
3838 if (j < i)
3839 shadow_read_write_fields[j] =
3840 shadow_read_write_fields[i];
3841 j++;
3842 }
3843 max_shadow_read_write_fields = j;
3844
3845 /* shadowed fields guest access without vmexit */
3846 for (i = 0; i < max_shadow_read_write_fields; i++) {
3847 clear_bit(shadow_read_write_fields[i],
3848 vmx_vmwrite_bitmap);
3849 clear_bit(shadow_read_write_fields[i],
3850 vmx_vmread_bitmap);
3851 }
3852 for (i = 0; i < max_shadow_read_only_fields; i++)
3853 clear_bit(shadow_read_only_fields[i],
3854 vmx_vmread_bitmap);
3855}
3856
Avi Kivity6aa8b732006-12-10 02:21:36 -08003857static __init int alloc_kvm_area(void)
3858{
3859 int cpu;
3860
Zachary Amsden3230bb42009-09-29 11:38:37 -10003861 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003862 struct vmcs *vmcs;
3863
3864 vmcs = alloc_vmcs_cpu(cpu);
3865 if (!vmcs) {
3866 free_kvm_area();
3867 return -ENOMEM;
3868 }
3869
3870 per_cpu(vmxarea, cpu) = vmcs;
3871 }
3872 return 0;
3873}
3874
Gleb Natapov14168782013-01-21 15:36:49 +02003875static bool emulation_required(struct kvm_vcpu *vcpu)
3876{
3877 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3878}
3879
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003880static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003881 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003882{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003883 if (!emulate_invalid_guest_state) {
3884 /*
3885 * CS and SS RPL should be equal during guest entry according
3886 * to VMX spec, but in reality it is not always so. Since vcpu
3887 * is in the middle of the transition from real mode to
3888 * protected mode it is safe to assume that RPL 0 is a good
3889 * default value.
3890 */
3891 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003892 save->selector &= ~SEGMENT_RPL_MASK;
3893 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003894 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003895 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003896 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003897}
3898
3899static void enter_pmode(struct kvm_vcpu *vcpu)
3900{
3901 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003902 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003903
Gleb Natapovd99e4152012-12-20 16:57:45 +02003904 /*
3905 * Update real mode segment cache. It may be not up-to-date if sement
3906 * register was written while vcpu was in a guest mode.
3907 */
3908 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3909 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3910 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3911 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3912 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3913 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3914
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003915 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003916
Avi Kivity2fb92db2011-04-27 19:42:18 +03003917 vmx_segment_cache_clear(vmx);
3918
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003919 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003920
3921 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003922 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3923 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003924 vmcs_writel(GUEST_RFLAGS, flags);
3925
Rusty Russell66aee912007-07-17 23:34:16 +10003926 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3927 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928
3929 update_exception_bitmap(vcpu);
3930
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003931 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3932 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3933 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3934 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3935 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3936 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003937}
3938
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003939static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003940{
Mathias Krause772e0312012-08-30 01:30:19 +02003941 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003942 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943
Gleb Natapovd99e4152012-12-20 16:57:45 +02003944 var.dpl = 0x3;
3945 if (seg == VCPU_SREG_CS)
3946 var.type = 0x3;
3947
3948 if (!emulate_invalid_guest_state) {
3949 var.selector = var.base >> 4;
3950 var.base = var.base & 0xffff0;
3951 var.limit = 0xffff;
3952 var.g = 0;
3953 var.db = 0;
3954 var.present = 1;
3955 var.s = 1;
3956 var.l = 0;
3957 var.unusable = 0;
3958 var.type = 0x3;
3959 var.avl = 0;
3960 if (save->base & 0xf)
3961 printk_once(KERN_WARNING "kvm: segment base is not "
3962 "paragraph aligned when entering "
3963 "protected mode (seg=%d)", seg);
3964 }
3965
3966 vmcs_write16(sf->selector, var.selector);
3967 vmcs_write32(sf->base, var.base);
3968 vmcs_write32(sf->limit, var.limit);
3969 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970}
3971
3972static void enter_rmode(struct kvm_vcpu *vcpu)
3973{
3974 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003975 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003976
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003977 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3978 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3979 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3980 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3981 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003982 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3983 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003984
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003985 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003986
Gleb Natapov776e58e2011-03-13 12:34:27 +02003987 /*
3988 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003989 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003990 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003991 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003992 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3993 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003994
Avi Kivity2fb92db2011-04-27 19:42:18 +03003995 vmx_segment_cache_clear(vmx);
3996
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003997 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003998 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003999 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4000
4001 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004002 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004004 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004005
4006 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004007 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004008 update_exception_bitmap(vcpu);
4009
Gleb Natapovd99e4152012-12-20 16:57:45 +02004010 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4011 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4012 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4013 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4014 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4015 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004016
Eddie Dong8668a3c2007-10-10 14:26:45 +08004017 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004018}
4019
Amit Shah401d10d2009-02-20 22:53:37 +05304020static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4021{
4022 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004023 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4024
4025 if (!msr)
4026 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304027
Avi Kivity44ea2b12009-09-06 15:55:37 +03004028 /*
4029 * Force kernel_gs_base reloading before EFER changes, as control
4030 * of this msr depends on is_long_mode().
4031 */
4032 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004033 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304034 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004035 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304036 msr->data = efer;
4037 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004038 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304039
4040 msr->data = efer & ~EFER_LME;
4041 }
4042 setup_msrs(vmx);
4043}
4044
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004045#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004046
4047static void enter_lmode(struct kvm_vcpu *vcpu)
4048{
4049 u32 guest_tr_ar;
4050
Avi Kivity2fb92db2011-04-27 19:42:18 +03004051 vmx_segment_cache_clear(to_vmx(vcpu));
4052
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004054 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004055 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4056 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004057 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004058 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4059 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004060 }
Avi Kivityda38f432010-07-06 11:30:49 +03004061 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004062}
4063
4064static void exit_lmode(struct kvm_vcpu *vcpu)
4065{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004066 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004067 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004068}
4069
4070#endif
4071
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004072static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004073{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004074 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004075 if (enable_ept) {
4076 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4077 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08004078 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004079 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004080}
4081
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004082static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4083{
4084 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4085}
4086
Avi Kivitye8467fd2009-12-29 18:43:06 +02004087static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4088{
4089 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4090
4091 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4092 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4093}
4094
Avi Kivityaff48ba2010-12-05 18:56:11 +02004095static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4096{
4097 if (enable_ept && is_paging(vcpu))
4098 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4099 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4100}
4101
Anthony Liguori25c4c272007-04-27 09:29:21 +03004102static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004103{
Avi Kivityfc78f512009-12-07 12:16:48 +02004104 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4105
4106 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4107 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004108}
4109
Sheng Yang14394422008-04-28 12:24:45 +08004110static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4111{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004112 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4113
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004114 if (!test_bit(VCPU_EXREG_PDPTR,
4115 (unsigned long *)&vcpu->arch.regs_dirty))
4116 return;
4117
Sheng Yang14394422008-04-28 12:24:45 +08004118 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004119 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4120 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4121 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4122 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004123 }
4124}
4125
Avi Kivity8f5d5492009-05-31 18:41:29 +03004126static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4127{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004128 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4129
Avi Kivity8f5d5492009-05-31 18:41:29 +03004130 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004131 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4132 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4133 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4134 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004135 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004136
4137 __set_bit(VCPU_EXREG_PDPTR,
4138 (unsigned long *)&vcpu->arch.regs_avail);
4139 __set_bit(VCPU_EXREG_PDPTR,
4140 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004141}
4142
David Matlack38991522016-11-29 18:14:08 -08004143static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4144{
4145 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4146 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4147 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4148
4149 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4150 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4151 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4152 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4153
4154 return fixed_bits_valid(val, fixed0, fixed1);
4155}
4156
4157static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4158{
4159 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4160 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4161
4162 return fixed_bits_valid(val, fixed0, fixed1);
4163}
4164
4165static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4166{
4167 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4168 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4169
4170 return fixed_bits_valid(val, fixed0, fixed1);
4171}
4172
4173/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4174#define nested_guest_cr4_valid nested_cr4_valid
4175#define nested_host_cr4_valid nested_cr4_valid
4176
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004177static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004178
4179static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4180 unsigned long cr0,
4181 struct kvm_vcpu *vcpu)
4182{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004183 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4184 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004185 if (!(cr0 & X86_CR0_PG)) {
4186 /* From paging/starting to nonpaging */
4187 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004188 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004189 (CPU_BASED_CR3_LOAD_EXITING |
4190 CPU_BASED_CR3_STORE_EXITING));
4191 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004192 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004193 } else if (!is_paging(vcpu)) {
4194 /* From nonpaging to paging */
4195 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004196 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004197 ~(CPU_BASED_CR3_LOAD_EXITING |
4198 CPU_BASED_CR3_STORE_EXITING));
4199 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004200 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004201 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004202
4203 if (!(cr0 & X86_CR0_WP))
4204 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004205}
4206
Avi Kivity6aa8b732006-12-10 02:21:36 -08004207static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4208{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004209 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004210 unsigned long hw_cr0;
4211
Gleb Natapov50378782013-02-04 16:00:28 +02004212 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004213 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004214 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004215 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004216 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004217
Gleb Natapov218e7632013-01-21 15:36:45 +02004218 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4219 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220
Gleb Natapov218e7632013-01-21 15:36:45 +02004221 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4222 enter_rmode(vcpu);
4223 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004224
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004225#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004226 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004227 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004229 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230 exit_lmode(vcpu);
4231 }
4232#endif
4233
Avi Kivity089d0342009-03-23 18:26:32 +02004234 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004235 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4236
Avi Kivity02daab22009-12-30 12:40:26 +02004237 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02004238 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02004239
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004241 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004242 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004243
4244 /* depends on vcpu->arch.cr0 to be set to a new value */
4245 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004246}
4247
Sheng Yang14394422008-04-28 12:24:45 +08004248static u64 construct_eptp(unsigned long root_hpa)
4249{
4250 u64 eptp;
4251
4252 /* TODO write the value reading from MSR */
4253 eptp = VMX_EPT_DEFAULT_MT |
4254 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08004255 if (enable_ept_ad_bits)
4256 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004257 eptp |= (root_hpa & PAGE_MASK);
4258
4259 return eptp;
4260}
4261
Avi Kivity6aa8b732006-12-10 02:21:36 -08004262static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4263{
Sheng Yang14394422008-04-28 12:24:45 +08004264 unsigned long guest_cr3;
4265 u64 eptp;
4266
4267 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004268 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08004269 eptp = construct_eptp(cr3);
4270 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004271 if (is_paging(vcpu) || is_guest_mode(vcpu))
4272 guest_cr3 = kvm_read_cr3(vcpu);
4273 else
4274 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004275 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004276 }
4277
Sheng Yang2384d2b2008-01-17 15:14:33 +08004278 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004279 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004280}
4281
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004282static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004283{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004284 /*
4285 * Pass through host's Machine Check Enable value to hw_cr4, which
4286 * is in force while we are in guest mode. Do not let guests control
4287 * this bit, even if host CR4.MCE == 0.
4288 */
4289 unsigned long hw_cr4 =
4290 (cr4_read_shadow() & X86_CR4_MCE) |
4291 (cr4 & ~X86_CR4_MCE) |
4292 (to_vmx(vcpu)->rmode.vm86_active ?
4293 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004294
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004295 if (cr4 & X86_CR4_VMXE) {
4296 /*
4297 * To use VMXON (and later other VMX instructions), a guest
4298 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4299 * So basically the check on whether to allow nested VMX
4300 * is here.
4301 */
4302 if (!nested_vmx_allowed(vcpu))
4303 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004304 }
David Matlack38991522016-11-29 18:14:08 -08004305
4306 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004307 return 1;
4308
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004309 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004310 if (enable_ept) {
4311 if (!is_paging(vcpu)) {
4312 hw_cr4 &= ~X86_CR4_PAE;
4313 hw_cr4 |= X86_CR4_PSE;
4314 } else if (!(cr4 & X86_CR4_PAE)) {
4315 hw_cr4 &= ~X86_CR4_PAE;
4316 }
4317 }
Sheng Yang14394422008-04-28 12:24:45 +08004318
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004319 if (!enable_unrestricted_guest && !is_paging(vcpu))
4320 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004321 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4322 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4323 * to be manually disabled when guest switches to non-paging
4324 * mode.
4325 *
4326 * If !enable_unrestricted_guest, the CPU is always running
4327 * with CR0.PG=1 and CR4 needs to be modified.
4328 * If enable_unrestricted_guest, the CPU automatically
4329 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004330 */
Huaitong Handdba2622016-03-22 16:51:15 +08004331 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004332
Sheng Yang14394422008-04-28 12:24:45 +08004333 vmcs_writel(CR4_READ_SHADOW, cr4);
4334 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004335 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004336}
4337
Avi Kivity6aa8b732006-12-10 02:21:36 -08004338static void vmx_get_segment(struct kvm_vcpu *vcpu,
4339 struct kvm_segment *var, int seg)
4340{
Avi Kivitya9179492011-01-03 14:28:52 +02004341 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004342 u32 ar;
4343
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004344 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004345 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004346 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004347 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004348 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004349 var->base = vmx_read_guest_seg_base(vmx, seg);
4350 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4351 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004352 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004353 var->base = vmx_read_guest_seg_base(vmx, seg);
4354 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4355 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4356 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004357 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004358 var->type = ar & 15;
4359 var->s = (ar >> 4) & 1;
4360 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004361 /*
4362 * Some userspaces do not preserve unusable property. Since usable
4363 * segment has to be present according to VMX spec we can use present
4364 * property to amend userspace bug by making unusable segment always
4365 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4366 * segment as unusable.
4367 */
4368 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004369 var->avl = (ar >> 12) & 1;
4370 var->l = (ar >> 13) & 1;
4371 var->db = (ar >> 14) & 1;
4372 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004373}
4374
Avi Kivitya9179492011-01-03 14:28:52 +02004375static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4376{
Avi Kivitya9179492011-01-03 14:28:52 +02004377 struct kvm_segment s;
4378
4379 if (to_vmx(vcpu)->rmode.vm86_active) {
4380 vmx_get_segment(vcpu, &s, seg);
4381 return s.base;
4382 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004383 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004384}
4385
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004386static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004387{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004388 struct vcpu_vmx *vmx = to_vmx(vcpu);
4389
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004390 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004391 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004392 else {
4393 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004394 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004395 }
Avi Kivity69c73022011-03-07 15:26:44 +02004396}
4397
Avi Kivity653e3102007-05-07 10:55:37 +03004398static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004399{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400 u32 ar;
4401
Avi Kivityf0495f92012-06-07 17:06:10 +03004402 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004403 ar = 1 << 16;
4404 else {
4405 ar = var->type & 15;
4406 ar |= (var->s & 1) << 4;
4407 ar |= (var->dpl & 3) << 5;
4408 ar |= (var->present & 1) << 7;
4409 ar |= (var->avl & 1) << 12;
4410 ar |= (var->l & 1) << 13;
4411 ar |= (var->db & 1) << 14;
4412 ar |= (var->g & 1) << 15;
4413 }
Avi Kivity653e3102007-05-07 10:55:37 +03004414
4415 return ar;
4416}
4417
4418static void vmx_set_segment(struct kvm_vcpu *vcpu,
4419 struct kvm_segment *var, int seg)
4420{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004421 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004422 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004423
Avi Kivity2fb92db2011-04-27 19:42:18 +03004424 vmx_segment_cache_clear(vmx);
4425
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004426 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4427 vmx->rmode.segs[seg] = *var;
4428 if (seg == VCPU_SREG_TR)
4429 vmcs_write16(sf->selector, var->selector);
4430 else if (var->s)
4431 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004432 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004433 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004434
Avi Kivity653e3102007-05-07 10:55:37 +03004435 vmcs_writel(sf->base, var->base);
4436 vmcs_write32(sf->limit, var->limit);
4437 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004438
4439 /*
4440 * Fix the "Accessed" bit in AR field of segment registers for older
4441 * qemu binaries.
4442 * IA32 arch specifies that at the time of processor reset the
4443 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004444 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004445 * state vmexit when "unrestricted guest" mode is turned on.
4446 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4447 * tree. Newer qemu binaries with that qemu fix would not need this
4448 * kvm hack.
4449 */
4450 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004451 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004452
Gleb Natapovf924d662012-12-12 19:10:55 +02004453 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004454
4455out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004456 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457}
4458
Avi Kivity6aa8b732006-12-10 02:21:36 -08004459static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4460{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004461 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004462
4463 *db = (ar >> 14) & 1;
4464 *l = (ar >> 13) & 1;
4465}
4466
Gleb Natapov89a27f42010-02-16 10:51:48 +02004467static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004468{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004469 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4470 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004471}
4472
Gleb Natapov89a27f42010-02-16 10:51:48 +02004473static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004474{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004475 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4476 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004477}
4478
Gleb Natapov89a27f42010-02-16 10:51:48 +02004479static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004480{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004481 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4482 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004483}
4484
Gleb Natapov89a27f42010-02-16 10:51:48 +02004485static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004486{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004487 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4488 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004489}
4490
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004491static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4492{
4493 struct kvm_segment var;
4494 u32 ar;
4495
4496 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004497 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004498 if (seg == VCPU_SREG_CS)
4499 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004500 ar = vmx_segment_access_rights(&var);
4501
4502 if (var.base != (var.selector << 4))
4503 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004504 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004505 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004506 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004507 return false;
4508
4509 return true;
4510}
4511
4512static bool code_segment_valid(struct kvm_vcpu *vcpu)
4513{
4514 struct kvm_segment cs;
4515 unsigned int cs_rpl;
4516
4517 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004518 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004519
Avi Kivity1872a3f2009-01-04 23:26:52 +02004520 if (cs.unusable)
4521 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004522 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004523 return false;
4524 if (!cs.s)
4525 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004526 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004527 if (cs.dpl > cs_rpl)
4528 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004529 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004530 if (cs.dpl != cs_rpl)
4531 return false;
4532 }
4533 if (!cs.present)
4534 return false;
4535
4536 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4537 return true;
4538}
4539
4540static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4541{
4542 struct kvm_segment ss;
4543 unsigned int ss_rpl;
4544
4545 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004546 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004547
Avi Kivity1872a3f2009-01-04 23:26:52 +02004548 if (ss.unusable)
4549 return true;
4550 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004551 return false;
4552 if (!ss.s)
4553 return false;
4554 if (ss.dpl != ss_rpl) /* DPL != RPL */
4555 return false;
4556 if (!ss.present)
4557 return false;
4558
4559 return true;
4560}
4561
4562static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4563{
4564 struct kvm_segment var;
4565 unsigned int rpl;
4566
4567 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004568 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004569
Avi Kivity1872a3f2009-01-04 23:26:52 +02004570 if (var.unusable)
4571 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004572 if (!var.s)
4573 return false;
4574 if (!var.present)
4575 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004576 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004577 if (var.dpl < rpl) /* DPL < RPL */
4578 return false;
4579 }
4580
4581 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4582 * rights flags
4583 */
4584 return true;
4585}
4586
4587static bool tr_valid(struct kvm_vcpu *vcpu)
4588{
4589 struct kvm_segment tr;
4590
4591 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4592
Avi Kivity1872a3f2009-01-04 23:26:52 +02004593 if (tr.unusable)
4594 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004595 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004596 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004597 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004598 return false;
4599 if (!tr.present)
4600 return false;
4601
4602 return true;
4603}
4604
4605static bool ldtr_valid(struct kvm_vcpu *vcpu)
4606{
4607 struct kvm_segment ldtr;
4608
4609 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4610
Avi Kivity1872a3f2009-01-04 23:26:52 +02004611 if (ldtr.unusable)
4612 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004613 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004614 return false;
4615 if (ldtr.type != 2)
4616 return false;
4617 if (!ldtr.present)
4618 return false;
4619
4620 return true;
4621}
4622
4623static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4624{
4625 struct kvm_segment cs, ss;
4626
4627 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4628 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4629
Nadav Amitb32a9912015-03-29 16:33:04 +03004630 return ((cs.selector & SEGMENT_RPL_MASK) ==
4631 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004632}
4633
4634/*
4635 * Check if guest state is valid. Returns true if valid, false if
4636 * not.
4637 * We assume that registers are always usable
4638 */
4639static bool guest_state_valid(struct kvm_vcpu *vcpu)
4640{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004641 if (enable_unrestricted_guest)
4642 return true;
4643
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004644 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004645 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004646 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4647 return false;
4648 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4649 return false;
4650 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4651 return false;
4652 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4653 return false;
4654 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4655 return false;
4656 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4657 return false;
4658 } else {
4659 /* protected mode guest state checks */
4660 if (!cs_ss_rpl_check(vcpu))
4661 return false;
4662 if (!code_segment_valid(vcpu))
4663 return false;
4664 if (!stack_segment_valid(vcpu))
4665 return false;
4666 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4667 return false;
4668 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4669 return false;
4670 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4671 return false;
4672 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4673 return false;
4674 if (!tr_valid(vcpu))
4675 return false;
4676 if (!ldtr_valid(vcpu))
4677 return false;
4678 }
4679 /* TODO:
4680 * - Add checks on RIP
4681 * - Add checks on RFLAGS
4682 */
4683
4684 return true;
4685}
4686
Mike Dayd77c26f2007-10-08 09:02:08 -04004687static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004688{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004689 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004690 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004691 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004693 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004694 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004695 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4696 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004697 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004698 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004699 r = kvm_write_guest_page(kvm, fn++, &data,
4700 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004701 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004702 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004703 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4704 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004705 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004706 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4707 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004708 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004709 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004710 r = kvm_write_guest_page(kvm, fn, &data,
4711 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4712 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004713out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004714 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004715 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716}
4717
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004718static int init_rmode_identity_map(struct kvm *kvm)
4719{
Tang Chenf51770e2014-09-16 18:41:59 +08004720 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004721 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004722 u32 tmp;
4723
Avi Kivity089d0342009-03-23 18:26:32 +02004724 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004725 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004726
4727 /* Protect kvm->arch.ept_identity_pagetable_done. */
4728 mutex_lock(&kvm->slots_lock);
4729
Tang Chenf51770e2014-09-16 18:41:59 +08004730 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004731 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004732
Sheng Yangb927a3c2009-07-21 10:42:48 +08004733 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004734
4735 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004736 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004737 goto out2;
4738
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004739 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004740 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4741 if (r < 0)
4742 goto out;
4743 /* Set up identity-mapping pagetable for EPT in real mode */
4744 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4745 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4746 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4747 r = kvm_write_guest_page(kvm, identity_map_pfn,
4748 &tmp, i * sizeof(tmp), sizeof(tmp));
4749 if (r < 0)
4750 goto out;
4751 }
4752 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004753
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004754out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004755 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004756
4757out2:
4758 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004759 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004760}
4761
Avi Kivity6aa8b732006-12-10 02:21:36 -08004762static void seg_setup(int seg)
4763{
Mathias Krause772e0312012-08-30 01:30:19 +02004764 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004765 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004766
4767 vmcs_write16(sf->selector, 0);
4768 vmcs_writel(sf->base, 0);
4769 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004770 ar = 0x93;
4771 if (seg == VCPU_SREG_CS)
4772 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004773
4774 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004775}
4776
Sheng Yangf78e0e22007-10-29 09:40:42 +08004777static int alloc_apic_access_page(struct kvm *kvm)
4778{
Xiao Guangrong44841412012-09-07 14:14:20 +08004779 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004780 int r = 0;
4781
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004782 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004783 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004784 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004785 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4786 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004787 if (r)
4788 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004789
Tang Chen73a6d942014-09-11 13:38:00 +08004790 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004791 if (is_error_page(page)) {
4792 r = -EFAULT;
4793 goto out;
4794 }
4795
Tang Chenc24ae0d2014-09-24 15:57:58 +08004796 /*
4797 * Do not pin the page in memory, so that memory hot-unplug
4798 * is able to migrate it.
4799 */
4800 put_page(page);
4801 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004802out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004803 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004804 return r;
4805}
4806
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004807static int alloc_identity_pagetable(struct kvm *kvm)
4808{
Tang Chena255d472014-09-16 18:41:58 +08004809 /* Called with kvm->slots_lock held. */
4810
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004811 int r = 0;
4812
Tang Chena255d472014-09-16 18:41:58 +08004813 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4814
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004815 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4816 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004817
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004818 return r;
4819}
4820
Wanpeng Li991e7a02015-09-16 17:30:05 +08004821static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004822{
4823 int vpid;
4824
Avi Kivity919818a2009-03-23 18:01:29 +02004825 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004826 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004827 spin_lock(&vmx_vpid_lock);
4828 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004829 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004830 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004831 else
4832 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004833 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004834 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004835}
4836
Wanpeng Li991e7a02015-09-16 17:30:05 +08004837static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004838{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004839 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004840 return;
4841 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004842 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004843 spin_unlock(&vmx_vpid_lock);
4844}
4845
Yang Zhang8d146952013-01-25 10:18:50 +08004846#define MSR_TYPE_R 1
4847#define MSR_TYPE_W 2
4848static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4849 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004850{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004851 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004852
4853 if (!cpu_has_vmx_msr_bitmap())
4854 return;
4855
4856 /*
4857 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4858 * have the write-low and read-high bitmap offsets the wrong way round.
4859 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4860 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004861 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004862 if (type & MSR_TYPE_R)
4863 /* read-low */
4864 __clear_bit(msr, msr_bitmap + 0x000 / f);
4865
4866 if (type & MSR_TYPE_W)
4867 /* write-low */
4868 __clear_bit(msr, msr_bitmap + 0x800 / f);
4869
Sheng Yang25c5f222008-03-28 13:18:56 +08004870 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4871 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004872 if (type & MSR_TYPE_R)
4873 /* read-high */
4874 __clear_bit(msr, msr_bitmap + 0x400 / f);
4875
4876 if (type & MSR_TYPE_W)
4877 /* write-high */
4878 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4879
4880 }
4881}
4882
Wincy Vanf2b93282015-02-03 23:56:03 +08004883/*
4884 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4885 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4886 */
4887static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4888 unsigned long *msr_bitmap_nested,
4889 u32 msr, int type)
4890{
4891 int f = sizeof(unsigned long);
4892
4893 if (!cpu_has_vmx_msr_bitmap()) {
4894 WARN_ON(1);
4895 return;
4896 }
4897
4898 /*
4899 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4900 * have the write-low and read-high bitmap offsets the wrong way round.
4901 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4902 */
4903 if (msr <= 0x1fff) {
4904 if (type & MSR_TYPE_R &&
4905 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4906 /* read-low */
4907 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4908
4909 if (type & MSR_TYPE_W &&
4910 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4911 /* write-low */
4912 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4913
4914 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4915 msr &= 0x1fff;
4916 if (type & MSR_TYPE_R &&
4917 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4918 /* read-high */
4919 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4920
4921 if (type & MSR_TYPE_W &&
4922 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4923 /* write-high */
4924 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4925
4926 }
4927}
4928
Avi Kivity58972972009-02-24 22:26:47 +02004929static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4930{
4931 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004932 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4933 msr, MSR_TYPE_R | MSR_TYPE_W);
4934 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4935 msr, MSR_TYPE_R | MSR_TYPE_W);
4936}
4937
Radim Krčmář2e69f862016-09-29 22:41:32 +02004938static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004939{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004940 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004941 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004942 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004943 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004944 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004945 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004946 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004947 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004948 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004949 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004950 }
Avi Kivity58972972009-02-24 22:26:47 +02004951}
4952
Andrey Smetanind62caab2015-11-10 15:36:33 +03004953static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004954{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004955 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004956}
4957
Wincy Van705699a2015-02-03 23:58:17 +08004958static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4959{
4960 struct vcpu_vmx *vmx = to_vmx(vcpu);
4961 int max_irr;
4962 void *vapic_page;
4963 u16 status;
4964
4965 if (vmx->nested.pi_desc &&
4966 vmx->nested.pi_pending) {
4967 vmx->nested.pi_pending = false;
4968 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4969 return 0;
4970
4971 max_irr = find_last_bit(
4972 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4973
4974 if (max_irr == 256)
4975 return 0;
4976
4977 vapic_page = kmap(vmx->nested.virtual_apic_page);
4978 if (!vapic_page) {
4979 WARN_ON(1);
4980 return -ENOMEM;
4981 }
4982 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4983 kunmap(vmx->nested.virtual_apic_page);
4984
4985 status = vmcs_read16(GUEST_INTR_STATUS);
4986 if ((u8)max_irr > ((u8)status & 0xff)) {
4987 status &= ~0xff;
4988 status |= (u8)max_irr;
4989 vmcs_write16(GUEST_INTR_STATUS, status);
4990 }
4991 }
4992 return 0;
4993}
4994
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004995static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4996{
4997#ifdef CONFIG_SMP
4998 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004999 struct vcpu_vmx *vmx = to_vmx(vcpu);
5000
5001 /*
5002 * Currently, we don't support urgent interrupt,
5003 * all interrupts are recognized as non-urgent
5004 * interrupt, so we cannot post interrupts when
5005 * 'SN' is set.
5006 *
5007 * If the vcpu is in guest mode, it means it is
5008 * running instead of being scheduled out and
5009 * waiting in the run queue, and that's the only
5010 * case when 'SN' is set currently, warning if
5011 * 'SN' is set.
5012 */
5013 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5014
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005015 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
5016 POSTED_INTR_VECTOR);
5017 return true;
5018 }
5019#endif
5020 return false;
5021}
5022
Wincy Van705699a2015-02-03 23:58:17 +08005023static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5024 int vector)
5025{
5026 struct vcpu_vmx *vmx = to_vmx(vcpu);
5027
5028 if (is_guest_mode(vcpu) &&
5029 vector == vmx->nested.posted_intr_nv) {
5030 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005031 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005032 /*
5033 * If a posted intr is not recognized by hardware,
5034 * we will accomplish it in the next vmentry.
5035 */
5036 vmx->nested.pi_pending = true;
5037 kvm_make_request(KVM_REQ_EVENT, vcpu);
5038 return 0;
5039 }
5040 return -1;
5041}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005043 * Send interrupt to vcpu via posted interrupt way.
5044 * 1. If target vcpu is running(non-root mode), send posted interrupt
5045 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5046 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5047 * interrupt from PIR in next vmentry.
5048 */
5049static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5050{
5051 struct vcpu_vmx *vmx = to_vmx(vcpu);
5052 int r;
5053
Wincy Van705699a2015-02-03 23:58:17 +08005054 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5055 if (!r)
5056 return;
5057
Yang Zhanga20ed542013-04-11 19:25:15 +08005058 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5059 return;
5060
5061 r = pi_test_and_set_on(&vmx->pi_desc);
5062 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005063 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005064 kvm_vcpu_kick(vcpu);
5065}
5066
5067static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
5068{
5069 struct vcpu_vmx *vmx = to_vmx(vcpu);
5070
Paolo Bonziniad361092016-09-20 16:15:05 +02005071 if (!pi_test_on(&vmx->pi_desc))
Yang Zhanga20ed542013-04-11 19:25:15 +08005072 return;
5073
Paolo Bonziniad361092016-09-20 16:15:05 +02005074 pi_clear_on(&vmx->pi_desc);
5075 /*
5076 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
5077 * But on x86 this is just a compiler barrier anyway.
5078 */
5079 smp_mb__after_atomic();
Yang Zhanga20ed542013-04-11 19:25:15 +08005080 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
5081}
5082
Avi Kivity6aa8b732006-12-10 02:21:36 -08005083/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005084 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5085 * will not change in the lifetime of the guest.
5086 * Note that host-state that does change is set elsewhere. E.g., host-state
5087 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5088 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005089static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005090{
5091 u32 low32, high32;
5092 unsigned long tmpl;
5093 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005094 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005095
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07005096 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005097 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
5098
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005099 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005100 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005101 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5102 vmx->host_state.vmcs_host_cr4 = cr4;
5103
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005104 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005105#ifdef CONFIG_X86_64
5106 /*
5107 * Load null selectors, so we can avoid reloading them in
5108 * __vmx_load_host_state(), in case userspace uses the null selectors
5109 * too (the expected case).
5110 */
5111 vmcs_write16(HOST_DS_SELECTOR, 0);
5112 vmcs_write16(HOST_ES_SELECTOR, 0);
5113#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005114 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5115 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005116#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005117 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5118 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5119
5120 native_store_idt(&dt);
5121 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005122 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005123
Avi Kivity83287ea422012-09-16 15:10:57 +03005124 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005125
5126 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5127 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5128 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5129 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5130
5131 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5132 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5133 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5134 }
5135}
5136
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005137static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5138{
5139 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5140 if (enable_ept)
5141 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005142 if (is_guest_mode(&vmx->vcpu))
5143 vmx->vcpu.arch.cr4_guest_owned_bits &=
5144 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005145 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5146}
5147
Yang Zhang01e439b2013-04-11 19:25:12 +08005148static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5149{
5150 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5151
Andrey Smetanind62caab2015-11-10 15:36:33 +03005152 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005153 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005154 /* Enable the preemption timer dynamically */
5155 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005156 return pin_based_exec_ctrl;
5157}
5158
Andrey Smetanind62caab2015-11-10 15:36:33 +03005159static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5160{
5161 struct vcpu_vmx *vmx = to_vmx(vcpu);
5162
5163 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005164 if (cpu_has_secondary_exec_ctrls()) {
5165 if (kvm_vcpu_apicv_active(vcpu))
5166 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5167 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5168 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5169 else
5170 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5171 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5172 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5173 }
5174
5175 if (cpu_has_vmx_msr_bitmap())
5176 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005177}
5178
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005179static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5180{
5181 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005182
5183 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5184 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5185
Paolo Bonzini35754c92015-07-29 12:05:37 +02005186 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005187 exec_control &= ~CPU_BASED_TPR_SHADOW;
5188#ifdef CONFIG_X86_64
5189 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5190 CPU_BASED_CR8_LOAD_EXITING;
5191#endif
5192 }
5193 if (!enable_ept)
5194 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5195 CPU_BASED_CR3_LOAD_EXITING |
5196 CPU_BASED_INVLPG_EXITING;
5197 return exec_control;
5198}
5199
5200static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5201{
5202 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005203 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005204 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5205 if (vmx->vpid == 0)
5206 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5207 if (!enable_ept) {
5208 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5209 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005210 /* Enable INVPCID for non-ept guests may cause performance regression. */
5211 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005212 }
5213 if (!enable_unrestricted_guest)
5214 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5215 if (!ple_gap)
5216 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005217 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005218 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5219 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005220 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005221 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5222 (handle_vmptrld).
5223 We can NOT enable shadow_vmcs here because we don't have yet
5224 a current VMCS12
5225 */
5226 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005227
5228 if (!enable_pml)
5229 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005230
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005231 return exec_control;
5232}
5233
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005234static void ept_set_mmio_spte_mask(void)
5235{
5236 /*
5237 * EPT Misconfigurations can be generated if the value of bits 2:0
5238 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08005239 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005240 * spte.
5241 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08005242 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005243}
5244
Wanpeng Lif53cd632014-12-02 19:14:58 +08005245#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005246/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005247 * Sets up the vmcs for emulated real mode.
5248 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005249static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005250{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005251#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005252 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005253#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005254 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005255
Avi Kivity6aa8b732006-12-10 02:21:36 -08005256 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005257 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5258 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005259
Abel Gordon4607c2d2013-04-18 14:35:55 +03005260 if (enable_shadow_vmcs) {
5261 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5262 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5263 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005264 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005265 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005266
Avi Kivity6aa8b732006-12-10 02:21:36 -08005267 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5268
Avi Kivity6aa8b732006-12-10 02:21:36 -08005269 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005270 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005271 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005272
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005273 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005274
Dan Williamsdfa169b2016-06-02 11:17:24 -07005275 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005276 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5277 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005278 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005279
Andrey Smetanind62caab2015-11-10 15:36:33 +03005280 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005281 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5282 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5283 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5284 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5285
5286 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005287
Li RongQing0bcf2612015-12-03 13:29:34 +08005288 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005289 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005290 }
5291
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005292 if (ple_gap) {
5293 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005294 vmx->ple_window = ple_window;
5295 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005296 }
5297
Xiao Guangrongc3707952011-07-12 03:28:04 +08005298 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5299 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005300 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5301
Avi Kivity9581d442010-10-19 16:46:55 +02005302 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5303 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005304 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005305#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005306 rdmsrl(MSR_FS_BASE, a);
5307 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5308 rdmsrl(MSR_GS_BASE, a);
5309 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5310#else
5311 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5312 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5313#endif
5314
Eddie Dong2cc51562007-05-21 07:28:09 +03005315 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5316 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005317 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005318 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005319 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005320
Radim Krčmář74545702015-04-27 15:11:25 +02005321 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5322 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005323
Paolo Bonzini03916db2014-07-24 14:21:57 +02005324 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005325 u32 index = vmx_msr_index[i];
5326 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005327 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005328
5329 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5330 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005331 if (wrmsr_safe(index, data_low, data_high) < 0)
5332 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005333 vmx->guest_msrs[j].index = i;
5334 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005335 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005336 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005337 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005338
Gleb Natapov2961e8762013-11-25 15:37:13 +02005339
5340 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005341
5342 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005343 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005344
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005345 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005346 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005347
Wanpeng Lif53cd632014-12-02 19:14:58 +08005348 if (vmx_xsaves_supported())
5349 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5350
Peter Feiner4e595162016-07-07 14:49:58 -07005351 if (enable_pml) {
5352 ASSERT(vmx->pml_pg);
5353 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5354 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5355 }
5356
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005357 return 0;
5358}
5359
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005360static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005361{
5362 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005363 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005364 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005365
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005366 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005367
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005368 vmx->soft_vnmi_blocked = 0;
5369
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005370 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005371 kvm_set_cr8(vcpu, 0);
5372
5373 if (!init_event) {
5374 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5375 MSR_IA32_APICBASE_ENABLE;
5376 if (kvm_vcpu_is_reset_bsp(vcpu))
5377 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5378 apic_base_msr.host_initiated = true;
5379 kvm_set_apic_base(vcpu, &apic_base_msr);
5380 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005381
Avi Kivity2fb92db2011-04-27 19:42:18 +03005382 vmx_segment_cache_clear(vmx);
5383
Avi Kivity5706be02008-08-20 15:07:31 +03005384 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005385 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005386 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005387
5388 seg_setup(VCPU_SREG_DS);
5389 seg_setup(VCPU_SREG_ES);
5390 seg_setup(VCPU_SREG_FS);
5391 seg_setup(VCPU_SREG_GS);
5392 seg_setup(VCPU_SREG_SS);
5393
5394 vmcs_write16(GUEST_TR_SELECTOR, 0);
5395 vmcs_writel(GUEST_TR_BASE, 0);
5396 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5397 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5398
5399 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5400 vmcs_writel(GUEST_LDTR_BASE, 0);
5401 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5402 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5403
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005404 if (!init_event) {
5405 vmcs_write32(GUEST_SYSENTER_CS, 0);
5406 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5407 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5408 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5409 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005410
5411 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005412 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005413
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005414 vmcs_writel(GUEST_GDTR_BASE, 0);
5415 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5416
5417 vmcs_writel(GUEST_IDTR_BASE, 0);
5418 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5419
Anthony Liguori443381a2010-12-06 10:53:38 -06005420 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005421 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005422 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005423
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005424 setup_msrs(vmx);
5425
Avi Kivity6aa8b732006-12-10 02:21:36 -08005426 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5427
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005428 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005429 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005430 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005431 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005432 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005433 vmcs_write32(TPR_THRESHOLD, 0);
5434 }
5435
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005436 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005437
Andrey Smetanind62caab2015-11-10 15:36:33 +03005438 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005439 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5440
Sheng Yang2384d2b2008-01-17 15:14:33 +08005441 if (vmx->vpid != 0)
5442 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5443
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005444 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005445 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005446 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005447 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005448 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005449 vmx_fpu_activate(vcpu);
5450 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005451
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005452 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005453}
5454
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005455/*
5456 * In nested virtualization, check if L1 asked to exit on external interrupts.
5457 * For most existing hypervisors, this will always return true.
5458 */
5459static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5460{
5461 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5462 PIN_BASED_EXT_INTR_MASK;
5463}
5464
Bandan Das77b0f5d2014-04-19 18:17:45 -04005465/*
5466 * In nested virtualization, check if L1 has set
5467 * VM_EXIT_ACK_INTR_ON_EXIT
5468 */
5469static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5470{
5471 return get_vmcs12(vcpu)->vm_exit_controls &
5472 VM_EXIT_ACK_INTR_ON_EXIT;
5473}
5474
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005475static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5476{
5477 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5478 PIN_BASED_NMI_EXITING;
5479}
5480
Jan Kiszkac9a79532014-03-07 20:03:15 +01005481static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005482{
5483 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005484
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005485 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5486 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5487 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5488}
5489
Jan Kiszkac9a79532014-03-07 20:03:15 +01005490static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005491{
5492 u32 cpu_based_vm_exec_control;
5493
Jan Kiszkac9a79532014-03-07 20:03:15 +01005494 if (!cpu_has_virtual_nmis() ||
5495 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5496 enable_irq_window(vcpu);
5497 return;
5498 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005499
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005500 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5501 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5502 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5503}
5504
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005505static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005506{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005507 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005508 uint32_t intr;
5509 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005510
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005511 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005512
Avi Kivityfa89a812008-09-01 15:57:51 +03005513 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005514 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005515 int inc_eip = 0;
5516 if (vcpu->arch.interrupt.soft)
5517 inc_eip = vcpu->arch.event_exit_inst_len;
5518 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005519 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005520 return;
5521 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005522 intr = irq | INTR_INFO_VALID_MASK;
5523 if (vcpu->arch.interrupt.soft) {
5524 intr |= INTR_TYPE_SOFT_INTR;
5525 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5526 vmx->vcpu.arch.event_exit_inst_len);
5527 } else
5528 intr |= INTR_TYPE_EXT_INTR;
5529 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005530}
5531
Sheng Yangf08864b2008-05-15 18:23:25 +08005532static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5533{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005534 struct vcpu_vmx *vmx = to_vmx(vcpu);
5535
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005536 if (!is_guest_mode(vcpu)) {
5537 if (!cpu_has_virtual_nmis()) {
5538 /*
5539 * Tracking the NMI-blocked state in software is built upon
5540 * finding the next open IRQ window. This, in turn, depends on
5541 * well-behaving guests: They have to keep IRQs disabled at
5542 * least as long as the NMI handler runs. Otherwise we may
5543 * cause NMI nesting, maybe breaking the guest. But as this is
5544 * highly unlikely, we can live with the residual risk.
5545 */
5546 vmx->soft_vnmi_blocked = 1;
5547 vmx->vnmi_blocked_time = 0;
5548 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005549
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005550 ++vcpu->stat.nmi_injections;
5551 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005552 }
5553
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005554 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005555 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005556 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005557 return;
5558 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005559
Sheng Yangf08864b2008-05-15 18:23:25 +08005560 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5561 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005562}
5563
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005564static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5565{
5566 if (!cpu_has_virtual_nmis())
5567 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005568 if (to_vmx(vcpu)->nmi_known_unmasked)
5569 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005570 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005571}
5572
5573static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5574{
5575 struct vcpu_vmx *vmx = to_vmx(vcpu);
5576
5577 if (!cpu_has_virtual_nmis()) {
5578 if (vmx->soft_vnmi_blocked != masked) {
5579 vmx->soft_vnmi_blocked = masked;
5580 vmx->vnmi_blocked_time = 0;
5581 }
5582 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005583 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005584 if (masked)
5585 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5586 GUEST_INTR_STATE_NMI);
5587 else
5588 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5589 GUEST_INTR_STATE_NMI);
5590 }
5591}
5592
Jan Kiszka2505dc92013-04-14 12:12:47 +02005593static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5594{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005595 if (to_vmx(vcpu)->nested.nested_run_pending)
5596 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005597
Jan Kiszka2505dc92013-04-14 12:12:47 +02005598 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5599 return 0;
5600
5601 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5602 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5603 | GUEST_INTR_STATE_NMI));
5604}
5605
Gleb Natapov78646122009-03-23 12:12:11 +02005606static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5607{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005608 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5609 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005610 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5611 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005612}
5613
Izik Eiduscbc94022007-10-25 00:29:55 +02005614static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5615{
5616 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005617
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005618 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5619 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005620 if (ret)
5621 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005622 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005623 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005624}
5625
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005626static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005627{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005628 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005629 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005630 /*
5631 * Update instruction length as we may reinject the exception
5632 * from user space while in guest debugging mode.
5633 */
5634 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5635 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005636 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005637 return false;
5638 /* fall through */
5639 case DB_VECTOR:
5640 if (vcpu->guest_debug &
5641 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5642 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005643 /* fall through */
5644 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005645 case OF_VECTOR:
5646 case BR_VECTOR:
5647 case UD_VECTOR:
5648 case DF_VECTOR:
5649 case SS_VECTOR:
5650 case GP_VECTOR:
5651 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005652 return true;
5653 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005654 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005655 return false;
5656}
5657
5658static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5659 int vec, u32 err_code)
5660{
5661 /*
5662 * Instruction with address size override prefix opcode 0x67
5663 * Cause the #SS fault with 0 error code in VM86 mode.
5664 */
5665 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5666 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5667 if (vcpu->arch.halt_request) {
5668 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005669 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005670 }
5671 return 1;
5672 }
5673 return 0;
5674 }
5675
5676 /*
5677 * Forward all other exceptions that are valid in real mode.
5678 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5679 * the required debugging infrastructure rework.
5680 */
5681 kvm_queue_exception(vcpu, vec);
5682 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005683}
5684
Andi Kleena0861c02009-06-08 17:37:09 +08005685/*
5686 * Trigger machine check on the host. We assume all the MSRs are already set up
5687 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5688 * We pass a fake environment to the machine check handler because we want
5689 * the guest to be always treated like user space, no matter what context
5690 * it used internally.
5691 */
5692static void kvm_machine_check(void)
5693{
5694#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5695 struct pt_regs regs = {
5696 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5697 .flags = X86_EFLAGS_IF,
5698 };
5699
5700 do_machine_check(&regs, 0);
5701#endif
5702}
5703
Avi Kivity851ba692009-08-24 11:10:17 +03005704static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005705{
5706 /* already handled by vcpu_run */
5707 return 1;
5708}
5709
Avi Kivity851ba692009-08-24 11:10:17 +03005710static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005711{
Avi Kivity1155f762007-11-22 11:30:47 +02005712 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005713 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005714 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005715 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005716 u32 vect_info;
5717 enum emulation_result er;
5718
Avi Kivity1155f762007-11-22 11:30:47 +02005719 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005720 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005721
Andi Kleena0861c02009-06-08 17:37:09 +08005722 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005723 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005724
Jan Kiszkae4a41882008-09-26 09:30:46 +02005725 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005726 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005727
5728 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005729 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005730 return 1;
5731 }
5732
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005733 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005734 if (is_guest_mode(vcpu)) {
5735 kvm_queue_exception(vcpu, UD_VECTOR);
5736 return 1;
5737 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005738 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005739 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005740 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005741 return 1;
5742 }
5743
Avi Kivity6aa8b732006-12-10 02:21:36 -08005744 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005745 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005746 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005747
5748 /*
5749 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5750 * MMIO, it is better to report an internal error.
5751 * See the comments in vmx_handle_exit.
5752 */
5753 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5754 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5755 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5756 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005757 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005758 vcpu->run->internal.data[0] = vect_info;
5759 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005760 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005761 return 0;
5762 }
5763
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005765 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005766 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005767 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005768 trace_kvm_page_fault(cr2, error_code);
5769
Gleb Natapov3298b752009-05-11 13:35:46 +03005770 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005771 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005772 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005773 }
5774
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005775 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005776
5777 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5778 return handle_rmode_exception(vcpu, ex_no, error_code);
5779
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005780 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005781 case AC_VECTOR:
5782 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5783 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005784 case DB_VECTOR:
5785 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5786 if (!(vcpu->guest_debug &
5787 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005788 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005789 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005790 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5791 skip_emulated_instruction(vcpu);
5792
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005793 kvm_queue_exception(vcpu, DB_VECTOR);
5794 return 1;
5795 }
5796 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5797 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5798 /* fall through */
5799 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005800 /*
5801 * Update instruction length as we may reinject #BP from
5802 * user space while in guest debugging mode. Reading it for
5803 * #DB as well causes no harm, it is not used in that case.
5804 */
5805 vmx->vcpu.arch.event_exit_inst_len =
5806 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005807 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005808 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005809 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5810 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005811 break;
5812 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005813 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5814 kvm_run->ex.exception = ex_no;
5815 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005816 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005817 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005818 return 0;
5819}
5820
Avi Kivity851ba692009-08-24 11:10:17 +03005821static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005822{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005823 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005824 return 1;
5825}
5826
Avi Kivity851ba692009-08-24 11:10:17 +03005827static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005828{
Avi Kivity851ba692009-08-24 11:10:17 +03005829 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005830 return 0;
5831}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005832
Avi Kivity851ba692009-08-24 11:10:17 +03005833static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005834{
He, Qingbfdaab02007-09-12 14:18:28 +08005835 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005836 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005837 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005838
He, Qingbfdaab02007-09-12 14:18:28 +08005839 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005840 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005841 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005842
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005843 ++vcpu->stat.io_exits;
5844
5845 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005846 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005847
5848 port = exit_qualification >> 16;
5849 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005850
Kyle Huey6affcbe2016-11-29 12:40:40 -08005851 ret = kvm_skip_emulated_instruction(vcpu);
5852
5853 /*
5854 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5855 * KVM_EXIT_DEBUG here.
5856 */
5857 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005858}
5859
Ingo Molnar102d8322007-02-19 14:37:47 +02005860static void
5861vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5862{
5863 /*
5864 * Patch in the VMCALL instruction:
5865 */
5866 hypercall[0] = 0x0f;
5867 hypercall[1] = 0x01;
5868 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005869}
5870
Guo Chao0fa06072012-06-28 15:16:19 +08005871/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005872static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5873{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005874 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005875 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5876 unsigned long orig_val = val;
5877
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005878 /*
5879 * We get here when L2 changed cr0 in a way that did not change
5880 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005881 * but did change L0 shadowed bits. So we first calculate the
5882 * effective cr0 value that L1 would like to write into the
5883 * hardware. It consists of the L2-owned bits from the new
5884 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005885 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005886 val = (val & ~vmcs12->cr0_guest_host_mask) |
5887 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5888
David Matlack38991522016-11-29 18:14:08 -08005889 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005890 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005891
5892 if (kvm_set_cr0(vcpu, val))
5893 return 1;
5894 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005895 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005896 } else {
5897 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005898 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005899 return 1;
David Matlack38991522016-11-29 18:14:08 -08005900
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005901 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005902 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005903}
5904
5905static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5906{
5907 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005908 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5909 unsigned long orig_val = val;
5910
5911 /* analogously to handle_set_cr0 */
5912 val = (val & ~vmcs12->cr4_guest_host_mask) |
5913 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5914 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005915 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005916 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005917 return 0;
5918 } else
5919 return kvm_set_cr4(vcpu, val);
5920}
5921
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005922/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005923static void handle_clts(struct kvm_vcpu *vcpu)
5924{
5925 if (is_guest_mode(vcpu)) {
5926 /*
5927 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5928 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5929 * just pretend it's off (also in arch.cr0 for fpu_activate).
5930 */
5931 vmcs_writel(CR0_READ_SHADOW,
5932 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5933 vcpu->arch.cr0 &= ~X86_CR0_TS;
5934 } else
5935 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5936}
5937
Avi Kivity851ba692009-08-24 11:10:17 +03005938static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005939{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005940 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005941 int cr;
5942 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005943 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005944 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005945
He, Qingbfdaab02007-09-12 14:18:28 +08005946 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005947 cr = exit_qualification & 15;
5948 reg = (exit_qualification >> 8) & 15;
5949 switch ((exit_qualification >> 4) & 3) {
5950 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005951 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005952 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005953 switch (cr) {
5954 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005955 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005956 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005957 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005958 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005959 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005960 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005961 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005962 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005963 case 8: {
5964 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005965 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005966 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005967 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005968 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005969 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005970 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005971 return ret;
5972 /*
5973 * TODO: we might be squashing a
5974 * KVM_GUESTDBG_SINGLESTEP-triggered
5975 * KVM_EXIT_DEBUG here.
5976 */
Avi Kivity851ba692009-08-24 11:10:17 +03005977 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005978 return 0;
5979 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005980 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005981 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005982 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005983 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005984 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Avi Kivity6b52d182010-01-21 15:31:47 +02005985 vmx_fpu_activate(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005986 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005987 case 1: /*mov from cr*/
5988 switch (cr) {
5989 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005990 val = kvm_read_cr3(vcpu);
5991 kvm_register_write(vcpu, reg, val);
5992 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005993 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005994 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005995 val = kvm_get_cr8(vcpu);
5996 kvm_register_write(vcpu, reg, val);
5997 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005998 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005999 }
6000 break;
6001 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006002 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006003 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006004 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006005
Kyle Huey6affcbe2016-11-29 12:40:40 -08006006 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006007 default:
6008 break;
6009 }
Avi Kivity851ba692009-08-24 11:10:17 +03006010 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006011 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006012 (int)(exit_qualification >> 4) & 3, cr);
6013 return 0;
6014}
6015
Avi Kivity851ba692009-08-24 11:10:17 +03006016static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006017{
He, Qingbfdaab02007-09-12 14:18:28 +08006018 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006019 int dr, dr7, reg;
6020
6021 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6022 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6023
6024 /* First, if DR does not exist, trigger UD */
6025 if (!kvm_require_dr(vcpu, dr))
6026 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006027
Jan Kiszkaf2483412010-01-20 18:20:20 +01006028 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006029 if (!kvm_require_cpl(vcpu, 0))
6030 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006031 dr7 = vmcs_readl(GUEST_DR7);
6032 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006033 /*
6034 * As the vm-exit takes precedence over the debug trap, we
6035 * need to emulate the latter, either for the host or the
6036 * guest debugging itself.
6037 */
6038 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006039 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006040 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006041 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006042 vcpu->run->debug.arch.exception = DB_VECTOR;
6043 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006044 return 0;
6045 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006046 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006047 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006048 kvm_queue_exception(vcpu, DB_VECTOR);
6049 return 1;
6050 }
6051 }
6052
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006053 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006054 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6055 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006056
6057 /*
6058 * No more DR vmexits; force a reload of the debug registers
6059 * and reenter on this instruction. The next vmexit will
6060 * retrieve the full state of the debug registers.
6061 */
6062 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6063 return 1;
6064 }
6065
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006066 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6067 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006068 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006069
6070 if (kvm_get_dr(vcpu, dr, &val))
6071 return 1;
6072 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006073 } else
Nadav Amit57773922014-06-18 17:19:23 +03006074 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006075 return 1;
6076
Kyle Huey6affcbe2016-11-29 12:40:40 -08006077 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006078}
6079
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006080static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6081{
6082 return vcpu->arch.dr6;
6083}
6084
6085static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6086{
6087}
6088
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006089static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6090{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006091 get_debugreg(vcpu->arch.db[0], 0);
6092 get_debugreg(vcpu->arch.db[1], 1);
6093 get_debugreg(vcpu->arch.db[2], 2);
6094 get_debugreg(vcpu->arch.db[3], 3);
6095 get_debugreg(vcpu->arch.dr6, 6);
6096 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6097
6098 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006099 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006100}
6101
Gleb Natapov020df072010-04-13 10:05:23 +03006102static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6103{
6104 vmcs_writel(GUEST_DR7, val);
6105}
6106
Avi Kivity851ba692009-08-24 11:10:17 +03006107static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006108{
Kyle Huey6a908b62016-11-29 12:40:37 -08006109 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006110}
6111
Avi Kivity851ba692009-08-24 11:10:17 +03006112static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006113{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006114 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006115 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006116
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006117 msr_info.index = ecx;
6118 msr_info.host_initiated = false;
6119 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006120 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006121 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006122 return 1;
6123 }
6124
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006125 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006126
Avi Kivity6aa8b732006-12-10 02:21:36 -08006127 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006128 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6129 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006130 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006131}
6132
Avi Kivity851ba692009-08-24 11:10:17 +03006133static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006134{
Will Auld8fe8ab42012-11-29 12:42:12 -08006135 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006136 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6137 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6138 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006139
Will Auld8fe8ab42012-11-29 12:42:12 -08006140 msr.data = data;
6141 msr.index = ecx;
6142 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006143 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006144 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006145 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006146 return 1;
6147 }
6148
Avi Kivity59200272010-01-25 19:47:02 +02006149 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006150 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006151}
6152
Avi Kivity851ba692009-08-24 11:10:17 +03006153static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006154{
Avi Kivity3842d132010-07-27 12:30:24 +03006155 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006156 return 1;
6157}
6158
Avi Kivity851ba692009-08-24 11:10:17 +03006159static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006160{
Eddie Dong85f455f2007-07-06 12:20:49 +03006161 u32 cpu_based_vm_exec_control;
6162
6163 /* clear pending irq */
6164 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6165 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6166 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006167
Avi Kivity3842d132010-07-27 12:30:24 +03006168 kvm_make_request(KVM_REQ_EVENT, vcpu);
6169
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006170 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006171 return 1;
6172}
6173
Avi Kivity851ba692009-08-24 11:10:17 +03006174static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006175{
Avi Kivityd3bef152007-06-05 15:53:05 +03006176 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006177}
6178
Avi Kivity851ba692009-08-24 11:10:17 +03006179static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006180{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006181 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006182}
6183
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006184static int handle_invd(struct kvm_vcpu *vcpu)
6185{
Andre Przywara51d8b662010-12-21 11:12:02 +01006186 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006187}
6188
Avi Kivity851ba692009-08-24 11:10:17 +03006189static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006190{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006191 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006192
6193 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006194 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006195}
6196
Avi Kivityfee84b02011-11-10 14:57:25 +02006197static int handle_rdpmc(struct kvm_vcpu *vcpu)
6198{
6199 int err;
6200
6201 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006202 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006203}
6204
Avi Kivity851ba692009-08-24 11:10:17 +03006205static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006206{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006207 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006208}
6209
Dexuan Cui2acf9232010-06-10 11:27:12 +08006210static int handle_xsetbv(struct kvm_vcpu *vcpu)
6211{
6212 u64 new_bv = kvm_read_edx_eax(vcpu);
6213 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6214
6215 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006216 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006217 return 1;
6218}
6219
Wanpeng Lif53cd632014-12-02 19:14:58 +08006220static int handle_xsaves(struct kvm_vcpu *vcpu)
6221{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006222 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006223 WARN(1, "this should never happen\n");
6224 return 1;
6225}
6226
6227static int handle_xrstors(struct kvm_vcpu *vcpu)
6228{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006229 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006230 WARN(1, "this should never happen\n");
6231 return 1;
6232}
6233
Avi Kivity851ba692009-08-24 11:10:17 +03006234static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006235{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006236 if (likely(fasteoi)) {
6237 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6238 int access_type, offset;
6239
6240 access_type = exit_qualification & APIC_ACCESS_TYPE;
6241 offset = exit_qualification & APIC_ACCESS_OFFSET;
6242 /*
6243 * Sane guest uses MOV to write EOI, with written value
6244 * not cared. So make a short-circuit here by avoiding
6245 * heavy instruction emulation.
6246 */
6247 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6248 (offset == APIC_EOI)) {
6249 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006250 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006251 }
6252 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006253 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006254}
6255
Yang Zhangc7c9c562013-01-25 10:18:51 +08006256static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6257{
6258 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6259 int vector = exit_qualification & 0xff;
6260
6261 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6262 kvm_apic_set_eoi_accelerated(vcpu, vector);
6263 return 1;
6264}
6265
Yang Zhang83d4c282013-01-25 10:18:49 +08006266static int handle_apic_write(struct kvm_vcpu *vcpu)
6267{
6268 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6269 u32 offset = exit_qualification & 0xfff;
6270
6271 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6272 kvm_apic_write_nodecode(vcpu, offset);
6273 return 1;
6274}
6275
Avi Kivity851ba692009-08-24 11:10:17 +03006276static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006277{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006278 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006279 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006280 bool has_error_code = false;
6281 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006282 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006283 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006284
6285 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006286 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006287 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006288
6289 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6290
6291 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006292 if (reason == TASK_SWITCH_GATE && idt_v) {
6293 switch (type) {
6294 case INTR_TYPE_NMI_INTR:
6295 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006296 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006297 break;
6298 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006299 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006300 kvm_clear_interrupt_queue(vcpu);
6301 break;
6302 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006303 if (vmx->idt_vectoring_info &
6304 VECTORING_INFO_DELIVER_CODE_MASK) {
6305 has_error_code = true;
6306 error_code =
6307 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6308 }
6309 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006310 case INTR_TYPE_SOFT_EXCEPTION:
6311 kvm_clear_exception_queue(vcpu);
6312 break;
6313 default:
6314 break;
6315 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006316 }
Izik Eidus37817f22008-03-24 23:14:53 +02006317 tss_selector = exit_qualification;
6318
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006319 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6320 type != INTR_TYPE_EXT_INTR &&
6321 type != INTR_TYPE_NMI_INTR))
6322 skip_emulated_instruction(vcpu);
6323
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006324 if (kvm_task_switch(vcpu, tss_selector,
6325 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6326 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006327 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6328 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6329 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006330 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006331 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006332
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006333 /*
6334 * TODO: What about debug traps on tss switch?
6335 * Are we supposed to inject them and update dr6?
6336 */
6337
6338 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006339}
6340
Avi Kivity851ba692009-08-24 11:10:17 +03006341static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006342{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006343 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006344 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006345 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006346 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006347
Sheng Yangf9c617f2009-03-25 10:08:52 +08006348 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006349
Sheng Yang14394422008-04-28 12:24:45 +08006350 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006351 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006352 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6353 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6354 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006355 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006356 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6357 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006358 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6359 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006360 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006361 }
6362
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006363 /*
6364 * EPT violation happened while executing iret from NMI,
6365 * "blocked by NMI" bit has to be set before next VM entry.
6366 * There are errata that may cause this bit to not be set:
6367 * AAK134, BY25.
6368 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006369 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6370 cpu_has_virtual_nmis() &&
6371 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006372 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6373
Sheng Yang14394422008-04-28 12:24:45 +08006374 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006375 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006376
Bandan Dasd95c5562016-07-12 18:18:51 -04006377 /* it is a read fault? */
6378 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6379 /* it is a write fault? */
6380 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006381 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006382 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006383 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006384 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006385
Yang Zhang25d92082013-08-06 12:00:32 +03006386 vcpu->arch.exit_qualification = exit_qualification;
6387
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006388 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006389}
6390
Avi Kivity851ba692009-08-24 11:10:17 +03006391static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006392{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006393 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006394 gpa_t gpa;
6395
6396 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006397 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006398 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006399 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006400 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006401
Paolo Bonzini450869d2015-11-04 13:41:21 +01006402 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006403 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006404 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6405 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006406
6407 if (unlikely(ret == RET_MMIO_PF_INVALID))
6408 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6409
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006410 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006411 return 1;
6412
6413 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006414 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006415
Avi Kivity851ba692009-08-24 11:10:17 +03006416 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6417 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006418
6419 return 0;
6420}
6421
Avi Kivity851ba692009-08-24 11:10:17 +03006422static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006423{
6424 u32 cpu_based_vm_exec_control;
6425
6426 /* clear pending NMI */
6427 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6428 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6429 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6430 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006431 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006432
6433 return 1;
6434}
6435
Mohammed Gamal80ced182009-09-01 12:48:18 +02006436static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006437{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006438 struct vcpu_vmx *vmx = to_vmx(vcpu);
6439 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006440 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006441 u32 cpu_exec_ctrl;
6442 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006443 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006444
6445 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6446 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006447
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006448 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006449 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006450 return handle_interrupt_window(&vmx->vcpu);
6451
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006452 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6453 return 1;
6454
Gleb Natapov991eebf2013-04-11 12:10:51 +03006455 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006456
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006457 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006458 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006459 ret = 0;
6460 goto out;
6461 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006462
Avi Kivityde5f70e2012-06-12 20:22:28 +03006463 if (err != EMULATE_DONE) {
6464 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6465 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6466 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006467 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006468 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006469
Gleb Natapov8d76c492013-05-08 18:38:44 +03006470 if (vcpu->arch.halt_request) {
6471 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006472 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006473 goto out;
6474 }
6475
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006476 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006477 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006478 if (need_resched())
6479 schedule();
6480 }
6481
Mohammed Gamal80ced182009-09-01 12:48:18 +02006482out:
6483 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006484}
6485
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006486static int __grow_ple_window(int val)
6487{
6488 if (ple_window_grow < 1)
6489 return ple_window;
6490
6491 val = min(val, ple_window_actual_max);
6492
6493 if (ple_window_grow < ple_window)
6494 val *= ple_window_grow;
6495 else
6496 val += ple_window_grow;
6497
6498 return val;
6499}
6500
6501static int __shrink_ple_window(int val, int modifier, int minimum)
6502{
6503 if (modifier < 1)
6504 return ple_window;
6505
6506 if (modifier < ple_window)
6507 val /= modifier;
6508 else
6509 val -= modifier;
6510
6511 return max(val, minimum);
6512}
6513
6514static void grow_ple_window(struct kvm_vcpu *vcpu)
6515{
6516 struct vcpu_vmx *vmx = to_vmx(vcpu);
6517 int old = vmx->ple_window;
6518
6519 vmx->ple_window = __grow_ple_window(old);
6520
6521 if (vmx->ple_window != old)
6522 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006523
6524 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006525}
6526
6527static void shrink_ple_window(struct kvm_vcpu *vcpu)
6528{
6529 struct vcpu_vmx *vmx = to_vmx(vcpu);
6530 int old = vmx->ple_window;
6531
6532 vmx->ple_window = __shrink_ple_window(old,
6533 ple_window_shrink, ple_window);
6534
6535 if (vmx->ple_window != old)
6536 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006537
6538 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006539}
6540
6541/*
6542 * ple_window_actual_max is computed to be one grow_ple_window() below
6543 * ple_window_max. (See __grow_ple_window for the reason.)
6544 * This prevents overflows, because ple_window_max is int.
6545 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6546 * this process.
6547 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6548 */
6549static void update_ple_window_actual_max(void)
6550{
6551 ple_window_actual_max =
6552 __shrink_ple_window(max(ple_window_max, ple_window),
6553 ple_window_grow, INT_MIN);
6554}
6555
Feng Wubf9f6ac2015-09-18 22:29:55 +08006556/*
6557 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6558 */
6559static void wakeup_handler(void)
6560{
6561 struct kvm_vcpu *vcpu;
6562 int cpu = smp_processor_id();
6563
6564 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6565 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6566 blocked_vcpu_list) {
6567 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6568
6569 if (pi_test_on(pi_desc) == 1)
6570 kvm_vcpu_kick(vcpu);
6571 }
6572 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6573}
6574
Tiejun Chenf2c76482014-10-28 10:14:47 +08006575static __init int hardware_setup(void)
6576{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006577 int r = -ENOMEM, i, msr;
6578
6579 rdmsrl_safe(MSR_EFER, &host_efer);
6580
6581 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6582 kvm_define_shared_msr(i, vmx_msr_index[i]);
6583
Radim Krčmář23611332016-09-29 22:41:33 +02006584 for (i = 0; i < VMX_BITMAP_NR; i++) {
6585 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6586 if (!vmx_bitmap[i])
6587 goto out;
6588 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006589
6590 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006591 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6592 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6593
6594 /*
6595 * Allow direct access to the PC debug port (it is often used for I/O
6596 * delays, but the vmexits simply slow things down).
6597 */
6598 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6599 clear_bit(0x80, vmx_io_bitmap_a);
6600
6601 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6602
6603 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6604 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6605
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006606 if (setup_vmcs_config(&vmcs_config) < 0) {
6607 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006608 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006609 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006610
6611 if (boot_cpu_has(X86_FEATURE_NX))
6612 kvm_enable_efer_bits(EFER_NX);
6613
6614 if (!cpu_has_vmx_vpid())
6615 enable_vpid = 0;
6616 if (!cpu_has_vmx_shadow_vmcs())
6617 enable_shadow_vmcs = 0;
6618 if (enable_shadow_vmcs)
6619 init_vmcs_shadow_fields();
6620
6621 if (!cpu_has_vmx_ept() ||
6622 !cpu_has_vmx_ept_4levels()) {
6623 enable_ept = 0;
6624 enable_unrestricted_guest = 0;
6625 enable_ept_ad_bits = 0;
6626 }
6627
6628 if (!cpu_has_vmx_ept_ad_bits())
6629 enable_ept_ad_bits = 0;
6630
6631 if (!cpu_has_vmx_unrestricted_guest())
6632 enable_unrestricted_guest = 0;
6633
Paolo Bonziniad15a292015-01-30 16:18:49 +01006634 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006635 flexpriority_enabled = 0;
6636
Paolo Bonziniad15a292015-01-30 16:18:49 +01006637 /*
6638 * set_apic_access_page_addr() is used to reload apic access
6639 * page upon invalidation. No need to do anything if not
6640 * using the APIC_ACCESS_ADDR VMCS field.
6641 */
6642 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006643 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006644
6645 if (!cpu_has_vmx_tpr_shadow())
6646 kvm_x86_ops->update_cr8_intercept = NULL;
6647
6648 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6649 kvm_disable_largepages();
6650
6651 if (!cpu_has_vmx_ple())
6652 ple_gap = 0;
6653
6654 if (!cpu_has_vmx_apicv())
6655 enable_apicv = 0;
6656
Haozhong Zhang64903d62015-10-20 15:39:09 +08006657 if (cpu_has_vmx_tsc_scaling()) {
6658 kvm_has_tsc_control = true;
6659 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6660 kvm_tsc_scaling_ratio_frac_bits = 48;
6661 }
6662
Tiejun Chenbaa03522014-12-23 16:21:11 +08006663 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6664 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6665 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6666 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6667 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6668 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6669 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6670
Wanpeng Lic63e4562016-09-23 19:17:16 +08006671 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6672 vmx_msr_bitmap_legacy, PAGE_SIZE);
6673 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6674 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006675 memcpy(vmx_msr_bitmap_legacy_x2apic,
6676 vmx_msr_bitmap_legacy, PAGE_SIZE);
6677 memcpy(vmx_msr_bitmap_longmode_x2apic,
6678 vmx_msr_bitmap_longmode, PAGE_SIZE);
6679
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006680 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6681
Radim Krčmář40d83382016-09-29 22:41:31 +02006682 for (msr = 0x800; msr <= 0x8ff; msr++) {
6683 if (msr == 0x839 /* TMCCT */)
6684 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006685 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006686 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006687
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006688 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006689 * TPR reads and writes can be virtualized even if virtual interrupt
6690 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006691 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006692 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6693 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6694
6695 /* EOI */
6696 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6697 /* SELF-IPI */
6698 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006699
6700 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006701 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006702 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6703 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006704 0ull, VMX_EPT_EXECUTABLE_MASK,
6705 cpu_has_vmx_ept_execute_only() ?
6706 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006707 ept_set_mmio_spte_mask();
6708 kvm_enable_tdp();
6709 } else
6710 kvm_disable_tdp();
6711
6712 update_ple_window_actual_max();
6713
Kai Huang843e4332015-01-28 10:54:28 +08006714 /*
6715 * Only enable PML when hardware supports PML feature, and both EPT
6716 * and EPT A/D bit features are enabled -- PML depends on them to work.
6717 */
6718 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6719 enable_pml = 0;
6720
6721 if (!enable_pml) {
6722 kvm_x86_ops->slot_enable_log_dirty = NULL;
6723 kvm_x86_ops->slot_disable_log_dirty = NULL;
6724 kvm_x86_ops->flush_log_dirty = NULL;
6725 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6726 }
6727
Yunhong Jiang64672c92016-06-13 14:19:59 -07006728 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6729 u64 vmx_msr;
6730
6731 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6732 cpu_preemption_timer_multi =
6733 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6734 } else {
6735 kvm_x86_ops->set_hv_timer = NULL;
6736 kvm_x86_ops->cancel_hv_timer = NULL;
6737 }
6738
Feng Wubf9f6ac2015-09-18 22:29:55 +08006739 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6740
Ashok Rajc45dcc72016-06-22 14:59:56 +08006741 kvm_mce_cap_supported |= MCG_LMCE_P;
6742
Tiejun Chenf2c76482014-10-28 10:14:47 +08006743 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006744
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006745out:
Radim Krčmář23611332016-09-29 22:41:33 +02006746 for (i = 0; i < VMX_BITMAP_NR; i++)
6747 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006748
6749 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006750}
6751
6752static __exit void hardware_unsetup(void)
6753{
Radim Krčmář23611332016-09-29 22:41:33 +02006754 int i;
6755
6756 for (i = 0; i < VMX_BITMAP_NR; i++)
6757 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006758
Tiejun Chenf2c76482014-10-28 10:14:47 +08006759 free_kvm_area();
6760}
6761
Avi Kivity6aa8b732006-12-10 02:21:36 -08006762/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006763 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6764 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6765 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006766static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006767{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006768 if (ple_gap)
6769 grow_ple_window(vcpu);
6770
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006771 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006772 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006773}
6774
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006775static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006776{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006777 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006778}
6779
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006780static int handle_mwait(struct kvm_vcpu *vcpu)
6781{
6782 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6783 return handle_nop(vcpu);
6784}
6785
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006786static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6787{
6788 return 1;
6789}
6790
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006791static int handle_monitor(struct kvm_vcpu *vcpu)
6792{
6793 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6794 return handle_nop(vcpu);
6795}
6796
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006797/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006798 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6799 * We could reuse a single VMCS for all the L2 guests, but we also want the
6800 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6801 * allows keeping them loaded on the processor, and in the future will allow
6802 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6803 * every entry if they never change.
6804 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6805 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6806 *
6807 * The following functions allocate and free a vmcs02 in this pool.
6808 */
6809
6810/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6811static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6812{
6813 struct vmcs02_list *item;
6814 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6815 if (item->vmptr == vmx->nested.current_vmptr) {
6816 list_move(&item->list, &vmx->nested.vmcs02_pool);
6817 return &item->vmcs02;
6818 }
6819
6820 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6821 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006822 item = list_last_entry(&vmx->nested.vmcs02_pool,
6823 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006824 item->vmptr = vmx->nested.current_vmptr;
6825 list_move(&item->list, &vmx->nested.vmcs02_pool);
6826 return &item->vmcs02;
6827 }
6828
6829 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006830 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006831 if (!item)
6832 return NULL;
6833 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006834 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006835 if (!item->vmcs02.vmcs) {
6836 kfree(item);
6837 return NULL;
6838 }
6839 loaded_vmcs_init(&item->vmcs02);
6840 item->vmptr = vmx->nested.current_vmptr;
6841 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6842 vmx->nested.vmcs02_num++;
6843 return &item->vmcs02;
6844}
6845
6846/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6847static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6848{
6849 struct vmcs02_list *item;
6850 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6851 if (item->vmptr == vmptr) {
6852 free_loaded_vmcs(&item->vmcs02);
6853 list_del(&item->list);
6854 kfree(item);
6855 vmx->nested.vmcs02_num--;
6856 return;
6857 }
6858}
6859
6860/*
6861 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006862 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6863 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006864 */
6865static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6866{
6867 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006868
6869 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006870 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006871 /*
6872 * Something will leak if the above WARN triggers. Better than
6873 * a use-after-free.
6874 */
6875 if (vmx->loaded_vmcs == &item->vmcs02)
6876 continue;
6877
6878 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006879 list_del(&item->list);
6880 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006881 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006882 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006883}
6884
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006885/*
6886 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6887 * set the success or error code of an emulated VMX instruction, as specified
6888 * by Vol 2B, VMX Instruction Reference, "Conventions".
6889 */
6890static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6891{
6892 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6893 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6894 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6895}
6896
6897static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6898{
6899 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6900 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6901 X86_EFLAGS_SF | X86_EFLAGS_OF))
6902 | X86_EFLAGS_CF);
6903}
6904
Abel Gordon145c28d2013-04-18 14:36:55 +03006905static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006906 u32 vm_instruction_error)
6907{
6908 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6909 /*
6910 * failValid writes the error number to the current VMCS, which
6911 * can't be done there isn't a current VMCS.
6912 */
6913 nested_vmx_failInvalid(vcpu);
6914 return;
6915 }
6916 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6917 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6918 X86_EFLAGS_SF | X86_EFLAGS_OF))
6919 | X86_EFLAGS_ZF);
6920 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6921 /*
6922 * We don't need to force a shadow sync because
6923 * VM_INSTRUCTION_ERROR is not shadowed
6924 */
6925}
Abel Gordon145c28d2013-04-18 14:36:55 +03006926
Wincy Vanff651cb2014-12-11 08:52:58 +03006927static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6928{
6929 /* TODO: not to reset guest simply here. */
6930 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006931 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006932}
6933
Jan Kiszkaf41245002014-03-07 20:03:13 +01006934static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6935{
6936 struct vcpu_vmx *vmx =
6937 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6938
6939 vmx->nested.preemption_timer_expired = true;
6940 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6941 kvm_vcpu_kick(&vmx->vcpu);
6942
6943 return HRTIMER_NORESTART;
6944}
6945
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006946/*
Bandan Das19677e32014-05-06 02:19:15 -04006947 * Decode the memory-address operand of a vmx instruction, as recorded on an
6948 * exit caused by such an instruction (run by a guest hypervisor).
6949 * On success, returns 0. When the operand is invalid, returns 1 and throws
6950 * #UD or #GP.
6951 */
6952static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6953 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006954 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006955{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006956 gva_t off;
6957 bool exn;
6958 struct kvm_segment s;
6959
Bandan Das19677e32014-05-06 02:19:15 -04006960 /*
6961 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6962 * Execution", on an exit, vmx_instruction_info holds most of the
6963 * addressing components of the operand. Only the displacement part
6964 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6965 * For how an actual address is calculated from all these components,
6966 * refer to Vol. 1, "Operand Addressing".
6967 */
6968 int scaling = vmx_instruction_info & 3;
6969 int addr_size = (vmx_instruction_info >> 7) & 7;
6970 bool is_reg = vmx_instruction_info & (1u << 10);
6971 int seg_reg = (vmx_instruction_info >> 15) & 7;
6972 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6973 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6974 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6975 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6976
6977 if (is_reg) {
6978 kvm_queue_exception(vcpu, UD_VECTOR);
6979 return 1;
6980 }
6981
6982 /* Addr = segment_base + offset */
6983 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006984 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006985 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006986 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006987 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006988 off += kvm_register_read(vcpu, index_reg)<<scaling;
6989 vmx_get_segment(vcpu, &s, seg_reg);
6990 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006991
6992 if (addr_size == 1) /* 32 bit */
6993 *ret &= 0xffffffff;
6994
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006995 /* Checks for #GP/#SS exceptions. */
6996 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006997 if (is_long_mode(vcpu)) {
6998 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6999 * non-canonical form. This is the only check on the memory
7000 * destination for long mode!
7001 */
7002 exn = is_noncanonical_address(*ret);
7003 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007004 /* Protected mode: apply checks for segment validity in the
7005 * following order:
7006 * - segment type check (#GP(0) may be thrown)
7007 * - usability check (#GP(0)/#SS(0))
7008 * - limit check (#GP(0)/#SS(0))
7009 */
7010 if (wr)
7011 /* #GP(0) if the destination operand is located in a
7012 * read-only data segment or any code segment.
7013 */
7014 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7015 else
7016 /* #GP(0) if the source operand is located in an
7017 * execute-only code segment
7018 */
7019 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007020 if (exn) {
7021 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7022 return 1;
7023 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007024 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7025 */
7026 exn = (s.unusable != 0);
7027 /* Protected mode: #GP(0)/#SS(0) if the memory
7028 * operand is outside the segment limit.
7029 */
7030 exn = exn || (off + sizeof(u64) > s.limit);
7031 }
7032 if (exn) {
7033 kvm_queue_exception_e(vcpu,
7034 seg_reg == VCPU_SREG_SS ?
7035 SS_VECTOR : GP_VECTOR,
7036 0);
7037 return 1;
7038 }
7039
Bandan Das19677e32014-05-06 02:19:15 -04007040 return 0;
7041}
7042
7043/*
Bandan Das3573e222014-05-06 02:19:16 -04007044 * This function performs the various checks including
7045 * - if it's 4KB aligned
7046 * - No bits beyond the physical address width are set
7047 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04007048 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04007049 */
Bandan Das4291b582014-05-06 02:19:18 -04007050static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
7051 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007052{
7053 gva_t gva;
7054 gpa_t vmptr;
7055 struct x86_exception e;
7056 struct page *page;
7057 struct vcpu_vmx *vmx = to_vmx(vcpu);
7058 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7059
7060 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007061 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007062 return 1;
7063
7064 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
7065 sizeof(vmptr), &e)) {
7066 kvm_inject_page_fault(vcpu, &e);
7067 return 1;
7068 }
7069
7070 switch (exit_reason) {
7071 case EXIT_REASON_VMON:
7072 /*
7073 * SDM 3: 24.11.5
7074 * The first 4 bytes of VMXON region contain the supported
7075 * VMCS revision identifier
7076 *
7077 * Note - IA32_VMX_BASIC[48] will never be 1
7078 * for the nested case;
7079 * which replaces physical address width with 32
7080 *
7081 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007082 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04007083 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007084 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007085 }
7086
7087 page = nested_get_page(vcpu, vmptr);
7088 if (page == NULL ||
7089 *(u32 *)kmap(page) != VMCS12_REVISION) {
7090 nested_vmx_failInvalid(vcpu);
7091 kunmap(page);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007092 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007093 }
7094 kunmap(page);
7095 vmx->nested.vmxon_ptr = vmptr;
7096 break;
Bandan Das4291b582014-05-06 02:19:18 -04007097 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007098 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007099 nested_vmx_failValid(vcpu,
7100 VMXERR_VMCLEAR_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007101 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007102 }
Bandan Das3573e222014-05-06 02:19:16 -04007103
Bandan Das4291b582014-05-06 02:19:18 -04007104 if (vmptr == vmx->nested.vmxon_ptr) {
7105 nested_vmx_failValid(vcpu,
7106 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007107 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007108 }
7109 break;
7110 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007111 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007112 nested_vmx_failValid(vcpu,
7113 VMXERR_VMPTRLD_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007114 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007115 }
7116
7117 if (vmptr == vmx->nested.vmxon_ptr) {
7118 nested_vmx_failValid(vcpu,
7119 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007120 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007121 }
7122 break;
Bandan Das3573e222014-05-06 02:19:16 -04007123 default:
7124 return 1; /* shouldn't happen */
7125 }
7126
Bandan Das4291b582014-05-06 02:19:18 -04007127 if (vmpointer)
7128 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04007129 return 0;
7130}
7131
7132/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007133 * Emulate the VMXON instruction.
7134 * Currently, we just remember that VMX is active, and do not save or even
7135 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7136 * do not currently need to store anything in that guest-allocated memory
7137 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7138 * argument is different from the VMXON pointer (which the spec says they do).
7139 */
7140static int handle_vmon(struct kvm_vcpu *vcpu)
7141{
7142 struct kvm_segment cs;
7143 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03007144 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007145 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7146 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007147
7148 /* The Intel VMX Instruction Reference lists a bunch of bits that
7149 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7150 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7151 * Otherwise, we should fail with #UD. We test these now:
7152 */
7153 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7154 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7155 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7156 kvm_queue_exception(vcpu, UD_VECTOR);
7157 return 1;
7158 }
7159
7160 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7161 if (is_long_mode(vcpu) && !cs.l) {
7162 kvm_queue_exception(vcpu, UD_VECTOR);
7163 return 1;
7164 }
7165
7166 if (vmx_get_cpl(vcpu)) {
7167 kvm_inject_gp(vcpu, 0);
7168 return 1;
7169 }
Bandan Das3573e222014-05-06 02:19:16 -04007170
Bandan Das4291b582014-05-06 02:19:18 -04007171 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04007172 return 1;
7173
Abel Gordon145c28d2013-04-18 14:36:55 +03007174 if (vmx->nested.vmxon) {
7175 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007176 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007177 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007178
Haozhong Zhang3b840802016-06-22 14:59:54 +08007179 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007180 != VMXON_NEEDED_FEATURES) {
7181 kvm_inject_gp(vcpu, 0);
7182 return 1;
7183 }
7184
Radim Krčmářd048c092016-08-08 20:16:22 +02007185 if (cpu_has_vmx_msr_bitmap()) {
7186 vmx->nested.msr_bitmap =
7187 (unsigned long *)__get_free_page(GFP_KERNEL);
7188 if (!vmx->nested.msr_bitmap)
7189 goto out_msr_bitmap;
7190 }
7191
David Matlack4f2777b2016-07-13 17:16:37 -07007192 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7193 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02007194 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007195
Abel Gordon8de48832013-04-18 14:37:25 +03007196 if (enable_shadow_vmcs) {
7197 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007198 if (!shadow_vmcs)
7199 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007200 /* mark vmcs as shadow */
7201 shadow_vmcs->revision_id |= (1u << 31);
7202 /* init shadow vmcs */
7203 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007204 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007205 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007206
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007207 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7208 vmx->nested.vmcs02_num = 0;
7209
Jan Kiszkaf41245002014-03-07 20:03:13 +01007210 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08007211 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf41245002014-03-07 20:03:13 +01007212 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7213
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007214 vmx->nested.vmxon = true;
7215
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007216 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007217 return kvm_skip_emulated_instruction(vcpu);
Radim Krčmářd048c092016-08-08 20:16:22 +02007218
7219out_shadow_vmcs:
7220 kfree(vmx->nested.cached_vmcs12);
7221
7222out_cached_vmcs12:
7223 free_page((unsigned long)vmx->nested.msr_bitmap);
7224
7225out_msr_bitmap:
7226 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007227}
7228
7229/*
7230 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7231 * for running VMX instructions (except VMXON, whose prerequisites are
7232 * slightly different). It also specifies what exception to inject otherwise.
7233 */
7234static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7235{
7236 struct kvm_segment cs;
7237 struct vcpu_vmx *vmx = to_vmx(vcpu);
7238
7239 if (!vmx->nested.vmxon) {
7240 kvm_queue_exception(vcpu, UD_VECTOR);
7241 return 0;
7242 }
7243
7244 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7245 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7246 (is_long_mode(vcpu) && !cs.l)) {
7247 kvm_queue_exception(vcpu, UD_VECTOR);
7248 return 0;
7249 }
7250
7251 if (vmx_get_cpl(vcpu)) {
7252 kvm_inject_gp(vcpu, 0);
7253 return 0;
7254 }
7255
7256 return 1;
7257}
7258
Abel Gordone7953d72013-04-18 14:37:55 +03007259static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7260{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007261 if (vmx->nested.current_vmptr == -1ull)
7262 return;
7263
7264 /* current_vmptr and current_vmcs12 are always set/reset together */
7265 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7266 return;
7267
Abel Gordon012f83c2013-04-18 14:39:25 +03007268 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007269 /* copy to memory all shadowed fields in case
7270 they were modified */
7271 copy_shadow_to_vmcs12(vmx);
7272 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007273 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7274 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007275 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007276 }
Wincy Van705699a2015-02-03 23:58:17 +08007277 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007278
7279 /* Flush VMCS12 to guest memory */
7280 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7281 VMCS12_SIZE);
7282
Abel Gordone7953d72013-04-18 14:37:55 +03007283 kunmap(vmx->nested.current_vmcs12_page);
7284 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007285 vmx->nested.current_vmptr = -1ull;
7286 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007287}
7288
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007289/*
7290 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7291 * just stops using VMX.
7292 */
7293static void free_nested(struct vcpu_vmx *vmx)
7294{
7295 if (!vmx->nested.vmxon)
7296 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007297
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007298 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007299 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007300 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007301 if (vmx->nested.msr_bitmap) {
7302 free_page((unsigned long)vmx->nested.msr_bitmap);
7303 vmx->nested.msr_bitmap = NULL;
7304 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007305 if (enable_shadow_vmcs) {
7306 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7307 free_vmcs(vmx->vmcs01.shadow_vmcs);
7308 vmx->vmcs01.shadow_vmcs = NULL;
7309 }
David Matlack4f2777b2016-07-13 17:16:37 -07007310 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007311 /* Unpin physical memory we referred to in current vmcs02 */
7312 if (vmx->nested.apic_access_page) {
7313 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007314 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007315 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007316 if (vmx->nested.virtual_apic_page) {
7317 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007318 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007319 }
Wincy Van705699a2015-02-03 23:58:17 +08007320 if (vmx->nested.pi_desc_page) {
7321 kunmap(vmx->nested.pi_desc_page);
7322 nested_release_page(vmx->nested.pi_desc_page);
7323 vmx->nested.pi_desc_page = NULL;
7324 vmx->nested.pi_desc = NULL;
7325 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007326
7327 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007328}
7329
7330/* Emulate the VMXOFF instruction */
7331static int handle_vmoff(struct kvm_vcpu *vcpu)
7332{
7333 if (!nested_vmx_check_permission(vcpu))
7334 return 1;
7335 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007336 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007337 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007338}
7339
Nadav Har'El27d6c862011-05-25 23:06:59 +03007340/* Emulate the VMCLEAR instruction */
7341static int handle_vmclear(struct kvm_vcpu *vcpu)
7342{
7343 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007344 gpa_t vmptr;
7345 struct vmcs12 *vmcs12;
7346 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007347
7348 if (!nested_vmx_check_permission(vcpu))
7349 return 1;
7350
Bandan Das4291b582014-05-06 02:19:18 -04007351 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007352 return 1;
7353
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007354 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007355 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007356
7357 page = nested_get_page(vcpu, vmptr);
7358 if (page == NULL) {
7359 /*
7360 * For accurate processor emulation, VMCLEAR beyond available
7361 * physical memory should do nothing at all. However, it is
7362 * possible that a nested vmx bug, not a guest hypervisor bug,
7363 * resulted in this case, so let's shut down before doing any
7364 * more damage:
7365 */
7366 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7367 return 1;
7368 }
7369 vmcs12 = kmap(page);
7370 vmcs12->launch_state = 0;
7371 kunmap(page);
7372 nested_release_page(page);
7373
7374 nested_free_vmcs02(vmx, vmptr);
7375
Nadav Har'El27d6c862011-05-25 23:06:59 +03007376 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007377 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007378}
7379
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007380static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7381
7382/* Emulate the VMLAUNCH instruction */
7383static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7384{
7385 return nested_vmx_run(vcpu, true);
7386}
7387
7388/* Emulate the VMRESUME instruction */
7389static int handle_vmresume(struct kvm_vcpu *vcpu)
7390{
7391
7392 return nested_vmx_run(vcpu, false);
7393}
7394
Nadav Har'El49f705c2011-05-25 23:08:30 +03007395enum vmcs_field_type {
7396 VMCS_FIELD_TYPE_U16 = 0,
7397 VMCS_FIELD_TYPE_U64 = 1,
7398 VMCS_FIELD_TYPE_U32 = 2,
7399 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7400};
7401
7402static inline int vmcs_field_type(unsigned long field)
7403{
7404 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7405 return VMCS_FIELD_TYPE_U32;
7406 return (field >> 13) & 0x3 ;
7407}
7408
7409static inline int vmcs_field_readonly(unsigned long field)
7410{
7411 return (((field >> 10) & 0x3) == 1);
7412}
7413
7414/*
7415 * Read a vmcs12 field. Since these can have varying lengths and we return
7416 * one type, we chose the biggest type (u64) and zero-extend the return value
7417 * to that size. Note that the caller, handle_vmread, might need to use only
7418 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7419 * 64-bit fields are to be returned).
7420 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007421static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7422 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007423{
7424 short offset = vmcs_field_to_offset(field);
7425 char *p;
7426
7427 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007428 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007429
7430 p = ((char *)(get_vmcs12(vcpu))) + offset;
7431
7432 switch (vmcs_field_type(field)) {
7433 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7434 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007435 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007436 case VMCS_FIELD_TYPE_U16:
7437 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007438 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007439 case VMCS_FIELD_TYPE_U32:
7440 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007441 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007442 case VMCS_FIELD_TYPE_U64:
7443 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007444 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007445 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007446 WARN_ON(1);
7447 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007448 }
7449}
7450
Abel Gordon20b97fe2013-04-18 14:36:25 +03007451
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007452static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7453 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007454 short offset = vmcs_field_to_offset(field);
7455 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7456 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007457 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007458
7459 switch (vmcs_field_type(field)) {
7460 case VMCS_FIELD_TYPE_U16:
7461 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007462 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007463 case VMCS_FIELD_TYPE_U32:
7464 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007465 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007466 case VMCS_FIELD_TYPE_U64:
7467 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007468 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007469 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7470 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007471 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007472 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007473 WARN_ON(1);
7474 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007475 }
7476
7477}
7478
Abel Gordon16f5b902013-04-18 14:38:25 +03007479static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7480{
7481 int i;
7482 unsigned long field;
7483 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007484 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007485 const unsigned long *fields = shadow_read_write_fields;
7486 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007487
Jan Kiszka282da872014-10-08 18:05:39 +02007488 preempt_disable();
7489
Abel Gordon16f5b902013-04-18 14:38:25 +03007490 vmcs_load(shadow_vmcs);
7491
7492 for (i = 0; i < num_fields; i++) {
7493 field = fields[i];
7494 switch (vmcs_field_type(field)) {
7495 case VMCS_FIELD_TYPE_U16:
7496 field_value = vmcs_read16(field);
7497 break;
7498 case VMCS_FIELD_TYPE_U32:
7499 field_value = vmcs_read32(field);
7500 break;
7501 case VMCS_FIELD_TYPE_U64:
7502 field_value = vmcs_read64(field);
7503 break;
7504 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7505 field_value = vmcs_readl(field);
7506 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007507 default:
7508 WARN_ON(1);
7509 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007510 }
7511 vmcs12_write_any(&vmx->vcpu, field, field_value);
7512 }
7513
7514 vmcs_clear(shadow_vmcs);
7515 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007516
7517 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007518}
7519
Abel Gordonc3114422013-04-18 14:38:55 +03007520static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7521{
Mathias Krausec2bae892013-06-26 20:36:21 +02007522 const unsigned long *fields[] = {
7523 shadow_read_write_fields,
7524 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007525 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007526 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007527 max_shadow_read_write_fields,
7528 max_shadow_read_only_fields
7529 };
7530 int i, q;
7531 unsigned long field;
7532 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007533 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007534
7535 vmcs_load(shadow_vmcs);
7536
Mathias Krausec2bae892013-06-26 20:36:21 +02007537 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007538 for (i = 0; i < max_fields[q]; i++) {
7539 field = fields[q][i];
7540 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7541
7542 switch (vmcs_field_type(field)) {
7543 case VMCS_FIELD_TYPE_U16:
7544 vmcs_write16(field, (u16)field_value);
7545 break;
7546 case VMCS_FIELD_TYPE_U32:
7547 vmcs_write32(field, (u32)field_value);
7548 break;
7549 case VMCS_FIELD_TYPE_U64:
7550 vmcs_write64(field, (u64)field_value);
7551 break;
7552 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7553 vmcs_writel(field, (long)field_value);
7554 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007555 default:
7556 WARN_ON(1);
7557 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007558 }
7559 }
7560 }
7561
7562 vmcs_clear(shadow_vmcs);
7563 vmcs_load(vmx->loaded_vmcs->vmcs);
7564}
7565
Nadav Har'El49f705c2011-05-25 23:08:30 +03007566/*
7567 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7568 * used before) all generate the same failure when it is missing.
7569 */
7570static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7571{
7572 struct vcpu_vmx *vmx = to_vmx(vcpu);
7573 if (vmx->nested.current_vmptr == -1ull) {
7574 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007575 return 0;
7576 }
7577 return 1;
7578}
7579
7580static int handle_vmread(struct kvm_vcpu *vcpu)
7581{
7582 unsigned long field;
7583 u64 field_value;
7584 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7585 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7586 gva_t gva = 0;
7587
Kyle Hueyeb277562016-11-29 12:40:39 -08007588 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007589 return 1;
7590
Kyle Huey6affcbe2016-11-29 12:40:40 -08007591 if (!nested_vmx_check_vmcs12(vcpu))
7592 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007593
Nadav Har'El49f705c2011-05-25 23:08:30 +03007594 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007595 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007596 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007597 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007598 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007599 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007600 }
7601 /*
7602 * Now copy part of this value to register or memory, as requested.
7603 * Note that the number of bits actually copied is 32 or 64 depending
7604 * on the guest's mode (32 or 64 bit), not on the given field's length.
7605 */
7606 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007607 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007608 field_value);
7609 } else {
7610 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007611 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007612 return 1;
7613 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7614 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7615 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7616 }
7617
7618 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007619 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007620}
7621
7622
7623static int handle_vmwrite(struct kvm_vcpu *vcpu)
7624{
7625 unsigned long field;
7626 gva_t gva;
7627 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7628 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007629 /* The value to write might be 32 or 64 bits, depending on L1's long
7630 * mode, and eventually we need to write that into a field of several
7631 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007632 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007633 * bits into the vmcs12 field.
7634 */
7635 u64 field_value = 0;
7636 struct x86_exception e;
7637
Kyle Hueyeb277562016-11-29 12:40:39 -08007638 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007639 return 1;
7640
Kyle Huey6affcbe2016-11-29 12:40:40 -08007641 if (!nested_vmx_check_vmcs12(vcpu))
7642 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007643
Nadav Har'El49f705c2011-05-25 23:08:30 +03007644 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007645 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007646 (((vmx_instruction_info) >> 3) & 0xf));
7647 else {
7648 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007649 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007650 return 1;
7651 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007652 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007653 kvm_inject_page_fault(vcpu, &e);
7654 return 1;
7655 }
7656 }
7657
7658
Nadav Amit27e6fb52014-06-18 17:19:26 +03007659 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007660 if (vmcs_field_readonly(field)) {
7661 nested_vmx_failValid(vcpu,
7662 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007663 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007664 }
7665
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007666 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007667 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007668 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007669 }
7670
7671 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007672 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007673}
7674
Nadav Har'El63846662011-05-25 23:07:29 +03007675/* Emulate the VMPTRLD instruction */
7676static int handle_vmptrld(struct kvm_vcpu *vcpu)
7677{
7678 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007679 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007680
7681 if (!nested_vmx_check_permission(vcpu))
7682 return 1;
7683
Bandan Das4291b582014-05-06 02:19:18 -04007684 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007685 return 1;
7686
Nadav Har'El63846662011-05-25 23:07:29 +03007687 if (vmx->nested.current_vmptr != vmptr) {
7688 struct vmcs12 *new_vmcs12;
7689 struct page *page;
7690 page = nested_get_page(vcpu, vmptr);
7691 if (page == NULL) {
7692 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007693 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007694 }
7695 new_vmcs12 = kmap(page);
7696 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7697 kunmap(page);
7698 nested_release_page_clean(page);
7699 nested_vmx_failValid(vcpu,
7700 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007701 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007702 }
Nadav Har'El63846662011-05-25 23:07:29 +03007703
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007704 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007705 vmx->nested.current_vmptr = vmptr;
7706 vmx->nested.current_vmcs12 = new_vmcs12;
7707 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007708 /*
7709 * Load VMCS12 from guest memory since it is not already
7710 * cached.
7711 */
7712 memcpy(vmx->nested.cached_vmcs12,
7713 vmx->nested.current_vmcs12, VMCS12_SIZE);
7714
Abel Gordon012f83c2013-04-18 14:39:25 +03007715 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007716 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7717 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007718 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007719 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007720 vmx->nested.sync_shadow_vmcs = true;
7721 }
Nadav Har'El63846662011-05-25 23:07:29 +03007722 }
7723
7724 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007725 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007726}
7727
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007728/* Emulate the VMPTRST instruction */
7729static int handle_vmptrst(struct kvm_vcpu *vcpu)
7730{
7731 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7732 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7733 gva_t vmcs_gva;
7734 struct x86_exception e;
7735
7736 if (!nested_vmx_check_permission(vcpu))
7737 return 1;
7738
7739 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007740 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007741 return 1;
7742 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7743 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7744 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7745 sizeof(u64), &e)) {
7746 kvm_inject_page_fault(vcpu, &e);
7747 return 1;
7748 }
7749 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007750 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007751}
7752
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007753/* Emulate the INVEPT instruction */
7754static int handle_invept(struct kvm_vcpu *vcpu)
7755{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007756 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007757 u32 vmx_instruction_info, types;
7758 unsigned long type;
7759 gva_t gva;
7760 struct x86_exception e;
7761 struct {
7762 u64 eptp, gpa;
7763 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007764
Wincy Vanb9c237b2015-02-03 23:56:30 +08007765 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7766 SECONDARY_EXEC_ENABLE_EPT) ||
7767 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007768 kvm_queue_exception(vcpu, UD_VECTOR);
7769 return 1;
7770 }
7771
7772 if (!nested_vmx_check_permission(vcpu))
7773 return 1;
7774
7775 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7776 kvm_queue_exception(vcpu, UD_VECTOR);
7777 return 1;
7778 }
7779
7780 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007781 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007782
Wincy Vanb9c237b2015-02-03 23:56:30 +08007783 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007784
Jim Mattson85c856b2016-10-26 08:38:38 -07007785 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007786 nested_vmx_failValid(vcpu,
7787 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007788 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007789 }
7790
7791 /* According to the Intel VMX instruction reference, the memory
7792 * operand is read even if it isn't needed (e.g., for type==global)
7793 */
7794 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007795 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007796 return 1;
7797 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7798 sizeof(operand), &e)) {
7799 kvm_inject_page_fault(vcpu, &e);
7800 return 1;
7801 }
7802
7803 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007804 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007805 /*
7806 * TODO: track mappings and invalidate
7807 * single context requests appropriately
7808 */
7809 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007810 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007811 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007812 nested_vmx_succeed(vcpu);
7813 break;
7814 default:
7815 BUG_ON(1);
7816 break;
7817 }
7818
Kyle Huey6affcbe2016-11-29 12:40:40 -08007819 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007820}
7821
Petr Matouseka642fc32014-09-23 20:22:30 +02007822static int handle_invvpid(struct kvm_vcpu *vcpu)
7823{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007824 struct vcpu_vmx *vmx = to_vmx(vcpu);
7825 u32 vmx_instruction_info;
7826 unsigned long type, types;
7827 gva_t gva;
7828 struct x86_exception e;
7829 int vpid;
7830
7831 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7832 SECONDARY_EXEC_ENABLE_VPID) ||
7833 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7834 kvm_queue_exception(vcpu, UD_VECTOR);
7835 return 1;
7836 }
7837
7838 if (!nested_vmx_check_permission(vcpu))
7839 return 1;
7840
7841 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7842 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7843
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007844 types = (vmx->nested.nested_vmx_vpid_caps &
7845 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007846
Jim Mattson85c856b2016-10-26 08:38:38 -07007847 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007848 nested_vmx_failValid(vcpu,
7849 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007850 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007851 }
7852
7853 /* according to the intel vmx instruction reference, the memory
7854 * operand is read even if it isn't needed (e.g., for type==global)
7855 */
7856 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7857 vmx_instruction_info, false, &gva))
7858 return 1;
7859 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7860 sizeof(u32), &e)) {
7861 kvm_inject_page_fault(vcpu, &e);
7862 return 1;
7863 }
7864
7865 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007866 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007867 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007868 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
7869 if (!vpid) {
7870 nested_vmx_failValid(vcpu,
7871 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007872 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007873 }
7874 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007875 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007876 break;
7877 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007878 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007879 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007880 }
7881
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007882 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7883 nested_vmx_succeed(vcpu);
7884
Kyle Huey6affcbe2016-11-29 12:40:40 -08007885 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007886}
7887
Kai Huang843e4332015-01-28 10:54:28 +08007888static int handle_pml_full(struct kvm_vcpu *vcpu)
7889{
7890 unsigned long exit_qualification;
7891
7892 trace_kvm_pml_full(vcpu->vcpu_id);
7893
7894 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7895
7896 /*
7897 * PML buffer FULL happened while executing iret from NMI,
7898 * "blocked by NMI" bit has to be set before next VM entry.
7899 */
7900 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7901 cpu_has_virtual_nmis() &&
7902 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7903 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7904 GUEST_INTR_STATE_NMI);
7905
7906 /*
7907 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7908 * here.., and there's no userspace involvement needed for PML.
7909 */
7910 return 1;
7911}
7912
Yunhong Jiang64672c92016-06-13 14:19:59 -07007913static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7914{
7915 kvm_lapic_expired_hv_timer(vcpu);
7916 return 1;
7917}
7918
Nadav Har'El0140cae2011-05-25 23:06:28 +03007919/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007920 * The exit handlers return 1 if the exit was handled fully and guest execution
7921 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7922 * to be done to userspace and return 0.
7923 */
Mathias Krause772e0312012-08-30 01:30:19 +02007924static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007925 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7926 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007927 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007928 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007929 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007930 [EXIT_REASON_CR_ACCESS] = handle_cr,
7931 [EXIT_REASON_DR_ACCESS] = handle_dr,
7932 [EXIT_REASON_CPUID] = handle_cpuid,
7933 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7934 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7935 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7936 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007937 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007938 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007939 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007940 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007941 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007942 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007943 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007944 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007945 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007946 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007947 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007948 [EXIT_REASON_VMOFF] = handle_vmoff,
7949 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007950 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7951 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007952 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007953 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007954 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007955 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007956 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007957 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007958 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7959 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007960 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007961 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007962 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007963 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007964 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007965 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007966 [EXIT_REASON_XSAVES] = handle_xsaves,
7967 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007968 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007969 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007970};
7971
7972static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007973 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007974
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007975static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7976 struct vmcs12 *vmcs12)
7977{
7978 unsigned long exit_qualification;
7979 gpa_t bitmap, last_bitmap;
7980 unsigned int port;
7981 int size;
7982 u8 b;
7983
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007984 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007985 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007986
7987 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7988
7989 port = exit_qualification >> 16;
7990 size = (exit_qualification & 7) + 1;
7991
7992 last_bitmap = (gpa_t)-1;
7993 b = -1;
7994
7995 while (size > 0) {
7996 if (port < 0x8000)
7997 bitmap = vmcs12->io_bitmap_a;
7998 else if (port < 0x10000)
7999 bitmap = vmcs12->io_bitmap_b;
8000 else
Joe Perches1d804d02015-03-30 16:46:09 -07008001 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008002 bitmap += (port & 0x7fff) / 8;
8003
8004 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008005 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008006 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008007 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008008 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008009
8010 port++;
8011 size--;
8012 last_bitmap = bitmap;
8013 }
8014
Joe Perches1d804d02015-03-30 16:46:09 -07008015 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008016}
8017
Nadav Har'El644d7112011-05-25 23:12:35 +03008018/*
8019 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8020 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8021 * disinterest in the current event (read or write a specific MSR) by using an
8022 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8023 */
8024static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8025 struct vmcs12 *vmcs12, u32 exit_reason)
8026{
8027 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8028 gpa_t bitmap;
8029
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008030 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008031 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008032
8033 /*
8034 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8035 * for the four combinations of read/write and low/high MSR numbers.
8036 * First we need to figure out which of the four to use:
8037 */
8038 bitmap = vmcs12->msr_bitmap;
8039 if (exit_reason == EXIT_REASON_MSR_WRITE)
8040 bitmap += 2048;
8041 if (msr_index >= 0xc0000000) {
8042 msr_index -= 0xc0000000;
8043 bitmap += 1024;
8044 }
8045
8046 /* Then read the msr_index'th bit from this bitmap: */
8047 if (msr_index < 1024*8) {
8048 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008049 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008050 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008051 return 1 & (b >> (msr_index & 7));
8052 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008053 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008054}
8055
8056/*
8057 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8058 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8059 * intercept (via guest_host_mask etc.) the current event.
8060 */
8061static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8062 struct vmcs12 *vmcs12)
8063{
8064 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8065 int cr = exit_qualification & 15;
8066 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03008067 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008068
8069 switch ((exit_qualification >> 4) & 3) {
8070 case 0: /* mov to cr */
8071 switch (cr) {
8072 case 0:
8073 if (vmcs12->cr0_guest_host_mask &
8074 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008075 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008076 break;
8077 case 3:
8078 if ((vmcs12->cr3_target_count >= 1 &&
8079 vmcs12->cr3_target_value0 == val) ||
8080 (vmcs12->cr3_target_count >= 2 &&
8081 vmcs12->cr3_target_value1 == val) ||
8082 (vmcs12->cr3_target_count >= 3 &&
8083 vmcs12->cr3_target_value2 == val) ||
8084 (vmcs12->cr3_target_count >= 4 &&
8085 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008086 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008087 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008088 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008089 break;
8090 case 4:
8091 if (vmcs12->cr4_guest_host_mask &
8092 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008093 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008094 break;
8095 case 8:
8096 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008097 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008098 break;
8099 }
8100 break;
8101 case 2: /* clts */
8102 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8103 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008104 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008105 break;
8106 case 1: /* mov from cr */
8107 switch (cr) {
8108 case 3:
8109 if (vmcs12->cpu_based_vm_exec_control &
8110 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008111 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008112 break;
8113 case 8:
8114 if (vmcs12->cpu_based_vm_exec_control &
8115 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008116 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008117 break;
8118 }
8119 break;
8120 case 3: /* lmsw */
8121 /*
8122 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8123 * cr0. Other attempted changes are ignored, with no exit.
8124 */
8125 if (vmcs12->cr0_guest_host_mask & 0xe &
8126 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008127 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008128 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8129 !(vmcs12->cr0_read_shadow & 0x1) &&
8130 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008131 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008132 break;
8133 }
Joe Perches1d804d02015-03-30 16:46:09 -07008134 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008135}
8136
8137/*
8138 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8139 * should handle it ourselves in L0 (and then continue L2). Only call this
8140 * when in is_guest_mode (L2).
8141 */
8142static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8143{
Nadav Har'El644d7112011-05-25 23:12:35 +03008144 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8145 struct vcpu_vmx *vmx = to_vmx(vcpu);
8146 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008147 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008148
Jan Kiszka542060e2014-01-04 18:47:21 +01008149 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8150 vmcs_readl(EXIT_QUALIFICATION),
8151 vmx->idt_vectoring_info,
8152 intr_info,
8153 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8154 KVM_ISA_VMX);
8155
Nadav Har'El644d7112011-05-25 23:12:35 +03008156 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008157 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008158
8159 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008160 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8161 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008162 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008163 }
8164
8165 switch (exit_reason) {
8166 case EXIT_REASON_EXCEPTION_NMI:
8167 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008168 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008169 else if (is_page_fault(intr_info))
8170 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008171 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008172 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008173 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008174 else if (is_debug(intr_info) &&
8175 vcpu->guest_debug &
8176 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8177 return false;
8178 else if (is_breakpoint(intr_info) &&
8179 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8180 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008181 return vmcs12->exception_bitmap &
8182 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8183 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008184 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008185 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008186 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008187 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008188 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008189 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008190 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008191 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008192 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008193 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03008194 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07008195 return false;
8196 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008197 case EXIT_REASON_HLT:
8198 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8199 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008200 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008201 case EXIT_REASON_INVLPG:
8202 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8203 case EXIT_REASON_RDPMC:
8204 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008205 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008206 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8207 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8208 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8209 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8210 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8211 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008212 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008213 /*
8214 * VMX instructions trap unconditionally. This allows L1 to
8215 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8216 */
Joe Perches1d804d02015-03-30 16:46:09 -07008217 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008218 case EXIT_REASON_CR_ACCESS:
8219 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8220 case EXIT_REASON_DR_ACCESS:
8221 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8222 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008223 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008224 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8225 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008226 case EXIT_REASON_MSR_READ:
8227 case EXIT_REASON_MSR_WRITE:
8228 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8229 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008230 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008231 case EXIT_REASON_MWAIT_INSTRUCTION:
8232 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008233 case EXIT_REASON_MONITOR_TRAP_FLAG:
8234 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008235 case EXIT_REASON_MONITOR_INSTRUCTION:
8236 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8237 case EXIT_REASON_PAUSE_INSTRUCTION:
8238 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8239 nested_cpu_has2(vmcs12,
8240 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8241 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008242 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008243 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008244 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008245 case EXIT_REASON_APIC_ACCESS:
8246 return nested_cpu_has2(vmcs12,
8247 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008248 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008249 case EXIT_REASON_EOI_INDUCED:
8250 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008251 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008252 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008253 /*
8254 * L0 always deals with the EPT violation. If nested EPT is
8255 * used, and the nested mmu code discovers that the address is
8256 * missing in the guest EPT table (EPT12), the EPT violation
8257 * will be injected with nested_ept_inject_page_fault()
8258 */
Joe Perches1d804d02015-03-30 16:46:09 -07008259 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008260 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008261 /*
8262 * L2 never uses directly L1's EPT, but rather L0's own EPT
8263 * table (shadow on EPT) or a merged EPT table that L0 built
8264 * (EPT on EPT). So any problems with the structure of the
8265 * table is L0's fault.
8266 */
Joe Perches1d804d02015-03-30 16:46:09 -07008267 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008268 case EXIT_REASON_WBINVD:
8269 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8270 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008271 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008272 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8273 /*
8274 * This should never happen, since it is not possible to
8275 * set XSS to a non-zero value---neither in L1 nor in L2.
8276 * If if it were, XSS would have to be checked against
8277 * the XSS exit bitmap in vmcs12.
8278 */
8279 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008280 case EXIT_REASON_PREEMPTION_TIMER:
8281 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008282 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008283 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008284 }
8285}
8286
Avi Kivity586f9602010-11-18 13:09:54 +02008287static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8288{
8289 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8290 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8291}
8292
Kai Huanga3eaa862015-11-04 13:46:05 +08008293static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008294{
Kai Huanga3eaa862015-11-04 13:46:05 +08008295 if (vmx->pml_pg) {
8296 __free_page(vmx->pml_pg);
8297 vmx->pml_pg = NULL;
8298 }
Kai Huang843e4332015-01-28 10:54:28 +08008299}
8300
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008301static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008302{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008303 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008304 u64 *pml_buf;
8305 u16 pml_idx;
8306
8307 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8308
8309 /* Do nothing if PML buffer is empty */
8310 if (pml_idx == (PML_ENTITY_NUM - 1))
8311 return;
8312
8313 /* PML index always points to next available PML buffer entity */
8314 if (pml_idx >= PML_ENTITY_NUM)
8315 pml_idx = 0;
8316 else
8317 pml_idx++;
8318
8319 pml_buf = page_address(vmx->pml_pg);
8320 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8321 u64 gpa;
8322
8323 gpa = pml_buf[pml_idx];
8324 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008325 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008326 }
8327
8328 /* reset PML index */
8329 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8330}
8331
8332/*
8333 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8334 * Called before reporting dirty_bitmap to userspace.
8335 */
8336static void kvm_flush_pml_buffers(struct kvm *kvm)
8337{
8338 int i;
8339 struct kvm_vcpu *vcpu;
8340 /*
8341 * We only need to kick vcpu out of guest mode here, as PML buffer
8342 * is flushed at beginning of all VMEXITs, and it's obvious that only
8343 * vcpus running in guest are possible to have unflushed GPAs in PML
8344 * buffer.
8345 */
8346 kvm_for_each_vcpu(i, vcpu, kvm)
8347 kvm_vcpu_kick(vcpu);
8348}
8349
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008350static void vmx_dump_sel(char *name, uint32_t sel)
8351{
8352 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8353 name, vmcs_read32(sel),
8354 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8355 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8356 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8357}
8358
8359static void vmx_dump_dtsel(char *name, uint32_t limit)
8360{
8361 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8362 name, vmcs_read32(limit),
8363 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8364}
8365
8366static void dump_vmcs(void)
8367{
8368 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8369 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8370 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8371 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8372 u32 secondary_exec_control = 0;
8373 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008374 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008375 int i, n;
8376
8377 if (cpu_has_secondary_exec_ctrls())
8378 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8379
8380 pr_err("*** Guest State ***\n");
8381 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8382 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8383 vmcs_readl(CR0_GUEST_HOST_MASK));
8384 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8385 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8386 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8387 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8388 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8389 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008390 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8391 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8392 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8393 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008394 }
8395 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8396 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8397 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8398 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8399 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8400 vmcs_readl(GUEST_SYSENTER_ESP),
8401 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8402 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8403 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8404 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8405 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8406 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8407 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8408 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8409 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8410 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8411 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8412 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8413 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008414 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8415 efer, vmcs_read64(GUEST_IA32_PAT));
8416 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8417 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008418 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8419 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008420 pr_err("PerfGlobCtl = 0x%016llx\n",
8421 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008422 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008423 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008424 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8425 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8426 vmcs_read32(GUEST_ACTIVITY_STATE));
8427 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8428 pr_err("InterruptStatus = %04x\n",
8429 vmcs_read16(GUEST_INTR_STATUS));
8430
8431 pr_err("*** Host State ***\n");
8432 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8433 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8434 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8435 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8436 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8437 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8438 vmcs_read16(HOST_TR_SELECTOR));
8439 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8440 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8441 vmcs_readl(HOST_TR_BASE));
8442 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8443 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8444 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8445 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8446 vmcs_readl(HOST_CR4));
8447 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8448 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8449 vmcs_read32(HOST_IA32_SYSENTER_CS),
8450 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8451 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008452 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8453 vmcs_read64(HOST_IA32_EFER),
8454 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008455 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008456 pr_err("PerfGlobCtl = 0x%016llx\n",
8457 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008458
8459 pr_err("*** Control State ***\n");
8460 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8461 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8462 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8463 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8464 vmcs_read32(EXCEPTION_BITMAP),
8465 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8466 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8467 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8468 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8469 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8470 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8471 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8472 vmcs_read32(VM_EXIT_INTR_INFO),
8473 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8474 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8475 pr_err(" reason=%08x qualification=%016lx\n",
8476 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8477 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8478 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8479 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008480 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008481 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008482 pr_err("TSC Multiplier = 0x%016llx\n",
8483 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008484 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8485 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8486 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8487 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8488 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008489 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008490 n = vmcs_read32(CR3_TARGET_COUNT);
8491 for (i = 0; i + 1 < n; i += 4)
8492 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8493 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8494 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8495 if (i < n)
8496 pr_err("CR3 target%u=%016lx\n",
8497 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8498 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8499 pr_err("PLE Gap=%08x Window=%08x\n",
8500 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8501 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8502 pr_err("Virtual processor ID = 0x%04x\n",
8503 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8504}
8505
Avi Kivity6aa8b732006-12-10 02:21:36 -08008506/*
8507 * The guest has exited. See if we can fix it or if we need userspace
8508 * assistance.
8509 */
Avi Kivity851ba692009-08-24 11:10:17 +03008510static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008511{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008512 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008513 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008514 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008515
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008516 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8517
Kai Huang843e4332015-01-28 10:54:28 +08008518 /*
8519 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8520 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8521 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8522 * mode as if vcpus is in root mode, the PML buffer must has been
8523 * flushed already.
8524 */
8525 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008526 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008527
Mohammed Gamal80ced182009-09-01 12:48:18 +02008528 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008529 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008530 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008531
Nadav Har'El644d7112011-05-25 23:12:35 +03008532 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008533 nested_vmx_vmexit(vcpu, exit_reason,
8534 vmcs_read32(VM_EXIT_INTR_INFO),
8535 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008536 return 1;
8537 }
8538
Mohammed Gamal51207022010-05-31 22:40:54 +03008539 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008540 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008541 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8542 vcpu->run->fail_entry.hardware_entry_failure_reason
8543 = exit_reason;
8544 return 0;
8545 }
8546
Avi Kivity29bd8a72007-09-10 17:27:03 +03008547 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008548 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8549 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008550 = vmcs_read32(VM_INSTRUCTION_ERROR);
8551 return 0;
8552 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008553
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008554 /*
8555 * Note:
8556 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8557 * delivery event since it indicates guest is accessing MMIO.
8558 * The vm-exit can be triggered again after return to guest that
8559 * will cause infinite loop.
8560 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008561 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008562 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008563 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008564 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008565 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8566 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8567 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8568 vcpu->run->internal.ndata = 2;
8569 vcpu->run->internal.data[0] = vectoring_info;
8570 vcpu->run->internal.data[1] = exit_reason;
8571 return 0;
8572 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008573
Nadav Har'El644d7112011-05-25 23:12:35 +03008574 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8575 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008576 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008577 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008578 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008579 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008580 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008581 /*
8582 * This CPU don't support us in finding the end of an
8583 * NMI-blocked window if the guest runs with IRQs
8584 * disabled. So we pull the trigger after 1 s of
8585 * futile waiting, but inform the user about this.
8586 */
8587 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8588 "state on VCPU %d after 1 s timeout\n",
8589 __func__, vcpu->vcpu_id);
8590 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008591 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008592 }
8593
Avi Kivity6aa8b732006-12-10 02:21:36 -08008594 if (exit_reason < kvm_vmx_max_exit_handlers
8595 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008596 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008597 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008598 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8599 kvm_queue_exception(vcpu, UD_VECTOR);
8600 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008601 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008602}
8603
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008604static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008605{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008606 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8607
8608 if (is_guest_mode(vcpu) &&
8609 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8610 return;
8611
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008612 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008613 vmcs_write32(TPR_THRESHOLD, 0);
8614 return;
8615 }
8616
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008617 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008618}
8619
Yang Zhang8d146952013-01-25 10:18:50 +08008620static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8621{
8622 u32 sec_exec_control;
8623
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008624 /* Postpone execution until vmcs01 is the current VMCS. */
8625 if (is_guest_mode(vcpu)) {
8626 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8627 return;
8628 }
8629
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008630 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008631 return;
8632
Paolo Bonzini35754c92015-07-29 12:05:37 +02008633 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008634 return;
8635
8636 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8637
8638 if (set) {
8639 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8640 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8641 } else {
8642 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8643 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8644 }
8645 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8646
8647 vmx_set_msr_bitmap(vcpu);
8648}
8649
Tang Chen38b99172014-09-24 15:57:54 +08008650static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8651{
8652 struct vcpu_vmx *vmx = to_vmx(vcpu);
8653
8654 /*
8655 * Currently we do not handle the nested case where L2 has an
8656 * APIC access page of its own; that page is still pinned.
8657 * Hence, we skip the case where the VCPU is in guest mode _and_
8658 * L1 prepared an APIC access page for L2.
8659 *
8660 * For the case where L1 and L2 share the same APIC access page
8661 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8662 * in the vmcs12), this function will only update either the vmcs01
8663 * or the vmcs02. If the former, the vmcs02 will be updated by
8664 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8665 * the next L2->L1 exit.
8666 */
8667 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008668 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008669 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8670 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8671}
8672
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008673static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008674{
8675 u16 status;
8676 u8 old;
8677
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008678 if (max_isr == -1)
8679 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008680
8681 status = vmcs_read16(GUEST_INTR_STATUS);
8682 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008683 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008684 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008685 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008686 vmcs_write16(GUEST_INTR_STATUS, status);
8687 }
8688}
8689
8690static void vmx_set_rvi(int vector)
8691{
8692 u16 status;
8693 u8 old;
8694
Wei Wang4114c272014-11-05 10:53:43 +08008695 if (vector == -1)
8696 vector = 0;
8697
Yang Zhangc7c9c562013-01-25 10:18:51 +08008698 status = vmcs_read16(GUEST_INTR_STATUS);
8699 old = (u8)status & 0xff;
8700 if ((u8)vector != old) {
8701 status &= ~0xff;
8702 status |= (u8)vector;
8703 vmcs_write16(GUEST_INTR_STATUS, status);
8704 }
8705}
8706
8707static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8708{
Wanpeng Li963fee12014-07-17 19:03:00 +08008709 if (!is_guest_mode(vcpu)) {
8710 vmx_set_rvi(max_irr);
8711 return;
8712 }
8713
Wei Wang4114c272014-11-05 10:53:43 +08008714 if (max_irr == -1)
8715 return;
8716
Wanpeng Li963fee12014-07-17 19:03:00 +08008717 /*
Wei Wang4114c272014-11-05 10:53:43 +08008718 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8719 * handles it.
8720 */
8721 if (nested_exit_on_intr(vcpu))
8722 return;
8723
8724 /*
8725 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008726 * is run without virtual interrupt delivery.
8727 */
8728 if (!kvm_event_needs_reinjection(vcpu) &&
8729 vmx_interrupt_allowed(vcpu)) {
8730 kvm_queue_interrupt(vcpu, max_irr, false);
8731 vmx_inject_irq(vcpu);
8732 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008733}
8734
Andrey Smetanin63086302015-11-10 15:36:32 +03008735static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008736{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008737 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008738 return;
8739
Yang Zhangc7c9c562013-01-25 10:18:51 +08008740 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8741 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8742 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8743 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8744}
8745
Avi Kivity51aa01d2010-07-20 14:31:20 +03008746static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008747{
Avi Kivity00eba012011-03-07 17:24:54 +02008748 u32 exit_intr_info;
8749
8750 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8751 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8752 return;
8753
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008754 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008755 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008756
8757 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008758 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008759 kvm_machine_check();
8760
Gleb Natapov20f65982009-05-11 13:35:55 +03008761 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008762 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008763 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8764 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008765 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008766 kvm_after_handle_nmi(&vmx->vcpu);
8767 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008768}
Gleb Natapov20f65982009-05-11 13:35:55 +03008769
Yang Zhanga547c6d2013-04-11 19:25:10 +08008770static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8771{
8772 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008773 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008774
Yang Zhanga547c6d2013-04-11 19:25:10 +08008775 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8776 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8777 unsigned int vector;
8778 unsigned long entry;
8779 gate_desc *desc;
8780 struct vcpu_vmx *vmx = to_vmx(vcpu);
8781#ifdef CONFIG_X86_64
8782 unsigned long tmp;
8783#endif
8784
8785 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8786 desc = (gate_desc *)vmx->host_idt_base + vector;
8787 entry = gate_offset(*desc);
8788 asm volatile(
8789#ifdef CONFIG_X86_64
8790 "mov %%" _ASM_SP ", %[sp]\n\t"
8791 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8792 "push $%c[ss]\n\t"
8793 "push %[sp]\n\t"
8794#endif
8795 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008796 __ASM_SIZE(push) " $%c[cs]\n\t"
8797 "call *%[entry]\n\t"
8798 :
8799#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008800 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008801#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008802 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008803 :
8804 [entry]"r"(entry),
8805 [ss]"i"(__KERNEL_DS),
8806 [cs]"i"(__KERNEL_CS)
8807 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008808 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008809}
8810
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008811static bool vmx_has_high_real_mode_segbase(void)
8812{
8813 return enable_unrestricted_guest || emulate_invalid_guest_state;
8814}
8815
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008816static bool vmx_mpx_supported(void)
8817{
8818 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8819 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8820}
8821
Wanpeng Li55412b22014-12-02 19:21:30 +08008822static bool vmx_xsaves_supported(void)
8823{
8824 return vmcs_config.cpu_based_2nd_exec_ctrl &
8825 SECONDARY_EXEC_XSAVES;
8826}
8827
Avi Kivity51aa01d2010-07-20 14:31:20 +03008828static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8829{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008830 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008831 bool unblock_nmi;
8832 u8 vector;
8833 bool idtv_info_valid;
8834
8835 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008836
Avi Kivitycf393f72008-07-01 16:20:21 +03008837 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008838 if (vmx->nmi_known_unmasked)
8839 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008840 /*
8841 * Can't use vmx->exit_intr_info since we're not sure what
8842 * the exit reason is.
8843 */
8844 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008845 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8846 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8847 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008848 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008849 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8850 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008851 * SDM 3: 23.2.2 (September 2008)
8852 * Bit 12 is undefined in any of the following cases:
8853 * If the VM exit sets the valid bit in the IDT-vectoring
8854 * information field.
8855 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008856 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008857 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8858 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008859 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8860 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008861 else
8862 vmx->nmi_known_unmasked =
8863 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8864 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008865 } else if (unlikely(vmx->soft_vnmi_blocked))
8866 vmx->vnmi_blocked_time +=
8867 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008868}
8869
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008870static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008871 u32 idt_vectoring_info,
8872 int instr_len_field,
8873 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008874{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008875 u8 vector;
8876 int type;
8877 bool idtv_info_valid;
8878
8879 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008880
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008881 vcpu->arch.nmi_injected = false;
8882 kvm_clear_exception_queue(vcpu);
8883 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008884
8885 if (!idtv_info_valid)
8886 return;
8887
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008888 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008889
Avi Kivity668f6122008-07-02 09:28:55 +03008890 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8891 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008892
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008893 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008894 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008895 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008896 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008897 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008898 * Clear bit "block by NMI" before VM entry if a NMI
8899 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008900 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008901 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008902 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008903 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008904 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008905 /* fall through */
8906 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008907 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008908 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008909 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008910 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008911 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008912 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008913 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008914 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008915 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008916 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008917 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008918 break;
8919 default:
8920 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008921 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008922}
8923
Avi Kivity83422e12010-07-20 14:43:23 +03008924static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8925{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008926 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008927 VM_EXIT_INSTRUCTION_LEN,
8928 IDT_VECTORING_ERROR_CODE);
8929}
8930
Avi Kivityb463a6f2010-07-20 15:06:17 +03008931static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8932{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008933 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008934 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8935 VM_ENTRY_INSTRUCTION_LEN,
8936 VM_ENTRY_EXCEPTION_ERROR_CODE);
8937
8938 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8939}
8940
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008941static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8942{
8943 int i, nr_msrs;
8944 struct perf_guest_switch_msr *msrs;
8945
8946 msrs = perf_guest_get_msrs(&nr_msrs);
8947
8948 if (!msrs)
8949 return;
8950
8951 for (i = 0; i < nr_msrs; i++)
8952 if (msrs[i].host == msrs[i].guest)
8953 clear_atomic_switch_msr(vmx, msrs[i].msr);
8954 else
8955 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8956 msrs[i].host);
8957}
8958
Jiang Biao33365e72016-11-03 15:03:37 +08008959static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008960{
8961 struct vcpu_vmx *vmx = to_vmx(vcpu);
8962 u64 tscl;
8963 u32 delta_tsc;
8964
8965 if (vmx->hv_deadline_tsc == -1)
8966 return;
8967
8968 tscl = rdtsc();
8969 if (vmx->hv_deadline_tsc > tscl)
8970 /* sure to be 32 bit only because checked on set_hv_timer */
8971 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8972 cpu_preemption_timer_multi);
8973 else
8974 delta_tsc = 0;
8975
8976 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8977}
8978
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008979static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008980{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008981 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008982 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008983
8984 /* Record the guest's net vcpu time for enforced NMI injections. */
8985 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8986 vmx->entry_time = ktime_get();
8987
8988 /* Don't enter VMX if guest state is invalid, let the exit handler
8989 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008990 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008991 return;
8992
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008993 if (vmx->ple_window_dirty) {
8994 vmx->ple_window_dirty = false;
8995 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8996 }
8997
Abel Gordon012f83c2013-04-18 14:39:25 +03008998 if (vmx->nested.sync_shadow_vmcs) {
8999 copy_vmcs12_to_shadow(vmx);
9000 vmx->nested.sync_shadow_vmcs = false;
9001 }
9002
Avi Kivity104f2262010-11-18 13:12:52 +02009003 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9004 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9005 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9006 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9007
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009008 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009009 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9010 vmcs_writel(HOST_CR4, cr4);
9011 vmx->host_state.vmcs_host_cr4 = cr4;
9012 }
9013
Avi Kivity104f2262010-11-18 13:12:52 +02009014 /* When single-stepping over STI and MOV SS, we must clear the
9015 * corresponding interruptibility bits in the guest state. Otherwise
9016 * vmentry fails as it then expects bit 14 (BS) in pending debug
9017 * exceptions being set, but that's not correct for the guest debugging
9018 * case. */
9019 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9020 vmx_set_interrupt_shadow(vcpu, 0);
9021
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009022 if (vmx->guest_pkru_valid)
9023 __write_pkru(vmx->guest_pkru);
9024
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009025 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009026 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009027
Yunhong Jiang64672c92016-06-13 14:19:59 -07009028 vmx_arm_hv_timer(vcpu);
9029
Nadav Har'Eld462b812011-05-24 15:26:10 +03009030 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009031 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009032 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009033 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9034 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9035 "push %%" _ASM_CX " \n\t"
9036 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009037 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009038 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009039 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03009040 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009041 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009042 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9043 "mov %%cr2, %%" _ASM_DX " \n\t"
9044 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009045 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009046 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009047 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009048 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009049 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009050 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009051 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9052 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9053 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9054 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9055 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9056 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009057#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009058 "mov %c[r8](%0), %%r8 \n\t"
9059 "mov %c[r9](%0), %%r9 \n\t"
9060 "mov %c[r10](%0), %%r10 \n\t"
9061 "mov %c[r11](%0), %%r11 \n\t"
9062 "mov %c[r12](%0), %%r12 \n\t"
9063 "mov %c[r13](%0), %%r13 \n\t"
9064 "mov %c[r14](%0), %%r14 \n\t"
9065 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009066#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009067 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009068
Avi Kivity6aa8b732006-12-10 02:21:36 -08009069 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009070 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009071 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009072 "jmp 2f \n\t"
9073 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9074 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009075 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009076 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009077 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009078 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9079 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9080 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9081 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9082 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9083 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9084 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009085#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009086 "mov %%r8, %c[r8](%0) \n\t"
9087 "mov %%r9, %c[r9](%0) \n\t"
9088 "mov %%r10, %c[r10](%0) \n\t"
9089 "mov %%r11, %c[r11](%0) \n\t"
9090 "mov %%r12, %c[r12](%0) \n\t"
9091 "mov %%r13, %c[r13](%0) \n\t"
9092 "mov %%r14, %c[r14](%0) \n\t"
9093 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009094#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009095 "mov %%cr2, %%" _ASM_AX " \n\t"
9096 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009097
Avi Kivityb188c81f2012-09-16 15:10:58 +03009098 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009099 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009100 ".pushsection .rodata \n\t"
9101 ".global vmx_return \n\t"
9102 "vmx_return: " _ASM_PTR " 2b \n\t"
9103 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009104 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009105 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009106 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03009107 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009108 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9109 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9110 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9111 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9112 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9113 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9114 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009115#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009116 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9117 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9118 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9119 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9120 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9121 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9122 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9123 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009124#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009125 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9126 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009127 : "cc", "memory"
9128#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009129 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009130 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009131#else
9132 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009133#endif
9134 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009135
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009136 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9137 if (debugctlmsr)
9138 update_debugctlmsr(debugctlmsr);
9139
Avi Kivityaa67f602012-08-01 16:48:03 +03009140#ifndef CONFIG_X86_64
9141 /*
9142 * The sysexit path does not restore ds/es, so we must set them to
9143 * a reasonable value ourselves.
9144 *
9145 * We can't defer this to vmx_load_host_state() since that function
9146 * may be executed in interrupt context, which saves and restore segments
9147 * around it, nullifying its effect.
9148 */
9149 loadsegment(ds, __USER_DS);
9150 loadsegment(es, __USER_DS);
9151#endif
9152
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009153 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009154 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009155 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009156 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009157 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009158 vcpu->arch.regs_dirty = 0;
9159
Avi Kivity1155f762007-11-22 11:30:47 +02009160 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9161
Nadav Har'Eld462b812011-05-24 15:26:10 +03009162 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009163
Avi Kivity51aa01d2010-07-20 14:31:20 +03009164 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009165
Gleb Natapove0b890d2013-09-25 12:51:33 +03009166 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009167 * eager fpu is enabled if PKEY is supported and CR4 is switched
9168 * back on host, so it is safe to read guest PKRU from current
9169 * XSAVE.
9170 */
9171 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9172 vmx->guest_pkru = __read_pkru();
9173 if (vmx->guest_pkru != vmx->host_pkru) {
9174 vmx->guest_pkru_valid = true;
9175 __write_pkru(vmx->host_pkru);
9176 } else
9177 vmx->guest_pkru_valid = false;
9178 }
9179
9180 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009181 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9182 * we did not inject a still-pending event to L1 now because of
9183 * nested_run_pending, we need to re-enable this bit.
9184 */
9185 if (vmx->nested.nested_run_pending)
9186 kvm_make_request(KVM_REQ_EVENT, vcpu);
9187
9188 vmx->nested.nested_run_pending = 0;
9189
Avi Kivity51aa01d2010-07-20 14:31:20 +03009190 vmx_complete_atomic_exit(vmx);
9191 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009192 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009193}
9194
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009195static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9196{
9197 struct vcpu_vmx *vmx = to_vmx(vcpu);
9198 int cpu;
9199
9200 if (vmx->loaded_vmcs == &vmx->vmcs01)
9201 return;
9202
9203 cpu = get_cpu();
9204 vmx->loaded_vmcs = &vmx->vmcs01;
9205 vmx_vcpu_put(vcpu);
9206 vmx_vcpu_load(vcpu, cpu);
9207 vcpu->cpu = cpu;
9208 put_cpu();
9209}
9210
Jim Mattson2f1fe812016-07-08 15:36:06 -07009211/*
9212 * Ensure that the current vmcs of the logical processor is the
9213 * vmcs01 of the vcpu before calling free_nested().
9214 */
9215static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9216{
9217 struct vcpu_vmx *vmx = to_vmx(vcpu);
9218 int r;
9219
9220 r = vcpu_load(vcpu);
9221 BUG_ON(r);
9222 vmx_load_vmcs01(vcpu);
9223 free_nested(vmx);
9224 vcpu_put(vcpu);
9225}
9226
Avi Kivity6aa8b732006-12-10 02:21:36 -08009227static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9228{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009229 struct vcpu_vmx *vmx = to_vmx(vcpu);
9230
Kai Huang843e4332015-01-28 10:54:28 +08009231 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009232 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009233 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009234 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009235 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009236 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009237 kfree(vmx->guest_msrs);
9238 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009239 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009240}
9241
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009242static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009243{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009244 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009245 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009246 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009247
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009248 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009249 return ERR_PTR(-ENOMEM);
9250
Wanpeng Li991e7a02015-09-16 17:30:05 +08009251 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009252
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009253 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9254 if (err)
9255 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009256
Peter Feiner4e595162016-07-07 14:49:58 -07009257 err = -ENOMEM;
9258
9259 /*
9260 * If PML is turned on, failure on enabling PML just results in failure
9261 * of creating the vcpu, therefore we can simplify PML logic (by
9262 * avoiding dealing with cases, such as enabling PML partially on vcpus
9263 * for the guest, etc.
9264 */
9265 if (enable_pml) {
9266 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9267 if (!vmx->pml_pg)
9268 goto uninit_vcpu;
9269 }
9270
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009271 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009272 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9273 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009274
Peter Feiner4e595162016-07-07 14:49:58 -07009275 if (!vmx->guest_msrs)
9276 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009277
Nadav Har'Eld462b812011-05-24 15:26:10 +03009278 vmx->loaded_vmcs = &vmx->vmcs01;
9279 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009280 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009281 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009282 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009283 if (!vmm_exclusive)
9284 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9285 loaded_vmcs_init(vmx->loaded_vmcs);
9286 if (!vmm_exclusive)
9287 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009288
Avi Kivity15ad7142007-07-11 18:17:21 +03009289 cpu = get_cpu();
9290 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009291 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009292 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009293 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009294 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009295 if (err)
9296 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009297 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009298 err = alloc_apic_access_page(kvm);
9299 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009300 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009301 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009302
Sheng Yangb927a3c2009-07-21 10:42:48 +08009303 if (enable_ept) {
9304 if (!kvm->arch.ept_identity_map_addr)
9305 kvm->arch.ept_identity_map_addr =
9306 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009307 err = init_rmode_identity_map(kvm);
9308 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009309 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009310 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009311
Wanpeng Li5c614b32015-10-13 09:18:36 -07009312 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009313 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009314 vmx->nested.vpid02 = allocate_vpid();
9315 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009316
Wincy Van705699a2015-02-03 23:58:17 +08009317 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009318 vmx->nested.current_vmptr = -1ull;
9319 vmx->nested.current_vmcs12 = NULL;
9320
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009321 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9322
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009323 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009324
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009325free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009326 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009327 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009328free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009329 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009330free_pml:
9331 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009332uninit_vcpu:
9333 kvm_vcpu_uninit(&vmx->vcpu);
9334free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009335 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009336 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009337 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009338}
9339
Yang, Sheng002c7f72007-07-31 14:23:01 +03009340static void __init vmx_check_processor_compat(void *rtn)
9341{
9342 struct vmcs_config vmcs_conf;
9343
9344 *(int *)rtn = 0;
9345 if (setup_vmcs_config(&vmcs_conf) < 0)
9346 *(int *)rtn = -EIO;
9347 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9348 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9349 smp_processor_id());
9350 *(int *)rtn = -EIO;
9351 }
9352}
9353
Sheng Yang67253af2008-04-25 10:20:22 +08009354static int get_ept_level(void)
9355{
9356 return VMX_EPT_DEFAULT_GAW + 1;
9357}
9358
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009359static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009360{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009361 u8 cache;
9362 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009363
Sheng Yang522c68c2009-04-27 20:35:43 +08009364 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009365 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009366 * 2. EPT with VT-d:
9367 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009368 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009369 * b. VT-d with snooping control feature: snooping control feature of
9370 * VT-d engine can guarantee the cache correctness. Just set it
9371 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009372 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009373 * consistent with host MTRR
9374 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009375 if (is_mmio) {
9376 cache = MTRR_TYPE_UNCACHABLE;
9377 goto exit;
9378 }
9379
9380 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009381 ipat = VMX_EPT_IPAT_BIT;
9382 cache = MTRR_TYPE_WRBACK;
9383 goto exit;
9384 }
9385
9386 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9387 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009388 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009389 cache = MTRR_TYPE_WRBACK;
9390 else
9391 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009392 goto exit;
9393 }
9394
Xiao Guangrongff536042015-06-15 16:55:22 +08009395 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009396
9397exit:
9398 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009399}
9400
Sheng Yang17cc3932010-01-05 19:02:27 +08009401static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009402{
Sheng Yang878403b2010-01-05 19:02:29 +08009403 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9404 return PT_DIRECTORY_LEVEL;
9405 else
9406 /* For shadow and EPT supported 1GB page */
9407 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009408}
9409
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009410static void vmcs_set_secondary_exec_control(u32 new_ctl)
9411{
9412 /*
9413 * These bits in the secondary execution controls field
9414 * are dynamic, the others are mostly based on the hypervisor
9415 * architecture and the guest's CPUID. Do not touch the
9416 * dynamic bits.
9417 */
9418 u32 mask =
9419 SECONDARY_EXEC_SHADOW_VMCS |
9420 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9421 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9422
9423 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9424
9425 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9426 (new_ctl & ~mask) | (cur_ctl & mask));
9427}
9428
David Matlack8322ebb2016-11-29 18:14:09 -08009429/*
9430 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9431 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9432 */
9433static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9434{
9435 struct vcpu_vmx *vmx = to_vmx(vcpu);
9436 struct kvm_cpuid_entry2 *entry;
9437
9438 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9439 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9440
9441#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9442 if (entry && (entry->_reg & (_cpuid_mask))) \
9443 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9444} while (0)
9445
9446 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9447 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9448 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9449 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9450 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9451 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9452 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9453 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9454 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9455 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9456 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9457 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9458 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9459 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9460 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9461
9462 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9463 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9464 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9465 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9466 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9467 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9468 cr4_fixed1_update(bit(11), ecx, bit(2));
9469
9470#undef cr4_fixed1_update
9471}
9472
Sheng Yang0e851882009-12-18 16:48:46 +08009473static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9474{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009475 struct kvm_cpuid_entry2 *best;
9476 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009477 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009478
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009479 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009480 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9481 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009482 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009483
Paolo Bonzini8b972652015-09-15 17:34:42 +02009484 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009485 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009486 vmx->nested.nested_vmx_secondary_ctls_high |=
9487 SECONDARY_EXEC_RDTSCP;
9488 else
9489 vmx->nested.nested_vmx_secondary_ctls_high &=
9490 ~SECONDARY_EXEC_RDTSCP;
9491 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009492 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009493
Mao, Junjiead756a12012-07-02 01:18:48 +00009494 /* Exposing INVPCID only when PCID is exposed */
9495 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9496 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009497 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9498 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009499 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009500
Mao, Junjiead756a12012-07-02 01:18:48 +00009501 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009502 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009503 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009504
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009505 if (cpu_has_secondary_exec_ctrls())
9506 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009507
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009508 if (nested_vmx_allowed(vcpu))
9509 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9510 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9511 else
9512 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9513 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009514
9515 if (nested_vmx_allowed(vcpu))
9516 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009517}
9518
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009519static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9520{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009521 if (func == 1 && nested)
9522 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009523}
9524
Yang Zhang25d92082013-08-06 12:00:32 +03009525static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9526 struct x86_exception *fault)
9527{
Jan Kiszka533558b2014-01-04 18:47:20 +01009528 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9529 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009530
9531 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009532 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009533 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009534 exit_reason = EXIT_REASON_EPT_VIOLATION;
9535 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009536 vmcs12->guest_physical_address = fault->address;
9537}
9538
Nadav Har'El155a97a2013-08-05 11:07:16 +03009539/* Callbacks for nested_ept_init_mmu_context: */
9540
9541static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9542{
9543 /* return the page table to be shadowed - in our case, EPT12 */
9544 return get_vmcs12(vcpu)->ept_pointer;
9545}
9546
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009547static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009548{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009549 WARN_ON(mmu_is_nested(vcpu));
9550 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009551 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9552 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009553 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9554 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9555 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9556
9557 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009558}
9559
9560static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9561{
9562 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9563}
9564
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009565static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9566 u16 error_code)
9567{
9568 bool inequality, bit;
9569
9570 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9571 inequality =
9572 (error_code & vmcs12->page_fault_error_code_mask) !=
9573 vmcs12->page_fault_error_code_match;
9574 return inequality ^ bit;
9575}
9576
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009577static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9578 struct x86_exception *fault)
9579{
9580 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9581
9582 WARN_ON(!is_guest_mode(vcpu));
9583
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009584 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009585 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9586 vmcs_read32(VM_EXIT_INTR_INFO),
9587 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009588 else
9589 kvm_inject_page_fault(vcpu, fault);
9590}
9591
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009592static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9593 struct vmcs12 *vmcs12)
9594{
9595 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009596 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009597
9598 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009599 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9600 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009601 return false;
9602
9603 /*
9604 * Translate L1 physical address to host physical
9605 * address for vmcs02. Keep the page pinned, so this
9606 * physical address remains valid. We keep a reference
9607 * to it so we can release it later.
9608 */
9609 if (vmx->nested.apic_access_page) /* shouldn't happen */
9610 nested_release_page(vmx->nested.apic_access_page);
9611 vmx->nested.apic_access_page =
9612 nested_get_page(vcpu, vmcs12->apic_access_addr);
9613 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009614
9615 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009616 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9617 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009618 return false;
9619
9620 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9621 nested_release_page(vmx->nested.virtual_apic_page);
9622 vmx->nested.virtual_apic_page =
9623 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9624
9625 /*
9626 * Failing the vm entry is _not_ what the processor does
9627 * but it's basically the only possibility we have.
9628 * We could still enter the guest if CR8 load exits are
9629 * enabled, CR8 store exits are enabled, and virtualize APIC
9630 * access is disabled; in this case the processor would never
9631 * use the TPR shadow and we could simply clear the bit from
9632 * the execution control. But such a configuration is useless,
9633 * so let's keep the code simple.
9634 */
9635 if (!vmx->nested.virtual_apic_page)
9636 return false;
9637 }
9638
Wincy Van705699a2015-02-03 23:58:17 +08009639 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009640 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9641 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009642 return false;
9643
9644 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9645 kunmap(vmx->nested.pi_desc_page);
9646 nested_release_page(vmx->nested.pi_desc_page);
9647 }
9648 vmx->nested.pi_desc_page =
9649 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9650 if (!vmx->nested.pi_desc_page)
9651 return false;
9652
9653 vmx->nested.pi_desc =
9654 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9655 if (!vmx->nested.pi_desc) {
9656 nested_release_page_clean(vmx->nested.pi_desc_page);
9657 return false;
9658 }
9659 vmx->nested.pi_desc =
9660 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9661 (unsigned long)(vmcs12->posted_intr_desc_addr &
9662 (PAGE_SIZE - 1)));
9663 }
9664
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009665 return true;
9666}
9667
Jan Kiszkaf41245002014-03-07 20:03:13 +01009668static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9669{
9670 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9671 struct vcpu_vmx *vmx = to_vmx(vcpu);
9672
9673 if (vcpu->arch.virtual_tsc_khz == 0)
9674 return;
9675
9676 /* Make sure short timeouts reliably trigger an immediate vmexit.
9677 * hrtimer_start does not guarantee this. */
9678 if (preemption_timeout <= 1) {
9679 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9680 return;
9681 }
9682
9683 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9684 preemption_timeout *= 1000000;
9685 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9686 hrtimer_start(&vmx->nested.preemption_timer,
9687 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9688}
9689
Wincy Van3af18d92015-02-03 23:49:31 +08009690static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9691 struct vmcs12 *vmcs12)
9692{
9693 int maxphyaddr;
9694 u64 addr;
9695
9696 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9697 return 0;
9698
9699 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9700 WARN_ON(1);
9701 return -EINVAL;
9702 }
9703 maxphyaddr = cpuid_maxphyaddr(vcpu);
9704
9705 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9706 ((addr + PAGE_SIZE) >> maxphyaddr))
9707 return -EINVAL;
9708
9709 return 0;
9710}
9711
9712/*
9713 * Merge L0's and L1's MSR bitmap, return false to indicate that
9714 * we do not use the hardware.
9715 */
9716static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9717 struct vmcs12 *vmcs12)
9718{
Wincy Van82f0dd42015-02-03 23:57:18 +08009719 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009720 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009721 unsigned long *msr_bitmap_l1;
9722 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009723
Radim Krčmářd048c092016-08-08 20:16:22 +02009724 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009725 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9726 return false;
9727
9728 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9729 if (!page) {
9730 WARN_ON(1);
9731 return false;
9732 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009733 msr_bitmap_l1 = (unsigned long *)kmap(page);
9734 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009735 nested_release_page_clean(page);
9736 WARN_ON(1);
9737 return false;
9738 }
9739
Radim Krčmářd048c092016-08-08 20:16:22 +02009740 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9741
Wincy Vanf2b93282015-02-03 23:56:03 +08009742 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009743 if (nested_cpu_has_apic_reg_virt(vmcs12))
9744 for (msr = 0x800; msr <= 0x8ff; msr++)
9745 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009746 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009747 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009748
9749 nested_vmx_disable_intercept_for_msr(
9750 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009751 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9752 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009753
Wincy Van608406e2015-02-03 23:57:51 +08009754 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009755 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009756 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009757 APIC_BASE_MSR + (APIC_EOI >> 4),
9758 MSR_TYPE_W);
9759 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009760 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009761 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9762 MSR_TYPE_W);
9763 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009764 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009765 kunmap(page);
9766 nested_release_page_clean(page);
9767
9768 return true;
9769}
9770
9771static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9772 struct vmcs12 *vmcs12)
9773{
Wincy Van82f0dd42015-02-03 23:57:18 +08009774 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009775 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009776 !nested_cpu_has_vid(vmcs12) &&
9777 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009778 return 0;
9779
9780 /*
9781 * If virtualize x2apic mode is enabled,
9782 * virtualize apic access must be disabled.
9783 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009784 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9785 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009786 return -EINVAL;
9787
Wincy Van608406e2015-02-03 23:57:51 +08009788 /*
9789 * If virtual interrupt delivery is enabled,
9790 * we must exit on external interrupts.
9791 */
9792 if (nested_cpu_has_vid(vmcs12) &&
9793 !nested_exit_on_intr(vcpu))
9794 return -EINVAL;
9795
Wincy Van705699a2015-02-03 23:58:17 +08009796 /*
9797 * bits 15:8 should be zero in posted_intr_nv,
9798 * the descriptor address has been already checked
9799 * in nested_get_vmcs12_pages.
9800 */
9801 if (nested_cpu_has_posted_intr(vmcs12) &&
9802 (!nested_cpu_has_vid(vmcs12) ||
9803 !nested_exit_intr_ack_set(vcpu) ||
9804 vmcs12->posted_intr_nv & 0xff00))
9805 return -EINVAL;
9806
Wincy Vanf2b93282015-02-03 23:56:03 +08009807 /* tpr shadow is needed by all apicv features. */
9808 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9809 return -EINVAL;
9810
9811 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009812}
9813
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009814static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9815 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009816 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009817{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009818 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009819 u64 count, addr;
9820
9821 if (vmcs12_read_any(vcpu, count_field, &count) ||
9822 vmcs12_read_any(vcpu, addr_field, &addr)) {
9823 WARN_ON(1);
9824 return -EINVAL;
9825 }
9826 if (count == 0)
9827 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009828 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009829 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9830 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009831 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009832 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9833 addr_field, maxphyaddr, count, addr);
9834 return -EINVAL;
9835 }
9836 return 0;
9837}
9838
9839static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9840 struct vmcs12 *vmcs12)
9841{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009842 if (vmcs12->vm_exit_msr_load_count == 0 &&
9843 vmcs12->vm_exit_msr_store_count == 0 &&
9844 vmcs12->vm_entry_msr_load_count == 0)
9845 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009846 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009847 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009848 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009849 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009850 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009851 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009852 return -EINVAL;
9853 return 0;
9854}
9855
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009856static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9857 struct vmx_msr_entry *e)
9858{
9859 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009860 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009861 return -EINVAL;
9862 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9863 e->index == MSR_IA32_UCODE_REV)
9864 return -EINVAL;
9865 if (e->reserved != 0)
9866 return -EINVAL;
9867 return 0;
9868}
9869
9870static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9871 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009872{
9873 if (e->index == MSR_FS_BASE ||
9874 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009875 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9876 nested_vmx_msr_check_common(vcpu, e))
9877 return -EINVAL;
9878 return 0;
9879}
9880
9881static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9882 struct vmx_msr_entry *e)
9883{
9884 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9885 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009886 return -EINVAL;
9887 return 0;
9888}
9889
9890/*
9891 * Load guest's/host's msr at nested entry/exit.
9892 * return 0 for success, entry index for failure.
9893 */
9894static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9895{
9896 u32 i;
9897 struct vmx_msr_entry e;
9898 struct msr_data msr;
9899
9900 msr.host_initiated = false;
9901 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009902 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9903 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009904 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009905 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9906 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009907 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009908 }
9909 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009910 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009911 "%s check failed (%u, 0x%x, 0x%x)\n",
9912 __func__, i, e.index, e.reserved);
9913 goto fail;
9914 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009915 msr.index = e.index;
9916 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009917 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009918 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009919 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9920 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009921 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009922 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009923 }
9924 return 0;
9925fail:
9926 return i + 1;
9927}
9928
9929static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9930{
9931 u32 i;
9932 struct vmx_msr_entry e;
9933
9934 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009935 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009936 if (kvm_vcpu_read_guest(vcpu,
9937 gpa + i * sizeof(e),
9938 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009939 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009940 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9941 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009942 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009943 }
9944 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009945 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009946 "%s check failed (%u, 0x%x, 0x%x)\n",
9947 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009948 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009949 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009950 msr_info.host_initiated = false;
9951 msr_info.index = e.index;
9952 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009953 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009954 "%s cannot read MSR (%u, 0x%x)\n",
9955 __func__, i, e.index);
9956 return -EINVAL;
9957 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009958 if (kvm_vcpu_write_guest(vcpu,
9959 gpa + i * sizeof(e) +
9960 offsetof(struct vmx_msr_entry, value),
9961 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009962 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009963 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009964 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009965 return -EINVAL;
9966 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009967 }
9968 return 0;
9969}
9970
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009971/*
9972 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9973 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009974 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009975 * guest in a way that will both be appropriate to L1's requests, and our
9976 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9977 * function also has additional necessary side-effects, like setting various
9978 * vcpu->arch fields.
9979 */
9980static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9981{
9982 struct vcpu_vmx *vmx = to_vmx(vcpu);
9983 u32 exec_control;
9984
9985 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9986 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9987 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9988 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9989 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9990 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9991 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9992 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9993 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9994 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9995 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9996 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9997 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9998 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9999 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10000 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10001 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10002 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10003 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10004 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10005 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10006 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10007 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10008 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10009 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10010 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10011 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10012 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10013 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10014 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10015 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10016 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10017 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10018 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10019 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10020 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10021
Jan Kiszka2996fca2014-06-16 13:59:43 +020010022 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
10023 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10024 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10025 } else {
10026 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10027 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10028 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010029 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10030 vmcs12->vm_entry_intr_info_field);
10031 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10032 vmcs12->vm_entry_exception_error_code);
10033 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10034 vmcs12->vm_entry_instruction_len);
10035 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10036 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010037 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010038 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010039 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10040 vmcs12->guest_pending_dbg_exceptions);
10041 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10042 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10043
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010044 if (nested_cpu_has_xsaves(vmcs12))
10045 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010046 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10047
Jan Kiszkaf41245002014-03-07 20:03:13 +010010048 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010049
Paolo Bonzini9314006db2016-07-06 13:23:51 +020010050 /* Preemption timer setting is only taken from vmcs01. */
10051 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10052 exec_control |= vmcs_config.pin_based_exec_ctrl;
10053 if (vmx->hv_deadline_tsc == -1)
10054 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10055
10056 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010057 if (nested_cpu_has_posted_intr(vmcs12)) {
10058 /*
10059 * Note that we use L0's vector here and in
10060 * vmx_deliver_nested_posted_interrupt.
10061 */
10062 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10063 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010064 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +080010065 vmcs_write64(POSTED_INTR_DESC_ADDR,
10066 page_to_phys(vmx->nested.pi_desc_page) +
10067 (unsigned long)(vmcs12->posted_intr_desc_addr &
10068 (PAGE_SIZE - 1)));
10069 } else
10070 exec_control &= ~PIN_BASED_POSTED_INTR;
10071
Jan Kiszkaf41245002014-03-07 20:03:13 +010010072 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010073
Jan Kiszkaf41245002014-03-07 20:03:13 +010010074 vmx->nested.preemption_timer_expired = false;
10075 if (nested_cpu_has_preemption_timer(vmcs12))
10076 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010077
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010078 /*
10079 * Whether page-faults are trapped is determined by a combination of
10080 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10081 * If enable_ept, L0 doesn't care about page faults and we should
10082 * set all of these to L1's desires. However, if !enable_ept, L0 does
10083 * care about (at least some) page faults, and because it is not easy
10084 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10085 * to exit on each and every L2 page fault. This is done by setting
10086 * MASK=MATCH=0 and (see below) EB.PF=1.
10087 * Note that below we don't need special code to set EB.PF beyond the
10088 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10089 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10090 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10091 *
10092 * A problem with this approach (when !enable_ept) is that L1 may be
10093 * injected with more page faults than it asked for. This could have
10094 * caused problems, but in practice existing hypervisors don't care.
10095 * To fix this, we will need to emulate the PFEC checking (on the L1
10096 * page tables), using walk_addr(), when injecting PFs to L1.
10097 */
10098 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10099 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10100 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10101 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10102
10103 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +010010104 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010105
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010106 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010107 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010108 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010109 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010110 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010111 if (nested_cpu_has(vmcs12,
10112 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
10113 exec_control |= vmcs12->secondary_vm_exec_control;
10114
10115 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
10116 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010117 * If translation failed, no matter: This feature asks
10118 * to exit when accessing the given address, and if it
10119 * can never be accessed, this feature won't do
10120 * anything anyway.
10121 */
10122 if (!vmx->nested.apic_access_page)
10123 exec_control &=
10124 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
10125 else
10126 vmcs_write64(APIC_ACCESS_ADDR,
10127 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +080010128 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +020010129 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +010010130 exec_control |=
10131 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +080010132 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010133 }
10134
Wincy Van608406e2015-02-03 23:57:51 +080010135 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10136 vmcs_write64(EOI_EXIT_BITMAP0,
10137 vmcs12->eoi_exit_bitmap0);
10138 vmcs_write64(EOI_EXIT_BITMAP1,
10139 vmcs12->eoi_exit_bitmap1);
10140 vmcs_write64(EOI_EXIT_BITMAP2,
10141 vmcs12->eoi_exit_bitmap2);
10142 vmcs_write64(EOI_EXIT_BITMAP3,
10143 vmcs12->eoi_exit_bitmap3);
10144 vmcs_write16(GUEST_INTR_STATUS,
10145 vmcs12->guest_intr_status);
10146 }
10147
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010148 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10149 }
10150
10151
10152 /*
10153 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10154 * Some constant fields are set here by vmx_set_constant_host_state().
10155 * Other fields are different per CPU, and will be set later when
10156 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10157 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010158 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010159
10160 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010161 * Set the MSR load/store lists to match L0's settings.
10162 */
10163 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10164 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10165 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10166 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10167 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10168
10169 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010170 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10171 * entry, but only if the current (host) sp changed from the value
10172 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10173 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10174 * here we just force the write to happen on entry.
10175 */
10176 vmx->host_rsp = 0;
10177
10178 exec_control = vmx_exec_control(vmx); /* L0's desires */
10179 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10180 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10181 exec_control &= ~CPU_BASED_TPR_SHADOW;
10182 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010183
10184 if (exec_control & CPU_BASED_TPR_SHADOW) {
10185 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
10186 page_to_phys(vmx->nested.virtual_apic_page));
10187 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10188 }
10189
Wincy Van3af18d92015-02-03 23:49:31 +080010190 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +020010191 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
10192 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
10193 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
10194 else
Wincy Van3af18d92015-02-03 23:49:31 +080010195 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
10196
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010197 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010198 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010199 * Rather, exit every time.
10200 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010201 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10202 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10203
10204 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10205
10206 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10207 * bitwise-or of what L1 wants to trap for L2, and what we want to
10208 * trap. Note that CR0.TS also needs updating - we do this later.
10209 */
10210 update_exception_bitmap(vcpu);
10211 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10212 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10213
Nadav Har'El8049d652013-08-05 11:07:06 +030010214 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10215 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10216 * bits are further modified by vmx_set_efer() below.
10217 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010010218 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010219
10220 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10221 * emulated by vmx_set_efer(), below.
10222 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010223 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010224 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10225 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010226 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10227
Jan Kiszka44811c02013-08-04 17:17:27 +020010228 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010229 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010230 vcpu->arch.pat = vmcs12->guest_ia32_pat;
10231 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010232 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10233
10234
10235 set_cr4_guest_host_mask(vmx);
10236
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010237 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10238 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10239
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010240 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10241 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010242 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010243 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010244 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010245 if (kvm_has_tsc_control)
10246 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010247
10248 if (enable_vpid) {
10249 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010250 * There is no direct mapping between vpid02 and vpid12, the
10251 * vpid02 is per-vCPU for L0 and reused while the value of
10252 * vpid12 is changed w/ one invvpid during nested vmentry.
10253 * The vpid12 is allocated by L1 for L2, so it will not
10254 * influence global bitmap(for vpid01 and vpid02 allocation)
10255 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010256 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010257 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10258 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10259 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10260 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10261 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10262 }
10263 } else {
10264 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10265 vmx_flush_tlb(vcpu);
10266 }
10267
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010268 }
10269
Nadav Har'El155a97a2013-08-05 11:07:16 +030010270 if (nested_cpu_has_ept(vmcs12)) {
10271 kvm_mmu_unload(vcpu);
10272 nested_ept_init_mmu_context(vcpu);
10273 }
10274
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010275 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10276 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010277 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010278 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10279 else
10280 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10281 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10282 vmx_set_efer(vcpu, vcpu->arch.efer);
10283
10284 /*
10285 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10286 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10287 * The CR0_READ_SHADOW is what L2 should have expected to read given
10288 * the specifications by L1; It's not enough to take
10289 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10290 * have more bits than L1 expected.
10291 */
10292 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10293 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10294
10295 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10296 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10297
10298 /* shadow page tables on either EPT or shadow page tables */
10299 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10300 kvm_mmu_reset_context(vcpu);
10301
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010302 if (!enable_ept)
10303 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10304
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010305 /*
10306 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10307 */
10308 if (enable_ept) {
10309 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10310 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10311 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10312 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10313 }
10314
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010315 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10316 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10317}
10318
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010319/*
10320 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10321 * for running an L2 nested guest.
10322 */
10323static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10324{
10325 struct vmcs12 *vmcs12;
10326 struct vcpu_vmx *vmx = to_vmx(vcpu);
10327 int cpu;
10328 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010329 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010330 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010331
Kyle Hueyeb277562016-11-29 12:40:39 -080010332 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010333 return 1;
10334
Kyle Hueyeb277562016-11-29 12:40:39 -080010335 if (!nested_vmx_check_vmcs12(vcpu))
10336 goto out;
10337
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010338 vmcs12 = get_vmcs12(vcpu);
10339
Abel Gordon012f83c2013-04-18 14:39:25 +030010340 if (enable_shadow_vmcs)
10341 copy_shadow_to_vmcs12(vmx);
10342
Nadav Har'El7c177932011-05-25 23:12:04 +030010343 /*
10344 * The nested entry process starts with enforcing various prerequisites
10345 * on vmcs12 as required by the Intel SDM, and act appropriately when
10346 * they fail: As the SDM explains, some conditions should cause the
10347 * instruction to fail, while others will cause the instruction to seem
10348 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10349 * To speed up the normal (success) code path, we should avoid checking
10350 * for misconfigurations which will anyway be caught by the processor
10351 * when using the merged vmcs02.
10352 */
10353 if (vmcs12->launch_state == launch) {
10354 nested_vmx_failValid(vcpu,
10355 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10356 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010357 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010358 }
10359
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010360 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10361 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010362 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010363 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010364 }
10365
Wincy Van3af18d92015-02-03 23:49:31 +080010366 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010367 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010368 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010369 }
10370
Wincy Van3af18d92015-02-03 23:49:31 +080010371 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010372 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010373 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010374 }
10375
Wincy Vanf2b93282015-02-03 23:56:03 +080010376 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10377 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010378 goto out;
Wincy Vanf2b93282015-02-03 23:56:03 +080010379 }
10380
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010381 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10382 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010383 goto out;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010384 }
10385
Nadav Har'El7c177932011-05-25 23:12:04 +030010386 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
David Matlack0115f9c2016-11-29 18:14:06 -080010387 vmx->nested.nested_vmx_procbased_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010388 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010389 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010390 vmx->nested.nested_vmx_secondary_ctls_low,
10391 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010392 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010393 vmx->nested.nested_vmx_pinbased_ctls_low,
10394 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010395 !vmx_control_verify(vmcs12->vm_exit_controls,
David Matlack0115f9c2016-11-29 18:14:06 -080010396 vmx->nested.nested_vmx_exit_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010397 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010398 !vmx_control_verify(vmcs12->vm_entry_controls,
David Matlack0115f9c2016-11-29 18:14:06 -080010399 vmx->nested.nested_vmx_entry_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010400 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010401 {
10402 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010403 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010404 }
10405
David Matlack38991522016-11-29 18:14:08 -080010406 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10407 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010408 nested_vmx_failValid(vcpu,
10409 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010410 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010411 }
10412
David Matlack38991522016-11-29 18:14:08 -080010413 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10414 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010415 nested_vmx_entry_failure(vcpu, vmcs12,
10416 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010417 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010418 }
10419 if (vmcs12->vmcs_link_pointer != -1ull) {
10420 nested_vmx_entry_failure(vcpu, vmcs12,
10421 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
Kyle Hueyeb277562016-11-29 12:40:39 -080010422 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010423 }
10424
10425 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010426 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010427 * are performed on the field for the IA32_EFER MSR:
10428 * - Bits reserved in the IA32_EFER MSR must be 0.
10429 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10430 * the IA-32e mode guest VM-exit control. It must also be identical
10431 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10432 * CR0.PG) is 1.
10433 */
10434 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10435 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10436 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10437 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10438 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10439 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10440 nested_vmx_entry_failure(vcpu, vmcs12,
10441 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010442 goto out;
Jan Kiszka384bb782013-04-20 10:52:36 +020010443 }
10444 }
10445
10446 /*
10447 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10448 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10449 * the values of the LMA and LME bits in the field must each be that of
10450 * the host address-space size VM-exit control.
10451 */
10452 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10453 ia32e = (vmcs12->vm_exit_controls &
10454 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10455 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10456 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10457 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10458 nested_vmx_entry_failure(vcpu, vmcs12,
10459 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010460 goto out;
Jan Kiszka384bb782013-04-20 10:52:36 +020010461 }
10462 }
10463
10464 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010465 * We're finally done with prerequisite checking, and can start with
10466 * the nested entry.
10467 */
10468
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010469 vmcs02 = nested_get_current_vmcs02(vmx);
10470 if (!vmcs02)
10471 return -ENOMEM;
10472
Kyle Huey6affcbe2016-11-29 12:40:40 -080010473 /*
10474 * After this point, the trap flag no longer triggers a singlestep trap
10475 * on the vm entry instructions. Don't call
10476 * kvm_skip_emulated_instruction.
10477 */
Kyle Hueyeb277562016-11-29 12:40:39 -080010478 skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010479 enter_guest_mode(vcpu);
10480
Jan Kiszka2996fca2014-06-16 13:59:43 +020010481 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10482 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10483
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010484 cpu = get_cpu();
10485 vmx->loaded_vmcs = vmcs02;
10486 vmx_vcpu_put(vcpu);
10487 vmx_vcpu_load(vcpu, cpu);
10488 vcpu->cpu = cpu;
10489 put_cpu();
10490
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010491 vmx_segment_cache_clear(vmx);
10492
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010493 prepare_vmcs02(vcpu, vmcs12);
10494
Wincy Vanff651cb2014-12-11 08:52:58 +030010495 msr_entry_idx = nested_vmx_load_msr(vcpu,
10496 vmcs12->vm_entry_msr_load_addr,
10497 vmcs12->vm_entry_msr_load_count);
10498 if (msr_entry_idx) {
10499 leave_guest_mode(vcpu);
10500 vmx_load_vmcs01(vcpu);
10501 nested_vmx_entry_failure(vcpu, vmcs12,
10502 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10503 return 1;
10504 }
10505
10506 vmcs12->launch_state = 1;
10507
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010508 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010509 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010510
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010511 vmx->nested.nested_run_pending = 1;
10512
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010513 /*
10514 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10515 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10516 * returned as far as L1 is concerned. It will only return (and set
10517 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10518 */
10519 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010520
10521out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010522 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010523}
10524
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010525/*
10526 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10527 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10528 * This function returns the new value we should put in vmcs12.guest_cr0.
10529 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10530 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10531 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10532 * didn't trap the bit, because if L1 did, so would L0).
10533 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10534 * been modified by L2, and L1 knows it. So just leave the old value of
10535 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10536 * isn't relevant, because if L0 traps this bit it can set it to anything.
10537 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10538 * changed these bits, and therefore they need to be updated, but L0
10539 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10540 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10541 */
10542static inline unsigned long
10543vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10544{
10545 return
10546 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10547 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10548 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10549 vcpu->arch.cr0_guest_owned_bits));
10550}
10551
10552static inline unsigned long
10553vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10554{
10555 return
10556 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10557 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10558 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10559 vcpu->arch.cr4_guest_owned_bits));
10560}
10561
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010562static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10563 struct vmcs12 *vmcs12)
10564{
10565 u32 idt_vectoring;
10566 unsigned int nr;
10567
Gleb Natapov851eb6672013-09-25 12:51:34 +030010568 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010569 nr = vcpu->arch.exception.nr;
10570 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10571
10572 if (kvm_exception_is_soft(nr)) {
10573 vmcs12->vm_exit_instruction_len =
10574 vcpu->arch.event_exit_inst_len;
10575 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10576 } else
10577 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10578
10579 if (vcpu->arch.exception.has_error_code) {
10580 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10581 vmcs12->idt_vectoring_error_code =
10582 vcpu->arch.exception.error_code;
10583 }
10584
10585 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010586 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010587 vmcs12->idt_vectoring_info_field =
10588 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10589 } else if (vcpu->arch.interrupt.pending) {
10590 nr = vcpu->arch.interrupt.nr;
10591 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10592
10593 if (vcpu->arch.interrupt.soft) {
10594 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10595 vmcs12->vm_entry_instruction_len =
10596 vcpu->arch.event_exit_inst_len;
10597 } else
10598 idt_vectoring |= INTR_TYPE_EXT_INTR;
10599
10600 vmcs12->idt_vectoring_info_field = idt_vectoring;
10601 }
10602}
10603
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010604static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10605{
10606 struct vcpu_vmx *vmx = to_vmx(vcpu);
10607
Jan Kiszkaf41245002014-03-07 20:03:13 +010010608 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10609 vmx->nested.preemption_timer_expired) {
10610 if (vmx->nested.nested_run_pending)
10611 return -EBUSY;
10612 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10613 return 0;
10614 }
10615
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010616 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010617 if (vmx->nested.nested_run_pending ||
10618 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010619 return -EBUSY;
10620 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10621 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10622 INTR_INFO_VALID_MASK, 0);
10623 /*
10624 * The NMI-triggered VM exit counts as injection:
10625 * clear this one and block further NMIs.
10626 */
10627 vcpu->arch.nmi_pending = 0;
10628 vmx_set_nmi_mask(vcpu, true);
10629 return 0;
10630 }
10631
10632 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10633 nested_exit_on_intr(vcpu)) {
10634 if (vmx->nested.nested_run_pending)
10635 return -EBUSY;
10636 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010637 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010638 }
10639
Wincy Van705699a2015-02-03 23:58:17 +080010640 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010641}
10642
Jan Kiszkaf41245002014-03-07 20:03:13 +010010643static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10644{
10645 ktime_t remaining =
10646 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10647 u64 value;
10648
10649 if (ktime_to_ns(remaining) <= 0)
10650 return 0;
10651
10652 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10653 do_div(value, 1000000);
10654 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10655}
10656
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010657/*
10658 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10659 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10660 * and this function updates it to reflect the changes to the guest state while
10661 * L2 was running (and perhaps made some exits which were handled directly by L0
10662 * without going back to L1), and to reflect the exit reason.
10663 * Note that we do not have to copy here all VMCS fields, just those that
10664 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10665 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10666 * which already writes to vmcs12 directly.
10667 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010668static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10669 u32 exit_reason, u32 exit_intr_info,
10670 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010671{
10672 /* update guest state fields: */
10673 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10674 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10675
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010676 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10677 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10678 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10679
10680 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10681 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10682 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10683 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10684 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10685 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10686 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10687 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10688 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10689 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10690 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10691 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10692 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10693 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10694 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10695 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10696 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10697 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10698 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10699 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10700 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10701 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10702 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10703 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10704 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10705 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10706 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10707 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10708 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10709 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10710 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10711 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10712 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10713 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10714 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10715 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10716
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010717 vmcs12->guest_interruptibility_info =
10718 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10719 vmcs12->guest_pending_dbg_exceptions =
10720 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010721 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10722 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10723 else
10724 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010725
Jan Kiszkaf41245002014-03-07 20:03:13 +010010726 if (nested_cpu_has_preemption_timer(vmcs12)) {
10727 if (vmcs12->vm_exit_controls &
10728 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10729 vmcs12->vmx_preemption_timer_value =
10730 vmx_get_preemption_timer_value(vcpu);
10731 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10732 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010733
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010734 /*
10735 * In some cases (usually, nested EPT), L2 is allowed to change its
10736 * own CR3 without exiting. If it has changed it, we must keep it.
10737 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10738 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10739 *
10740 * Additionally, restore L2's PDPTR to vmcs12.
10741 */
10742 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010743 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010744 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10745 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10746 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10747 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10748 }
10749
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010750 if (nested_cpu_has_ept(vmcs12))
10751 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10752
Wincy Van608406e2015-02-03 23:57:51 +080010753 if (nested_cpu_has_vid(vmcs12))
10754 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10755
Jan Kiszkac18911a2013-03-13 16:06:41 +010010756 vmcs12->vm_entry_controls =
10757 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010758 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010759
Jan Kiszka2996fca2014-06-16 13:59:43 +020010760 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10761 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10762 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10763 }
10764
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010765 /* TODO: These cannot have changed unless we have MSR bitmaps and
10766 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010767 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010768 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010769 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10770 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010771 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10772 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10773 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010774 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010775 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010776 if (nested_cpu_has_xsaves(vmcs12))
10777 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010778
10779 /* update exit information fields: */
10780
Jan Kiszka533558b2014-01-04 18:47:20 +010010781 vmcs12->vm_exit_reason = exit_reason;
10782 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010783
Jan Kiszka533558b2014-01-04 18:47:20 +010010784 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010785 if ((vmcs12->vm_exit_intr_info &
10786 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10787 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10788 vmcs12->vm_exit_intr_error_code =
10789 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010790 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010791 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10792 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10793
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010794 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10795 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10796 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010797 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010798
10799 /*
10800 * Transfer the event that L0 or L1 may wanted to inject into
10801 * L2 to IDT_VECTORING_INFO_FIELD.
10802 */
10803 vmcs12_save_pending_event(vcpu, vmcs12);
10804 }
10805
10806 /*
10807 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10808 * preserved above and would only end up incorrectly in L1.
10809 */
10810 vcpu->arch.nmi_injected = false;
10811 kvm_clear_exception_queue(vcpu);
10812 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010813}
10814
10815/*
10816 * A part of what we need to when the nested L2 guest exits and we want to
10817 * run its L1 parent, is to reset L1's guest state to the host state specified
10818 * in vmcs12.
10819 * This function is to be called not only on normal nested exit, but also on
10820 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10821 * Failures During or After Loading Guest State").
10822 * This function should be called when the active VMCS is L1's (vmcs01).
10823 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010824static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10825 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010826{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010827 struct kvm_segment seg;
10828
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010829 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10830 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010831 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010832 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10833 else
10834 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10835 vmx_set_efer(vcpu, vcpu->arch.efer);
10836
10837 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10838 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010839 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010840 /*
10841 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10842 * actually changed, because it depends on the current state of
10843 * fpu_active (which may have changed).
10844 * Note that vmx_set_cr0 refers to efer set above.
10845 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010846 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010847 /*
10848 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10849 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10850 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10851 */
10852 update_exception_bitmap(vcpu);
10853 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10854 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10855
10856 /*
10857 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10858 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10859 */
10860 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10861 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10862
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010863 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010864
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010865 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10866 kvm_mmu_reset_context(vcpu);
10867
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010868 if (!enable_ept)
10869 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10870
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010871 if (enable_vpid) {
10872 /*
10873 * Trivially support vpid by letting L2s share their parent
10874 * L1's vpid. TODO: move to a more elaborate solution, giving
10875 * each L2 its own vpid and exposing the vpid feature to L1.
10876 */
10877 vmx_flush_tlb(vcpu);
10878 }
10879
10880
10881 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10882 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10883 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10884 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10885 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010886
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010887 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10888 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10889 vmcs_write64(GUEST_BNDCFGS, 0);
10890
Jan Kiszka44811c02013-08-04 17:17:27 +020010891 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010892 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010893 vcpu->arch.pat = vmcs12->host_ia32_pat;
10894 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010895 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10896 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10897 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010898
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010899 /* Set L1 segment info according to Intel SDM
10900 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10901 seg = (struct kvm_segment) {
10902 .base = 0,
10903 .limit = 0xFFFFFFFF,
10904 .selector = vmcs12->host_cs_selector,
10905 .type = 11,
10906 .present = 1,
10907 .s = 1,
10908 .g = 1
10909 };
10910 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10911 seg.l = 1;
10912 else
10913 seg.db = 1;
10914 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10915 seg = (struct kvm_segment) {
10916 .base = 0,
10917 .limit = 0xFFFFFFFF,
10918 .type = 3,
10919 .present = 1,
10920 .s = 1,
10921 .db = 1,
10922 .g = 1
10923 };
10924 seg.selector = vmcs12->host_ds_selector;
10925 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10926 seg.selector = vmcs12->host_es_selector;
10927 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10928 seg.selector = vmcs12->host_ss_selector;
10929 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10930 seg.selector = vmcs12->host_fs_selector;
10931 seg.base = vmcs12->host_fs_base;
10932 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10933 seg.selector = vmcs12->host_gs_selector;
10934 seg.base = vmcs12->host_gs_base;
10935 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10936 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010937 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010938 .limit = 0x67,
10939 .selector = vmcs12->host_tr_selector,
10940 .type = 11,
10941 .present = 1
10942 };
10943 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10944
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010945 kvm_set_dr(vcpu, 7, 0x400);
10946 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010947
Wincy Van3af18d92015-02-03 23:49:31 +080010948 if (cpu_has_vmx_msr_bitmap())
10949 vmx_set_msr_bitmap(vcpu);
10950
Wincy Vanff651cb2014-12-11 08:52:58 +030010951 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10952 vmcs12->vm_exit_msr_load_count))
10953 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010954}
10955
10956/*
10957 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10958 * and modify vmcs12 to make it see what it would expect to see there if
10959 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10960 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010961static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10962 u32 exit_intr_info,
10963 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010964{
10965 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010966 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010967 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010968
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010969 /* trying to cancel vmlaunch/vmresume is a bug */
10970 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10971
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010972 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010973 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10974 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010975
Wincy Vanff651cb2014-12-11 08:52:58 +030010976 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10977 vmcs12->vm_exit_msr_store_count))
10978 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10979
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010980 if (unlikely(vmx->fail))
10981 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
10982
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010983 vmx_load_vmcs01(vcpu);
10984
Bandan Das77b0f5d2014-04-19 18:17:45 -040010985 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10986 && nested_exit_intr_ack_set(vcpu)) {
10987 int irq = kvm_cpu_get_interrupt(vcpu);
10988 WARN_ON(irq < 0);
10989 vmcs12->vm_exit_intr_info = irq |
10990 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10991 }
10992
Jan Kiszka542060e2014-01-04 18:47:21 +010010993 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10994 vmcs12->exit_qualification,
10995 vmcs12->idt_vectoring_info_field,
10996 vmcs12->vm_exit_intr_info,
10997 vmcs12->vm_exit_intr_error_code,
10998 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010999
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011000 vm_entry_controls_reset_shadow(vmx);
11001 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011002 vmx_segment_cache_clear(vmx);
11003
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011004 /* if no vmcs02 cache requested, remove the one we used */
11005 if (VMCS02_POOL_SIZE == 0)
11006 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11007
11008 load_vmcs12_host_state(vcpu, vmcs12);
11009
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011010 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011011 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11012 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011013 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011014 if (vmx->hv_deadline_tsc == -1)
11015 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11016 PIN_BASED_VMX_PREEMPTION_TIMER);
11017 else
11018 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11019 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011020 if (kvm_has_tsc_control)
11021 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011022
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011023 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11024 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11025 vmx_set_virtual_x2apic_mode(vcpu,
11026 vcpu->arch.apic_base & X2APIC_ENABLE);
11027 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011028
11029 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11030 vmx->host_rsp = 0;
11031
11032 /* Unpin physical memory we referred to in vmcs02 */
11033 if (vmx->nested.apic_access_page) {
11034 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011035 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011036 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011037 if (vmx->nested.virtual_apic_page) {
11038 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011039 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011040 }
Wincy Van705699a2015-02-03 23:58:17 +080011041 if (vmx->nested.pi_desc_page) {
11042 kunmap(vmx->nested.pi_desc_page);
11043 nested_release_page(vmx->nested.pi_desc_page);
11044 vmx->nested.pi_desc_page = NULL;
11045 vmx->nested.pi_desc = NULL;
11046 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011047
11048 /*
Tang Chen38b99172014-09-24 15:57:54 +080011049 * We are now running in L2, mmu_notifier will force to reload the
11050 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11051 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011052 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011053
11054 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011055 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11056 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11057 * success or failure flag accordingly.
11058 */
11059 if (unlikely(vmx->fail)) {
11060 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011061 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011062 } else
11063 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011064 if (enable_shadow_vmcs)
11065 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011066
11067 /* in case we halted in L2 */
11068 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011069}
11070
Nadav Har'El7c177932011-05-25 23:12:04 +030011071/*
Jan Kiszka42124922014-01-04 18:47:19 +010011072 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11073 */
11074static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11075{
11076 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010011077 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010011078 free_nested(to_vmx(vcpu));
11079}
11080
11081/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011082 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11083 * 23.7 "VM-entry failures during or after loading guest state" (this also
11084 * lists the acceptable exit-reason and exit-qualification parameters).
11085 * It should only be called before L2 actually succeeded to run, and when
11086 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11087 */
11088static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11089 struct vmcs12 *vmcs12,
11090 u32 reason, unsigned long qualification)
11091{
11092 load_vmcs12_host_state(vcpu, vmcs12);
11093 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11094 vmcs12->exit_qualification = qualification;
11095 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011096 if (enable_shadow_vmcs)
11097 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011098}
11099
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011100static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11101 struct x86_instruction_info *info,
11102 enum x86_intercept_stage stage)
11103{
11104 return X86EMUL_CONTINUE;
11105}
11106
Yunhong Jiang64672c92016-06-13 14:19:59 -070011107#ifdef CONFIG_X86_64
11108/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11109static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11110 u64 divisor, u64 *result)
11111{
11112 u64 low = a << shift, high = a >> (64 - shift);
11113
11114 /* To avoid the overflow on divq */
11115 if (high >= divisor)
11116 return 1;
11117
11118 /* Low hold the result, high hold rem which is discarded */
11119 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11120 "rm" (divisor), "0" (low), "1" (high));
11121 *result = low;
11122
11123 return 0;
11124}
11125
11126static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11127{
11128 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011129 u64 tscl = rdtsc();
11130 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11131 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011132
11133 /* Convert to host delta tsc if tsc scaling is enabled */
11134 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11135 u64_shl_div_u64(delta_tsc,
11136 kvm_tsc_scaling_ratio_frac_bits,
11137 vcpu->arch.tsc_scaling_ratio,
11138 &delta_tsc))
11139 return -ERANGE;
11140
11141 /*
11142 * If the delta tsc can't fit in the 32 bit after the multi shift,
11143 * we can't use the preemption timer.
11144 * It's possible that it fits on later vmentries, but checking
11145 * on every vmentry is costly so we just use an hrtimer.
11146 */
11147 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11148 return -ERANGE;
11149
11150 vmx->hv_deadline_tsc = tscl + delta_tsc;
11151 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11152 PIN_BASED_VMX_PREEMPTION_TIMER);
11153 return 0;
11154}
11155
11156static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11157{
11158 struct vcpu_vmx *vmx = to_vmx(vcpu);
11159 vmx->hv_deadline_tsc = -1;
11160 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11161 PIN_BASED_VMX_PREEMPTION_TIMER);
11162}
11163#endif
11164
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011165static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011166{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011167 if (ple_gap)
11168 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011169}
11170
Kai Huang843e4332015-01-28 10:54:28 +080011171static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11172 struct kvm_memory_slot *slot)
11173{
11174 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11175 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11176}
11177
11178static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11179 struct kvm_memory_slot *slot)
11180{
11181 kvm_mmu_slot_set_dirty(kvm, slot);
11182}
11183
11184static void vmx_flush_log_dirty(struct kvm *kvm)
11185{
11186 kvm_flush_pml_buffers(kvm);
11187}
11188
11189static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11190 struct kvm_memory_slot *memslot,
11191 gfn_t offset, unsigned long mask)
11192{
11193 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11194}
11195
Feng Wuefc64402015-09-18 22:29:51 +080011196/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011197 * This routine does the following things for vCPU which is going
11198 * to be blocked if VT-d PI is enabled.
11199 * - Store the vCPU to the wakeup list, so when interrupts happen
11200 * we can find the right vCPU to wake up.
11201 * - Change the Posted-interrupt descriptor as below:
11202 * 'NDST' <-- vcpu->pre_pcpu
11203 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11204 * - If 'ON' is set during this process, which means at least one
11205 * interrupt is posted for this vCPU, we cannot block it, in
11206 * this case, return 1, otherwise, return 0.
11207 *
11208 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011209static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011210{
11211 unsigned long flags;
11212 unsigned int dest;
11213 struct pi_desc old, new;
11214 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11215
11216 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011217 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11218 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011219 return 0;
11220
11221 vcpu->pre_pcpu = vcpu->cpu;
11222 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11223 vcpu->pre_pcpu), flags);
11224 list_add_tail(&vcpu->blocked_vcpu_list,
11225 &per_cpu(blocked_vcpu_on_cpu,
11226 vcpu->pre_pcpu));
11227 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11228 vcpu->pre_pcpu), flags);
11229
11230 do {
11231 old.control = new.control = pi_desc->control;
11232
11233 /*
11234 * We should not block the vCPU if
11235 * an interrupt is posted for it.
11236 */
11237 if (pi_test_on(pi_desc) == 1) {
11238 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11239 vcpu->pre_pcpu), flags);
11240 list_del(&vcpu->blocked_vcpu_list);
11241 spin_unlock_irqrestore(
11242 &per_cpu(blocked_vcpu_on_cpu_lock,
11243 vcpu->pre_pcpu), flags);
11244 vcpu->pre_pcpu = -1;
11245
11246 return 1;
11247 }
11248
11249 WARN((pi_desc->sn == 1),
11250 "Warning: SN field of posted-interrupts "
11251 "is set before blocking\n");
11252
11253 /*
11254 * Since vCPU can be preempted during this process,
11255 * vcpu->cpu could be different with pre_pcpu, we
11256 * need to set pre_pcpu as the destination of wakeup
11257 * notification event, then we can find the right vCPU
11258 * to wakeup in wakeup handler if interrupts happen
11259 * when the vCPU is in blocked state.
11260 */
11261 dest = cpu_physical_id(vcpu->pre_pcpu);
11262
11263 if (x2apic_enabled())
11264 new.ndst = dest;
11265 else
11266 new.ndst = (dest << 8) & 0xFF00;
11267
11268 /* set 'NV' to 'wakeup vector' */
11269 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11270 } while (cmpxchg(&pi_desc->control, old.control,
11271 new.control) != old.control);
11272
11273 return 0;
11274}
11275
Yunhong Jiangbc225122016-06-13 14:19:58 -070011276static int vmx_pre_block(struct kvm_vcpu *vcpu)
11277{
11278 if (pi_pre_block(vcpu))
11279 return 1;
11280
Yunhong Jiang64672c92016-06-13 14:19:59 -070011281 if (kvm_lapic_hv_timer_in_use(vcpu))
11282 kvm_lapic_switch_to_sw_timer(vcpu);
11283
Yunhong Jiangbc225122016-06-13 14:19:58 -070011284 return 0;
11285}
11286
11287static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011288{
11289 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11290 struct pi_desc old, new;
11291 unsigned int dest;
11292 unsigned long flags;
11293
11294 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011295 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11296 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011297 return;
11298
11299 do {
11300 old.control = new.control = pi_desc->control;
11301
11302 dest = cpu_physical_id(vcpu->cpu);
11303
11304 if (x2apic_enabled())
11305 new.ndst = dest;
11306 else
11307 new.ndst = (dest << 8) & 0xFF00;
11308
11309 /* Allow posting non-urgent interrupts */
11310 new.sn = 0;
11311
11312 /* set 'NV' to 'notification vector' */
11313 new.nv = POSTED_INTR_VECTOR;
11314 } while (cmpxchg(&pi_desc->control, old.control,
11315 new.control) != old.control);
11316
11317 if(vcpu->pre_pcpu != -1) {
11318 spin_lock_irqsave(
11319 &per_cpu(blocked_vcpu_on_cpu_lock,
11320 vcpu->pre_pcpu), flags);
11321 list_del(&vcpu->blocked_vcpu_list);
11322 spin_unlock_irqrestore(
11323 &per_cpu(blocked_vcpu_on_cpu_lock,
11324 vcpu->pre_pcpu), flags);
11325 vcpu->pre_pcpu = -1;
11326 }
11327}
11328
Yunhong Jiangbc225122016-06-13 14:19:58 -070011329static void vmx_post_block(struct kvm_vcpu *vcpu)
11330{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011331 if (kvm_x86_ops->set_hv_timer)
11332 kvm_lapic_switch_to_hv_timer(vcpu);
11333
Yunhong Jiangbc225122016-06-13 14:19:58 -070011334 pi_post_block(vcpu);
11335}
11336
Feng Wubf9f6ac2015-09-18 22:29:55 +080011337/*
Feng Wuefc64402015-09-18 22:29:51 +080011338 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11339 *
11340 * @kvm: kvm
11341 * @host_irq: host irq of the interrupt
11342 * @guest_irq: gsi of the interrupt
11343 * @set: set or unset PI
11344 * returns 0 on success, < 0 on failure
11345 */
11346static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11347 uint32_t guest_irq, bool set)
11348{
11349 struct kvm_kernel_irq_routing_entry *e;
11350 struct kvm_irq_routing_table *irq_rt;
11351 struct kvm_lapic_irq irq;
11352 struct kvm_vcpu *vcpu;
11353 struct vcpu_data vcpu_info;
11354 int idx, ret = -EINVAL;
11355
11356 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011357 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11358 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011359 return 0;
11360
11361 idx = srcu_read_lock(&kvm->irq_srcu);
11362 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11363 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11364
11365 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11366 if (e->type != KVM_IRQ_ROUTING_MSI)
11367 continue;
11368 /*
11369 * VT-d PI cannot support posting multicast/broadcast
11370 * interrupts to a vCPU, we still use interrupt remapping
11371 * for these kind of interrupts.
11372 *
11373 * For lowest-priority interrupts, we only support
11374 * those with single CPU as the destination, e.g. user
11375 * configures the interrupts via /proc/irq or uses
11376 * irqbalance to make the interrupts single-CPU.
11377 *
11378 * We will support full lowest-priority interrupt later.
11379 */
11380
Radim Krčmář371313132016-07-12 22:09:27 +020011381 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011382 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11383 /*
11384 * Make sure the IRTE is in remapped mode if
11385 * we don't handle it in posted mode.
11386 */
11387 ret = irq_set_vcpu_affinity(host_irq, NULL);
11388 if (ret < 0) {
11389 printk(KERN_INFO
11390 "failed to back to remapped mode, irq: %u\n",
11391 host_irq);
11392 goto out;
11393 }
11394
Feng Wuefc64402015-09-18 22:29:51 +080011395 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011396 }
Feng Wuefc64402015-09-18 22:29:51 +080011397
11398 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11399 vcpu_info.vector = irq.vector;
11400
Feng Wub6ce9782016-01-25 16:53:35 +080011401 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011402 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11403
11404 if (set)
11405 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11406 else {
11407 /* suppress notification event before unposting */
11408 pi_set_sn(vcpu_to_pi_desc(vcpu));
11409 ret = irq_set_vcpu_affinity(host_irq, NULL);
11410 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11411 }
11412
11413 if (ret < 0) {
11414 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11415 __func__);
11416 goto out;
11417 }
11418 }
11419
11420 ret = 0;
11421out:
11422 srcu_read_unlock(&kvm->irq_srcu, idx);
11423 return ret;
11424}
11425
Ashok Rajc45dcc72016-06-22 14:59:56 +080011426static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11427{
11428 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11429 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11430 FEATURE_CONTROL_LMCE;
11431 else
11432 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11433 ~FEATURE_CONTROL_LMCE;
11434}
11435
Kees Cook404f6aa2016-08-08 16:29:06 -070011436static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011437 .cpu_has_kvm_support = cpu_has_kvm_support,
11438 .disabled_by_bios = vmx_disabled_by_bios,
11439 .hardware_setup = hardware_setup,
11440 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011441 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011442 .hardware_enable = hardware_enable,
11443 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011444 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011445 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011446
11447 .vcpu_create = vmx_create_vcpu,
11448 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011449 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011450
Avi Kivity04d2cc72007-09-10 18:10:54 +030011451 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011452 .vcpu_load = vmx_vcpu_load,
11453 .vcpu_put = vmx_vcpu_put,
11454
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011455 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011456 .get_msr = vmx_get_msr,
11457 .set_msr = vmx_set_msr,
11458 .get_segment_base = vmx_get_segment_base,
11459 .get_segment = vmx_get_segment,
11460 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011461 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011462 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011463 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011464 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011465 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011466 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011467 .set_cr3 = vmx_set_cr3,
11468 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011469 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011470 .get_idt = vmx_get_idt,
11471 .set_idt = vmx_set_idt,
11472 .get_gdt = vmx_get_gdt,
11473 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011474 .get_dr6 = vmx_get_dr6,
11475 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011476 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011477 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011478 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011479 .get_rflags = vmx_get_rflags,
11480 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011481
11482 .get_pkru = vmx_get_pkru,
11483
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011484 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011485 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011486
11487 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011488
Avi Kivity6aa8b732006-12-10 02:21:36 -080011489 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011490 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011491 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011492 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11493 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011494 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011495 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011496 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011497 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011498 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011499 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011500 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011501 .get_nmi_mask = vmx_get_nmi_mask,
11502 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011503 .enable_nmi_window = enable_nmi_window,
11504 .enable_irq_window = enable_irq_window,
11505 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011506 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011507 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011508 .get_enable_apicv = vmx_get_enable_apicv,
11509 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011510 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11511 .hwapic_irr_update = vmx_hwapic_irr_update,
11512 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011513 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11514 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011515
Izik Eiduscbc94022007-10-25 00:29:55 +020011516 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011517 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011518 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011519
Avi Kivity586f9602010-11-18 13:09:54 +020011520 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011521
Sheng Yang17cc3932010-01-05 19:02:27 +080011522 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011523
11524 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011525
11526 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011527 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011528
11529 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011530
11531 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011532
11533 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011534
11535 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011536
11537 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011538 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011539 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011540 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011541
11542 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011543
11544 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011545
11546 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11547 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11548 .flush_log_dirty = vmx_flush_log_dirty,
11549 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011550
Feng Wubf9f6ac2015-09-18 22:29:55 +080011551 .pre_block = vmx_pre_block,
11552 .post_block = vmx_post_block,
11553
Wei Huang25462f72015-06-19 15:45:05 +020011554 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011555
11556 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011557
11558#ifdef CONFIG_X86_64
11559 .set_hv_timer = vmx_set_hv_timer,
11560 .cancel_hv_timer = vmx_cancel_hv_timer,
11561#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011562
11563 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011564};
11565
11566static int __init vmx_init(void)
11567{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011568 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11569 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011570 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011571 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011572
Dave Young2965faa2015-09-09 15:38:55 -070011573#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011574 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11575 crash_vmclear_local_loaded_vmcss);
11576#endif
11577
He, Qingfdef3ad2007-04-30 09:45:24 +030011578 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011579}
11580
11581static void __exit vmx_exit(void)
11582{
Dave Young2965faa2015-09-09 15:38:55 -070011583#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011584 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011585 synchronize_rcu();
11586#endif
11587
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011588 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011589}
11590
11591module_init(vmx_init)
11592module_exit(vmx_exit)