blob: 2a651089a60681a19304e2336d5dc3fea15a4292 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -070010#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050011#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060012#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010018#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000019#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030020#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090021#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
24#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Stephen Hemminger0b950f02014-01-10 17:14:48 -070026static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070027 .name = "PCI busn",
28 .start = 0,
29 .end = 255,
30 .flags = IORESOURCE_BUS,
31};
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/* Ugh. Need to stop exporting this to modules. */
34LIST_HEAD(pci_root_buses);
35EXPORT_SYMBOL(pci_root_buses);
36
Yinghai Lu5cc62c22012-05-17 18:51:11 -070037static LIST_HEAD(pci_domain_busn_res_list);
38
39struct pci_domain_busn_res {
40 struct list_head list;
41 struct resource res;
42 int domain_nr;
43};
44
45static struct resource *get_pci_domain_busn_res(int domain_nr)
46{
47 struct pci_domain_busn_res *r;
48
49 list_for_each_entry(r, &pci_domain_busn_res_list, list)
50 if (r->domain_nr == domain_nr)
51 return &r->res;
52
53 r = kzalloc(sizeof(*r), GFP_KERNEL);
54 if (!r)
55 return NULL;
56
57 r->domain_nr = domain_nr;
58 r->res.start = 0;
59 r->res.end = 0xff;
60 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
61
62 list_add_tail(&r->list, &pci_domain_busn_res_list);
63
64 return &r->res;
65}
66
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080067static int find_anything(struct device *dev, void *data)
68{
69 return 1;
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070072/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060073 * Some device drivers need know if PCI is initiated.
74 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076 */
77int no_pci_devices(void)
78{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080079 struct device *dev;
80 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070081
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080082 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
83 no_devices = (dev == NULL);
84 put_device(dev);
85 return no_devices;
86}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070087EXPORT_SYMBOL(no_pci_devices);
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 * PCI Bus Class
91 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040094 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Markus Elfringff0387c2014-11-10 21:02:17 -070096 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070097 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100098 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 kfree(pci_bus);
100}
101
102static struct class pcibus_class = {
103 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400104 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700105 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106};
107
108static int __init pcibus_class_init(void)
109{
110 return class_register(&pcibus_class);
111}
112postcore_initcall(pcibus_class_init);
113
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400114static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800115{
116 u64 size = mask & maxbase; /* Find the significant bits */
117 if (!size)
118 return 0;
119
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600120 /*
121 * Get the lowest of them to find the decode size, and from that
122 * the extent.
123 */
Du Changbin01b37f82018-10-13 08:49:19 +0800124 size = size & ~(size-1);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800125
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600126 /*
127 * base == maxbase can be valid only if the BAR has already been
128 * programmed with all 1s.
129 */
Du Changbin01b37f82018-10-13 08:49:19 +0800130 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131 return 0;
132
133 return size;
134}
135
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800137{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600138 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600139 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600140
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600142 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 flags |= IORESOURCE_IO;
144 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400145 }
146
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600147 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
148 flags |= IORESOURCE_MEM;
149 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
150 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400151
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
153 switch (mem_type) {
154 case PCI_BASE_ADDRESS_MEM_TYPE_32:
155 break;
156 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600157 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 break;
159 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600160 flags |= IORESOURCE_MEM_64;
161 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600162 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600163 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600164 break;
165 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600166 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167}
168
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100169#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
170
Yu Zhao0b400c72008-11-22 02:40:40 +0800171/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600172 * pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800173 * @dev: the PCI device
174 * @type: type of the BAR
175 * @res: resource buffer to be filled in
176 * @pos: BAR position in the config space
177 *
178 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800180int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400181 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200183 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600184 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700185 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800186 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400187
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600190 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700191 if (!dev->mmio_always_on) {
192 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100193 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
194 pci_write_config_word(dev, PCI_COMMAND,
195 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
196 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700197 }
198
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 res->name = pci_name(dev);
200
201 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200202 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 pci_read_config_dword(dev, pos, &sz);
204 pci_write_config_dword(dev, pos, l);
205
206 /*
207 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600208 * If the BAR isn't implemented, all bits must be 0. If it's a
209 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
210 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400211 */
Myron Stowef795d862014-10-30 11:54:43 -0600212 if (sz == 0xffffffff)
213 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214
215 /*
216 * I don't know how l can have all bits set. Copied from old code.
217 * Maybe it fixes a bug on some ancient platform.
218 */
219 if (l == 0xffffffff)
220 l = 0;
221
222 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600223 res->flags = decode_bar(dev, l);
224 res->flags |= IORESOURCE_SIZEALIGN;
225 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600226 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
227 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
228 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600230 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
231 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
232 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 }
234 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600235 if (l & PCI_ROM_ADDRESS_ENABLE)
236 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600237 l64 = l & PCI_ROM_ADDRESS_MASK;
238 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700239 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400240 }
241
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600242 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400243 pci_read_config_dword(dev, pos + 4, &l);
244 pci_write_config_dword(dev, pos + 4, ~0);
245 pci_read_config_dword(dev, pos + 4, &sz);
246 pci_write_config_dword(dev, pos + 4, l);
247
248 l64 |= ((u64)l << 32);
249 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600250 mask64 |= ((u64)~0 << 32);
251 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252
Myron Stowef795d862014-10-30 11:54:43 -0600253 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
254 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255
Myron Stowef795d862014-10-30 11:54:43 -0600256 if (!sz64)
257 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258
Myron Stowef795d862014-10-30 11:54:43 -0600259 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600260 if (!sz64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600261 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600262 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600263 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600264 }
Myron Stowef795d862014-10-30 11:54:43 -0600265
266 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
268 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600269 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
270 res->start = 0;
271 res->end = 0;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600272 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600273 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600274 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600275 }
276
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700277 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600278 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700279 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600280 res->start = 0;
Du Changbin01b37f82018-10-13 08:49:19 +0800281 res->end = sz64 - 1;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600282 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600283 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600284 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400285 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400286 }
287
Myron Stowef795d862014-10-30 11:54:43 -0600288 region.start = l64;
Du Changbin01b37f82018-10-13 08:49:19 +0800289 region.end = l64 + sz64 - 1;
Myron Stowef795d862014-10-30 11:54:43 -0600290
Yinghai Lufc279852013-12-09 22:54:40 -0800291 pcibios_bus_to_resource(dev->bus, res, &region);
292 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293
294 /*
295 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
296 * the corresponding resource address (the physical address used by
297 * the CPU. Converting that resource address back to a bus address
298 * should yield the original BAR value:
299 *
300 * resource_to_bus(bus_to_resource(A)) == A
301 *
302 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
303 * be claimed by the device.
304 */
305 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800306 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800307 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600308 res->end = region.end - region.start;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600309 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
Myron Stowef795d862014-10-30 11:54:43 -0600310 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800311 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800312
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600313 goto out;
314
315
316fail:
317 res->flags = 0;
318out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600319 if (res->flags)
Frederick Lawler7506dc72018-01-18 12:55:24 -0600320 pci_printk(KERN_DEBUG, dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600321
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600322 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800323}
324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
326{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400329 if (dev->non_compliant_bars)
330 return;
331
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100332 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
333 if (dev->is_virtfn)
334 return;
335
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 for (pos = 0; pos < howmany; pos++) {
337 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400339 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400343 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400345 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400346 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400347 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 }
349}
350
Bjorn Helgaas51c48b32019-01-19 11:35:04 -0600351static void pci_read_bridge_windows(struct pci_dev *bridge)
352{
353 u16 io;
354 u32 pmem, tmp;
355
356 pci_read_config_word(bridge, PCI_IO_BASE, &io);
357 if (!io) {
358 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
359 pci_read_config_word(bridge, PCI_IO_BASE, &io);
360 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
361 }
362 if (io)
363 bridge->io_window = 1;
364
365 /*
366 * DECchip 21050 pass 2 errata: the bridge may miss an address
367 * disconnect boundary by one PCI data phase. Workaround: do not
368 * use prefetching on this device.
369 */
370 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
371 return;
372
373 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
374 if (!pmem) {
375 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
376 0xffe0fff0);
377 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
378 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
379 }
380 if (!pmem)
381 return;
382
383 bridge->pref_window = 1;
384
385 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
386
387 /*
388 * Bridge claims to have a 64-bit prefetchable memory
389 * window; verify that the upper bits are actually
390 * writable.
391 */
392 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
393 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
394 0xffffffff);
395 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
396 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
397 if (tmp)
398 bridge->pref_64_window = 1;
399 }
400}
401
Bill Pemberton15856ad2012-11-21 15:35:00 -0500402static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403{
404 struct pci_dev *dev = child->self;
405 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600406 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700407 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600408 struct resource *res;
409
410 io_mask = PCI_IO_RANGE_MASK;
411 io_granularity = 0x1000;
412 if (dev->io_window_1k) {
413 /* Support 1K I/O space granularity */
414 io_mask = PCI_IO_1K_RANGE_MASK;
415 io_granularity = 0x400;
416 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 res = child->resource[0];
419 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
420 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600421 base = (io_base_lo & io_mask) << 8;
422 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
425 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
428 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600429 base |= ((unsigned long) io_base_hi << 16);
430 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 }
432
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600433 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700435 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600436 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800437 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600438 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700440}
441
Bill Pemberton15856ad2012-11-21 15:35:00 -0500442static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700443{
444 struct pci_dev *dev = child->self;
445 u16 mem_base_lo, mem_limit_lo;
446 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700447 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700448 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 res = child->resource[1];
451 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
452 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600453 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
454 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600455 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700457 region.start = base;
458 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800459 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600460 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700462}
463
Bill Pemberton15856ad2012-11-21 15:35:00 -0500464static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700465{
466 struct pci_dev *dev = child->self;
467 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700468 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700469 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700470 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473 res = child->resource[2];
474 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
475 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700476 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
477 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
480 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
483 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
484
485 /*
486 * Some bridges set the base > limit by default, and some
487 * (broken) BIOSes do not initialize them. If we find
488 * this, just assume they are not being used.
489 */
490 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700491 base64 |= (u64) mem_base_hi << 32;
492 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 }
494 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700495
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700496 base = (pci_bus_addr_t) base64;
497 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700498
499 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600500 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700501 (unsigned long long) base64);
502 return;
503 }
504
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600505 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700506 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
507 IORESOURCE_MEM | IORESOURCE_PREFETCH;
508 if (res->flags & PCI_PREF_RANGE_TYPE_64)
509 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700510 region.start = base;
511 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800512 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600513 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
515}
516
Bill Pemberton15856ad2012-11-21 15:35:00 -0500517void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700518{
519 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700520 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700521 int i;
522
523 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
524 return;
525
Frederick Lawler7506dc72018-01-18 12:55:24 -0600526 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700527 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700528 dev->transparent ? " (subtractive decode)" : "");
529
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700530 pci_bus_remove_resources(child);
531 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
532 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
533
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700534 pci_read_bridge_io(child);
535 pci_read_bridge_mmio(child);
536 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700537
538 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700539 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600540 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700541 pci_bus_add_resource(child, res,
542 PCI_SUBTRACTIVE_DECODE);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600543 pci_printk(KERN_DEBUG, dev,
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700544 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700545 res);
546 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700547 }
548 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700549}
550
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100551static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
553 struct pci_bus *b;
554
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100555 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600556 if (!b)
557 return NULL;
558
559 INIT_LIST_HEAD(&b->node);
560 INIT_LIST_HEAD(&b->children);
561 INIT_LIST_HEAD(&b->devices);
562 INIT_LIST_HEAD(&b->slots);
563 INIT_LIST_HEAD(&b->resources);
564 b->max_bus_speed = PCI_SPEED_UNKNOWN;
565 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100566#ifdef CONFIG_PCI_DOMAINS_GENERIC
567 if (parent)
568 b->domain_nr = parent->domain_nr;
569#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 return b;
571}
572
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500573static void devm_pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600574{
575 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
576
577 if (bridge->release_fn)
578 bridge->release_fn(bridge);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200579
580 pci_free_resource_list(&bridge->windows);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500581}
Jiang Liu70efde22013-06-07 16:16:51 -0600582
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500583static void pci_release_host_bridge_dev(struct device *dev)
584{
585 devm_pci_release_host_bridge_dev(dev);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200586 kfree(to_pci_host_bridge(dev));
Jiang Liu70efde22013-06-07 16:16:51 -0600587}
588
Thierry Redinga52d1442016-11-25 11:57:11 +0100589struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
Yinghai Lu7b543662012-04-02 18:31:53 -0700590{
591 struct pci_host_bridge *bridge;
592
Thierry Reding59094062016-11-25 11:57:10 +0100593 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600594 if (!bridge)
595 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700596
Bjorn Helgaas05013482013-06-05 14:22:11 -0600597 INIT_LIST_HEAD(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530598 INIT_LIST_HEAD(&bridge->dma_ranges);
Lorenzo Pieralisia1c00502017-06-28 15:13:52 -0500599 bridge->dev.release = pci_release_host_bridge_dev;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100600
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600601 /*
602 * We assume we can manage these PCIe features. Some systems may
603 * reserve these for use by the platform itself, e.g., an ACPI BIOS
604 * may implement its own AER handling and use _OSC to prevent the
605 * OS from interfering.
606 */
607 bridge->native_aer = 1;
Mika Westerberg9310f0d2018-05-23 17:22:19 -0500608 bridge->native_pcie_hotplug = 1;
Mika Westerberg1df81a62018-05-23 17:40:23 -0500609 bridge->native_shpc_hotplug = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600610 bridge->native_pme = 1;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -0500611 bridge->native_ltr = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600612
Yinghai Lu7b543662012-04-02 18:31:53 -0700613 return bridge;
614}
Thierry Redinga52d1442016-11-25 11:57:11 +0100615EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700616
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500617struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
618 size_t priv)
619{
620 struct pci_host_bridge *bridge;
621
622 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
623 if (!bridge)
624 return NULL;
625
626 INIT_LIST_HEAD(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530627 INIT_LIST_HEAD(&bridge->dma_ranges);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500628 bridge->dev.release = devm_pci_release_host_bridge_dev;
629
630 return bridge;
631}
632EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
633
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500634void pci_free_host_bridge(struct pci_host_bridge *bridge)
635{
636 pci_free_resource_list(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530637 pci_free_resource_list(&bridge->dma_ranges);
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500638
639 kfree(bridge);
640}
641EXPORT_SYMBOL(pci_free_host_bridge);
642
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700643static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500644 PCI_SPEED_UNKNOWN, /* 0 */
645 PCI_SPEED_66MHz_PCIX, /* 1 */
646 PCI_SPEED_100MHz_PCIX, /* 2 */
647 PCI_SPEED_133MHz_PCIX, /* 3 */
648 PCI_SPEED_UNKNOWN, /* 4 */
649 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
650 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
651 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
652 PCI_SPEED_UNKNOWN, /* 8 */
653 PCI_SPEED_66MHz_PCIX_266, /* 9 */
654 PCI_SPEED_100MHz_PCIX_266, /* A */
655 PCI_SPEED_133MHz_PCIX_266, /* B */
656 PCI_SPEED_UNKNOWN, /* C */
657 PCI_SPEED_66MHz_PCIX_533, /* D */
658 PCI_SPEED_100MHz_PCIX_533, /* E */
659 PCI_SPEED_133MHz_PCIX_533 /* F */
660};
661
Jacob Keller343e51a2013-07-31 06:53:16 +0000662const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500663 PCI_SPEED_UNKNOWN, /* 0 */
664 PCIE_SPEED_2_5GT, /* 1 */
665 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500666 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800667 PCIE_SPEED_16_0GT, /* 4 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500668 PCI_SPEED_UNKNOWN, /* 5 */
669 PCI_SPEED_UNKNOWN, /* 6 */
670 PCI_SPEED_UNKNOWN, /* 7 */
671 PCI_SPEED_UNKNOWN, /* 8 */
672 PCI_SPEED_UNKNOWN, /* 9 */
673 PCI_SPEED_UNKNOWN, /* A */
674 PCI_SPEED_UNKNOWN, /* B */
675 PCI_SPEED_UNKNOWN, /* C */
676 PCI_SPEED_UNKNOWN, /* D */
677 PCI_SPEED_UNKNOWN, /* E */
678 PCI_SPEED_UNKNOWN /* F */
679};
680
681void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
682{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700683 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500684}
685EXPORT_SYMBOL_GPL(pcie_update_link_speed);
686
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500687static unsigned char agp_speeds[] = {
688 AGP_UNKNOWN,
689 AGP_1X,
690 AGP_2X,
691 AGP_4X,
692 AGP_8X
693};
694
695static enum pci_bus_speed agp_speed(int agp3, int agpstat)
696{
697 int index = 0;
698
699 if (agpstat & 4)
700 index = 3;
701 else if (agpstat & 2)
702 index = 2;
703 else if (agpstat & 1)
704 index = 1;
705 else
706 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700707
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500708 if (agp3) {
709 index += 2;
710 if (index == 5)
711 index = 0;
712 }
713
714 out:
715 return agp_speeds[index];
716}
717
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500718static void pci_set_bus_speed(struct pci_bus *bus)
719{
720 struct pci_dev *bridge = bus->self;
721 int pos;
722
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500723 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
724 if (!pos)
725 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
726 if (pos) {
727 u32 agpstat, agpcmd;
728
729 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
730 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
731
732 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
733 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
734 }
735
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500736 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
737 if (pos) {
738 u16 status;
739 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500740
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700741 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
742 &status);
743
744 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500745 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700746 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500747 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700748 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400749 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500750 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400751 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500752 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500753 } else {
754 max = PCI_SPEED_66MHz_PCIX;
755 }
756
757 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700758 bus->cur_bus_speed = pcix_bus_speed[
759 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500760
761 return;
762 }
763
Yijing Wangfdfe1512013-09-05 15:55:29 +0800764 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500765 u32 linkcap;
766 u16 linksta;
767
Jiang Liu59875ae2012-07-24 17:20:06 +0800768 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700769 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Keith Buschf0157162018-09-20 10:27:17 -0600770 bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500771
Jiang Liu59875ae2012-07-24 17:20:06 +0800772 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500773 pcie_update_link_speed(bus, linksta);
774 }
775}
776
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100777static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
778{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100779 struct irq_domain *d;
780
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100781 /*
782 * Any firmware interface that can resolve the msi_domain
783 * should be called from here.
784 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100785 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800786 if (!d)
787 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100788
Jake Oshins788858e2016-02-16 21:56:22 +0000789#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
790 /*
791 * If no IRQ domain was found via the OF tree, try looking it up
792 * directly through the fwnode_handle.
793 */
794 if (!d) {
795 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
796
797 if (fwnode)
798 d = irq_find_matching_fwnode(fwnode,
799 DOMAIN_BUS_PCI_MSI);
800 }
801#endif
802
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100803 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100804}
805
806static void pci_set_bus_msi_domain(struct pci_bus *bus)
807{
808 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600809 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100810
811 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600812 * The bus can be a root bus, a subordinate bus, or a virtual bus
813 * created by an SR-IOV device. Walk up to the first bridge device
814 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100815 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600816 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
817 if (b->self)
818 d = dev_get_msi_domain(&b->self->dev);
819 }
820
821 if (!d)
822 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100823
824 dev_set_msi_domain(&bus->dev, d);
825}
826
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500827static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100828{
829 struct device *parent = bridge->dev.parent;
830 struct resource_entry *window, *n;
831 struct pci_bus *bus, *b;
832 resource_size_t offset;
833 LIST_HEAD(resources);
834 struct resource *res;
835 char addr[64], *fmt;
836 const char *name;
837 int err;
838
839 bus = pci_alloc_bus(NULL);
840 if (!bus)
841 return -ENOMEM;
842
843 bridge->bus = bus;
844
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600845 /* Temporarily move resources off the list */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100846 list_splice_init(&bridge->windows, &resources);
847 bus->sysdata = bridge->sysdata;
848 bus->msi = bridge->msi;
849 bus->ops = bridge->ops;
850 bus->number = bus->busn_res.start = bridge->busnr;
851#ifdef CONFIG_PCI_DOMAINS_GENERIC
852 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
853#endif
854
855 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
856 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600857 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100858 dev_dbg(&b->dev, "bus already known\n");
859 err = -EEXIST;
860 goto free;
861 }
862
863 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
864 bridge->busnr);
865
866 err = pcibios_root_bridge_prepare(bridge);
867 if (err)
868 goto free;
869
870 err = device_register(&bridge->dev);
871 if (err)
872 put_device(&bridge->dev);
873
874 bus->bridge = get_device(&bridge->dev);
875 device_enable_async_suspend(bus->bridge);
876 pci_set_bus_of_node(bus);
877 pci_set_bus_msi_domain(bus);
878
879 if (!parent)
880 set_dev_node(bus->bridge, pcibus_to_node(bus));
881
882 bus->dev.class = &pcibus_class;
883 bus->dev.parent = bus->bridge;
884
885 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
886 name = dev_name(&bus->dev);
887
888 err = device_register(&bus->dev);
889 if (err)
890 goto unregister;
891
892 pcibios_add_bus(bus);
893
894 /* Create legacy_io and legacy_mem files for this bus */
895 pci_create_legacy_files(bus);
896
897 if (parent)
898 dev_info(parent, "PCI host bridge to bus %s\n", name);
899 else
900 pr_info("PCI host bridge to bus %s\n", name);
901
902 /* Add initial resources to the bus */
903 resource_list_for_each_entry_safe(window, n, &resources) {
904 list_move_tail(&window->node, &bridge->windows);
905 offset = window->offset;
906 res = window->res;
907
908 if (res->flags & IORESOURCE_BUS)
909 pci_bus_insert_busn_res(bus, bus->number, res->end);
910 else
911 pci_bus_add_resource(bus, res, 0);
912
913 if (offset) {
914 if (resource_type(res) == IORESOURCE_IO)
915 fmt = " (bus address [%#06llx-%#06llx])";
916 else
917 fmt = " (bus address [%#010llx-%#010llx])";
918
919 snprintf(addr, sizeof(addr), fmt,
920 (unsigned long long)(res->start - offset),
921 (unsigned long long)(res->end - offset));
922 } else
923 addr[0] = '\0';
924
925 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
926 }
927
928 down_write(&pci_bus_sem);
929 list_add_tail(&bus->node, &pci_root_buses);
930 up_write(&pci_bus_sem);
931
932 return 0;
933
934unregister:
935 put_device(&bridge->dev);
936 device_unregister(&bridge->dev);
937
938free:
939 kfree(bus);
940 return err;
941}
942
Gilles Buloz17e8f0d2018-05-03 15:21:44 -0500943static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
944{
945 int pos;
946 u32 status;
947
948 /*
949 * If extended config space isn't accessible on a bridge's primary
950 * bus, we certainly can't access it on the secondary bus.
951 */
952 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
953 return false;
954
955 /*
956 * PCIe Root Ports and switch ports are PCIe on both sides, so if
957 * extended config space is accessible on the primary, it's also
958 * accessible on the secondary.
959 */
960 if (pci_is_pcie(bridge) &&
961 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
962 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
963 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
964 return true;
965
966 /*
967 * For the other bridge types:
968 * - PCI-to-PCI bridges
969 * - PCIe-to-PCI/PCI-X forward bridges
970 * - PCI/PCI-X-to-PCIe reverse bridges
971 * extended config space on the secondary side is only accessible
972 * if the bridge supports PCI-X Mode 2.
973 */
974 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
975 if (!pos)
976 return false;
977
978 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
979 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
980}
981
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700982static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
983 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
985 struct pci_bus *child;
986 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800987 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600989 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100990 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 if (!child)
992 return NULL;
993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 child->parent = parent;
995 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200996 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200998 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001000 /*
1001 * Initialize some portions of the bus device, but don't register
1002 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001003 */
1004 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +01001005 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001007 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -07001008 child->number = child->busn_res.start = busnr;
1009 child->primary = parent->busn_res.start;
1010 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
Yinghai Lu4f535092013-01-21 13:20:52 -08001012 if (!bridge) {
1013 child->dev.parent = parent->bridge;
1014 goto add_dev;
1015 }
Yu Zhao3789fa82008-11-22 02:41:07 +08001016
1017 child->self = bridge;
1018 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -08001019 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001020 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -05001021 pci_set_bus_speed(child);
1022
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001023 /*
1024 * Check whether extended config space is accessible on the child
1025 * bus. Note that we currently assume it is always accessible on
1026 * the root bus.
1027 */
1028 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1029 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1030 pci_info(child, "extended config space not accessible\n");
1031 }
1032
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001033 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +08001034 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1036 child->resource[i]->name = child->name;
1037 }
1038 bridge->subordinate = child;
1039
Yinghai Lu4f535092013-01-21 13:20:52 -08001040add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001041 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -08001042 ret = device_register(&child->dev);
1043 WARN_ON(ret < 0);
1044
Jiang Liu10a95742013-04-12 05:44:20 +00001045 pcibios_add_bus(child);
1046
Thierry Reding057bd2e2016-02-09 15:30:47 +01001047 if (child->ops->add_bus) {
1048 ret = child->ops->add_bus(child);
1049 if (WARN_ON(ret < 0))
1050 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1051 }
1052
Yinghai Lu4f535092013-01-21 13:20:52 -08001053 /* Create legacy_io and legacy_mem files for this bus */
1054 pci_create_legacy_files(child);
1055
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 return child;
1057}
1058
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001059struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1060 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061{
1062 struct pci_bus *child;
1063
1064 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001065 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +08001066 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001068 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001069 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 return child;
1071}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001072EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Rajat Jainf3dbd802014-09-02 16:26:00 -07001074static void pci_enable_crs(struct pci_dev *pdev)
1075{
1076 u16 root_cap = 0;
1077
1078 /* Enable CRS Software Visibility if supported */
1079 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1080 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1081 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1082 PCI_EXP_RTCTL_CRSSVE);
1083}
1084
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001085static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1086 unsigned int available_buses);
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001089 * pci_scan_bridge_extend() - Scan buses behind a bridge
1090 * @bus: Parent bus the bridge is on
1091 * @dev: Bridge itself
1092 * @max: Starting subordinate number of buses behind this bridge
1093 * @available_buses: Total number of buses available for this bridge and
1094 * the devices below. After the minimal bus space has
1095 * been allocated the remaining buses will be
1096 * distributed equally between hotplug-capable bridges.
1097 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1098 * that need to be reconfigured.
1099 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 * If it's a bridge, configure it and scan the bus behind it.
1101 * For CardBus bridges, we don't scan behind as the devices will
1102 * be handled by the bridge driver itself.
1103 *
1104 * We need to process bridges in two passes -- first we scan those
1105 * already configured by the BIOS and after we are done with all of
1106 * them, we proceed to assigning numbers to the remaining buses in
1107 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001108 *
1109 * Return: New subordinate number covering all buses behind this bridge.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001111static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1112 int max, unsigned int available_buses,
1113 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114{
1115 struct pci_bus *child;
1116 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001117 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001119 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001120 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Mika Westerbergd963f652016-06-02 11:17:13 +03001122 /*
1123 * Make sure the bridge is powered on to be able to access config
1124 * space of devices below it.
1125 */
1126 pm_runtime_get_sync(&dev->dev);
1127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001129 primary = buses & 0xFF;
1130 secondary = (buses >> 8) & 0xFF;
1131 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Frederick Lawler7506dc72018-01-18 12:55:24 -06001133 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001134 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001136 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001137 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001138 primary = bus->number;
1139 }
1140
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001141 /* Check if setup is sensible at all */
1142 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001143 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001144 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001145 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001146 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001147 broken = 1;
1148 }
1149
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001150 /*
1151 * Disable Master-Abort Mode during probing to avoid reporting of
1152 * bus errors in some architectures.
1153 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1155 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1156 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1157
Rajat Jainf3dbd802014-09-02 16:26:00 -07001158 pci_enable_crs(dev);
1159
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001160 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1161 !is_cardbus && !broken) {
1162 unsigned int cmax;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001165 * Bus already configured by firmware, process it in the
1166 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 */
1168 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001169 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
1171 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001172 * The bus might already exist for two reasons: Either we
1173 * are rescanning the bus or the bus is reachable through
1174 * more than one bridge. The second case can happen with
1175 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001177 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001178 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001179 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001180 if (!child)
1181 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001182 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001183 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001184 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 }
1186
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001188 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001189 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001190 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001191
1192 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001193 if (subordinate > max)
1194 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 /*
1198 * We need to assign a number to this bus which we always
1199 * do in the second pass.
1200 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001201 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001202 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001203
1204 /*
1205 * Temporarily disable forwarding of the
1206 * configuration cycles on all bridges in
1207 * this bus segment to avoid possible
1208 * conflicts in the second pass between two
1209 * bridges programmed with overlapping bus
1210 * ranges.
1211 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001212 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1213 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001214 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217 /* Clear errors */
1218 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1219
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001220 /*
1221 * Prevent assigning a bus number that already exists.
1222 * This can happen when a bridge is hot-plugged, so in this
1223 * case we only re-scan this bus.
1224 */
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001225 child = pci_find_bus(pci_domain_nr(bus), max+1);
1226 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001227 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001228 if (!child)
1229 goto out;
Mika Westerberga20c7f32017-10-13 21:35:43 +03001230 pci_bus_insert_busn_res(child, max+1,
1231 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001232 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001233 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001234 if (available_buses)
1235 available_buses--;
1236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 buses = (buses & 0xff000000)
1238 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001239 | ((unsigned int)(child->busn_res.start) << 8)
1240 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 /*
1243 * yenta.c forces a secondary latency timer of 176.
1244 * Copy that behaviour here.
1245 */
1246 if (is_cardbus) {
1247 buses &= ~0xff000000;
1248 buses |= CARDBUS_LATENCY_TIMER << 24;
1249 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001250
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001251 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1253
1254 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001255 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001256 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001260 * For CardBus bridges, we leave 4 bus numbers as
1261 * cards with a PCI-to-PCI bridge can be inserted
1262 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001264 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001265 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001266 if (pci_find_bus(pci_domain_nr(bus),
1267 max+i+1))
1268 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001269 while (parent->parent) {
1270 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001271 (parent->busn_res.end > max) &&
1272 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001273 j = 1;
1274 }
1275 parent = parent->parent;
1276 }
1277 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001278
Dominik Brodowski49887942005-12-08 16:53:12 +01001279 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001280 * Often, there are two CardBus
1281 * bridges -- try to leave one
1282 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001283 */
1284 i /= 2;
1285 break;
1286 }
1287 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001288 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001290
1291 /* Set subordinate bus number to its real value */
Yinghai Lubc76b732012-05-17 18:51:13 -07001292 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1294 }
1295
Gary Hadecb3576f2008-02-08 14:00:52 -08001296 sprintf(child->name,
1297 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1298 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Mika Westerberge412d632018-05-24 13:23:52 -05001300 /* Check that all devices are accessible */
Dominik Brodowski49887942005-12-08 16:53:12 +01001301 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001302 if ((child->busn_res.end > bus->busn_res.end) ||
1303 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001304 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001305 (child->busn_res.end < bus->number)) {
Mika Westerberge412d632018-05-24 13:23:52 -05001306 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1307 &child->busn_res);
1308 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001309 }
1310 bus = bus->parent;
1311 }
1312
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001313out:
1314 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1315
Mika Westerbergd963f652016-06-02 11:17:13 +03001316 pm_runtime_put(&dev->dev);
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 return max;
1319}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001320
1321/*
1322 * pci_scan_bridge() - Scan buses behind a bridge
1323 * @bus: Parent bus the bridge is on
1324 * @dev: Bridge itself
1325 * @max: Starting subordinate number of buses behind this bridge
1326 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1327 * that need to be reconfigured.
1328 *
1329 * If it's a bridge, configure it and scan the bus behind it.
1330 * For CardBus bridges, we don't scan behind as the devices will
1331 * be handled by the bridge driver itself.
1332 *
1333 * We need to process bridges in two passes -- first we scan those
1334 * already configured by the BIOS and after we are done with all of
1335 * them, we proceed to assigning numbers to the remaining buses in
1336 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001337 *
1338 * Return: New subordinate number covering all buses behind this bridge.
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001339 */
1340int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1341{
1342 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1343}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001344EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346/*
1347 * Read interrupt line and base address registers.
1348 * The architecture-dependent code can tweak these, of course.
1349 */
1350static void pci_read_irq(struct pci_dev *dev)
1351{
1352 unsigned char irq;
1353
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001354 /* VFs are not allowed to use INTx, so skip the config reads */
1355 if (dev->is_virtfn) {
1356 dev->pin = 0;
1357 dev->irq = 0;
1358 return;
1359 }
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001362 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 if (irq)
1364 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1365 dev->irq = irq;
1366}
1367
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001368void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001369{
1370 int pos;
1371 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001372 int type;
1373 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001374
1375 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1376 if (!pos)
1377 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001378
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001379 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001380 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001381 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001382 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1383 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001384
1385 /*
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001386 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1387 * of a Link. No PCIe component has two Links. Two Links are
1388 * connected by a Switch that has a Port on each Link and internal
1389 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001390 */
1391 type = pci_pcie_type(pdev);
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001392 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1393 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001394 pdev->has_secondary_link = 1;
1395 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1396 type == PCI_EXP_TYPE_DOWNSTREAM) {
1397 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001398
1399 /*
1400 * Usually there's an upstream device (Root Port or Switch
1401 * Downstream Port), but we can't assume one exists.
1402 */
1403 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001404 pdev->has_secondary_link = 1;
1405 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001406}
1407
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001408void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001409{
Eric W. Biederman28760482009-09-09 14:09:24 -07001410 u32 reg32;
1411
Jiang Liu59875ae2012-07-24 17:20:06 +08001412 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001413 if (reg32 & PCI_EXP_SLTCAP_HPC)
1414 pdev->is_hotplug_bridge = 1;
1415}
1416
Lukas Wunner8531e282017-03-10 21:23:45 +01001417static void set_pcie_thunderbolt(struct pci_dev *dev)
1418{
1419 int vsec = 0;
1420 u32 header;
1421
1422 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1423 PCI_EXT_CAP_ID_VNDR))) {
1424 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1425
1426 /* Is the device part of a Thunderbolt controller? */
1427 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1428 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1429 dev->is_thunderbolt = 1;
1430 return;
1431 }
1432 }
1433}
1434
Mika Westerberg617654a2018-08-16 12:28:48 +03001435static void set_pcie_untrusted(struct pci_dev *dev)
1436{
1437 struct pci_dev *parent;
1438
1439 /*
1440 * If the upstream bridge is untrusted we treat this device
1441 * untrusted as well.
1442 */
1443 parent = pci_upstream_bridge(dev);
1444 if (parent && parent->untrusted)
1445 dev->untrusted = true;
1446}
1447
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001448/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001449 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001450 * @dev: PCI device
1451 *
1452 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1453 * when forwarding a type1 configuration request the bridge must check that
1454 * the extended register address field is zero. The bridge is not permitted
1455 * to forward the transactions and must handle it as an Unsupported Request.
1456 * Some bridges do not follow this rule and simply drop the extended register
1457 * bits, resulting in the standard config space being aliased, every 256
1458 * bytes across the entire configuration space. Test for this condition by
1459 * comparing the first dword of each potential alias to the vendor/device ID.
1460 * Known offenders:
1461 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1462 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1463 */
1464static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1465{
1466#ifdef CONFIG_PCI_QUIRKS
1467 int pos;
1468 u32 header, tmp;
1469
1470 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1471
1472 for (pos = PCI_CFG_SPACE_SIZE;
1473 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1474 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1475 || header != tmp)
1476 return false;
1477 }
1478
1479 return true;
1480#else
1481 return false;
1482#endif
1483}
1484
1485/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001486 * pci_cfg_space_size - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001487 * @dev: PCI device
1488 *
1489 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1490 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1491 * access it. Maybe we don't have a way to generate extended config space
1492 * accesses, or the device is behind a reverse Express bridge. So we try
1493 * reading the dword at 0x100 which must either be 0 or a valid extended
1494 * capability header.
1495 */
1496static int pci_cfg_space_size_ext(struct pci_dev *dev)
1497{
1498 u32 status;
1499 int pos = PCI_CFG_SPACE_SIZE;
1500
1501 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001502 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001503 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001504 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001505
1506 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001507}
1508
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001509#ifdef CONFIG_PCI_IOV
1510static bool is_vf0(struct pci_dev *dev)
1511{
1512 if (pci_iov_virtfn_devfn(dev->physfn, 0) == dev->devfn &&
1513 pci_iov_virtfn_bus(dev->physfn, 0) == dev->bus->number)
1514 return true;
1515
1516 return false;
1517}
1518#endif
1519
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001520int pci_cfg_space_size(struct pci_dev *dev)
1521{
1522 int pos;
1523 u32 status;
1524 u16 class;
1525
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001526#ifdef CONFIG_PCI_IOV
1527 /* Read cached value for all VFs except for VF0 */
1528 if (dev->is_virtfn && !is_vf0(dev))
1529 return dev->physfn->sriov->cfg_size;
1530#endif
1531
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001532 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1533 return PCI_CFG_SPACE_SIZE;
1534
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001535 class = dev->class >> 8;
1536 if (class == PCI_CLASS_BRIDGE_HOST)
1537 return pci_cfg_space_size_ext(dev);
1538
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001539 if (pci_is_pcie(dev))
1540 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001541
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001542 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1543 if (!pos)
1544 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001545
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001546 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1547 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1548 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001549
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001550 return PCI_CFG_SPACE_SIZE;
1551}
1552
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001553static u32 pci_class(struct pci_dev *dev)
1554{
1555 u32 class;
1556
1557#ifdef CONFIG_PCI_IOV
1558 if (dev->is_virtfn)
1559 return dev->physfn->sriov->class;
1560#endif
1561 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1562 return class;
1563}
1564
1565static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1566{
1567#ifdef CONFIG_PCI_IOV
1568 if (dev->is_virtfn) {
1569 *vendor = dev->physfn->sriov->subsystem_vendor;
1570 *device = dev->physfn->sriov->subsystem_device;
1571 return;
1572 }
1573#endif
1574 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1575 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1576}
1577
1578static u8 pci_hdr_type(struct pci_dev *dev)
1579{
1580 u8 hdr_type;
1581
1582#ifdef CONFIG_PCI_IOV
1583 if (dev->is_virtfn)
1584 return dev->physfn->sriov->hdr_type;
1585#endif
1586 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1587 return hdr_type;
1588}
1589
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001590#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001591
Guilherme G. Piccolie80e7ed2015-10-21 12:17:35 -02001592static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001593{
1594 /*
1595 * Disable the MSI hardware to avoid screaming interrupts
1596 * during boot. This is the power on reset default so
1597 * usually this should be a noop.
1598 */
1599 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1600 if (dev->msi_cap)
1601 pci_msi_set_enable(dev, 0);
1602
1603 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1604 if (dev->msix_cap)
1605 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1606}
1607
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001609 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001610 * @dev: PCI device
1611 *
1612 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1613 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1614 */
1615static int pci_intx_mask_broken(struct pci_dev *dev)
1616{
1617 u16 orig, toggle, new;
1618
1619 pci_read_config_word(dev, PCI_COMMAND, &orig);
1620 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1621 pci_write_config_word(dev, PCI_COMMAND, toggle);
1622 pci_read_config_word(dev, PCI_COMMAND, &new);
1623
1624 pci_write_config_word(dev, PCI_COMMAND, orig);
1625
1626 /*
1627 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1628 * r2.3, so strictly speaking, a device is not *broken* if it's not
1629 * writable. But we'll live with the misnomer for now.
1630 */
1631 if (new != toggle)
1632 return 1;
1633 return 0;
1634}
1635
Sinan Kaya11eb0e02018-06-04 22:16:09 -04001636static void early_dump_pci_device(struct pci_dev *pdev)
1637{
1638 u32 value[256 / 4];
1639 int i;
1640
1641 pci_info(pdev, "config space:\n");
1642
1643 for (i = 0; i < 256; i += 4)
1644 pci_read_config_dword(pdev, i, &value[i / 4]);
1645
1646 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1647 value, 256, false);
1648}
1649
Piotr Gregor99b3c582017-05-26 22:02:25 +01001650/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001651 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 * @dev: the device structure to fill
1653 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001654 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001655 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001657 * Returns 0 on success and negative if unknown type of device (not normal,
1658 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001660int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661{
1662 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001663 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001664 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001665 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001666 struct pci_bus_region region;
1667 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001668
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001669 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001670
1671 dev->sysdata = dev->bus->sysdata;
1672 dev->dev.parent = dev->bus->bridge;
1673 dev->dev.bus = &pci_bus_type;
1674 dev->hdr_type = hdr_type & 0x7f;
1675 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001676 dev->error_state = pci_channel_io_normal;
1677 set_pcie_port_type(dev);
1678
Yijing Wang017ffe62015-07-17 17:16:32 +08001679 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001680
1681 /*
1682 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1683 * set this higher, assuming the system even supports it.
1684 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001685 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001687 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1688 dev->bus->number, PCI_SLOT(dev->devfn),
1689 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001691 class = pci_class(dev);
1692
Auke Kokb8a3a522007-06-08 15:46:30 -07001693 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001694 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Frederick Lawler7506dc72018-01-18 12:55:24 -06001696 pci_printk(KERN_DEBUG, dev, "[%04x:%04x] type %02x class %#08x\n",
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001697 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Sinan Kaya11eb0e02018-06-04 22:16:09 -04001699 if (pci_early_dump)
1700 early_dump_pci_device(dev);
1701
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001702 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001703 dev->cfg_size = pci_cfg_space_size(dev);
1704
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001705 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001706 set_pcie_thunderbolt(dev);
1707
Mika Westerberg617654a2018-08-16 12:28:48 +03001708 set_pcie_untrusted(dev);
1709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001711 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712
1713 /* Early fixups, before probing the BARs */
1714 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001715
1716 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001717 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001719 if (dev->non_compliant_bars) {
1720 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1721 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001722 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001723 cmd &= ~PCI_COMMAND_IO;
1724 cmd &= ~PCI_COMMAND_MEMORY;
1725 pci_write_config_word(dev, PCI_COMMAND, cmd);
1726 }
1727 }
1728
Piotr Gregor99b3c582017-05-26 22:02:25 +01001729 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1730
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 switch (dev->hdr_type) { /* header type */
1732 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1733 if (class == PCI_CLASS_BRIDGE_PCI)
1734 goto bad;
1735 pci_read_irq(dev);
1736 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001737
1738 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001739
1740 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001741 * Do the ugly legacy mode stuff here rather than broken chip
1742 * quirk code. Legacy mode ATA controllers have fixed
1743 * addresses. These are not always echoed in BAR0-3, and
1744 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001745 */
1746 if (class == PCI_CLASS_STORAGE_IDE) {
1747 u8 progif;
1748 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1749 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001750 region.start = 0x1F0;
1751 region.end = 0x1F7;
1752 res = &dev->resource[0];
1753 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001754 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001755 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001756 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001757 region.start = 0x3F6;
1758 region.end = 0x3F6;
1759 res = &dev->resource[1];
1760 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001761 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001762 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001763 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001764 }
1765 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001766 region.start = 0x170;
1767 region.end = 0x177;
1768 res = &dev->resource[2];
1769 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001770 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001771 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001772 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001773 region.start = 0x376;
1774 region.end = 0x376;
1775 res = &dev->resource[3];
1776 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001777 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001778 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001779 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001780 }
1781 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 break;
1783
1784 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001785 /*
1786 * The PCI-to-PCI bridge spec requires that subtractive
1787 * decoding (i.e. transparent) bridge must have programming
1788 * interface code of 0x01.
1789 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001790 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 dev->transparent = ((dev->class & 0xff) == 1);
1792 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Bjorn Helgaas51c48b32019-01-19 11:35:04 -06001793 pci_read_bridge_windows(dev);
Eric W. Biederman28760482009-09-09 14:09:24 -07001794 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001795 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1796 if (pos) {
1797 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1798 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1799 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 break;
1801
1802 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1803 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1804 goto bad;
1805 pci_read_irq(dev);
1806 pci_read_bases(dev, 1, 0);
1807 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1808 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1809 break;
1810
1811 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06001812 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001813 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001814 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
1816 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001817 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001818 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001819 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 }
1821
1822 /* We found a fine healthy device, go go go... */
1823 return 0;
1824}
1825
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001826static void pci_configure_mps(struct pci_dev *dev)
1827{
1828 struct pci_dev *bridge = pci_upstream_bridge(dev);
Myron Stowe9f0e8932018-08-13 12:19:46 -06001829 int mps, mpss, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001830
1831 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1832 return;
1833
Myron Stowe3dbe97e2018-08-13 12:19:39 -06001834 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1835 if (dev->is_virtfn)
1836 return;
1837
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001838 mps = pcie_get_mps(dev);
1839 p_mps = pcie_get_mps(bridge);
1840
1841 if (mps == p_mps)
1842 return;
1843
1844 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001845 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001846 mps, pci_name(bridge), p_mps);
1847 return;
1848 }
Keith Busch27d868b2015-08-24 08:48:16 -05001849
1850 /*
1851 * Fancier MPS configuration is done later by
1852 * pcie_bus_configure_settings()
1853 */
1854 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1855 return;
1856
Myron Stowe9f0e8932018-08-13 12:19:46 -06001857 mpss = 128 << dev->pcie_mpss;
1858 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
1859 pcie_set_mps(bridge, mpss);
1860 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
1861 mpss, p_mps, 128 << bridge->pcie_mpss);
1862 p_mps = pcie_get_mps(bridge);
1863 }
1864
Keith Busch27d868b2015-08-24 08:48:16 -05001865 rc = pcie_set_mps(dev, p_mps);
1866 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001867 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001868 p_mps);
1869 return;
1870 }
1871
Frederick Lawler7506dc72018-01-18 12:55:24 -06001872 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Myron Stowe9f0e8932018-08-13 12:19:46 -06001873 p_mps, mps, mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001874}
1875
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001876static struct hpp_type0 pci_default_type0 = {
1877 .revision = 1,
1878 .cache_line_size = 8,
1879 .latency_timer = 0x40,
1880 .enable_serr = 0,
1881 .enable_perr = 0,
1882};
1883
1884static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1885{
1886 u16 pci_cmd, pci_bctl;
1887
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001888 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001889 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001890
1891 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001892 pci_warn(dev, "PCI settings rev %d not supported; using defaults\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001893 hpp->revision);
1894 hpp = &pci_default_type0;
1895 }
1896
1897 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1898 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1899 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1900 if (hpp->enable_serr)
1901 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001902 if (hpp->enable_perr)
1903 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001904 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1905
1906 /* Program bridge control value */
1907 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1908 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1909 hpp->latency_timer);
1910 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001911 if (hpp->enable_perr)
1912 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001913 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1914 }
1915}
1916
1917static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1918{
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001919 int pos;
1920
1921 if (!hpp)
1922 return;
1923
1924 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1925 if (!pos)
1926 return;
1927
Frederick Lawler7506dc72018-01-18 12:55:24 -06001928 pci_warn(dev, "PCI-X settings not supported\n");
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001929}
1930
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001931static bool pcie_root_rcb_set(struct pci_dev *dev)
1932{
1933 struct pci_dev *rp = pcie_find_root_port(dev);
1934 u16 lnkctl;
1935
1936 if (!rp)
1937 return false;
1938
1939 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1940 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1941 return true;
1942
1943 return false;
1944}
1945
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001946static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1947{
1948 int pos;
1949 u32 reg32;
1950
1951 if (!hpp)
1952 return;
1953
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001954 if (!pci_is_pcie(dev))
1955 return;
1956
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001957 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001958 pci_warn(dev, "PCIe settings rev %d not supported\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001959 hpp->revision);
1960 return;
1961 }
1962
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001963 /*
1964 * Don't allow _HPX to change MPS or MRRS settings. We manage
1965 * those to make sure they're consistent with the rest of the
1966 * platform.
1967 */
1968 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1969 PCI_EXP_DEVCTL_READRQ;
1970 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1971 PCI_EXP_DEVCTL_READRQ);
1972
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001973 /* Initialize Device Control Register */
1974 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1975 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1976
1977 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001978 if (pcie_cap_has_lnkctl(dev)) {
1979
1980 /*
1981 * If the Root Port supports Read Completion Boundary of
1982 * 128, set RCB to 128. Otherwise, clear it.
1983 */
1984 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1985 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1986 if (pcie_root_rcb_set(dev))
1987 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1988
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001989 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1990 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001991 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001992
1993 /* Find Advanced Error Reporting Enhanced Capability */
1994 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1995 if (!pos)
1996 return;
1997
1998 /* Initialize Uncorrectable Error Mask Register */
1999 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
2000 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
2001 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
2002
2003 /* Initialize Uncorrectable Error Severity Register */
2004 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
2005 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
2006 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
2007
2008 /* Initialize Correctable Error Mask Register */
2009 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
2010 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
2011 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
2012
2013 /* Initialize Advanced Error Capabilities and Control Register */
2014 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
2015 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002016
Bjorn Helgaas675734b2017-03-21 13:01:30 -05002017 /* Don't enable ECRC generation or checking if unsupported */
2018 if (!(reg32 & PCI_ERR_CAP_ECRC_GENC))
2019 reg32 &= ~PCI_ERR_CAP_ECRC_GENE;
2020 if (!(reg32 & PCI_ERR_CAP_ECRC_CHKC))
2021 reg32 &= ~PCI_ERR_CAP_ECRC_CHKE;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06002022 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
2023
2024 /*
2025 * FIXME: The following two registers are not supported yet.
2026 *
2027 * o Secondary Uncorrectable Error Severity Register
2028 * o Secondary Uncorrectable Error Mask Register
2029 */
2030}
2031
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002032int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05002033{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002034 struct pci_host_bridge *host;
2035 u32 cap;
2036 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002037 int ret;
2038
2039 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002040 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002041
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002042 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05002043 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002044 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002045
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002046 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2047 return 0;
2048
2049 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2050 if (ret)
2051 return 0;
2052
2053 host = pci_find_host_bridge(dev->bus);
2054 if (!host)
2055 return 0;
2056
2057 /*
2058 * If some device in the hierarchy doesn't handle Extended Tags
2059 * correctly, make sure they're disabled.
2060 */
2061 if (host->no_ext_tags) {
2062 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002063 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002064 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2065 PCI_EXP_DEVCTL_EXT_TAG);
2066 }
2067 return 0;
2068 }
2069
2070 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002071 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05002072 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2073 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002074 }
2075 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002076}
2077
dingtianhonga99b6462017-08-15 11:23:23 +08002078/**
2079 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2080 * @dev: PCI device to query
2081 *
2082 * Returns true if the device has enabled relaxed ordering attribute.
2083 */
2084bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2085{
2086 u16 v;
2087
2088 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2089
2090 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2091}
2092EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2093
2094static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2095{
2096 struct pci_dev *root;
2097
2098 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2099 if (dev->is_virtfn)
2100 return;
2101
2102 if (!pcie_relaxed_ordering_enabled(dev))
2103 return;
2104
2105 /*
2106 * For now, we only deal with Relaxed Ordering issues with Root
2107 * Ports. Peer-to-Peer DMA is another can of worms.
2108 */
2109 root = pci_find_pcie_root_port(dev);
2110 if (!root)
2111 return;
2112
2113 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2114 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2115 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06002116 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08002117 }
2118}
2119
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002120static void pci_configure_ltr(struct pci_dev *dev)
2121{
2122#ifdef CONFIG_PCIEASPM
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002123 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002124 struct pci_dev *bridge;
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002125 u32 cap, ctl;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002126
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002127 if (!pci_is_pcie(dev))
2128 return;
2129
2130 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2131 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2132 return;
2133
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002134 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2135 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2136 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2137 dev->ltr_path = 1;
2138 return;
2139 }
2140
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002141 bridge = pci_upstream_bridge(dev);
2142 if (bridge && bridge->ltr_path)
2143 dev->ltr_path = 1;
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002144
2145 return;
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002146 }
2147
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002148 if (!host->native_ltr)
2149 return;
2150
2151 /*
2152 * Software must not enable LTR in an Endpoint unless the Root
2153 * Complex and all intermediate Switches indicate support for LTR.
2154 * PCIe r4.0, sec 6.18.
2155 */
2156 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT ||
2157 ((bridge = pci_upstream_bridge(dev)) &&
2158 bridge->ltr_path)) {
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002159 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2160 PCI_EXP_DEVCTL2_LTR_EN);
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002161 dev->ltr_path = 1;
2162 }
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002163#endif
2164}
2165
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002166static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2167{
2168#ifdef CONFIG_PCI_PASID
2169 struct pci_dev *bridge;
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002170 int pcie_type;
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002171 u32 cap;
2172
2173 if (!pci_is_pcie(dev))
2174 return;
2175
2176 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2177 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2178 return;
2179
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002180 pcie_type = pci_pcie_type(dev);
2181 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2182 pcie_type == PCI_EXP_TYPE_RC_END)
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002183 dev->eetlp_prefix_path = 1;
2184 else {
2185 bridge = pci_upstream_bridge(dev);
2186 if (bridge && bridge->eetlp_prefix_path)
2187 dev->eetlp_prefix_path = 1;
2188 }
2189#endif
2190}
2191
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302192static void pci_configure_serr(struct pci_dev *dev)
2193{
2194 u16 control;
2195
2196 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2197
2198 /*
2199 * A bridge will not forward ERR_ messages coming from an
2200 * endpoint unless SERR# forwarding is enabled.
2201 */
2202 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2203 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2204 control |= PCI_BRIDGE_CTL_SERR;
2205 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2206 }
2207 }
2208}
2209
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002210static void pci_configure_device(struct pci_dev *dev)
2211{
2212 struct hotplug_params hpp;
2213 int ret;
2214
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002215 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002216 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08002217 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002218 pci_configure_ltr(dev);
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002219 pci_configure_eetlp_prefix(dev);
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302220 pci_configure_serr(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002221
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002222 memset(&hpp, 0, sizeof(hpp));
2223 ret = pci_get_hp_params(dev, &hpp);
2224 if (ret)
2225 return;
2226
2227 program_hpp_type2(dev, hpp.t2);
2228 program_hpp_type1(dev, hpp.t1);
2229 program_hpp_type0(dev, hpp.t0);
2230}
2231
Zhao, Yu201de562008-10-13 19:49:55 +08002232static void pci_release_capabilities(struct pci_dev *dev)
2233{
Rajat Jaindb89ccb2018-06-30 15:07:17 -05002234 pci_aer_exit(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002235 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002236 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08002237 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002238}
2239
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002241 * pci_release_dev - Free a PCI device structure when all users of it are
2242 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 * @dev: device that's been disconnected
2244 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002245 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 * done.
2247 */
2248static void pci_release_dev(struct device *dev)
2249{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002250 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002252 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002253 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002254 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002255 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002256 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002257 kfree(pci_dev->driver_override);
Andy Shevchenkoc6635792018-08-30 13:32:36 +03002258 bitmap_free(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 kfree(pci_dev);
2260}
2261
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002262struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002263{
2264 struct pci_dev *dev;
2265
2266 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2267 if (!dev)
2268 return NULL;
2269
Michael Ellerman65891212007-04-05 17:19:08 +10002270 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002271 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002272 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10002273
2274 return dev;
2275}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002276EXPORT_SYMBOL(pci_alloc_dev);
2277
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002278static bool pci_bus_crs_vendor_id(u32 l)
2279{
2280 return (l & 0xffff) == 0x0001;
2281}
2282
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002283static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2284 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002285{
2286 int delay = 1;
2287
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002288 if (!pci_bus_crs_vendor_id(*l))
2289 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002290
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002291 if (!timeout)
2292 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002293
Rajat Jain89665a62014-09-08 14:19:49 -07002294 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002295 * We got the reserved Vendor ID that indicates a completion with
2296 * Configuration Request Retry Status (CRS). Retry until we get a
2297 * valid Vendor ID or we time out.
Rajat Jain89665a62014-09-08 14:19:49 -07002298 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002299 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002300 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002301 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2302 pci_domain_nr(bus), bus->number,
2303 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2304
Yinghai Luefdc87d2012-01-27 10:55:10 -08002305 return false;
2306 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002307 if (delay >= 1000)
2308 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2309 pci_domain_nr(bus), bus->number,
2310 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002311
2312 msleep(delay);
2313 delay *= 2;
2314
2315 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2316 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002317 }
2318
Sinan Kayae78e6612017-08-29 14:45:45 -05002319 if (delay >= 1000)
2320 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2321 pci_domain_nr(bus), bus->number,
2322 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2323
Yinghai Luefdc87d2012-01-27 10:55:10 -08002324 return true;
2325}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002326
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002327bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2328 int timeout)
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002329{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002330 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2331 return false;
2332
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002333 /* Some broken boards return 0 or ~0 if a slot is empty: */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002334 if (*l == 0xffffffff || *l == 0x00000000 ||
2335 *l == 0x0000ffff || *l == 0xffff0000)
2336 return false;
2337
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002338 if (pci_bus_crs_vendor_id(*l))
2339 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002340
2341 return true;
2342}
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002343
2344bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2345 int timeout)
2346{
2347#ifdef CONFIG_PCI_QUIRKS
2348 struct pci_dev *bridge = bus->self;
2349
2350 /*
2351 * Certain IDT switches have an issue where they improperly trigger
2352 * ACS Source Validation errors on completions for config reads.
2353 */
2354 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2355 bridge->device == 0x80b5)
2356 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2357#endif
2358
2359 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2360}
Yinghai Luefdc87d2012-01-27 10:55:10 -08002361EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2362
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002364 * Read the config data for a PCI device, sanity-check it,
2365 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002367static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368{
2369 struct pci_dev *dev;
2370 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Yinghai Luefdc87d2012-01-27 10:55:10 -08002372 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 return NULL;
2374
Gu Zheng8b1fce02013-05-25 21:48:31 +08002375 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 if (!dev)
2377 return NULL;
2378
Linus Torvalds1da177e2005-04-16 15:20:36 -07002379 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380 dev->vendor = l & 0xffff;
2381 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002383 pci_set_of_node(dev);
2384
Yu Zhao480b93b2009-03-20 11:25:14 +08002385 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002386 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387 kfree(dev);
2388 return NULL;
2389 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002390
2391 return dev;
2392}
2393
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002394static void pcie_report_downtraining(struct pci_dev *dev)
2395{
2396 if (!pci_is_pcie(dev))
2397 return;
2398
2399 /* Look from the device up to avoid downstream ports with no devices */
2400 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2401 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2402 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2403 return;
2404
2405 /* Multi-function PCIe devices share the same link/status */
2406 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2407 return;
2408
2409 /* Print link status only if the device is constrained by the fabric */
2410 __pcie_print_link_status(dev, false);
2411}
2412
Zhao, Yu201de562008-10-13 19:49:55 +08002413static void pci_init_capabilities(struct pci_dev *dev)
2414{
Sean O. Stalley938174e2015-10-29 17:35:39 -05002415 /* Enhanced Allocation */
2416 pci_ea_init(dev);
2417
Guilherme G. Piccolie80e7ed2015-10-21 12:17:35 -02002418 /* Setup MSI caps & disable MSI/MSI-X interrupts */
2419 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002420
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002421 /* Buffers for saving PCIe and PCI-X capabilities */
2422 pci_allocate_cap_save_buffers(dev);
2423
Zhao, Yu201de562008-10-13 19:49:55 +08002424 /* Power Management */
2425 pci_pm_init(dev);
2426
2427 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06002428 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08002429
2430 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08002431 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002432
2433 /* Single Root I/O Virtualization */
2434 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002435
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05002436 /* Address Translation Services */
2437 pci_ats_init(dev);
2438
Allen Kayae21ee62009-10-07 10:27:17 -07002439 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08002440 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05002441
Jonathan Yong9bb04a02016-06-11 14:13:38 -05002442 /* Precision Time Measurement */
2443 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05002444
Keith Busch66b80802016-09-27 16:23:34 -04002445 /* Advanced Error Reporting */
2446 pci_aer_init(dev);
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002447
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002448 pcie_report_downtraining(dev);
2449
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002450 if (pci_probe_reset_function(dev) == 0)
2451 dev->reset_fn = 1;
Zhao, Yu201de562008-10-13 19:49:55 +08002452}
2453
Marc Zyngier098259e2015-10-02 10:19:32 +01002454/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002455 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002456 * devices. Firmware interfaces that can select the MSI domain on a
2457 * per-device basis should be called from here.
2458 */
2459static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2460{
2461 struct irq_domain *d;
2462
2463 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002464 * If a domain has been set through the pcibios_add_device()
Marc Zyngier098259e2015-10-02 10:19:32 +01002465 * callback, then this is the one (platform code knows best).
2466 */
2467 d = dev_get_msi_domain(&dev->dev);
2468 if (d)
2469 return d;
2470
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002471 /*
2472 * Let's see if we have a firmware interface able to provide
2473 * the domain.
2474 */
2475 d = pci_msi_get_device_domain(dev);
2476 if (d)
2477 return d;
2478
Marc Zyngier098259e2015-10-02 10:19:32 +01002479 return NULL;
2480}
2481
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002482static void pci_set_msi_domain(struct pci_dev *dev)
2483{
Marc Zyngier098259e2015-10-02 10:19:32 +01002484 struct irq_domain *d;
2485
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002486 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002487 * If the platform or firmware interfaces cannot supply a
2488 * device-specific MSI domain, then inherit the default domain
2489 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002490 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002491 d = pci_dev_msi_domain(dev);
2492 if (!d)
2493 d = dev_get_msi_domain(&dev->bus->dev);
2494
2495 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002496}
2497
Sam Ravnborg96bde062007-03-26 21:53:30 -08002498void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002499{
Yinghai Lu4f535092013-01-21 13:20:52 -08002500 int ret;
2501
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002502 pci_configure_device(dev);
2503
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 device_initialize(&dev->dev);
2505 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506
Yinghai Lu7629d192013-01-21 13:20:44 -08002507 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002509 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 dev->dev.coherent_dma_mask = 0xffffffffull;
2511
Christoph Hellwigb0da3492018-10-09 16:08:24 +02002512 dma_set_max_seg_size(&dev->dev, 65536);
Christoph Hellwiga6f44cf2018-10-09 16:08:23 +02002513 dma_set_seg_boundary(&dev->dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002514
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 /* Fix up broken headers */
2516 pci_fixup_device(pci_fixup_header, dev);
2517
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002518 /* Moved out from quirk header fixup code */
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002519 pci_reassigndev_resource_alignment(dev);
2520
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002521 /* Clear the state_saved flag */
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002522 dev->state_saved = false;
2523
Zhao, Yu201de562008-10-13 19:49:55 +08002524 /* Initialize various capabilities */
2525 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002526
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 /*
2528 * Add the device to our list of discovered devices
2529 * and the bus list for fixup functions, etc.
2530 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002531 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002533 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002534
Yinghai Lu4f535092013-01-21 13:20:52 -08002535 ret = pcibios_add_device(dev);
2536 WARN_ON(ret < 0);
2537
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002538 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002539 pci_set_msi_domain(dev);
2540
Yinghai Lu4f535092013-01-21 13:20:52 -08002541 /* Notifier could use PCI capabilities */
2542 dev->match_driver = false;
2543 ret = device_add(&dev->dev);
2544 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002545}
2546
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002547struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002548{
2549 struct pci_dev *dev;
2550
Trent Piepho90bdb312009-03-20 14:56:00 -06002551 dev = pci_get_slot(bus, devfn);
2552 if (dev) {
2553 pci_dev_put(dev);
2554 return dev;
2555 }
2556
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002557 dev = pci_scan_device(bus, devfn);
2558 if (!dev)
2559 return NULL;
2560
2561 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562
2563 return dev;
2564}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002565EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002567static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002568{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002569 int pos;
2570 u16 cap = 0;
2571 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002572
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002573 if (pci_ari_enabled(bus)) {
2574 if (!dev)
2575 return 0;
2576 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2577 if (!pos)
2578 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002579
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002580 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2581 next_fn = PCI_ARI_CAP_NFN(cap);
2582 if (next_fn <= fn)
2583 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002584
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002585 return next_fn;
2586 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002587
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002588 /* dev may be NULL for non-contiguous multifunction devices */
2589 if (!dev || dev->multifunction)
2590 return (fn + 1) % 8;
2591
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002592 return 0;
2593}
2594
2595static int only_one_child(struct pci_bus *bus)
2596{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002597 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002598
2599 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002600 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2601 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002602 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002603 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2604 return 0;
2605
2606 /*
2607 * A PCIe Downstream Port normally leads to a Link with only Device
2608 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2609 * only for Device 0 in that situation.
2610 *
2611 * Checking has_secondary_link is a hack to identify Downstream
2612 * Ports because sometimes Switches are configured such that the
2613 * PCIe Port Type labels are backwards.
2614 */
2615 if (bridge && pci_is_pcie(bridge) && bridge->has_secondary_link)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002616 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002617
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002618 return 0;
2619}
2620
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002622 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002624 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 *
2626 * Scan a PCI slot on the specified PCI bus for devices, adding
2627 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002628 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002629 *
2630 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002632int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002634 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002635 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002636
2637 if (only_one_child(bus) && (devfn > 0))
2638 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002640 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002641 if (!dev)
2642 return 0;
Hari Vyas44bda4b2018-07-03 14:35:41 +05302643 if (!pci_dev_is_added(dev))
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002644 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002646 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002647 dev = pci_scan_single_device(bus, devfn + fn);
2648 if (dev) {
Hari Vyas44bda4b2018-07-03 14:35:41 +05302649 if (!pci_dev_is_added(dev))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002650 nr++;
2651 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 }
2653 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002654
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002655 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002656 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002657 pcie_aspm_init_link_state(bus->self);
2658
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 return nr;
2660}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002661EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662
Jon Masonb03e7492011-07-20 15:20:54 -05002663static int pcie_find_smpss(struct pci_dev *dev, void *data)
2664{
2665 u8 *smpss = data;
2666
2667 if (!pci_is_pcie(dev))
2668 return 0;
2669
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002670 /*
2671 * We don't have a way to change MPS settings on devices that have
2672 * drivers attached. A hot-added device might support only the minimum
2673 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2674 * where devices may be hot-added, we limit the fabric MPS to 128 so
2675 * hot-added devices will work correctly.
2676 *
2677 * However, if we hot-add a device to a slot directly below a Root
2678 * Port, it's impossible for there to be other existing devices below
2679 * the port. We don't limit the MPS in this case because we can
2680 * reconfigure MPS on both the Root Port and the hot-added device,
2681 * and there are no other devices involved.
2682 *
2683 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002684 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002685 if (dev->is_hotplug_bridge &&
2686 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002687 *smpss = 0;
2688
2689 if (*smpss > dev->pcie_mpss)
2690 *smpss = dev->pcie_mpss;
2691
2692 return 0;
2693}
2694
2695static void pcie_write_mps(struct pci_dev *dev, int mps)
2696{
Jon Mason62f392e2011-10-14 14:56:14 -05002697 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002698
2699 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002700 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002701
Yijing Wang62f87c02012-07-24 17:20:03 +08002702 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2703 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002704
2705 /*
2706 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002707 * downstream communication will never be larger than
2708 * the MRRS. So, the MPS only needs to be configured
2709 * for the upstream communication. This being the case,
2710 * walk from the top down and set the MPS of the child
2711 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002712 *
2713 * Configure the device MPS with the smaller of the
2714 * device MPSS or the bridge MPS (which is assumed to be
2715 * properly configured at this point to the largest
2716 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002717 */
Jon Mason62f392e2011-10-14 14:56:14 -05002718 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002719 }
2720
2721 rc = pcie_set_mps(dev, mps);
2722 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002723 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002724}
2725
Jon Mason62f392e2011-10-14 14:56:14 -05002726static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002727{
Jon Mason62f392e2011-10-14 14:56:14 -05002728 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002729
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002730 /*
2731 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002732 * issues with setting MRRS to 0 on a number of devices.
2733 */
Jon Masoned2888e2011-09-08 16:41:18 -05002734 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2735 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002736
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002737 /*
2738 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002739 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002740 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002741 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002742 */
Jon Mason62f392e2011-10-14 14:56:14 -05002743 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002744
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002745 /*
2746 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002747 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002748 * If the MRRS value provided is not acceptable (e.g., too large),
2749 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002750 */
Jon Masonb03e7492011-07-20 15:20:54 -05002751 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2752 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002753 if (!rc)
2754 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002755
Frederick Lawler7506dc72018-01-18 12:55:24 -06002756 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002757 mrrs /= 2;
2758 }
Jon Mason62f392e2011-10-14 14:56:14 -05002759
2760 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002761 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002762}
2763
2764static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2765{
Jon Masona513a99a72011-10-14 14:56:16 -05002766 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002767
2768 if (!pci_is_pcie(dev))
2769 return 0;
2770
Keith Busch27d868b2015-08-24 08:48:16 -05002771 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2772 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002773 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002774
Jon Masona513a99a72011-10-14 14:56:16 -05002775 mps = 128 << *(u8 *)data;
2776 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002777
2778 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002779 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002780
Frederick Lawler7506dc72018-01-18 12:55:24 -06002781 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002782 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002783 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002784
2785 return 0;
2786}
2787
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002788/*
2789 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002790 * parents then children fashion. If this changes, then this code will not
2791 * work as designed.
2792 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002793void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002794{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002795 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002796
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002797 if (!bus->self)
2798 return;
2799
Jon Masonb03e7492011-07-20 15:20:54 -05002800 if (!pci_is_pcie(bus->self))
2801 return;
2802
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002803 /*
2804 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002805 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002806 * simply force the MPS of the entire system to the smallest possible.
2807 */
2808 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2809 smpss = 0;
2810
Jon Masonb03e7492011-07-20 15:20:54 -05002811 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002812 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002813
Jon Masonb03e7492011-07-20 15:20:54 -05002814 pcie_find_smpss(bus->self, &smpss);
2815 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2816 }
2817
2818 pcie_bus_configure_set(bus->self, &smpss);
2819 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2820}
Jon Masondebc3b72011-08-02 00:01:18 -05002821EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002822
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002823/*
2824 * Called after each bus is probed, but before its children are examined. This
2825 * is marked as __weak because multiple architectures define it.
2826 */
2827void __weak pcibios_fixup_bus(struct pci_bus *bus)
2828{
2829 /* nothing to do, expected to be removed in the future */
2830}
2831
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002832/**
2833 * pci_scan_child_bus_extend() - Scan devices below a bus
2834 * @bus: Bus to scan for devices
2835 * @available_buses: Total number of buses available (%0 does not try to
2836 * extend beyond the minimal)
2837 *
2838 * Scans devices below @bus including subordinate buses. Returns new
2839 * subordinate number including all the found devices. Passing
2840 * @available_buses causes the remaining bus space to be distributed
2841 * equally between hotplug-capable bridges to allow future extension of the
2842 * hierarchy.
2843 */
2844static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2845 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002847 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2848 unsigned int start = bus->busn_res.start;
Jan Kiszka690f4302018-03-07 08:39:13 +01002849 unsigned int devfn, fn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 struct pci_dev *dev;
Jan Kiszka690f4302018-03-07 08:39:13 +01002851 int nr_devs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002853 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854
2855 /* Go find them, Rover! */
Jan Kiszka690f4302018-03-07 08:39:13 +01002856 for (devfn = 0; devfn < 256; devfn += 8) {
2857 nr_devs = pci_scan_slot(bus, devfn);
2858
2859 /*
2860 * The Jailhouse hypervisor may pass individual functions of a
2861 * multi-function device to a guest without passing function 0.
2862 * Look for them as well.
2863 */
2864 if (jailhouse_paravirt() && nr_devs == 0) {
2865 for (fn = 1; fn < 8; fn++) {
2866 dev = pci_scan_single_device(bus, devfn + fn);
2867 if (dev)
2868 dev->multifunction = 1;
2869 }
2870 }
2871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002873 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002874 used_buses = pci_iov_bus_range(bus);
2875 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002876
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 /*
2878 * After performing arch-dependent fixup of the bus, look behind
2879 * all PCI-to-PCI bridges on this bus.
2880 */
Alex Chiang74710de2009-03-20 14:56:10 -06002881 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002882 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002883 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002884 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002885 }
2886
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002887 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002888 * Calculate how many hotplug bridges and normal bridges there
2889 * are on this bus. We will distribute the additional available
2890 * buses between hotplug bridges.
2891 */
2892 for_each_pci_bridge(dev, bus) {
2893 if (dev->is_hotplug_bridge)
2894 hotplug_bridges++;
2895 else
2896 normal_bridges++;
2897 }
2898
2899 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002900 * Scan bridges that are already configured. We don't touch them
2901 * unless they are misconfigured (which will be done in the second
2902 * scan below).
2903 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002904 for_each_pci_bridge(dev, bus) {
2905 cmax = max;
2906 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
Mika Westerberg3374c542018-05-28 15:47:50 +03002907
2908 /*
2909 * Reserve one bus for each bridge now to avoid extending
2910 * hotplug bridges too much during the second scan below.
2911 */
2912 used_buses++;
2913 if (cmax - max > 1)
2914 used_buses += cmax - max - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002915 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002916
2917 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002918 for_each_pci_bridge(dev, bus) {
2919 unsigned int buses = 0;
2920
2921 if (!hotplug_bridges && normal_bridges == 1) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002922
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002923 /*
2924 * There is only one bridge on the bus (upstream
2925 * port) so it gets all available buses which it
2926 * can then distribute to the possible hotplug
2927 * bridges below.
2928 */
2929 buses = available_buses;
2930 } else if (dev->is_hotplug_bridge) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002931
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002932 /*
2933 * Distribute the extra buses between hotplug
2934 * bridges if any.
2935 */
2936 buses = available_buses / hotplug_bridges;
Mika Westerberg3374c542018-05-28 15:47:50 +03002937 buses = min(buses, available_buses - used_buses + 1);
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002938 }
2939
2940 cmax = max;
2941 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
Mika Westerberg3374c542018-05-28 15:47:50 +03002942 /* One bus is already accounted so don't add it again */
2943 if (max - cmax > 1)
2944 used_buses += max - cmax - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002945 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946
2947 /*
Keith Busche16b4662016-07-21 21:40:28 -06002948 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002949 * number of buses but allow it to grow up to the maximum available
2950 * bus number of there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002951 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002952 if (bus->self && bus->self->is_hotplug_bridge) {
2953 used_buses = max_t(unsigned int, available_buses,
2954 pci_hotplug_bus_size - 1);
2955 if (max - start < used_buses) {
2956 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002957
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002958 /* Do not allocate more buses than we have room left */
2959 if (max > bus->busn_res.end)
2960 max = bus->busn_res.end;
2961
2962 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2963 &bus->busn_res, max - start);
2964 }
Keith Busche16b4662016-07-21 21:40:28 -06002965 }
2966
2967 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 * We've scanned the bus and so we know all about what's on
2969 * the other side of any bridges that may be on this bus plus
2970 * any devices.
2971 *
2972 * Return how far we've got finding sub-buses.
2973 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002974 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975 return max;
2976}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002977
2978/**
2979 * pci_scan_child_bus() - Scan devices below a bus
2980 * @bus: Bus to scan for devices
2981 *
2982 * Scans devices below @bus including subordinate buses. Returns new
2983 * subordinate number including all the found devices.
2984 */
2985unsigned int pci_scan_child_bus(struct pci_bus *bus)
2986{
2987 return pci_scan_child_bus_extend(bus, 0);
2988}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002989EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002991/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002992 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2993 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002994 *
2995 * Default empty implementation. Replace with an architecture-specific setup
2996 * routine, if necessary.
2997 */
2998int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2999{
3000 return 0;
3001}
3002
Jiang Liu10a95742013-04-12 05:44:20 +00003003void __weak pcibios_add_bus(struct pci_bus *bus)
3004{
3005}
3006
3007void __weak pcibios_remove_bus(struct pci_bus *bus)
3008{
3009}
3010
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003011struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
3012 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07003014 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07003015 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016
Thierry Reding59094062016-11-25 11:57:10 +01003017 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07003018 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003019 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07003020
3021 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003022
3023 list_splice_init(resources, &bridge->windows);
3024 bridge->sysdata = sysdata;
3025 bridge->busnr = bus;
3026 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003027
3028 error = pci_register_host_bridge(bridge);
3029 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08003030 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003031
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003032 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
Yinghai Lu7b543662012-04-02 18:31:53 -07003034err_out:
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003035 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036 return NULL;
3037}
Ray Juie6b29de2015-04-08 11:21:33 -07003038EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10003039
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003040int pci_host_probe(struct pci_host_bridge *bridge)
3041{
3042 struct pci_bus *bus, *child;
3043 int ret;
3044
3045 ret = pci_scan_root_bus_bridge(bridge);
3046 if (ret < 0) {
3047 dev_err(bridge->dev.parent, "Scanning root bridge failed");
3048 return ret;
3049 }
3050
3051 bus = bridge->bus;
3052
3053 /*
3054 * We insert PCI resources into the iomem_resource and
3055 * ioport_resource trees in either pci_bus_claim_resources()
3056 * or pci_bus_assign_resources().
3057 */
3058 if (pci_has_flag(PCI_PROBE_ONLY)) {
3059 pci_bus_claim_resources(bus);
3060 } else {
3061 pci_bus_size_bridges(bus);
3062 pci_bus_assign_resources(bus);
3063
3064 list_for_each_entry(child, &bus->children, node)
3065 pcie_bus_configure_settings(child);
3066 }
3067
3068 pci_bus_add_devices(bus);
3069 return 0;
3070}
3071EXPORT_SYMBOL_GPL(pci_host_probe);
3072
Yinghai Lu98a35832012-05-18 11:35:50 -06003073int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3074{
3075 struct resource *res = &b->busn_res;
3076 struct resource *parent_res, *conflict;
3077
3078 res->start = bus;
3079 res->end = bus_max;
3080 res->flags = IORESOURCE_BUS;
3081
3082 if (!pci_is_root_bus(b))
3083 parent_res = &b->parent->busn_res;
3084 else {
3085 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3086 res->flags |= IORESOURCE_PCI_FIXED;
3087 }
3088
Andreas Noeverced04d12014-01-23 21:59:24 +01003089 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06003090
3091 if (conflict)
3092 dev_printk(KERN_DEBUG, &b->dev,
3093 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3094 res, pci_is_root_bus(b) ? "domain " : "",
3095 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06003096
3097 return conflict == NULL;
3098}
3099
3100int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3101{
3102 struct resource *res = &b->busn_res;
3103 struct resource old_res = *res;
3104 resource_size_t size;
3105 int ret;
3106
3107 if (res->start > bus_max)
3108 return -EINVAL;
3109
3110 size = bus_max - res->start + 1;
3111 ret = adjust_resource(res, res->start, size);
3112 dev_printk(KERN_DEBUG, &b->dev,
3113 "busn_res: %pR end %s updated to %02x\n",
3114 &old_res, ret ? "can not be" : "is", bus_max);
3115
3116 if (!ret && !res->parent)
3117 pci_bus_insert_busn_res(b, res->start, res->end);
3118
3119 return ret;
3120}
3121
3122void pci_bus_release_busn_res(struct pci_bus *b)
3123{
3124 struct resource *res = &b->busn_res;
3125 int ret;
3126
3127 if (!res->flags || !res->parent)
3128 return;
3129
3130 ret = release_resource(res);
3131 dev_printk(KERN_DEBUG, &b->dev,
3132 "busn_res: %pR %s released\n",
3133 res, ret ? "can not be" : "is");
3134}
3135
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003136int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3137{
3138 struct resource_entry *window;
3139 bool found = false;
3140 struct pci_bus *b;
3141 int max, bus, ret;
3142
3143 if (!bridge)
3144 return -EINVAL;
3145
3146 resource_list_for_each_entry(window, &bridge->windows)
3147 if (window->res->flags & IORESOURCE_BUS) {
3148 found = true;
3149 break;
3150 }
3151
3152 ret = pci_register_host_bridge(bridge);
3153 if (ret < 0)
3154 return ret;
3155
3156 b = bridge->bus;
3157 bus = bridge->busnr;
3158
3159 if (!found) {
3160 dev_info(&b->dev,
3161 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3162 bus);
3163 pci_bus_insert_busn_res(b, bus, 255);
3164 }
3165
3166 max = pci_scan_child_bus(b);
3167
3168 if (!found)
3169 pci_bus_update_busn_res_end(b, max);
3170
3171 return 0;
3172}
3173EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3174
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003175struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3176 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003177{
Jiang Liu14d76b62015-02-05 13:44:44 +08003178 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003179 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003180 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003181 int max;
3182
Jiang Liu14d76b62015-02-05 13:44:44 +08003183 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07003184 if (window->res->flags & IORESOURCE_BUS) {
3185 found = true;
3186 break;
3187 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003188
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003189 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003190 if (!b)
3191 return NULL;
3192
Yinghai Lu4d99f522012-05-17 18:51:12 -07003193 if (!found) {
3194 dev_info(&b->dev,
3195 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3196 bus);
3197 pci_bus_insert_busn_res(b, bus, 255);
3198 }
3199
3200 max = pci_scan_child_bus(b);
3201
3202 if (!found)
3203 pci_bus_update_busn_res_end(b, max);
3204
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003205 return b;
3206}
3207EXPORT_SYMBOL(pci_scan_root_bus);
3208
Bill Pemberton15856ad2012-11-21 15:35:00 -05003209struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003210 void *sysdata)
3211{
3212 LIST_HEAD(resources);
3213 struct pci_bus *b;
3214
3215 pci_add_resource(&resources, &ioport_resource);
3216 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07003217 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003218 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3219 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07003220 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003221 } else {
3222 pci_free_resource_list(&resources);
3223 }
3224 return b;
3225}
3226EXPORT_SYMBOL(pci_scan_bus);
3227
Alex Chiang3ed4fd92009-03-20 14:56:25 -06003228/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003229 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08003230 * @bridge: PCI bridge for the bus to scan
3231 *
3232 * Scan a PCI bus and child buses for new devices, add them,
3233 * and enable them, resizing bridge mmio/io resource if necessary
3234 * and possible. The caller must ensure the child devices are already
3235 * removed for resizing to occur.
3236 *
3237 * Returns the max number of subordinate bus discovered.
3238 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003239unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08003240{
3241 unsigned int max;
3242 struct pci_bus *bus = bridge->subordinate;
3243
3244 max = pci_scan_child_bus(bus);
3245
3246 pci_assign_unassigned_bridge_resources(bridge);
3247
3248 pci_bus_add_devices(bus);
3249
3250 return max;
3251}
3252
Yinghai Lua5213a32012-10-30 14:31:21 -06003253/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003254 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06003255 * @bus: PCI bus to scan
3256 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003257 * Scan a PCI bus and child buses for new devices, add them,
3258 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06003259 *
3260 * Returns the max number of subordinate bus discovered.
3261 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003262unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06003263{
3264 unsigned int max;
3265
3266 max = pci_scan_child_bus(bus);
3267 pci_assign_unassigned_bus_resources(bus);
3268 pci_bus_add_devices(bus);
3269
3270 return max;
3271}
3272EXPORT_SYMBOL_GPL(pci_rescan_bus);
3273
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01003274/*
3275 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3276 * routines should always be executed under this mutex.
3277 */
3278static DEFINE_MUTEX(pci_rescan_remove_lock);
3279
3280void pci_lock_rescan_remove(void)
3281{
3282 mutex_lock(&pci_rescan_remove_lock);
3283}
3284EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3285
3286void pci_unlock_rescan_remove(void)
3287{
3288 mutex_unlock(&pci_rescan_remove_lock);
3289}
3290EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3291
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003292static int __init pci_sort_bf_cmp(const struct device *d_a,
3293 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003294{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003295 const struct pci_dev *a = to_pci_dev(d_a);
3296 const struct pci_dev *b = to_pci_dev(d_b);
3297
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003298 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3299 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3300
3301 if (a->bus->number < b->bus->number) return -1;
3302 else if (a->bus->number > b->bus->number) return 1;
3303
3304 if (a->devfn < b->devfn) return -1;
3305 else if (a->devfn > b->devfn) return 1;
3306
3307 return 0;
3308}
3309
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003310void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003311{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003312 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003313}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003314
3315int pci_hp_add_bridge(struct pci_dev *dev)
3316{
3317 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003318 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003319 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003320 int end = parent->busn_res.end;
3321
3322 for (busnr = start; busnr <= end; busnr++) {
3323 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3324 break;
3325 }
3326 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003327 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003328 return -1;
3329 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003330
3331 /* Scan bridges that are already configured */
3332 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3333
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003334 /*
3335 * Distribute the available bus numbers between hotplug-capable
3336 * bridges to make extending the chain later possible.
3337 */
3338 available_buses = end - busnr;
3339
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003340 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003341 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003342
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003343 if (!dev->subordinate)
3344 return -1;
3345
3346 return 0;
3347}
3348EXPORT_SYMBOL_GPL(pci_hp_add_bridge);