blob: 08404098080bf427177e48898f1aa513ecb0c358 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
147 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
153 dev_warn(&dev->dev,
154 "mem unknown type %x treated as 32-bit BAR\n",
155 mem_type);
156 break;
157 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600158 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400159}
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700175 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200177 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 if (!dev->mmio_always_on)
193 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
194
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 /*
196 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600197 * If the BAR isn't implemented, all bits must be 0. If it's a
198 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
199 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600201 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 goto fail;
203
204 /*
205 * I don't know how l can have all bits set. Copied from old code.
206 * Maybe it fixes a bug on some ancient platform.
207 */
208 if (l == 0xffffffff)
209 l = 0;
210
211 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600212 res->flags = decode_bar(dev, l);
213 res->flags |= IORESOURCE_SIZEALIGN;
214 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700216 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217 } else {
218 l &= PCI_BASE_ADDRESS_MEM_MASK;
219 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
220 }
221 } else {
222 res->flags |= (l & IORESOURCE_ROM_ENABLE);
223 l &= PCI_ROM_ADDRESS_MASK;
224 mask = (u32)PCI_ROM_ADDRESS_MASK;
225 }
226
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600227 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 u64 l64 = l;
229 u64 sz64 = sz;
230 u64 mask64 = mask | (u64)~0 << 32;
231
232 pci_read_config_dword(dev, pos + 4, &l);
233 pci_write_config_dword(dev, pos + 4, ~0);
234 pci_read_config_dword(dev, pos + 4, &sz);
235 pci_write_config_dword(dev, pos + 4, l);
236
237 l64 |= ((u64)l << 32);
238 sz64 |= ((u64)sz << 32);
239
240 sz64 = pci_size(l64, sz64, mask64);
241
242 if (!sz64)
243 goto fail;
244
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400245 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700246 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
247 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600249 }
250
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600251 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = 0;
256 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700257 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700259 region.start = l64;
260 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700261 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600262 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600263 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 }
265 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600266 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400267
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600268 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 goto fail;
270
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700271 region.start = l;
272 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700273 pcibios_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200274
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600275 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
278 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600279 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 fail:
281 res->flags = 0;
282 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800283}
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
286{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400289 for (pos = 0; pos < howmany; pos++) {
290 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400296 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400298 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
299 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
300 IORESOURCE_SIZEALIGN;
301 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 }
303}
304
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700305static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
307 struct pci_dev *dev = child->self;
308 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700310 struct pci_bus_region region;
311 struct resource *res, res2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 res = child->resource[0];
314 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
315 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
316 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
317 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
318
319 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
320 u16 io_base_hi, io_limit_hi;
321 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
322 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
323 base |= (io_base_hi << 16);
324 limit |= (io_limit_hi << 16);
325 }
326
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800327 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaascf48fb62012-03-16 17:47:59 -0600329 res2.flags = res->flags;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700330 region.start = base;
331 region.end = limit + 0xfff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700332 pcibios_bus_to_resource(dev, &res2, &region);
Daniel Yeisley9d265122005-12-05 07:06:43 -0500333 if (!res->start)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700334 res->start = res2.start;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500335 if (!res->end)
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700336 res->end = res2.end;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600337 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700339}
340
341static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
342{
343 struct pci_dev *dev = child->self;
344 u16 mem_base_lo, mem_limit_lo;
345 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700346 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700347 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 res = child->resource[1];
350 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
351 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
352 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
353 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800354 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700356 region.start = base;
357 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700358 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600359 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700361}
362
363static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
364{
365 struct pci_dev *dev = child->self;
366 u16 mem_base_lo, mem_limit_lo;
367 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700369 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
371 res = child->resource[2];
372 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
373 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
374 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
375 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
376
377 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
378 u32 mem_base_hi, mem_limit_hi;
379 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
380 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
381
382 /*
383 * Some bridges set the base > limit by default, and some
384 * (broken) BIOSes do not initialize them. If we find
385 * this, just assume they are not being used.
386 */
387 if (mem_base_hi <= mem_limit_hi) {
388#if BITS_PER_LONG == 64
389 base |= ((long) mem_base_hi) << 32;
390 limit |= ((long) mem_limit_hi) << 32;
391#else
392 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600393 dev_err(&dev->dev, "can't handle 64-bit "
394 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 return;
396 }
397#endif
398 }
399 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800400 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700401 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
402 IORESOURCE_MEM | IORESOURCE_PREFETCH;
403 if (res->flags & PCI_PREF_RANGE_TYPE_64)
404 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700405 region.start = base;
406 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700407 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600408 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 }
410}
411
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700412void __devinit pci_read_bridge_bases(struct pci_bus *child)
413{
414 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700415 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700416 int i;
417
418 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
419 return;
420
Yinghai Lub918c622012-05-17 18:51:11 -0700421 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
422 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700423 dev->transparent ? " (subtractive decode)" : "");
424
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700425 pci_bus_remove_resources(child);
426 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
427 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
428
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700429 pci_read_bridge_io(child);
430 pci_read_bridge_mmio(child);
431 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700432
433 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700434 pci_bus_for_each_resource(child->parent, res, i) {
435 if (res) {
436 pci_bus_add_resource(child, res,
437 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700438 dev_printk(KERN_DEBUG, &dev->dev,
439 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700440 res);
441 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700442 }
443 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700444}
445
Sam Ravnborg96bde062007-03-26 21:53:30 -0800446static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
448 struct pci_bus *b;
449
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100450 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 INIT_LIST_HEAD(&b->node);
453 INIT_LIST_HEAD(&b->children);
454 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600455 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700456 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500457 b->max_bus_speed = PCI_SPEED_UNKNOWN;
458 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 }
460 return b;
461}
462
Yinghai Lu7b543662012-04-02 18:31:53 -0700463static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
464{
465 struct pci_host_bridge *bridge;
466
467 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
468 if (bridge) {
469 INIT_LIST_HEAD(&bridge->windows);
470 bridge->bus = b;
471 }
472
473 return bridge;
474}
475
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500476static unsigned char pcix_bus_speed[] = {
477 PCI_SPEED_UNKNOWN, /* 0 */
478 PCI_SPEED_66MHz_PCIX, /* 1 */
479 PCI_SPEED_100MHz_PCIX, /* 2 */
480 PCI_SPEED_133MHz_PCIX, /* 3 */
481 PCI_SPEED_UNKNOWN, /* 4 */
482 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
483 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
484 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
485 PCI_SPEED_UNKNOWN, /* 8 */
486 PCI_SPEED_66MHz_PCIX_266, /* 9 */
487 PCI_SPEED_100MHz_PCIX_266, /* A */
488 PCI_SPEED_133MHz_PCIX_266, /* B */
489 PCI_SPEED_UNKNOWN, /* C */
490 PCI_SPEED_66MHz_PCIX_533, /* D */
491 PCI_SPEED_100MHz_PCIX_533, /* E */
492 PCI_SPEED_133MHz_PCIX_533 /* F */
493};
494
Matthew Wilcox3749c512009-12-13 08:11:32 -0500495static unsigned char pcie_link_speed[] = {
496 PCI_SPEED_UNKNOWN, /* 0 */
497 PCIE_SPEED_2_5GT, /* 1 */
498 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500499 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500500 PCI_SPEED_UNKNOWN, /* 4 */
501 PCI_SPEED_UNKNOWN, /* 5 */
502 PCI_SPEED_UNKNOWN, /* 6 */
503 PCI_SPEED_UNKNOWN, /* 7 */
504 PCI_SPEED_UNKNOWN, /* 8 */
505 PCI_SPEED_UNKNOWN, /* 9 */
506 PCI_SPEED_UNKNOWN, /* A */
507 PCI_SPEED_UNKNOWN, /* B */
508 PCI_SPEED_UNKNOWN, /* C */
509 PCI_SPEED_UNKNOWN, /* D */
510 PCI_SPEED_UNKNOWN, /* E */
511 PCI_SPEED_UNKNOWN /* F */
512};
513
514void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
515{
516 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
517}
518EXPORT_SYMBOL_GPL(pcie_update_link_speed);
519
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500520static unsigned char agp_speeds[] = {
521 AGP_UNKNOWN,
522 AGP_1X,
523 AGP_2X,
524 AGP_4X,
525 AGP_8X
526};
527
528static enum pci_bus_speed agp_speed(int agp3, int agpstat)
529{
530 int index = 0;
531
532 if (agpstat & 4)
533 index = 3;
534 else if (agpstat & 2)
535 index = 2;
536 else if (agpstat & 1)
537 index = 1;
538 else
539 goto out;
540
541 if (agp3) {
542 index += 2;
543 if (index == 5)
544 index = 0;
545 }
546
547 out:
548 return agp_speeds[index];
549}
550
551
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500552static void pci_set_bus_speed(struct pci_bus *bus)
553{
554 struct pci_dev *bridge = bus->self;
555 int pos;
556
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500557 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
558 if (!pos)
559 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
560 if (pos) {
561 u32 agpstat, agpcmd;
562
563 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
564 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
565
566 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
567 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
568 }
569
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500570 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
571 if (pos) {
572 u16 status;
573 enum pci_bus_speed max;
574 pci_read_config_word(bridge, pos + 2, &status);
575
576 if (status & 0x8000) {
577 max = PCI_SPEED_133MHz_PCIX_533;
578 } else if (status & 0x4000) {
579 max = PCI_SPEED_133MHz_PCIX_266;
580 } else if (status & 0x0002) {
581 if (((status >> 12) & 0x3) == 2) {
582 max = PCI_SPEED_133MHz_PCIX_ECC;
583 } else {
584 max = PCI_SPEED_133MHz_PCIX;
585 }
586 } else {
587 max = PCI_SPEED_66MHz_PCIX;
588 }
589
590 bus->max_bus_speed = max;
591 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
592
593 return;
594 }
595
596 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
597 if (pos) {
598 u32 linkcap;
599 u16 linksta;
600
601 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
602 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
603
604 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
605 pcie_update_link_speed(bus, linksta);
606 }
607}
608
609
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700610static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
611 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612{
613 struct pci_bus *child;
614 int i;
615
616 /*
617 * Allocate a new bus, and inherit stuff from the parent..
618 */
619 child = pci_alloc_bus();
620 if (!child)
621 return NULL;
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 child->parent = parent;
624 child->ops = parent->ops;
625 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200626 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400628 /* initialize some portions of the bus device, but don't register it
629 * now as the parent is not properly set up yet. This device will get
630 * registered later in pci_bus_add_devices()
631 */
632 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100633 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
635 /*
636 * Set up the primary, secondary and subordinate
637 * bus numbers.
638 */
Yinghai Lub918c622012-05-17 18:51:11 -0700639 child->number = child->busn_res.start = busnr;
640 child->primary = parent->busn_res.start;
641 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Yu Zhao3789fa82008-11-22 02:41:07 +0800643 if (!bridge)
644 return child;
645
646 child->self = bridge;
647 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000648 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500649 pci_set_bus_speed(child);
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800652 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
654 child->resource[i]->name = child->name;
655 }
656 bridge->subordinate = child;
657
658 return child;
659}
660
Sam Ravnborg451124a2008-02-02 22:33:43 +0100661struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
663 struct pci_bus *child;
664
665 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700666 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800667 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800669 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700670 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return child;
672}
673
Sam Ravnborg96bde062007-03-26 21:53:30 -0800674static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700675{
676 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700677
678 /* Attempts to fix that up are really dangerous unless
679 we're going to re-assign all bus numbers. */
680 if (!pcibios_assign_all_busses())
681 return;
682
Yinghai Lub918c622012-05-17 18:51:11 -0700683 while (parent->parent && parent->busn_res.end < max) {
684 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700685 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
686 parent = parent->parent;
687 }
688}
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690/*
691 * If it's a bridge, configure it and scan the bus behind it.
692 * For CardBus bridges, we don't scan behind as the devices will
693 * be handled by the bridge driver itself.
694 *
695 * We need to process bridges in two passes -- first we scan those
696 * already configured by the BIOS and after we are done with all of
697 * them, we proceed to assigning numbers to the remaining buses in
698 * order to avoid overlaps between old and new bus numbers.
699 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100700int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
702 struct pci_bus *child;
703 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100704 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600706 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100707 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600710 primary = buses & 0xFF;
711 secondary = (buses >> 8) & 0xFF;
712 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600714 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
715 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100717 if (!primary && (primary != bus->number) && secondary && subordinate) {
718 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
719 primary = bus->number;
720 }
721
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100722 /* Check if setup is sensible at all */
723 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600724 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100725 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
726 broken = 1;
727 }
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 /* Disable MasterAbortMode during probing to avoid reporting
730 of bus errors (in some architectures) */
731 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
732 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
733 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
734
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600735 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
736 !is_cardbus && !broken) {
737 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /*
739 * Bus already configured by firmware, process it in the first
740 * pass and just note the configuration.
741 */
742 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000743 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 /*
746 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600747 * don't re-add it. This can happen with the i450NX chipset.
748 *
749 * However, we continue to descend down the hierarchy and
750 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600752 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600753 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600754 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600755 if (!child)
756 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600757 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700758 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600759 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 }
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 cmax = pci_scan_child_bus(child);
763 if (cmax > max)
764 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700765 if (child->busn_res.end > max)
766 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 } else {
768 /*
769 * We need to assign a number to this bus which we always
770 * do in the second pass.
771 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700772 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100773 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700774 /* Temporarily disable forwarding of the
775 configuration cycles on all bridges in
776 this bus segment to avoid possible
777 conflicts in the second pass between two
778 bridges programmed with overlapping
779 bus ranges. */
780 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
781 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000782 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700783 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785 /* Clear errors */
786 pci_write_config_word(dev, PCI_STATUS, 0xffff);
787
Rajesh Shahcc574502005-04-28 00:25:47 -0700788 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800789 * This can happen when a bridge is hot-plugged, so in
790 * this case we only re-scan this bus. */
791 child = pci_find_bus(pci_domain_nr(bus), max+1);
792 if (!child) {
793 child = pci_add_new_bus(bus, dev, ++max);
794 if (!child)
795 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700796 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 buses = (buses & 0xff000000)
799 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700800 | ((unsigned int)(child->busn_res.start) << 8)
801 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 /*
804 * yenta.c forces a secondary latency timer of 176.
805 * Copy that behaviour here.
806 */
807 if (is_cardbus) {
808 buses &= ~0xff000000;
809 buses |= CARDBUS_LATENCY_TIMER << 24;
810 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100811
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 /*
813 * We need to blast all three values with a single write.
814 */
815 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
816
817 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700818 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700819 /*
820 * Adjust subordinate busnr in parent buses.
821 * We do this before scanning for children because
822 * some devices may not be detected if the bios
823 * was lazy.
824 */
825 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 /* Now we can scan all subordinate buses... */
827 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800828 /*
829 * now fix it up again since we have found
830 * the real value of max.
831 */
832 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 } else {
834 /*
835 * For CardBus bridges, we leave 4 bus numbers
836 * as cards with a PCI-to-PCI bridge can be
837 * inserted later.
838 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100839 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
840 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700841 if (pci_find_bus(pci_domain_nr(bus),
842 max+i+1))
843 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100844 while (parent->parent) {
845 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700846 (parent->busn_res.end > max) &&
847 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100848 j = 1;
849 }
850 parent = parent->parent;
851 }
852 if (j) {
853 /*
854 * Often, there are two cardbus bridges
855 * -- try to leave one valid bus number
856 * for each one.
857 */
858 i /= 2;
859 break;
860 }
861 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700862 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700863 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 }
865 /*
866 * Set the subordinate bus number to its real value.
867 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700868 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
870 }
871
Gary Hadecb3576f2008-02-08 14:00:52 -0800872 sprintf(child->name,
873 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
874 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200876 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100877 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700878 if ((child->busn_res.end > bus->busn_res.end) ||
879 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100880 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700881 (child->busn_res.end < bus->number)) {
882 dev_info(&child->dev, "%pR %s "
883 "hidden behind%s bridge %s %pR\n",
884 &child->busn_res,
885 (bus->number > child->busn_res.end &&
886 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800887 "wholly" : "partially",
888 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700889 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700890 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100891 }
892 bus = bus->parent;
893 }
894
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000895out:
896 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 return max;
899}
900
901/*
902 * Read interrupt line and base address registers.
903 * The architecture-dependent code can tweak these, of course.
904 */
905static void pci_read_irq(struct pci_dev *dev)
906{
907 unsigned char irq;
908
909 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800910 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 if (irq)
912 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
913 dev->irq = irq;
914}
915
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000916void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800917{
918 int pos;
919 u16 reg16;
920
921 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
922 if (!pos)
923 return;
924 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900925 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800926 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
927 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500928 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
929 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800930}
931
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000932void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700933{
934 int pos;
935 u16 reg16;
936 u32 reg32;
937
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900938 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700939 if (!pos)
940 return;
941 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
942 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
943 return;
944 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
945 if (reg32 & PCI_EXP_SLTCAP_HPC)
946 pdev->is_hotplug_bridge = 1;
947}
948
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200949#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951/**
952 * pci_setup_device - fill in class and map information of a device
953 * @dev: the device structure to fill
954 *
955 * Initialize the device structure with information about the device's
956 * vendor,class,memory and IO-space addresses,IRQ lines etc.
957 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800958 * Returns 0 on success and negative if unknown type of device (not normal,
959 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800961int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962{
963 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800964 u8 hdr_type;
965 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500966 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700967 struct pci_bus_region region;
968 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800969
970 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
971 return -EIO;
972
973 dev->sysdata = dev->bus->sysdata;
974 dev->dev.parent = dev->bus->bridge;
975 dev->dev.bus = &pci_bus_type;
976 dev->hdr_type = hdr_type & 0x7f;
977 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800978 dev->error_state = pci_channel_io_normal;
979 set_pcie_port_type(dev);
980
981 list_for_each_entry(slot, &dev->bus->slots, list)
982 if (PCI_SLOT(dev->devfn) == slot->number)
983 dev->slot = slot;
984
985 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
986 set this higher, assuming the system even supports it. */
987 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700989 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
990 dev->bus->number, PCI_SLOT(dev->devfn),
991 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700994 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800995 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800997 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
998 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
Yu Zhao853346e2009-03-21 22:05:11 +08001000 /* need to have dev->class ready */
1001 dev->cfg_size = pci_cfg_space_size(dev);
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001004 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
1006 /* Early fixups, before probing the BARs */
1007 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001008 /* device class may be changed after fixup */
1009 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
1011 switch (dev->hdr_type) { /* header type */
1012 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1013 if (class == PCI_CLASS_BRIDGE_PCI)
1014 goto bad;
1015 pci_read_irq(dev);
1016 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1017 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1018 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001019
1020 /*
1021 * Do the ugly legacy mode stuff here rather than broken chip
1022 * quirk code. Legacy mode ATA controllers have fixed
1023 * addresses. These are not always echoed in BAR0-3, and
1024 * BAR0-3 in a few cases contain junk!
1025 */
1026 if (class == PCI_CLASS_STORAGE_IDE) {
1027 u8 progif;
1028 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1029 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001030 region.start = 0x1F0;
1031 region.end = 0x1F7;
1032 res = &dev->resource[0];
1033 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001034 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001035 region.start = 0x3F6;
1036 region.end = 0x3F6;
1037 res = &dev->resource[1];
1038 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001039 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001040 }
1041 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001042 region.start = 0x170;
1043 region.end = 0x177;
1044 res = &dev->resource[2];
1045 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001046 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001047 region.start = 0x376;
1048 region.end = 0x376;
1049 res = &dev->resource[3];
1050 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001051 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001052 }
1053 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 break;
1055
1056 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1057 if (class != PCI_CLASS_BRIDGE_PCI)
1058 goto bad;
1059 /* The PCI-to-PCI bridge spec requires that subtractive
1060 decoding (i.e. transparent) bridge must have programming
1061 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001062 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 dev->transparent = ((dev->class & 0xff) == 1);
1064 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001065 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001066 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1067 if (pos) {
1068 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1069 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1070 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 break;
1072
1073 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1074 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1075 goto bad;
1076 pci_read_irq(dev);
1077 pci_read_bases(dev, 1, 0);
1078 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1079 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1080 break;
1081
1082 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001083 dev_err(&dev->dev, "unknown header type %02x, "
1084 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001085 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
1087 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001088 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1089 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 dev->class = PCI_CLASS_NOT_DEFINED;
1091 }
1092
1093 /* We found a fine healthy device, go go go... */
1094 return 0;
1095}
1096
Zhao, Yu201de562008-10-13 19:49:55 +08001097static void pci_release_capabilities(struct pci_dev *dev)
1098{
1099 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001100 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001101 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001102}
1103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104/**
1105 * pci_release_dev - free a pci device structure when all users of it are finished.
1106 * @dev: device that's been disconnected
1107 *
1108 * Will be called only by the device core when all users of this pci device are
1109 * done.
1110 */
1111static void pci_release_dev(struct device *dev)
1112{
1113 struct pci_dev *pci_dev;
1114
1115 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001116 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001117 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 kfree(pci_dev);
1119}
1120
1121/**
1122 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001123 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 *
1125 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1126 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1127 * access it. Maybe we don't have a way to generate extended config space
1128 * accesses, or the device is behind a reverse Express bridge. So we try
1129 * reading the dword at 0x100 which must either be 0 or a valid extended
1130 * capability header.
1131 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001132int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001135 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Zhao, Yu557848c2008-10-13 19:18:07 +08001137 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 goto fail;
1139 if (status == 0xffffffff)
1140 goto fail;
1141
1142 return PCI_CFG_SPACE_EXP_SIZE;
1143
1144 fail:
1145 return PCI_CFG_SPACE_SIZE;
1146}
1147
Yinghai Lu57741a72008-02-15 01:32:50 -08001148int pci_cfg_space_size(struct pci_dev *dev)
1149{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001150 int pos;
1151 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001152 u16 class;
1153
1154 class = dev->class >> 8;
1155 if (class == PCI_CLASS_BRIDGE_HOST)
1156 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001157
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001158 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001159 if (!pos) {
1160 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1161 if (!pos)
1162 goto fail;
1163
1164 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1165 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1166 goto fail;
1167 }
1168
1169 return pci_cfg_space_size_ext(dev);
1170
1171 fail:
1172 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001173}
1174
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175static void pci_release_bus_bridge_dev(struct device *dev)
1176{
Yinghai Lu7b543662012-04-02 18:31:53 -07001177 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1178
Yinghai Lu4fa26492012-04-02 18:31:53 -07001179 if (bridge->release_fn)
1180 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001181
1182 pci_free_resource_list(&bridge->windows);
1183
1184 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185}
1186
Michael Ellerman65891212007-04-05 17:19:08 +10001187struct pci_dev *alloc_pci_dev(void)
1188{
1189 struct pci_dev *dev;
1190
1191 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1192 if (!dev)
1193 return NULL;
1194
Michael Ellerman65891212007-04-05 17:19:08 +10001195 INIT_LIST_HEAD(&dev->bus_list);
1196
1197 return dev;
1198}
1199EXPORT_SYMBOL(alloc_pci_dev);
1200
Yinghai Luefdc87d2012-01-27 10:55:10 -08001201bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1202 int crs_timeout)
1203{
1204 int delay = 1;
1205
1206 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1207 return false;
1208
1209 /* some broken boards return 0 or ~0 if a slot is empty: */
1210 if (*l == 0xffffffff || *l == 0x00000000 ||
1211 *l == 0x0000ffff || *l == 0xffff0000)
1212 return false;
1213
1214 /* Configuration request Retry Status */
1215 while (*l == 0xffff0001) {
1216 if (!crs_timeout)
1217 return false;
1218
1219 msleep(delay);
1220 delay *= 2;
1221 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1222 return false;
1223 /* Card hasn't responded in 60 seconds? Must be stuck. */
1224 if (delay > crs_timeout) {
1225 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1226 "responding\n", pci_domain_nr(bus),
1227 bus->number, PCI_SLOT(devfn),
1228 PCI_FUNC(devfn));
1229 return false;
1230 }
1231 }
1232
1233 return true;
1234}
1235EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237/*
1238 * Read the config data for a PCI device, sanity-check it
1239 * and fill in the dev structure...
1240 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001241static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242{
1243 struct pci_dev *dev;
1244 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Yinghai Luefdc87d2012-01-27 10:55:10 -08001246 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 return NULL;
1248
Michael Ellermanbab41e92007-04-05 17:19:09 +10001249 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 if (!dev)
1251 return NULL;
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 dev->vendor = l & 0xffff;
1256 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001258 pci_set_of_node(dev);
1259
Yu Zhao480b93b2009-03-20 11:25:14 +08001260 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 kfree(dev);
1262 return NULL;
1263 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001264
1265 return dev;
1266}
1267
Zhao, Yu201de562008-10-13 19:49:55 +08001268static void pci_init_capabilities(struct pci_dev *dev)
1269{
1270 /* MSI/MSI-X list */
1271 pci_msi_init_pci_dev(dev);
1272
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001273 /* Buffers for saving PCIe and PCI-X capabilities */
1274 pci_allocate_cap_save_buffers(dev);
1275
Zhao, Yu201de562008-10-13 19:49:55 +08001276 /* Power Management */
1277 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001278 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001279
1280 /* Vital Product Data */
1281 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001282
1283 /* Alternative Routing-ID Forwarding */
1284 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001285
1286 /* Single Root I/O Virtualization */
1287 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001288
1289 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001290 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001291}
1292
Sam Ravnborg96bde062007-03-26 21:53:30 -08001293void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001294{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 device_initialize(&dev->dev);
1296 dev->dev.release = pci_release_dev;
1297 pci_dev_get(dev);
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001300 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 dev->dev.coherent_dma_mask = 0xffffffffull;
1302
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001303 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001304 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001305
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 /* Fix up broken headers */
1307 pci_fixup_device(pci_fixup_header, dev);
1308
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001309 /* moved out from quirk header fixup code */
1310 pci_reassigndev_resource_alignment(dev);
1311
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001312 /* Clear the state_saved flag. */
1313 dev->state_saved = false;
1314
Zhao, Yu201de562008-10-13 19:49:55 +08001315 /* Initialize various capabilities */
1316 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 /*
1319 * Add the device to our list of discovered devices
1320 * and the bus list for fixup functions, etc.
1321 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001322 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001324 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001325}
1326
Sam Ravnborg451124a2008-02-02 22:33:43 +01001327struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001328{
1329 struct pci_dev *dev;
1330
Trent Piepho90bdb312009-03-20 14:56:00 -06001331 dev = pci_get_slot(bus, devfn);
1332 if (dev) {
1333 pci_dev_put(dev);
1334 return dev;
1335 }
1336
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001337 dev = pci_scan_device(bus, devfn);
1338 if (!dev)
1339 return NULL;
1340
1341 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
1343 return dev;
1344}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001345EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001347static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1348{
1349 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001350 unsigned pos, next_fn;
1351
1352 if (!dev)
1353 return 0;
1354
1355 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001356 if (!pos)
1357 return 0;
1358 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001359 next_fn = cap >> 8;
1360 if (next_fn <= fn)
1361 return 0;
1362 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001363}
1364
1365static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1366{
1367 return (fn + 1) % 8;
1368}
1369
1370static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1371{
1372 return 0;
1373}
1374
1375static int only_one_child(struct pci_bus *bus)
1376{
1377 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001378
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001379 if (!parent || !pci_is_pcie(parent))
1380 return 0;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001381 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT)
1382 return 1;
1383 if (parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM &&
1384 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001385 return 1;
1386 return 0;
1387}
1388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389/**
1390 * pci_scan_slot - scan a PCI slot on a bus for devices.
1391 * @bus: PCI bus to scan
1392 * @devfn: slot number to scan (must have zero function.)
1393 *
1394 * Scan a PCI slot on the specified PCI bus for devices, adding
1395 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001396 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001397 *
1398 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001400int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001402 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001403 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001404 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1405
1406 if (only_one_child(bus) && (devfn > 0))
1407 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001409 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001410 if (!dev)
1411 return 0;
1412 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001413 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001415 if (pci_ari_enabled(bus))
1416 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001417 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001418 next_fn = next_trad_fn;
1419
1420 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1421 dev = pci_scan_single_device(bus, devfn + fn);
1422 if (dev) {
1423 if (!dev->is_added)
1424 nr++;
1425 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 }
1427 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001428
Shaohua Li149e1632008-07-23 10:32:31 +08001429 /* only one slot has pcie device */
1430 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001431 pcie_aspm_init_link_state(bus->self);
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 return nr;
1434}
1435
Jon Masonb03e7492011-07-20 15:20:54 -05001436static int pcie_find_smpss(struct pci_dev *dev, void *data)
1437{
1438 u8 *smpss = data;
1439
1440 if (!pci_is_pcie(dev))
1441 return 0;
1442
1443 /* For PCIE hotplug enabled slots not connected directly to a
1444 * PCI-E root port, there can be problems when hotplugging
1445 * devices. This is due to the possibility of hotplugging a
1446 * device into the fabric with a smaller MPS that the devices
1447 * currently running have configured. Modifying the MPS on the
1448 * running devices could cause a fatal bus error due to an
1449 * incoming frame being larger than the newly configured MPS.
1450 * To work around this, the MPS for the entire fabric must be
1451 * set to the minimum size. Any devices hotplugged into this
1452 * fabric will have the minimum MPS set. If the PCI hotplug
1453 * slot is directly connected to the root port and there are not
1454 * other devices on the fabric (which seems to be the most
1455 * common case), then this is not an issue and MPS discovery
1456 * will occur as normal.
1457 */
1458 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001459 (dev->bus->self &&
1460 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001461 *smpss = 0;
1462
1463 if (*smpss > dev->pcie_mpss)
1464 *smpss = dev->pcie_mpss;
1465
1466 return 0;
1467}
1468
1469static void pcie_write_mps(struct pci_dev *dev, int mps)
1470{
Jon Mason62f392e2011-10-14 14:56:14 -05001471 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001472
1473 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001474 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001475
Jon Mason62f392e2011-10-14 14:56:14 -05001476 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1477 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001478 * downstream communication will never be larger than
1479 * the MRRS. So, the MPS only needs to be configured
1480 * for the upstream communication. This being the case,
1481 * walk from the top down and set the MPS of the child
1482 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001483 *
1484 * Configure the device MPS with the smaller of the
1485 * device MPSS or the bridge MPS (which is assumed to be
1486 * properly configured at this point to the largest
1487 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001488 */
Jon Mason62f392e2011-10-14 14:56:14 -05001489 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001490 }
1491
1492 rc = pcie_set_mps(dev, mps);
1493 if (rc)
1494 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1495}
1496
Jon Mason62f392e2011-10-14 14:56:14 -05001497static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001498{
Jon Mason62f392e2011-10-14 14:56:14 -05001499 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001500
Jon Masoned2888e2011-09-08 16:41:18 -05001501 /* In the "safe" case, do not configure the MRRS. There appear to be
1502 * issues with setting MRRS to 0 on a number of devices.
1503 */
Jon Masoned2888e2011-09-08 16:41:18 -05001504 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1505 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001506
Jon Masoned2888e2011-09-08 16:41:18 -05001507 /* For Max performance, the MRRS must be set to the largest supported
1508 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001509 * device or the bus can support. This should already be properly
1510 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001511 */
Jon Mason62f392e2011-10-14 14:56:14 -05001512 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001513
1514 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001515 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001516 * If the MRRS value provided is not acceptable (e.g., too large),
1517 * shrink the value until it is acceptable to the HW.
1518 */
1519 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1520 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001521 if (!rc)
1522 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001523
Jon Mason62f392e2011-10-14 14:56:14 -05001524 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001525 mrrs /= 2;
1526 }
Jon Mason62f392e2011-10-14 14:56:14 -05001527
1528 if (mrrs < 128)
1529 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1530 "safe value. If problems are experienced, try running "
1531 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001532}
1533
1534static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1535{
Jon Masona513a99a72011-10-14 14:56:16 -05001536 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001537
1538 if (!pci_is_pcie(dev))
1539 return 0;
1540
Jon Masona513a99a72011-10-14 14:56:16 -05001541 mps = 128 << *(u8 *)data;
1542 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001543
1544 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001545 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001546
Jon Masona513a99a72011-10-14 14:56:16 -05001547 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1548 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1549 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001550
1551 return 0;
1552}
1553
Jon Masona513a99a72011-10-14 14:56:16 -05001554/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001555 * parents then children fashion. If this changes, then this code will not
1556 * work as designed.
1557 */
1558void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1559{
Jon Mason5f39e672011-10-03 09:50:20 -05001560 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001561
Jon Masonb03e7492011-07-20 15:20:54 -05001562 if (!pci_is_pcie(bus->self))
1563 return;
1564
Jon Mason5f39e672011-10-03 09:50:20 -05001565 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1566 return;
1567
1568 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1569 * to be aware to the MPS of the destination. To work around this,
1570 * simply force the MPS of the entire system to the smallest possible.
1571 */
1572 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1573 smpss = 0;
1574
Jon Masonb03e7492011-07-20 15:20:54 -05001575 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001576 smpss = mpss;
1577
Jon Masonb03e7492011-07-20 15:20:54 -05001578 pcie_find_smpss(bus->self, &smpss);
1579 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1580 }
1581
1582 pcie_bus_configure_set(bus->self, &smpss);
1583 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1584}
Jon Masondebc3b72011-08-02 00:01:18 -05001585EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001586
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001587unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588{
Yinghai Lub918c622012-05-17 18:51:11 -07001589 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 struct pci_dev *dev;
1591
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001592 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
1594 /* Go find them, Rover! */
1595 for (devfn = 0; devfn < 0x100; devfn += 8)
1596 pci_scan_slot(bus, devfn);
1597
Yu Zhaoa28724b2009-03-20 11:25:13 +08001598 /* Reserve buses for SR-IOV capability. */
1599 max += pci_iov_bus_range(bus);
1600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 /*
1602 * After performing arch-dependent fixup of the bus, look behind
1603 * all PCI-to-PCI bridges on this bus.
1604 */
Alex Chiang74710de2009-03-20 14:56:10 -06001605 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001606 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001607 pcibios_fixup_bus(bus);
1608 if (pci_is_root_bus(bus))
1609 bus->is_added = 1;
1610 }
1611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 for (pass=0; pass < 2; pass++)
1613 list_for_each_entry(dev, &bus->devices, bus_list) {
1614 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1615 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1616 max = pci_scan_bridge(bus, dev, max, pass);
1617 }
1618
1619 /*
1620 * We've scanned the bus and so we know all about what's on
1621 * the other side of any bridges that may be on this bus plus
1622 * any devices.
1623 *
1624 * Return how far we've got finding sub-buses.
1625 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001626 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 return max;
1628}
1629
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001630struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1631 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001633 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001634 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001635 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001636 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001637 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001638 resource_size_t offset;
1639 char bus_addr[64];
1640 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001643 b = pci_alloc_bus();
1644 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001645 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
1647 b->sysdata = sysdata;
1648 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001649 b2 = pci_find_bus(pci_domain_nr(b), bus);
1650 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001652 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 goto err_out;
1654 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001655
Yinghai Lu7b543662012-04-02 18:31:53 -07001656 bridge = pci_alloc_host_bridge(b);
1657 if (!bridge)
1658 goto err_out;
1659
1660 bridge->dev.parent = parent;
1661 bridge->dev.release = pci_release_bus_bridge_dev;
1662 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1663 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001665 goto bridge_dev_reg_err;
1666 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001667 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001668 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Yinghai Lu0d358f22008-02-19 03:20:41 -08001670 if (!parent)
1671 set_dev_node(b->bridge, pcibus_to_node(b));
1672
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001673 b->dev.class = &pcibus_class;
1674 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001675 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001676 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 if (error)
1678 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
1680 /* Create legacy_io and legacy_mem files for this bus */
1681 pci_create_legacy_files(b);
1682
Yinghai Lub918c622012-05-17 18:51:11 -07001683 b->number = b->busn_res.start = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001684
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001685 if (parent)
1686 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1687 else
1688 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1689
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001690 /* Add initial resources to the bus */
1691 list_for_each_entry_safe(window, n, resources, list) {
1692 list_move_tail(&window->list, &bridge->windows);
1693 res = window->res;
1694 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001695 if (res->flags & IORESOURCE_BUS)
1696 pci_bus_insert_busn_res(b, bus, res->end);
1697 else
1698 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001699 if (offset) {
1700 if (resource_type(res) == IORESOURCE_IO)
1701 fmt = " (bus address [%#06llx-%#06llx])";
1702 else
1703 fmt = " (bus address [%#010llx-%#010llx])";
1704 snprintf(bus_addr, sizeof(bus_addr), fmt,
1705 (unsigned long long) (res->start - offset),
1706 (unsigned long long) (res->end - offset));
1707 } else
1708 bus_addr[0] = '\0';
1709 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001710 }
1711
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001712 down_write(&pci_bus_sem);
1713 list_add_tail(&b->node, &pci_root_buses);
1714 up_write(&pci_bus_sem);
1715
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 return b;
1717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001719 put_device(&bridge->dev);
1720 device_unregister(&bridge->dev);
1721bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001722 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001723err_out:
1724 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 return NULL;
1726}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001727
Yinghai Lu98a35832012-05-18 11:35:50 -06001728int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1729{
1730 struct resource *res = &b->busn_res;
1731 struct resource *parent_res, *conflict;
1732
1733 res->start = bus;
1734 res->end = bus_max;
1735 res->flags = IORESOURCE_BUS;
1736
1737 if (!pci_is_root_bus(b))
1738 parent_res = &b->parent->busn_res;
1739 else {
1740 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1741 res->flags |= IORESOURCE_PCI_FIXED;
1742 }
1743
1744 conflict = insert_resource_conflict(parent_res, res);
1745
1746 if (conflict)
1747 dev_printk(KERN_DEBUG, &b->dev,
1748 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1749 res, pci_is_root_bus(b) ? "domain " : "",
1750 parent_res, conflict->name, conflict);
1751 else
1752 dev_printk(KERN_DEBUG, &b->dev,
1753 "busn_res: %pR is inserted under %s%pR\n",
1754 res, pci_is_root_bus(b) ? "domain " : "",
1755 parent_res);
1756
1757 return conflict == NULL;
1758}
1759
1760int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1761{
1762 struct resource *res = &b->busn_res;
1763 struct resource old_res = *res;
1764 resource_size_t size;
1765 int ret;
1766
1767 if (res->start > bus_max)
1768 return -EINVAL;
1769
1770 size = bus_max - res->start + 1;
1771 ret = adjust_resource(res, res->start, size);
1772 dev_printk(KERN_DEBUG, &b->dev,
1773 "busn_res: %pR end %s updated to %02x\n",
1774 &old_res, ret ? "can not be" : "is", bus_max);
1775
1776 if (!ret && !res->parent)
1777 pci_bus_insert_busn_res(b, res->start, res->end);
1778
1779 return ret;
1780}
1781
1782void pci_bus_release_busn_res(struct pci_bus *b)
1783{
1784 struct resource *res = &b->busn_res;
1785 int ret;
1786
1787 if (!res->flags || !res->parent)
1788 return;
1789
1790 ret = release_resource(res);
1791 dev_printk(KERN_DEBUG, &b->dev,
1792 "busn_res: %pR %s released\n",
1793 res, ret ? "can not be" : "is");
1794}
1795
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001796struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1797 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1798{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001799 struct pci_host_bridge_window *window;
1800 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001801 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001802 int max;
1803
1804 list_for_each_entry(window, resources, list)
1805 if (window->res->flags & IORESOURCE_BUS) {
1806 found = true;
1807 break;
1808 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001809
1810 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1811 if (!b)
1812 return NULL;
1813
Yinghai Lu4d99f522012-05-17 18:51:12 -07001814 if (!found) {
1815 dev_info(&b->dev,
1816 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1817 bus);
1818 pci_bus_insert_busn_res(b, bus, 255);
1819 }
1820
1821 max = pci_scan_child_bus(b);
1822
1823 if (!found)
1824 pci_bus_update_busn_res_end(b, max);
1825
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001826 pci_bus_add_devices(b);
1827 return b;
1828}
1829EXPORT_SYMBOL(pci_scan_root_bus);
1830
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001831/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001832struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001833 int bus, struct pci_ops *ops, void *sysdata)
1834{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001835 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001836 struct pci_bus *b;
1837
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001838 pci_add_resource(&resources, &ioport_resource);
1839 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001840 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001841 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001842 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001843 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001844 else
1845 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001846 return b;
1847}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848EXPORT_SYMBOL(pci_scan_bus_parented);
1849
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001850struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1851 void *sysdata)
1852{
1853 LIST_HEAD(resources);
1854 struct pci_bus *b;
1855
1856 pci_add_resource(&resources, &ioport_resource);
1857 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001858 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001859 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1860 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001861 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001862 pci_bus_add_devices(b);
1863 } else {
1864 pci_free_resource_list(&resources);
1865 }
1866 return b;
1867}
1868EXPORT_SYMBOL(pci_scan_bus);
1869
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001871/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001872 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1873 * @bridge: PCI bridge for the bus to scan
1874 *
1875 * Scan a PCI bus and child buses for new devices, add them,
1876 * and enable them, resizing bridge mmio/io resource if necessary
1877 * and possible. The caller must ensure the child devices are already
1878 * removed for resizing to occur.
1879 *
1880 * Returns the max number of subordinate bus discovered.
1881 */
1882unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1883{
1884 unsigned int max;
1885 struct pci_bus *bus = bridge->subordinate;
1886
1887 max = pci_scan_child_bus(bus);
1888
1889 pci_assign_unassigned_bridge_resources(bridge);
1890
1891 pci_bus_add_devices(bus);
1892
1893 return max;
1894}
1895
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897EXPORT_SYMBOL(pci_scan_slot);
1898EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1900#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001901
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001902static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001903{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001904 const struct pci_dev *a = to_pci_dev(d_a);
1905 const struct pci_dev *b = to_pci_dev(d_b);
1906
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001907 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1908 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1909
1910 if (a->bus->number < b->bus->number) return -1;
1911 else if (a->bus->number > b->bus->number) return 1;
1912
1913 if (a->devfn < b->devfn) return -1;
1914 else if (a->devfn > b->devfn) return 1;
1915
1916 return 0;
1917}
1918
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001919void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001920{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001921 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001922}