blob: 4170113cde6141a9962b23a9d6342647a0465210 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Stephen Hemminger0b950f02014-01-10 17:14:48 -070019static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070020 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400171 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400172{
173 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600174 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700175 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800176 struct pci_bus_region region, inverted_region;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600177 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204 goto fail;
205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400217 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700218 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400219 } else {
220 l &= PCI_BASE_ADDRESS_MEM_MASK;
221 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
222 }
223 } else {
224 res->flags |= (l & IORESOURCE_ROM_ENABLE);
225 l &= PCI_ROM_ADDRESS_MASK;
226 mask = (u32)PCI_ROM_ADDRESS_MASK;
227 }
228
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600229 if (res->flags & IORESOURCE_MEM_64) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600230 l64 = l;
231 sz64 = sz;
232 mask64 = mask | (u64)~0 << 32;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233
234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
241
242 sz64 = pci_size(l64, sz64, mask64);
243
244 if (!sz64)
245 goto fail;
246
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600247 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
248 sz64 > 0x100000000ULL) {
249 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
250 res->start = 0;
251 res->end = 0;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600252 bar_too_big = true;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600253 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600254 }
255
Bjorn Helgaasd1a313e2014-04-29 18:33:09 -0600256 if ((sizeof(dma_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600257 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700258 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600259 res->start = 0;
260 res->end = sz64;
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600261 bar_too_high = true;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600262 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400263 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700264 region.start = l64;
265 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600268 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600270 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 goto fail;
272
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700273 region.start = l;
274 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
276
Yinghai Lufc279852013-12-09 22:54:40 -0800277 pcibios_bus_to_resource(dev->bus, res, &region);
278 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800279
280 /*
281 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
282 * the corresponding resource address (the physical address used by
283 * the CPU. Converting that resource address back to a bus address
284 * should yield the original BAR value:
285 *
286 * resource_to_bus(bus_to_resource(A)) == A
287 *
288 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
289 * be claimed by the device.
290 */
291 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800292 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800293 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600294 res->end = region.end - region.start;
295 bar_invalid = true;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800297
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600298 goto out;
299
300
301fail:
302 res->flags = 0;
303out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100304 if (!dev->mmio_always_on &&
305 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600306 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 if (bar_too_big)
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600309 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
310 pos, (unsigned long long) sz64);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600311 if (bar_too_high)
312 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
313 pos, (unsigned long long) l64);
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600314 if (bar_invalid)
315 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
316 pos, (unsigned long long) region.start);
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600317 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800318 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600319
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600320 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800321}
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
324{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
337 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
338 IORESOURCE_SIZEALIGN;
339 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
341}
342
Bill Pemberton15856ad2012-11-21 15:35:00 -0500343static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
345 struct pci_dev *dev = child->self;
346 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600347 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700348 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600349 struct resource *res;
350
351 io_mask = PCI_IO_RANGE_MASK;
352 io_granularity = 0x1000;
353 if (dev->io_window_1k) {
354 /* Support 1K I/O space granularity */
355 io_mask = PCI_IO_1K_RANGE_MASK;
356 io_granularity = 0x400;
357 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 res = child->resource[0];
360 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
361 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600362 base = (io_base_lo & io_mask) << 8;
363 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
366 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
369 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600370 base |= ((unsigned long) io_base_hi << 16);
371 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
373
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600374 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700376 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600377 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800378 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600379 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381}
382
Bill Pemberton15856ad2012-11-21 15:35:00 -0500383static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700384{
385 struct pci_dev *dev = child->self;
386 u16 mem_base_lo, mem_limit_lo;
387 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700388 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700389 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 res = child->resource[1];
392 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
393 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600394 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
395 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600396 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700398 region.start = base;
399 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800400 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600401 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403}
404
Bill Pemberton15856ad2012-11-21 15:35:00 -0500405static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700406{
407 struct pci_dev *dev = child->self;
408 u16 mem_base_lo, mem_limit_lo;
409 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
431#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600432 base |= ((unsigned long) mem_base_hi) << 32;
433 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#else
435 if (mem_base_hi || mem_limit_hi) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400436 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 return;
438 }
439#endif
440 }
441 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600442 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700443 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
444 IORESOURCE_MEM | IORESOURCE_PREFETCH;
445 if (res->flags & PCI_PREF_RANGE_TYPE_64)
446 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700447 region.start = base;
448 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800449 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600450 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 }
452}
453
Bill Pemberton15856ad2012-11-21 15:35:00 -0500454void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455{
456 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700457 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700458 int i;
459
460 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
461 return;
462
Yinghai Lub918c622012-05-17 18:51:11 -0700463 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
464 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700465 dev->transparent ? " (subtractive decode)" : "");
466
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700467 pci_bus_remove_resources(child);
468 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
469 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
470
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471 pci_read_bridge_io(child);
472 pci_read_bridge_mmio(child);
473 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700474
475 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700476 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600477 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 pci_bus_add_resource(child, res,
479 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 dev_printk(KERN_DEBUG, &dev->dev,
481 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700482 res);
483 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700484 }
485 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700486}
487
Bjorn Helgaas05013482013-06-05 14:22:11 -0600488static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489{
490 struct pci_bus *b;
491
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100492 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600493 if (!b)
494 return NULL;
495
496 INIT_LIST_HEAD(&b->node);
497 INIT_LIST_HEAD(&b->children);
498 INIT_LIST_HEAD(&b->devices);
499 INIT_LIST_HEAD(&b->slots);
500 INIT_LIST_HEAD(&b->resources);
501 b->max_bus_speed = PCI_SPEED_UNKNOWN;
502 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700664static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
665 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 struct pci_bus *child;
668 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800669 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 /*
672 * Allocate a new bus, and inherit stuff from the parent..
673 */
674 child = pci_alloc_bus();
675 if (!child)
676 return NULL;
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 child->parent = parent;
679 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200680 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200682 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400684 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800685 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400686 */
687 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100688 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 /*
691 * Set up the primary, secondary and subordinate
692 * bus numbers.
693 */
Yinghai Lub918c622012-05-17 18:51:11 -0700694 child->number = child->busn_res.start = busnr;
695 child->primary = parent->busn_res.start;
696 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 if (!bridge) {
699 child->dev.parent = parent->bridge;
700 goto add_dev;
701 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800702
703 child->self = bridge;
704 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800705 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000706 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500707 pci_set_bus_speed(child);
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800710 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
712 child->resource[i]->name = child->name;
713 }
714 bridge->subordinate = child;
715
Yinghai Lu4f535092013-01-21 13:20:52 -0800716add_dev:
717 ret = device_register(&child->dev);
718 WARN_ON(ret < 0);
719
Jiang Liu10a95742013-04-12 05:44:20 +0000720 pcibios_add_bus(child);
721
Yinghai Lu4f535092013-01-21 13:20:52 -0800722 /* Create legacy_io and legacy_mem files for this bus */
723 pci_create_legacy_files(child);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return child;
726}
727
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400728struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
729 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 struct pci_bus *child;
732
733 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700734 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800735 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800737 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return child;
740}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600741EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743/*
744 * If it's a bridge, configure it and scan the bus behind it.
745 * For CardBus bridges, we don't scan behind as the devices will
746 * be handled by the bridge driver itself.
747 *
748 * We need to process bridges in two passes -- first we scan those
749 * already configured by the BIOS and after we are done with all of
750 * them, we proceed to assigning numbers to the remaining buses in
751 * order to avoid overlaps between old and new bus numbers.
752 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500753int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754{
755 struct pci_bus *child;
756 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100757 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600759 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100760 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600763 primary = buses & 0xFF;
764 secondary = (buses >> 8) & 0xFF;
765 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600767 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
768 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100770 if (!primary && (primary != bus->number) && secondary && subordinate) {
771 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
772 primary = bus->number;
773 }
774
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100775 /* Check if setup is sensible at all */
776 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700777 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600778 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700779 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
780 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100781 broken = 1;
782 }
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700785 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
787 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
788 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
789
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600790 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
791 !is_cardbus && !broken) {
792 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 /*
794 * Bus already configured by firmware, process it in the first
795 * pass and just note the configuration.
796 */
797 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000798 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
800 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100801 * The bus might already exist for two reasons: Either we are
802 * rescanning the bus or the bus is reachable through more than
803 * one bridge. The second case can happen with the i450NX
804 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600806 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600807 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600808 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600809 if (!child)
810 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600811 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700812 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600813 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100817 if (cmax > subordinate)
818 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
819 subordinate, cmax);
820 /* subordinate should equal child->busn_res.end */
821 if (subordinate > max)
822 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 } else {
824 /*
825 * We need to assign a number to this bus which we always
826 * do in the second pass.
827 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700828 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100829 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700830 /* Temporarily disable forwarding of the
831 configuration cycles on all bridges in
832 this bus segment to avoid possible
833 conflicts in the second pass between two
834 bridges programmed with overlapping
835 bus ranges. */
836 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
837 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000838 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
841 /* Clear errors */
842 pci_write_config_word(dev, PCI_STATUS, 0xffff);
843
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600844 /* Prevent assigning a bus number that already exists.
845 * This can happen when a bridge is hot-plugged, so in
846 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800847 child = pci_find_bus(pci_domain_nr(bus), max+1);
848 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100849 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800850 if (!child)
851 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600852 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800853 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100854 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 buses = (buses & 0xff000000)
856 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700857 | ((unsigned int)(child->busn_res.start) << 8)
858 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 /*
861 * yenta.c forces a secondary latency timer of 176.
862 * Copy that behaviour here.
863 */
864 if (is_cardbus) {
865 buses &= ~0xff000000;
866 buses |= CARDBUS_LATENCY_TIMER << 24;
867 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 /*
870 * We need to blast all three values with a single write.
871 */
872 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
873
874 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700875 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 max = pci_scan_child_bus(child);
877 } else {
878 /*
879 * For CardBus bridges, we leave 4 bus numbers
880 * as cards with a PCI-to-PCI bridge can be
881 * inserted later.
882 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400883 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100884 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700885 if (pci_find_bus(pci_domain_nr(bus),
886 max+i+1))
887 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100888 while (parent->parent) {
889 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700890 (parent->busn_res.end > max) &&
891 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100892 j = 1;
893 }
894 parent = parent->parent;
895 }
896 if (j) {
897 /*
898 * Often, there are two cardbus bridges
899 * -- try to leave one valid bus number
900 * for each one.
901 */
902 i /= 2;
903 break;
904 }
905 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700906 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908 /*
909 * Set the subordinate bus number to its real value.
910 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700911 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
913 }
914
Gary Hadecb3576f2008-02-08 14:00:52 -0800915 sprintf(child->name,
916 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
917 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200919 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100920 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700921 if ((child->busn_res.end > bus->busn_res.end) ||
922 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100923 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700924 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400925 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700926 &child->busn_res,
927 (bus->number > child->busn_res.end &&
928 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800929 "wholly" : "partially",
930 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700931 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700932 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100933 }
934 bus = bus->parent;
935 }
936
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000937out:
938 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 return max;
941}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600942EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943
944/*
945 * Read interrupt line and base address registers.
946 * The architecture-dependent code can tweak these, of course.
947 */
948static void pci_read_irq(struct pci_dev *dev)
949{
950 unsigned char irq;
951
952 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800953 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 if (irq)
955 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
956 dev->irq = irq;
957}
958
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000959void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800960{
961 int pos;
962 u16 reg16;
963
964 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
965 if (!pos)
966 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900967 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800968 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800969 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500970 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
971 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800972}
973
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000974void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700975{
Eric W. Biederman28760482009-09-09 14:09:24 -0700976 u32 reg32;
977
Jiang Liu59875ae2012-07-24 17:20:06 +0800978 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700979 if (reg32 & PCI_EXP_SLTCAP_HPC)
980 pdev->is_hotplug_bridge = 1;
981}
982
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700983/**
Alex Williamson78916b02014-05-05 14:20:51 -0600984 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
985 * @dev: PCI device
986 *
987 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
988 * when forwarding a type1 configuration request the bridge must check that
989 * the extended register address field is zero. The bridge is not permitted
990 * to forward the transactions and must handle it as an Unsupported Request.
991 * Some bridges do not follow this rule and simply drop the extended register
992 * bits, resulting in the standard config space being aliased, every 256
993 * bytes across the entire configuration space. Test for this condition by
994 * comparing the first dword of each potential alias to the vendor/device ID.
995 * Known offenders:
996 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
997 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
998 */
999static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1000{
1001#ifdef CONFIG_PCI_QUIRKS
1002 int pos;
1003 u32 header, tmp;
1004
1005 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1006
1007 for (pos = PCI_CFG_SPACE_SIZE;
1008 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1009 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1010 || header != tmp)
1011 return false;
1012 }
1013
1014 return true;
1015#else
1016 return false;
1017#endif
1018}
1019
1020/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001021 * pci_cfg_space_size - get the configuration space size of the PCI device.
1022 * @dev: PCI device
1023 *
1024 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1025 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1026 * access it. Maybe we don't have a way to generate extended config space
1027 * accesses, or the device is behind a reverse Express bridge. So we try
1028 * reading the dword at 0x100 which must either be 0 or a valid extended
1029 * capability header.
1030 */
1031static int pci_cfg_space_size_ext(struct pci_dev *dev)
1032{
1033 u32 status;
1034 int pos = PCI_CFG_SPACE_SIZE;
1035
1036 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1037 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001038 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001039 goto fail;
1040
1041 return PCI_CFG_SPACE_EXP_SIZE;
1042
1043 fail:
1044 return PCI_CFG_SPACE_SIZE;
1045}
1046
1047int pci_cfg_space_size(struct pci_dev *dev)
1048{
1049 int pos;
1050 u32 status;
1051 u16 class;
1052
1053 class = dev->class >> 8;
1054 if (class == PCI_CLASS_BRIDGE_HOST)
1055 return pci_cfg_space_size_ext(dev);
1056
1057 if (!pci_is_pcie(dev)) {
1058 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1059 if (!pos)
1060 goto fail;
1061
1062 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1063 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1064 goto fail;
1065 }
1066
1067 return pci_cfg_space_size_ext(dev);
1068
1069 fail:
1070 return PCI_CFG_SPACE_SIZE;
1071}
1072
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001073#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075/**
1076 * pci_setup_device - fill in class and map information of a device
1077 * @dev: the device structure to fill
1078 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001079 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1081 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001082 * Returns 0 on success and negative if unknown type of device (not normal,
1083 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001085int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
1087 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001088 u8 hdr_type;
1089 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001090 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001091 struct pci_bus_region region;
1092 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001093
1094 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1095 return -EIO;
1096
1097 dev->sysdata = dev->bus->sysdata;
1098 dev->dev.parent = dev->bus->bridge;
1099 dev->dev.bus = &pci_bus_type;
1100 dev->hdr_type = hdr_type & 0x7f;
1101 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001102 dev->error_state = pci_channel_io_normal;
1103 set_pcie_port_type(dev);
1104
1105 list_for_each_entry(slot, &dev->bus->slots, list)
1106 if (PCI_SLOT(dev->devfn) == slot->number)
1107 dev->slot = slot;
1108
1109 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1110 set this higher, assuming the system even supports it. */
1111 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001113 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1114 dev->bus->number, PCI_SLOT(dev->devfn),
1115 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
1117 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001118 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001119 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001121 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1122 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Yu Zhao853346e2009-03-21 22:05:11 +08001124 /* need to have dev->class ready */
1125 dev->cfg_size = pci_cfg_space_size(dev);
1126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001128 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
1130 /* Early fixups, before probing the BARs */
1131 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001132 /* device class may be changed after fixup */
1133 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 switch (dev->hdr_type) { /* header type */
1136 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1137 if (class == PCI_CLASS_BRIDGE_PCI)
1138 goto bad;
1139 pci_read_irq(dev);
1140 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1141 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1142 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001143
1144 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001145 * Do the ugly legacy mode stuff here rather than broken chip
1146 * quirk code. Legacy mode ATA controllers have fixed
1147 * addresses. These are not always echoed in BAR0-3, and
1148 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001149 */
1150 if (class == PCI_CLASS_STORAGE_IDE) {
1151 u8 progif;
1152 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1153 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001154 region.start = 0x1F0;
1155 region.end = 0x1F7;
1156 res = &dev->resource[0];
1157 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001158 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001159 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1160 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001161 region.start = 0x3F6;
1162 region.end = 0x3F6;
1163 res = &dev->resource[1];
1164 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001165 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001166 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1167 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001168 }
1169 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001170 region.start = 0x170;
1171 region.end = 0x177;
1172 res = &dev->resource[2];
1173 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001174 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001175 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1176 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001177 region.start = 0x376;
1178 region.end = 0x376;
1179 res = &dev->resource[3];
1180 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001181 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001182 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1183 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001184 }
1185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 break;
1187
1188 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1189 if (class != PCI_CLASS_BRIDGE_PCI)
1190 goto bad;
1191 /* The PCI-to-PCI bridge spec requires that subtractive
1192 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001193 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001194 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 dev->transparent = ((dev->class & 0xff) == 1);
1196 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001197 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001198 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1199 if (pos) {
1200 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1201 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 break;
1204
1205 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1206 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1207 goto bad;
1208 pci_read_irq(dev);
1209 pci_read_bases(dev, 1, 0);
1210 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1211 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1212 break;
1213
1214 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001215 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1216 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001217 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001220 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1221 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 dev->class = PCI_CLASS_NOT_DEFINED;
1223 }
1224
1225 /* We found a fine healthy device, go go go... */
1226 return 0;
1227}
1228
Zhao, Yu201de562008-10-13 19:49:55 +08001229static void pci_release_capabilities(struct pci_dev *dev)
1230{
1231 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001232 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001233 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001234}
1235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236/**
1237 * pci_release_dev - free a pci device structure when all users of it are finished.
1238 * @dev: device that's been disconnected
1239 *
1240 * Will be called only by the device core when all users of this pci device are
1241 * done.
1242 */
1243static void pci_release_dev(struct device *dev)
1244{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001245 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001247 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001248 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001249 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001250 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001251 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001252 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 kfree(pci_dev);
1254}
1255
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001256struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001257{
1258 struct pci_dev *dev;
1259
1260 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1261 if (!dev)
1262 return NULL;
1263
Michael Ellerman65891212007-04-05 17:19:08 +10001264 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001265 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001266 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001267
1268 return dev;
1269}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001270EXPORT_SYMBOL(pci_alloc_dev);
1271
Yinghai Luefdc87d2012-01-27 10:55:10 -08001272bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001273 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001274{
1275 int delay = 1;
1276
1277 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1278 return false;
1279
1280 /* some broken boards return 0 or ~0 if a slot is empty: */
1281 if (*l == 0xffffffff || *l == 0x00000000 ||
1282 *l == 0x0000ffff || *l == 0xffff0000)
1283 return false;
1284
1285 /* Configuration request Retry Status */
1286 while (*l == 0xffff0001) {
1287 if (!crs_timeout)
1288 return false;
1289
1290 msleep(delay);
1291 delay *= 2;
1292 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1293 return false;
1294 /* Card hasn't responded in 60 seconds? Must be stuck. */
1295 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001296 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1297 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1298 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001299 return false;
1300 }
1301 }
1302
1303 return true;
1304}
1305EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1306
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307/*
1308 * Read the config data for a PCI device, sanity-check it
1309 * and fill in the dev structure...
1310 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001311static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312{
1313 struct pci_dev *dev;
1314 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Yinghai Luefdc87d2012-01-27 10:55:10 -08001316 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 return NULL;
1318
Gu Zheng8b1fce02013-05-25 21:48:31 +08001319 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 if (!dev)
1321 return NULL;
1322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 dev->vendor = l & 0xffff;
1325 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001327 pci_set_of_node(dev);
1328
Yu Zhao480b93b2009-03-20 11:25:14 +08001329 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001330 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 kfree(dev);
1332 return NULL;
1333 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001334
1335 return dev;
1336}
1337
Zhao, Yu201de562008-10-13 19:49:55 +08001338static void pci_init_capabilities(struct pci_dev *dev)
1339{
1340 /* MSI/MSI-X list */
1341 pci_msi_init_pci_dev(dev);
1342
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001343 /* Buffers for saving PCIe and PCI-X capabilities */
1344 pci_allocate_cap_save_buffers(dev);
1345
Zhao, Yu201de562008-10-13 19:49:55 +08001346 /* Power Management */
1347 pci_pm_init(dev);
1348
1349 /* Vital Product Data */
1350 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001351
1352 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001353 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001354
1355 /* Single Root I/O Virtualization */
1356 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001357
1358 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001359 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001360}
1361
Sam Ravnborg96bde062007-03-26 21:53:30 -08001362void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001363{
Yinghai Lu4f535092013-01-21 13:20:52 -08001364 int ret;
1365
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 device_initialize(&dev->dev);
1367 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
Yinghai Lu7629d192013-01-21 13:20:44 -08001369 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001371 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 dev->dev.coherent_dma_mask = 0xffffffffull;
1373
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001374 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001375 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 /* Fix up broken headers */
1378 pci_fixup_device(pci_fixup_header, dev);
1379
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001380 /* moved out from quirk header fixup code */
1381 pci_reassigndev_resource_alignment(dev);
1382
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001383 /* Clear the state_saved flag. */
1384 dev->state_saved = false;
1385
Zhao, Yu201de562008-10-13 19:49:55 +08001386 /* Initialize various capabilities */
1387 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 /*
1390 * Add the device to our list of discovered devices
1391 * and the bus list for fixup functions, etc.
1392 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001393 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001395 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001396
Yinghai Lu4f535092013-01-21 13:20:52 -08001397 ret = pcibios_add_device(dev);
1398 WARN_ON(ret < 0);
1399
1400 /* Notifier could use PCI capabilities */
1401 dev->match_driver = false;
1402 ret = device_add(&dev->dev);
1403 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001404}
1405
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001406struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001407{
1408 struct pci_dev *dev;
1409
Trent Piepho90bdb312009-03-20 14:56:00 -06001410 dev = pci_get_slot(bus, devfn);
1411 if (dev) {
1412 pci_dev_put(dev);
1413 return dev;
1414 }
1415
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001416 dev = pci_scan_device(bus, devfn);
1417 if (!dev)
1418 return NULL;
1419
1420 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 return dev;
1423}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001424EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001426static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001427{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001428 int pos;
1429 u16 cap = 0;
1430 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001431
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001432 if (pci_ari_enabled(bus)) {
1433 if (!dev)
1434 return 0;
1435 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1436 if (!pos)
1437 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001438
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001439 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1440 next_fn = PCI_ARI_CAP_NFN(cap);
1441 if (next_fn <= fn)
1442 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001443
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001444 return next_fn;
1445 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001446
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001447 /* dev may be NULL for non-contiguous multifunction devices */
1448 if (!dev || dev->multifunction)
1449 return (fn + 1) % 8;
1450
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001451 return 0;
1452}
1453
1454static int only_one_child(struct pci_bus *bus)
1455{
1456 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001457
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001458 if (!parent || !pci_is_pcie(parent))
1459 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001460 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001461 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001462 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001463 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001464 return 1;
1465 return 0;
1466}
1467
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468/**
1469 * pci_scan_slot - scan a PCI slot on a bus for devices.
1470 * @bus: PCI bus to scan
1471 * @devfn: slot number to scan (must have zero function.)
1472 *
1473 * Scan a PCI slot on the specified PCI bus for devices, adding
1474 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001475 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001476 *
1477 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001479int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001481 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001482 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001483
1484 if (only_one_child(bus) && (devfn > 0))
1485 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001487 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001488 if (!dev)
1489 return 0;
1490 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001491 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001493 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001494 dev = pci_scan_single_device(bus, devfn + fn);
1495 if (dev) {
1496 if (!dev->is_added)
1497 nr++;
1498 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 }
1500 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001501
Shaohua Li149e1632008-07-23 10:32:31 +08001502 /* only one slot has pcie device */
1503 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001504 pcie_aspm_init_link_state(bus->self);
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 return nr;
1507}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001508EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
Jon Masonb03e7492011-07-20 15:20:54 -05001510static int pcie_find_smpss(struct pci_dev *dev, void *data)
1511{
1512 u8 *smpss = data;
1513
1514 if (!pci_is_pcie(dev))
1515 return 0;
1516
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001517 /*
1518 * We don't have a way to change MPS settings on devices that have
1519 * drivers attached. A hot-added device might support only the minimum
1520 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1521 * where devices may be hot-added, we limit the fabric MPS to 128 so
1522 * hot-added devices will work correctly.
1523 *
1524 * However, if we hot-add a device to a slot directly below a Root
1525 * Port, it's impossible for there to be other existing devices below
1526 * the port. We don't limit the MPS in this case because we can
1527 * reconfigure MPS on both the Root Port and the hot-added device,
1528 * and there are no other devices involved.
1529 *
1530 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001531 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001532 if (dev->is_hotplug_bridge &&
1533 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001534 *smpss = 0;
1535
1536 if (*smpss > dev->pcie_mpss)
1537 *smpss = dev->pcie_mpss;
1538
1539 return 0;
1540}
1541
1542static void pcie_write_mps(struct pci_dev *dev, int mps)
1543{
Jon Mason62f392e2011-10-14 14:56:14 -05001544 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001545
1546 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001547 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001548
Yijing Wang62f87c02012-07-24 17:20:03 +08001549 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1550 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001551 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001552 * downstream communication will never be larger than
1553 * the MRRS. So, the MPS only needs to be configured
1554 * for the upstream communication. This being the case,
1555 * walk from the top down and set the MPS of the child
1556 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001557 *
1558 * Configure the device MPS with the smaller of the
1559 * device MPSS or the bridge MPS (which is assumed to be
1560 * properly configured at this point to the largest
1561 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001562 */
Jon Mason62f392e2011-10-14 14:56:14 -05001563 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001564 }
1565
1566 rc = pcie_set_mps(dev, mps);
1567 if (rc)
1568 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1569}
1570
Jon Mason62f392e2011-10-14 14:56:14 -05001571static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001572{
Jon Mason62f392e2011-10-14 14:56:14 -05001573 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001574
Jon Masoned2888e2011-09-08 16:41:18 -05001575 /* In the "safe" case, do not configure the MRRS. There appear to be
1576 * issues with setting MRRS to 0 on a number of devices.
1577 */
Jon Masoned2888e2011-09-08 16:41:18 -05001578 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1579 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001580
Jon Masoned2888e2011-09-08 16:41:18 -05001581 /* For Max performance, the MRRS must be set to the largest supported
1582 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001583 * device or the bus can support. This should already be properly
1584 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001585 */
Jon Mason62f392e2011-10-14 14:56:14 -05001586 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001587
1588 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001589 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001590 * If the MRRS value provided is not acceptable (e.g., too large),
1591 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001592 */
Jon Masonb03e7492011-07-20 15:20:54 -05001593 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1594 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001595 if (!rc)
1596 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001597
Jon Mason62f392e2011-10-14 14:56:14 -05001598 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001599 mrrs /= 2;
1600 }
Jon Mason62f392e2011-10-14 14:56:14 -05001601
1602 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001603 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001604}
1605
Yijing Wang5895af72013-08-26 16:33:06 +08001606static void pcie_bus_detect_mps(struct pci_dev *dev)
1607{
1608 struct pci_dev *bridge = dev->bus->self;
1609 int mps, p_mps;
1610
1611 if (!bridge)
1612 return;
1613
1614 mps = pcie_get_mps(dev);
1615 p_mps = pcie_get_mps(bridge);
1616
1617 if (mps != p_mps)
1618 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1619 mps, pci_name(bridge), p_mps);
1620}
1621
Jon Masonb03e7492011-07-20 15:20:54 -05001622static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1623{
Jon Masona513a99a72011-10-14 14:56:16 -05001624 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001625
1626 if (!pci_is_pcie(dev))
1627 return 0;
1628
Yijing Wang5895af72013-08-26 16:33:06 +08001629 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1630 pcie_bus_detect_mps(dev);
1631 return 0;
1632 }
1633
Jon Masona513a99a72011-10-14 14:56:16 -05001634 mps = 128 << *(u8 *)data;
1635 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001636
1637 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001638 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001639
Ryan Desfosses227f0642014-04-18 20:13:50 -04001640 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1641 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05001642 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001643
1644 return 0;
1645}
1646
Jon Masona513a99a72011-10-14 14:56:16 -05001647/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001648 * parents then children fashion. If this changes, then this code will not
1649 * work as designed.
1650 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001651void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001652{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001653 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001654
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001655 if (!bus->self)
1656 return;
1657
Jon Masonb03e7492011-07-20 15:20:54 -05001658 if (!pci_is_pcie(bus->self))
1659 return;
1660
Jon Mason5f39e672011-10-03 09:50:20 -05001661 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001662 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001663 * simply force the MPS of the entire system to the smallest possible.
1664 */
1665 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1666 smpss = 0;
1667
Jon Masonb03e7492011-07-20 15:20:54 -05001668 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001669 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001670
Jon Masonb03e7492011-07-20 15:20:54 -05001671 pcie_find_smpss(bus->self, &smpss);
1672 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1673 }
1674
1675 pcie_bus_configure_set(bus->self, &smpss);
1676 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1677}
Jon Masondebc3b72011-08-02 00:01:18 -05001678EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001679
Bill Pemberton15856ad2012-11-21 15:35:00 -05001680unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681{
Yinghai Lub918c622012-05-17 18:51:11 -07001682 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 struct pci_dev *dev;
1684
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001685 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
1687 /* Go find them, Rover! */
1688 for (devfn = 0; devfn < 0x100; devfn += 8)
1689 pci_scan_slot(bus, devfn);
1690
Yu Zhaoa28724b2009-03-20 11:25:13 +08001691 /* Reserve buses for SR-IOV capability. */
1692 max += pci_iov_bus_range(bus);
1693
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 /*
1695 * After performing arch-dependent fixup of the bus, look behind
1696 * all PCI-to-PCI bridges on this bus.
1697 */
Alex Chiang74710de2009-03-20 14:56:10 -06001698 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001699 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001700 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001701 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001702 }
1703
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001704 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001706 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 max = pci_scan_bridge(bus, dev, max, pass);
1708 }
1709
1710 /*
1711 * We've scanned the bus and so we know all about what's on
1712 * the other side of any bridges that may be on this bus plus
1713 * any devices.
1714 *
1715 * Return how far we've got finding sub-buses.
1716 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001717 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 return max;
1719}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001720EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001722/**
1723 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1724 * @bridge: Host bridge to set up.
1725 *
1726 * Default empty implementation. Replace with an architecture-specific setup
1727 * routine, if necessary.
1728 */
1729int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1730{
1731 return 0;
1732}
1733
Jiang Liu10a95742013-04-12 05:44:20 +00001734void __weak pcibios_add_bus(struct pci_bus *bus)
1735{
1736}
1737
1738void __weak pcibios_remove_bus(struct pci_bus *bus)
1739{
1740}
1741
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001742struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1743 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001745 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001746 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001747 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001748 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001749 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001750 resource_size_t offset;
1751 char bus_addr[64];
1752 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001754 b = pci_alloc_bus();
1755 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001756 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
1758 b->sysdata = sysdata;
1759 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001760 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001761 b2 = pci_find_bus(pci_domain_nr(b), bus);
1762 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001764 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 goto err_out;
1766 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001767
Yinghai Lu7b543662012-04-02 18:31:53 -07001768 bridge = pci_alloc_host_bridge(b);
1769 if (!bridge)
1770 goto err_out;
1771
1772 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001773 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001774 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001775 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001776 if (error) {
1777 kfree(bridge);
1778 goto err_out;
1779 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001780
Yinghai Lu7b543662012-04-02 18:31:53 -07001781 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001782 if (error) {
1783 put_device(&bridge->dev);
1784 goto err_out;
1785 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001786 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001787 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001788 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
Yinghai Lu0d358f22008-02-19 03:20:41 -08001790 if (!parent)
1791 set_dev_node(b->bridge, pcibus_to_node(b));
1792
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001793 b->dev.class = &pcibus_class;
1794 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001795 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001796 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 if (error)
1798 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Jiang Liu10a95742013-04-12 05:44:20 +00001800 pcibios_add_bus(b);
1801
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 /* Create legacy_io and legacy_mem files for this bus */
1803 pci_create_legacy_files(b);
1804
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001805 if (parent)
1806 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1807 else
1808 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1809
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001810 /* Add initial resources to the bus */
1811 list_for_each_entry_safe(window, n, resources, list) {
1812 list_move_tail(&window->list, &bridge->windows);
1813 res = window->res;
1814 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001815 if (res->flags & IORESOURCE_BUS)
1816 pci_bus_insert_busn_res(b, bus, res->end);
1817 else
1818 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001819 if (offset) {
1820 if (resource_type(res) == IORESOURCE_IO)
1821 fmt = " (bus address [%#06llx-%#06llx])";
1822 else
1823 fmt = " (bus address [%#010llx-%#010llx])";
1824 snprintf(bus_addr, sizeof(bus_addr), fmt,
1825 (unsigned long long) (res->start - offset),
1826 (unsigned long long) (res->end - offset));
1827 } else
1828 bus_addr[0] = '\0';
1829 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001830 }
1831
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001832 down_write(&pci_bus_sem);
1833 list_add_tail(&b->node, &pci_root_buses);
1834 up_write(&pci_bus_sem);
1835
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 return b;
1837
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001839 put_device(&bridge->dev);
1840 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001841err_out:
1842 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 return NULL;
1844}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001845
Yinghai Lu98a35832012-05-18 11:35:50 -06001846int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1847{
1848 struct resource *res = &b->busn_res;
1849 struct resource *parent_res, *conflict;
1850
1851 res->start = bus;
1852 res->end = bus_max;
1853 res->flags = IORESOURCE_BUS;
1854
1855 if (!pci_is_root_bus(b))
1856 parent_res = &b->parent->busn_res;
1857 else {
1858 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1859 res->flags |= IORESOURCE_PCI_FIXED;
1860 }
1861
Andreas Noeverced04d12014-01-23 21:59:24 +01001862 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06001863
1864 if (conflict)
1865 dev_printk(KERN_DEBUG, &b->dev,
1866 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1867 res, pci_is_root_bus(b) ? "domain " : "",
1868 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001869
1870 return conflict == NULL;
1871}
1872
1873int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1874{
1875 struct resource *res = &b->busn_res;
1876 struct resource old_res = *res;
1877 resource_size_t size;
1878 int ret;
1879
1880 if (res->start > bus_max)
1881 return -EINVAL;
1882
1883 size = bus_max - res->start + 1;
1884 ret = adjust_resource(res, res->start, size);
1885 dev_printk(KERN_DEBUG, &b->dev,
1886 "busn_res: %pR end %s updated to %02x\n",
1887 &old_res, ret ? "can not be" : "is", bus_max);
1888
1889 if (!ret && !res->parent)
1890 pci_bus_insert_busn_res(b, res->start, res->end);
1891
1892 return ret;
1893}
1894
1895void pci_bus_release_busn_res(struct pci_bus *b)
1896{
1897 struct resource *res = &b->busn_res;
1898 int ret;
1899
1900 if (!res->flags || !res->parent)
1901 return;
1902
1903 ret = release_resource(res);
1904 dev_printk(KERN_DEBUG, &b->dev,
1905 "busn_res: %pR %s released\n",
1906 res, ret ? "can not be" : "is");
1907}
1908
Bill Pemberton15856ad2012-11-21 15:35:00 -05001909struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001910 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1911{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001912 struct pci_host_bridge_window *window;
1913 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001914 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001915 int max;
1916
1917 list_for_each_entry(window, resources, list)
1918 if (window->res->flags & IORESOURCE_BUS) {
1919 found = true;
1920 break;
1921 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001922
1923 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1924 if (!b)
1925 return NULL;
1926
Yinghai Lu4d99f522012-05-17 18:51:12 -07001927 if (!found) {
1928 dev_info(&b->dev,
1929 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1930 bus);
1931 pci_bus_insert_busn_res(b, bus, 255);
1932 }
1933
1934 max = pci_scan_child_bus(b);
1935
1936 if (!found)
1937 pci_bus_update_busn_res_end(b, max);
1938
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001939 pci_bus_add_devices(b);
1940 return b;
1941}
1942EXPORT_SYMBOL(pci_scan_root_bus);
1943
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001944/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001945struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001946 int bus, struct pci_ops *ops, void *sysdata)
1947{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001948 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001949 struct pci_bus *b;
1950
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001951 pci_add_resource(&resources, &ioport_resource);
1952 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001953 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001954 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001955 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001956 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001957 else
1958 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001959 return b;
1960}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961EXPORT_SYMBOL(pci_scan_bus_parented);
1962
Bill Pemberton15856ad2012-11-21 15:35:00 -05001963struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001964 void *sysdata)
1965{
1966 LIST_HEAD(resources);
1967 struct pci_bus *b;
1968
1969 pci_add_resource(&resources, &ioport_resource);
1970 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001971 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001972 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1973 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001974 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001975 pci_bus_add_devices(b);
1976 } else {
1977 pci_free_resource_list(&resources);
1978 }
1979 return b;
1980}
1981EXPORT_SYMBOL(pci_scan_bus);
1982
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001983/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001984 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1985 * @bridge: PCI bridge for the bus to scan
1986 *
1987 * Scan a PCI bus and child buses for new devices, add them,
1988 * and enable them, resizing bridge mmio/io resource if necessary
1989 * and possible. The caller must ensure the child devices are already
1990 * removed for resizing to occur.
1991 *
1992 * Returns the max number of subordinate bus discovered.
1993 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001994unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08001995{
1996 unsigned int max;
1997 struct pci_bus *bus = bridge->subordinate;
1998
1999 max = pci_scan_child_bus(bus);
2000
2001 pci_assign_unassigned_bridge_resources(bridge);
2002
2003 pci_bus_add_devices(bus);
2004
2005 return max;
2006}
2007
Yinghai Lua5213a32012-10-30 14:31:21 -06002008/**
2009 * pci_rescan_bus - scan a PCI bus for devices.
2010 * @bus: PCI bus to scan
2011 *
2012 * Scan a PCI bus and child buses for new devices, adds them,
2013 * and enables them.
2014 *
2015 * Returns the max number of subordinate bus discovered.
2016 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002017unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002018{
2019 unsigned int max;
2020
2021 max = pci_scan_child_bus(bus);
2022 pci_assign_unassigned_bus_resources(bus);
2023 pci_bus_add_devices(bus);
2024
2025 return max;
2026}
2027EXPORT_SYMBOL_GPL(pci_rescan_bus);
2028
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002029/*
2030 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2031 * routines should always be executed under this mutex.
2032 */
2033static DEFINE_MUTEX(pci_rescan_remove_lock);
2034
2035void pci_lock_rescan_remove(void)
2036{
2037 mutex_lock(&pci_rescan_remove_lock);
2038}
2039EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2040
2041void pci_unlock_rescan_remove(void)
2042{
2043 mutex_unlock(&pci_rescan_remove_lock);
2044}
2045EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2046
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002047static int __init pci_sort_bf_cmp(const struct device *d_a,
2048 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002049{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002050 const struct pci_dev *a = to_pci_dev(d_a);
2051 const struct pci_dev *b = to_pci_dev(d_b);
2052
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002053 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2054 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2055
2056 if (a->bus->number < b->bus->number) return -1;
2057 else if (a->bus->number > b->bus->number) return 1;
2058
2059 if (a->devfn < b->devfn) return -1;
2060 else if (a->devfn > b->devfn) return 1;
2061
2062 return 0;
2063}
2064
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002065void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002066{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002067 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002068}