blob: 8cd9710498e481db9aa0940ef1a1d0c41b23621f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Murali Karicheride335bb42015-03-03 12:52:13 -05009#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060010#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/slab.h>
12#include <linux/module.h>
13#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080014#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050015#include <linux/aer.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060016#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090017#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
20#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Stephen Hemminger0b950f02014-01-10 17:14:48 -070022static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070023 .name = "PCI busn",
24 .start = 0,
25 .end = 255,
26 .flags = IORESOURCE_BUS,
27};
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Ugh. Need to stop exporting this to modules. */
30LIST_HEAD(pci_root_buses);
31EXPORT_SYMBOL(pci_root_buses);
32
Yinghai Lu5cc62c22012-05-17 18:51:11 -070033static LIST_HEAD(pci_domain_busn_res_list);
34
35struct pci_domain_busn_res {
36 struct list_head list;
37 struct resource res;
38 int domain_nr;
39};
40
41static struct resource *get_pci_domain_busn_res(int domain_nr)
42{
43 struct pci_domain_busn_res *r;
44
45 list_for_each_entry(r, &pci_domain_busn_res_list, list)
46 if (r->domain_nr == domain_nr)
47 return &r->res;
48
49 r = kzalloc(sizeof(*r), GFP_KERNEL);
50 if (!r)
51 return NULL;
52
53 r->domain_nr = domain_nr;
54 r->res.start = 0;
55 r->res.end = 0xff;
56 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
57
58 list_add_tail(&r->list, &pci_domain_busn_res_list);
59
60 return &r->res;
61}
62
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080063static int find_anything(struct device *dev, void *data)
64{
65 return 1;
66}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070068/*
69 * Some device drivers need know if pci is initiated.
70 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080071 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070072 */
73int no_pci_devices(void)
74{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 struct device *dev;
76 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070077
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080078 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
79 no_devices = (dev == NULL);
80 put_device(dev);
81 return no_devices;
82}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070083EXPORT_SYMBOL(no_pci_devices);
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 * PCI Bus Class
87 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Markus Elfringff0387c2014-11-10 21:02:17 -070092 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070093 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100094 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 kfree(pci_bus);
96}
97
98static struct class pcibus_class = {
99 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400100 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700101 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102};
103
104static int __init pcibus_class_init(void)
105{
106 return class_register(&pcibus_class);
107}
108postcore_initcall(pcibus_class_init);
109
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400110static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800111{
112 u64 size = mask & maxbase; /* Find the significant bits */
113 if (!size)
114 return 0;
115
116 /* Get the lowest of them to find the decode size, and
117 from that the extent. */
118 size = (size & ~(size-1)) - 1;
119
120 /* base == maxbase can be valid only if the BAR has
121 already been programmed with all 1s. */
122 if (base == maxbase && ((base | size) & mask) != mask)
123 return 0;
124
125 return size;
126}
127
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600128static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800129{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600131 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600132
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400133 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600134 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
135 flags |= IORESOURCE_IO;
136 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400137 }
138
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600139 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
140 flags |= IORESOURCE_MEM;
141 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
142 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400143
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600144 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
145 switch (mem_type) {
146 case PCI_BASE_ADDRESS_MEM_TYPE_32:
147 break;
148 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600149 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600152 flags |= IORESOURCE_MEM_64;
153 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600155 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600156 break;
157 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600158 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400159}
160
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100161#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
162
Yu Zhao0b400c72008-11-22 02:40:40 +0800163/**
164 * pci_read_base - read a PCI BAR
165 * @dev: the PCI device
166 * @type: type of the BAR
167 * @res: resource buffer to be filled in
168 * @pos: BAR position in the config space
169 *
170 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800172int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400173 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174{
175 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600176 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700177 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800178 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200180 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600182 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700183 if (!dev->mmio_always_on) {
184 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100185 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
186 pci_write_config_word(dev, PCI_COMMAND,
187 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
188 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700189 }
190
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 res->name = pci_name(dev);
192
193 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200194 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400195 pci_read_config_dword(dev, pos, &sz);
196 pci_write_config_dword(dev, pos, l);
197
198 /*
199 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600200 * If the BAR isn't implemented, all bits must be 0. If it's a
201 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
202 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 */
Myron Stowef795d862014-10-30 11:54:43 -0600204 if (sz == 0xffffffff)
205 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206
207 /*
208 * I don't know how l can have all bits set. Copied from old code.
209 * Maybe it fixes a bug on some ancient platform.
210 */
211 if (l == 0xffffffff)
212 l = 0;
213
214 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600215 res->flags = decode_bar(dev, l);
216 res->flags |= IORESOURCE_SIZEALIGN;
217 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600218 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
219 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
220 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400221 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600222 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
223 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
224 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 }
226 } else {
227 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600228 l64 = l & PCI_ROM_ADDRESS_MASK;
229 sz64 = sz & PCI_ROM_ADDRESS_MASK;
230 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400231 }
232
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600233 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600241 mask64 |= ((u64)~0 << 32);
242 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400243
Myron Stowef795d862014-10-30 11:54:43 -0600244 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
245 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400246
Myron Stowef795d862014-10-30 11:54:43 -0600247 if (!sz64)
248 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400249
Myron Stowef795d862014-10-30 11:54:43 -0600250 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600251 if (!sz64) {
252 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
253 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600254 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600255 }
Myron Stowef795d862014-10-30 11:54:43 -0600256
257 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700258 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
259 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600260 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
261 res->start = 0;
262 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600263 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
264 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600265 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600266 }
267
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700268 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600269 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700270 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600271 res->start = 0;
272 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600273 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
274 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600275 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 }
278
Myron Stowef795d862014-10-30 11:54:43 -0600279 region.start = l64;
280 region.end = l64 + sz64;
281
Yinghai Lufc279852013-12-09 22:54:40 -0800282 pcibios_bus_to_resource(dev->bus, res, &region);
283 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800284
285 /*
286 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
287 * the corresponding resource address (the physical address used by
288 * the CPU. Converting that resource address back to a bus address
289 * should yield the original BAR value:
290 *
291 * resource_to_bus(bus_to_resource(A)) == A
292 *
293 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
294 * be claimed by the device.
295 */
296 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800298 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600299 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600300 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
301 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800303
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600304 goto out;
305
306
307fail:
308 res->flags = 0;
309out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600310 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800311 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600312
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600313 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800314}
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
317{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400318 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 for (pos = 0; pos < howmany; pos++) {
321 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400329 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400330 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
333}
334
Bill Pemberton15856ad2012-11-21 15:35:00 -0500335static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336{
337 struct pci_dev *dev = child->self;
338 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600339 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700340 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 struct resource *res;
342
343 io_mask = PCI_IO_RANGE_MASK;
344 io_granularity = 0x1000;
345 if (dev->io_window_1k) {
346 /* Support 1K I/O space granularity */
347 io_mask = PCI_IO_1K_RANGE_MASK;
348 io_granularity = 0x400;
349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 res = child->resource[0];
352 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
353 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600354 base = (io_base_lo & io_mask) << 8;
355 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
358 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
361 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600362 base |= ((unsigned long) io_base_hi << 16);
363 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600366 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600369 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800370 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600371 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373}
374
Bill Pemberton15856ad2012-11-21 15:35:00 -0500375static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376{
377 struct pci_dev *dev = child->self;
378 u16 mem_base_lo, mem_limit_lo;
379 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700380 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 res = child->resource[1];
384 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
385 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
387 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600388 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700390 region.start = base;
391 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800392 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600393 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395}
396
Bill Pemberton15856ad2012-11-21 15:35:00 -0500397static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398{
399 struct pci_dev *dev = child->self;
400 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700401 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700402 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700403 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 res = child->resource[2];
407 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
408 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700409 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
410 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
413 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
416 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
417
418 /*
419 * Some bridges set the base > limit by default, and some
420 * (broken) BIOSes do not initialize them. If we find
421 * this, just assume they are not being used.
422 */
423 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700424 base64 |= (u64) mem_base_hi << 32;
425 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
427 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700428
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700429 base = (pci_bus_addr_t) base64;
430 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431
432 if (base != base64) {
433 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
434 (unsigned long long) base64);
435 return;
436 }
437
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600438 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700439 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
440 IORESOURCE_MEM | IORESOURCE_PREFETCH;
441 if (res->flags & PCI_PREF_RANGE_TYPE_64)
442 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700443 region.start = base;
444 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800445 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600446 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
448}
449
Bill Pemberton15856ad2012-11-21 15:35:00 -0500450void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700451{
452 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700453 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700454 int i;
455
456 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
457 return;
458
Yinghai Lub918c622012-05-17 18:51:11 -0700459 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
460 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 dev->transparent ? " (subtractive decode)" : "");
462
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700463 pci_bus_remove_resources(child);
464 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
465 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
466
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700467 pci_read_bridge_io(child);
468 pci_read_bridge_mmio(child);
469 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470
471 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600473 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_add_resource(child, res,
475 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700476 dev_printk(KERN_DEBUG, &dev->dev,
477 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 res);
479 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 }
481 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700482}
483
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100484static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 struct pci_bus *b;
487
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100488 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600489 if (!b)
490 return NULL;
491
492 INIT_LIST_HEAD(&b->node);
493 INIT_LIST_HEAD(&b->children);
494 INIT_LIST_HEAD(&b->devices);
495 INIT_LIST_HEAD(&b->slots);
496 INIT_LIST_HEAD(&b->resources);
497 b->max_bus_speed = PCI_SPEED_UNKNOWN;
498 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100499#ifdef CONFIG_PCI_DOMAINS_GENERIC
500 if (parent)
501 b->domain_nr = parent->domain_nr;
502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100664static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
665{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100666 struct irq_domain *d;
667
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100668 /*
669 * Any firmware interface that can resolve the msi_domain
670 * should be called from here.
671 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100672 d = pci_host_bridge_of_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100673
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100674 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100675}
676
677static void pci_set_bus_msi_domain(struct pci_bus *bus)
678{
679 struct irq_domain *d;
680
681 /*
682 * Either bus is the root, and we must obtain it from the
683 * firmware, or we inherit it from the bridge device.
684 */
685 if (pci_is_root_bus(bus))
686 d = pci_host_bridge_msi_domain(bus);
687 else
688 d = dev_get_msi_domain(&bus->self->dev);
689
690 dev_set_msi_domain(&bus->dev, d);
691}
692
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700693static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
694 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
696 struct pci_bus *child;
697 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700 /*
701 * Allocate a new bus, and inherit stuff from the parent..
702 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100703 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 if (!child)
705 return NULL;
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 child->parent = parent;
708 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200709 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200711 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400713 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800714 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400715 */
716 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100717 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
719 /*
720 * Set up the primary, secondary and subordinate
721 * bus numbers.
722 */
Yinghai Lub918c622012-05-17 18:51:11 -0700723 child->number = child->busn_res.start = busnr;
724 child->primary = parent->busn_res.start;
725 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Yinghai Lu4f535092013-01-21 13:20:52 -0800727 if (!bridge) {
728 child->dev.parent = parent->bridge;
729 goto add_dev;
730 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800731
732 child->self = bridge;
733 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800734 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000735 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500736 pci_set_bus_speed(child);
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800739 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
741 child->resource[i]->name = child->name;
742 }
743 bridge->subordinate = child;
744
Yinghai Lu4f535092013-01-21 13:20:52 -0800745add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100746 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800747 ret = device_register(&child->dev);
748 WARN_ON(ret < 0);
749
Jiang Liu10a95742013-04-12 05:44:20 +0000750 pcibios_add_bus(child);
751
Yinghai Lu4f535092013-01-21 13:20:52 -0800752 /* Create legacy_io and legacy_mem files for this bus */
753 pci_create_legacy_files(child);
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 return child;
756}
757
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400758struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
759 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
761 struct pci_bus *child;
762
763 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700764 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800765 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800767 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700768 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return child;
770}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600771EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
Rajat Jainf3dbd802014-09-02 16:26:00 -0700773static void pci_enable_crs(struct pci_dev *pdev)
774{
775 u16 root_cap = 0;
776
777 /* Enable CRS Software Visibility if supported */
778 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
779 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
780 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
781 PCI_EXP_RTCTL_CRSSVE);
782}
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784/*
785 * If it's a bridge, configure it and scan the bus behind it.
786 * For CardBus bridges, we don't scan behind as the devices will
787 * be handled by the bridge driver itself.
788 *
789 * We need to process bridges in two passes -- first we scan those
790 * already configured by the BIOS and after we are done with all of
791 * them, we proceed to assigning numbers to the remaining buses in
792 * order to avoid overlaps between old and new bus numbers.
793 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500794int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795{
796 struct pci_bus *child;
797 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100798 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600800 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100801 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600804 primary = buses & 0xFF;
805 secondary = (buses >> 8) & 0xFF;
806 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600808 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
809 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100811 if (!primary && (primary != bus->number) && secondary && subordinate) {
812 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
813 primary = bus->number;
814 }
815
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100816 /* Check if setup is sensible at all */
817 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700818 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600819 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700820 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
821 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100822 broken = 1;
823 }
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700826 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
828 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
829 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
830
Rajat Jainf3dbd802014-09-02 16:26:00 -0700831 pci_enable_crs(dev);
832
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600833 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
834 !is_cardbus && !broken) {
835 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 /*
837 * Bus already configured by firmware, process it in the first
838 * pass and just note the configuration.
839 */
840 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000841 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
843 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100844 * The bus might already exist for two reasons: Either we are
845 * rescanning the bus or the bus is reachable through more than
846 * one bridge. The second case can happen with the i450NX
847 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600849 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600850 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600851 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600852 if (!child)
853 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600854 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700855 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600856 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 }
858
Lorenzo Pieralisidff22d22015-07-09 11:59:16 +0100859 /* Read and initialize bridge resources */
860 pci_read_bridge_bases(child);
861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100863 if (cmax > subordinate)
864 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
865 subordinate, cmax);
866 /* subordinate should equal child->busn_res.end */
867 if (subordinate > max)
868 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 } else {
870 /*
871 * We need to assign a number to this bus which we always
872 * do in the second pass.
873 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700874 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100875 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700876 /* Temporarily disable forwarding of the
877 configuration cycles on all bridges in
878 this bus segment to avoid possible
879 conflicts in the second pass between two
880 bridges programmed with overlapping
881 bus ranges. */
882 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
883 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000884 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700885 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887 /* Clear errors */
888 pci_write_config_word(dev, PCI_STATUS, 0xffff);
889
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600890 /* Prevent assigning a bus number that already exists.
891 * This can happen when a bridge is hot-plugged, so in
892 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800893 child = pci_find_bus(pci_domain_nr(bus), max+1);
894 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100895 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800896 if (!child)
897 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600898 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800899 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100900 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 buses = (buses & 0xff000000)
902 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700903 | ((unsigned int)(child->busn_res.start) << 8)
904 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
906 /*
907 * yenta.c forces a secondary latency timer of 176.
908 * Copy that behaviour here.
909 */
910 if (is_cardbus) {
911 buses &= ~0xff000000;
912 buses |= CARDBUS_LATENCY_TIMER << 24;
913 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 /*
916 * We need to blast all three values with a single write.
917 */
918 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
919
920 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700921 child->bridge_ctl = bctl;
Lorenzo Pieralisidff22d22015-07-09 11:59:16 +0100922
923 /* Read and initialize bridge resources */
924 pci_read_bridge_bases(child);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 max = pci_scan_child_bus(child);
926 } else {
927 /*
928 * For CardBus bridges, we leave 4 bus numbers
929 * as cards with a PCI-to-PCI bridge can be
930 * inserted later.
931 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400932 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100933 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700934 if (pci_find_bus(pci_domain_nr(bus),
935 max+i+1))
936 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100937 while (parent->parent) {
938 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700939 (parent->busn_res.end > max) &&
940 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100941 j = 1;
942 }
943 parent = parent->parent;
944 }
945 if (j) {
946 /*
947 * Often, there are two cardbus bridges
948 * -- try to leave one valid bus number
949 * for each one.
950 */
951 i /= 2;
952 break;
953 }
954 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700955 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 }
957 /*
958 * Set the subordinate bus number to its real value.
959 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700960 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
962 }
963
Gary Hadecb3576f2008-02-08 14:00:52 -0800964 sprintf(child->name,
965 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
966 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200968 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100969 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700970 if ((child->busn_res.end > bus->busn_res.end) ||
971 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100972 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700973 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400974 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700975 &child->busn_res,
976 (bus->number > child->busn_res.end &&
977 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800978 "wholly" : "partially",
979 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700980 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700981 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100982 }
983 bus = bus->parent;
984 }
985
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000986out:
987 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 return max;
990}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600991EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
993/*
994 * Read interrupt line and base address registers.
995 * The architecture-dependent code can tweak these, of course.
996 */
997static void pci_read_irq(struct pci_dev *dev)
998{
999 unsigned char irq;
1000
1001 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001002 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 if (irq)
1004 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1005 dev->irq = irq;
1006}
1007
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001008void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001009{
1010 int pos;
1011 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001012 int type;
1013 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001014
1015 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1016 if (!pos)
1017 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001018 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001019 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001020 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001021 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1022 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001023
1024 /*
1025 * A Root Port is always the upstream end of a Link. No PCIe
1026 * component has two Links. Two Links are connected by a Switch
1027 * that has a Port on each Link and internal logic to connect the
1028 * two Ports.
1029 */
1030 type = pci_pcie_type(pdev);
1031 if (type == PCI_EXP_TYPE_ROOT_PORT)
1032 pdev->has_secondary_link = 1;
1033 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1034 type == PCI_EXP_TYPE_DOWNSTREAM) {
1035 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001036
1037 /*
1038 * Usually there's an upstream device (Root Port or Switch
1039 * Downstream Port), but we can't assume one exists.
1040 */
1041 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001042 pdev->has_secondary_link = 1;
1043 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001044}
1045
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001046void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001047{
Eric W. Biederman28760482009-09-09 14:09:24 -07001048 u32 reg32;
1049
Jiang Liu59875ae2012-07-24 17:20:06 +08001050 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001051 if (reg32 & PCI_EXP_SLTCAP_HPC)
1052 pdev->is_hotplug_bridge = 1;
1053}
1054
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001055/**
Alex Williamson78916b02014-05-05 14:20:51 -06001056 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1057 * @dev: PCI device
1058 *
1059 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1060 * when forwarding a type1 configuration request the bridge must check that
1061 * the extended register address field is zero. The bridge is not permitted
1062 * to forward the transactions and must handle it as an Unsupported Request.
1063 * Some bridges do not follow this rule and simply drop the extended register
1064 * bits, resulting in the standard config space being aliased, every 256
1065 * bytes across the entire configuration space. Test for this condition by
1066 * comparing the first dword of each potential alias to the vendor/device ID.
1067 * Known offenders:
1068 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1069 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1070 */
1071static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1072{
1073#ifdef CONFIG_PCI_QUIRKS
1074 int pos;
1075 u32 header, tmp;
1076
1077 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1078
1079 for (pos = PCI_CFG_SPACE_SIZE;
1080 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1081 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1082 || header != tmp)
1083 return false;
1084 }
1085
1086 return true;
1087#else
1088 return false;
1089#endif
1090}
1091
1092/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001093 * pci_cfg_space_size - get the configuration space size of the PCI device.
1094 * @dev: PCI device
1095 *
1096 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1097 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1098 * access it. Maybe we don't have a way to generate extended config space
1099 * accesses, or the device is behind a reverse Express bridge. So we try
1100 * reading the dword at 0x100 which must either be 0 or a valid extended
1101 * capability header.
1102 */
1103static int pci_cfg_space_size_ext(struct pci_dev *dev)
1104{
1105 u32 status;
1106 int pos = PCI_CFG_SPACE_SIZE;
1107
1108 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1109 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001110 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001111 goto fail;
1112
1113 return PCI_CFG_SPACE_EXP_SIZE;
1114
1115 fail:
1116 return PCI_CFG_SPACE_SIZE;
1117}
1118
1119int pci_cfg_space_size(struct pci_dev *dev)
1120{
1121 int pos;
1122 u32 status;
1123 u16 class;
1124
1125 class = dev->class >> 8;
1126 if (class == PCI_CLASS_BRIDGE_HOST)
1127 return pci_cfg_space_size_ext(dev);
1128
1129 if (!pci_is_pcie(dev)) {
1130 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1131 if (!pos)
1132 goto fail;
1133
1134 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1135 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1136 goto fail;
1137 }
1138
1139 return pci_cfg_space_size_ext(dev);
1140
1141 fail:
1142 return PCI_CFG_SPACE_SIZE;
1143}
1144
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001145#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001146
Guilherme G. Piccoli22b68392015-08-24 22:42:46 +10001147void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001148{
1149 /*
1150 * Disable the MSI hardware to avoid screaming interrupts
1151 * during boot. This is the power on reset default so
1152 * usually this should be a noop.
1153 */
1154 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1155 if (dev->msi_cap)
1156 pci_msi_set_enable(dev, 0);
1157
1158 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1159 if (dev->msix_cap)
1160 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1161}
1162
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163/**
1164 * pci_setup_device - fill in class and map information of a device
1165 * @dev: the device structure to fill
1166 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001167 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1169 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001170 * Returns 0 on success and negative if unknown type of device (not normal,
1171 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001173int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174{
1175 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001176 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001177 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001178 struct pci_bus_region region;
1179 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001180
1181 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1182 return -EIO;
1183
1184 dev->sysdata = dev->bus->sysdata;
1185 dev->dev.parent = dev->bus->bridge;
1186 dev->dev.bus = &pci_bus_type;
1187 dev->hdr_type = hdr_type & 0x7f;
1188 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001189 dev->error_state = pci_channel_io_normal;
1190 set_pcie_port_type(dev);
1191
Yijing Wang017ffe62015-07-17 17:16:32 +08001192 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001193 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1194 set this higher, assuming the system even supports it. */
1195 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001197 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1198 dev->bus->number, PCI_SLOT(dev->devfn),
1199 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
1201 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001202 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001203 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001205 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1206 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Yu Zhao853346e2009-03-21 22:05:11 +08001208 /* need to have dev->class ready */
1209 dev->cfg_size = pci_cfg_space_size(dev);
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001212 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001214 pci_msi_setup_pci_dev(dev);
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 /* Early fixups, before probing the BARs */
1217 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001218 /* device class may be changed after fixup */
1219 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
1221 switch (dev->hdr_type) { /* header type */
1222 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1223 if (class == PCI_CLASS_BRIDGE_PCI)
1224 goto bad;
1225 pci_read_irq(dev);
1226 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1227 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1228 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001229
1230 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001231 * Do the ugly legacy mode stuff here rather than broken chip
1232 * quirk code. Legacy mode ATA controllers have fixed
1233 * addresses. These are not always echoed in BAR0-3, and
1234 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001235 */
1236 if (class == PCI_CLASS_STORAGE_IDE) {
1237 u8 progif;
1238 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1239 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001240 region.start = 0x1F0;
1241 region.end = 0x1F7;
1242 res = &dev->resource[0];
1243 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001244 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001245 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1246 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001247 region.start = 0x3F6;
1248 region.end = 0x3F6;
1249 res = &dev->resource[1];
1250 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001251 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001252 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1253 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001254 }
1255 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001256 region.start = 0x170;
1257 region.end = 0x177;
1258 res = &dev->resource[2];
1259 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001260 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001261 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1262 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001263 region.start = 0x376;
1264 region.end = 0x376;
1265 res = &dev->resource[3];
1266 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001267 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001268 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1269 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001270 }
1271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 break;
1273
1274 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1275 if (class != PCI_CLASS_BRIDGE_PCI)
1276 goto bad;
1277 /* The PCI-to-PCI bridge spec requires that subtractive
1278 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001279 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001280 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 dev->transparent = ((dev->class & 0xff) == 1);
1282 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001283 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001284 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1285 if (pos) {
1286 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1287 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 break;
1290
1291 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1292 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1293 goto bad;
1294 pci_read_irq(dev);
1295 pci_read_bases(dev, 1, 0);
1296 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1297 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1298 break;
1299
1300 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001301 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1302 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001303 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
1305 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001306 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1307 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001308 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 }
1310
1311 /* We found a fine healthy device, go go go... */
1312 return 0;
1313}
1314
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001315static void pci_configure_mps(struct pci_dev *dev)
1316{
1317 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001318 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001319
1320 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1321 return;
1322
1323 mps = pcie_get_mps(dev);
1324 p_mps = pcie_get_mps(bridge);
1325
1326 if (mps == p_mps)
1327 return;
1328
1329 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1330 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1331 mps, pci_name(bridge), p_mps);
1332 return;
1333 }
Keith Busch27d868b2015-08-24 08:48:16 -05001334
1335 /*
1336 * Fancier MPS configuration is done later by
1337 * pcie_bus_configure_settings()
1338 */
1339 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1340 return;
1341
1342 rc = pcie_set_mps(dev, p_mps);
1343 if (rc) {
1344 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1345 p_mps);
1346 return;
1347 }
1348
1349 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1350 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001351}
1352
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001353static struct hpp_type0 pci_default_type0 = {
1354 .revision = 1,
1355 .cache_line_size = 8,
1356 .latency_timer = 0x40,
1357 .enable_serr = 0,
1358 .enable_perr = 0,
1359};
1360
1361static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1362{
1363 u16 pci_cmd, pci_bctl;
1364
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001365 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001366 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001367
1368 if (hpp->revision > 1) {
1369 dev_warn(&dev->dev,
1370 "PCI settings rev %d not supported; using defaults\n",
1371 hpp->revision);
1372 hpp = &pci_default_type0;
1373 }
1374
1375 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1376 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1377 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1378 if (hpp->enable_serr)
1379 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001380 if (hpp->enable_perr)
1381 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001382 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1383
1384 /* Program bridge control value */
1385 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1386 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1387 hpp->latency_timer);
1388 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1389 if (hpp->enable_serr)
1390 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001391 if (hpp->enable_perr)
1392 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001393 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1394 }
1395}
1396
1397static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1398{
1399 if (hpp)
1400 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1401}
1402
1403static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1404{
1405 int pos;
1406 u32 reg32;
1407
1408 if (!hpp)
1409 return;
1410
1411 if (hpp->revision > 1) {
1412 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1413 hpp->revision);
1414 return;
1415 }
1416
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001417 /*
1418 * Don't allow _HPX to change MPS or MRRS settings. We manage
1419 * those to make sure they're consistent with the rest of the
1420 * platform.
1421 */
1422 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1423 PCI_EXP_DEVCTL_READRQ;
1424 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1425 PCI_EXP_DEVCTL_READRQ);
1426
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001427 /* Initialize Device Control Register */
1428 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1429 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1430
1431 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001432 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001433 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1434 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1435
1436 /* Find Advanced Error Reporting Enhanced Capability */
1437 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1438 if (!pos)
1439 return;
1440
1441 /* Initialize Uncorrectable Error Mask Register */
1442 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1443 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1444 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1445
1446 /* Initialize Uncorrectable Error Severity Register */
1447 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1448 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1449 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1450
1451 /* Initialize Correctable Error Mask Register */
1452 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1453 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1454 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1455
1456 /* Initialize Advanced Error Capabilities and Control Register */
1457 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1458 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1459 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1460
1461 /*
1462 * FIXME: The following two registers are not supported yet.
1463 *
1464 * o Secondary Uncorrectable Error Severity Register
1465 * o Secondary Uncorrectable Error Mask Register
1466 */
1467}
1468
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001469static void pci_configure_device(struct pci_dev *dev)
1470{
1471 struct hotplug_params hpp;
1472 int ret;
1473
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001474 pci_configure_mps(dev);
1475
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001476 memset(&hpp, 0, sizeof(hpp));
1477 ret = pci_get_hp_params(dev, &hpp);
1478 if (ret)
1479 return;
1480
1481 program_hpp_type2(dev, hpp.t2);
1482 program_hpp_type1(dev, hpp.t1);
1483 program_hpp_type0(dev, hpp.t0);
1484}
1485
Zhao, Yu201de562008-10-13 19:49:55 +08001486static void pci_release_capabilities(struct pci_dev *dev)
1487{
1488 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001489 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001490 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001491}
1492
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493/**
1494 * pci_release_dev - free a pci device structure when all users of it are finished.
1495 * @dev: device that's been disconnected
1496 *
1497 * Will be called only by the device core when all users of this pci device are
1498 * done.
1499 */
1500static void pci_release_dev(struct device *dev)
1501{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001502 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001504 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001505 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001506 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001507 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001508 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001509 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 kfree(pci_dev);
1511}
1512
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001513struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001514{
1515 struct pci_dev *dev;
1516
1517 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1518 if (!dev)
1519 return NULL;
1520
Michael Ellerman65891212007-04-05 17:19:08 +10001521 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001522 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001523 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001524
1525 return dev;
1526}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001527EXPORT_SYMBOL(pci_alloc_dev);
1528
Yinghai Luefdc87d2012-01-27 10:55:10 -08001529bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001530 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001531{
1532 int delay = 1;
1533
1534 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1535 return false;
1536
1537 /* some broken boards return 0 or ~0 if a slot is empty: */
1538 if (*l == 0xffffffff || *l == 0x00000000 ||
1539 *l == 0x0000ffff || *l == 0xffff0000)
1540 return false;
1541
Rajat Jain89665a62014-09-08 14:19:49 -07001542 /*
1543 * Configuration Request Retry Status. Some root ports return the
1544 * actual device ID instead of the synthetic ID (0xFFFF) required
1545 * by the PCIe spec. Ignore the device ID and only check for
1546 * (vendor id == 1).
1547 */
1548 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001549 if (!crs_timeout)
1550 return false;
1551
1552 msleep(delay);
1553 delay *= 2;
1554 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1555 return false;
1556 /* Card hasn't responded in 60 seconds? Must be stuck. */
1557 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001558 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1559 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1560 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001561 return false;
1562 }
1563 }
1564
1565 return true;
1566}
1567EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569/*
1570 * Read the config data for a PCI device, sanity-check it
1571 * and fill in the dev structure...
1572 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001573static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
1575 struct pci_dev *dev;
1576 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Yinghai Luefdc87d2012-01-27 10:55:10 -08001578 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 return NULL;
1580
Gu Zheng8b1fce02013-05-25 21:48:31 +08001581 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 if (!dev)
1583 return NULL;
1584
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 dev->vendor = l & 0xffff;
1587 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001589 pci_set_of_node(dev);
1590
Yu Zhao480b93b2009-03-20 11:25:14 +08001591 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001592 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 kfree(dev);
1594 return NULL;
1595 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001596
1597 return dev;
1598}
1599
Zhao, Yu201de562008-10-13 19:49:55 +08001600static void pci_init_capabilities(struct pci_dev *dev)
1601{
1602 /* MSI/MSI-X list */
1603 pci_msi_init_pci_dev(dev);
1604
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001605 /* Buffers for saving PCIe and PCI-X capabilities */
1606 pci_allocate_cap_save_buffers(dev);
1607
Zhao, Yu201de562008-10-13 19:49:55 +08001608 /* Power Management */
1609 pci_pm_init(dev);
1610
1611 /* Vital Product Data */
1612 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001613
1614 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001615 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001616
1617 /* Single Root I/O Virtualization */
1618 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001619
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001620 /* Address Translation Services */
1621 pci_ats_init(dev);
1622
Allen Kayae21ee62009-10-07 10:27:17 -07001623 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001624 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001625
1626 pci_cleanup_aer_error_status_regs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001627}
1628
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001629static void pci_set_msi_domain(struct pci_dev *dev)
1630{
1631 /*
1632 * If no domain has been set through the pcibios_add_device
1633 * callback, inherit the default from the bus device.
1634 */
1635 if (!dev_get_msi_domain(&dev->dev))
1636 dev_set_msi_domain(&dev->dev,
1637 dev_get_msi_domain(&dev->bus->dev));
1638}
1639
Sam Ravnborg96bde062007-03-26 21:53:30 -08001640void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001641{
Yinghai Lu4f535092013-01-21 13:20:52 -08001642 int ret;
1643
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001644 pci_configure_device(dev);
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 device_initialize(&dev->dev);
1647 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Yinghai Lu7629d192013-01-21 13:20:44 -08001649 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001651 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 dev->dev.coherent_dma_mask = 0xffffffffull;
Murali Karicheride335bb42015-03-03 12:52:13 -05001653 of_pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001655 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001656 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 /* Fix up broken headers */
1659 pci_fixup_device(pci_fixup_header, dev);
1660
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001661 /* moved out from quirk header fixup code */
1662 pci_reassigndev_resource_alignment(dev);
1663
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001664 /* Clear the state_saved flag. */
1665 dev->state_saved = false;
1666
Zhao, Yu201de562008-10-13 19:49:55 +08001667 /* Initialize various capabilities */
1668 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 /*
1671 * Add the device to our list of discovered devices
1672 * and the bus list for fixup functions, etc.
1673 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001674 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001676 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001677
Yinghai Lu4f535092013-01-21 13:20:52 -08001678 ret = pcibios_add_device(dev);
1679 WARN_ON(ret < 0);
1680
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001681 /* Setup MSI irq domain */
1682 pci_set_msi_domain(dev);
1683
Yinghai Lu4f535092013-01-21 13:20:52 -08001684 /* Notifier could use PCI capabilities */
1685 dev->match_driver = false;
1686 ret = device_add(&dev->dev);
1687 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001688}
1689
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001690struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001691{
1692 struct pci_dev *dev;
1693
Trent Piepho90bdb312009-03-20 14:56:00 -06001694 dev = pci_get_slot(bus, devfn);
1695 if (dev) {
1696 pci_dev_put(dev);
1697 return dev;
1698 }
1699
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001700 dev = pci_scan_device(bus, devfn);
1701 if (!dev)
1702 return NULL;
1703
1704 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
1706 return dev;
1707}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001708EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001710static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001711{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001712 int pos;
1713 u16 cap = 0;
1714 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001715
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001716 if (pci_ari_enabled(bus)) {
1717 if (!dev)
1718 return 0;
1719 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1720 if (!pos)
1721 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001722
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001723 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1724 next_fn = PCI_ARI_CAP_NFN(cap);
1725 if (next_fn <= fn)
1726 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001727
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001728 return next_fn;
1729 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001730
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001731 /* dev may be NULL for non-contiguous multifunction devices */
1732 if (!dev || dev->multifunction)
1733 return (fn + 1) % 8;
1734
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001735 return 0;
1736}
1737
1738static int only_one_child(struct pci_bus *bus)
1739{
1740 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001741
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001742 if (!parent || !pci_is_pcie(parent))
1743 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001744 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001745 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001746 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001747 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001748 return 1;
1749 return 0;
1750}
1751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752/**
1753 * pci_scan_slot - scan a PCI slot on a bus for devices.
1754 * @bus: PCI bus to scan
1755 * @devfn: slot number to scan (must have zero function.)
1756 *
1757 * Scan a PCI slot on the specified PCI bus for devices, adding
1758 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001759 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001760 *
1761 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001763int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001765 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001766 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001767
1768 if (only_one_child(bus) && (devfn > 0))
1769 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001771 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001772 if (!dev)
1773 return 0;
1774 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001775 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001777 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001778 dev = pci_scan_single_device(bus, devfn + fn);
1779 if (dev) {
1780 if (!dev->is_added)
1781 nr++;
1782 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 }
1784 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001785
Shaohua Li149e1632008-07-23 10:32:31 +08001786 /* only one slot has pcie device */
1787 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001788 pcie_aspm_init_link_state(bus->self);
1789
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return nr;
1791}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001792EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Jon Masonb03e7492011-07-20 15:20:54 -05001794static int pcie_find_smpss(struct pci_dev *dev, void *data)
1795{
1796 u8 *smpss = data;
1797
1798 if (!pci_is_pcie(dev))
1799 return 0;
1800
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001801 /*
1802 * We don't have a way to change MPS settings on devices that have
1803 * drivers attached. A hot-added device might support only the minimum
1804 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1805 * where devices may be hot-added, we limit the fabric MPS to 128 so
1806 * hot-added devices will work correctly.
1807 *
1808 * However, if we hot-add a device to a slot directly below a Root
1809 * Port, it's impossible for there to be other existing devices below
1810 * the port. We don't limit the MPS in this case because we can
1811 * reconfigure MPS on both the Root Port and the hot-added device,
1812 * and there are no other devices involved.
1813 *
1814 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001815 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001816 if (dev->is_hotplug_bridge &&
1817 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001818 *smpss = 0;
1819
1820 if (*smpss > dev->pcie_mpss)
1821 *smpss = dev->pcie_mpss;
1822
1823 return 0;
1824}
1825
1826static void pcie_write_mps(struct pci_dev *dev, int mps)
1827{
Jon Mason62f392e2011-10-14 14:56:14 -05001828 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001829
1830 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001831 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001832
Yijing Wang62f87c02012-07-24 17:20:03 +08001833 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1834 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001835 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001836 * downstream communication will never be larger than
1837 * the MRRS. So, the MPS only needs to be configured
1838 * for the upstream communication. This being the case,
1839 * walk from the top down and set the MPS of the child
1840 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001841 *
1842 * Configure the device MPS with the smaller of the
1843 * device MPSS or the bridge MPS (which is assumed to be
1844 * properly configured at this point to the largest
1845 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001846 */
Jon Mason62f392e2011-10-14 14:56:14 -05001847 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001848 }
1849
1850 rc = pcie_set_mps(dev, mps);
1851 if (rc)
1852 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1853}
1854
Jon Mason62f392e2011-10-14 14:56:14 -05001855static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001856{
Jon Mason62f392e2011-10-14 14:56:14 -05001857 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001858
Jon Masoned2888e2011-09-08 16:41:18 -05001859 /* In the "safe" case, do not configure the MRRS. There appear to be
1860 * issues with setting MRRS to 0 on a number of devices.
1861 */
Jon Masoned2888e2011-09-08 16:41:18 -05001862 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1863 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001864
Jon Masoned2888e2011-09-08 16:41:18 -05001865 /* For Max performance, the MRRS must be set to the largest supported
1866 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001867 * device or the bus can support. This should already be properly
1868 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001869 */
Jon Mason62f392e2011-10-14 14:56:14 -05001870 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001871
1872 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001873 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001874 * If the MRRS value provided is not acceptable (e.g., too large),
1875 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001876 */
Jon Masonb03e7492011-07-20 15:20:54 -05001877 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1878 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001879 if (!rc)
1880 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001881
Jon Mason62f392e2011-10-14 14:56:14 -05001882 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001883 mrrs /= 2;
1884 }
Jon Mason62f392e2011-10-14 14:56:14 -05001885
1886 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001887 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001888}
1889
1890static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1891{
Jon Masona513a99a72011-10-14 14:56:16 -05001892 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001893
1894 if (!pci_is_pcie(dev))
1895 return 0;
1896
Keith Busch27d868b2015-08-24 08:48:16 -05001897 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1898 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001899 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001900
Jon Masona513a99a72011-10-14 14:56:16 -05001901 mps = 128 << *(u8 *)data;
1902 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001903
1904 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001905 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001906
Ryan Desfosses227f0642014-04-18 20:13:50 -04001907 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1908 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05001909 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001910
1911 return 0;
1912}
1913
Jon Masona513a99a72011-10-14 14:56:16 -05001914/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001915 * parents then children fashion. If this changes, then this code will not
1916 * work as designed.
1917 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001918void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001919{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001920 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001921
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001922 if (!bus->self)
1923 return;
1924
Jon Masonb03e7492011-07-20 15:20:54 -05001925 if (!pci_is_pcie(bus->self))
1926 return;
1927
Jon Mason5f39e672011-10-03 09:50:20 -05001928 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001929 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001930 * simply force the MPS of the entire system to the smallest possible.
1931 */
1932 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1933 smpss = 0;
1934
Jon Masonb03e7492011-07-20 15:20:54 -05001935 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001936 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001937
Jon Masonb03e7492011-07-20 15:20:54 -05001938 pcie_find_smpss(bus->self, &smpss);
1939 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1940 }
1941
1942 pcie_bus_configure_set(bus->self, &smpss);
1943 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1944}
Jon Masondebc3b72011-08-02 00:01:18 -05001945EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001946
Bill Pemberton15856ad2012-11-21 15:35:00 -05001947unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948{
Yinghai Lub918c622012-05-17 18:51:11 -07001949 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 struct pci_dev *dev;
1951
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001952 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
1954 /* Go find them, Rover! */
1955 for (devfn = 0; devfn < 0x100; devfn += 8)
1956 pci_scan_slot(bus, devfn);
1957
Yu Zhaoa28724b2009-03-20 11:25:13 +08001958 /* Reserve buses for SR-IOV capability. */
1959 max += pci_iov_bus_range(bus);
1960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 /*
1962 * After performing arch-dependent fixup of the bus, look behind
1963 * all PCI-to-PCI bridges on this bus.
1964 */
Alex Chiang74710de2009-03-20 14:56:10 -06001965 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001966 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001967 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001968 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001969 }
1970
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001971 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001973 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 max = pci_scan_bridge(bus, dev, max, pass);
1975 }
1976
1977 /*
1978 * We've scanned the bus and so we know all about what's on
1979 * the other side of any bridges that may be on this bus plus
1980 * any devices.
1981 *
1982 * Return how far we've got finding sub-buses.
1983 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001984 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 return max;
1986}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001987EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001989/**
1990 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1991 * @bridge: Host bridge to set up.
1992 *
1993 * Default empty implementation. Replace with an architecture-specific setup
1994 * routine, if necessary.
1995 */
1996int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1997{
1998 return 0;
1999}
2000
Jiang Liu10a95742013-04-12 05:44:20 +00002001void __weak pcibios_add_bus(struct pci_bus *bus)
2002{
2003}
2004
2005void __weak pcibios_remove_bus(struct pci_bus *bus)
2006{
2007}
2008
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002009struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2010 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002012 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002013 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002014 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002015 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002016 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002017 resource_size_t offset;
2018 char bus_addr[64];
2019 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002021 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002022 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002023 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
2025 b->sysdata = sysdata;
2026 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002027 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002028 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002029 b2 = pci_find_bus(pci_domain_nr(b), bus);
2030 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002032 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 goto err_out;
2034 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002035
Yinghai Lu7b543662012-04-02 18:31:53 -07002036 bridge = pci_alloc_host_bridge(b);
2037 if (!bridge)
2038 goto err_out;
2039
2040 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002041 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002042 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002043 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002044 if (error) {
2045 kfree(bridge);
2046 goto err_out;
2047 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002048
Yinghai Lu7b543662012-04-02 18:31:53 -07002049 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002050 if (error) {
2051 put_device(&bridge->dev);
2052 goto err_out;
2053 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002054 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002055 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002056 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002057 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058
Yinghai Lu0d358f22008-02-19 03:20:41 -08002059 if (!parent)
2060 set_dev_node(b->bridge, pcibus_to_node(b));
2061
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002062 b->dev.class = &pcibus_class;
2063 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002064 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002065 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 if (error)
2067 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
Jiang Liu10a95742013-04-12 05:44:20 +00002069 pcibios_add_bus(b);
2070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 /* Create legacy_io and legacy_mem files for this bus */
2072 pci_create_legacy_files(b);
2073
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002074 if (parent)
2075 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2076 else
2077 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2078
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002079 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002080 resource_list_for_each_entry_safe(window, n, resources) {
2081 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002082 res = window->res;
2083 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002084 if (res->flags & IORESOURCE_BUS)
2085 pci_bus_insert_busn_res(b, bus, res->end);
2086 else
2087 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002088 if (offset) {
2089 if (resource_type(res) == IORESOURCE_IO)
2090 fmt = " (bus address [%#06llx-%#06llx])";
2091 else
2092 fmt = " (bus address [%#010llx-%#010llx])";
2093 snprintf(bus_addr, sizeof(bus_addr), fmt,
2094 (unsigned long long) (res->start - offset),
2095 (unsigned long long) (res->end - offset));
2096 } else
2097 bus_addr[0] = '\0';
2098 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002099 }
2100
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002101 down_write(&pci_bus_sem);
2102 list_add_tail(&b->node, &pci_root_buses);
2103 up_write(&pci_bus_sem);
2104
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 return b;
2106
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002108 put_device(&bridge->dev);
2109 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002110err_out:
2111 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 return NULL;
2113}
Ray Juie6b29de2015-04-08 11:21:33 -07002114EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002115
Yinghai Lu98a35832012-05-18 11:35:50 -06002116int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2117{
2118 struct resource *res = &b->busn_res;
2119 struct resource *parent_res, *conflict;
2120
2121 res->start = bus;
2122 res->end = bus_max;
2123 res->flags = IORESOURCE_BUS;
2124
2125 if (!pci_is_root_bus(b))
2126 parent_res = &b->parent->busn_res;
2127 else {
2128 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2129 res->flags |= IORESOURCE_PCI_FIXED;
2130 }
2131
Andreas Noeverced04d12014-01-23 21:59:24 +01002132 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002133
2134 if (conflict)
2135 dev_printk(KERN_DEBUG, &b->dev,
2136 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2137 res, pci_is_root_bus(b) ? "domain " : "",
2138 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002139
2140 return conflict == NULL;
2141}
2142
2143int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2144{
2145 struct resource *res = &b->busn_res;
2146 struct resource old_res = *res;
2147 resource_size_t size;
2148 int ret;
2149
2150 if (res->start > bus_max)
2151 return -EINVAL;
2152
2153 size = bus_max - res->start + 1;
2154 ret = adjust_resource(res, res->start, size);
2155 dev_printk(KERN_DEBUG, &b->dev,
2156 "busn_res: %pR end %s updated to %02x\n",
2157 &old_res, ret ? "can not be" : "is", bus_max);
2158
2159 if (!ret && !res->parent)
2160 pci_bus_insert_busn_res(b, res->start, res->end);
2161
2162 return ret;
2163}
2164
2165void pci_bus_release_busn_res(struct pci_bus *b)
2166{
2167 struct resource *res = &b->busn_res;
2168 int ret;
2169
2170 if (!res->flags || !res->parent)
2171 return;
2172
2173 ret = release_resource(res);
2174 dev_printk(KERN_DEBUG, &b->dev,
2175 "busn_res: %pR %s released\n",
2176 res, ret ? "can not be" : "is");
2177}
2178
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002179struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2180 struct pci_ops *ops, void *sysdata,
2181 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002182{
Jiang Liu14d76b62015-02-05 13:44:44 +08002183 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002184 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002185 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002186 int max;
2187
Jiang Liu14d76b62015-02-05 13:44:44 +08002188 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002189 if (window->res->flags & IORESOURCE_BUS) {
2190 found = true;
2191 break;
2192 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002193
2194 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2195 if (!b)
2196 return NULL;
2197
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002198 b->msi = msi;
2199
Yinghai Lu4d99f522012-05-17 18:51:12 -07002200 if (!found) {
2201 dev_info(&b->dev,
2202 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2203 bus);
2204 pci_bus_insert_busn_res(b, bus, 255);
2205 }
2206
2207 max = pci_scan_child_bus(b);
2208
2209 if (!found)
2210 pci_bus_update_busn_res_end(b, max);
2211
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002212 return b;
2213}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002214
2215struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2216 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2217{
2218 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2219 NULL);
2220}
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002221EXPORT_SYMBOL(pci_scan_root_bus);
2222
Bill Pemberton15856ad2012-11-21 15:35:00 -05002223struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002224 void *sysdata)
2225{
2226 LIST_HEAD(resources);
2227 struct pci_bus *b;
2228
2229 pci_add_resource(&resources, &ioport_resource);
2230 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002231 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002232 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2233 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002234 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002235 } else {
2236 pci_free_resource_list(&resources);
2237 }
2238 return b;
2239}
2240EXPORT_SYMBOL(pci_scan_bus);
2241
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002242/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002243 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2244 * @bridge: PCI bridge for the bus to scan
2245 *
2246 * Scan a PCI bus and child buses for new devices, add them,
2247 * and enable them, resizing bridge mmio/io resource if necessary
2248 * and possible. The caller must ensure the child devices are already
2249 * removed for resizing to occur.
2250 *
2251 * Returns the max number of subordinate bus discovered.
2252 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002253unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002254{
2255 unsigned int max;
2256 struct pci_bus *bus = bridge->subordinate;
2257
2258 max = pci_scan_child_bus(bus);
2259
2260 pci_assign_unassigned_bridge_resources(bridge);
2261
2262 pci_bus_add_devices(bus);
2263
2264 return max;
2265}
2266
Yinghai Lua5213a32012-10-30 14:31:21 -06002267/**
2268 * pci_rescan_bus - scan a PCI bus for devices.
2269 * @bus: PCI bus to scan
2270 *
2271 * Scan a PCI bus and child buses for new devices, adds them,
2272 * and enables them.
2273 *
2274 * Returns the max number of subordinate bus discovered.
2275 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002276unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002277{
2278 unsigned int max;
2279
2280 max = pci_scan_child_bus(bus);
2281 pci_assign_unassigned_bus_resources(bus);
2282 pci_bus_add_devices(bus);
2283
2284 return max;
2285}
2286EXPORT_SYMBOL_GPL(pci_rescan_bus);
2287
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002288/*
2289 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2290 * routines should always be executed under this mutex.
2291 */
2292static DEFINE_MUTEX(pci_rescan_remove_lock);
2293
2294void pci_lock_rescan_remove(void)
2295{
2296 mutex_lock(&pci_rescan_remove_lock);
2297}
2298EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2299
2300void pci_unlock_rescan_remove(void)
2301{
2302 mutex_unlock(&pci_rescan_remove_lock);
2303}
2304EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2305
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002306static int __init pci_sort_bf_cmp(const struct device *d_a,
2307 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002308{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002309 const struct pci_dev *a = to_pci_dev(d_a);
2310 const struct pci_dev *b = to_pci_dev(d_b);
2311
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002312 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2313 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2314
2315 if (a->bus->number < b->bus->number) return -1;
2316 else if (a->bus->number > b->bus->number) return 1;
2317
2318 if (a->devfn < b->devfn) return -1;
2319 else if (a->devfn > b->devfn) return 1;
2320
2321 return 0;
2322}
2323
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002324void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002325{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002326 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002327}