blob: 05fcdfea640b3d666233d923dd5f8475350ab190 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhousea1452a32010-08-08 20:58:20 +01004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Scan and identify a NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020030extern int nand_scan(struct mtd_info *mtd, int max_chips);
31/*
32 * Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type.
34 */
David Woodhouse5e81e882010-02-26 18:32:56 +000035extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
36 struct nand_flash_dev *table);
David Woodhouse3b85c322006-09-25 17:06:53 +010037extern int nand_scan_tail(struct mtd_info *mtd);
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/* Free resources held by the NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020040extern void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
David Woodhouseb77d95c2006-09-25 21:58:50 +010042/* Internal helper for board drivers which need to override command function */
43extern void nand_wait_ready(struct mtd_info *mtd);
44
Brian Norris7854d3f2011-06-23 14:12:08 -070045/* locks all blocks present in the device */
Vimal Singh7d70f332010-02-08 15:50:49 +053046extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
47
Brian Norris7854d3f2011-06-23 14:12:08 -070048/* unlocks specified locked blocks */
Vimal Singh7d70f332010-02-08 15:50:49 +053049extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* The maximum number of NAND chips in an array */
52#define NAND_MAX_CHIPS 8
53
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020054/*
55 * This constant declares the max. oobsize / page, which
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 * is supported now. If you add a chip with bigger oobsize/page
57 * adjust this accordingly.
58 */
Huang Shijie52778b22013-05-15 16:40:25 +080059#define NAND_MAX_OOBSIZE 744
Brian Norris5c709ee2010-08-20 12:36:13 -070060#define NAND_MAX_PAGESIZE 8192
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/*
63 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020064 *
65 * These are bits which can be or'ed to set/clear multiple
66 * bits in one go.
67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020069#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020071#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020073#define NAND_ALE 0x04
74
75#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
76#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
77#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79/*
80 * Standard NAND flash commands
81 */
82#define NAND_CMD_READ0 0
83#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020084#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define NAND_CMD_PAGEPROG 0x10
86#define NAND_CMD_READOOB 0x50
87#define NAND_CMD_ERASE1 0x60
88#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020090#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#define NAND_CMD_READID 0x90
92#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020093#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080094#define NAND_CMD_GET_FEATURES 0xee
95#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define NAND_CMD_RESET 0xff
97
Vimal Singh7d70f332010-02-08 15:50:49 +053098#define NAND_CMD_LOCK 0x2a
99#define NAND_CMD_UNLOCK1 0x23
100#define NAND_CMD_UNLOCK2 0x24
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/* Extended commands for large page devices */
103#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200104#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#define NAND_CMD_CACHEDPROG 0x15
106
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200107#define NAND_CMD_NONE -1
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109/* Status bits */
110#define NAND_STATUS_FAIL 0x01
111#define NAND_STATUS_FAIL_N1 0x02
112#define NAND_STATUS_TRUE_READY 0x20
113#define NAND_STATUS_READY 0x40
114#define NAND_STATUS_WP 0x80
115
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000116/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 * Constants for ECC_MODES
118 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200119typedef enum {
120 NAND_ECC_NONE,
121 NAND_ECC_SOFT,
122 NAND_ECC_HW,
123 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700124 NAND_ECC_HW_OOB_FIRST,
Ivan Djelic193bd402011-03-11 11:05:33 +0100125 NAND_ECC_SOFT_BCH,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200126} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000130 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Reset Hardware ECC for read */
132#define NAND_ECC_READ 0
133/* Reset Hardware ECC for write */
134#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700135/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#define NAND_ECC_READSYN 2
137
David A. Marlin068e3c02005-01-24 03:07:46 +0000138/* Bit mask for flags passed to do_nand_read_ecc */
139#define NAND_GET_DEVICE 0x80
140
141
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200142/*
143 * Option constants for bizarre disfunctionality and real
144 * features.
145 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700146/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/* Chip has cache program function */
149#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200150/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700151 * Chip requires ready check on read (for auto-incremented sequential read).
152 * True only for small page devices; large page devices do not support
153 * autoincrement.
154 */
155#define NAND_NEED_READRDY 0x00000100
156
Thomas Gleixner29072b92006-09-28 15:38:36 +0200157/* Chip does not allow subpage writes */
158#define NAND_NO_SUBPAGE_WRITE 0x00000200
159
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200160/* Device is one of 'new' xD cards that expose fake nand command set */
161#define NAND_BROKEN_XD 0x00000400
162
163/* Device behaves just like nand, but is readonly */
164#define NAND_ROM 0x00000800
165
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500166/* Device supports subpage reads */
167#define NAND_SUBPAGE_READ 0x00001000
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200170#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500174#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000177/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700178#define NAND_SKIP_BBTSCAN 0x00010000
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200179/*
180 * This option is defined if the board driver allocates its own buffers
181 * (e.g. because it needs them DMA-coherent).
182 */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700183#define NAND_OWN_BUFFERS 0x00020000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000184/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700185#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100186/*
187 * Autodetect nand buswidth with readid/onfi.
188 * This suppose the driver will configure the hardware in 8 bits mode
189 * when calling nand_scan_ident, and update its configuration
190 * before calling nand_scan_tail.
191 */
192#define NAND_BUSWIDTH_AUTO 0x00080000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200195/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200196#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Thomas Gleixner29072b92006-09-28 15:38:36 +0200198/* Cell info constants */
199#define NAND_CI_CHIPNR_MSK 0x03
200#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800201#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203/* Keep gcc happy */
204struct nand_chip;
205
Huang Shijie5b40db62013-05-17 11:17:28 +0800206/* ONFI features */
207#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
208#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
209
Huang Shijie3e701922012-09-13 14:57:53 +0800210/* ONFI timing mode, used in both asynchronous and synchronous mode */
211#define ONFI_TIMING_MODE_0 (1 << 0)
212#define ONFI_TIMING_MODE_1 (1 << 1)
213#define ONFI_TIMING_MODE_2 (1 << 2)
214#define ONFI_TIMING_MODE_3 (1 << 3)
215#define ONFI_TIMING_MODE_4 (1 << 4)
216#define ONFI_TIMING_MODE_5 (1 << 5)
217#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
218
Huang Shijie7db03ec2012-09-13 14:57:52 +0800219/* ONFI feature address */
220#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
221
Brian Norris8429bb32013-12-03 15:51:09 -0800222/* Vendor-specific feature address (Micron) */
223#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
224
Huang Shijie7db03ec2012-09-13 14:57:52 +0800225/* ONFI subfeature parameters length */
226#define ONFI_SUBFEATURE_PARAM_LEN 4
227
David Mosbergerd914c932013-05-29 15:30:13 +0300228/* ONFI optional commands SET/GET FEATURES supported? */
229#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
230
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200231struct nand_onfi_params {
232 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200233 /* 'O' 'N' 'F' 'I' */
234 u8 sig[4];
235 __le16 revision;
236 __le16 features;
237 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800238 u8 reserved0[2];
239 __le16 ext_param_page_length; /* since ONFI 2.1 */
240 u8 num_of_param_pages; /* since ONFI 2.1 */
241 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200242
243 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200244 char manufacturer[12];
245 char model[20];
246 u8 jedec_id;
247 __le16 date_code;
248 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200249
250 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200251 __le32 byte_per_page;
252 __le16 spare_bytes_per_page;
253 __le32 data_bytes_per_ppage;
254 __le16 spare_bytes_per_ppage;
255 __le32 pages_per_block;
256 __le32 blocks_per_lun;
257 u8 lun_count;
258 u8 addr_cycles;
259 u8 bits_per_cell;
260 __le16 bb_per_lun;
261 __le16 block_endurance;
262 u8 guaranteed_good_blocks;
263 __le16 guaranteed_block_endurance;
264 u8 programs_per_page;
265 u8 ppage_attr;
266 u8 ecc_bits;
267 u8 interleaved_bits;
268 u8 interleaved_ops;
269 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200270
271 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200272 u8 io_pin_capacitance_max;
273 __le16 async_timing_mode;
274 __le16 program_cache_timing_mode;
275 __le16 t_prog;
276 __le16 t_bers;
277 __le16 t_r;
278 __le16 t_ccs;
279 __le16 src_sync_timing_mode;
280 __le16 src_ssync_features;
281 __le16 clk_pin_capacitance_typ;
282 __le16 io_pin_capacitance_typ;
283 __le16 input_pin_capacitance_typ;
284 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800285 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200286 __le16 t_int_r;
287 __le16 t_ald;
288 u8 reserved4[7];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200289
290 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800291 __le16 vendor_revision;
292 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200293
294 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800295} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200296
297#define ONFI_CRC_BASE 0x4F4E
298
Huang Shijie5138a982013-05-17 11:17:27 +0800299/* Extended ECC information Block Definition (since ONFI 2.1) */
300struct onfi_ext_ecc_info {
301 u8 ecc_bits;
302 u8 codeword_size;
303 __le16 bb_per_lun;
304 __le16 block_endurance;
305 u8 reserved[2];
306} __packed;
307
308#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
309#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
310#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
311struct onfi_ext_section {
312 u8 type;
313 u8 length;
314} __packed;
315
316#define ONFI_EXT_SECTION_MAX 8
317
318/* Extended Parameter Page Definition (since ONFI 2.1) */
319struct onfi_ext_param_page {
320 __le16 crc;
321 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
322 u8 reserved0[10];
323 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
324
325 /*
326 * The actual size of the Extended Parameter Page is in
327 * @ext_param_page_length of nand_onfi_params{}.
328 * The following are the variable length sections.
329 * So we do not add any fields below. Please see the ONFI spec.
330 */
331} __packed;
332
Brian Norris6f0065b2013-12-03 12:02:20 -0800333struct nand_onfi_vendor_micron {
334 u8 two_plane_read;
335 u8 read_cache;
336 u8 read_unique_id;
337 u8 dq_imped;
338 u8 dq_imped_num_settings;
339 u8 dq_imped_feat_addr;
340 u8 rb_pulldown_strength;
341 u8 rb_pulldown_strength_feat_addr;
342 u8 rb_pulldown_strength_num_settings;
343 u8 otp_mode;
344 u8 otp_page_start;
345 u8 otp_data_prot_addr;
346 u8 otp_num_pages;
347 u8 otp_feat_addr;
348 u8 read_retry_options;
349 u8 reserved[72];
350 u8 param_revision;
351} __packed;
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700354 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000355 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200357 * @wq: wait queue to sleep on if a NAND operation is in
358 * progress used instead of the per chip wait queue
359 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 */
361struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200362 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100364 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
367/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700368 * struct nand_ecc_ctrl - Control structure for ECC
369 * @mode: ECC mode
370 * @steps: number of ECC steps per page
371 * @size: data bytes per ECC step
372 * @bytes: ECC bytes per step
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700373 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700374 * @total: total number of ECC bytes per page
375 * @prepad: padding information for syndrome based ECC generators
376 * @postpad: padding information for syndrome based ECC generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700377 * @layout: ECC layout control struct pointer
Brian Norris7854d3f2011-06-23 14:12:08 -0700378 * @priv: pointer to private ECC control data
379 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200380 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700381 * @calculate: function for ECC calculation or readback from ECC hardware
382 * @correct: function for ECC correction, matching to ECC generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100383 * @read_page_raw: function to read a raw page without ECC
384 * @write_page_raw: function to write a raw page without ECC
Brian Norris7854d3f2011-06-23 14:12:08 -0700385 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700386 * requirements; returns maximum number of bitflips corrected in
387 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
388 * @read_subpage: function to read parts of the page covered by ECC;
389 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530390 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700391 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200392 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700393 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700394 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700395 * @read_oob: function to read chip OOB data
396 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200397 */
398struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200399 nand_ecc_modes_t mode;
400 int steps;
401 int size;
402 int bytes;
403 int total;
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700404 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200405 int prepad;
406 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200407 struct nand_ecclayout *layout;
Ivan Djelic193bd402011-03-11 11:05:33 +0100408 void *priv;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200409 void (*hwctl)(struct mtd_info *mtd, int mode);
410 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
411 uint8_t *ecc_code);
412 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
413 uint8_t *calc_ecc);
414 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700415 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800416 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700417 const uint8_t *buf, int oob_required);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200418 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700419 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200420 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
421 uint32_t offs, uint32_t len, uint8_t *buf);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530422 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
423 uint32_t offset, uint32_t data_len,
424 const uint8_t *data_buf, int oob_required);
Josh Wufdbad98d2012-06-25 18:07:45 +0800425 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700426 const uint8_t *buf, int oob_required);
Brian Norris9ce244b2011-08-30 18:45:37 -0700427 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
428 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700429 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300430 int page);
431 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200432 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
433 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200434};
435
436/**
437 * struct nand_buffers - buffer structure for read/write
Brian Norris7854d3f2011-06-23 14:12:08 -0700438 * @ecccalc: buffer for calculated ECC
439 * @ecccode: buffer for ECC read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200440 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200441 *
442 * Do not change the order of buffers. databuf and oobrbuf must be in
443 * consecutive order.
444 */
445struct nand_buffers {
446 uint8_t ecccalc[NAND_MAX_OOBSIZE];
447 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100448 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200449};
450
451/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 * struct nand_chip - NAND Private Flash Chip Data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200453 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
454 * flash device
455 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
456 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
460 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -0700462 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
463 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300464 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200465 * ALE/CLE/nCE. Also used to write command and address
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300466 * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
Huang Shijie12a40a52010-09-27 10:43:53 +0800467 * mtd->oobsize, mtd->writesize and so on.
468 * @id_data contains the 8 bytes values of NAND_CMD_READID.
469 * Return with the bus width.
Brian Norris7854d3f2011-06-23 14:12:08 -0700470 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200471 * device ready/busy line. If set to NULL no access to
472 * ready/busy is available and the ready/busy information
473 * is read from the chip status register.
474 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
475 * commands to the chip.
476 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
477 * ready.
Brian Norrisba84fb52014-01-03 15:13:33 -0800478 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
479 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -0700480 * @ecc: [BOARDSPECIFIC] ECC control structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700481 * @buffers: buffer structure for read/write
482 * @hwcontrol: platform-specific hardware control structure
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200483 * @erase_cmd: [INTERN] erase command write function, selectable due
484 * to AND support.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300486 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200487 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200488 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -0700489 * @oob_poi: "poison value buffer," used for laying out OOB data
490 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200491 * @page_shift: [INTERN] number of address bits in a page (column
492 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
494 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
495 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200496 * @options: [BOARDSPECIFIC] various chip options. They can partly
497 * be set to inform nand_scan about special functionality.
498 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -0700499 * @bbt_options: [INTERN] bad block specific options. All options used
500 * here must come from bbm.h. By default, these options
501 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200502 * @badblockpos: [INTERN] position of the bad block marker in the oob
503 * area.
Brian Norris661a0832012-01-13 18:11:50 -0800504 * @badblockbits: [INTERN] minimum number of set bits in a good block's
505 * bad block marker position; i.e., BBM == 11110111b is
506 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +0800507 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +0800508 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
509 * Minimum amount of bit errors per @ecc_step_ds guaranteed
510 * to be correctable. If unknown, set to zero.
511 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
512 * also from the datasheet. It is the recommended ECC step
513 * size, if known; if unknown, set to zero.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 * @numchips: [INTERN] number of physical chips
515 * @chipsize: [INTERN] the size of one chip for multichip arrays
516 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200517 * @pagebuf: [INTERN] holds the pagenumber which is currently in
518 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -0700519 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
520 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +0200521 * @subpagesize: [INTERN] holds the subpagesize
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200522 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
523 * non 0 if ONFI supported.
524 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
525 * supported, 0 otherwise.
Brian Norrisba84fb52014-01-03 15:13:33 -0800526 * @read_retries: [INTERN] the number of read retry modes supported
Robert P. J. Day9ef525a2012-10-25 09:43:10 -0400527 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
528 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200530 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
531 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200533 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
534 * bad block scan.
535 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -0700536 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200537 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -0700538 * @priv: [OPTIONAL] pointer to private chip data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200539 * @errstat: [OPTIONAL] hardware specific function to perform
540 * additional error status checks (determine if errors are
541 * correctable).
Randy Dunlap351edd22006-10-29 22:46:40 -0800542 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545struct nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200546 void __iomem *IO_ADDR_R;
547 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000548
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200549 uint8_t (*read_byte)(struct mtd_info *mtd);
550 u16 (*read_word)(struct mtd_info *mtd);
551 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
552 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200553 void (*select_chip)(struct mtd_info *mtd, int chip);
554 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
555 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
556 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
557 int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
558 u8 *id_data);
559 int (*dev_ready)(struct mtd_info *mtd);
560 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
561 int page_addr);
562 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
563 void (*erase_cmd)(struct mtd_info *mtd, int page);
564 int (*scan_bbt)(struct mtd_info *mtd);
565 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
566 int status, int page);
567 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530568 uint32_t offset, int data_len, const uint8_t *buf,
569 int oob_required, int page, int cached, int raw);
Huang Shijie7db03ec2012-09-13 14:57:52 +0800570 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
571 int feature_addr, uint8_t *subfeature_para);
572 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
573 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -0800574 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200575
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200576 int chip_delay;
577 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -0700578 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200579
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200580 int page_shift;
581 int phys_erase_shift;
582 int bbt_erase_shift;
583 int chip_shift;
584 int numchips;
585 uint64_t chipsize;
586 int pagemask;
587 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -0700588 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200589 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +0800590 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +0800591 uint16_t ecc_strength_ds;
592 uint16_t ecc_step_ds;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200593 int badblockpos;
594 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200595
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200596 int onfi_version;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200597 struct nand_onfi_params onfi_params;
598
Brian Norrisba84fb52014-01-03 15:13:33 -0800599 int read_retries;
600
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200601 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200602
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200603 uint8_t *oob_poi;
604 struct nand_hw_control *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200605
606 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100607 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200608 struct nand_hw_control hwcontrol;
609
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200610 uint8_t *bbt;
611 struct nand_bbt_descr *bbt_td;
612 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200613
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200614 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200615
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200616 void *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617};
618
619/*
620 * NAND Flash Manufacturer ID Codes
621 */
622#define NAND_MFR_TOSHIBA 0x98
623#define NAND_MFR_SAMSUNG 0xec
624#define NAND_MFR_FUJITSU 0x04
625#define NAND_MFR_NATIONAL 0x8f
626#define NAND_MFR_RENESAS 0x07
627#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200628#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700629#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500630#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -0700631#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -0700632#define NAND_MFR_EON 0x92
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633
Artem Bityutskiy53552d22013-03-14 09:57:23 +0200634/* The maximum expected count of bytes in the NAND ID sequence */
635#define NAND_MAX_ID_LEN 8
636
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200637/*
638 * A helper for defining older NAND chips where the second ID byte fully
639 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +0200640 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200641 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +0200642#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
643 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
644 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200645
646/*
647 * A helper for defining newer chips which report their page size and
648 * eraseblock size via the extended ID bytes.
649 *
650 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
651 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
652 * device ID now only represented a particular total chip size (and voltage,
653 * buswidth), and the page size, eraseblock size, and OOB size could vary while
654 * using the same device ID.
655 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200656#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
657 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200658 .options = (opts) }
659
Huang Shijie2dc0bdd2013-05-17 11:17:31 +0800660#define NAND_ECC_INFO(_strength, _step) \
661 { .strength_ds = (_strength), .step_ds = (_step) }
662#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
663#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665/**
666 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200667 * @name: a human-readable name of the NAND chip
668 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200669 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
670 * memory address as @id[0])
671 * @dev_id: device ID part of the full chip ID array (refers the same memory
672 * address as @id[1])
673 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200674 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
675 * well as the eraseblock size) is determined from the extended NAND
676 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200677 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +0200678 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200679 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +0800680 * @id_len: The valid length of the @id.
681 * @oobsize: OOB size
Huang Shijie2dc0bdd2013-05-17 11:17:31 +0800682 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
683 * @ecc_strength_ds in nand_chip{}.
684 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
685 * @ecc_step_ds in nand_chip{}, also from the datasheet.
686 * For example, the "4bit ECC for each 512Byte" can be set with
687 * NAND_ECC_INFO(4, 512).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 */
689struct nand_flash_dev {
690 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200691 union {
692 struct {
693 uint8_t mfr_id;
694 uint8_t dev_id;
695 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +0200696 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200697 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +0200698 unsigned int pagesize;
699 unsigned int chipsize;
700 unsigned int erasesize;
701 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +0800702 uint16_t id_len;
703 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +0800704 struct {
705 uint16_t strength_ds;
706 uint16_t step_ds;
707 } ecc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708};
709
710/**
711 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
712 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200713 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714*/
715struct nand_manufacturers {
716 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200717 char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718};
719
720extern struct nand_flash_dev nand_flash_ids[];
721extern struct nand_manufacturers nand_manuf_ids[];
722
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200723extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200724extern int nand_default_bbt(struct mtd_info *mtd);
Brian Norrisb32843b2013-07-30 17:52:59 -0700725extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200726extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
727extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
728 int allowbbt);
729extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200730 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Thomas Gleixner41796c22006-05-23 11:38:59 +0200732/**
733 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200734 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700735 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200736 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200737 * @partitions: mtd partition list
738 * @chip_delay: R/B delay value in us
739 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -0700740 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Brian Norris7854d3f2011-06-23 14:12:08 -0700741 * @ecclayout: ECC layout info structure
Vitaly Wool972edcb2007-05-06 18:46:57 +0400742 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +0200743 */
744struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200745 int nr_chips;
746 int chip_offset;
747 int nr_partitions;
748 struct mtd_partition *partitions;
749 struct nand_ecclayout *ecclayout;
750 int chip_delay;
751 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -0700752 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200753 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200754};
755
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700756/* Keep gcc happy */
757struct platform_device;
758
Thomas Gleixner41796c22006-05-23 11:38:59 +0200759/**
760 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700761 * @probe: platform specific function to probe/setup hardware
762 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +0200763 * @hwcontrol: platform specific hardware control structure
764 * @dev_ready: platform specific function to read ready/busy pin
765 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +0400766 * @cmd_ctrl: platform specific function for controlling
767 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100768 * @write_buf: platform specific function for write buffer
769 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -0700770 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -0700771 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200772 *
773 * All fields are optional and depend on the hardware driver requirements
774 */
775struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200776 int (*probe)(struct platform_device *pdev);
777 void (*remove)(struct platform_device *pdev);
778 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
779 int (*dev_ready)(struct mtd_info *mtd);
780 void (*select_chip)(struct mtd_info *mtd, int chip);
781 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
782 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
783 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +0200784 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200785 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200786};
787
Vitaly Wool972edcb2007-05-06 18:46:57 +0400788/**
789 * struct platform_nand_data - container structure for platform-specific data
790 * @chip: chip level chip structure
791 * @ctrl: controller level device structure
792 */
793struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200794 struct platform_nand_chip chip;
795 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +0400796};
797
Thomas Gleixner41796c22006-05-23 11:38:59 +0200798/* Some helpers to access the data structures */
799static inline
800struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
801{
802 struct nand_chip *chip = mtd->priv;
803
804 return chip->priv;
805}
806
Huang Shijie5b40db62013-05-17 11:17:28 +0800807/* return the supported features. */
808static inline int onfi_feature(struct nand_chip *chip)
809{
810 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
811}
812
Huang Shijie3e701922012-09-13 14:57:53 +0800813/* return the supported asynchronous timing mode. */
814static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
815{
816 if (!chip->onfi_version)
817 return ONFI_TIMING_MODE_UNKNOWN;
818 return le16_to_cpu(chip->onfi_params.async_timing_mode);
819}
820
821/* return the supported synchronous timing mode. */
822static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
823{
824 if (!chip->onfi_version)
825 return ONFI_TIMING_MODE_UNKNOWN;
826 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
827}
828
Huang Shijie1d0ed692013-09-25 14:58:10 +0800829/*
830 * Check if it is a SLC nand.
831 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
832 * We do not distinguish the MLC and TLC now.
833 */
834static inline bool nand_is_slc(struct nand_chip *chip)
835{
Huang Shijie7db906b2013-09-25 14:58:11 +0800836 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +0800837}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838#endif /* __LINUX_MTD_NAND_H */