blob: ebf970e114281dd4731187b18aa1a45eae425fba [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhousea1452a32010-08-08 20:58:20 +01004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Scan and identify a NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020030extern int nand_scan(struct mtd_info *mtd, int max_chips);
31/*
32 * Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type.
34 */
David Woodhouse5e81e882010-02-26 18:32:56 +000035extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
36 struct nand_flash_dev *table);
David Woodhouse3b85c322006-09-25 17:06:53 +010037extern int nand_scan_tail(struct mtd_info *mtd);
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/* Free resources held by the NAND device */
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020040extern void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
David Woodhouseb77d95c2006-09-25 21:58:50 +010042/* Internal helper for board drivers which need to override command function */
43extern void nand_wait_ready(struct mtd_info *mtd);
44
Brian Norris7854d3f2011-06-23 14:12:08 -070045/* locks all blocks present in the device */
Vimal Singh7d70f332010-02-08 15:50:49 +053046extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
47
Brian Norris7854d3f2011-06-23 14:12:08 -070048/* unlocks specified locked blocks */
Vimal Singh7d70f332010-02-08 15:50:49 +053049extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* The maximum number of NAND chips in an array */
52#define NAND_MAX_CHIPS 8
53
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020054/*
55 * This constant declares the max. oobsize / page, which
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 * is supported now. If you add a chip with bigger oobsize/page
57 * adjust this accordingly.
58 */
Brian Norrisb9e48532012-09-24 20:40:53 -070059#define NAND_MAX_OOBSIZE 640
Brian Norris5c709ee2010-08-20 12:36:13 -070060#define NAND_MAX_PAGESIZE 8192
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62/*
63 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020064 *
65 * These are bits which can be or'ed to set/clear multiple
66 * bits in one go.
67 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020069#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020071#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020073#define NAND_ALE 0x04
74
75#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
76#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
77#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79/*
80 * Standard NAND flash commands
81 */
82#define NAND_CMD_READ0 0
83#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020084#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define NAND_CMD_PAGEPROG 0x10
86#define NAND_CMD_READOOB 0x50
87#define NAND_CMD_ERASE1 0x60
88#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020090#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#define NAND_CMD_READID 0x90
92#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020093#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080094#define NAND_CMD_GET_FEATURES 0xee
95#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define NAND_CMD_RESET 0xff
97
Vimal Singh7d70f332010-02-08 15:50:49 +053098#define NAND_CMD_LOCK 0x2a
99#define NAND_CMD_UNLOCK1 0x23
100#define NAND_CMD_UNLOCK2 0x24
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/* Extended commands for large page devices */
103#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200104#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#define NAND_CMD_CACHEDPROG 0x15
106
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200107#define NAND_CMD_NONE -1
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109/* Status bits */
110#define NAND_STATUS_FAIL 0x01
111#define NAND_STATUS_FAIL_N1 0x02
112#define NAND_STATUS_TRUE_READY 0x20
113#define NAND_STATUS_READY 0x40
114#define NAND_STATUS_WP 0x80
115
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000116/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 * Constants for ECC_MODES
118 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200119typedef enum {
120 NAND_ECC_NONE,
121 NAND_ECC_SOFT,
122 NAND_ECC_HW,
123 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700124 NAND_ECC_HW_OOB_FIRST,
Ivan Djelic193bd402011-03-11 11:05:33 +0100125 NAND_ECC_SOFT_BCH,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200126} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128/*
129 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000130 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Reset Hardware ECC for read */
132#define NAND_ECC_READ 0
133/* Reset Hardware ECC for write */
134#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700135/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#define NAND_ECC_READSYN 2
137
David A. Marlin068e3c02005-01-24 03:07:46 +0000138/* Bit mask for flags passed to do_nand_read_ecc */
139#define NAND_GET_DEVICE 0x80
140
141
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200142/*
143 * Option constants for bizarre disfunctionality and real
144 * features.
145 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700146/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/* Chip has cache program function */
149#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200150/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700151 * Chip requires ready check on read (for auto-incremented sequential read).
152 * True only for small page devices; large page devices do not support
153 * autoincrement.
154 */
155#define NAND_NEED_READRDY 0x00000100
156
Thomas Gleixner29072b92006-09-28 15:38:36 +0200157/* Chip does not allow subpage writes */
158#define NAND_NO_SUBPAGE_WRITE 0x00000200
159
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200160/* Device is one of 'new' xD cards that expose fake nand command set */
161#define NAND_BROKEN_XD 0x00000400
162
163/* Device behaves just like nand, but is readonly */
164#define NAND_ROM 0x00000800
165
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500166/* Device supports subpage reads */
167#define NAND_SUBPAGE_READ 0x00001000
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200170#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500174#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000177/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700178#define NAND_SKIP_BBTSCAN 0x00010000
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200179/*
180 * This option is defined if the board driver allocates its own buffers
181 * (e.g. because it needs them DMA-coherent).
182 */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700183#define NAND_OWN_BUFFERS 0x00020000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000184/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700185#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100186/*
187 * Autodetect nand buswidth with readid/onfi.
188 * This suppose the driver will configure the hardware in 8 bits mode
189 * when calling nand_scan_ident, and update its configuration
190 * before calling nand_scan_tail.
191 */
192#define NAND_BUSWIDTH_AUTO 0x00080000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200195/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200196#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Thomas Gleixner29072b92006-09-28 15:38:36 +0200198/* Cell info constants */
199#define NAND_CI_CHIPNR_MSK 0x03
200#define NAND_CI_CELLTYPE_MSK 0x0C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202/* Keep gcc happy */
203struct nand_chip;
204
Huang Shijie3e701922012-09-13 14:57:53 +0800205/* ONFI timing mode, used in both asynchronous and synchronous mode */
206#define ONFI_TIMING_MODE_0 (1 << 0)
207#define ONFI_TIMING_MODE_1 (1 << 1)
208#define ONFI_TIMING_MODE_2 (1 << 2)
209#define ONFI_TIMING_MODE_3 (1 << 3)
210#define ONFI_TIMING_MODE_4 (1 << 4)
211#define ONFI_TIMING_MODE_5 (1 << 5)
212#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
213
Huang Shijie7db03ec2012-09-13 14:57:52 +0800214/* ONFI feature address */
215#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
216
217/* ONFI subfeature parameters length */
218#define ONFI_SUBFEATURE_PARAM_LEN 4
219
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200220struct nand_onfi_params {
221 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200222 /* 'O' 'N' 'F' 'I' */
223 u8 sig[4];
224 __le16 revision;
225 __le16 features;
226 __le16 opt_cmd;
227 u8 reserved[22];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200228
229 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200230 char manufacturer[12];
231 char model[20];
232 u8 jedec_id;
233 __le16 date_code;
234 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200235
236 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200237 __le32 byte_per_page;
238 __le16 spare_bytes_per_page;
239 __le32 data_bytes_per_ppage;
240 __le16 spare_bytes_per_ppage;
241 __le32 pages_per_block;
242 __le32 blocks_per_lun;
243 u8 lun_count;
244 u8 addr_cycles;
245 u8 bits_per_cell;
246 __le16 bb_per_lun;
247 __le16 block_endurance;
248 u8 guaranteed_good_blocks;
249 __le16 guaranteed_block_endurance;
250 u8 programs_per_page;
251 u8 ppage_attr;
252 u8 ecc_bits;
253 u8 interleaved_bits;
254 u8 interleaved_ops;
255 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200256
257 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200258 u8 io_pin_capacitance_max;
259 __le16 async_timing_mode;
260 __le16 program_cache_timing_mode;
261 __le16 t_prog;
262 __le16 t_bers;
263 __le16 t_r;
264 __le16 t_ccs;
265 __le16 src_sync_timing_mode;
266 __le16 src_ssync_features;
267 __le16 clk_pin_capacitance_typ;
268 __le16 io_pin_capacitance_typ;
269 __le16 input_pin_capacitance_typ;
270 u8 input_pin_capacitance_max;
271 u8 driver_strenght_support;
272 __le16 t_int_r;
273 __le16 t_ald;
274 u8 reserved4[7];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200275
276 /* vendor */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200277 u8 reserved5[90];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200278
279 __le16 crc;
280} __attribute__((packed));
281
282#define ONFI_CRC_BASE 0x4F4E
283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700285 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000286 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200288 * @wq: wait queue to sleep on if a NAND operation is in
289 * progress used instead of the per chip wait queue
290 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
292struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200293 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100295 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296};
297
298/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700299 * struct nand_ecc_ctrl - Control structure for ECC
300 * @mode: ECC mode
301 * @steps: number of ECC steps per page
302 * @size: data bytes per ECC step
303 * @bytes: ECC bytes per step
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700304 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700305 * @total: total number of ECC bytes per page
306 * @prepad: padding information for syndrome based ECC generators
307 * @postpad: padding information for syndrome based ECC generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700308 * @layout: ECC layout control struct pointer
Brian Norris7854d3f2011-06-23 14:12:08 -0700309 * @priv: pointer to private ECC control data
310 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200311 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700312 * @calculate: function for ECC calculation or readback from ECC hardware
313 * @correct: function for ECC correction, matching to ECC generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100314 * @read_page_raw: function to read a raw page without ECC
315 * @write_page_raw: function to write a raw page without ECC
Brian Norris7854d3f2011-06-23 14:12:08 -0700316 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700317 * requirements; returns maximum number of bitflips corrected in
318 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
319 * @read_subpage: function to read parts of the page covered by ECC;
320 * returns same as read_page()
Brian Norris7854d3f2011-06-23 14:12:08 -0700321 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200322 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700323 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700324 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700325 * @read_oob: function to read chip OOB data
326 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200327 */
328struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200329 nand_ecc_modes_t mode;
330 int steps;
331 int size;
332 int bytes;
333 int total;
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700334 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200335 int prepad;
336 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200337 struct nand_ecclayout *layout;
Ivan Djelic193bd402011-03-11 11:05:33 +0100338 void *priv;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200339 void (*hwctl)(struct mtd_info *mtd, int mode);
340 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
341 uint8_t *ecc_code);
342 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
343 uint8_t *calc_ecc);
344 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700345 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800346 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700347 const uint8_t *buf, int oob_required);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200348 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700349 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200350 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
351 uint32_t offs, uint32_t len, uint8_t *buf);
Josh Wufdbad98d2012-06-25 18:07:45 +0800352 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700353 const uint8_t *buf, int oob_required);
Brian Norris9ce244b2011-08-30 18:45:37 -0700354 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
355 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700356 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300357 int page);
358 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200359 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
360 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200361};
362
363/**
364 * struct nand_buffers - buffer structure for read/write
Brian Norris7854d3f2011-06-23 14:12:08 -0700365 * @ecccalc: buffer for calculated ECC
366 * @ecccode: buffer for ECC read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200367 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200368 *
369 * Do not change the order of buffers. databuf and oobrbuf must be in
370 * consecutive order.
371 */
372struct nand_buffers {
373 uint8_t ecccalc[NAND_MAX_OOBSIZE];
374 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100375 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200376};
377
378/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 * struct nand_chip - NAND Private Flash Chip Data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200380 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
381 * flash device
382 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
383 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
387 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 * @select_chip: [REPLACEABLE] select chip nr
389 * @block_bad: [REPLACEABLE] check, if the block is bad
390 * @block_markbad: [REPLACEABLE] mark the block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300391 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200392 * ALE/CLE/nCE. Also used to write command and address
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300393 * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
Huang Shijie12a40a52010-09-27 10:43:53 +0800394 * mtd->oobsize, mtd->writesize and so on.
395 * @id_data contains the 8 bytes values of NAND_CMD_READID.
396 * Return with the bus width.
Brian Norris7854d3f2011-06-23 14:12:08 -0700397 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200398 * device ready/busy line. If set to NULL no access to
399 * ready/busy is available and the ready/busy information
400 * is read from the chip status register.
401 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
402 * commands to the chip.
403 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
404 * ready.
Brian Norris7854d3f2011-06-23 14:12:08 -0700405 * @ecc: [BOARDSPECIFIC] ECC control structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700406 * @buffers: buffer structure for read/write
407 * @hwcontrol: platform-specific hardware control structure
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200408 * @erase_cmd: [INTERN] erase command write function, selectable due
409 * to AND support.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300411 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200412 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200413 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -0700414 * @oob_poi: "poison value buffer," used for laying out OOB data
415 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200416 * @page_shift: [INTERN] number of address bits in a page (column
417 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
419 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
420 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200421 * @options: [BOARDSPECIFIC] various chip options. They can partly
422 * be set to inform nand_scan about special functionality.
423 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -0700424 * @bbt_options: [INTERN] bad block specific options. All options used
425 * here must come from bbm.h. By default, these options
426 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200427 * @badblockpos: [INTERN] position of the bad block marker in the oob
428 * area.
Brian Norris661a0832012-01-13 18:11:50 -0800429 * @badblockbits: [INTERN] minimum number of set bits in a good block's
430 * bad block marker position; i.e., BBM == 11110111b is
431 * not bad when badblockbits == 7
Randy Dunlap552a8272007-02-05 16:28:59 -0800432 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 * @numchips: [INTERN] number of physical chips
434 * @chipsize: [INTERN] the size of one chip for multichip arrays
435 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200436 * @pagebuf: [INTERN] holds the pagenumber which is currently in
437 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -0700438 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
439 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +0200440 * @subpagesize: [INTERN] holds the subpagesize
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200441 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
442 * non 0 if ONFI supported.
443 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
444 * supported, 0 otherwise.
Robert P. J. Day9ef525a2012-10-25 09:43:10 -0400445 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
446 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Brian Norris7854d3f2011-06-23 14:12:08 -0700447 * @ecclayout: [REPLACEABLE] the default ECC placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200449 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
450 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200452 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
453 * bad block scan.
454 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -0700455 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200456 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -0700457 * @priv: [OPTIONAL] pointer to private chip data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200458 * @errstat: [OPTIONAL] hardware specific function to perform
459 * additional error status checks (determine if errors are
460 * correctable).
Randy Dunlap351edd22006-10-29 22:46:40 -0800461 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464struct nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200465 void __iomem *IO_ADDR_R;
466 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000467
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200468 uint8_t (*read_byte)(struct mtd_info *mtd);
469 u16 (*read_word)(struct mtd_info *mtd);
470 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
471 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200472 void (*select_chip)(struct mtd_info *mtd, int chip);
473 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
474 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
475 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
476 int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
477 u8 *id_data);
478 int (*dev_ready)(struct mtd_info *mtd);
479 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
480 int page_addr);
481 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
482 void (*erase_cmd)(struct mtd_info *mtd, int page);
483 int (*scan_bbt)(struct mtd_info *mtd);
484 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
485 int status, int page);
486 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700487 const uint8_t *buf, int oob_required, int page,
488 int cached, int raw);
Huang Shijie7db03ec2012-09-13 14:57:52 +0800489 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
490 int feature_addr, uint8_t *subfeature_para);
491 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
492 int feature_addr, uint8_t *subfeature_para);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200493
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200494 int chip_delay;
495 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -0700496 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200497
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200498 int page_shift;
499 int phys_erase_shift;
500 int bbt_erase_shift;
501 int chip_shift;
502 int numchips;
503 uint64_t chipsize;
504 int pagemask;
505 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -0700506 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200507 int subpagesize;
508 uint8_t cellinfo;
509 int badblockpos;
510 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200511
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200512 int onfi_version;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200513 struct nand_onfi_params onfi_params;
514
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200515 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200516
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200517 uint8_t *oob_poi;
518 struct nand_hw_control *controller;
519 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200520
521 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100522 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200523 struct nand_hw_control hwcontrol;
524
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200525 uint8_t *bbt;
526 struct nand_bbt_descr *bbt_td;
527 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200528
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200529 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200530
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200531 void *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532};
533
534/*
535 * NAND Flash Manufacturer ID Codes
536 */
537#define NAND_MFR_TOSHIBA 0x98
538#define NAND_MFR_SAMSUNG 0xec
539#define NAND_MFR_FUJITSU 0x04
540#define NAND_MFR_NATIONAL 0x8f
541#define NAND_MFR_RENESAS 0x07
542#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200543#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700544#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500545#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -0700546#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -0700547#define NAND_MFR_EON 0x92
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Artem Bityutskiy53552d22013-03-14 09:57:23 +0200549/* The maximum expected count of bytes in the NAND ID sequence */
550#define NAND_MAX_ID_LEN 8
551
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200552/*
553 * A helper for defining older NAND chips where the second ID byte fully
554 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +0200555 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200556 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +0200557#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
558 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
559 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200560
561/*
562 * A helper for defining newer chips which report their page size and
563 * eraseblock size via the extended ID bytes.
564 *
565 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
566 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
567 * device ID now only represented a particular total chip size (and voltage,
568 * buswidth), and the page size, eraseblock size, and OOB size could vary while
569 * using the same device ID.
570 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200571#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
572 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200573 .options = (opts) }
574
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575/**
576 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200577 * @name: a human-readable name of the NAND chip
578 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200579 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
580 * memory address as @id[0])
581 * @dev_id: device ID part of the full chip ID array (refers the same memory
582 * address as @id[1])
583 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200584 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
585 * well as the eraseblock size) is determined from the extended NAND
586 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200587 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +0200588 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +0200589 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +0800590 * @id_len: The valid length of the @id.
591 * @oobsize: OOB size
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 */
593struct nand_flash_dev {
594 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200595 union {
596 struct {
597 uint8_t mfr_id;
598 uint8_t dev_id;
599 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +0200600 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200601 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +0200602 unsigned int pagesize;
603 unsigned int chipsize;
604 unsigned int erasesize;
605 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +0800606 uint16_t id_len;
607 uint16_t oobsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608};
609
610/**
611 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
612 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200613 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614*/
615struct nand_manufacturers {
616 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200617 char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618};
619
620extern struct nand_flash_dev nand_flash_ids[];
621extern struct nand_manufacturers nand_manuf_ids[];
622
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200623extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
624extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
625extern int nand_default_bbt(struct mtd_info *mtd);
626extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
627extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
628 int allowbbt);
629extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200630 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Thomas Gleixner41796c22006-05-23 11:38:59 +0200632/**
633 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200634 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700635 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200636 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200637 * @partitions: mtd partition list
638 * @chip_delay: R/B delay value in us
639 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -0700640 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Brian Norris7854d3f2011-06-23 14:12:08 -0700641 * @ecclayout: ECC layout info structure
Vitaly Wool972edcb2007-05-06 18:46:57 +0400642 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +0200643 */
644struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200645 int nr_chips;
646 int chip_offset;
647 int nr_partitions;
648 struct mtd_partition *partitions;
649 struct nand_ecclayout *ecclayout;
650 int chip_delay;
651 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -0700652 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200653 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200654};
655
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700656/* Keep gcc happy */
657struct platform_device;
658
Thomas Gleixner41796c22006-05-23 11:38:59 +0200659/**
660 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700661 * @probe: platform specific function to probe/setup hardware
662 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +0200663 * @hwcontrol: platform specific hardware control structure
664 * @dev_ready: platform specific function to read ready/busy pin
665 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +0400666 * @cmd_ctrl: platform specific function for controlling
667 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100668 * @write_buf: platform specific function for write buffer
669 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -0700670 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -0700671 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200672 *
673 * All fields are optional and depend on the hardware driver requirements
674 */
675struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200676 int (*probe)(struct platform_device *pdev);
677 void (*remove)(struct platform_device *pdev);
678 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
679 int (*dev_ready)(struct mtd_info *mtd);
680 void (*select_chip)(struct mtd_info *mtd, int chip);
681 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
682 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
683 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +0200684 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200685 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200686};
687
Vitaly Wool972edcb2007-05-06 18:46:57 +0400688/**
689 * struct platform_nand_data - container structure for platform-specific data
690 * @chip: chip level chip structure
691 * @ctrl: controller level device structure
692 */
693struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200694 struct platform_nand_chip chip;
695 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +0400696};
697
Thomas Gleixner41796c22006-05-23 11:38:59 +0200698/* Some helpers to access the data structures */
699static inline
700struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
701{
702 struct nand_chip *chip = mtd->priv;
703
704 return chip->priv;
705}
706
Huang Shijie3e701922012-09-13 14:57:53 +0800707/* return the supported asynchronous timing mode. */
708static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
709{
710 if (!chip->onfi_version)
711 return ONFI_TIMING_MODE_UNKNOWN;
712 return le16_to_cpu(chip->onfi_params.async_timing_mode);
713}
714
715/* return the supported synchronous timing mode. */
716static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
717{
718 if (!chip->onfi_version)
719 return ONFI_TIMING_MODE_UNKNOWN;
720 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
721}
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723#endif /* __LINUX_MTD_NAND_H */