blob: 4139858323513a742b930bb3f8baff829c9bc377 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Michel Thierry71562912016-02-23 10:31:49 +0000227#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
228#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100229
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000230static int intel_lr_context_pin(struct intel_context *ctx,
231 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000269 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000271 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000272 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000273
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000276 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 engine->ctx_desc_template = GEN8_CTX_VALID;
279 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280 GEN8_CTX_ADDRESSING_MODE_SHIFT;
281 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000282 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
283 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000284
285 /* TODO: WaDisableLiteRestore when we start using semaphore
286 * signalling between Command Streamers */
287 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
288
289 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
290 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000291 if (engine->disable_lite_restore_wa)
292 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293}
294
295/**
296 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
297 * descriptor for a pinned context
298 *
299 * @ctx: Context to work on
300 * @ring: Engine the descriptor will be used with
301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
307 * This is what a descriptor looks like, from LSB to MSB:
308 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
309 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
310 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
311 * bits 52-63: reserved, may encode the engine ID (for GuC)
312 */
313static void
314intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000315 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316{
317 uint64_t lrca, desc;
318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000319 lrca = ctx->engine[engine->id].lrc_vma->node.start +
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320 LRC_PPHWSP_PN * PAGE_SIZE;
321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000322 desc = engine->ctx_desc_template; /* bits 0-11 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323 desc |= lrca; /* bits 12-31 */
324 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327}
328
329uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000330 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000332 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000333}
334
Oscar Mateo73e4d072014-07-24 17:04:48 +0100335/**
336 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337 * @ctx: Context to get the ID for
338 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100339 *
340 * Do not confuse with ctx->id! Unfortunately we have a name overload
341 * here: the old context ID we pass to userspace as a handler so that
342 * they can refer to a context, and the new context ID we pass to the
343 * ELSP so that the GPU can inform us of the context status via
344 * interrupts.
345 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000346 * The context ID is a portion of the context descriptor, so we can
347 * just extract the required part from the cached descriptor.
348 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100349 * Return: 20-bits globally unique context ID.
350 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000351u32 intel_execlists_ctx_id(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000352 struct intel_engine_cs *engine)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000354 return intel_lr_context_descriptor(ctx, engine) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355}
356
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300357static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
358 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300360
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000361 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000363 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300364 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000367 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300368 rq1->elsp_submitted++;
369 } else {
370 desc[1] = 0;
371 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000373 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300374 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
378 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200379
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000382 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100383
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300384 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000385 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386}
387
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000388static void
389execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
390{
391 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
392 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
393 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
395}
396
397static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100398{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300400 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000401 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100402
Mika Kuoppala05d98242015-07-03 17:09:33 +0300403 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000405 /* True 32b PPGTT with dynamic page allocation: update PDP
406 * registers and point the unallocated PDPs to scratch page.
407 * PML4 is allocated during ppgtt init, so this is not needed
408 * in 48-bit mode.
409 */
410 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
411 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100412}
413
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300414static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
415 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000417 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100418 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000419
Mika Kuoppala05d98242015-07-03 17:09:33 +0300420 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100421
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300422 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300423 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100424
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100425 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100426 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000427
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300428 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000429
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100430 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100431 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100432}
433
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000434static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100435{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000436 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000437 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100440
Peter Antoine779949f2015-05-11 16:03:27 +0100441 /*
442 * If irqs are not active generate a warning as batches that finish
443 * without the irqs may get lost and a GPU Hang may occur.
444 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000445 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100446
Michel Thierryacdd8842014-07-24 17:04:38 +0100447 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000448 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100449 execlist_link) {
450 if (!req0) {
451 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000452 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100453 /* Same ctx: ignore first request, as second request
454 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100455 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000456 list_move_tail(&req0->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 &engine->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100458 req0 = cursor;
459 } else {
460 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000461 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100462 break;
463 }
464 }
465
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000466 if (unlikely(!req0))
467 return;
468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000469 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100470 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000471 * WaIdleLiteRestore: make sure we never cause a lite restore
472 * with HEAD==TAIL.
473 *
474 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
475 * resubmit the request. See gen8_emit_request() for where we
476 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000481 req0->tail += 8;
482 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100483 }
484
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300485 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100486}
487
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000488static unsigned int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489execlists_check_remove_request(struct intel_engine_cs *engine, u32 request_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100490{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000491 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000496 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497 execlist_link);
498
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000499 if (!head_req)
500 return 0;
Oscar Mateoe1fee722014-07-24 17:04:40 +0100501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 if (unlikely(intel_execlists_ctx_id(head_req->ctx, engine) != request_id))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
506
507 if (--head_req->elsp_submitted > 0)
508 return 0;
509
510 list_move_tail(&head_req->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000511 &engine->execlist_retired_req_list);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000512
513 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100514}
515
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000516static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000517get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800519{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800522
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526
527 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
528 return 0;
529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531 read_pointer));
532
533 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Oscar Mateo73e4d072014-07-24 17:04:48 +0100536/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100537 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100539 *
540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
600 execlists_context_unqueue(engine);
601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000609static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000612 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100613 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Dave Gordoned54c1a2016-01-19 19:02:54 +0000615 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 intel_lr_context_pin(request->ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100617
John Harrison9bb1af42015-05-29 17:44:13 +0100618 i915_gem_request_reference(request);
619
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100620 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100621
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623 if (++num_elements > 2)
624 break;
625
626 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000627 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100628
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000630 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100631 execlist_link);
632
John Harrisonae707972015-05-29 17:44:14 +0100633 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100634 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000635 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000636 list_move_tail(&tail_req->execlist_link,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 &engine->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100638 }
639 }
640
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100642 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100644
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100645 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100646}
647
John Harrison2f200552015-05-29 17:43:53 +0100648static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100649{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000650 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100651 uint32_t flush_domains;
652 int ret;
653
654 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000655 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 flush_domains = I915_GEM_GPU_DOMAINS;
657
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 if (ret)
660 return ret;
661
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000662 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100663 return 0;
664}
665
John Harrison535fbe82015-05-29 17:43:32 +0100666static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct list_head *vmas)
668{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000669 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct i915_vma *vma;
671 uint32_t flush_domains = 0;
672 bool flush_chipset = false;
673 int ret;
674
675 list_for_each_entry(vma, vmas, exec_list) {
676 struct drm_i915_gem_object *obj = vma->obj;
677
Chris Wilson03ade512015-04-27 13:41:18 +0100678 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000679 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100680 if (ret)
681 return ret;
682 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100683
684 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
685 flush_chipset |= i915_gem_clflush_object(obj, false);
686
687 flush_domains |= obj->base.write_domain;
688 }
689
690 if (flush_domains & I915_GEM_DOMAIN_GTT)
691 wmb();
692
693 /* Unconditionally invalidate gpu caches and ensure that we do flush
694 * any residual writes from the previous batch.
695 */
John Harrison2f200552015-05-29 17:43:53 +0100696 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100697}
698
John Harrison40e895c2015-05-29 17:43:26 +0100699int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000700{
Chris Wilsonbfa01202016-04-28 09:56:48 +0100701 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000702
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000703 request->ringbuf = request->ctx->engine[request->engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300704
Alex Daia7e02192015-12-16 11:45:55 -0800705 if (i915.enable_guc_submission) {
706 /*
707 * Check that the GuC has space for the request before
708 * going any further, as the i915_add_request() call
709 * later on mustn't fail ...
710 */
711 struct intel_guc *guc = &request->i915->guc;
712
713 ret = i915_guc_wq_check_space(guc->execbuf_client);
714 if (ret)
715 return ret;
716 }
717
Chris Wilsonbfa01202016-04-28 09:56:48 +0100718 if (request->ctx != request->i915->kernel_context) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000719 ret = intel_lr_context_pin(request->ctx, request->engine);
Chris Wilsonbfa01202016-04-28 09:56:48 +0100720 if (ret)
721 return ret;
722 }
Dave Gordone28e4042016-01-19 19:02:55 +0000723
Chris Wilsonbfa01202016-04-28 09:56:48 +0100724 ret = intel_ring_begin(request, 0);
725 if (ret)
726 goto err_unpin;
727
728 return 0;
729
730err_unpin:
731 if (request->ctx != request->i915->kernel_context)
732 intel_lr_context_unpin(request->ctx, request->engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000733 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000734}
735
John Harrisonbc0dce32015-03-19 12:30:07 +0000736/*
737 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100738 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000739 *
740 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
741 * really happens during submission is that the context and current tail will be placed
742 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
743 * point, the tail *inside* the context is updated and the ELSP written to.
744 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200745static int
John Harrisonae707972015-05-29 17:44:14 +0100746intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000747{
Chris Wilson7c17d372016-01-20 15:43:35 +0200748 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100749 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000750 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000751
Chris Wilson7c17d372016-01-20 15:43:35 +0200752 intel_logical_ring_advance(ringbuf);
753 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000754
Chris Wilson7c17d372016-01-20 15:43:35 +0200755 /*
756 * Here we add two extra NOOPs as padding to avoid
757 * lite restore of a context with HEAD==TAIL.
758 *
759 * Caller must reserve WA_TAIL_DWORDS for us!
760 */
761 intel_logical_ring_emit(ringbuf, MI_NOOP);
762 intel_logical_ring_emit(ringbuf, MI_NOOP);
763 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100764
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000765 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200766 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000767
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000768 if (engine->last_context != request->ctx) {
769 if (engine->last_context)
770 intel_lr_context_unpin(engine->last_context, engine);
771 if (request->ctx != request->i915->kernel_context) {
772 intel_lr_context_pin(request->ctx, engine);
773 engine->last_context = request->ctx;
774 } else {
775 engine->last_context = NULL;
776 }
777 }
778
Alex Daid1675192015-08-12 15:43:43 +0100779 if (dev_priv->guc.execbuf_client)
780 i915_guc_submit(dev_priv->guc.execbuf_client, request);
781 else
782 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200783
784 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000785}
786
Oscar Mateo73e4d072014-07-24 17:04:48 +0100787/**
788 * execlists_submission() - submit a batchbuffer for execution, Execlists style
789 * @dev: DRM device.
790 * @file: DRM file.
791 * @ring: Engine Command Streamer to submit to.
792 * @ctx: Context to employ for this submission.
793 * @args: execbuffer call arguments.
794 * @vmas: list of vmas.
795 * @batch_obj: the batchbuffer to submit.
796 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000797 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100798 *
799 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
800 * away the submission details of the execbuffer ioctl call.
801 *
802 * Return: non-zero if the submission fails.
803 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100804int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100805 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100806 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100807{
John Harrison5f19e2b2015-05-29 17:43:27 +0100808 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000809 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100810 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000811 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100812 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100813 int instp_mode;
814 u32 instp_mask;
815 int ret;
816
817 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
818 instp_mask = I915_EXEC_CONSTANTS_MASK;
819 switch (instp_mode) {
820 case I915_EXEC_CONSTANTS_REL_GENERAL:
821 case I915_EXEC_CONSTANTS_ABSOLUTE:
822 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000823 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100824 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
825 return -EINVAL;
826 }
827
828 if (instp_mode != dev_priv->relative_constants_mode) {
829 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
830 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
831 return -EINVAL;
832 }
833
834 /* The HW changed the meaning on this bit on gen6 */
835 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
836 }
837 break;
838 default:
839 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
840 return -EINVAL;
841 }
842
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100843 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
844 DRM_DEBUG("sol reset is gen7 only\n");
845 return -EINVAL;
846 }
847
John Harrison535fbe82015-05-29 17:43:32 +0100848 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100849 if (ret)
850 return ret;
851
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000852 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100853 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100854 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100855 if (ret)
856 return ret;
857
858 intel_logical_ring_emit(ringbuf, MI_NOOP);
859 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200860 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100861 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
862 intel_logical_ring_advance(ringbuf);
863
864 dev_priv->relative_constants_mode = instp_mode;
865 }
866
John Harrison5f19e2b2015-05-29 17:43:27 +0100867 exec_start = params->batch_obj_vm_offset +
868 args->batch_start_offset;
869
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000870 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100871 if (ret)
872 return ret;
873
John Harrison95c24162015-05-29 17:43:31 +0100874 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000875
John Harrison8a8edb52015-05-29 17:43:33 +0100876 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100877
Oscar Mateo454afeb2014-07-24 17:04:22 +0100878 return 0;
879}
880
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000881void intel_execlists_retire_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000882{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000883 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000884 struct list_head retired_list;
885
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000886 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
887 if (list_empty(&engine->execlist_retired_req_list))
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000888 return;
889
890 INIT_LIST_HEAD(&retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100891 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000892 list_replace_init(&engine->execlist_retired_req_list, &retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100893 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000894
895 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100896 struct intel_context *ctx = req->ctx;
897 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000898 ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100899
Dave Gordoned54c1a2016-01-19 19:02:54 +0000900 if (ctx_obj && (ctx != req->i915->kernel_context))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000901 intel_lr_context_unpin(ctx, engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000902
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000903 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000904 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000905 }
906}
907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000908void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100909{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000910 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100911 int ret;
912
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000913 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100914 return;
915
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000916 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100917 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100918 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000919 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100920
921 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000922 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
923 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
924 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100925 return;
926 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000927 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100928}
929
John Harrison4866d722015-05-29 17:43:55 +0100930int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100931{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000932 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100933 int ret;
934
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000935 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100936 return 0;
937
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000938 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100939 if (ret)
940 return ret;
941
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100943 return 0;
944}
945
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000946static int intel_lr_context_do_pin(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000947 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000948{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000949 struct drm_device *dev = engine->dev;
Nick Hoathe84fe802015-09-11 12:53:46 +0100950 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000951 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
952 struct intel_ringbuffer *ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100953 void *vaddr;
954 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000955 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000956
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000957 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000958
Nick Hoathe84fe802015-09-11 12:53:46 +0100959 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
960 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
961 if (ret)
962 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000963
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100964 vaddr = i915_gem_object_pin_map(ctx_obj);
965 if (IS_ERR(vaddr)) {
966 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000967 goto unpin_ctx_obj;
968 }
969
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100970 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
971
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000972 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100973 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100974 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100975
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000976 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
977 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +0000978 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000979 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +0100980 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200981
Nick Hoathe84fe802015-09-11 12:53:46 +0100982 /* Invalidate GuC TLB. */
983 if (i915.enable_guc_submission)
984 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000985
986 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000987
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100988unpin_map:
989 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000990unpin_ctx_obj:
991 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +0100992
993 return ret;
994}
995
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000996static int intel_lr_context_pin(struct intel_context *ctx,
997 struct intel_engine_cs *engine)
Nick Hoathe84fe802015-09-11 12:53:46 +0100998{
999 int ret = 0;
Nick Hoathe84fe802015-09-11 12:53:46 +01001000
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001001 if (ctx->engine[engine->id].pin_count++ == 0) {
1002 ret = intel_lr_context_do_pin(ctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001003 if (ret)
1004 goto reset_pin_count;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001005
1006 i915_gem_context_reference(ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001007 }
1008 return ret;
1009
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001010reset_pin_count:
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001011 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001012 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001013}
1014
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001015void intel_lr_context_unpin(struct intel_context *ctx,
1016 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001017{
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001018 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001019
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +00001020 WARN_ON(!mutex_is_locked(&ctx->i915->dev->struct_mutex));
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001021 if (--ctx->engine[engine->id].pin_count == 0) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001022 i915_gem_object_unpin_map(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001023 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001024 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001025 ctx->engine[engine->id].lrc_vma = NULL;
1026 ctx->engine[engine->id].lrc_desc = 0;
1027 ctx->engine[engine->id].lrc_reg_state = NULL;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001028
1029 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001030 }
1031}
1032
John Harrisone2be4fa2015-05-29 17:43:54 +01001033static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001034{
1035 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001036 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001037 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001038 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001039 struct drm_i915_private *dev_priv = dev->dev_private;
1040 struct i915_workarounds *w = &dev_priv->workarounds;
1041
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001042 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001043 return 0;
1044
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001045 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001046 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001047 if (ret)
1048 return ret;
1049
Chris Wilson987046a2016-04-28 09:56:46 +01001050 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001051 if (ret)
1052 return ret;
1053
1054 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1055 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001056 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001057 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1058 }
1059 intel_logical_ring_emit(ringbuf, MI_NOOP);
1060
1061 intel_logical_ring_advance(ringbuf);
1062
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001063 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001064 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001065 if (ret)
1066 return ret;
1067
1068 return 0;
1069}
1070
Arun Siluvery83b8a982015-07-08 10:27:05 +01001071#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001072 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001073 int __index = (index)++; \
1074 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001075 return -ENOSPC; \
1076 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001077 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001078 } while (0)
1079
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001080#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001082
1083/*
1084 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1085 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1086 * but there is a slight complication as this is applied in WA batch where the
1087 * values are only initialized once so we cannot take register value at the
1088 * beginning and reuse it further; hence we save its value to memory, upload a
1089 * constant value with bit21 set and then we restore it back with the saved value.
1090 * To simplify the WA, a constant value is formed by using the default value
1091 * of this register. This shouldn't be a problem because we are only modifying
1092 * it for a short period and this batch in non-premptible. We can ofcourse
1093 * use additional instructions that read the actual value of the register
1094 * at that time and set our bit of interest but it makes the WA complicated.
1095 *
1096 * This WA is also required for Gen9 so extracting as a function avoids
1097 * code duplication.
1098 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001099static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001100 uint32_t *const batch,
1101 uint32_t index)
1102{
1103 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1104
Arun Siluverya4106a72015-07-14 15:01:29 +01001105 /*
1106 * WaDisableLSQCROPERFforOCL:skl
1107 * This WA is implemented in skl_init_clock_gating() but since
1108 * this batch updates GEN8_L3SQCREG4 with default value we need to
1109 * set this bit here to retain the WA during flush.
1110 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001111 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001112 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1113
Arun Siluveryf1afe242015-08-04 16:22:20 +01001114 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001115 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001116 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001117 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001118 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001119
Arun Siluvery83b8a982015-07-08 10:27:05 +01001120 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001121 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001122 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001123
Arun Siluvery83b8a982015-07-08 10:27:05 +01001124 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1125 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1126 PIPE_CONTROL_DC_FLUSH_ENABLE));
1127 wa_ctx_emit(batch, index, 0);
1128 wa_ctx_emit(batch, index, 0);
1129 wa_ctx_emit(batch, index, 0);
1130 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001131
Arun Siluveryf1afe242015-08-04 16:22:20 +01001132 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001133 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001134 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001135 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001136 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001137
1138 return index;
1139}
1140
Arun Siluvery17ee9502015-06-19 19:07:01 +01001141static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1142 uint32_t offset,
1143 uint32_t start_alignment)
1144{
1145 return wa_ctx->offset = ALIGN(offset, start_alignment);
1146}
1147
1148static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1149 uint32_t offset,
1150 uint32_t size_alignment)
1151{
1152 wa_ctx->size = offset - wa_ctx->offset;
1153
1154 WARN(wa_ctx->size % size_alignment,
1155 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1156 wa_ctx->size, size_alignment);
1157 return 0;
1158}
1159
1160/**
1161 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1162 *
1163 * @ring: only applicable for RCS
1164 * @wa_ctx: structure representing wa_ctx
1165 * offset: specifies start of the batch, should be cache-aligned. This is updated
1166 * with the offset value received as input.
1167 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1168 * @batch: page in which WA are loaded
1169 * @offset: This field specifies the start of the batch, it should be
1170 * cache-aligned otherwise it is adjusted accordingly.
1171 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1172 * initialized at the beginning and shared across all contexts but this field
1173 * helps us to have multiple batches at different offsets and select them based
1174 * on a criteria. At the moment this batch always start at the beginning of the page
1175 * and at this point we don't have multiple wa_ctx batch buffers.
1176 *
1177 * The number of WA applied are not known at the beginning; we use this field
1178 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001179 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001180 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1181 * so it adds NOOPs as padding to make it cacheline aligned.
1182 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1183 * makes a complete batch buffer.
1184 *
1185 * Return: non-zero if we exceed the PAGE_SIZE limit.
1186 */
1187
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001188static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001189 struct i915_wa_ctx_bb *wa_ctx,
1190 uint32_t *const batch,
1191 uint32_t *offset)
1192{
Arun Siluvery0160f052015-06-23 15:46:57 +01001193 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001194 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1195
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001196 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001197 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001198
Arun Siluveryc82435b2015-06-19 18:37:13 +01001199 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001200 if (IS_BROADWELL(engine->dev)) {
1201 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001202 if (rc < 0)
1203 return rc;
1204 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001205 }
1206
Arun Siluvery0160f052015-06-23 15:46:57 +01001207 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1208 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001209 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001210
Arun Siluvery83b8a982015-07-08 10:27:05 +01001211 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1212 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1213 PIPE_CONTROL_GLOBAL_GTT_IVB |
1214 PIPE_CONTROL_CS_STALL |
1215 PIPE_CONTROL_QW_WRITE));
1216 wa_ctx_emit(batch, index, scratch_addr);
1217 wa_ctx_emit(batch, index, 0);
1218 wa_ctx_emit(batch, index, 0);
1219 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001220
Arun Siluvery17ee9502015-06-19 19:07:01 +01001221 /* Pad to end of cacheline */
1222 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001223 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001224
1225 /*
1226 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1227 * execution depends on the length specified in terms of cache lines
1228 * in the register CTX_RCS_INDIRECT_CTX
1229 */
1230
1231 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1232}
1233
1234/**
1235 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1236 *
1237 * @ring: only applicable for RCS
1238 * @wa_ctx: structure representing wa_ctx
1239 * offset: specifies start of the batch, should be cache-aligned.
1240 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001241 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001242 * @offset: This field specifies the start of this batch.
1243 * This batch is started immediately after indirect_ctx batch. Since we ensure
1244 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1245 *
1246 * The number of DWORDS written are returned using this field.
1247 *
1248 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1249 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1250 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001252 struct i915_wa_ctx_bb *wa_ctx,
1253 uint32_t *const batch,
1254 uint32_t *offset)
1255{
1256 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1257
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001258 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001259 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001260
Arun Siluvery83b8a982015-07-08 10:27:05 +01001261 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001262
1263 return wa_ctx_end(wa_ctx, *offset = index, 1);
1264}
1265
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001266static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001267 struct i915_wa_ctx_bb *wa_ctx,
1268 uint32_t *const batch,
1269 uint32_t *offset)
1270{
Arun Siluverya4106a72015-07-14 15:01:29 +01001271 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001272 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001273 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1274
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001275 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001276 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001277 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001278 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001279
Arun Siluverya4106a72015-07-14 15:01:29 +01001280 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001281 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001282 if (ret < 0)
1283 return ret;
1284 index = ret;
1285
Arun Siluvery0504cff2015-07-14 15:01:27 +01001286 /* Pad to end of cacheline */
1287 while (index % CACHELINE_DWORDS)
1288 wa_ctx_emit(batch, index, MI_NOOP);
1289
1290 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1291}
1292
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001293static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001294 struct i915_wa_ctx_bb *wa_ctx,
1295 uint32_t *const batch,
1296 uint32_t *offset)
1297{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001298 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001299 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1300
Arun Siluvery9b014352015-07-14 15:01:30 +01001301 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001302 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001303 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001304 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001305 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001306 wa_ctx_emit(batch, index,
1307 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1308 wa_ctx_emit(batch, index, MI_NOOP);
1309 }
1310
Tim Goreb1e429f2016-03-21 14:37:29 +00001311 /* WaClearTdlStateAckDirtyBits:bxt */
1312 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1313 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1314
1315 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1316 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1317
1318 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1319 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1320
1321 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1322 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1323
1324 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1325 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1326 wa_ctx_emit(batch, index, 0x0);
1327 wa_ctx_emit(batch, index, MI_NOOP);
1328 }
1329
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001330 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001331 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001332 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001333 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1334
Arun Siluvery0504cff2015-07-14 15:01:27 +01001335 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1336
1337 return wa_ctx_end(wa_ctx, *offset = index, 1);
1338}
1339
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001340static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001341{
1342 int ret;
1343
Dave Gordond37cd8a2016-04-22 19:14:32 +01001344 engine->wa_ctx.obj = i915_gem_object_create(engine->dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001345 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001346 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001347 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001348 ret = PTR_ERR(engine->wa_ctx.obj);
1349 engine->wa_ctx.obj = NULL;
1350 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001351 }
1352
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001353 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001354 if (ret) {
1355 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1356 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001357 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001358 return ret;
1359 }
1360
1361 return 0;
1362}
1363
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001364static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001365{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001366 if (engine->wa_ctx.obj) {
1367 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1368 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1369 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001370 }
1371}
1372
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001373static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001374{
1375 int ret;
1376 uint32_t *batch;
1377 uint32_t offset;
1378 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001379 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001380
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001381 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001382
Arun Siluvery5e60d792015-06-23 15:50:44 +01001383 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001384 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001385 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001386 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001387 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001388 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001389
Arun Siluveryc4db7592015-06-19 18:37:11 +01001390 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001391 if (engine->scratch.obj == NULL) {
1392 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001393 return -EINVAL;
1394 }
1395
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001396 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001397 if (ret) {
1398 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1399 return ret;
1400 }
1401
Dave Gordon033908a2015-12-10 18:51:23 +00001402 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001403 batch = kmap_atomic(page);
1404 offset = 0;
1405
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001406 if (INTEL_INFO(engine->dev)->gen == 8) {
1407 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001408 &wa_ctx->indirect_ctx,
1409 batch,
1410 &offset);
1411 if (ret)
1412 goto out;
1413
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001414 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001415 &wa_ctx->per_ctx,
1416 batch,
1417 &offset);
1418 if (ret)
1419 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001420 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1421 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001422 &wa_ctx->indirect_ctx,
1423 batch,
1424 &offset);
1425 if (ret)
1426 goto out;
1427
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001428 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001429 &wa_ctx->per_ctx,
1430 batch,
1431 &offset);
1432 if (ret)
1433 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001434 }
1435
1436out:
1437 kunmap_atomic(batch);
1438 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001439 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001440
1441 return ret;
1442}
1443
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001444static void lrc_init_hws(struct intel_engine_cs *engine)
1445{
1446 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1447
1448 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1449 (u32)engine->status_page.gfx_addr);
1450 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1451}
1452
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001453static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001454{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001455 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001456 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001457 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001458
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001459 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001460
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001461 I915_WRITE_IMR(engine,
1462 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1463 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001464
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001465 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001466 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1467 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001468 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001469
1470 /*
1471 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1472 * zero, we need to read the write pointer from hardware and use its
1473 * value because "this register is power context save restored".
1474 * Effectively, these states have been observed:
1475 *
1476 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1477 * BDW | CSB regs not reset | CSB regs reset |
1478 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001479 * SKL | ? | ? |
1480 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001481 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001482 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001483 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001484
1485 /*
1486 * When the CSB registers are reset (also after power-up / gpu reset),
1487 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1488 * this special case, so the first element read is CSB[0].
1489 */
1490 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1491 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001493 engine->next_context_status_buffer = next_context_status_buffer_hw;
1494 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001495
Tomas Elffc0768c2016-03-21 16:26:59 +00001496 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001497
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001498 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001499}
1500
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001501static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001502{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001503 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 int ret;
1506
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001507 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001508 if (ret)
1509 return ret;
1510
1511 /* We need to disable the AsyncFlip performance optimisations in order
1512 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1513 * programmed to '1' on all products.
1514 *
1515 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1516 */
1517 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1518
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001519 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1520
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001521 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001522}
1523
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001524static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001525{
1526 int ret;
1527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001528 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001529 if (ret)
1530 return ret;
1531
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001532 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001533}
1534
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001535static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1536{
1537 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001538 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001539 struct intel_ringbuffer *ringbuf = req->ringbuf;
1540 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1541 int i, ret;
1542
Chris Wilson987046a2016-04-28 09:56:46 +01001543 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001544 if (ret)
1545 return ret;
1546
1547 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1548 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1549 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1550
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001551 intel_logical_ring_emit_reg(ringbuf,
1552 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001553 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001554 intel_logical_ring_emit_reg(ringbuf,
1555 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001556 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1557 }
1558
1559 intel_logical_ring_emit(ringbuf, MI_NOOP);
1560 intel_logical_ring_advance(ringbuf);
1561
1562 return 0;
1563}
1564
John Harrisonbe795fc2015-05-29 17:44:03 +01001565static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001566 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001567{
John Harrisonbe795fc2015-05-29 17:44:03 +01001568 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001569 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001570 int ret;
1571
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001572 /* Don't rely in hw updating PDPs, specially in lite-restore.
1573 * Ideally, we should set Force PD Restore in ctx descriptor,
1574 * but we can't. Force Restore would be a second option, but
1575 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001576 * not idle). PML4 is allocated during ppgtt init so this is
1577 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001578 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001579 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001580 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1581 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001582 ret = intel_logical_ring_emit_pdps(req);
1583 if (ret)
1584 return ret;
1585 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001586
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001587 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001588 }
1589
Chris Wilson987046a2016-04-28 09:56:46 +01001590 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001591 if (ret)
1592 return ret;
1593
1594 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001595 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1596 (ppgtt<<8) |
1597 (dispatch_flags & I915_DISPATCH_RS ?
1598 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001599 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1600 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1601 intel_logical_ring_emit(ringbuf, MI_NOOP);
1602 intel_logical_ring_advance(ringbuf);
1603
1604 return 0;
1605}
1606
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001607static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001608{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001609 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 unsigned long flags;
1612
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001613 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001614 return false;
1615
1616 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001617 if (engine->irq_refcount++ == 0) {
1618 I915_WRITE_IMR(engine,
1619 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1620 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001621 }
1622 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1623
1624 return true;
1625}
1626
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001627static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001628{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001629 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 unsigned long flags;
1632
1633 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001634 if (--engine->irq_refcount == 0) {
1635 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1636 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001637 }
1638 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1639}
1640
John Harrison7deb4d32015-05-29 17:43:59 +01001641static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001642 u32 invalidate_domains,
1643 u32 unused)
1644{
John Harrison7deb4d32015-05-29 17:43:59 +01001645 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001646 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001647 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 uint32_t cmd;
1650 int ret;
1651
Chris Wilson987046a2016-04-28 09:56:46 +01001652 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001653 if (ret)
1654 return ret;
1655
1656 cmd = MI_FLUSH_DW + 1;
1657
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001658 /* We always require a command barrier so that subsequent
1659 * commands, such as breadcrumb interrupts, are strictly ordered
1660 * wrt the contents of the write cache being flushed to memory
1661 * (and thus being coherent from the CPU).
1662 */
1663 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1664
1665 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1666 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001667 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001668 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001669 }
1670
1671 intel_logical_ring_emit(ringbuf, cmd);
1672 intel_logical_ring_emit(ringbuf,
1673 I915_GEM_HWS_SCRATCH_ADDR |
1674 MI_FLUSH_DW_USE_GTT);
1675 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1676 intel_logical_ring_emit(ringbuf, 0); /* value */
1677 intel_logical_ring_advance(ringbuf);
1678
1679 return 0;
1680}
1681
John Harrison7deb4d32015-05-29 17:43:59 +01001682static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001683 u32 invalidate_domains,
1684 u32 flush_domains)
1685{
John Harrison7deb4d32015-05-29 17:43:59 +01001686 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001687 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001688 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001689 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001690 u32 flags = 0;
1691 int ret;
1692
1693 flags |= PIPE_CONTROL_CS_STALL;
1694
1695 if (flush_domains) {
1696 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1697 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001698 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001699 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001700 }
1701
1702 if (invalidate_domains) {
1703 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1704 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1705 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1706 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1707 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1708 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1709 flags |= PIPE_CONTROL_QW_WRITE;
1710 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001711
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001712 /*
1713 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1714 * pipe control.
1715 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001716 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001717 vf_flush_wa = true;
1718 }
Imre Deak9647ff32015-01-25 13:27:11 -08001719
Chris Wilson987046a2016-04-28 09:56:46 +01001720 ret = intel_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001721 if (ret)
1722 return ret;
1723
Imre Deak9647ff32015-01-25 13:27:11 -08001724 if (vf_flush_wa) {
1725 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1726 intel_logical_ring_emit(ringbuf, 0);
1727 intel_logical_ring_emit(ringbuf, 0);
1728 intel_logical_ring_emit(ringbuf, 0);
1729 intel_logical_ring_emit(ringbuf, 0);
1730 intel_logical_ring_emit(ringbuf, 0);
1731 }
1732
Oscar Mateo47122742014-07-24 17:04:28 +01001733 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1734 intel_logical_ring_emit(ringbuf, flags);
1735 intel_logical_ring_emit(ringbuf, scratch_addr);
1736 intel_logical_ring_emit(ringbuf, 0);
1737 intel_logical_ring_emit(ringbuf, 0);
1738 intel_logical_ring_emit(ringbuf, 0);
1739 intel_logical_ring_advance(ringbuf);
1740
1741 return 0;
1742}
1743
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001744static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001745{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001746 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001747}
1748
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001749static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001750{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001751 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001752}
1753
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001754static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001755{
Imre Deak319404d2015-08-14 18:35:27 +03001756 /*
1757 * On BXT A steppings there is a HW coherency issue whereby the
1758 * MI_STORE_DATA_IMM storing the completed request's seqno
1759 * occasionally doesn't invalidate the CPU cache. Work around this by
1760 * clflushing the corresponding cacheline whenever the caller wants
1761 * the coherency to be guaranteed. Note that this cacheline is known
1762 * to be clean at this point, since we only write it in
1763 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1764 * this clflush in practice becomes an invalidate operation.
1765 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001766 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001767}
1768
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001769static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001770{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001771 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001772
1773 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001774 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001775}
1776
Chris Wilson7c17d372016-01-20 15:43:35 +02001777/*
1778 * Reserve space for 2 NOOPs at the end of each request to be
1779 * used as a workaround for not being allowed to do lite
1780 * restore with HEAD==TAIL (WaIdleLiteRestore).
1781 */
1782#define WA_TAIL_DWORDS 2
1783
1784static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1785{
1786 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1787}
1788
John Harrisonc4e76632015-05-29 17:44:01 +01001789static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001790{
John Harrisonc4e76632015-05-29 17:44:01 +01001791 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001792 int ret;
1793
Chris Wilson987046a2016-04-28 09:56:46 +01001794 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001795 if (ret)
1796 return ret;
1797
Chris Wilson7c17d372016-01-20 15:43:35 +02001798 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1799 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001800
Oscar Mateo4da46e12014-07-24 17:04:27 +01001801 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001802 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1803 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001804 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001805 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001806 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001807 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001808 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1809 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001810 return intel_logical_ring_advance_and_submit(request);
1811}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001812
Chris Wilson7c17d372016-01-20 15:43:35 +02001813static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1814{
1815 struct intel_ringbuffer *ringbuf = request->ringbuf;
1816 int ret;
1817
Chris Wilson987046a2016-04-28 09:56:46 +01001818 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001819 if (ret)
1820 return ret;
1821
Michał Winiarskice81a652016-04-12 15:51:55 +02001822 /* We're using qword write, seqno should be aligned to 8 bytes. */
1823 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1824
Chris Wilson7c17d372016-01-20 15:43:35 +02001825 /* w/a for post sync ops following a GPGPU operation we
1826 * need a prior CS_STALL, which is emitted by the flush
1827 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001828 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001829 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001830 intel_logical_ring_emit(ringbuf,
1831 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1832 PIPE_CONTROL_CS_STALL |
1833 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001834 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001835 intel_logical_ring_emit(ringbuf, 0);
1836 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001837 /* We're thrashing one dword of HWS. */
1838 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001839 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001840 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001841 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001842}
1843
John Harrisonbe013632015-05-29 17:43:45 +01001844static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001845{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001846 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001847 int ret;
1848
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001849 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001850 if (ret)
1851 return ret;
1852
1853 if (so.rodata == NULL)
1854 return 0;
1855
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001856 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001857 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001858 if (ret)
1859 goto out;
1860
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001861 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001862 (so.ggtt_offset + so.aux_batch_offset),
1863 I915_DISPATCH_SECURE);
1864 if (ret)
1865 goto out;
1866
John Harrisonb2af0372015-05-29 17:43:50 +01001867 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001868
Damien Lespiaucef437a2015-02-10 19:32:19 +00001869out:
1870 i915_gem_render_state_fini(&so);
1871 return ret;
1872}
1873
John Harrison87531812015-05-29 17:43:44 +01001874static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001875{
1876 int ret;
1877
John Harrisone2be4fa2015-05-29 17:43:54 +01001878 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001879 if (ret)
1880 return ret;
1881
Peter Antoine3bbaba02015-07-10 20:13:11 +03001882 ret = intel_rcs_context_init_mocs(req);
1883 /*
1884 * Failing to program the MOCS is non-fatal.The system will not
1885 * run at peak performance. So generate an error and carry on.
1886 */
1887 if (ret)
1888 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1889
John Harrisonbe013632015-05-29 17:43:45 +01001890 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001891}
1892
Oscar Mateo73e4d072014-07-24 17:04:48 +01001893/**
1894 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1895 *
1896 * @ring: Engine Command Streamer.
1897 *
1898 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001899void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001900{
John Harrison6402c332014-10-31 12:00:26 +00001901 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001902
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001903 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001904 return;
1905
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001906 /*
1907 * Tasklet cannot be active at this point due intel_mark_active/idle
1908 * so this is just for documentation.
1909 */
1910 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1911 tasklet_kill(&engine->irq_tasklet);
1912
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001913 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00001914
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001915 if (engine->buffer) {
1916 intel_logical_ring_stop(engine);
1917 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001918 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001919
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001920 if (engine->cleanup)
1921 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001922
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001923 i915_cmd_parser_fini_ring(engine);
1924 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001925
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001926 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001927 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001928 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001929 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001930
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001931 engine->idle_lite_restore_wa = 0;
1932 engine->disable_lite_restore_wa = false;
1933 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001934
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001935 lrc_destroy_wa_ctx_obj(engine);
1936 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001937}
1938
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001939static void
1940logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001941 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001942{
1943 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001944 engine->init_hw = gen8_init_common_ring;
1945 engine->emit_request = gen8_emit_request;
1946 engine->emit_flush = gen8_emit_flush;
1947 engine->irq_get = gen8_logical_ring_get_irq;
1948 engine->irq_put = gen8_logical_ring_put_irq;
1949 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001950 engine->get_seqno = gen8_get_seqno;
1951 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001952 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001953 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001954 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001955 }
1956}
1957
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001958static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001959logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001960{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001961 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1962 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001963}
1964
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001965static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001966lrc_setup_hws(struct intel_engine_cs *engine,
1967 struct drm_i915_gem_object *dctx_obj)
1968{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001969 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001970
1971 /* The HWSP is part of the default context object in LRC mode. */
1972 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1973 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001974 hws = i915_gem_object_pin_map(dctx_obj);
1975 if (IS_ERR(hws))
1976 return PTR_ERR(hws);
1977 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001978 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001979
1980 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001981}
1982
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001983static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001984logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001985{
Tvrtko Ursulin37566852016-04-12 14:37:31 +01001986 struct drm_i915_private *dev_priv = to_i915(dev);
1987 struct intel_context *dctx = dev_priv->kernel_context;
1988 enum forcewake_domains fw_domains;
Oscar Mateo48d82382014-07-24 17:04:23 +01001989 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001990
1991 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001992 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001993
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001994 engine->dev = dev;
1995 INIT_LIST_HEAD(&engine->active_list);
1996 INIT_LIST_HEAD(&engine->request_list);
1997 i915_gem_batch_pool_init(dev, &engine->batch_pool);
1998 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01001999
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002000 INIT_LIST_HEAD(&engine->buffers);
2001 INIT_LIST_HEAD(&engine->execlist_queue);
2002 INIT_LIST_HEAD(&engine->execlist_retired_req_list);
2003 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01002004
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002005 tasklet_init(&engine->irq_tasklet,
2006 intel_lrc_irq_handler, (unsigned long)engine);
2007
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002008 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002009
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002010 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2011 RING_ELSP(engine),
2012 FW_REG_WRITE);
2013
2014 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2015 RING_CONTEXT_STATUS_PTR(engine),
2016 FW_REG_READ | FW_REG_WRITE);
2017
2018 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2019 RING_CONTEXT_STATUS_BUF_BASE(engine),
2020 FW_REG_READ);
2021
2022 engine->fw_domains = fw_domains;
2023
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002024 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002025 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002026 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002028 ret = intel_lr_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002029 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002030 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002031
2032 /* As this is the default context, always pin it */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002033 ret = intel_lr_context_do_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002034 if (ret) {
2035 DRM_ERROR(
2036 "Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002037 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002038 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002039 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002040
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002041 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002042 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2043 if (ret) {
2044 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2045 goto error;
2046 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002047
Dave Gordonb0366a52015-12-08 15:02:36 +00002048 return 0;
2049
2050error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002051 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002052 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002053}
2054
2055static int logical_render_ring_init(struct drm_device *dev)
2056{
2057 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002058 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002059 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002060
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002061 engine->name = "render ring";
2062 engine->id = RCS;
2063 engine->exec_id = I915_EXEC_RENDER;
2064 engine->guc_id = GUC_RENDER_ENGINE;
2065 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002066
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002067 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002068 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002069 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002070
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002071 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002072
2073 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002074 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002075 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002076 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002077 engine->init_hw = gen8_init_render_ring;
2078 engine->init_context = gen8_init_rcs_context;
2079 engine->cleanup = intel_fini_pipe_control;
2080 engine->emit_flush = gen8_emit_flush_render;
2081 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002082
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002083 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002084
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002085 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002086 if (ret)
2087 return ret;
2088
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002089 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002090 if (ret) {
2091 /*
2092 * We continue even if we fail to initialize WA batch
2093 * because we only expect rare glitches but nothing
2094 * critical to prevent us from using GPU
2095 */
2096 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2097 ret);
2098 }
2099
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002100 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002101 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002102 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002103 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002104
2105 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002106}
2107
2108static int logical_bsd_ring_init(struct drm_device *dev)
2109{
2110 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002111 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002112
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002113 engine->name = "bsd ring";
2114 engine->id = VCS;
2115 engine->exec_id = I915_EXEC_BSD;
2116 engine->guc_id = GUC_VIDEO_ENGINE;
2117 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002118
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002119 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2120 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002121
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002122 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002123}
2124
2125static int logical_bsd2_ring_init(struct drm_device *dev)
2126{
2127 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002128 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002129
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002130 engine->name = "bsd2 ring";
2131 engine->id = VCS2;
2132 engine->exec_id = I915_EXEC_BSD;
2133 engine->guc_id = GUC_VIDEO_ENGINE2;
2134 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002135
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002136 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2137 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002138
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002139 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002140}
2141
2142static int logical_blt_ring_init(struct drm_device *dev)
2143{
2144 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002145 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002146
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002147 engine->name = "blitter ring";
2148 engine->id = BCS;
2149 engine->exec_id = I915_EXEC_BLT;
2150 engine->guc_id = GUC_BLITTER_ENGINE;
2151 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002152
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002153 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2154 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002156 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002157}
2158
2159static int logical_vebox_ring_init(struct drm_device *dev)
2160{
2161 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002162 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002163
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002164 engine->name = "video enhancement ring";
2165 engine->id = VECS;
2166 engine->exec_id = I915_EXEC_VEBOX;
2167 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2168 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002169
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002170 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2171 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002172
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002173 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002174}
2175
Oscar Mateo73e4d072014-07-24 17:04:48 +01002176/**
2177 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2178 * @dev: DRM device.
2179 *
2180 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002181 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002182 * those engines that are present in the hardware.
2183 *
2184 * Return: non-zero if the initialization failed.
2185 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002186int intel_logical_rings_init(struct drm_device *dev)
2187{
2188 struct drm_i915_private *dev_priv = dev->dev_private;
2189 int ret;
2190
2191 ret = logical_render_ring_init(dev);
2192 if (ret)
2193 return ret;
2194
2195 if (HAS_BSD(dev)) {
2196 ret = logical_bsd_ring_init(dev);
2197 if (ret)
2198 goto cleanup_render_ring;
2199 }
2200
2201 if (HAS_BLT(dev)) {
2202 ret = logical_blt_ring_init(dev);
2203 if (ret)
2204 goto cleanup_bsd_ring;
2205 }
2206
2207 if (HAS_VEBOX(dev)) {
2208 ret = logical_vebox_ring_init(dev);
2209 if (ret)
2210 goto cleanup_blt_ring;
2211 }
2212
2213 if (HAS_BSD2(dev)) {
2214 ret = logical_bsd2_ring_init(dev);
2215 if (ret)
2216 goto cleanup_vebox_ring;
2217 }
2218
Oscar Mateo454afeb2014-07-24 17:04:22 +01002219 return 0;
2220
Oscar Mateo454afeb2014-07-24 17:04:22 +01002221cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002222 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002223cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002224 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002225cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002226 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002227cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002228 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002229
2230 return ret;
2231}
2232
Jeff McGee0cea6502015-02-13 10:27:56 -06002233static u32
2234make_rpcs(struct drm_device *dev)
2235{
2236 u32 rpcs = 0;
2237
2238 /*
2239 * No explicit RPCS request is needed to ensure full
2240 * slice/subslice/EU enablement prior to Gen9.
2241 */
2242 if (INTEL_INFO(dev)->gen < 9)
2243 return 0;
2244
2245 /*
2246 * Starting in Gen9, render power gating can leave
2247 * slice/subslice/EU in a partially enabled state. We
2248 * must make an explicit request through RPCS for full
2249 * enablement.
2250 */
2251 if (INTEL_INFO(dev)->has_slice_pg) {
2252 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2253 rpcs |= INTEL_INFO(dev)->slice_total <<
2254 GEN8_RPCS_S_CNT_SHIFT;
2255 rpcs |= GEN8_RPCS_ENABLE;
2256 }
2257
2258 if (INTEL_INFO(dev)->has_subslice_pg) {
2259 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2260 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2261 GEN8_RPCS_SS_CNT_SHIFT;
2262 rpcs |= GEN8_RPCS_ENABLE;
2263 }
2264
2265 if (INTEL_INFO(dev)->has_eu_pg) {
2266 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2267 GEN8_RPCS_EU_MIN_SHIFT;
2268 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2269 GEN8_RPCS_EU_MAX_SHIFT;
2270 rpcs |= GEN8_RPCS_ENABLE;
2271 }
2272
2273 return rpcs;
2274}
2275
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002276static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002277{
2278 u32 indirect_ctx_offset;
2279
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002280 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002281 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002282 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002283 /* fall through */
2284 case 9:
2285 indirect_ctx_offset =
2286 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2287 break;
2288 case 8:
2289 indirect_ctx_offset =
2290 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2291 break;
2292 }
2293
2294 return indirect_ctx_offset;
2295}
2296
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002297static int
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002298populate_lr_context(struct intel_context *ctx,
2299 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002300 struct intel_engine_cs *engine,
2301 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002302{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002303 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002304 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002305 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002306 void *vaddr;
2307 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002308 int ret;
2309
Thomas Daniel2d965532014-08-19 10:13:36 +01002310 if (!ppgtt)
2311 ppgtt = dev_priv->mm.aliasing_ppgtt;
2312
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002313 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2314 if (ret) {
2315 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2316 return ret;
2317 }
2318
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002319 vaddr = i915_gem_object_pin_map(ctx_obj);
2320 if (IS_ERR(vaddr)) {
2321 ret = PTR_ERR(vaddr);
2322 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002323 return ret;
2324 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002325 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002326
2327 /* The second page of the context object contains some fields which must
2328 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002329 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002330
2331 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2332 * commands followed by (reg, value) pairs. The values we are setting here are
2333 * only for the first context restore: on a subsequent save, the GPU will
2334 * recreate this batchbuffer with new values (including all the missing
2335 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002336 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002337 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2338 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2339 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002340 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2341 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002342 (HAS_RESOURCE_STREAMER(dev) ?
2343 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002344 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2345 0);
2346 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2347 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002348 /* Ring buffer start address is not known until the buffer is pinned.
2349 * It is written to the context image in execlists_update_context()
2350 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002351 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2352 RING_START(engine->mmio_base), 0);
2353 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2354 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002355 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002356 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2357 RING_BBADDR_UDW(engine->mmio_base), 0);
2358 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2359 RING_BBADDR(engine->mmio_base), 0);
2360 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2361 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002362 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002363 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2364 RING_SBBADDR_UDW(engine->mmio_base), 0);
2365 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2366 RING_SBBADDR(engine->mmio_base), 0);
2367 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2368 RING_SBBSTATE(engine->mmio_base), 0);
2369 if (engine->id == RCS) {
2370 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2371 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2372 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2373 RING_INDIRECT_CTX(engine->mmio_base), 0);
2374 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2375 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2376 if (engine->wa_ctx.obj) {
2377 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002378 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2379
2380 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2381 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2382 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2383
2384 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002385 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002386
2387 reg_state[CTX_BB_PER_CTX_PTR+1] =
2388 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2389 0x01;
2390 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002391 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002392 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002393 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2394 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002395 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002396 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2397 0);
2398 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2399 0);
2400 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2401 0);
2402 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2403 0);
2404 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2405 0);
2406 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2407 0);
2408 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2409 0);
2410 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2411 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002412
Michel Thierry2dba3232015-07-30 11:06:23 +01002413 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2414 /* 64b PPGTT (48bit canonical)
2415 * PDP0_DESCRIPTOR contains the base address to PML4 and
2416 * other PDP Descriptors are ignored.
2417 */
2418 ASSIGN_CTX_PML4(ppgtt, reg_state);
2419 } else {
2420 /* 32b PPGTT
2421 * PDP*_DESCRIPTOR contains the base address of space supported.
2422 * With dynamic page allocation, PDPs may not be allocated at
2423 * this point. Point the unallocated PDPs to the scratch page
2424 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002425 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002426 }
2427
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002428 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002429 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002430 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2431 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002432 }
2433
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002434 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002435
2436 return 0;
2437}
2438
Oscar Mateo73e4d072014-07-24 17:04:48 +01002439/**
2440 * intel_lr_context_free() - free the LRC specific bits of a context
2441 * @ctx: the LR context to free.
2442 *
2443 * The real context freeing is done in i915_gem_context_free: this only
2444 * takes care of the bits that are LRC related: the per-engine backing
2445 * objects and the logical ringbuffer.
2446 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002447void intel_lr_context_free(struct intel_context *ctx)
2448{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002449 int i;
2450
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002451 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002452 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002453 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002454
Dave Gordone28e4042016-01-19 19:02:55 +00002455 if (!ctx_obj)
2456 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002457
Dave Gordone28e4042016-01-19 19:02:55 +00002458 if (ctx == ctx->i915->kernel_context) {
2459 intel_unpin_ringbuffer_obj(ringbuf);
2460 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002461 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002462 }
Dave Gordone28e4042016-01-19 19:02:55 +00002463
2464 WARN_ON(ctx->engine[i].pin_count);
2465 intel_ringbuffer_free(ringbuf);
2466 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002467 }
2468}
2469
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002470/**
2471 * intel_lr_context_size() - return the size of the context for an engine
2472 * @ring: which engine to find the context size for
2473 *
2474 * Each engine may require a different amount of space for a context image,
2475 * so when allocating (or copying) an image, this function can be used to
2476 * find the right size for the specific engine.
2477 *
2478 * Return: size (in bytes) of an engine-specific context image
2479 *
2480 * Note: this size includes the HWSP, which is part of the context image
2481 * in LRC mode, but does not include the "shared data page" used with
2482 * GuC submission. The caller should account for this if using the GuC.
2483 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002484uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002485{
2486 int ret = 0;
2487
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002488 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002489
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002490 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002491 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002492 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002493 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2494 else
2495 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002496 break;
2497 case VCS:
2498 case BCS:
2499 case VECS:
2500 case VCS2:
2501 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2502 break;
2503 }
2504
2505 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002506}
2507
Oscar Mateo73e4d072014-07-24 17:04:48 +01002508/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002509 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002510 * @ctx: LR context to create.
2511 * @ring: engine to be used with the context.
2512 *
2513 * This function can be called more than once, with different engines, if we plan
2514 * to use the context with them. The context backing objects and the ringbuffers
2515 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2516 * the creation is a deferred call: it's better to make sure first that we need to use
2517 * a given ring with the context.
2518 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002519 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002520 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002521
2522int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002523 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002524{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002525 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002526 struct drm_i915_gem_object *ctx_obj;
2527 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002528 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002529 int ret;
2530
Oscar Mateoede7d422014-07-24 17:04:12 +01002531 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002532 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002533
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002534 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002535
Alex Daid1675192015-08-12 15:43:43 +01002536 /* One extra page as the sharing data between driver and GuC */
2537 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2538
Dave Gordond37cd8a2016-04-22 19:14:32 +01002539 ctx_obj = i915_gem_object_create(dev, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002540 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002541 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002542 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002543 }
2544
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002545 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002546 if (IS_ERR(ringbuf)) {
2547 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002548 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002549 }
2550
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002551 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002552 if (ret) {
2553 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002554 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002555 }
2556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002557 ctx->engine[engine->id].ringbuf = ringbuf;
2558 ctx->engine[engine->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002559
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002560 if (ctx != ctx->i915->kernel_context && engine->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002561 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002562
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002563 req = i915_gem_request_alloc(engine, ctx);
Dave Gordon26827082016-01-19 19:02:53 +00002564 if (IS_ERR(req)) {
2565 ret = PTR_ERR(req);
2566 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002567 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002568 }
2569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002570 ret = engine->init_context(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01002571 i915_add_request_no_flush(req);
Nick Hoathe84fe802015-09-11 12:53:46 +01002572 if (ret) {
2573 DRM_ERROR("ring init context: %d\n",
2574 ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002575 goto error_ringbuf;
2576 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002577 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002578 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002579
Chris Wilson01101fa2015-09-03 13:01:39 +01002580error_ringbuf:
2581 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002582error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002583 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002584 ctx->engine[engine->id].ringbuf = NULL;
2585 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002586 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002587}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002588
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002589void intel_lr_context_reset(struct drm_i915_private *dev_priv,
2590 struct intel_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002591{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002592 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002593
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002594 for_each_engine(engine, dev_priv) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002595 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002596 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002597 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002598 ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002599 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002600 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002601
2602 if (!ctx_obj)
2603 continue;
2604
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002605 vaddr = i915_gem_object_pin_map(ctx_obj);
2606 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002607 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002608
2609 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2610 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002611
2612 reg_state[CTX_RING_HEAD+1] = 0;
2613 reg_state[CTX_RING_TAIL+1] = 0;
2614
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002615 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002616
2617 ringbuf->head = 0;
2618 ringbuf->tail = 0;
2619 }
2620}