blob: 8d1c66debb2b0cb56f35fad2bdb7bcf4186522b0 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100138
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000139#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100140#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
141#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
157#define CTX_LRI_HEADER_0 0x01
158#define CTX_CONTEXT_CONTROL 0x02
159#define CTX_RING_HEAD 0x04
160#define CTX_RING_TAIL 0x06
161#define CTX_RING_BUFFER_START 0x08
162#define CTX_RING_BUFFER_CONTROL 0x0a
163#define CTX_BB_HEAD_U 0x0c
164#define CTX_BB_HEAD_L 0x0e
165#define CTX_BB_STATE 0x10
166#define CTX_SECOND_BB_HEAD_U 0x12
167#define CTX_SECOND_BB_HEAD_L 0x14
168#define CTX_SECOND_BB_STATE 0x16
169#define CTX_BB_PER_CTX_PTR 0x18
170#define CTX_RCS_INDIRECT_CTX 0x1a
171#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
172#define CTX_LRI_HEADER_1 0x21
173#define CTX_CTX_TIMESTAMP 0x22
174#define CTX_PDP3_UDW 0x24
175#define CTX_PDP3_LDW 0x26
176#define CTX_PDP2_UDW 0x28
177#define CTX_PDP2_LDW 0x2a
178#define CTX_PDP1_UDW 0x2c
179#define CTX_PDP1_LDW 0x2e
180#define CTX_PDP0_UDW 0x30
181#define CTX_PDP0_LDW 0x32
182#define CTX_LRI_HEADER_2 0x41
183#define CTX_R_PWR_CLK_STATE 0x42
184#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
185
Ben Widawsky84b790f2014-07-24 17:04:36 +0100186#define GEN8_CTX_VALID (1<<0)
187#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
188#define GEN8_CTX_FORCE_RESTORE (1<<2)
189#define GEN8_CTX_L3LLC_COHERENT (1<<5)
190#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100191
192#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) { \
Michel Thierryd7b26332015-04-08 12:13:34 +0100193 const u64 _addr = test_bit(n, ppgtt->pdp.used_pdpes) ? \
Michel Thierrye5815a22015-04-08 12:13:32 +0100194 ppgtt->pdp.page_directory[n]->daddr : \
195 ppgtt->scratch_pd->daddr; \
196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
198}
199
Ben Widawsky84b790f2014-07-24 17:04:36 +0100200enum {
201 ADVANCED_CONTEXT = 0,
202 LEGACY_CONTEXT,
203 ADVANCED_AD_CONTEXT,
204 LEGACY_64B_CONTEXT
205};
206#define GEN8_CTX_MODE_SHIFT 3
207enum {
208 FAULT_AND_HANG = 0,
209 FAULT_AND_HALT, /* Debug only */
210 FAULT_AND_STREAM,
211 FAULT_AND_CONTINUE /* Unsupported */
212};
213#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100214#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000216static int intel_lr_context_pin(struct intel_engine_cs *ring,
217 struct intel_context *ctx);
218
Oscar Mateo73e4d072014-07-24 17:04:48 +0100219/**
220 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
221 * @dev: DRM device.
222 * @enable_execlists: value of i915.enable_execlists module parameter.
223 *
224 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000225 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100226 *
227 * Return: 1 if Execlists is supported and has to be enabled.
228 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100229int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
230{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200231 WARN_ON(i915.enable_ppgtt == -1);
232
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000233 if (INTEL_INFO(dev)->gen >= 9)
234 return 1;
235
Oscar Mateo127f1002014-07-24 17:04:11 +0100236 if (enable_execlists == 0)
237 return 0;
238
Oscar Mateo14bf9932014-07-24 17:04:34 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
240 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100241 return 1;
242
243 return 0;
244}
Oscar Mateoede7d422014-07-24 17:04:12 +0100245
Oscar Mateo73e4d072014-07-24 17:04:48 +0100246/**
247 * intel_execlists_ctx_id() - get the Execlists Context ID
248 * @ctx_obj: Logical Ring Context backing object.
249 *
250 * Do not confuse with ctx->id! Unfortunately we have a name overload
251 * here: the old context ID we pass to userspace as a handler so that
252 * they can refer to a context, and the new context ID we pass to the
253 * ELSP so that the GPU can inform us of the context status via
254 * interrupts.
255 *
256 * Return: 20-bits globally unique context ID.
257 */
Ben Widawsky84b790f2014-07-24 17:04:36 +0100258u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj)
259{
260 u32 lrca = i915_gem_obj_ggtt_offset(ctx_obj);
261
262 /* LRCA is required to be 4K aligned so the more significant 20 bits
263 * are globally unique */
264 return lrca >> 12;
265}
266
Nick Hoath203a5712015-02-06 11:30:04 +0000267static uint64_t execlists_ctx_descriptor(struct intel_engine_cs *ring,
268 struct drm_i915_gem_object *ctx_obj)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100269{
Nick Hoath203a5712015-02-06 11:30:04 +0000270 struct drm_device *dev = ring->dev;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100271 uint64_t desc;
272 uint64_t lrca = i915_gem_obj_ggtt_offset(ctx_obj);
Michel Thierryacdd8842014-07-24 17:04:38 +0100273
274 WARN_ON(lrca & 0xFFFFFFFF00000FFFULL);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100275
276 desc = GEN8_CTX_VALID;
277 desc |= LEGACY_CONTEXT << GEN8_CTX_MODE_SHIFT;
Arun Siluvery51847fb2015-04-07 14:01:33 +0100278 if (IS_GEN8(ctx_obj->base.dev))
279 desc |= GEN8_CTX_L3LLC_COHERENT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100280 desc |= GEN8_CTX_PRIVILEGE;
281 desc |= lrca;
282 desc |= (u64)intel_execlists_ctx_id(ctx_obj) << GEN8_CTX_ID_SHIFT;
283
284 /* TODO: WaDisableLiteRestore when we start using semaphore
285 * signalling between Command Streamers */
286 /* desc |= GEN8_CTX_FORCE_RESTORE; */
287
Nick Hoath203a5712015-02-06 11:30:04 +0000288 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
289 if (IS_GEN9(dev) &&
290 INTEL_REVID(dev) <= SKL_REVID_B0 &&
291 (ring->id == BCS || ring->id == VCS ||
292 ring->id == VECS || ring->id == VCS2))
293 desc |= GEN8_CTX_FORCE_RESTORE;
294
Ben Widawsky84b790f2014-07-24 17:04:36 +0100295 return desc;
296}
297
298static void execlists_elsp_write(struct intel_engine_cs *ring,
299 struct drm_i915_gem_object *ctx_obj0,
300 struct drm_i915_gem_object *ctx_obj1)
301{
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000302 struct drm_device *dev = ring->dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100304 uint64_t temp = 0;
305 uint32_t desc[4];
306
307 /* XXX: You must always write both descriptors in the order below. */
308 if (ctx_obj1)
Nick Hoath203a5712015-02-06 11:30:04 +0000309 temp = execlists_ctx_descriptor(ring, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310 else
311 temp = 0;
312 desc[1] = (u32)(temp >> 32);
313 desc[0] = (u32)temp;
314
Nick Hoath203a5712015-02-06 11:30:04 +0000315 temp = execlists_ctx_descriptor(ring, ctx_obj0);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100316 desc[3] = (u32)(temp >> 32);
317 desc[2] = (u32)temp;
318
Chris Wilsona6111f72015-04-07 16:21:02 +0100319 spin_lock(&dev_priv->uncore.lock);
320 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
321 I915_WRITE_FW(RING_ELSP(ring), desc[1]);
322 I915_WRITE_FW(RING_ELSP(ring), desc[0]);
323 I915_WRITE_FW(RING_ELSP(ring), desc[3]);
Chris Wilson6daccb02015-01-16 11:34:35 +0200324
Ben Widawsky84b790f2014-07-24 17:04:36 +0100325 /* The context is automatically loaded after the following */
Chris Wilsona6111f72015-04-07 16:21:02 +0100326 I915_WRITE_FW(RING_ELSP(ring), desc[2]);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100327
328 /* ELSP is a wo register, so use another nearby reg for posting instead */
Chris Wilsona6111f72015-04-07 16:21:02 +0100329 POSTING_READ_FW(RING_EXECLIST_STATUS(ring));
330 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
331 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100332}
333
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000334static int execlists_update_context(struct drm_i915_gem_object *ctx_obj,
335 struct drm_i915_gem_object *ring_obj,
Michel Thierryd7b26332015-04-08 12:13:34 +0100336 struct i915_hw_ppgtt *ppgtt,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000337 u32 tail)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100338{
339 struct page *page;
340 uint32_t *reg_state;
341
342 page = i915_gem_object_get_page(ctx_obj, 1);
343 reg_state = kmap_atomic(page);
344
345 reg_state[CTX_RING_TAIL+1] = tail;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000346 reg_state[CTX_RING_BUFFER_START+1] = i915_gem_obj_ggtt_offset(ring_obj);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100347
Michel Thierryd7b26332015-04-08 12:13:34 +0100348 /* True PPGTT with dynamic page allocation: update PDP registers and
349 * point the unallocated PDPs to the scratch page
350 */
351 if (ppgtt) {
352 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
353 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
354 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
355 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
356 }
357
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358 kunmap_atomic(reg_state);
359
360 return 0;
361}
362
Dave Gordoncd0707c2014-10-30 15:41:56 +0000363static void execlists_submit_contexts(struct intel_engine_cs *ring,
364 struct intel_context *to0, u32 tail0,
365 struct intel_context *to1, u32 tail1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100366{
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000367 struct drm_i915_gem_object *ctx_obj0 = to0->engine[ring->id].state;
368 struct intel_ringbuffer *ringbuf0 = to0->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369 struct drm_i915_gem_object *ctx_obj1 = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000370 struct intel_ringbuffer *ringbuf1 = NULL;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100371
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372 BUG_ON(!ctx_obj0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100373 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj0));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000374 WARN_ON(!i915_gem_obj_is_pinned(ringbuf0->obj));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Michel Thierryd7b26332015-04-08 12:13:34 +0100376 execlists_update_context(ctx_obj0, ringbuf0->obj, to0->ppgtt, tail0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Ben Widawsky84b790f2014-07-24 17:04:36 +0100378 if (to1) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000379 ringbuf1 = to1->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380 ctx_obj1 = to1->engine[ring->id].state;
381 BUG_ON(!ctx_obj1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100382 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj1));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000383 WARN_ON(!i915_gem_obj_is_pinned(ringbuf1->obj));
Oscar Mateoae1250b2014-07-24 17:04:37 +0100384
Michel Thierryd7b26332015-04-08 12:13:34 +0100385 execlists_update_context(ctx_obj1, ringbuf1->obj, to1->ppgtt, tail1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386 }
387
388 execlists_elsp_write(ring, ctx_obj0, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389}
390
Michel Thierryacdd8842014-07-24 17:04:38 +0100391static void execlists_context_unqueue(struct intel_engine_cs *ring)
392{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000393 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
394 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100395
396 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100397
Peter Antoine779949f2015-05-11 16:03:27 +0100398 /*
399 * If irqs are not active generate a warning as batches that finish
400 * without the irqs may get lost and a GPU Hang may occur.
401 */
402 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
403
Michel Thierryacdd8842014-07-24 17:04:38 +0100404 if (list_empty(&ring->execlist_queue))
405 return;
406
407 /* Try to read in pairs */
408 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
409 execlist_link) {
410 if (!req0) {
411 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000412 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100413 /* Same ctx: ignore first request, as second request
414 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100415 cursor->elsp_submitted = req0->elsp_submitted;
Michel Thierryacdd8842014-07-24 17:04:38 +0100416 list_del(&req0->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000417 list_add_tail(&req0->execlist_link,
418 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100419 req0 = cursor;
420 } else {
421 req1 = cursor;
422 break;
423 }
424 }
425
Michel Thierry53292cd2015-04-15 18:11:33 +0100426 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
427 /*
428 * WaIdleLiteRestore: make sure we never cause a lite
429 * restore with HEAD==TAIL
430 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100431 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100432 /*
433 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
434 * as we resubmit the request. See gen8_emit_request()
435 * for where we prepare the padding after the end of the
436 * request.
437 */
438 struct intel_ringbuffer *ringbuf;
439
440 ringbuf = req0->ctx->engine[ring->id].ringbuf;
441 req0->tail += 8;
442 req0->tail &= ringbuf->size - 1;
443 }
444 }
445
Oscar Mateoe1fee722014-07-24 17:04:40 +0100446 WARN_ON(req1 && req1->elsp_submitted);
447
Nick Hoath6d3d8272015-01-15 13:10:39 +0000448 execlists_submit_contexts(ring, req0->ctx, req0->tail,
449 req1 ? req1->ctx : NULL,
450 req1 ? req1->tail : 0);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100451
452 req0->elsp_submitted++;
453 if (req1)
454 req1->elsp_submitted++;
Michel Thierryacdd8842014-07-24 17:04:38 +0100455}
456
Thomas Daniele981e7b2014-07-24 17:04:39 +0100457static bool execlists_check_remove_request(struct intel_engine_cs *ring,
458 u32 request_id)
459{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000460 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100461
462 assert_spin_locked(&ring->execlist_lock);
463
464 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000465 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100466 execlist_link);
467
468 if (head_req != NULL) {
469 struct drm_i915_gem_object *ctx_obj =
Nick Hoath6d3d8272015-01-15 13:10:39 +0000470 head_req->ctx->engine[ring->id].state;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100471 if (intel_execlists_ctx_id(ctx_obj) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100472 WARN(head_req->elsp_submitted == 0,
473 "Never submitted head request\n");
474
475 if (--head_req->elsp_submitted <= 0) {
476 list_del(&head_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000477 list_add_tail(&head_req->execlist_link,
478 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100479 return true;
480 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100481 }
482 }
483
484 return false;
485}
486
Oscar Mateo73e4d072014-07-24 17:04:48 +0100487/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100488 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100489 * @ring: Engine Command Streamer to handle.
490 *
491 * Check the unread Context Status Buffers and manage the submission of new
492 * contexts to the ELSP accordingly.
493 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100494void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 status_pointer;
498 u8 read_pointer;
499 u8 write_pointer;
500 u32 status;
501 u32 status_id;
502 u32 submit_contexts = 0;
503
504 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
505
506 read_pointer = ring->next_context_status_buffer;
507 write_pointer = status_pointer & 0x07;
508 if (read_pointer > write_pointer)
509 write_pointer += 6;
510
511 spin_lock(&ring->execlist_lock);
512
513 while (read_pointer < write_pointer) {
514 read_pointer++;
515 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
516 (read_pointer % 6) * 8);
517 status_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
518 (read_pointer % 6) * 8 + 4);
519
Oscar Mateoe1fee722014-07-24 17:04:40 +0100520 if (status & GEN8_CTX_STATUS_PREEMPTED) {
521 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
522 if (execlists_check_remove_request(ring, status_id))
523 WARN(1, "Lite Restored request removed from queue\n");
524 } else
525 WARN(1, "Preemption without Lite Restore\n");
526 }
527
528 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
529 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100530 if (execlists_check_remove_request(ring, status_id))
531 submit_contexts++;
532 }
533 }
534
535 if (submit_contexts != 0)
536 execlists_context_unqueue(ring);
537
538 spin_unlock(&ring->execlist_lock);
539
540 WARN(submit_contexts > 2, "More than two context complete events?\n");
541 ring->next_context_status_buffer = write_pointer % 6;
542
543 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
544 ((u32)ring->next_context_status_buffer & 0x07) << 8);
545}
546
John Harrisonae707972015-05-29 17:44:14 +0100547static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100548{
John Harrisonae707972015-05-29 17:44:14 +0100549 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000550 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100551 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100552
John Harrisonae707972015-05-29 17:44:14 +0100553 if (request->ctx != ring->default_context)
554 intel_lr_context_pin(ring, request->ctx);
John Harrison9bb1af42015-05-29 17:44:13 +0100555
556 i915_gem_request_reference(request);
557
John Harrisonae707972015-05-29 17:44:14 +0100558 request->tail = request->ringbuf->tail;
Nick Hoath2d129552015-01-15 13:10:36 +0000559
Chris Wilsonb5eba372015-04-07 16:20:48 +0100560 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100561
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100562 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
563 if (++num_elements > 2)
564 break;
565
566 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000567 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100568
569 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000570 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100571 execlist_link);
572
John Harrisonae707972015-05-29 17:44:14 +0100573 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100574 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000575 "More than 2 already-submitted reqs queued\n");
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100576 list_del(&tail_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000577 list_add_tail(&tail_req->execlist_link,
578 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100579 }
580 }
581
Nick Hoath6d3d8272015-01-15 13:10:39 +0000582 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100583 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100584 execlists_context_unqueue(ring);
585
Chris Wilsonb5eba372015-04-07 16:20:48 +0100586 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100587
588 return 0;
589}
590
John Harrison2f200552015-05-29 17:43:53 +0100591static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100592{
John Harrison2f200552015-05-29 17:43:53 +0100593 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100594 uint32_t flush_domains;
595 int ret;
596
597 flush_domains = 0;
598 if (ring->gpu_caches_dirty)
599 flush_domains = I915_GEM_GPU_DOMAINS;
600
John Harrison7deb4d32015-05-29 17:43:59 +0100601 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100602 if (ret)
603 return ret;
604
605 ring->gpu_caches_dirty = false;
606 return 0;
607}
608
John Harrison535fbe82015-05-29 17:43:32 +0100609static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100610 struct list_head *vmas)
611{
John Harrison535fbe82015-05-29 17:43:32 +0100612 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100613 struct i915_vma *vma;
614 uint32_t flush_domains = 0;
615 bool flush_chipset = false;
616 int ret;
617
618 list_for_each_entry(vma, vmas, exec_list) {
619 struct drm_i915_gem_object *obj = vma->obj;
620
Chris Wilson03ade512015-04-27 13:41:18 +0100621 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100622 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100623 if (ret)
624 return ret;
625 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100626
627 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
628 flush_chipset |= i915_gem_clflush_object(obj, false);
629
630 flush_domains |= obj->base.write_domain;
631 }
632
633 if (flush_domains & I915_GEM_DOMAIN_GTT)
634 wmb();
635
636 /* Unconditionally invalidate gpu caches and ensure that we do flush
637 * any residual writes from the previous batch.
638 */
John Harrison2f200552015-05-29 17:43:53 +0100639 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100640}
641
John Harrison40e895c2015-05-29 17:43:26 +0100642int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000643{
John Harrisonbc0dce32015-03-19 12:30:07 +0000644 int ret;
645
John Harrison40e895c2015-05-29 17:43:26 +0100646 if (request->ctx != request->ring->default_context) {
647 ret = intel_lr_context_pin(request->ring, request->ctx);
John Harrison6689cb22015-03-19 12:30:08 +0000648 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000649 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000650 }
651
John Harrison40e895c2015-05-29 17:43:26 +0100652 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000653
John Harrisonbc0dce32015-03-19 12:30:07 +0000654 return 0;
655}
656
John Harrisonae707972015-05-29 17:44:14 +0100657static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100658 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000659{
John Harrisonae707972015-05-29 17:44:14 +0100660 struct intel_ringbuffer *ringbuf = req->ringbuf;
661 struct intel_engine_cs *ring = req->ring;
662 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100663 unsigned space;
664 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000665
John Harrison29b1b412015-06-18 13:10:09 +0100666 /* The whole point of reserving space is to not wait! */
667 WARN_ON(ringbuf->reserved_in_use);
668
John Harrisonbc0dce32015-03-19 12:30:07 +0000669 if (intel_ring_space(ringbuf) >= bytes)
670 return 0;
671
John Harrisonae707972015-05-29 17:44:14 +0100672 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000673 /*
674 * The request queue is per-engine, so can contain requests
675 * from multiple ringbuffers. Here, we must ignore any that
676 * aren't from the ringbuffer we're considering.
677 */
John Harrisonae707972015-05-29 17:44:14 +0100678 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000679 continue;
680
681 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100682 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100683 ringbuf->size);
684 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000685 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000686 }
687
John Harrisonae707972015-05-29 17:44:14 +0100688 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000689 return -ENOSPC;
690
John Harrisonae707972015-05-29 17:44:14 +0100691 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000692 if (ret)
693 return ret;
694
Chris Wilsonb4716182015-04-27 13:41:17 +0100695 ringbuf->space = space;
696 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000697}
698
699/*
700 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100701 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000702 *
703 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
704 * really happens during submission is that the context and current tail will be placed
705 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
706 * point, the tail *inside* the context is updated and the ELSP written to.
707 */
708static void
John Harrisonae707972015-05-29 17:44:14 +0100709intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000710{
John Harrisonae707972015-05-29 17:44:14 +0100711 struct intel_engine_cs *ring = request->ring;
John Harrisonbc0dce32015-03-19 12:30:07 +0000712
John Harrisonae707972015-05-29 17:44:14 +0100713 intel_logical_ring_advance(request->ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000714
715 if (intel_ring_stopped(ring))
716 return;
717
John Harrisonae707972015-05-29 17:44:14 +0100718 execlists_context_queue(request);
John Harrisonbc0dce32015-03-19 12:30:07 +0000719}
720
John Harrisonae707972015-05-29 17:44:14 +0100721static int logical_ring_wrap_buffer(struct drm_i915_gem_request *req)
John Harrisonbc0dce32015-03-19 12:30:07 +0000722{
John Harrisonae707972015-05-29 17:44:14 +0100723 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000724 uint32_t __iomem *virt;
725 int rem = ringbuf->size - ringbuf->tail;
726
John Harrison29b1b412015-06-18 13:10:09 +0100727 /* Can't wrap if space has already been reserved! */
728 WARN_ON(ringbuf->reserved_in_use);
729
John Harrisonbc0dce32015-03-19 12:30:07 +0000730 if (ringbuf->space < rem) {
John Harrisonae707972015-05-29 17:44:14 +0100731 int ret = logical_ring_wait_for_space(req, rem);
John Harrisonbc0dce32015-03-19 12:30:07 +0000732
733 if (ret)
734 return ret;
735 }
736
737 virt = ringbuf->virtual_start + ringbuf->tail;
738 rem /= 4;
739 while (rem--)
740 iowrite32(MI_NOOP, virt++);
741
742 ringbuf->tail = 0;
743 intel_ring_update_space(ringbuf);
744
745 return 0;
746}
747
John Harrisonae707972015-05-29 17:44:14 +0100748static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000749{
John Harrisonae707972015-05-29 17:44:14 +0100750 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrisonbc0dce32015-03-19 12:30:07 +0000751 int ret;
752
John Harrison29b1b412015-06-18 13:10:09 +0100753 /*
754 * Add on the reserved size to the request to make sure that after
755 * the intended commands have been emitted, there is guaranteed to
756 * still be enough free space to send them to the hardware.
757 */
758 if (!ringbuf->reserved_in_use)
759 bytes += ringbuf->reserved_size;
760
John Harrisonbc0dce32015-03-19 12:30:07 +0000761 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
John Harrisonae707972015-05-29 17:44:14 +0100762 ret = logical_ring_wrap_buffer(req);
John Harrisonbc0dce32015-03-19 12:30:07 +0000763 if (unlikely(ret))
764 return ret;
John Harrison29b1b412015-06-18 13:10:09 +0100765
766 if(ringbuf->reserved_size) {
767 uint32_t size = ringbuf->reserved_size;
768
769 intel_ring_reserved_space_cancel(ringbuf);
770 intel_ring_reserved_space_reserve(ringbuf, size);
771 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000772 }
773
774 if (unlikely(ringbuf->space < bytes)) {
John Harrisonae707972015-05-29 17:44:14 +0100775 ret = logical_ring_wait_for_space(req, bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000776 if (unlikely(ret))
777 return ret;
778 }
779
780 return 0;
781}
782
783/**
784 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
785 *
John Harrison4d616a22015-05-29 17:44:08 +0100786 * @request: The request to start some new work for
Arun Siluvery4d78c8d2015-06-23 15:50:43 +0100787 * @ctx: Logical ring context whose ringbuffer is being prepared.
John Harrisonbc0dce32015-03-19 12:30:07 +0000788 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
789 *
790 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
791 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
792 * and also preallocates a request (every workload submission is still mediated through
793 * requests, same as it did with legacy ringbuffer submission).
794 *
795 * Return: non-zero if the ringbuffer is not ready to be written to.
796 */
John Harrison4d616a22015-05-29 17:44:08 +0100797static int intel_logical_ring_begin(struct drm_i915_gem_request *req,
798 int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000799{
John Harrison4d616a22015-05-29 17:44:08 +0100800 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000801 int ret;
802
John Harrison4d616a22015-05-29 17:44:08 +0100803 WARN_ON(req == NULL);
804 dev_priv = req->ring->dev->dev_private;
805
John Harrisonbc0dce32015-03-19 12:30:07 +0000806 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
807 dev_priv->mm.interruptible);
808 if (ret)
809 return ret;
810
John Harrisonae707972015-05-29 17:44:14 +0100811 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000812 if (ret)
813 return ret;
814
John Harrison4d616a22015-05-29 17:44:08 +0100815 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000816 return 0;
817}
818
John Harrisonccd98fe2015-05-29 17:44:09 +0100819int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
820{
821 /*
822 * The first call merely notes the reserve request and is common for
823 * all back ends. The subsequent localised _begin() call actually
824 * ensures that the reservation is available. Without the begin, if
825 * the request creator immediately submitted the request without
826 * adding any commands to it then there might not actually be
827 * sufficient room for the submission commands.
828 */
829 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
830
831 return intel_logical_ring_begin(request, 0);
832}
833
Oscar Mateo73e4d072014-07-24 17:04:48 +0100834/**
835 * execlists_submission() - submit a batchbuffer for execution, Execlists style
836 * @dev: DRM device.
837 * @file: DRM file.
838 * @ring: Engine Command Streamer to submit to.
839 * @ctx: Context to employ for this submission.
840 * @args: execbuffer call arguments.
841 * @vmas: list of vmas.
842 * @batch_obj: the batchbuffer to submit.
843 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000844 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100845 *
846 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
847 * away the submission details of the execbuffer ioctl call.
848 *
849 * Return: non-zero if the submission fails.
850 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100851int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100852 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100853 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100854{
John Harrison5f19e2b2015-05-29 17:43:27 +0100855 struct drm_device *dev = params->dev;
856 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100857 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100858 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
859 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100860 int instp_mode;
861 u32 instp_mask;
862 int ret;
863
864 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
865 instp_mask = I915_EXEC_CONSTANTS_MASK;
866 switch (instp_mode) {
867 case I915_EXEC_CONSTANTS_REL_GENERAL:
868 case I915_EXEC_CONSTANTS_ABSOLUTE:
869 case I915_EXEC_CONSTANTS_REL_SURFACE:
870 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
871 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
872 return -EINVAL;
873 }
874
875 if (instp_mode != dev_priv->relative_constants_mode) {
876 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
877 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
878 return -EINVAL;
879 }
880
881 /* The HW changed the meaning on this bit on gen6 */
882 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
883 }
884 break;
885 default:
886 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
887 return -EINVAL;
888 }
889
890 if (args->num_cliprects != 0) {
891 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
892 return -EINVAL;
893 } else {
894 if (args->DR4 == 0xffffffff) {
895 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
896 args->DR4 = 0;
897 }
898
899 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
900 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
901 return -EINVAL;
902 }
903 }
904
905 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
906 DRM_DEBUG("sol reset is gen7 only\n");
907 return -EINVAL;
908 }
909
John Harrison535fbe82015-05-29 17:43:32 +0100910 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100911 if (ret)
912 return ret;
913
914 if (ring == &dev_priv->ring[RCS] &&
915 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100916 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100917 if (ret)
918 return ret;
919
920 intel_logical_ring_emit(ringbuf, MI_NOOP);
921 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
922 intel_logical_ring_emit(ringbuf, INSTPM);
923 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
924 intel_logical_ring_advance(ringbuf);
925
926 dev_priv->relative_constants_mode = instp_mode;
927 }
928
John Harrison5f19e2b2015-05-29 17:43:27 +0100929 exec_start = params->batch_obj_vm_offset +
930 args->batch_start_offset;
931
John Harrisonbe795fc2015-05-29 17:44:03 +0100932 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100933 if (ret)
934 return ret;
935
John Harrison95c24162015-05-29 17:43:31 +0100936 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000937
John Harrison8a8edb52015-05-29 17:43:33 +0100938 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100939 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100940
Oscar Mateo454afeb2014-07-24 17:04:22 +0100941 return 0;
942}
943
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000944void intel_execlists_retire_requests(struct intel_engine_cs *ring)
945{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000946 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000947 struct list_head retired_list;
948
949 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
950 if (list_empty(&ring->execlist_retired_req_list))
951 return;
952
953 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100954 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000955 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100956 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000957
958 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000959 struct intel_context *ctx = req->ctx;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000960 struct drm_i915_gem_object *ctx_obj =
961 ctx->engine[ring->id].state;
962
963 if (ctx_obj && (ctx != ring->default_context))
964 intel_lr_context_unpin(ring, ctx);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000965 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000966 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000967 }
968}
969
Oscar Mateo454afeb2014-07-24 17:04:22 +0100970void intel_logical_ring_stop(struct intel_engine_cs *ring)
971{
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100972 struct drm_i915_private *dev_priv = ring->dev->dev_private;
973 int ret;
974
975 if (!intel_ring_initialized(ring))
976 return;
977
978 ret = intel_ring_idle(ring);
979 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
980 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
981 ring->name, ret);
982
983 /* TODO: Is this correct with Execlists enabled? */
984 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
985 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
986 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
987 return;
988 }
989 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100990}
991
John Harrison4866d722015-05-29 17:43:55 +0100992int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100993{
John Harrison4866d722015-05-29 17:43:55 +0100994 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100995 int ret;
996
997 if (!ring->gpu_caches_dirty)
998 return 0;
999
John Harrison7deb4d32015-05-29 17:43:59 +01001000 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001001 if (ret)
1002 return ret;
1003
1004 ring->gpu_caches_dirty = false;
1005 return 0;
1006}
1007
Oscar Mateodcb4c122014-11-13 10:28:10 +00001008static int intel_lr_context_pin(struct intel_engine_cs *ring,
1009 struct intel_context *ctx)
1010{
1011 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001012 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001013 int ret = 0;
1014
1015 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001016 if (ctx->engine[ring->id].pin_count++ == 0) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00001017 ret = i915_gem_obj_ggtt_pin(ctx_obj,
1018 GEN8_LR_CONTEXT_ALIGN, 0);
1019 if (ret)
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001020 goto reset_pin_count;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001021
1022 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1023 if (ret)
1024 goto unpin_ctx_obj;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001025 }
1026
1027 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001028
1029unpin_ctx_obj:
1030 i915_gem_object_ggtt_unpin(ctx_obj);
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001031reset_pin_count:
1032 ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001033
1034 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001035}
1036
1037void intel_lr_context_unpin(struct intel_engine_cs *ring,
1038 struct intel_context *ctx)
1039{
1040 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001041 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001042
1043 if (ctx_obj) {
1044 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001045 if (--ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001046 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001047 i915_gem_object_ggtt_unpin(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001048 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001049 }
1050}
1051
John Harrisone2be4fa2015-05-29 17:43:54 +01001052static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001053{
1054 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001055 struct intel_engine_cs *ring = req->ring;
1056 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001057 struct drm_device *dev = ring->dev;
1058 struct drm_i915_private *dev_priv = dev->dev_private;
1059 struct i915_workarounds *w = &dev_priv->workarounds;
1060
Michel Thierrye6c1abb2014-11-26 14:21:02 +00001061 if (WARN_ON_ONCE(w->count == 0))
Michel Thierry771b9a52014-11-11 16:47:33 +00001062 return 0;
1063
1064 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001065 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001066 if (ret)
1067 return ret;
1068
John Harrison4d616a22015-05-29 17:44:08 +01001069 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001070 if (ret)
1071 return ret;
1072
1073 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1074 for (i = 0; i < w->count; i++) {
1075 intel_logical_ring_emit(ringbuf, w->reg[i].addr);
1076 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1077 }
1078 intel_logical_ring_emit(ringbuf, MI_NOOP);
1079
1080 intel_logical_ring_advance(ringbuf);
1081
1082 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001083 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001084 if (ret)
1085 return ret;
1086
1087 return 0;
1088}
1089
Arun Siluvery17ee9502015-06-19 19:07:01 +01001090#define wa_ctx_emit(batch, cmd) \
1091 do { \
1092 if (WARN_ON(index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
1093 return -ENOSPC; \
1094 } \
1095 batch[index++] = (cmd); \
1096 } while (0)
1097
1098static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1099 uint32_t offset,
1100 uint32_t start_alignment)
1101{
1102 return wa_ctx->offset = ALIGN(offset, start_alignment);
1103}
1104
1105static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1106 uint32_t offset,
1107 uint32_t size_alignment)
1108{
1109 wa_ctx->size = offset - wa_ctx->offset;
1110
1111 WARN(wa_ctx->size % size_alignment,
1112 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1113 wa_ctx->size, size_alignment);
1114 return 0;
1115}
1116
1117/**
1118 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1119 *
1120 * @ring: only applicable for RCS
1121 * @wa_ctx: structure representing wa_ctx
1122 * offset: specifies start of the batch, should be cache-aligned. This is updated
1123 * with the offset value received as input.
1124 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1125 * @batch: page in which WA are loaded
1126 * @offset: This field specifies the start of the batch, it should be
1127 * cache-aligned otherwise it is adjusted accordingly.
1128 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1129 * initialized at the beginning and shared across all contexts but this field
1130 * helps us to have multiple batches at different offsets and select them based
1131 * on a criteria. At the moment this batch always start at the beginning of the page
1132 * and at this point we don't have multiple wa_ctx batch buffers.
1133 *
1134 * The number of WA applied are not known at the beginning; we use this field
1135 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001136 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001137 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1138 * so it adds NOOPs as padding to make it cacheline aligned.
1139 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1140 * makes a complete batch buffer.
1141 *
1142 * Return: non-zero if we exceed the PAGE_SIZE limit.
1143 */
1144
1145static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1146 struct i915_wa_ctx_bb *wa_ctx,
1147 uint32_t *const batch,
1148 uint32_t *offset)
1149{
1150 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1151
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001152 /* WaDisableCtxRestoreArbitration:bdw,chv */
1153 wa_ctx_emit(batch, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001154
Arun Siluveryc82435b2015-06-19 18:37:13 +01001155 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1156 if (IS_BROADWELL(ring->dev)) {
1157 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1158 uint32_t l3sqc4_flush = (I915_READ(GEN8_L3SQCREG4) |
1159 GEN8_LQSC_FLUSH_COHERENT_LINES);
1160
1161 wa_ctx_emit(batch, MI_LOAD_REGISTER_IMM(1));
1162 wa_ctx_emit(batch, GEN8_L3SQCREG4);
1163 wa_ctx_emit(batch, l3sqc4_flush);
1164
1165 wa_ctx_emit(batch, GFX_OP_PIPE_CONTROL(6));
1166 wa_ctx_emit(batch, (PIPE_CONTROL_CS_STALL |
1167 PIPE_CONTROL_DC_FLUSH_ENABLE));
1168 wa_ctx_emit(batch, 0);
1169 wa_ctx_emit(batch, 0);
1170 wa_ctx_emit(batch, 0);
1171 wa_ctx_emit(batch, 0);
1172
1173 wa_ctx_emit(batch, MI_LOAD_REGISTER_IMM(1));
1174 wa_ctx_emit(batch, GEN8_L3SQCREG4);
1175 wa_ctx_emit(batch, l3sqc4_flush & ~GEN8_LQSC_FLUSH_COHERENT_LINES);
1176 }
1177
Arun Siluvery17ee9502015-06-19 19:07:01 +01001178 /* Pad to end of cacheline */
1179 while (index % CACHELINE_DWORDS)
1180 wa_ctx_emit(batch, MI_NOOP);
1181
1182 /*
1183 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1184 * execution depends on the length specified in terms of cache lines
1185 * in the register CTX_RCS_INDIRECT_CTX
1186 */
1187
1188 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1189}
1190
1191/**
1192 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1193 *
1194 * @ring: only applicable for RCS
1195 * @wa_ctx: structure representing wa_ctx
1196 * offset: specifies start of the batch, should be cache-aligned.
1197 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001198 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001199 * @offset: This field specifies the start of this batch.
1200 * This batch is started immediately after indirect_ctx batch. Since we ensure
1201 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1202 *
1203 * The number of DWORDS written are returned using this field.
1204 *
1205 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1206 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1207 */
1208static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1209 struct i915_wa_ctx_bb *wa_ctx,
1210 uint32_t *const batch,
1211 uint32_t *offset)
1212{
1213 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1214
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001215 /* WaDisableCtxRestoreArbitration:bdw,chv */
1216 wa_ctx_emit(batch, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1217
Arun Siluvery17ee9502015-06-19 19:07:01 +01001218 wa_ctx_emit(batch, MI_BATCH_BUFFER_END);
1219
1220 return wa_ctx_end(wa_ctx, *offset = index, 1);
1221}
1222
1223static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1224{
1225 int ret;
1226
1227 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1228 if (!ring->wa_ctx.obj) {
1229 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1230 return -ENOMEM;
1231 }
1232
1233 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1234 if (ret) {
1235 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1236 ret);
1237 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1238 return ret;
1239 }
1240
1241 return 0;
1242}
1243
1244static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1245{
1246 if (ring->wa_ctx.obj) {
1247 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1248 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1249 ring->wa_ctx.obj = NULL;
1250 }
1251}
1252
1253static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1254{
1255 int ret;
1256 uint32_t *batch;
1257 uint32_t offset;
1258 struct page *page;
1259 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1260
1261 WARN_ON(ring->id != RCS);
1262
Arun Siluveryc4db7592015-06-19 18:37:11 +01001263 /* some WA perform writes to scratch page, ensure it is valid */
1264 if (ring->scratch.obj == NULL) {
1265 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1266 return -EINVAL;
1267 }
1268
Arun Siluvery17ee9502015-06-19 19:07:01 +01001269 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1270 if (ret) {
1271 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1272 return ret;
1273 }
1274
1275 page = i915_gem_object_get_page(wa_ctx->obj, 0);
1276 batch = kmap_atomic(page);
1277 offset = 0;
1278
1279 if (INTEL_INFO(ring->dev)->gen == 8) {
1280 ret = gen8_init_indirectctx_bb(ring,
1281 &wa_ctx->indirect_ctx,
1282 batch,
1283 &offset);
1284 if (ret)
1285 goto out;
1286
1287 ret = gen8_init_perctx_bb(ring,
1288 &wa_ctx->per_ctx,
1289 batch,
1290 &offset);
1291 if (ret)
1292 goto out;
1293 } else {
1294 WARN(INTEL_INFO(ring->dev)->gen >= 8,
1295 "WA batch buffer is not initialized for Gen%d\n",
1296 INTEL_INFO(ring->dev)->gen);
1297 lrc_destroy_wa_ctx_obj(ring);
1298 }
1299
1300out:
1301 kunmap_atomic(batch);
1302 if (ret)
1303 lrc_destroy_wa_ctx_obj(ring);
1304
1305 return ret;
1306}
1307
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001308static int gen8_init_common_ring(struct intel_engine_cs *ring)
1309{
1310 struct drm_device *dev = ring->dev;
1311 struct drm_i915_private *dev_priv = dev->dev_private;
1312
Oscar Mateo73d477f2014-07-24 17:04:31 +01001313 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1314 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1315
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001316 I915_WRITE(RING_MODE_GEN7(ring),
1317 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1318 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1319 POSTING_READ(RING_MODE_GEN7(ring));
Thomas Danielc0a03a22015-01-09 11:09:37 +00001320 ring->next_context_status_buffer = 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001321 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1322
1323 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1324
1325 return 0;
1326}
1327
1328static int gen8_init_render_ring(struct intel_engine_cs *ring)
1329{
1330 struct drm_device *dev = ring->dev;
1331 struct drm_i915_private *dev_priv = dev->dev_private;
1332 int ret;
1333
1334 ret = gen8_init_common_ring(ring);
1335 if (ret)
1336 return ret;
1337
1338 /* We need to disable the AsyncFlip performance optimisations in order
1339 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1340 * programmed to '1' on all products.
1341 *
1342 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1343 */
1344 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1345
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001346 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1347
Michel Thierry771b9a52014-11-11 16:47:33 +00001348 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001349}
1350
Damien Lespiau82ef8222015-02-09 19:33:08 +00001351static int gen9_init_render_ring(struct intel_engine_cs *ring)
1352{
1353 int ret;
1354
1355 ret = gen8_init_common_ring(ring);
1356 if (ret)
1357 return ret;
1358
1359 return init_workarounds_ring(ring);
1360}
1361
John Harrisonbe795fc2015-05-29 17:44:03 +01001362static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001363 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001364{
John Harrisonbe795fc2015-05-29 17:44:03 +01001365 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001366 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001367 int ret;
1368
John Harrison4d616a22015-05-29 17:44:08 +01001369 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001370 if (ret)
1371 return ret;
1372
1373 /* FIXME(BDW): Address space and security selectors. */
1374 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1375 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1376 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1377 intel_logical_ring_emit(ringbuf, MI_NOOP);
1378 intel_logical_ring_advance(ringbuf);
1379
1380 return 0;
1381}
1382
Oscar Mateo73d477f2014-07-24 17:04:31 +01001383static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1384{
1385 struct drm_device *dev = ring->dev;
1386 struct drm_i915_private *dev_priv = dev->dev_private;
1387 unsigned long flags;
1388
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001389 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001390 return false;
1391
1392 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1393 if (ring->irq_refcount++ == 0) {
1394 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1395 POSTING_READ(RING_IMR(ring->mmio_base));
1396 }
1397 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1398
1399 return true;
1400}
1401
1402static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1403{
1404 struct drm_device *dev = ring->dev;
1405 struct drm_i915_private *dev_priv = dev->dev_private;
1406 unsigned long flags;
1407
1408 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1409 if (--ring->irq_refcount == 0) {
1410 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1411 POSTING_READ(RING_IMR(ring->mmio_base));
1412 }
1413 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1414}
1415
John Harrison7deb4d32015-05-29 17:43:59 +01001416static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001417 u32 invalidate_domains,
1418 u32 unused)
1419{
John Harrison7deb4d32015-05-29 17:43:59 +01001420 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001421 struct intel_engine_cs *ring = ringbuf->ring;
1422 struct drm_device *dev = ring->dev;
1423 struct drm_i915_private *dev_priv = dev->dev_private;
1424 uint32_t cmd;
1425 int ret;
1426
John Harrison4d616a22015-05-29 17:44:08 +01001427 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001428 if (ret)
1429 return ret;
1430
1431 cmd = MI_FLUSH_DW + 1;
1432
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001433 /* We always require a command barrier so that subsequent
1434 * commands, such as breadcrumb interrupts, are strictly ordered
1435 * wrt the contents of the write cache being flushed to memory
1436 * (and thus being coherent from the CPU).
1437 */
1438 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1439
1440 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1441 cmd |= MI_INVALIDATE_TLB;
1442 if (ring == &dev_priv->ring[VCS])
1443 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001444 }
1445
1446 intel_logical_ring_emit(ringbuf, cmd);
1447 intel_logical_ring_emit(ringbuf,
1448 I915_GEM_HWS_SCRATCH_ADDR |
1449 MI_FLUSH_DW_USE_GTT);
1450 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1451 intel_logical_ring_emit(ringbuf, 0); /* value */
1452 intel_logical_ring_advance(ringbuf);
1453
1454 return 0;
1455}
1456
John Harrison7deb4d32015-05-29 17:43:59 +01001457static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001458 u32 invalidate_domains,
1459 u32 flush_domains)
1460{
John Harrison7deb4d32015-05-29 17:43:59 +01001461 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001462 struct intel_engine_cs *ring = ringbuf->ring;
1463 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Imre Deak9647ff32015-01-25 13:27:11 -08001464 bool vf_flush_wa;
Oscar Mateo47122742014-07-24 17:04:28 +01001465 u32 flags = 0;
1466 int ret;
1467
1468 flags |= PIPE_CONTROL_CS_STALL;
1469
1470 if (flush_domains) {
1471 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1472 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
1473 }
1474
1475 if (invalidate_domains) {
1476 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1477 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1478 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1479 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1480 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1481 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1482 flags |= PIPE_CONTROL_QW_WRITE;
1483 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
1484 }
1485
Imre Deak9647ff32015-01-25 13:27:11 -08001486 /*
1487 * On GEN9+ Before VF_CACHE_INVALIDATE we need to emit a NULL pipe
1488 * control.
1489 */
1490 vf_flush_wa = INTEL_INFO(ring->dev)->gen >= 9 &&
1491 flags & PIPE_CONTROL_VF_CACHE_INVALIDATE;
1492
John Harrison4d616a22015-05-29 17:44:08 +01001493 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001494 if (ret)
1495 return ret;
1496
Imre Deak9647ff32015-01-25 13:27:11 -08001497 if (vf_flush_wa) {
1498 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1499 intel_logical_ring_emit(ringbuf, 0);
1500 intel_logical_ring_emit(ringbuf, 0);
1501 intel_logical_ring_emit(ringbuf, 0);
1502 intel_logical_ring_emit(ringbuf, 0);
1503 intel_logical_ring_emit(ringbuf, 0);
1504 }
1505
Oscar Mateo47122742014-07-24 17:04:28 +01001506 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1507 intel_logical_ring_emit(ringbuf, flags);
1508 intel_logical_ring_emit(ringbuf, scratch_addr);
1509 intel_logical_ring_emit(ringbuf, 0);
1510 intel_logical_ring_emit(ringbuf, 0);
1511 intel_logical_ring_emit(ringbuf, 0);
1512 intel_logical_ring_advance(ringbuf);
1513
1514 return 0;
1515}
1516
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001517static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1518{
1519 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1520}
1521
1522static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1523{
1524 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1525}
1526
John Harrisonc4e76632015-05-29 17:44:01 +01001527static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001528{
John Harrisonc4e76632015-05-29 17:44:01 +01001529 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001530 struct intel_engine_cs *ring = ringbuf->ring;
1531 u32 cmd;
1532 int ret;
1533
Michel Thierry53292cd2015-04-15 18:11:33 +01001534 /*
1535 * Reserve space for 2 NOOPs at the end of each request to be
1536 * used as a workaround for not being allowed to do lite
1537 * restore with HEAD==TAIL (WaIdleLiteRestore).
1538 */
John Harrison4d616a22015-05-29 17:44:08 +01001539 ret = intel_logical_ring_begin(request, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001540 if (ret)
1541 return ret;
1542
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001543 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001544 cmd |= MI_GLOBAL_GTT;
1545
1546 intel_logical_ring_emit(ringbuf, cmd);
1547 intel_logical_ring_emit(ringbuf,
1548 (ring->status_page.gfx_addr +
1549 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1550 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001551 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001552 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1553 intel_logical_ring_emit(ringbuf, MI_NOOP);
John Harrisonae707972015-05-29 17:44:14 +01001554 intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001555
Michel Thierry53292cd2015-04-15 18:11:33 +01001556 /*
1557 * Here we add two extra NOOPs as padding to avoid
1558 * lite restore of a context with HEAD==TAIL.
1559 */
1560 intel_logical_ring_emit(ringbuf, MI_NOOP);
1561 intel_logical_ring_emit(ringbuf, MI_NOOP);
1562 intel_logical_ring_advance(ringbuf);
1563
Oscar Mateo4da46e12014-07-24 17:04:27 +01001564 return 0;
1565}
1566
John Harrisonbe013632015-05-29 17:43:45 +01001567static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001568{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001569 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001570 int ret;
1571
John Harrisonbe013632015-05-29 17:43:45 +01001572 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001573 if (ret)
1574 return ret;
1575
1576 if (so.rodata == NULL)
1577 return 0;
1578
John Harrisonbe795fc2015-05-29 17:44:03 +01001579 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001580 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001581 if (ret)
1582 goto out;
1583
John Harrisonb2af0372015-05-29 17:43:50 +01001584 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001585
Damien Lespiaucef437a2015-02-10 19:32:19 +00001586out:
1587 i915_gem_render_state_fini(&so);
1588 return ret;
1589}
1590
John Harrison87531812015-05-29 17:43:44 +01001591static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001592{
1593 int ret;
1594
John Harrisone2be4fa2015-05-29 17:43:54 +01001595 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001596 if (ret)
1597 return ret;
1598
John Harrisonbe013632015-05-29 17:43:45 +01001599 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001600}
1601
Oscar Mateo73e4d072014-07-24 17:04:48 +01001602/**
1603 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1604 *
1605 * @ring: Engine Command Streamer.
1606 *
1607 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001608void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1609{
John Harrison6402c332014-10-31 12:00:26 +00001610 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001611
Oscar Mateo48d82382014-07-24 17:04:23 +01001612 if (!intel_ring_initialized(ring))
1613 return;
1614
John Harrison6402c332014-10-31 12:00:26 +00001615 dev_priv = ring->dev->dev_private;
1616
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001617 intel_logical_ring_stop(ring);
1618 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
Oscar Mateo48d82382014-07-24 17:04:23 +01001619
1620 if (ring->cleanup)
1621 ring->cleanup(ring);
1622
1623 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001624 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001625
1626 if (ring->status_page.obj) {
1627 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1628 ring->status_page.obj = NULL;
1629 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001630
1631 lrc_destroy_wa_ctx_obj(ring);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001632}
1633
1634static int logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
1635{
Oscar Mateo48d82382014-07-24 17:04:23 +01001636 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001637
1638 /* Intentionally left blank. */
1639 ring->buffer = NULL;
1640
1641 ring->dev = dev;
1642 INIT_LIST_HEAD(&ring->active_list);
1643 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01001644 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001645 init_waitqueue_head(&ring->irq_queue);
1646
Michel Thierryacdd8842014-07-24 17:04:38 +01001647 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001648 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01001649 spin_lock_init(&ring->execlist_lock);
1650
Oscar Mateo48d82382014-07-24 17:04:23 +01001651 ret = i915_cmd_parser_init_ring(ring);
1652 if (ret)
1653 return ret;
1654
Oscar Mateo564ddb22014-08-21 11:40:54 +01001655 ret = intel_lr_context_deferred_create(ring->default_context, ring);
1656
1657 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001658}
1659
1660static int logical_render_ring_init(struct drm_device *dev)
1661{
1662 struct drm_i915_private *dev_priv = dev->dev_private;
1663 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01001664 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001665
1666 ring->name = "render ring";
1667 ring->id = RCS;
1668 ring->mmio_base = RENDER_RING_BASE;
1669 ring->irq_enable_mask =
1670 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001671 ring->irq_keep_mask =
1672 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
1673 if (HAS_L3_DPF(dev))
1674 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001675
Damien Lespiau82ef8222015-02-09 19:33:08 +00001676 if (INTEL_INFO(dev)->gen >= 9)
1677 ring->init_hw = gen9_init_render_ring;
1678 else
1679 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00001680 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001681 ring->cleanup = intel_fini_pipe_control;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001682 ring->get_seqno = gen8_get_seqno;
1683 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001684 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001685 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001686 ring->irq_get = gen8_logical_ring_get_irq;
1687 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001688 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001689
Daniel Vetter99be1df2014-11-20 00:33:06 +01001690 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01001691
1692 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01001693 if (ret)
1694 return ret;
1695
Arun Siluvery17ee9502015-06-19 19:07:01 +01001696 ret = intel_init_workaround_bb(ring);
1697 if (ret) {
1698 /*
1699 * We continue even if we fail to initialize WA batch
1700 * because we only expect rare glitches but nothing
1701 * critical to prevent us from using GPU
1702 */
1703 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1704 ret);
1705 }
1706
Arun Siluveryc4db7592015-06-19 18:37:11 +01001707 ret = logical_ring_init(dev, ring);
1708 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001709 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001710 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001711
1712 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001713}
1714
1715static int logical_bsd_ring_init(struct drm_device *dev)
1716{
1717 struct drm_i915_private *dev_priv = dev->dev_private;
1718 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
1719
1720 ring->name = "bsd ring";
1721 ring->id = VCS;
1722 ring->mmio_base = GEN6_BSD_RING_BASE;
1723 ring->irq_enable_mask =
1724 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001725 ring->irq_keep_mask =
1726 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001727
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001728 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001729 ring->get_seqno = gen8_get_seqno;
1730 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001731 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001732 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001733 ring->irq_get = gen8_logical_ring_get_irq;
1734 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001735 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001736
Oscar Mateo454afeb2014-07-24 17:04:22 +01001737 return logical_ring_init(dev, ring);
1738}
1739
1740static int logical_bsd2_ring_init(struct drm_device *dev)
1741{
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
1744
1745 ring->name = "bds2 ring";
1746 ring->id = VCS2;
1747 ring->mmio_base = GEN8_BSD2_RING_BASE;
1748 ring->irq_enable_mask =
1749 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001750 ring->irq_keep_mask =
1751 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001752
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001753 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001754 ring->get_seqno = gen8_get_seqno;
1755 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001756 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001757 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001758 ring->irq_get = gen8_logical_ring_get_irq;
1759 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001760 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001761
Oscar Mateo454afeb2014-07-24 17:04:22 +01001762 return logical_ring_init(dev, ring);
1763}
1764
1765static int logical_blt_ring_init(struct drm_device *dev)
1766{
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
1769
1770 ring->name = "blitter ring";
1771 ring->id = BCS;
1772 ring->mmio_base = BLT_RING_BASE;
1773 ring->irq_enable_mask =
1774 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001775 ring->irq_keep_mask =
1776 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001777
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001778 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001779 ring->get_seqno = gen8_get_seqno;
1780 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001781 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001782 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001783 ring->irq_get = gen8_logical_ring_get_irq;
1784 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001785 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001786
Oscar Mateo454afeb2014-07-24 17:04:22 +01001787 return logical_ring_init(dev, ring);
1788}
1789
1790static int logical_vebox_ring_init(struct drm_device *dev)
1791{
1792 struct drm_i915_private *dev_priv = dev->dev_private;
1793 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
1794
1795 ring->name = "video enhancement ring";
1796 ring->id = VECS;
1797 ring->mmio_base = VEBOX_RING_BASE;
1798 ring->irq_enable_mask =
1799 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001800 ring->irq_keep_mask =
1801 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001802
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001803 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001804 ring->get_seqno = gen8_get_seqno;
1805 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001806 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001807 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001808 ring->irq_get = gen8_logical_ring_get_irq;
1809 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001810 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001811
Oscar Mateo454afeb2014-07-24 17:04:22 +01001812 return logical_ring_init(dev, ring);
1813}
1814
Oscar Mateo73e4d072014-07-24 17:04:48 +01001815/**
1816 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
1817 * @dev: DRM device.
1818 *
1819 * This function inits the engines for an Execlists submission style (the equivalent in the
1820 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
1821 * those engines that are present in the hardware.
1822 *
1823 * Return: non-zero if the initialization failed.
1824 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001825int intel_logical_rings_init(struct drm_device *dev)
1826{
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 int ret;
1829
1830 ret = logical_render_ring_init(dev);
1831 if (ret)
1832 return ret;
1833
1834 if (HAS_BSD(dev)) {
1835 ret = logical_bsd_ring_init(dev);
1836 if (ret)
1837 goto cleanup_render_ring;
1838 }
1839
1840 if (HAS_BLT(dev)) {
1841 ret = logical_blt_ring_init(dev);
1842 if (ret)
1843 goto cleanup_bsd_ring;
1844 }
1845
1846 if (HAS_VEBOX(dev)) {
1847 ret = logical_vebox_ring_init(dev);
1848 if (ret)
1849 goto cleanup_blt_ring;
1850 }
1851
1852 if (HAS_BSD2(dev)) {
1853 ret = logical_bsd2_ring_init(dev);
1854 if (ret)
1855 goto cleanup_vebox_ring;
1856 }
1857
1858 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
1859 if (ret)
1860 goto cleanup_bsd2_ring;
1861
1862 return 0;
1863
1864cleanup_bsd2_ring:
1865 intel_logical_ring_cleanup(&dev_priv->ring[VCS2]);
1866cleanup_vebox_ring:
1867 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
1868cleanup_blt_ring:
1869 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
1870cleanup_bsd_ring:
1871 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
1872cleanup_render_ring:
1873 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
1874
1875 return ret;
1876}
1877
Jeff McGee0cea6502015-02-13 10:27:56 -06001878static u32
1879make_rpcs(struct drm_device *dev)
1880{
1881 u32 rpcs = 0;
1882
1883 /*
1884 * No explicit RPCS request is needed to ensure full
1885 * slice/subslice/EU enablement prior to Gen9.
1886 */
1887 if (INTEL_INFO(dev)->gen < 9)
1888 return 0;
1889
1890 /*
1891 * Starting in Gen9, render power gating can leave
1892 * slice/subslice/EU in a partially enabled state. We
1893 * must make an explicit request through RPCS for full
1894 * enablement.
1895 */
1896 if (INTEL_INFO(dev)->has_slice_pg) {
1897 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
1898 rpcs |= INTEL_INFO(dev)->slice_total <<
1899 GEN8_RPCS_S_CNT_SHIFT;
1900 rpcs |= GEN8_RPCS_ENABLE;
1901 }
1902
1903 if (INTEL_INFO(dev)->has_subslice_pg) {
1904 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
1905 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
1906 GEN8_RPCS_SS_CNT_SHIFT;
1907 rpcs |= GEN8_RPCS_ENABLE;
1908 }
1909
1910 if (INTEL_INFO(dev)->has_eu_pg) {
1911 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1912 GEN8_RPCS_EU_MIN_SHIFT;
1913 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1914 GEN8_RPCS_EU_MAX_SHIFT;
1915 rpcs |= GEN8_RPCS_ENABLE;
1916 }
1917
1918 return rpcs;
1919}
1920
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001921static int
1922populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
1923 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
1924{
Thomas Daniel2d965532014-08-19 10:13:36 +01001925 struct drm_device *dev = ring->dev;
1926 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001927 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001928 struct page *page;
1929 uint32_t *reg_state;
1930 int ret;
1931
Thomas Daniel2d965532014-08-19 10:13:36 +01001932 if (!ppgtt)
1933 ppgtt = dev_priv->mm.aliasing_ppgtt;
1934
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001935 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1936 if (ret) {
1937 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1938 return ret;
1939 }
1940
1941 ret = i915_gem_object_get_pages(ctx_obj);
1942 if (ret) {
1943 DRM_DEBUG_DRIVER("Could not get object pages\n");
1944 return ret;
1945 }
1946
1947 i915_gem_object_pin_pages(ctx_obj);
1948
1949 /* The second page of the context object contains some fields which must
1950 * be set up prior to the first execution. */
1951 page = i915_gem_object_get_page(ctx_obj, 1);
1952 reg_state = kmap_atomic(page);
1953
1954 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1955 * commands followed by (reg, value) pairs. The values we are setting here are
1956 * only for the first context restore: on a subsequent save, the GPU will
1957 * recreate this batchbuffer with new values (including all the missing
1958 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
1959 if (ring->id == RCS)
1960 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(14);
1961 else
1962 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(11);
1963 reg_state[CTX_LRI_HEADER_0] |= MI_LRI_FORCE_POSTED;
1964 reg_state[CTX_CONTEXT_CONTROL] = RING_CONTEXT_CONTROL(ring);
1965 reg_state[CTX_CONTEXT_CONTROL+1] =
Zhi Wang5baa22c52015-02-10 17:11:36 +08001966 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1967 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001968 reg_state[CTX_RING_HEAD] = RING_HEAD(ring->mmio_base);
1969 reg_state[CTX_RING_HEAD+1] = 0;
1970 reg_state[CTX_RING_TAIL] = RING_TAIL(ring->mmio_base);
1971 reg_state[CTX_RING_TAIL+1] = 0;
1972 reg_state[CTX_RING_BUFFER_START] = RING_START(ring->mmio_base);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001973 /* Ring buffer start address is not known until the buffer is pinned.
1974 * It is written to the context image in execlists_update_context()
1975 */
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001976 reg_state[CTX_RING_BUFFER_CONTROL] = RING_CTL(ring->mmio_base);
1977 reg_state[CTX_RING_BUFFER_CONTROL+1] =
1978 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID;
1979 reg_state[CTX_BB_HEAD_U] = ring->mmio_base + 0x168;
1980 reg_state[CTX_BB_HEAD_U+1] = 0;
1981 reg_state[CTX_BB_HEAD_L] = ring->mmio_base + 0x140;
1982 reg_state[CTX_BB_HEAD_L+1] = 0;
1983 reg_state[CTX_BB_STATE] = ring->mmio_base + 0x110;
1984 reg_state[CTX_BB_STATE+1] = (1<<5);
1985 reg_state[CTX_SECOND_BB_HEAD_U] = ring->mmio_base + 0x11c;
1986 reg_state[CTX_SECOND_BB_HEAD_U+1] = 0;
1987 reg_state[CTX_SECOND_BB_HEAD_L] = ring->mmio_base + 0x114;
1988 reg_state[CTX_SECOND_BB_HEAD_L+1] = 0;
1989 reg_state[CTX_SECOND_BB_STATE] = ring->mmio_base + 0x118;
1990 reg_state[CTX_SECOND_BB_STATE+1] = 0;
1991 if (ring->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001992 reg_state[CTX_BB_PER_CTX_PTR] = ring->mmio_base + 0x1c0;
1993 reg_state[CTX_BB_PER_CTX_PTR+1] = 0;
1994 reg_state[CTX_RCS_INDIRECT_CTX] = ring->mmio_base + 0x1c4;
1995 reg_state[CTX_RCS_INDIRECT_CTX+1] = 0;
1996 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET] = ring->mmio_base + 0x1c8;
1997 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] = 0;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001998 if (ring->wa_ctx.obj) {
1999 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2000 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2001
2002 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2003 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2004 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2005
2006 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2007 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2008
2009 reg_state[CTX_BB_PER_CTX_PTR+1] =
2010 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2011 0x01;
2012 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002013 }
2014 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9);
2015 reg_state[CTX_LRI_HEADER_1] |= MI_LRI_FORCE_POSTED;
2016 reg_state[CTX_CTX_TIMESTAMP] = ring->mmio_base + 0x3a8;
2017 reg_state[CTX_CTX_TIMESTAMP+1] = 0;
2018 reg_state[CTX_PDP3_UDW] = GEN8_RING_PDP_UDW(ring, 3);
2019 reg_state[CTX_PDP3_LDW] = GEN8_RING_PDP_LDW(ring, 3);
2020 reg_state[CTX_PDP2_UDW] = GEN8_RING_PDP_UDW(ring, 2);
2021 reg_state[CTX_PDP2_LDW] = GEN8_RING_PDP_LDW(ring, 2);
2022 reg_state[CTX_PDP1_UDW] = GEN8_RING_PDP_UDW(ring, 1);
2023 reg_state[CTX_PDP1_LDW] = GEN8_RING_PDP_LDW(ring, 1);
2024 reg_state[CTX_PDP0_UDW] = GEN8_RING_PDP_UDW(ring, 0);
2025 reg_state[CTX_PDP0_LDW] = GEN8_RING_PDP_LDW(ring, 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002026
2027 /* With dynamic page allocation, PDPs may not be allocated at this point,
2028 * Point the unallocated PDPs to the scratch page
Michel Thierrye5815a22015-04-08 12:13:32 +01002029 */
2030 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2031 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2032 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2033 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002034 if (ring->id == RCS) {
2035 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Jeff McGee0cea6502015-02-13 10:27:56 -06002036 reg_state[CTX_R_PWR_CLK_STATE] = GEN8_R_PWR_CLK_STATE;
2037 reg_state[CTX_R_PWR_CLK_STATE+1] = make_rpcs(dev);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002038 }
2039
2040 kunmap_atomic(reg_state);
2041
2042 ctx_obj->dirty = 1;
2043 set_page_dirty(page);
2044 i915_gem_object_unpin_pages(ctx_obj);
2045
2046 return 0;
2047}
2048
Oscar Mateo73e4d072014-07-24 17:04:48 +01002049/**
2050 * intel_lr_context_free() - free the LRC specific bits of a context
2051 * @ctx: the LR context to free.
2052 *
2053 * The real context freeing is done in i915_gem_context_free: this only
2054 * takes care of the bits that are LRC related: the per-engine backing
2055 * objects and the logical ringbuffer.
2056 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002057void intel_lr_context_free(struct intel_context *ctx)
2058{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002059 int i;
2060
2061 for (i = 0; i < I915_NUM_RINGS; i++) {
2062 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002063
Oscar Mateo8c8579172014-07-24 17:04:14 +01002064 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002065 struct intel_ringbuffer *ringbuf =
2066 ctx->engine[i].ringbuf;
2067 struct intel_engine_cs *ring = ringbuf->ring;
2068
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002069 if (ctx == ring->default_context) {
2070 intel_unpin_ringbuffer_obj(ringbuf);
2071 i915_gem_object_ggtt_unpin(ctx_obj);
2072 }
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02002073 WARN_ON(ctx->engine[ring->id].pin_count);
Oscar Mateo84c23772014-07-24 17:04:15 +01002074 intel_destroy_ringbuffer_obj(ringbuf);
2075 kfree(ringbuf);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002076 drm_gem_object_unreference(&ctx_obj->base);
2077 }
2078 }
2079}
2080
2081static uint32_t get_lr_context_size(struct intel_engine_cs *ring)
2082{
2083 int ret = 0;
2084
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002085 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002086
2087 switch (ring->id) {
2088 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002089 if (INTEL_INFO(ring->dev)->gen >= 9)
2090 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2091 else
2092 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002093 break;
2094 case VCS:
2095 case BCS:
2096 case VECS:
2097 case VCS2:
2098 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2099 break;
2100 }
2101
2102 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002103}
2104
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002105static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002106 struct drm_i915_gem_object *default_ctx_obj)
2107{
2108 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2109
2110 /* The status page is offset 0 from the default context object
2111 * in LRC mode. */
2112 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj);
2113 ring->status_page.page_addr =
2114 kmap(sg_page(default_ctx_obj->pages->sgl));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002115 ring->status_page.obj = default_ctx_obj;
2116
2117 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2118 (u32)ring->status_page.gfx_addr);
2119 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002120}
2121
Oscar Mateo73e4d072014-07-24 17:04:48 +01002122/**
2123 * intel_lr_context_deferred_create() - create the LRC specific bits of a context
2124 * @ctx: LR context to create.
2125 * @ring: engine to be used with the context.
2126 *
2127 * This function can be called more than once, with different engines, if we plan
2128 * to use the context with them. The context backing objects and the ringbuffers
2129 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2130 * the creation is a deferred call: it's better to make sure first that we need to use
2131 * a given ring with the context.
2132 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002133 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002134 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002135int intel_lr_context_deferred_create(struct intel_context *ctx,
2136 struct intel_engine_cs *ring)
2137{
Oscar Mateodcb4c122014-11-13 10:28:10 +00002138 const bool is_global_default_ctx = (ctx == ring->default_context);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002139 struct drm_device *dev = ring->dev;
2140 struct drm_i915_gem_object *ctx_obj;
2141 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002142 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002143 int ret;
2144
Oscar Mateoede7d422014-07-24 17:04:12 +01002145 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002146 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002147
Oscar Mateo8c8579172014-07-24 17:04:14 +01002148 context_size = round_up(get_lr_context_size(ring), 4096);
2149
Chris Wilson149c86e2015-04-07 16:21:11 +01002150 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002151 if (!ctx_obj) {
2152 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2153 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002154 }
2155
Oscar Mateodcb4c122014-11-13 10:28:10 +00002156 if (is_global_default_ctx) {
2157 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN, 0);
2158 if (ret) {
2159 DRM_DEBUG_DRIVER("Pin LRC backing obj failed: %d\n",
2160 ret);
2161 drm_gem_object_unreference(&ctx_obj->base);
2162 return ret;
2163 }
Oscar Mateo8c8579172014-07-24 17:04:14 +01002164 }
2165
Oscar Mateo84c23772014-07-24 17:04:15 +01002166 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2167 if (!ringbuf) {
2168 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2169 ring->name);
Oscar Mateo84c23772014-07-24 17:04:15 +01002170 ret = -ENOMEM;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002171 goto error_unpin_ctx;
Oscar Mateo84c23772014-07-24 17:04:15 +01002172 }
2173
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002174 ringbuf->ring = ring;
Oscar Mateo582d67f2014-07-24 17:04:16 +01002175
Oscar Mateo84c23772014-07-24 17:04:15 +01002176 ringbuf->size = 32 * PAGE_SIZE;
2177 ringbuf->effective_size = ringbuf->size;
2178 ringbuf->head = 0;
2179 ringbuf->tail = 0;
Oscar Mateo84c23772014-07-24 17:04:15 +01002180 ringbuf->last_retired_head = -1;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002181 intel_ring_update_space(ringbuf);
Oscar Mateo84c23772014-07-24 17:04:15 +01002182
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002183 if (ringbuf->obj == NULL) {
2184 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2185 if (ret) {
2186 DRM_DEBUG_DRIVER(
2187 "Failed to allocate ringbuffer obj %s: %d\n",
Oscar Mateo84c23772014-07-24 17:04:15 +01002188 ring->name, ret);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002189 goto error_free_rbuf;
2190 }
2191
2192 if (is_global_default_ctx) {
2193 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2194 if (ret) {
2195 DRM_ERROR(
2196 "Failed to pin and map ringbuffer %s: %d\n",
2197 ring->name, ret);
2198 goto error_destroy_rbuf;
2199 }
2200 }
2201
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002202 }
2203
2204 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2205 if (ret) {
2206 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002207 goto error;
Oscar Mateo84c23772014-07-24 17:04:15 +01002208 }
2209
2210 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002211 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002212
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002213 if (ctx == ring->default_context)
2214 lrc_setup_hardware_status_page(ring, ctx_obj);
Thomas Daniele7778be2014-12-02 12:50:48 +00002215 else if (ring->id == RCS && !ctx->rcs_initialized) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002216 if (ring->init_context) {
John Harrison76c39162015-05-29 17:43:43 +01002217 struct drm_i915_gem_request *req;
2218
2219 ret = i915_gem_request_alloc(ring, ctx, &req);
2220 if (ret)
2221 return ret;
2222
John Harrison87531812015-05-29 17:43:44 +01002223 ret = ring->init_context(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002224 if (ret) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002225 DRM_ERROR("ring init context: %d\n", ret);
John Harrison76c39162015-05-29 17:43:43 +01002226 i915_gem_request_cancel(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002227 ctx->engine[ring->id].ringbuf = NULL;
2228 ctx->engine[ring->id].state = NULL;
2229 goto error;
2230 }
John Harrison76c39162015-05-29 17:43:43 +01002231
John Harrison75289872015-05-29 17:43:49 +01002232 i915_add_request_no_flush(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00002233 }
2234
Oscar Mateo564ddb22014-08-21 11:40:54 +01002235 ctx->rcs_initialized = true;
2236 }
2237
Oscar Mateoede7d422014-07-24 17:04:12 +01002238 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002239
2240error:
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002241 if (is_global_default_ctx)
2242 intel_unpin_ringbuffer_obj(ringbuf);
2243error_destroy_rbuf:
2244 intel_destroy_ringbuffer_obj(ringbuf);
2245error_free_rbuf:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002246 kfree(ringbuf);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002247error_unpin_ctx:
Oscar Mateodcb4c122014-11-13 10:28:10 +00002248 if (is_global_default_ctx)
2249 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002250 drm_gem_object_unreference(&ctx_obj->base);
2251 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002252}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002253
2254void intel_lr_context_reset(struct drm_device *dev,
2255 struct intel_context *ctx)
2256{
2257 struct drm_i915_private *dev_priv = dev->dev_private;
2258 struct intel_engine_cs *ring;
2259 int i;
2260
2261 for_each_ring(ring, dev_priv, i) {
2262 struct drm_i915_gem_object *ctx_obj =
2263 ctx->engine[ring->id].state;
2264 struct intel_ringbuffer *ringbuf =
2265 ctx->engine[ring->id].ringbuf;
2266 uint32_t *reg_state;
2267 struct page *page;
2268
2269 if (!ctx_obj)
2270 continue;
2271
2272 if (i915_gem_object_get_pages(ctx_obj)) {
2273 WARN(1, "Failed get_pages for context obj\n");
2274 continue;
2275 }
2276 page = i915_gem_object_get_page(ctx_obj, 1);
2277 reg_state = kmap_atomic(page);
2278
2279 reg_state[CTX_RING_HEAD+1] = 0;
2280 reg_state[CTX_RING_TAIL+1] = 0;
2281
2282 kunmap_atomic(reg_state);
2283
2284 ringbuf->head = 0;
2285 ringbuf->tail = 0;
2286 }
2287}