blob: 2b7e6bbc017b2c5279820de48b15d1620c10d51c [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Michel Thierry71562912016-02-23 10:31:49 +0000227#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
228#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100229
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000230static int intel_lr_context_pin(struct intel_context *ctx,
231 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000269 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000271 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000272 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000273
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000276 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 engine->ctx_desc_template = GEN8_CTX_VALID;
279 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280 GEN8_CTX_ADDRESSING_MODE_SHIFT;
281 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000282 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
283 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000284
285 /* TODO: WaDisableLiteRestore when we start using semaphore
286 * signalling between Command Streamers */
287 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
288
289 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
290 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000291 if (engine->disable_lite_restore_wa)
292 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293}
294
295/**
296 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
297 * descriptor for a pinned context
298 *
299 * @ctx: Context to work on
300 * @ring: Engine the descriptor will be used with
301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
307 * This is what a descriptor looks like, from LSB to MSB:
308 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
309 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
310 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
311 * bits 52-63: reserved, may encode the engine ID (for GuC)
312 */
313static void
314intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000315 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316{
317 uint64_t lrca, desc;
318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000319 lrca = ctx->engine[engine->id].lrc_vma->node.start +
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320 LRC_PPHWSP_PN * PAGE_SIZE;
321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000322 desc = engine->ctx_desc_template; /* bits 0-11 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323 desc |= lrca; /* bits 12-31 */
324 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327}
328
329uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000330 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000332 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000333}
334
Oscar Mateo73e4d072014-07-24 17:04:48 +0100335/**
336 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337 * @ctx: Context to get the ID for
338 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100339 *
340 * Do not confuse with ctx->id! Unfortunately we have a name overload
341 * here: the old context ID we pass to userspace as a handler so that
342 * they can refer to a context, and the new context ID we pass to the
343 * ELSP so that the GPU can inform us of the context status via
344 * interrupts.
345 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000346 * The context ID is a portion of the context descriptor, so we can
347 * just extract the required part from the cached descriptor.
348 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100349 * Return: 20-bits globally unique context ID.
350 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000351u32 intel_execlists_ctx_id(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000352 struct intel_engine_cs *engine)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000354 return intel_lr_context_descriptor(ctx, engine) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355}
356
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300357static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
358 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300360
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000361 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000363 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300364 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000367 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300368 rq1->elsp_submitted++;
369 } else {
370 desc[1] = 0;
371 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000373 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300374 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
378 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200379
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000382 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100383
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300384 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000385 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386}
387
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000388static void
389execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
390{
391 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
392 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
393 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
395}
396
397static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100398{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300400 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000401 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100402
Mika Kuoppala05d98242015-07-03 17:09:33 +0300403 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000405 /* True 32b PPGTT with dynamic page allocation: update PDP
406 * registers and point the unallocated PDPs to scratch page.
407 * PML4 is allocated during ppgtt init, so this is not needed
408 * in 48-bit mode.
409 */
410 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
411 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100412}
413
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300414static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
415 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000417 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100418 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000419
Mika Kuoppala05d98242015-07-03 17:09:33 +0300420 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100421
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300422 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300423 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100424
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100425 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100426 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000427
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300428 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000429
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100430 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100431 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100432}
433
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000434static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100435{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000436 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000437 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100440
Peter Antoine779949f2015-05-11 16:03:27 +0100441 /*
442 * If irqs are not active generate a warning as batches that finish
443 * without the irqs may get lost and a GPU Hang may occur.
444 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000445 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100446
Michel Thierryacdd8842014-07-24 17:04:38 +0100447 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000448 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100449 execlist_link) {
450 if (!req0) {
451 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000452 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100453 /* Same ctx: ignore first request, as second request
454 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100455 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000456 list_move_tail(&req0->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 &engine->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100458 req0 = cursor;
459 } else {
460 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000461 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100462 break;
463 }
464 }
465
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000466 if (unlikely(!req0))
467 return;
468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000469 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100470 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000471 * WaIdleLiteRestore: make sure we never cause a lite restore
472 * with HEAD==TAIL.
473 *
474 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
475 * resubmit the request. See gen8_emit_request() for where we
476 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000481 req0->tail += 8;
482 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100483 }
484
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300485 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100486}
487
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000488static unsigned int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489execlists_check_remove_request(struct intel_engine_cs *engine, u32 request_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100490{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000491 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000496 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497 execlist_link);
498
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000499 if (!head_req)
500 return 0;
Oscar Mateoe1fee722014-07-24 17:04:40 +0100501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 if (unlikely(intel_execlists_ctx_id(head_req->ctx, engine) != request_id))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
506
507 if (--head_req->elsp_submitted > 0)
508 return 0;
509
510 list_move_tail(&head_req->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000511 &engine->execlist_retired_req_list);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000512
513 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100514}
515
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000516static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000517get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800519{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800522
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526
527 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
528 return 0;
529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531 read_pointer));
532
533 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Oscar Mateo73e4d072014-07-24 17:04:48 +0100536/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100537 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100539 *
540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
600 execlists_context_unqueue(engine);
601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000609static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000612 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100613 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Dave Gordoned54c1a2016-01-19 19:02:54 +0000615 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 intel_lr_context_pin(request->ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100617
John Harrison9bb1af42015-05-29 17:44:13 +0100618 i915_gem_request_reference(request);
619
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100620 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100621
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623 if (++num_elements > 2)
624 break;
625
626 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000627 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100628
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000630 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100631 execlist_link);
632
John Harrisonae707972015-05-29 17:44:14 +0100633 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100634 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000635 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000636 list_move_tail(&tail_req->execlist_link,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 &engine->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100638 }
639 }
640
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100642 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100644
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100645 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100646}
647
John Harrison2f200552015-05-29 17:43:53 +0100648static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100649{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000650 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100651 uint32_t flush_domains;
652 int ret;
653
654 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000655 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 flush_domains = I915_GEM_GPU_DOMAINS;
657
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 if (ret)
660 return ret;
661
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000662 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100663 return 0;
664}
665
John Harrison535fbe82015-05-29 17:43:32 +0100666static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct list_head *vmas)
668{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000669 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct i915_vma *vma;
671 uint32_t flush_domains = 0;
672 bool flush_chipset = false;
673 int ret;
674
675 list_for_each_entry(vma, vmas, exec_list) {
676 struct drm_i915_gem_object *obj = vma->obj;
677
Chris Wilson03ade512015-04-27 13:41:18 +0100678 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000679 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100680 if (ret)
681 return ret;
682 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100683
684 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
685 flush_chipset |= i915_gem_clflush_object(obj, false);
686
687 flush_domains |= obj->base.write_domain;
688 }
689
690 if (flush_domains & I915_GEM_DOMAIN_GTT)
691 wmb();
692
693 /* Unconditionally invalidate gpu caches and ensure that we do flush
694 * any residual writes from the previous batch.
695 */
John Harrison2f200552015-05-29 17:43:53 +0100696 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100697}
698
John Harrison40e895c2015-05-29 17:43:26 +0100699int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000700{
Dave Gordone28e4042016-01-19 19:02:55 +0000701 int ret = 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000702
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000703 request->ringbuf = request->ctx->engine[request->engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300704
Alex Daia7e02192015-12-16 11:45:55 -0800705 if (i915.enable_guc_submission) {
706 /*
707 * Check that the GuC has space for the request before
708 * going any further, as the i915_add_request() call
709 * later on mustn't fail ...
710 */
711 struct intel_guc *guc = &request->i915->guc;
712
713 ret = i915_guc_wq_check_space(guc->execbuf_client);
714 if (ret)
715 return ret;
716 }
717
Dave Gordone28e4042016-01-19 19:02:55 +0000718 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000719 ret = intel_lr_context_pin(request->ctx, request->engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000720
721 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000722}
723
John Harrisonae707972015-05-29 17:44:14 +0100724static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100725 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000726{
John Harrisonae707972015-05-29 17:44:14 +0100727 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000728 struct intel_engine_cs *engine = req->engine;
John Harrisonae707972015-05-29 17:44:14 +0100729 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100730 unsigned space;
731 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000732
733 if (intel_ring_space(ringbuf) >= bytes)
734 return 0;
735
John Harrison79bbcc22015-06-30 12:40:55 +0100736 /* The whole point of reserving space is to not wait! */
737 WARN_ON(ringbuf->reserved_in_use);
738
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000739 list_for_each_entry(target, &engine->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000740 /*
741 * The request queue is per-engine, so can contain requests
742 * from multiple ringbuffers. Here, we must ignore any that
743 * aren't from the ringbuffer we're considering.
744 */
John Harrisonae707972015-05-29 17:44:14 +0100745 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000746 continue;
747
748 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100749 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100750 ringbuf->size);
751 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000752 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000753 }
754
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000755 if (WARN_ON(&target->list == &engine->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000756 return -ENOSPC;
757
John Harrisonae707972015-05-29 17:44:14 +0100758 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000759 if (ret)
760 return ret;
761
Chris Wilsonb4716182015-04-27 13:41:17 +0100762 ringbuf->space = space;
763 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000764}
765
766/*
767 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100768 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000769 *
770 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
771 * really happens during submission is that the context and current tail will be placed
772 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
773 * point, the tail *inside* the context is updated and the ELSP written to.
774 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200775static int
John Harrisonae707972015-05-29 17:44:14 +0100776intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000777{
Chris Wilson7c17d372016-01-20 15:43:35 +0200778 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100779 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000780 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000781
Chris Wilson7c17d372016-01-20 15:43:35 +0200782 intel_logical_ring_advance(ringbuf);
783 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000784
Chris Wilson7c17d372016-01-20 15:43:35 +0200785 /*
786 * Here we add two extra NOOPs as padding to avoid
787 * lite restore of a context with HEAD==TAIL.
788 *
789 * Caller must reserve WA_TAIL_DWORDS for us!
790 */
791 intel_logical_ring_emit(ringbuf, MI_NOOP);
792 intel_logical_ring_emit(ringbuf, MI_NOOP);
793 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100794
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000795 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200796 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000797
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000798 if (engine->last_context != request->ctx) {
799 if (engine->last_context)
800 intel_lr_context_unpin(engine->last_context, engine);
801 if (request->ctx != request->i915->kernel_context) {
802 intel_lr_context_pin(request->ctx, engine);
803 engine->last_context = request->ctx;
804 } else {
805 engine->last_context = NULL;
806 }
807 }
808
Alex Daid1675192015-08-12 15:43:43 +0100809 if (dev_priv->guc.execbuf_client)
810 i915_guc_submit(dev_priv->guc.execbuf_client, request);
811 else
812 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200813
814 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000815}
816
John Harrison79bbcc22015-06-30 12:40:55 +0100817static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000818{
819 uint32_t __iomem *virt;
820 int rem = ringbuf->size - ringbuf->tail;
821
John Harrisonbc0dce32015-03-19 12:30:07 +0000822 virt = ringbuf->virtual_start + ringbuf->tail;
823 rem /= 4;
824 while (rem--)
825 iowrite32(MI_NOOP, virt++);
826
827 ringbuf->tail = 0;
828 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000829}
830
John Harrisonae707972015-05-29 17:44:14 +0100831static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000832{
John Harrisonae707972015-05-29 17:44:14 +0100833 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100834 int remain_usable = ringbuf->effective_size - ringbuf->tail;
835 int remain_actual = ringbuf->size - ringbuf->tail;
836 int ret, total_bytes, wait_bytes = 0;
837 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000838
John Harrison79bbcc22015-06-30 12:40:55 +0100839 if (ringbuf->reserved_in_use)
840 total_bytes = bytes;
841 else
842 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100843
John Harrison79bbcc22015-06-30 12:40:55 +0100844 if (unlikely(bytes > remain_usable)) {
845 /*
846 * Not enough space for the basic request. So need to flush
847 * out the remainder and then wait for base + reserved.
848 */
849 wait_bytes = remain_actual + total_bytes;
850 need_wrap = true;
851 } else {
852 if (unlikely(total_bytes > remain_usable)) {
853 /*
854 * The base request will fit but the reserved space
Akash Goel782f6bc2016-03-11 14:56:42 +0530855 * falls off the end. So don't need an immediate wrap
856 * and only need to effectively wait for the reserved
857 * size space from the start of ringbuffer.
John Harrison79bbcc22015-06-30 12:40:55 +0100858 */
859 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +0100860 } else if (total_bytes > ringbuf->space) {
861 /* No wrapping required, just waiting. */
862 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100863 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000864 }
865
John Harrison79bbcc22015-06-30 12:40:55 +0100866 if (wait_bytes) {
867 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000868 if (unlikely(ret))
869 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100870
871 if (need_wrap)
872 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000873 }
874
875 return 0;
876}
877
878/**
879 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
880 *
Masanari Iida374887b2015-09-13 21:08:31 +0900881 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000882 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
883 *
884 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
885 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
886 * and also preallocates a request (every workload submission is still mediated through
887 * requests, same as it did with legacy ringbuffer submission).
888 *
889 * Return: non-zero if the ringbuffer is not ready to be written to.
890 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300891int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000892{
John Harrisonbc0dce32015-03-19 12:30:07 +0000893 int ret;
894
John Harrisonae707972015-05-29 17:44:14 +0100895 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000896 if (ret)
897 return ret;
898
John Harrison4d616a22015-05-29 17:44:08 +0100899 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000900 return 0;
901}
902
John Harrisonccd98fe2015-05-29 17:44:09 +0100903int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
904{
905 /*
906 * The first call merely notes the reserve request and is common for
907 * all back ends. The subsequent localised _begin() call actually
908 * ensures that the reservation is available. Without the begin, if
909 * the request creator immediately submitted the request without
910 * adding any commands to it then there might not actually be
911 * sufficient room for the submission commands.
912 */
913 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
914
915 return intel_logical_ring_begin(request, 0);
916}
917
Oscar Mateo73e4d072014-07-24 17:04:48 +0100918/**
919 * execlists_submission() - submit a batchbuffer for execution, Execlists style
920 * @dev: DRM device.
921 * @file: DRM file.
922 * @ring: Engine Command Streamer to submit to.
923 * @ctx: Context to employ for this submission.
924 * @args: execbuffer call arguments.
925 * @vmas: list of vmas.
926 * @batch_obj: the batchbuffer to submit.
927 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000928 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100929 *
930 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
931 * away the submission details of the execbuffer ioctl call.
932 *
933 * Return: non-zero if the submission fails.
934 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100935int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100936 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100937 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100938{
John Harrison5f19e2b2015-05-29 17:43:27 +0100939 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000940 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100941 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100943 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100944 int instp_mode;
945 u32 instp_mask;
946 int ret;
947
948 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
949 instp_mask = I915_EXEC_CONSTANTS_MASK;
950 switch (instp_mode) {
951 case I915_EXEC_CONSTANTS_REL_GENERAL:
952 case I915_EXEC_CONSTANTS_ABSOLUTE:
953 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000954 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100955 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
956 return -EINVAL;
957 }
958
959 if (instp_mode != dev_priv->relative_constants_mode) {
960 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
961 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
962 return -EINVAL;
963 }
964
965 /* The HW changed the meaning on this bit on gen6 */
966 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
967 }
968 break;
969 default:
970 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
971 return -EINVAL;
972 }
973
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100974 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
975 DRM_DEBUG("sol reset is gen7 only\n");
976 return -EINVAL;
977 }
978
John Harrison535fbe82015-05-29 17:43:32 +0100979 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100980 if (ret)
981 return ret;
982
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000983 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100984 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100985 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100986 if (ret)
987 return ret;
988
989 intel_logical_ring_emit(ringbuf, MI_NOOP);
990 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200991 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100992 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
993 intel_logical_ring_advance(ringbuf);
994
995 dev_priv->relative_constants_mode = instp_mode;
996 }
997
John Harrison5f19e2b2015-05-29 17:43:27 +0100998 exec_start = params->batch_obj_vm_offset +
999 args->batch_start_offset;
1000
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001001 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001002 if (ret)
1003 return ret;
1004
John Harrison95c24162015-05-29 17:43:31 +01001005 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +00001006
John Harrison8a8edb52015-05-29 17:43:33 +01001007 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001008
Oscar Mateo454afeb2014-07-24 17:04:22 +01001009 return 0;
1010}
1011
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001012void intel_execlists_retire_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001013{
Nick Hoath6d3d8272015-01-15 13:10:39 +00001014 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001015 struct list_head retired_list;
1016
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001017 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
1018 if (list_empty(&engine->execlist_retired_req_list))
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001019 return;
1020
1021 INIT_LIST_HEAD(&retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001022 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001023 list_replace_init(&engine->execlist_retired_req_list, &retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001024 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001025
1026 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001027 struct intel_context *ctx = req->ctx;
1028 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001029 ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001030
Dave Gordoned54c1a2016-01-19 19:02:54 +00001031 if (ctx_obj && (ctx != req->i915->kernel_context))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001032 intel_lr_context_unpin(ctx, engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001033
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001034 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +00001035 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001036 }
1037}
1038
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001039void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001040{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001041 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001042 int ret;
1043
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001044 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001045 return;
1046
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001047 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001048 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001049 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001050 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001051
1052 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001053 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
1054 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
1055 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001056 return;
1057 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001058 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001059}
1060
John Harrison4866d722015-05-29 17:43:55 +01001061int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001062{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001063 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001064 int ret;
1065
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001066 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001067 return 0;
1068
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001069 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001070 if (ret)
1071 return ret;
1072
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001073 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001074 return 0;
1075}
1076
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001077static int intel_lr_context_do_pin(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001078 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001079{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001080 struct drm_device *dev = engine->dev;
Nick Hoathe84fe802015-09-11 12:53:46 +01001081 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001082 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
1083 struct intel_ringbuffer *ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001084 void *vaddr;
1085 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001086 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001087
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001088 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001089
Nick Hoathe84fe802015-09-11 12:53:46 +01001090 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1091 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1092 if (ret)
1093 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001094
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001095 vaddr = i915_gem_object_pin_map(ctx_obj);
1096 if (IS_ERR(vaddr)) {
1097 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001098 goto unpin_ctx_obj;
1099 }
1100
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001101 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1102
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001103 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01001104 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001105 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001106
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001107 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1108 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +00001109 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001110 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +01001111 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001112
Nick Hoathe84fe802015-09-11 12:53:46 +01001113 /* Invalidate GuC TLB. */
1114 if (i915.enable_guc_submission)
1115 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001116
1117 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001118
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001119unpin_map:
1120 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001121unpin_ctx_obj:
1122 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001123
1124 return ret;
1125}
1126
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001127static int intel_lr_context_pin(struct intel_context *ctx,
1128 struct intel_engine_cs *engine)
Nick Hoathe84fe802015-09-11 12:53:46 +01001129{
1130 int ret = 0;
Nick Hoathe84fe802015-09-11 12:53:46 +01001131
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001132 if (ctx->engine[engine->id].pin_count++ == 0) {
1133 ret = intel_lr_context_do_pin(ctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001134 if (ret)
1135 goto reset_pin_count;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001136
1137 i915_gem_context_reference(ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001138 }
1139 return ret;
1140
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001141reset_pin_count:
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001142 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001143 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001144}
1145
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001146void intel_lr_context_unpin(struct intel_context *ctx,
1147 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001148{
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001149 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001150
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +00001151 WARN_ON(!mutex_is_locked(&ctx->i915->dev->struct_mutex));
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001152 if (--ctx->engine[engine->id].pin_count == 0) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001153 i915_gem_object_unpin_map(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001154 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001155 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001156 ctx->engine[engine->id].lrc_vma = NULL;
1157 ctx->engine[engine->id].lrc_desc = 0;
1158 ctx->engine[engine->id].lrc_reg_state = NULL;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001159
1160 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001161 }
1162}
1163
John Harrisone2be4fa2015-05-29 17:43:54 +01001164static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001165{
1166 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001167 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001168 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001169 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001170 struct drm_i915_private *dev_priv = dev->dev_private;
1171 struct i915_workarounds *w = &dev_priv->workarounds;
1172
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001173 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001174 return 0;
1175
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001176 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001177 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001178 if (ret)
1179 return ret;
1180
John Harrison4d616a22015-05-29 17:44:08 +01001181 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001182 if (ret)
1183 return ret;
1184
1185 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1186 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001187 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001188 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1189 }
1190 intel_logical_ring_emit(ringbuf, MI_NOOP);
1191
1192 intel_logical_ring_advance(ringbuf);
1193
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001194 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001195 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001196 if (ret)
1197 return ret;
1198
1199 return 0;
1200}
1201
Arun Siluvery83b8a982015-07-08 10:27:05 +01001202#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001203 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001204 int __index = (index)++; \
1205 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001206 return -ENOSPC; \
1207 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001208 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001209 } while (0)
1210
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001211#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001212 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001213
1214/*
1215 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1216 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1217 * but there is a slight complication as this is applied in WA batch where the
1218 * values are only initialized once so we cannot take register value at the
1219 * beginning and reuse it further; hence we save its value to memory, upload a
1220 * constant value with bit21 set and then we restore it back with the saved value.
1221 * To simplify the WA, a constant value is formed by using the default value
1222 * of this register. This shouldn't be a problem because we are only modifying
1223 * it for a short period and this batch in non-premptible. We can ofcourse
1224 * use additional instructions that read the actual value of the register
1225 * at that time and set our bit of interest but it makes the WA complicated.
1226 *
1227 * This WA is also required for Gen9 so extracting as a function avoids
1228 * code duplication.
1229 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001230static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001231 uint32_t *const batch,
1232 uint32_t index)
1233{
1234 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1235
Arun Siluverya4106a72015-07-14 15:01:29 +01001236 /*
1237 * WaDisableLSQCROPERFforOCL:skl
1238 * This WA is implemented in skl_init_clock_gating() but since
1239 * this batch updates GEN8_L3SQCREG4 with default value we need to
1240 * set this bit here to retain the WA during flush.
1241 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001242 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001243 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1244
Arun Siluveryf1afe242015-08-04 16:22:20 +01001245 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001246 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001247 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001248 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001249 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001250
Arun Siluvery83b8a982015-07-08 10:27:05 +01001251 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001252 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001253 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001254
Arun Siluvery83b8a982015-07-08 10:27:05 +01001255 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1256 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1257 PIPE_CONTROL_DC_FLUSH_ENABLE));
1258 wa_ctx_emit(batch, index, 0);
1259 wa_ctx_emit(batch, index, 0);
1260 wa_ctx_emit(batch, index, 0);
1261 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001262
Arun Siluveryf1afe242015-08-04 16:22:20 +01001263 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001264 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001265 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001266 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001267 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001268
1269 return index;
1270}
1271
Arun Siluvery17ee9502015-06-19 19:07:01 +01001272static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1273 uint32_t offset,
1274 uint32_t start_alignment)
1275{
1276 return wa_ctx->offset = ALIGN(offset, start_alignment);
1277}
1278
1279static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1280 uint32_t offset,
1281 uint32_t size_alignment)
1282{
1283 wa_ctx->size = offset - wa_ctx->offset;
1284
1285 WARN(wa_ctx->size % size_alignment,
1286 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1287 wa_ctx->size, size_alignment);
1288 return 0;
1289}
1290
1291/**
1292 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1293 *
1294 * @ring: only applicable for RCS
1295 * @wa_ctx: structure representing wa_ctx
1296 * offset: specifies start of the batch, should be cache-aligned. This is updated
1297 * with the offset value received as input.
1298 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1299 * @batch: page in which WA are loaded
1300 * @offset: This field specifies the start of the batch, it should be
1301 * cache-aligned otherwise it is adjusted accordingly.
1302 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1303 * initialized at the beginning and shared across all contexts but this field
1304 * helps us to have multiple batches at different offsets and select them based
1305 * on a criteria. At the moment this batch always start at the beginning of the page
1306 * and at this point we don't have multiple wa_ctx batch buffers.
1307 *
1308 * The number of WA applied are not known at the beginning; we use this field
1309 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001310 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001311 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1312 * so it adds NOOPs as padding to make it cacheline aligned.
1313 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1314 * makes a complete batch buffer.
1315 *
1316 * Return: non-zero if we exceed the PAGE_SIZE limit.
1317 */
1318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001320 struct i915_wa_ctx_bb *wa_ctx,
1321 uint32_t *const batch,
1322 uint32_t *offset)
1323{
Arun Siluvery0160f052015-06-23 15:46:57 +01001324 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001325 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1326
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001327 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001328 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001329
Arun Siluveryc82435b2015-06-19 18:37:13 +01001330 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001331 if (IS_BROADWELL(engine->dev)) {
1332 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001333 if (rc < 0)
1334 return rc;
1335 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001336 }
1337
Arun Siluvery0160f052015-06-23 15:46:57 +01001338 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1339 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001340 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001341
Arun Siluvery83b8a982015-07-08 10:27:05 +01001342 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1343 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1344 PIPE_CONTROL_GLOBAL_GTT_IVB |
1345 PIPE_CONTROL_CS_STALL |
1346 PIPE_CONTROL_QW_WRITE));
1347 wa_ctx_emit(batch, index, scratch_addr);
1348 wa_ctx_emit(batch, index, 0);
1349 wa_ctx_emit(batch, index, 0);
1350 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001351
Arun Siluvery17ee9502015-06-19 19:07:01 +01001352 /* Pad to end of cacheline */
1353 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001354 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001355
1356 /*
1357 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1358 * execution depends on the length specified in terms of cache lines
1359 * in the register CTX_RCS_INDIRECT_CTX
1360 */
1361
1362 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1363}
1364
1365/**
1366 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1367 *
1368 * @ring: only applicable for RCS
1369 * @wa_ctx: structure representing wa_ctx
1370 * offset: specifies start of the batch, should be cache-aligned.
1371 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001372 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001373 * @offset: This field specifies the start of this batch.
1374 * This batch is started immediately after indirect_ctx batch. Since we ensure
1375 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1376 *
1377 * The number of DWORDS written are returned using this field.
1378 *
1379 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1380 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1381 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001382static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001383 struct i915_wa_ctx_bb *wa_ctx,
1384 uint32_t *const batch,
1385 uint32_t *offset)
1386{
1387 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1388
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001389 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001390 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001391
Arun Siluvery83b8a982015-07-08 10:27:05 +01001392 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001393
1394 return wa_ctx_end(wa_ctx, *offset = index, 1);
1395}
1396
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001397static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001398 struct i915_wa_ctx_bb *wa_ctx,
1399 uint32_t *const batch,
1400 uint32_t *offset)
1401{
Arun Siluverya4106a72015-07-14 15:01:29 +01001402 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001403 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001404 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1405
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001406 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001407 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001408 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001409 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001410
Arun Siluverya4106a72015-07-14 15:01:29 +01001411 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001412 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001413 if (ret < 0)
1414 return ret;
1415 index = ret;
1416
Arun Siluvery0504cff2015-07-14 15:01:27 +01001417 /* Pad to end of cacheline */
1418 while (index % CACHELINE_DWORDS)
1419 wa_ctx_emit(batch, index, MI_NOOP);
1420
1421 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1422}
1423
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001424static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001425 struct i915_wa_ctx_bb *wa_ctx,
1426 uint32_t *const batch,
1427 uint32_t *offset)
1428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001429 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001430 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1431
Arun Siluvery9b014352015-07-14 15:01:30 +01001432 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001433 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001434 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001435 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001436 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001437 wa_ctx_emit(batch, index,
1438 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1439 wa_ctx_emit(batch, index, MI_NOOP);
1440 }
1441
Tim Goreb1e429f2016-03-21 14:37:29 +00001442 /* WaClearTdlStateAckDirtyBits:bxt */
1443 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1444 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1445
1446 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1447 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1448
1449 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1450 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1451
1452 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1453 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1454
1455 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1456 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1457 wa_ctx_emit(batch, index, 0x0);
1458 wa_ctx_emit(batch, index, MI_NOOP);
1459 }
1460
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001461 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001462 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001463 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001464 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1465
Arun Siluvery0504cff2015-07-14 15:01:27 +01001466 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1467
1468 return wa_ctx_end(wa_ctx, *offset = index, 1);
1469}
1470
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001471static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001472{
1473 int ret;
1474
Dave Gordond37cd8a2016-04-22 19:14:32 +01001475 engine->wa_ctx.obj = i915_gem_object_create(engine->dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001476 PAGE_ALIGN(size));
1477 if (!engine->wa_ctx.obj) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001478 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1479 return -ENOMEM;
1480 }
1481
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001482 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001483 if (ret) {
1484 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1485 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001486 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001487 return ret;
1488 }
1489
1490 return 0;
1491}
1492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001493static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001494{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001495 if (engine->wa_ctx.obj) {
1496 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1497 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1498 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001499 }
1500}
1501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001502static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001503{
1504 int ret;
1505 uint32_t *batch;
1506 uint32_t offset;
1507 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001508 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001509
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001510 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001511
Arun Siluvery5e60d792015-06-23 15:50:44 +01001512 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001513 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001514 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001515 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001516 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001517 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001518
Arun Siluveryc4db7592015-06-19 18:37:11 +01001519 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001520 if (engine->scratch.obj == NULL) {
1521 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001522 return -EINVAL;
1523 }
1524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001525 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001526 if (ret) {
1527 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1528 return ret;
1529 }
1530
Dave Gordon033908a2015-12-10 18:51:23 +00001531 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001532 batch = kmap_atomic(page);
1533 offset = 0;
1534
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001535 if (INTEL_INFO(engine->dev)->gen == 8) {
1536 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001537 &wa_ctx->indirect_ctx,
1538 batch,
1539 &offset);
1540 if (ret)
1541 goto out;
1542
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001543 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001544 &wa_ctx->per_ctx,
1545 batch,
1546 &offset);
1547 if (ret)
1548 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001549 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1550 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001551 &wa_ctx->indirect_ctx,
1552 batch,
1553 &offset);
1554 if (ret)
1555 goto out;
1556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001557 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001558 &wa_ctx->per_ctx,
1559 batch,
1560 &offset);
1561 if (ret)
1562 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001563 }
1564
1565out:
1566 kunmap_atomic(batch);
1567 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001568 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001569
1570 return ret;
1571}
1572
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001573static void lrc_init_hws(struct intel_engine_cs *engine)
1574{
1575 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1576
1577 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1578 (u32)engine->status_page.gfx_addr);
1579 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1580}
1581
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001582static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001583{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001584 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001585 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001586 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001587
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001588 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001589
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001590 I915_WRITE_IMR(engine,
1591 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1592 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001593
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001594 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001595 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1596 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001597 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001598
1599 /*
1600 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1601 * zero, we need to read the write pointer from hardware and use its
1602 * value because "this register is power context save restored".
1603 * Effectively, these states have been observed:
1604 *
1605 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1606 * BDW | CSB regs not reset | CSB regs reset |
1607 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001608 * SKL | ? | ? |
1609 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001610 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001611 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001612 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001613
1614 /*
1615 * When the CSB registers are reset (also after power-up / gpu reset),
1616 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1617 * this special case, so the first element read is CSB[0].
1618 */
1619 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1620 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1621
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001622 engine->next_context_status_buffer = next_context_status_buffer_hw;
1623 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001624
Tomas Elffc0768c2016-03-21 16:26:59 +00001625 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001626
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001627 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001628}
1629
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001630static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001631{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001632 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int ret;
1635
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001636 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001637 if (ret)
1638 return ret;
1639
1640 /* We need to disable the AsyncFlip performance optimisations in order
1641 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1642 * programmed to '1' on all products.
1643 *
1644 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1645 */
1646 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1647
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001648 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1649
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001650 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001651}
1652
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001654{
1655 int ret;
1656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001657 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001658 if (ret)
1659 return ret;
1660
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001661 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001662}
1663
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001664static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1665{
1666 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001667 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001668 struct intel_ringbuffer *ringbuf = req->ringbuf;
1669 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1670 int i, ret;
1671
1672 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1673 if (ret)
1674 return ret;
1675
1676 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1677 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1678 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1679
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001680 intel_logical_ring_emit_reg(ringbuf,
1681 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001682 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001683 intel_logical_ring_emit_reg(ringbuf,
1684 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001685 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1686 }
1687
1688 intel_logical_ring_emit(ringbuf, MI_NOOP);
1689 intel_logical_ring_advance(ringbuf);
1690
1691 return 0;
1692}
1693
John Harrisonbe795fc2015-05-29 17:44:03 +01001694static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001695 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001696{
John Harrisonbe795fc2015-05-29 17:44:03 +01001697 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001698 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001699 int ret;
1700
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001701 /* Don't rely in hw updating PDPs, specially in lite-restore.
1702 * Ideally, we should set Force PD Restore in ctx descriptor,
1703 * but we can't. Force Restore would be a second option, but
1704 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001705 * not idle). PML4 is allocated during ppgtt init so this is
1706 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001707 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001708 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001709 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1710 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001711 ret = intel_logical_ring_emit_pdps(req);
1712 if (ret)
1713 return ret;
1714 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001715
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001716 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001717 }
1718
John Harrison4d616a22015-05-29 17:44:08 +01001719 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001720 if (ret)
1721 return ret;
1722
1723 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001724 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1725 (ppgtt<<8) |
1726 (dispatch_flags & I915_DISPATCH_RS ?
1727 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001728 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1729 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1730 intel_logical_ring_emit(ringbuf, MI_NOOP);
1731 intel_logical_ring_advance(ringbuf);
1732
1733 return 0;
1734}
1735
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001736static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001737{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001738 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 unsigned long flags;
1741
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001742 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001743 return false;
1744
1745 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001746 if (engine->irq_refcount++ == 0) {
1747 I915_WRITE_IMR(engine,
1748 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1749 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001750 }
1751 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1752
1753 return true;
1754}
1755
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001756static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001757{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001758 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 unsigned long flags;
1761
1762 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001763 if (--engine->irq_refcount == 0) {
1764 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1765 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001766 }
1767 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1768}
1769
John Harrison7deb4d32015-05-29 17:43:59 +01001770static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001771 u32 invalidate_domains,
1772 u32 unused)
1773{
John Harrison7deb4d32015-05-29 17:43:59 +01001774 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001775 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001776 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001777 struct drm_i915_private *dev_priv = dev->dev_private;
1778 uint32_t cmd;
1779 int ret;
1780
John Harrison4d616a22015-05-29 17:44:08 +01001781 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001782 if (ret)
1783 return ret;
1784
1785 cmd = MI_FLUSH_DW + 1;
1786
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001787 /* We always require a command barrier so that subsequent
1788 * commands, such as breadcrumb interrupts, are strictly ordered
1789 * wrt the contents of the write cache being flushed to memory
1790 * (and thus being coherent from the CPU).
1791 */
1792 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1793
1794 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1795 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001796 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001797 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001798 }
1799
1800 intel_logical_ring_emit(ringbuf, cmd);
1801 intel_logical_ring_emit(ringbuf,
1802 I915_GEM_HWS_SCRATCH_ADDR |
1803 MI_FLUSH_DW_USE_GTT);
1804 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1805 intel_logical_ring_emit(ringbuf, 0); /* value */
1806 intel_logical_ring_advance(ringbuf);
1807
1808 return 0;
1809}
1810
John Harrison7deb4d32015-05-29 17:43:59 +01001811static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001812 u32 invalidate_domains,
1813 u32 flush_domains)
1814{
John Harrison7deb4d32015-05-29 17:43:59 +01001815 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001816 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001817 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001818 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001819 u32 flags = 0;
1820 int ret;
1821
1822 flags |= PIPE_CONTROL_CS_STALL;
1823
1824 if (flush_domains) {
1825 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1826 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001827 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001828 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001829 }
1830
1831 if (invalidate_domains) {
1832 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1833 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1834 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1835 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1836 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1837 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1838 flags |= PIPE_CONTROL_QW_WRITE;
1839 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001840
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001841 /*
1842 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1843 * pipe control.
1844 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001845 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001846 vf_flush_wa = true;
1847 }
Imre Deak9647ff32015-01-25 13:27:11 -08001848
John Harrison4d616a22015-05-29 17:44:08 +01001849 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001850 if (ret)
1851 return ret;
1852
Imre Deak9647ff32015-01-25 13:27:11 -08001853 if (vf_flush_wa) {
1854 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1855 intel_logical_ring_emit(ringbuf, 0);
1856 intel_logical_ring_emit(ringbuf, 0);
1857 intel_logical_ring_emit(ringbuf, 0);
1858 intel_logical_ring_emit(ringbuf, 0);
1859 intel_logical_ring_emit(ringbuf, 0);
1860 }
1861
Oscar Mateo47122742014-07-24 17:04:28 +01001862 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1863 intel_logical_ring_emit(ringbuf, flags);
1864 intel_logical_ring_emit(ringbuf, scratch_addr);
1865 intel_logical_ring_emit(ringbuf, 0);
1866 intel_logical_ring_emit(ringbuf, 0);
1867 intel_logical_ring_emit(ringbuf, 0);
1868 intel_logical_ring_advance(ringbuf);
1869
1870 return 0;
1871}
1872
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001873static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001874{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001875 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001876}
1877
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001878static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001879{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001880 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001881}
1882
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001883static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001884{
Imre Deak319404d2015-08-14 18:35:27 +03001885 /*
1886 * On BXT A steppings there is a HW coherency issue whereby the
1887 * MI_STORE_DATA_IMM storing the completed request's seqno
1888 * occasionally doesn't invalidate the CPU cache. Work around this by
1889 * clflushing the corresponding cacheline whenever the caller wants
1890 * the coherency to be guaranteed. Note that this cacheline is known
1891 * to be clean at this point, since we only write it in
1892 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1893 * this clflush in practice becomes an invalidate operation.
1894 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001895 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001896}
1897
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001898static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001899{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001900 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001901
1902 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001903 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001904}
1905
Chris Wilson7c17d372016-01-20 15:43:35 +02001906/*
1907 * Reserve space for 2 NOOPs at the end of each request to be
1908 * used as a workaround for not being allowed to do lite
1909 * restore with HEAD==TAIL (WaIdleLiteRestore).
1910 */
1911#define WA_TAIL_DWORDS 2
1912
1913static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1914{
1915 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1916}
1917
John Harrisonc4e76632015-05-29 17:44:01 +01001918static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001919{
John Harrisonc4e76632015-05-29 17:44:01 +01001920 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001921 int ret;
1922
Chris Wilson7c17d372016-01-20 15:43:35 +02001923 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001924 if (ret)
1925 return ret;
1926
Chris Wilson7c17d372016-01-20 15:43:35 +02001927 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1928 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001929
Oscar Mateo4da46e12014-07-24 17:04:27 +01001930 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001931 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1932 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001933 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001934 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001935 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001936 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001937 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1938 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001939 return intel_logical_ring_advance_and_submit(request);
1940}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001941
Chris Wilson7c17d372016-01-20 15:43:35 +02001942static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1943{
1944 struct intel_ringbuffer *ringbuf = request->ringbuf;
1945 int ret;
1946
Michał Winiarskice81a652016-04-12 15:51:55 +02001947 ret = intel_logical_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001948 if (ret)
1949 return ret;
1950
Michał Winiarskice81a652016-04-12 15:51:55 +02001951 /* We're using qword write, seqno should be aligned to 8 bytes. */
1952 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1953
Chris Wilson7c17d372016-01-20 15:43:35 +02001954 /* w/a for post sync ops following a GPGPU operation we
1955 * need a prior CS_STALL, which is emitted by the flush
1956 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001957 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001958 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001959 intel_logical_ring_emit(ringbuf,
1960 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1961 PIPE_CONTROL_CS_STALL |
1962 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001963 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001964 intel_logical_ring_emit(ringbuf, 0);
1965 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001966 /* We're thrashing one dword of HWS. */
1967 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001968 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001969 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001970 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001971}
1972
John Harrisonbe013632015-05-29 17:43:45 +01001973static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001974{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001975 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001976 int ret;
1977
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001978 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001979 if (ret)
1980 return ret;
1981
1982 if (so.rodata == NULL)
1983 return 0;
1984
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001985 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001986 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001987 if (ret)
1988 goto out;
1989
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001990 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001991 (so.ggtt_offset + so.aux_batch_offset),
1992 I915_DISPATCH_SECURE);
1993 if (ret)
1994 goto out;
1995
John Harrisonb2af0372015-05-29 17:43:50 +01001996 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001997
Damien Lespiaucef437a2015-02-10 19:32:19 +00001998out:
1999 i915_gem_render_state_fini(&so);
2000 return ret;
2001}
2002
John Harrison87531812015-05-29 17:43:44 +01002003static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00002004{
2005 int ret;
2006
John Harrisone2be4fa2015-05-29 17:43:54 +01002007 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002008 if (ret)
2009 return ret;
2010
Peter Antoine3bbaba02015-07-10 20:13:11 +03002011 ret = intel_rcs_context_init_mocs(req);
2012 /*
2013 * Failing to program the MOCS is non-fatal.The system will not
2014 * run at peak performance. So generate an error and carry on.
2015 */
2016 if (ret)
2017 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2018
John Harrisonbe013632015-05-29 17:43:45 +01002019 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002020}
2021
Oscar Mateo73e4d072014-07-24 17:04:48 +01002022/**
2023 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
2024 *
2025 * @ring: Engine Command Streamer.
2026 *
2027 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002028void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002029{
John Harrison6402c332014-10-31 12:00:26 +00002030 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002031
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002032 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01002033 return;
2034
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002035 /*
2036 * Tasklet cannot be active at this point due intel_mark_active/idle
2037 * so this is just for documentation.
2038 */
2039 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
2040 tasklet_kill(&engine->irq_tasklet);
2041
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002042 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00002043
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002044 if (engine->buffer) {
2045 intel_logical_ring_stop(engine);
2046 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002047 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002048
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002049 if (engine->cleanup)
2050 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002051
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002052 i915_cmd_parser_fini_ring(engine);
2053 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002055 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002056 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002057 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002058 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002059
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002060 engine->idle_lite_restore_wa = 0;
2061 engine->disable_lite_restore_wa = false;
2062 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002063
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002064 lrc_destroy_wa_ctx_obj(engine);
2065 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002066}
2067
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002068static void
2069logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002070 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002071{
2072 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002073 engine->init_hw = gen8_init_common_ring;
2074 engine->emit_request = gen8_emit_request;
2075 engine->emit_flush = gen8_emit_flush;
2076 engine->irq_get = gen8_logical_ring_get_irq;
2077 engine->irq_put = gen8_logical_ring_put_irq;
2078 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002079 engine->get_seqno = gen8_get_seqno;
2080 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002081 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002082 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002083 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002084 }
2085}
2086
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002087static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002088logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002089{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002090 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2091 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002092}
2093
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002094static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002095lrc_setup_hws(struct intel_engine_cs *engine,
2096 struct drm_i915_gem_object *dctx_obj)
2097{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002098 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002099
2100 /* The HWSP is part of the default context object in LRC mode. */
2101 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
2102 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002103 hws = i915_gem_object_pin_map(dctx_obj);
2104 if (IS_ERR(hws))
2105 return PTR_ERR(hws);
2106 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002107 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002108
2109 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002110}
2111
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002112static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002113logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002114{
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002115 struct drm_i915_private *dev_priv = to_i915(dev);
2116 struct intel_context *dctx = dev_priv->kernel_context;
2117 enum forcewake_domains fw_domains;
Oscar Mateo48d82382014-07-24 17:04:23 +01002118 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01002119
2120 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002121 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002122
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002123 engine->dev = dev;
2124 INIT_LIST_HEAD(&engine->active_list);
2125 INIT_LIST_HEAD(&engine->request_list);
2126 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2127 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01002128
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002129 INIT_LIST_HEAD(&engine->buffers);
2130 INIT_LIST_HEAD(&engine->execlist_queue);
2131 INIT_LIST_HEAD(&engine->execlist_retired_req_list);
2132 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01002133
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002134 tasklet_init(&engine->irq_tasklet,
2135 intel_lrc_irq_handler, (unsigned long)engine);
2136
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002137 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002138
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002139 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2140 RING_ELSP(engine),
2141 FW_REG_WRITE);
2142
2143 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2144 RING_CONTEXT_STATUS_PTR(engine),
2145 FW_REG_READ | FW_REG_WRITE);
2146
2147 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2148 RING_CONTEXT_STATUS_BUF_BASE(engine),
2149 FW_REG_READ);
2150
2151 engine->fw_domains = fw_domains;
2152
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002153 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002154 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002155 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002156
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002157 ret = intel_lr_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002158 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002159 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002160
2161 /* As this is the default context, always pin it */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002162 ret = intel_lr_context_do_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002163 if (ret) {
2164 DRM_ERROR(
2165 "Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002166 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002167 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002168 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002169
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002170 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002171 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2172 if (ret) {
2173 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2174 goto error;
2175 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002176
Dave Gordonb0366a52015-12-08 15:02:36 +00002177 return 0;
2178
2179error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002180 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002181 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002182}
2183
2184static int logical_render_ring_init(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002187 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002188 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002189
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002190 engine->name = "render ring";
2191 engine->id = RCS;
2192 engine->exec_id = I915_EXEC_RENDER;
2193 engine->guc_id = GUC_RENDER_ENGINE;
2194 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002195
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002196 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002197 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002198 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002199
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002200 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002201
2202 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002203 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002204 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002205 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002206 engine->init_hw = gen8_init_render_ring;
2207 engine->init_context = gen8_init_rcs_context;
2208 engine->cleanup = intel_fini_pipe_control;
2209 engine->emit_flush = gen8_emit_flush_render;
2210 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002211
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002212 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002213
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002214 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002215 if (ret)
2216 return ret;
2217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002218 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002219 if (ret) {
2220 /*
2221 * We continue even if we fail to initialize WA batch
2222 * because we only expect rare glitches but nothing
2223 * critical to prevent us from using GPU
2224 */
2225 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2226 ret);
2227 }
2228
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002229 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002230 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002231 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002232 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002233
2234 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002235}
2236
2237static int logical_bsd_ring_init(struct drm_device *dev)
2238{
2239 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002240 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002241
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002242 engine->name = "bsd ring";
2243 engine->id = VCS;
2244 engine->exec_id = I915_EXEC_BSD;
2245 engine->guc_id = GUC_VIDEO_ENGINE;
2246 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002247
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002248 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2249 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002250
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002251 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002252}
2253
2254static int logical_bsd2_ring_init(struct drm_device *dev)
2255{
2256 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002257 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002258
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002259 engine->name = "bsd2 ring";
2260 engine->id = VCS2;
2261 engine->exec_id = I915_EXEC_BSD;
2262 engine->guc_id = GUC_VIDEO_ENGINE2;
2263 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002264
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002265 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2266 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002267
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002268 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002269}
2270
2271static int logical_blt_ring_init(struct drm_device *dev)
2272{
2273 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002274 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002275
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002276 engine->name = "blitter ring";
2277 engine->id = BCS;
2278 engine->exec_id = I915_EXEC_BLT;
2279 engine->guc_id = GUC_BLITTER_ENGINE;
2280 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002281
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002282 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2283 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002284
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002285 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002286}
2287
2288static int logical_vebox_ring_init(struct drm_device *dev)
2289{
2290 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002291 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002292
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002293 engine->name = "video enhancement ring";
2294 engine->id = VECS;
2295 engine->exec_id = I915_EXEC_VEBOX;
2296 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2297 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002298
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002299 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2300 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002301
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002302 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002303}
2304
Oscar Mateo73e4d072014-07-24 17:04:48 +01002305/**
2306 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2307 * @dev: DRM device.
2308 *
2309 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002310 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002311 * those engines that are present in the hardware.
2312 *
2313 * Return: non-zero if the initialization failed.
2314 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002315int intel_logical_rings_init(struct drm_device *dev)
2316{
2317 struct drm_i915_private *dev_priv = dev->dev_private;
2318 int ret;
2319
2320 ret = logical_render_ring_init(dev);
2321 if (ret)
2322 return ret;
2323
2324 if (HAS_BSD(dev)) {
2325 ret = logical_bsd_ring_init(dev);
2326 if (ret)
2327 goto cleanup_render_ring;
2328 }
2329
2330 if (HAS_BLT(dev)) {
2331 ret = logical_blt_ring_init(dev);
2332 if (ret)
2333 goto cleanup_bsd_ring;
2334 }
2335
2336 if (HAS_VEBOX(dev)) {
2337 ret = logical_vebox_ring_init(dev);
2338 if (ret)
2339 goto cleanup_blt_ring;
2340 }
2341
2342 if (HAS_BSD2(dev)) {
2343 ret = logical_bsd2_ring_init(dev);
2344 if (ret)
2345 goto cleanup_vebox_ring;
2346 }
2347
Oscar Mateo454afeb2014-07-24 17:04:22 +01002348 return 0;
2349
Oscar Mateo454afeb2014-07-24 17:04:22 +01002350cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002351 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002352cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002353 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002354cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002355 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002356cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002357 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002358
2359 return ret;
2360}
2361
Jeff McGee0cea6502015-02-13 10:27:56 -06002362static u32
2363make_rpcs(struct drm_device *dev)
2364{
2365 u32 rpcs = 0;
2366
2367 /*
2368 * No explicit RPCS request is needed to ensure full
2369 * slice/subslice/EU enablement prior to Gen9.
2370 */
2371 if (INTEL_INFO(dev)->gen < 9)
2372 return 0;
2373
2374 /*
2375 * Starting in Gen9, render power gating can leave
2376 * slice/subslice/EU in a partially enabled state. We
2377 * must make an explicit request through RPCS for full
2378 * enablement.
2379 */
2380 if (INTEL_INFO(dev)->has_slice_pg) {
2381 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2382 rpcs |= INTEL_INFO(dev)->slice_total <<
2383 GEN8_RPCS_S_CNT_SHIFT;
2384 rpcs |= GEN8_RPCS_ENABLE;
2385 }
2386
2387 if (INTEL_INFO(dev)->has_subslice_pg) {
2388 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2389 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2390 GEN8_RPCS_SS_CNT_SHIFT;
2391 rpcs |= GEN8_RPCS_ENABLE;
2392 }
2393
2394 if (INTEL_INFO(dev)->has_eu_pg) {
2395 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2396 GEN8_RPCS_EU_MIN_SHIFT;
2397 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2398 GEN8_RPCS_EU_MAX_SHIFT;
2399 rpcs |= GEN8_RPCS_ENABLE;
2400 }
2401
2402 return rpcs;
2403}
2404
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002405static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002406{
2407 u32 indirect_ctx_offset;
2408
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002409 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002410 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002411 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002412 /* fall through */
2413 case 9:
2414 indirect_ctx_offset =
2415 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2416 break;
2417 case 8:
2418 indirect_ctx_offset =
2419 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2420 break;
2421 }
2422
2423 return indirect_ctx_offset;
2424}
2425
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002426static int
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002427populate_lr_context(struct intel_context *ctx,
2428 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002429 struct intel_engine_cs *engine,
2430 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002431{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002432 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002433 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002434 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002435 void *vaddr;
2436 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002437 int ret;
2438
Thomas Daniel2d965532014-08-19 10:13:36 +01002439 if (!ppgtt)
2440 ppgtt = dev_priv->mm.aliasing_ppgtt;
2441
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002442 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2443 if (ret) {
2444 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2445 return ret;
2446 }
2447
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002448 vaddr = i915_gem_object_pin_map(ctx_obj);
2449 if (IS_ERR(vaddr)) {
2450 ret = PTR_ERR(vaddr);
2451 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002452 return ret;
2453 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002454 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002455
2456 /* The second page of the context object contains some fields which must
2457 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002458 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002459
2460 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2461 * commands followed by (reg, value) pairs. The values we are setting here are
2462 * only for the first context restore: on a subsequent save, the GPU will
2463 * recreate this batchbuffer with new values (including all the missing
2464 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002465 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002466 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2467 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2468 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002469 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2470 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002471 (HAS_RESOURCE_STREAMER(dev) ?
2472 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002473 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2474 0);
2475 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2476 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002477 /* Ring buffer start address is not known until the buffer is pinned.
2478 * It is written to the context image in execlists_update_context()
2479 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002480 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2481 RING_START(engine->mmio_base), 0);
2482 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2483 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002484 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002485 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2486 RING_BBADDR_UDW(engine->mmio_base), 0);
2487 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2488 RING_BBADDR(engine->mmio_base), 0);
2489 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2490 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002491 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002492 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2493 RING_SBBADDR_UDW(engine->mmio_base), 0);
2494 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2495 RING_SBBADDR(engine->mmio_base), 0);
2496 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2497 RING_SBBSTATE(engine->mmio_base), 0);
2498 if (engine->id == RCS) {
2499 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2500 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2501 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2502 RING_INDIRECT_CTX(engine->mmio_base), 0);
2503 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2504 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2505 if (engine->wa_ctx.obj) {
2506 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002507 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2508
2509 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2510 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2511 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2512
2513 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002514 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002515
2516 reg_state[CTX_BB_PER_CTX_PTR+1] =
2517 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2518 0x01;
2519 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002520 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002521 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002522 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2523 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002524 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002525 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2526 0);
2527 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2528 0);
2529 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2530 0);
2531 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2532 0);
2533 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2534 0);
2535 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2536 0);
2537 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2538 0);
2539 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2540 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002541
Michel Thierry2dba3232015-07-30 11:06:23 +01002542 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2543 /* 64b PPGTT (48bit canonical)
2544 * PDP0_DESCRIPTOR contains the base address to PML4 and
2545 * other PDP Descriptors are ignored.
2546 */
2547 ASSIGN_CTX_PML4(ppgtt, reg_state);
2548 } else {
2549 /* 32b PPGTT
2550 * PDP*_DESCRIPTOR contains the base address of space supported.
2551 * With dynamic page allocation, PDPs may not be allocated at
2552 * this point. Point the unallocated PDPs to the scratch page
2553 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002554 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002555 }
2556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002557 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002558 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002559 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2560 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002561 }
2562
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002563 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002564
2565 return 0;
2566}
2567
Oscar Mateo73e4d072014-07-24 17:04:48 +01002568/**
2569 * intel_lr_context_free() - free the LRC specific bits of a context
2570 * @ctx: the LR context to free.
2571 *
2572 * The real context freeing is done in i915_gem_context_free: this only
2573 * takes care of the bits that are LRC related: the per-engine backing
2574 * objects and the logical ringbuffer.
2575 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002576void intel_lr_context_free(struct intel_context *ctx)
2577{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002578 int i;
2579
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002580 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002581 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002582 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002583
Dave Gordone28e4042016-01-19 19:02:55 +00002584 if (!ctx_obj)
2585 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002586
Dave Gordone28e4042016-01-19 19:02:55 +00002587 if (ctx == ctx->i915->kernel_context) {
2588 intel_unpin_ringbuffer_obj(ringbuf);
2589 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002590 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002591 }
Dave Gordone28e4042016-01-19 19:02:55 +00002592
2593 WARN_ON(ctx->engine[i].pin_count);
2594 intel_ringbuffer_free(ringbuf);
2595 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002596 }
2597}
2598
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002599/**
2600 * intel_lr_context_size() - return the size of the context for an engine
2601 * @ring: which engine to find the context size for
2602 *
2603 * Each engine may require a different amount of space for a context image,
2604 * so when allocating (or copying) an image, this function can be used to
2605 * find the right size for the specific engine.
2606 *
2607 * Return: size (in bytes) of an engine-specific context image
2608 *
2609 * Note: this size includes the HWSP, which is part of the context image
2610 * in LRC mode, but does not include the "shared data page" used with
2611 * GuC submission. The caller should account for this if using the GuC.
2612 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002613uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002614{
2615 int ret = 0;
2616
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002617 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002618
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002619 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002620 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002621 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002622 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2623 else
2624 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002625 break;
2626 case VCS:
2627 case BCS:
2628 case VECS:
2629 case VCS2:
2630 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2631 break;
2632 }
2633
2634 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002635}
2636
Oscar Mateo73e4d072014-07-24 17:04:48 +01002637/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002638 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002639 * @ctx: LR context to create.
2640 * @ring: engine to be used with the context.
2641 *
2642 * This function can be called more than once, with different engines, if we plan
2643 * to use the context with them. The context backing objects and the ringbuffers
2644 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2645 * the creation is a deferred call: it's better to make sure first that we need to use
2646 * a given ring with the context.
2647 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002648 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002649 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002650
2651int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002652 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002653{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002654 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002655 struct drm_i915_gem_object *ctx_obj;
2656 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002657 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002658 int ret;
2659
Oscar Mateoede7d422014-07-24 17:04:12 +01002660 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002661 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002662
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002663 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002664
Alex Daid1675192015-08-12 15:43:43 +01002665 /* One extra page as the sharing data between driver and GuC */
2666 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2667
Dave Gordond37cd8a2016-04-22 19:14:32 +01002668 ctx_obj = i915_gem_object_create(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002669 if (!ctx_obj) {
2670 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2671 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002672 }
2673
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002674 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002675 if (IS_ERR(ringbuf)) {
2676 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002677 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002678 }
2679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002680 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002681 if (ret) {
2682 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002683 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002684 }
2685
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002686 ctx->engine[engine->id].ringbuf = ringbuf;
2687 ctx->engine[engine->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002688
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002689 if (ctx != ctx->i915->kernel_context && engine->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002690 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002691
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002692 req = i915_gem_request_alloc(engine, ctx);
Dave Gordon26827082016-01-19 19:02:53 +00002693 if (IS_ERR(req)) {
2694 ret = PTR_ERR(req);
2695 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002696 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002697 }
2698
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002699 ret = engine->init_context(req);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01002700 i915_add_request_no_flush(req);
Nick Hoathe84fe802015-09-11 12:53:46 +01002701 if (ret) {
2702 DRM_ERROR("ring init context: %d\n",
2703 ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002704 goto error_ringbuf;
2705 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002706 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002707 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002708
Chris Wilson01101fa2015-09-03 13:01:39 +01002709error_ringbuf:
2710 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002711error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002712 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002713 ctx->engine[engine->id].ringbuf = NULL;
2714 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002715 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002716}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002717
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002718void intel_lr_context_reset(struct drm_i915_private *dev_priv,
2719 struct intel_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002720{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002721 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002722
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002723 for_each_engine(engine, dev_priv) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002724 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002725 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002726 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002727 ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002728 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002729 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002730
2731 if (!ctx_obj)
2732 continue;
2733
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002734 vaddr = i915_gem_object_pin_map(ctx_obj);
2735 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002736 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002737
2738 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2739 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002740
2741 reg_state[CTX_RING_HEAD+1] = 0;
2742 reg_state[CTX_RING_TAIL+1] = 0;
2743
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002744 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002745
2746 ringbuf->head = 0;
2747 ringbuf->tail = 0;
2748 }
2749}