blob: d98b4c6d8dcfb7e64530b4c214b0b98724eb3340 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd46382008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100133void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
134 int column, unsigned int *writecnt)
135{
136 int r;
137
138 ENABLE_REGWRITE_BUFFER(ah);
139 for (r = 0; r < array->ia_rows; r++) {
140 REG_WRITE(ah, INI_RA(array, r, 0),
141 INI_RA(array, r, column));
142 DO_DELAY(*writecnt);
143 }
144 REGWRITE_BUFFER_FLUSH(ah);
145}
146
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147u32 ath9k_hw_reverse_bits(u32 val, u32 n)
148{
149 u32 retval;
150 int i;
151
152 for (i = 0, retval = 0; i < n; i++) {
153 retval = (retval << 1) | (val & 1);
154 val >>= 1;
155 }
156 return retval;
157}
158
Sujithcbe61d82009-02-09 13:27:12 +0530159u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100160 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530161 u32 frameLen, u16 rateix,
162 bool shortPreamble)
163{
164 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530165
166 if (kbps == 0)
167 return 0;
168
Felix Fietkau545750d2009-11-23 22:21:01 +0100169 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530170 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530171 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530173 phyTime >>= 1;
174 numBits = frameLen << 3;
175 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
176 break;
Sujith46d14a52008-11-18 09:08:13 +0530177 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530178 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530179 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
180 numBits = OFDM_PLCP_BITS + (frameLen << 3);
181 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
182 txTime = OFDM_SIFS_TIME_QUARTER
183 + OFDM_PREAMBLE_TIME_QUARTER
184 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530185 } else if (ah->curchan &&
186 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_HALF +
191 OFDM_PREAMBLE_TIME_HALF
192 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
193 } else {
194 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
195 numBits = OFDM_PLCP_BITS + (frameLen << 3);
196 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
197 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
198 + (numSymbols * OFDM_SYMBOL_TIME);
199 }
200 break;
201 default:
Joe Perches38002762010-12-02 19:12:36 -0800202 ath_err(ath9k_hw_common(ah),
203 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530204 txTime = 0;
205 break;
206 }
207
208 return txTime;
209}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400210EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530211
Sujithcbe61d82009-02-09 13:27:12 +0530212void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530213 struct ath9k_channel *chan,
214 struct chan_centers *centers)
215{
216 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530217
218 if (!IS_CHAN_HT40(chan)) {
219 centers->ctl_center = centers->ext_center =
220 centers->synth_center = chan->channel;
221 return;
222 }
223
224 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
225 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
226 centers->synth_center =
227 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
228 extoff = 1;
229 } else {
230 centers->synth_center =
231 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
232 extoff = -1;
233 }
234
235 centers->ctl_center =
236 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700237 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530238 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700239 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530240}
241
242/******************/
243/* Chip Revisions */
244/******************/
245
Sujithcbe61d82009-02-09 13:27:12 +0530246static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530247{
248 u32 val;
249
250 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251
252 if (val == 0xFF) {
253 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530254 ah->hw_version.macVersion =
255 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
256 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530257 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530258 } else {
259 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530260 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530261
Sujithd535a422009-02-09 13:27:06 +0530262 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530263
Sujithd535a422009-02-09 13:27:06 +0530264 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530265 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530266 }
267}
268
Sujithf1dc5602008-10-29 10:16:30 +0530269/************************************/
270/* HW Attach, Detach, Init Routines */
271/************************************/
272
Sujithcbe61d82009-02-09 13:27:12 +0530273static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530274{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100275 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530276 return;
277
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
287
288 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
289}
290
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400291/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530292static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530293{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700294 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400295 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530296 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800297 static const u32 patternData[4] = {
298 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
299 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400300 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530301
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400302 if (!AR_SREV_9300_20_OR_LATER(ah)) {
303 loop_max = 2;
304 regAddr[1] = AR_PHY_BASE + (8 << 2);
305 } else
306 loop_max = 1;
307
308 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530309 u32 addr = regAddr[i];
310 u32 wrData, rdData;
311
312 regHold[i] = REG_READ(ah, addr);
313 for (j = 0; j < 0x100; j++) {
314 wrData = (j << 16) | j;
315 REG_WRITE(ah, addr, wrData);
316 rdData = REG_READ(ah, addr);
317 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800318 ath_err(common,
319 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
320 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530321 return false;
322 }
323 }
324 for (j = 0; j < 4; j++) {
325 wrData = patternData[j];
326 REG_WRITE(ah, addr, wrData);
327 rdData = REG_READ(ah, addr);
328 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800329 ath_err(common,
330 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
331 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530332 return false;
333 }
334 }
335 REG_WRITE(ah, regAddr[i], regHold[i]);
336 }
337 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530338
Sujithf1dc5602008-10-29 10:16:30 +0530339 return true;
340}
341
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700342static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700343{
344 int i;
345
Sujith2660b812009-02-09 13:27:26 +0530346 ah->config.dma_beacon_response_time = 2;
347 ah->config.sw_beacon_response_time = 10;
348 ah->config.additional_swba_backoff = 0;
349 ah->config.ack_6mb = 0x0;
350 ah->config.cwm_ignore_extcca = 0;
351 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530352 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530353 ah->config.pcie_waen = 0;
354 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400355 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
357 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.spurchans[i][0] = AR_NO_SPUR;
359 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700360 }
361
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800362 /* PAPRD needs some more work to be enabled */
363 ah->config.paprd_disable = 1;
364
Sujith0ce024c2009-12-14 14:57:00 +0530365 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400366 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400367
368 /*
369 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
370 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
371 * This means we use it for all AR5416 devices, and the few
372 * minor PCI AR9280 devices out there.
373 *
374 * Serialization is required because these devices do not handle
375 * well the case of two concurrent reads/writes due to the latency
376 * involved. During one read/write another read/write can be issued
377 * on another CPU while the previous read/write may still be working
378 * on our hardware, if we hit this case the hardware poops in a loop.
379 * We prevent this by serializing reads and writes.
380 *
381 * This issue is not present on PCI-Express devices or pre-AR5416
382 * devices (legacy, 802.11abg).
383 */
384 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700385 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386}
387
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700388static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700389{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700390 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
391
392 regulatory->country_code = CTRY_DEFAULT;
393 regulatory->power_limit = MAX_RATE_POWER;
394 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
395
Sujithd535a422009-02-09 13:27:06 +0530396 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530397 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398
Sujith2660b812009-02-09 13:27:26 +0530399 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200400 ah->sta_id1_defaults =
401 AR_STA_ID1_CRPT_MIC_ENABLE |
402 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100403 if (AR_SREV_9100(ah))
404 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530405 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100406 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530407 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200408 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409}
410
Sujithcbe61d82009-02-09 13:27:12 +0530411static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700413 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530414 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700415 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530416 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800417 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700418
Sujithf1dc5602008-10-29 10:16:30 +0530419 sum = 0;
420 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400421 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530422 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700423 common->macaddr[2 * i] = eeval >> 8;
424 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425 }
Sujithd8baa932009-03-30 15:28:25 +0530426 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530427 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429 return 0;
430}
431
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700432static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530434 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435 int ecode;
436
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530437 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530438 if (!ath9k_hw_chip_test(ah))
439 return -ENODEV;
440 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400442 if (!AR_SREV_9300_20_OR_LATER(ah)) {
443 ecode = ar9002_hw_rf_claim(ah);
444 if (ecode != 0)
445 return ecode;
446 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700448 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449 if (ecode != 0)
450 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530451
Joe Perches226afe62010-12-02 19:12:37 -0800452 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
453 "Eeprom VER: %d, REV: %d\n",
454 ah->eep_ops->get_eeprom_ver(ah),
455 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530456
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400457 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
458 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800459 ath_err(ath9k_hw_common(ah),
460 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530461 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400462 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400463 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464
465 if (!AR_SREV_9100(ah)) {
466 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700467 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468 }
Sujithf1dc5602008-10-29 10:16:30 +0530469
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470 return 0;
471}
472
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400473static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700474{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400475 if (AR_SREV_9300_20_OR_LATER(ah))
476 ar9003_hw_attach_ops(ah);
477 else
478 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700479}
480
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400481/* Called for all hardware families */
482static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700483{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700484 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700485 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700486
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400487 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
488 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700489
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530490 ath9k_hw_read_revisions(ah);
491
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530492 /*
493 * Read back AR_WA into a permanent copy and set bits 14 and 17.
494 * We need to do this to avoid RMW of this register. We cannot
495 * read the reg when chip is asleep.
496 */
497 ah->WARegVal = REG_READ(ah, AR_WA);
498 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
499 AR_WA_ASPM_TIMER_BASED_DISABLE);
500
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700501 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800502 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700503 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700504 }
505
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400506 ath9k_hw_init_defaults(ah);
507 ath9k_hw_init_config(ah);
508
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400509 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400510
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700511 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800512 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700513 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700514 }
515
516 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
517 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400518 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
519 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700520 ah->config.serialize_regmode =
521 SER_REG_MODE_ON;
522 } else {
523 ah->config.serialize_regmode =
524 SER_REG_MODE_OFF;
525 }
526 }
527
Joe Perches226afe62010-12-02 19:12:37 -0800528 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700529 ah->config.serialize_regmode);
530
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500531 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
532 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
533 else
534 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
535
Felix Fietkau6da5a722010-12-12 00:51:12 +0100536 switch (ah->hw_version.macVersion) {
537 case AR_SREV_VERSION_5416_PCI:
538 case AR_SREV_VERSION_5416_PCIE:
539 case AR_SREV_VERSION_9160:
540 case AR_SREV_VERSION_9100:
541 case AR_SREV_VERSION_9280:
542 case AR_SREV_VERSION_9285:
543 case AR_SREV_VERSION_9287:
544 case AR_SREV_VERSION_9271:
545 case AR_SREV_VERSION_9300:
546 case AR_SREV_VERSION_9485:
547 break;
548 default:
Joe Perches38002762010-12-02 19:12:36 -0800549 ath_err(common,
550 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
551 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700552 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700553 }
554
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +0530555 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400556 ah->is_pciexpress = false;
557
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700558 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700559 ath9k_hw_init_cal_settings(ah);
560
561 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200562 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400564 if (!AR_SREV_9300_20_OR_LATER(ah))
565 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566
567 ath9k_hw_init_mode_regs(ah);
568
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400569
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530571 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 else
573 ath9k_hw_disablepcie(ah);
574
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400575 if (!AR_SREV_9300_20_OR_LATER(ah))
576 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530577
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700578 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700580 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700581
582 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100583 r = ath9k_hw_fill_cap_info(ah);
584 if (r)
585 return r;
586
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700587 r = ath9k_hw_init_macaddr(ah);
588 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800589 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700590 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 }
592
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400593 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530594 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700595 else
Sujith2660b812009-02-09 13:27:26 +0530596 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400598 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700599
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400600 common->state = ATH_HW_INITIALIZED;
601
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700602 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700603}
604
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400605int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530606{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607 int ret;
608 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530609
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400610 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
611 switch (ah->hw_version.devid) {
612 case AR5416_DEVID_PCI:
613 case AR5416_DEVID_PCIE:
614 case AR5416_AR9100_DEVID:
615 case AR9160_DEVID_PCI:
616 case AR9280_DEVID_PCI:
617 case AR9280_DEVID_PCIE:
618 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400619 case AR9287_DEVID_PCI:
620 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400621 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400622 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800623 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400624 break;
625 default:
626 if (common->bus_ops->ath_bus_type == ATH_USB)
627 break;
Joe Perches38002762010-12-02 19:12:36 -0800628 ath_err(common, "Hardware device ID 0x%04x not supported\n",
629 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630 return -EOPNOTSUPP;
631 }
Sujithf1dc5602008-10-29 10:16:30 +0530632
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400633 ret = __ath9k_hw_init(ah);
634 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800635 ath_err(common,
636 "Unable to initialize hardware; initialization status: %d\n",
637 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400638 return ret;
639 }
Sujithf1dc5602008-10-29 10:16:30 +0530640
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400641 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530642}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400643EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530644
Sujithcbe61d82009-02-09 13:27:12 +0530645static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530646{
Sujith7d0d0df2010-04-16 11:53:57 +0530647 ENABLE_REGWRITE_BUFFER(ah);
648
Sujithf1dc5602008-10-29 10:16:30 +0530649 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
650 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
651
652 REG_WRITE(ah, AR_QOS_NO_ACK,
653 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
654 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
655 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
656
657 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
658 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
659 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
661 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530662
663 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530664}
665
Vivek Natarajanb1415812011-01-27 14:45:07 +0530666unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
667{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100668 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
669 udelay(100);
670 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
671
672 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530673 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530674
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100675 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530676}
677EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
678
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530679#define DPLL3_PHASE_SHIFT_VAL 0x1
Sujithcbe61d82009-02-09 13:27:12 +0530680static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530681 struct ath9k_channel *chan)
682{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800683 u32 pll;
684
Vivek Natarajan22983c32011-01-27 14:45:09 +0530685 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530686
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530687 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
688 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
689 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
690 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
691 AR_CH0_DPLL2_KD, 0x40);
692 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
693 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530694
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530695 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
696 AR_CH0_BB_DPLL1_REFDIV, 0x5);
697 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
698 AR_CH0_BB_DPLL1_NINI, 0x58);
699 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
700 AR_CH0_BB_DPLL1_NFRAC, 0x0);
701
702 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
703 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
704 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
705 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
706 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
707 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
708
709 /* program BB PLL phase_shift to 0x6 */
710 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
711 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
712
713 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
714 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530715 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530716
Vivek Natarajan22983c32011-01-27 14:45:09 +0530717 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
718 AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530719 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800720
721 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530722
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100723 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530724
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530725 if (AR_SREV_9485(ah))
726 udelay(1000);
727
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400728 /* Switch the core clock for ar9271 to 117Mhz */
729 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530730 udelay(500);
731 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400732 }
733
Sujithf1dc5602008-10-29 10:16:30 +0530734 udelay(RTC_PLL_SETTLE_DELAY);
735
736 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
737}
738
Sujithcbe61d82009-02-09 13:27:12 +0530739static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800740 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530741{
Pavel Roskin152d5302010-03-31 18:05:37 -0400742 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530743 AR_IMR_TXURN |
744 AR_IMR_RXERR |
745 AR_IMR_RXORN |
746 AR_IMR_BCNMISC;
747
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400748 if (AR_SREV_9300_20_OR_LATER(ah)) {
749 imr_reg |= AR_IMR_RXOK_HP;
750 if (ah->config.rx_intr_mitigation)
751 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
752 else
753 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530754
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400755 } else {
756 if (ah->config.rx_intr_mitigation)
757 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
758 else
759 imr_reg |= AR_IMR_RXOK;
760 }
761
762 if (ah->config.tx_intr_mitigation)
763 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
764 else
765 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530766
Colin McCabed97809d2008-12-01 13:38:55 -0800767 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400768 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530769
Sujith7d0d0df2010-04-16 11:53:57 +0530770 ENABLE_REGWRITE_BUFFER(ah);
771
Pavel Roskin152d5302010-03-31 18:05:37 -0400772 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500773 ah->imrs2_reg |= AR_IMR_S2_GTT;
774 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530775
776 if (!AR_SREV_9100(ah)) {
777 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
778 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
779 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
780 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400781
Sujith7d0d0df2010-04-16 11:53:57 +0530782 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530783
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400784 if (AR_SREV_9300_20_OR_LATER(ah)) {
785 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
786 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
787 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
788 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
789 }
Sujithf1dc5602008-10-29 10:16:30 +0530790}
791
Felix Fietkau0005baf2010-01-15 02:33:40 +0100792static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530793{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100794 u32 val = ath9k_hw_mac_to_clks(ah, us);
795 val = min(val, (u32) 0xFFFF);
796 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530797}
798
Felix Fietkau0005baf2010-01-15 02:33:40 +0100799static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530800{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100801 u32 val = ath9k_hw_mac_to_clks(ah, us);
802 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
803 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
804}
805
806static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
807{
808 u32 val = ath9k_hw_mac_to_clks(ah, us);
809 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
810 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530811}
812
Sujithcbe61d82009-02-09 13:27:12 +0530813static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530814{
Sujithf1dc5602008-10-29 10:16:30 +0530815 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800816 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
817 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530818 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530819 return false;
820 } else {
821 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530822 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530823 return true;
824 }
825}
826
Felix Fietkau0005baf2010-01-15 02:33:40 +0100827void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530828{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100829 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
830 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100831 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100832 int sifstime;
833
Joe Perches226afe62010-12-02 19:12:37 -0800834 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
835 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530836
Sujith2660b812009-02-09 13:27:26 +0530837 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100838 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100839
840 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
841 sifstime = 16;
842 else
843 sifstime = 10;
844
Felix Fietkaue239d852010-01-15 02:34:58 +0100845 /* As defined by IEEE 802.11-2007 17.3.8.6 */
846 slottime = ah->slottime + 3 * ah->coverage_class;
847 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100848
849 /*
850 * Workaround for early ACK timeouts, add an offset to match the
851 * initval's 64us ack timeout value.
852 * This was initially only meant to work around an issue with delayed
853 * BA frames in some implementations, but it has been found to fix ACK
854 * timeout issues in other cases as well.
855 */
856 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
857 acktimeout += 64 - sifstime - ah->slottime;
858
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100859 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100860 ath9k_hw_set_ack_timeout(ah, acktimeout);
861 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530862 if (ah->globaltxtimeout != (u32) -1)
863 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530864}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100865EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530866
Sujith285f2dd2010-01-08 10:36:07 +0530867void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400869 struct ath_common *common = ath9k_hw_common(ah);
870
Sujith736b3a22010-03-17 14:25:24 +0530871 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400872 goto free_hw;
873
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700874 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400875
876free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400877 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700878}
Sujith285f2dd2010-01-08 10:36:07 +0530879EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700880
Sujithf1dc5602008-10-29 10:16:30 +0530881/*******/
882/* INI */
883/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700884
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400885u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400886{
887 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
888
889 if (IS_CHAN_B(chan))
890 ctl |= CTL_11B;
891 else if (IS_CHAN_G(chan))
892 ctl |= CTL_11G;
893 else
894 ctl |= CTL_11A;
895
896 return ctl;
897}
898
Sujithf1dc5602008-10-29 10:16:30 +0530899/****************************************/
900/* Reset and Channel Switching Routines */
901/****************************************/
902
Sujithcbe61d82009-02-09 13:27:12 +0530903static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530904{
Felix Fietkau57b32222010-04-15 17:39:22 -0400905 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530906
Sujith7d0d0df2010-04-16 11:53:57 +0530907 ENABLE_REGWRITE_BUFFER(ah);
908
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400909 /*
910 * set AHB_MODE not to do cacheline prefetches
911 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100912 if (!AR_SREV_9300_20_OR_LATER(ah))
913 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +0530914
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400915 /*
916 * let mac dma reads be in 128 byte chunks
917 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100918 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530919
Sujith7d0d0df2010-04-16 11:53:57 +0530920 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530921
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400922 /*
923 * Restore TX Trigger Level to its pre-reset value.
924 * The initial value depends on whether aggregation is enabled, and is
925 * adjusted whenever underruns are detected.
926 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400927 if (!AR_SREV_9300_20_OR_LATER(ah))
928 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530929
Sujith7d0d0df2010-04-16 11:53:57 +0530930 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530931
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400932 /*
933 * let mac dma writes be in 128 byte chunks
934 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100935 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +0530936
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400937 /*
938 * Setup receive FIFO threshold to hold off TX activities
939 */
Sujithf1dc5602008-10-29 10:16:30 +0530940 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
941
Felix Fietkau57b32222010-04-15 17:39:22 -0400942 if (AR_SREV_9300_20_OR_LATER(ah)) {
943 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
944 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
945
946 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
947 ah->caps.rx_status_len);
948 }
949
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400950 /*
951 * reduce the number of usable entries in PCU TXBUF to avoid
952 * wrap around issues.
953 */
Sujithf1dc5602008-10-29 10:16:30 +0530954 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400955 /* For AR9285 the number of Fifos are reduced to half.
956 * So set the usable tx buf size also to half to
957 * avoid data/delimiter underruns
958 */
Sujithf1dc5602008-10-29 10:16:30 +0530959 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
960 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400961 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530962 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
963 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
964 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400965
Sujith7d0d0df2010-04-16 11:53:57 +0530966 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530967
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400968 if (AR_SREV_9300_20_OR_LATER(ah))
969 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530970}
971
Sujithcbe61d82009-02-09 13:27:12 +0530972static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530973{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100974 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
975 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +0530976
Sujithf1dc5602008-10-29 10:16:30 +0530977 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800978 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400979 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100980 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +0530981 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
982 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100983 case NL80211_IFTYPE_AP:
984 set |= AR_STA_ID1_STA_AP;
985 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -0800986 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100987 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +0530988 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530989 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100990 if (!ah->is_monitoring)
991 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530992 break;
Sujithf1dc5602008-10-29 10:16:30 +0530993 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100994 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +0530995}
996
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400997void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
998 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700999{
1000 u32 coef_exp, coef_man;
1001
1002 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1003 if ((coef_scaled >> coef_exp) & 0x1)
1004 break;
1005
1006 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1007
1008 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1009
1010 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1011 *coef_exponent = coef_exp - 16;
1012}
1013
Sujithcbe61d82009-02-09 13:27:12 +05301014static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301015{
1016 u32 rst_flags;
1017 u32 tmpReg;
1018
Sujith70768492009-02-16 13:23:12 +05301019 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001020 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1021 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301022 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1023 }
1024
Sujith7d0d0df2010-04-16 11:53:57 +05301025 ENABLE_REGWRITE_BUFFER(ah);
1026
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001027 if (AR_SREV_9300_20_OR_LATER(ah)) {
1028 REG_WRITE(ah, AR_WA, ah->WARegVal);
1029 udelay(10);
1030 }
1031
Sujithf1dc5602008-10-29 10:16:30 +05301032 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1033 AR_RTC_FORCE_WAKE_ON_INT);
1034
1035 if (AR_SREV_9100(ah)) {
1036 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1037 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1038 } else {
1039 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1040 if (tmpReg &
1041 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1042 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001043 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301044 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001045
1046 val = AR_RC_HOSTIF;
1047 if (!AR_SREV_9300_20_OR_LATER(ah))
1048 val |= AR_RC_AHB;
1049 REG_WRITE(ah, AR_RC, val);
1050
1051 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301052 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301053
1054 rst_flags = AR_RTC_RC_MAC_WARM;
1055 if (type == ATH9K_RESET_COLD)
1056 rst_flags |= AR_RTC_RC_MAC_COLD;
1057 }
1058
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001059 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301060
1061 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301062
Sujithf1dc5602008-10-29 10:16:30 +05301063 udelay(50);
1064
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001065 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301066 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001067 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1068 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301069 return false;
1070 }
1071
1072 if (!AR_SREV_9100(ah))
1073 REG_WRITE(ah, AR_RC, 0);
1074
Sujithf1dc5602008-10-29 10:16:30 +05301075 if (AR_SREV_9100(ah))
1076 udelay(50);
1077
1078 return true;
1079}
1080
Sujithcbe61d82009-02-09 13:27:12 +05301081static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301082{
Sujith7d0d0df2010-04-16 11:53:57 +05301083 ENABLE_REGWRITE_BUFFER(ah);
1084
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001085 if (AR_SREV_9300_20_OR_LATER(ah)) {
1086 REG_WRITE(ah, AR_WA, ah->WARegVal);
1087 udelay(10);
1088 }
1089
Sujithf1dc5602008-10-29 10:16:30 +05301090 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1091 AR_RTC_FORCE_WAKE_ON_INT);
1092
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001093 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301094 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1095
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001096 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301097
Sujith7d0d0df2010-04-16 11:53:57 +05301098 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301099
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001100 if (!AR_SREV_9300_20_OR_LATER(ah))
1101 udelay(2);
1102
1103 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301104 REG_WRITE(ah, AR_RC, 0);
1105
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001106 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301107
1108 if (!ath9k_hw_wait(ah,
1109 AR_RTC_STATUS,
1110 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301111 AR_RTC_STATUS_ON,
1112 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001113 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1114 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301115 return false;
1116 }
1117
Sujithf1dc5602008-10-29 10:16:30 +05301118 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1119}
1120
Sujithcbe61d82009-02-09 13:27:12 +05301121static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301122{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001123 if (AR_SREV_9300_20_OR_LATER(ah)) {
1124 REG_WRITE(ah, AR_WA, ah->WARegVal);
1125 udelay(10);
1126 }
1127
Sujithf1dc5602008-10-29 10:16:30 +05301128 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1129 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1130
1131 switch (type) {
1132 case ATH9K_RESET_POWER_ON:
1133 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301134 case ATH9K_RESET_WARM:
1135 case ATH9K_RESET_COLD:
1136 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301137 default:
1138 return false;
1139 }
1140}
1141
Sujithcbe61d82009-02-09 13:27:12 +05301142static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301143 struct ath9k_channel *chan)
1144{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301145 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301146 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1147 return false;
1148 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301149 return false;
1150
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001151 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301152 return false;
1153
Sujith2660b812009-02-09 13:27:26 +05301154 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301155 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301156 ath9k_hw_set_rfmode(ah, chan);
1157
1158 return true;
1159}
1160
Sujithcbe61d82009-02-09 13:27:12 +05301161static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001162 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301163{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001164 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001165 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001166 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001167 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001168 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301169
1170 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1171 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001172 ath_dbg(common, ATH_DBG_QUEUE,
1173 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301174 return false;
1175 }
1176 }
1177
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001178 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001179 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301180 return false;
1181 }
1182
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001183 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301184
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001185 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001186 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001187 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001188 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301189 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001190 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301191
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001192 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001193 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301194 channel->max_antenna_gain * 2,
1195 channel->max_power * 2,
1196 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001197 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001199 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301200
1201 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1202 ath9k_hw_set_delta_slope(ah, chan);
1203
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001204 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301205
Sujithf1dc5602008-10-29 10:16:30 +05301206 return true;
1207}
1208
Felix Fietkau691680b2011-03-19 13:55:38 +01001209static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1210{
1211 u32 gpio_mask = ah->gpio_mask;
1212 int i;
1213
1214 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1215 if (!(gpio_mask & 1))
1216 continue;
1217
1218 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1219 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1220 }
1221}
1222
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001223bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301224{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001225 int count = 50;
1226 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301227
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001228 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001229 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301230
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001231 do {
1232 reg = REG_READ(ah, AR_OBS_BUS_1);
1233
1234 if ((reg & 0x7E7FFFEF) == 0x00702400)
1235 continue;
1236
1237 switch (reg & 0x7E000B00) {
1238 case 0x1E000000:
1239 case 0x52000B00:
1240 case 0x18000B00:
1241 continue;
1242 default:
1243 return true;
1244 }
1245 } while (count-- > 0);
1246
1247 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301248}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001249EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301250
Sujithcbe61d82009-02-09 13:27:12 +05301251int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001252 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001253{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001254 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001255 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301256 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001257 u32 saveDefAntenna;
1258 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301259 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001260 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001261
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001262 ah->txchainmask = common->tx_chainmask;
1263 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001264
Sujith Manoharan6d501922011-01-04 13:43:39 +05301265 if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001266 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001267 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001268 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001269 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001270 bChannelChange = false;
1271 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001272 }
1273
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001274 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001275 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001276
Felix Fietkaud9891c72010-09-29 17:15:27 +02001277 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001278 ath9k_hw_getnf(ah, curchan);
1279
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001280 ah->caldata = caldata;
1281 if (caldata &&
1282 (chan->channel != caldata->channel ||
1283 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1284 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1285 /* Operating channel changed, reset channel calibration data */
1286 memset(caldata, 0, sizeof(*caldata));
1287 ath9k_init_nfcal_hist_buffer(ah, chan);
1288 }
1289
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001290 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301291 (ah->chip_fullsleep != true) &&
1292 (ah->curchan != NULL) &&
1293 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001294 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301295 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301296 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001297
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001298 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301299 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001300 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba33422010-09-03 16:00:00 +05301301 if (AR_SREV_9271(ah))
1302 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001303 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001304 }
1305 }
1306
1307 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1308 if (saveDefAntenna == 0)
1309 saveDefAntenna = 1;
1310
1311 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1312
Sujith46fe7822009-09-17 09:25:25 +05301313 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001314 if (AR_SREV_9100(ah) ||
1315 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301316 tsf = ath9k_hw_gettsf64(ah);
1317
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001318 saveLedState = REG_READ(ah, AR_CFG_LED) &
1319 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1320 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1321
1322 ath9k_hw_mark_phy_inactive(ah);
1323
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001324 ah->paprd_table_write_done = false;
1325
Sujith05020d22010-03-17 14:25:23 +05301326 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001327 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1328 REG_WRITE(ah,
1329 AR9271_RESET_POWER_DOWN_CONTROL,
1330 AR9271_RADIO_RF_RST);
1331 udelay(50);
1332 }
1333
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001334 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001335 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001336 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001337 }
1338
Sujith05020d22010-03-17 14:25:23 +05301339 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001340 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1341 ah->htc_reset_init = false;
1342 REG_WRITE(ah,
1343 AR9271_RESET_POWER_DOWN_CONTROL,
1344 AR9271_GATE_MAC_CTL);
1345 udelay(50);
1346 }
1347
Sujith46fe7822009-09-17 09:25:25 +05301348 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001349 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301350 ath9k_hw_settsf64(ah, tsf);
1351
Felix Fietkau7a370812010-09-22 12:34:52 +02001352 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301353 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001354
Sujithe9141f72010-06-01 15:14:10 +05301355 if (!AR_SREV_9300_20_OR_LATER(ah))
1356 ar9002_hw_enable_async_fifo(ah);
1357
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001358 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001359 if (r)
1360 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001361
Felix Fietkauf860d522010-06-30 02:07:48 +02001362 /*
1363 * Some AR91xx SoC devices frequently fail to accept TSF writes
1364 * right after the chip reset. When that happens, write a new
1365 * value after the initvals have been applied, with an offset
1366 * based on measured time difference
1367 */
1368 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1369 tsf += 1500;
1370 ath9k_hw_settsf64(ah, tsf);
1371 }
1372
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001373 /* Setup MFP options for CCMP */
1374 if (AR_SREV_9280_20_OR_LATER(ah)) {
1375 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1376 * frames when constructing CCMP AAD. */
1377 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1378 0xc7ff);
1379 ah->sw_mgmt_crypto = false;
1380 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1381 /* Disable hardware crypto for management frames */
1382 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1383 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1384 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1385 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1386 ah->sw_mgmt_crypto = true;
1387 } else
1388 ah->sw_mgmt_crypto = true;
1389
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001390 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1391 ath9k_hw_set_delta_slope(ah, chan);
1392
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001393 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301394 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001395
Sujith7d0d0df2010-04-16 11:53:57 +05301396 ENABLE_REGWRITE_BUFFER(ah);
1397
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001398 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1399 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001400 | macStaId1
1401 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301402 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301403 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301404 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001405 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001407 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001408 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001409 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1410
Sujith7d0d0df2010-04-16 11:53:57 +05301411 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301412
Sujith Manoharan00e00032011-01-26 21:59:05 +05301413 ath9k_hw_set_operating_mode(ah, ah->opmode);
1414
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001415 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001416 if (r)
1417 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001419 ath9k_hw_set_clockrate(ah);
1420
Sujith7d0d0df2010-04-16 11:53:57 +05301421 ENABLE_REGWRITE_BUFFER(ah);
1422
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423 for (i = 0; i < AR_NUM_DCU; i++)
1424 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1425
Sujith7d0d0df2010-04-16 11:53:57 +05301426 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301427
Sujith2660b812009-02-09 13:27:26 +05301428 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001429 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001430 ath9k_hw_resettxqueue(ah, i);
1431
Sujith2660b812009-02-09 13:27:26 +05301432 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001433 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001434 ath9k_hw_init_qos(ah);
1435
Sujith2660b812009-02-09 13:27:26 +05301436 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001437 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301438
Felix Fietkau0005baf2010-01-15 02:33:40 +01001439 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001440
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001441 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301442 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001443 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301444 }
1445
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001446 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001447
1448 ath9k_hw_set_dma(ah);
1449
1450 REG_WRITE(ah, AR_OBS, 8);
1451
Sujith0ce024c2009-12-14 14:57:00 +05301452 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001453 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1454 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1455 }
1456
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001457 if (ah->config.tx_intr_mitigation) {
1458 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1459 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1460 }
1461
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001462 ath9k_hw_init_bb(ah, chan);
1463
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001464 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001465 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001466
Sujith7d0d0df2010-04-16 11:53:57 +05301467 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001469 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001470 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1471
Sujith7d0d0df2010-04-16 11:53:57 +05301472 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301473
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001474 /*
1475 * For big endian systems turn on swapping for descriptors
1476 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001477 if (AR_SREV_9100(ah)) {
1478 u32 mask;
1479 mask = REG_READ(ah, AR_CFG);
1480 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001481 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301482 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 } else {
1484 mask =
1485 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1486 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001487 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301488 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001489 }
1490 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301491 if (common->bus_ops->ath_bus_type == ATH_USB) {
1492 /* Configure AR9271 target WLAN */
1493 if (AR_SREV_9271(ah))
1494 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1495 else
1496 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1497 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001498#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001499 else
1500 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001501#endif
1502 }
1503
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001504 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301505 ath9k_hw_btcoex_enable(ah);
1506
Felix Fietkau00c86592010-07-30 21:02:09 +02001507 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001508 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001509
Felix Fietkau691680b2011-03-19 13:55:38 +01001510 ath9k_hw_apply_gpio_override(ah);
1511
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001512 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001513}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001514EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515
Sujithf1dc5602008-10-29 10:16:30 +05301516/******************************/
1517/* Power Management (Chipset) */
1518/******************************/
1519
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001520/*
1521 * Notify Power Mgt is disabled in self-generated frames.
1522 * If requested, force chip to sleep.
1523 */
Sujithcbe61d82009-02-09 13:27:12 +05301524static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301525{
1526 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1527 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001528 /*
1529 * Clear the RTC force wake bit to allow the
1530 * mac to go to sleep.
1531 */
Sujithf1dc5602008-10-29 10:16:30 +05301532 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1533 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001534 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301535 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1536
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001537 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301538 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301539 REG_CLR_BIT(ah, (AR_RTC_RESET),
1540 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301541 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001542
1543 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1544 if (AR_SREV_9300_20_OR_LATER(ah))
1545 REG_WRITE(ah, AR_WA,
1546 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001547}
1548
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001549/*
1550 * Notify Power Management is enabled in self-generating
1551 * frames. If request, set power mode of chip to
1552 * auto/normal. Duration in units of 128us (1/8 TU).
1553 */
Sujithcbe61d82009-02-09 13:27:12 +05301554static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001555{
Sujithf1dc5602008-10-29 10:16:30 +05301556 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1557 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301558 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001559
Sujithf1dc5602008-10-29 10:16:30 +05301560 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001561 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301562 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1563 AR_RTC_FORCE_WAKE_ON_INT);
1564 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001565 /*
1566 * Clear the RTC force wake bit to allow the
1567 * mac to go to sleep.
1568 */
Sujithf1dc5602008-10-29 10:16:30 +05301569 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1570 AR_RTC_FORCE_WAKE_EN);
1571 }
1572 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001573
1574 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1575 if (AR_SREV_9300_20_OR_LATER(ah))
1576 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301577}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001578
Sujithcbe61d82009-02-09 13:27:12 +05301579static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301580{
1581 u32 val;
1582 int i;
1583
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001584 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1585 if (AR_SREV_9300_20_OR_LATER(ah)) {
1586 REG_WRITE(ah, AR_WA, ah->WARegVal);
1587 udelay(10);
1588 }
1589
Sujithf1dc5602008-10-29 10:16:30 +05301590 if (setChip) {
1591 if ((REG_READ(ah, AR_RTC_STATUS) &
1592 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1593 if (ath9k_hw_set_reset_reg(ah,
1594 ATH9K_RESET_POWER_ON) != true) {
1595 return false;
1596 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001597 if (!AR_SREV_9300_20_OR_LATER(ah))
1598 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301599 }
1600 if (AR_SREV_9100(ah))
1601 REG_SET_BIT(ah, AR_RTC_RESET,
1602 AR_RTC_RESET_EN);
1603
1604 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1605 AR_RTC_FORCE_WAKE_EN);
1606 udelay(50);
1607
1608 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1609 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1610 if (val == AR_RTC_STATUS_ON)
1611 break;
1612 udelay(50);
1613 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1614 AR_RTC_FORCE_WAKE_EN);
1615 }
1616 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001617 ath_err(ath9k_hw_common(ah),
1618 "Failed to wakeup in %uus\n",
1619 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301620 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001621 }
1622 }
1623
Sujithf1dc5602008-10-29 10:16:30 +05301624 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1625
1626 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001627}
1628
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001629bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301630{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001631 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301632 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301633 static const char *modes[] = {
1634 "AWAKE",
1635 "FULL-SLEEP",
1636 "NETWORK SLEEP",
1637 "UNDEFINED"
1638 };
Sujithf1dc5602008-10-29 10:16:30 +05301639
Gabor Juhoscbdec972009-07-24 17:27:22 +02001640 if (ah->power_mode == mode)
1641 return status;
1642
Joe Perches226afe62010-12-02 19:12:37 -08001643 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1644 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301645
1646 switch (mode) {
1647 case ATH9K_PM_AWAKE:
1648 status = ath9k_hw_set_power_awake(ah, setChip);
1649 break;
1650 case ATH9K_PM_FULL_SLEEP:
1651 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301652 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301653 break;
1654 case ATH9K_PM_NETWORK_SLEEP:
1655 ath9k_set_power_network_sleep(ah, setChip);
1656 break;
1657 default:
Joe Perches38002762010-12-02 19:12:36 -08001658 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301659 return false;
1660 }
Sujith2660b812009-02-09 13:27:26 +05301661 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301662
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001663 /*
1664 * XXX: If this warning never comes up after a while then
1665 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1666 * ath9k_hw_setpower() return type void.
1667 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05301668
1669 if (!(ah->ah_flags & AH_UNPLUGGED))
1670 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001671
Sujithf1dc5602008-10-29 10:16:30 +05301672 return status;
1673}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001674EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301675
Sujithf1dc5602008-10-29 10:16:30 +05301676/*******************/
1677/* Beacon Handling */
1678/*******************/
1679
Sujithcbe61d82009-02-09 13:27:12 +05301680void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001681{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001682 int flags = 0;
1683
Sujith7d0d0df2010-04-16 11:53:57 +05301684 ENABLE_REGWRITE_BUFFER(ah);
1685
Sujith2660b812009-02-09 13:27:26 +05301686 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001687 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001688 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001689 REG_SET_BIT(ah, AR_TXCFG,
1690 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001691 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
1692 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001693 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001694 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01001695 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
1696 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
1697 TU_TO_USEC(ah->config.dma_beacon_response_time));
1698 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
1699 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001700 flags |=
1701 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1702 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001703 default:
Joe Perches226afe62010-12-02 19:12:37 -08001704 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1705 "%s: unsupported opmode: %d\n",
1706 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001707 return;
1708 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001709 }
1710
Felix Fietkaudd347f22011-03-22 21:54:17 +01001711 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
1712 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
1713 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
1714 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715
Sujith7d0d0df2010-04-16 11:53:57 +05301716 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301717
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001718 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1719}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001720EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721
Sujithcbe61d82009-02-09 13:27:12 +05301722void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301723 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001724{
1725 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301726 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001727 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001728
Sujith7d0d0df2010-04-16 11:53:57 +05301729 ENABLE_REGWRITE_BUFFER(ah);
1730
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001731 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1732
1733 REG_WRITE(ah, AR_BEACON_PERIOD,
1734 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1735 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1736 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1737
Sujith7d0d0df2010-04-16 11:53:57 +05301738 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301739
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001740 REG_RMW_FIELD(ah, AR_RSSI_THR,
1741 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1742
1743 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1744
1745 if (bs->bs_sleepduration > beaconintval)
1746 beaconintval = bs->bs_sleepduration;
1747
1748 dtimperiod = bs->bs_dtimperiod;
1749 if (bs->bs_sleepduration > dtimperiod)
1750 dtimperiod = bs->bs_sleepduration;
1751
1752 if (beaconintval == dtimperiod)
1753 nextTbtt = bs->bs_nextdtim;
1754 else
1755 nextTbtt = bs->bs_nexttbtt;
1756
Joe Perches226afe62010-12-02 19:12:37 -08001757 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1758 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1759 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1760 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001761
Sujith7d0d0df2010-04-16 11:53:57 +05301762 ENABLE_REGWRITE_BUFFER(ah);
1763
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001764 REG_WRITE(ah, AR_NEXT_DTIM,
1765 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1766 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1767
1768 REG_WRITE(ah, AR_SLEEP1,
1769 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1770 | AR_SLEEP1_ASSUME_DTIM);
1771
Sujith60b67f52008-08-07 10:52:38 +05301772 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1774 else
1775 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1776
1777 REG_WRITE(ah, AR_SLEEP2,
1778 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1779
1780 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1781 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1782
Sujith7d0d0df2010-04-16 11:53:57 +05301783 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301784
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001785 REG_SET_BIT(ah, AR_TIMER_MODE,
1786 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1787 AR_DTIM_TIMER_EN);
1788
Sujith4af9cf42009-02-12 10:06:47 +05301789 /* TSF Out of Range Threshold */
1790 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001791}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001792EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793
Sujithf1dc5602008-10-29 10:16:30 +05301794/*******************/
1795/* HW Capabilities */
1796/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001797
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001798int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001799{
Sujith2660b812009-02-09 13:27:26 +05301800 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001801 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001802 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001803 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001804
Sujithf1dc5602008-10-29 10:16:30 +05301805 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001806 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001807
Sujithf74df6f2009-02-09 13:27:24 +05301808 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001809 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301810
Sujithf74df6f2009-02-09 13:27:24 +05301811 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001812 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301813 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001814 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301815
Sujithf74df6f2009-02-09 13:27:24 +05301816 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301817
Sujith2660b812009-02-09 13:27:26 +05301818 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301819 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001820 if (regulatory->current_rd == 0x64 ||
1821 regulatory->current_rd == 0x65)
1822 regulatory->current_rd += 5;
1823 else if (regulatory->current_rd == 0x41)
1824 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001825 ath_dbg(common, ATH_DBG_REGULATORY,
1826 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001827 }
Sujithdc2222a2008-08-14 13:26:55 +05301828
Sujithf74df6f2009-02-09 13:27:24 +05301829 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001830 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001831 ath_err(common,
1832 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001833 return -EINVAL;
1834 }
1835
Felix Fietkaud4659912010-10-14 16:02:39 +02001836 if (eeval & AR5416_OPFLAGS_11A)
1837 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001838
Felix Fietkaud4659912010-10-14 16:02:39 +02001839 if (eeval & AR5416_OPFLAGS_11G)
1840 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301841
Sujithf74df6f2009-02-09 13:27:24 +05301842 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001843 /*
1844 * For AR9271 we will temporarilly uses the rx chainmax as read from
1845 * the EEPROM.
1846 */
Sujith8147f5d2009-02-20 15:13:23 +05301847 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001848 !(eeval & AR5416_OPFLAGS_11A) &&
1849 !(AR_SREV_9271(ah)))
1850 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301851 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01001852 else if (AR_SREV_9100(ah))
1853 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05301854 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001855 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301856 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301857
Felix Fietkau7a370812010-09-22 12:34:52 +02001858 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301859
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001860 /* enable key search for every frame in an aggregate */
1861 if (AR_SREV_9300_20_OR_LATER(ah))
1862 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1863
Bruno Randolfce2220d2010-09-17 11:36:25 +09001864 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1865
Felix Fietkau0db156e2011-03-23 20:57:29 +01001866 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05301867 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1868 else
1869 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1870
Sujith5b5fa352010-03-17 14:25:15 +05301871 if (AR_SREV_9271(ah))
1872 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301873 else if (AR_DEVID_7010(ah))
1874 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001875 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301876 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001877 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301878 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1879 else
1880 pCap->num_gpio_pins = AR_NUM_GPIO;
1881
Sujithf1dc5602008-10-29 10:16:30 +05301882 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1883 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1884 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1885 } else {
1886 pCap->rts_aggr_limit = (8 * 1024);
1887 }
1888
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301889#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301890 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1891 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1892 ah->rfkill_gpio =
1893 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1894 ah->rfkill_polarity =
1895 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301896
1897 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1898 }
1899#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001900 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301901 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1902 else
1903 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301904
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301905 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301906 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1907 else
1908 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1909
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001910 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001911 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1912 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301913
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301914 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001915 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1916 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301917 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001918 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301919 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301920 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001921 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301922 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001923
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001924 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001925 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1926 if (!AR_SREV_9485(ah))
1927 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1928
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001929 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1930 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1931 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001932 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001933 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08001934 if (!ah->config.paprd_disable &&
1935 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04001936 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001937 } else {
1938 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001939 if (AR_SREV_9280_20(ah) &&
1940 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1941 AR5416_EEP_MINOR_VER_16) ||
1942 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1943 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001944 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001945
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001946 if (AR_SREV_9300_20_OR_LATER(ah))
1947 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1948
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001949 if (AR_SREV_9300_20_OR_LATER(ah))
1950 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1951
Felix Fietkaua42acef2010-09-22 12:34:54 +02001952 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001953 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1954
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001955 if (AR_SREV_9285(ah))
1956 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1957 ant_div_ctl1 =
1958 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1959 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1960 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1961 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301962 if (AR_SREV_9300_20_OR_LATER(ah)) {
1963 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
1964 pCap->hw_caps |= ATH9K_HW_CAP_APM;
1965 }
1966
1967
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001968
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08001969 if (AR_SREV_9485_10(ah)) {
1970 pCap->pcie_lcr_extsync_en = true;
1971 pCap->pcie_lcr_offset = 0x80;
1972 }
1973
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001974 tx_chainmask = pCap->tx_chainmask;
1975 rx_chainmask = pCap->rx_chainmask;
1976 while (tx_chainmask || rx_chainmask) {
1977 if (tx_chainmask & BIT(0))
1978 pCap->max_txchains++;
1979 if (rx_chainmask & BIT(0))
1980 pCap->max_rxchains++;
1981
1982 tx_chainmask >>= 1;
1983 rx_chainmask >>= 1;
1984 }
1985
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001986 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001987}
1988
Sujithf1dc5602008-10-29 10:16:30 +05301989/****************************/
1990/* GPIO / RFKILL / Antennae */
1991/****************************/
1992
Sujithcbe61d82009-02-09 13:27:12 +05301993static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301994 u32 gpio, u32 type)
1995{
1996 int addr;
1997 u32 gpio_shift, tmp;
1998
1999 if (gpio > 11)
2000 addr = AR_GPIO_OUTPUT_MUX3;
2001 else if (gpio > 5)
2002 addr = AR_GPIO_OUTPUT_MUX2;
2003 else
2004 addr = AR_GPIO_OUTPUT_MUX1;
2005
2006 gpio_shift = (gpio % 6) * 5;
2007
2008 if (AR_SREV_9280_20_OR_LATER(ah)
2009 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2010 REG_RMW(ah, addr, (type << gpio_shift),
2011 (0x1f << gpio_shift));
2012 } else {
2013 tmp = REG_READ(ah, addr);
2014 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2015 tmp &= ~(0x1f << gpio_shift);
2016 tmp |= (type << gpio_shift);
2017 REG_WRITE(ah, addr, tmp);
2018 }
2019}
2020
Sujithcbe61d82009-02-09 13:27:12 +05302021void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302022{
2023 u32 gpio_shift;
2024
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002025 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302026
Sujith88c1f4f2010-06-30 14:46:31 +05302027 if (AR_DEVID_7010(ah)) {
2028 gpio_shift = gpio;
2029 REG_RMW(ah, AR7010_GPIO_OE,
2030 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2031 (AR7010_GPIO_OE_MASK << gpio_shift));
2032 return;
2033 }
Sujithf1dc5602008-10-29 10:16:30 +05302034
Sujith88c1f4f2010-06-30 14:46:31 +05302035 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302036 REG_RMW(ah,
2037 AR_GPIO_OE_OUT,
2038 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2039 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2040}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002041EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302042
Sujithcbe61d82009-02-09 13:27:12 +05302043u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302044{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302045#define MS_REG_READ(x, y) \
2046 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2047
Sujith2660b812009-02-09 13:27:26 +05302048 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302049 return 0xffffffff;
2050
Sujith88c1f4f2010-06-30 14:46:31 +05302051 if (AR_DEVID_7010(ah)) {
2052 u32 val;
2053 val = REG_READ(ah, AR7010_GPIO_IN);
2054 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2055 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002056 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2057 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002058 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302059 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002060 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302061 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002062 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302063 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002064 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302065 return MS_REG_READ(AR928X, gpio) != 0;
2066 else
2067 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302068}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002069EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302070
Sujithcbe61d82009-02-09 13:27:12 +05302071void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302072 u32 ah_signal_type)
2073{
2074 u32 gpio_shift;
2075
Sujith88c1f4f2010-06-30 14:46:31 +05302076 if (AR_DEVID_7010(ah)) {
2077 gpio_shift = gpio;
2078 REG_RMW(ah, AR7010_GPIO_OE,
2079 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2080 (AR7010_GPIO_OE_MASK << gpio_shift));
2081 return;
2082 }
2083
Sujithf1dc5602008-10-29 10:16:30 +05302084 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302085 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302086 REG_RMW(ah,
2087 AR_GPIO_OE_OUT,
2088 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2089 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2090}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002091EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302092
Sujithcbe61d82009-02-09 13:27:12 +05302093void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302094{
Sujith88c1f4f2010-06-30 14:46:31 +05302095 if (AR_DEVID_7010(ah)) {
2096 val = val ? 0 : 1;
2097 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2098 AR_GPIO_BIT(gpio));
2099 return;
2100 }
2101
Sujith5b5fa352010-03-17 14:25:15 +05302102 if (AR_SREV_9271(ah))
2103 val = ~val;
2104
Sujithf1dc5602008-10-29 10:16:30 +05302105 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2106 AR_GPIO_BIT(gpio));
2107}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002108EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302109
Sujithcbe61d82009-02-09 13:27:12 +05302110u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302111{
2112 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2113}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002114EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302115
Sujithcbe61d82009-02-09 13:27:12 +05302116void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302117{
2118 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2119}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002120EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302121
Sujithf1dc5602008-10-29 10:16:30 +05302122/*********************/
2123/* General Operation */
2124/*********************/
2125
Sujithcbe61d82009-02-09 13:27:12 +05302126u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302127{
2128 u32 bits = REG_READ(ah, AR_RX_FILTER);
2129 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2130
2131 if (phybits & AR_PHY_ERR_RADAR)
2132 bits |= ATH9K_RX_FILTER_PHYRADAR;
2133 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2134 bits |= ATH9K_RX_FILTER_PHYERR;
2135
2136 return bits;
2137}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002138EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302139
Sujithcbe61d82009-02-09 13:27:12 +05302140void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302141{
2142 u32 phybits;
2143
Sujith7d0d0df2010-04-16 11:53:57 +05302144 ENABLE_REGWRITE_BUFFER(ah);
2145
Sujith7ea310b2009-09-03 12:08:43 +05302146 REG_WRITE(ah, AR_RX_FILTER, bits);
2147
Sujithf1dc5602008-10-29 10:16:30 +05302148 phybits = 0;
2149 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2150 phybits |= AR_PHY_ERR_RADAR;
2151 if (bits & ATH9K_RX_FILTER_PHYERR)
2152 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2153 REG_WRITE(ah, AR_PHY_ERR, phybits);
2154
2155 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002156 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302157 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002158 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302159
2160 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302161}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002162EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302163
Sujithcbe61d82009-02-09 13:27:12 +05302164bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302165{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302166 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2167 return false;
2168
2169 ath9k_hw_init_pll(ah, NULL);
2170 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302171}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002172EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302173
Sujithcbe61d82009-02-09 13:27:12 +05302174bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302175{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002176 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302177 return false;
2178
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302179 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2180 return false;
2181
2182 ath9k_hw_init_pll(ah, NULL);
2183 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302184}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002185EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302186
Felix Fietkaude40f312010-10-20 03:08:53 +02002187void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302188{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002189 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302190 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002191 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302192
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002193 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302194
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002195 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002196 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002197 channel->max_antenna_gain * 2,
2198 channel->max_power * 2,
2199 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002200 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302201}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002202EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302203
Sujithcbe61d82009-02-09 13:27:12 +05302204void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302205{
Sujith2660b812009-02-09 13:27:26 +05302206 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302207}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002208EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302209
Sujithcbe61d82009-02-09 13:27:12 +05302210void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302211{
2212 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2213 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2214}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002215EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302216
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002217void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302218{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002219 struct ath_common *common = ath9k_hw_common(ah);
2220
2221 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2222 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2223 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302224}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002225EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302226
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002227#define ATH9K_MAX_TSF_READ 10
2228
Sujithcbe61d82009-02-09 13:27:12 +05302229u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302230{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002231 u32 tsf_lower, tsf_upper1, tsf_upper2;
2232 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302233
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002234 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2235 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2236 tsf_lower = REG_READ(ah, AR_TSF_L32);
2237 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2238 if (tsf_upper2 == tsf_upper1)
2239 break;
2240 tsf_upper1 = tsf_upper2;
2241 }
Sujithf1dc5602008-10-29 10:16:30 +05302242
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002243 WARN_ON( i == ATH9K_MAX_TSF_READ );
2244
2245 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302246}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002247EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302248
Sujithcbe61d82009-02-09 13:27:12 +05302249void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002250{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002251 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002252 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002253}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002254EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002255
Sujithcbe61d82009-02-09 13:27:12 +05302256void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302257{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002258 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2259 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002260 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2261 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002262
Sujithf1dc5602008-10-29 10:16:30 +05302263 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002265EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujith54e4cec2009-08-07 09:45:09 +05302267void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302270 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271 else
Sujith2660b812009-02-09 13:27:26 +05302272 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002274EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002276void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002278 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302279 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002281 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302282 macmode = AR_2040_JOINED_RX_CLEAR;
2283 else
2284 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002285
Sujithf1dc5602008-10-29 10:16:30 +05302286 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302288
2289/* HW Generic timers configuration */
2290
2291static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2292{
2293 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2294 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2295 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2296 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2297 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2298 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2299 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2300 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2301 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2302 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2303 AR_NDP2_TIMER_MODE, 0x0002},
2304 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2305 AR_NDP2_TIMER_MODE, 0x0004},
2306 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2307 AR_NDP2_TIMER_MODE, 0x0008},
2308 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2309 AR_NDP2_TIMER_MODE, 0x0010},
2310 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2311 AR_NDP2_TIMER_MODE, 0x0020},
2312 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2313 AR_NDP2_TIMER_MODE, 0x0040},
2314 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2315 AR_NDP2_TIMER_MODE, 0x0080}
2316};
2317
2318/* HW generic timer primitives */
2319
2320/* compute and clear index of rightmost 1 */
2321static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2322{
2323 u32 b;
2324
2325 b = *mask;
2326 b &= (0-b);
2327 *mask &= ~b;
2328 b *= debruijn32;
2329 b >>= 27;
2330
2331 return timer_table->gen_timer_index[b];
2332}
2333
Felix Fietkaudd347f22011-03-22 21:54:17 +01002334u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302335{
2336 return REG_READ(ah, AR_TSF_L32);
2337}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002338EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302339
2340struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2341 void (*trigger)(void *),
2342 void (*overflow)(void *),
2343 void *arg,
2344 u8 timer_index)
2345{
2346 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2347 struct ath_gen_timer *timer;
2348
2349 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2350
2351 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002352 ath_err(ath9k_hw_common(ah),
2353 "Failed to allocate memory for hw timer[%d]\n",
2354 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302355 return NULL;
2356 }
2357
2358 /* allocate a hardware generic timer slot */
2359 timer_table->timers[timer_index] = timer;
2360 timer->index = timer_index;
2361 timer->trigger = trigger;
2362 timer->overflow = overflow;
2363 timer->arg = arg;
2364
2365 return timer;
2366}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002367EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302368
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002369void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2370 struct ath_gen_timer *timer,
2371 u32 timer_next,
2372 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302373{
2374 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2375 u32 tsf;
2376
2377 BUG_ON(!timer_period);
2378
2379 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2380
2381 tsf = ath9k_hw_gettsf32(ah);
2382
Joe Perches226afe62010-12-02 19:12:37 -08002383 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2384 "current tsf %x period %x timer_next %x\n",
2385 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302386
2387 /*
2388 * Pull timer_next forward if the current TSF already passed it
2389 * because of software latency
2390 */
2391 if (timer_next < tsf)
2392 timer_next = tsf + timer_period;
2393
2394 /*
2395 * Program generic timer registers
2396 */
2397 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2398 timer_next);
2399 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2400 timer_period);
2401 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2402 gen_tmr_configuration[timer->index].mode_mask);
2403
2404 /* Enable both trigger and thresh interrupt masks */
2405 REG_SET_BIT(ah, AR_IMR_S5,
2406 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2407 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302408}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002409EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302410
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002411void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302412{
2413 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2414
2415 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2416 (timer->index >= ATH_MAX_GEN_TIMER)) {
2417 return;
2418 }
2419
2420 /* Clear generic timer enable bits. */
2421 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2422 gen_tmr_configuration[timer->index].mode_mask);
2423
2424 /* Disable both trigger and thresh interrupt masks */
2425 REG_CLR_BIT(ah, AR_IMR_S5,
2426 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2427 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2428
2429 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302430}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002431EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302432
2433void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2434{
2435 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2436
2437 /* free the hardware generic timer slot */
2438 timer_table->timers[timer->index] = NULL;
2439 kfree(timer);
2440}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002441EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302442
2443/*
2444 * Generic Timer Interrupts handling
2445 */
2446void ath_gen_timer_isr(struct ath_hw *ah)
2447{
2448 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2449 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002450 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302451 u32 trigger_mask, thresh_mask, index;
2452
2453 /* get hardware generic timer interrupt status */
2454 trigger_mask = ah->intr_gen_timer_trigger;
2455 thresh_mask = ah->intr_gen_timer_thresh;
2456 trigger_mask &= timer_table->timer_mask.val;
2457 thresh_mask &= timer_table->timer_mask.val;
2458
2459 trigger_mask &= ~thresh_mask;
2460
2461 while (thresh_mask) {
2462 index = rightmost_index(timer_table, &thresh_mask);
2463 timer = timer_table->timers[index];
2464 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002465 ath_dbg(common, ATH_DBG_HWTIMER,
2466 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302467 timer->overflow(timer->arg);
2468 }
2469
2470 while (trigger_mask) {
2471 index = rightmost_index(timer_table, &trigger_mask);
2472 timer = timer_table->timers[index];
2473 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002474 ath_dbg(common, ATH_DBG_HWTIMER,
2475 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302476 timer->trigger(timer->arg);
2477 }
2478}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002479EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002480
Sujith05020d22010-03-17 14:25:23 +05302481/********/
2482/* HTC */
2483/********/
2484
2485void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2486{
2487 ah->htc_reset_init = true;
2488}
2489EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2490
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002491static struct {
2492 u32 version;
2493 const char * name;
2494} ath_mac_bb_names[] = {
2495 /* Devices with external radios */
2496 { AR_SREV_VERSION_5416_PCI, "5416" },
2497 { AR_SREV_VERSION_5416_PCIE, "5418" },
2498 { AR_SREV_VERSION_9100, "9100" },
2499 { AR_SREV_VERSION_9160, "9160" },
2500 /* Single-chip solutions */
2501 { AR_SREV_VERSION_9280, "9280" },
2502 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002503 { AR_SREV_VERSION_9287, "9287" },
2504 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002505 { AR_SREV_VERSION_9300, "9300" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05302506 { AR_SREV_VERSION_9485, "9485" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002507};
2508
2509/* For devices with external radios */
2510static struct {
2511 u16 version;
2512 const char * name;
2513} ath_rf_names[] = {
2514 { 0, "5133" },
2515 { AR_RAD5133_SREV_MAJOR, "5133" },
2516 { AR_RAD5122_SREV_MAJOR, "5122" },
2517 { AR_RAD2133_SREV_MAJOR, "2133" },
2518 { AR_RAD2122_SREV_MAJOR, "2122" }
2519};
2520
2521/*
2522 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2523 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002524static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002525{
2526 int i;
2527
2528 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2529 if (ath_mac_bb_names[i].version == mac_bb_version) {
2530 return ath_mac_bb_names[i].name;
2531 }
2532 }
2533
2534 return "????";
2535}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002536
2537/*
2538 * Return the RF name. "????" is returned if the RF is unknown.
2539 * Used for devices with external radios.
2540 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002541static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002542{
2543 int i;
2544
2545 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2546 if (ath_rf_names[i].version == rf_version) {
2547 return ath_rf_names[i].name;
2548 }
2549 }
2550
2551 return "????";
2552}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002553
2554void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2555{
2556 int used;
2557
2558 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002559 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002560 used = snprintf(hw_name, len,
2561 "Atheros AR%s Rev:%x",
2562 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2563 ah->hw_version.macRev);
2564 }
2565 else {
2566 used = snprintf(hw_name, len,
2567 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2568 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2569 ah->hw_version.macRev,
2570 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2571 AR_RADIO_SREV_MAJOR)),
2572 ah->hw_version.phyRev);
2573 }
2574
2575 hw_name[used] = '\0';
2576}
2577EXPORT_SYMBOL(ath9k_hw_name);