blob: 0b85f68d516f8cd41529a242a845261169e71b3d [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040021#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070022#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040023#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080025#define ATH9K_CLOCK_RATE_CCK 22
26#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
27#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070028
Sujithcbe61d82009-02-09 13:27:12 +053029static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040031MODULE_AUTHOR("Atheros Communications");
32MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
33MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
34MODULE_LICENSE("Dual BSD/GPL");
35
36static int __init ath9k_init(void)
37{
38 return 0;
39}
40module_init(ath9k_init);
41
42static void __exit ath9k_exit(void)
43{
44 return;
45}
46module_exit(ath9k_exit);
47
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040048/* Private hardware callbacks */
49
50static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
51{
52 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
53}
54
55static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
56{
57 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
58}
59
60static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
61{
62 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
63
64 return priv_ops->macversion_supported(ah->hw_version.macVersion);
65}
66
Luis R. Rodriguez64773962010-04-15 17:38:17 -040067static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
68 struct ath9k_channel *chan)
69{
70 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
71}
72
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040073static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
74{
75 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
76 return;
77
78 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
79}
80
Sujithf1dc5602008-10-29 10:16:30 +053081/********************/
82/* Helper Functions */
83/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Sujithcbe61d82009-02-09 13:27:12 +053085static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053086{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070087 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053088
Sujith2660b812009-02-09 13:27:26 +053089 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080090 return usecs *ATH9K_CLOCK_RATE_CCK;
91 if (conf->channel->band == IEEE80211_BAND_2GHZ)
92 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
93 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053094}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Sujithcbe61d82009-02-09 13:27:12 +053096static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053097{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070098 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053099
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -0800100 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +0530101 return ath9k_hw_mac_clks(ah, usecs) * 2;
102 else
103 return ath9k_hw_mac_clks(ah, usecs);
104}
105
Sujith0caa7b12009-02-16 13:23:20 +0530106bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107{
108 int i;
109
Sujith0caa7b12009-02-16 13:23:20 +0530110 BUG_ON(timeout < AH_TIME_QUANTUM);
111
112 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113 if ((REG_READ(ah, reg) & mask) == val)
114 return true;
115
116 udelay(AH_TIME_QUANTUM);
117 }
Sujith04bd46382008-11-28 22:18:05 +0530118
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700119 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
120 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
121 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530122
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123 return false;
124}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400125EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127u32 ath9k_hw_reverse_bits(u32 val, u32 n)
128{
129 u32 retval;
130 int i;
131
132 for (i = 0, retval = 0; i < n; i++) {
133 retval = (retval << 1) | (val & 1);
134 val >>= 1;
135 }
136 return retval;
137}
138
Sujithcbe61d82009-02-09 13:27:12 +0530139bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530140 u16 flags, u16 *low,
141 u16 *high)
142{
Sujith2660b812009-02-09 13:27:26 +0530143 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530144
145 if (flags & CHANNEL_5GHZ) {
146 *low = pCap->low_5ghz_chan;
147 *high = pCap->high_5ghz_chan;
148 return true;
149 }
150 if ((flags & CHANNEL_2GHZ)) {
151 *low = pCap->low_2ghz_chan;
152 *high = pCap->high_2ghz_chan;
153 return true;
154 }
155 return false;
156}
157
Sujithcbe61d82009-02-09 13:27:12 +0530158u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100159 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530160 u32 frameLen, u16 rateix,
161 bool shortPreamble)
162{
163 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530164
165 if (kbps == 0)
166 return 0;
167
Felix Fietkau545750d2009-11-23 22:21:01 +0100168 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530169 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530170 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100171 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530172 phyTime >>= 1;
173 numBits = frameLen << 3;
174 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
175 break;
Sujith46d14a52008-11-18 09:08:13 +0530176 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530177 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530178 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
179 numBits = OFDM_PLCP_BITS + (frameLen << 3);
180 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
181 txTime = OFDM_SIFS_TIME_QUARTER
182 + OFDM_PREAMBLE_TIME_QUARTER
183 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530184 } else if (ah->curchan &&
185 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530186 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
187 numBits = OFDM_PLCP_BITS + (frameLen << 3);
188 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
189 txTime = OFDM_SIFS_TIME_HALF +
190 OFDM_PREAMBLE_TIME_HALF
191 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
192 } else {
193 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
194 numBits = OFDM_PLCP_BITS + (frameLen << 3);
195 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
196 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
197 + (numSymbols * OFDM_SYMBOL_TIME);
198 }
199 break;
200 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700201 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
Felix Fietkau545750d2009-11-23 22:21:01 +0100202 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530203 txTime = 0;
204 break;
205 }
206
207 return txTime;
208}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400209EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530210
Sujithcbe61d82009-02-09 13:27:12 +0530211void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530212 struct ath9k_channel *chan,
213 struct chan_centers *centers)
214{
215 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530216
217 if (!IS_CHAN_HT40(chan)) {
218 centers->ctl_center = centers->ext_center =
219 centers->synth_center = chan->channel;
220 return;
221 }
222
223 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
224 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
225 centers->synth_center =
226 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
227 extoff = 1;
228 } else {
229 centers->synth_center =
230 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
231 extoff = -1;
232 }
233
234 centers->ctl_center =
235 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700236 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530237 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700238 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530239}
240
241/******************/
242/* Chip Revisions */
243/******************/
244
Sujithcbe61d82009-02-09 13:27:12 +0530245static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530246{
247 u32 val;
248
249 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
250
251 if (val == 0xFF) {
252 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530253 ah->hw_version.macVersion =
254 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
255 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530256 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530257 } else {
258 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530260
Sujithd535a422009-02-09 13:27:06 +0530261 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530262
Sujithd535a422009-02-09 13:27:06 +0530263 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530264 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530265 }
266}
267
Sujithf1dc5602008-10-29 10:16:30 +0530268/************************************/
269/* HW Attach, Detach, Init Routines */
270/************************************/
271
Sujithcbe61d82009-02-09 13:27:12 +0530272static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530273{
Sujithfeed0292009-01-29 11:37:35 +0530274 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530275 return;
276
Sujith7d0d0df2010-04-16 11:53:57 +0530277 ENABLE_REGWRITE_BUFFER(ah);
278
Sujithf1dc5602008-10-29 10:16:30 +0530279 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
288
289 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujith7d0d0df2010-04-16 11:53:57 +0530290
291 REGWRITE_BUFFER_FLUSH(ah);
292 DISABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530293}
294
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400295/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530296static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530297{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700298 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530300 u32 regHold[2];
301 u32 patternData[4] = { 0x55555555,
302 0xaaaaaaaa,
303 0x66666666,
304 0x99999999 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400305 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307 if (!AR_SREV_9300_20_OR_LATER(ah)) {
308 loop_max = 2;
309 regAddr[1] = AR_PHY_BASE + (8 << 2);
310 } else
311 loop_max = 1;
312
313 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530314 u32 addr = regAddr[i];
315 u32 wrData, rdData;
316
317 regHold[i] = REG_READ(ah, addr);
318 for (j = 0; j < 0x100; j++) {
319 wrData = (j << 16) | j;
320 REG_WRITE(ah, addr, wrData);
321 rdData = REG_READ(ah, addr);
322 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700323 ath_print(common, ATH_DBG_FATAL,
324 "address test failed "
325 "addr: 0x%08x - wr:0x%08x != "
326 "rd:0x%08x\n",
327 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530328 return false;
329 }
330 }
331 for (j = 0; j < 4; j++) {
332 wrData = patternData[j];
333 REG_WRITE(ah, addr, wrData);
334 rdData = REG_READ(ah, addr);
335 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700336 ath_print(common, ATH_DBG_FATAL,
337 "address test failed "
338 "addr: 0x%08x - wr:0x%08x != "
339 "rd:0x%08x\n",
340 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530341 return false;
342 }
343 }
344 REG_WRITE(ah, regAddr[i], regHold[i]);
345 }
346 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530347
Sujithf1dc5602008-10-29 10:16:30 +0530348 return true;
349}
350
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700351static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700352{
353 int i;
354
Sujith2660b812009-02-09 13:27:26 +0530355 ah->config.dma_beacon_response_time = 2;
356 ah->config.sw_beacon_response_time = 10;
357 ah->config.additional_swba_backoff = 0;
358 ah->config.ack_6mb = 0x0;
359 ah->config.cwm_ignore_extcca = 0;
360 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530361 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530362 ah->config.pcie_waen = 0;
363 ah->config.analog_shiftreg = 1;
Sujith2660b812009-02-09 13:27:26 +0530364 ah->config.ofdm_trig_low = 200;
365 ah->config.ofdm_trig_high = 500;
366 ah->config.cck_trig_high = 200;
367 ah->config.cck_trig_low = 100;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400368
369 /*
370 * For now ANI is disabled for AR9003, it is still
371 * being tested.
372 */
373 if (!AR_SREV_9300_20_OR_LATER(ah))
374 ah->config.enable_ani = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700375
376 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530377 ah->config.spurchans[i][0] = AR_NO_SPUR;
378 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700379 }
380
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500381 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
382 ah->config.ht_enable = 1;
383 else
384 ah->config.ht_enable = 0;
385
Sujith0ce024c2009-12-14 14:57:00 +0530386 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400387
388 /*
389 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
390 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
391 * This means we use it for all AR5416 devices, and the few
392 * minor PCI AR9280 devices out there.
393 *
394 * Serialization is required because these devices do not handle
395 * well the case of two concurrent reads/writes due to the latency
396 * involved. During one read/write another read/write can be issued
397 * on another CPU while the previous read/write may still be working
398 * on our hardware, if we hit this case the hardware poops in a loop.
399 * We prevent this by serializing reads and writes.
400 *
401 * This issue is not present on PCI-Express devices or pre-AR5416
402 * devices (legacy, 802.11abg).
403 */
404 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700405 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406}
407
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700408static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700410 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
411
412 regulatory->country_code = CTRY_DEFAULT;
413 regulatory->power_limit = MAX_RATE_POWER;
414 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
415
Sujithd535a422009-02-09 13:27:06 +0530416 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530417 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700418
419 ah->ah_flags = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420 if (!AR_SREV_9100(ah))
421 ah->ah_flags = AH_USE_EEPROM;
422
Sujith2660b812009-02-09 13:27:26 +0530423 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530424 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
425 ah->beacon_interval = 100;
426 ah->enable_32kHz_clock = DONT_USE_32KHZ;
427 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530428 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200429 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430}
431
Sujithcbe61d82009-02-09 13:27:12 +0530432static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700434 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530435 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530437 u16 eeval;
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400438 u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Sujithf1dc5602008-10-29 10:16:30 +0530440 sum = 0;
441 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400442 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530443 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700444 common->macaddr[2 * i] = eeval >> 8;
445 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 }
Sujithd8baa932009-03-30 15:28:25 +0530447 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530448 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450 return 0;
451}
452
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700453static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454{
455 int ecode;
456
Sujith527d4852010-03-17 14:25:16 +0530457 if (!AR_SREV_9271(ah)) {
458 if (!ath9k_hw_chip_test(ah))
459 return -ENODEV;
460 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700461
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400462 if (!AR_SREV_9300_20_OR_LATER(ah)) {
463 ecode = ar9002_hw_rf_claim(ah);
464 if (ecode != 0)
465 return ecode;
466 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700468 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700469 if (ecode != 0)
470 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530471
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700472 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
473 "Eeprom VER: %d, REV: %d\n",
474 ah->eep_ops->get_eeprom_ver(ah),
475 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530476
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400477 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
478 if (ecode) {
479 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
480 "Failed allocating banks for "
481 "external radio\n");
482 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400483 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484
485 if (!AR_SREV_9100(ah)) {
486 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700487 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488 }
Sujithf1dc5602008-10-29 10:16:30 +0530489
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490 return 0;
491}
492
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400493static void ath9k_hw_attach_ops(struct ath_hw *ah)
494{
495 if (AR_SREV_9300_20_OR_LATER(ah))
496 ar9003_hw_attach_ops(ah);
497 else
498 ar9002_hw_attach_ops(ah);
499}
500
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400501/* Called for all hardware families */
502static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700503{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700504 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700505 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700506
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400507 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
508 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509
510 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700511 ath_print(common, ATH_DBG_FATAL,
512 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700513 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700514 }
515
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400516 ath9k_hw_init_defaults(ah);
517 ath9k_hw_init_config(ah);
518
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400519 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400520
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700521 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700522 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700523 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700524 }
525
526 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
527 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
528 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
529 ah->config.serialize_regmode =
530 SER_REG_MODE_ON;
531 } else {
532 ah->config.serialize_regmode =
533 SER_REG_MODE_OFF;
534 }
535 }
536
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700537 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700538 ah->config.serialize_regmode);
539
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500540 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
541 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
542 else
543 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
544
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400545 if (!ath9k_hw_macversion_supported(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700546 ath_print(common, ATH_DBG_FATAL,
547 "Mac Chip Rev 0x%02x.%x is not supported by "
548 "this driver\n", ah->hw_version.macVersion,
549 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700550 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700551 }
552
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400553 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400554 ah->is_pciexpress = false;
555
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700557 ath9k_hw_init_cal_settings(ah);
558
559 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400560 if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700561 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
562
563 ath9k_hw_init_mode_regs(ah);
564
565 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530566 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 else
568 ath9k_hw_disablepcie(ah);
569
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400570 if (!AR_SREV_9300_20_OR_LATER(ah))
571 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530572
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700573 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700575 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700576
577 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100578 r = ath9k_hw_fill_cap_info(ah);
579 if (r)
580 return r;
581
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700582 r = ath9k_hw_init_macaddr(ah);
583 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700584 ath_print(common, ATH_DBG_FATAL,
585 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700586 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700587 }
588
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400589 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530590 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591 else
Sujith2660b812009-02-09 13:27:26 +0530592 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593
Felix Fietkau641d9922010-04-15 17:38:49 -0400594 if (AR_SREV_9300_20_OR_LATER(ah))
595 ar9003_hw_set_nf_limits(ah);
596
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400599 common->state = ATH_HW_INITIALIZED;
600
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700601 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602}
603
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400604int ath9k_hw_init(struct ath_hw *ah)
605{
606 int ret;
607 struct ath_common *common = ath9k_hw_common(ah);
608
609 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
610 switch (ah->hw_version.devid) {
611 case AR5416_DEVID_PCI:
612 case AR5416_DEVID_PCIE:
613 case AR5416_AR9100_DEVID:
614 case AR9160_DEVID_PCI:
615 case AR9280_DEVID_PCI:
616 case AR9280_DEVID_PCIE:
617 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400618 case AR9287_DEVID_PCI:
619 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400620 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400621 case AR9300_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 break;
623 default:
624 if (common->bus_ops->ath_bus_type == ATH_USB)
625 break;
626 ath_print(common, ATH_DBG_FATAL,
627 "Hardware device ID 0x%04x not supported\n",
628 ah->hw_version.devid);
629 return -EOPNOTSUPP;
630 }
631
632 ret = __ath9k_hw_init(ah);
633 if (ret) {
634 ath_print(common, ATH_DBG_FATAL,
635 "Unable to initialize hardware; "
636 "initialization status: %d\n", ret);
637 return ret;
638 }
639
640 return 0;
641}
642EXPORT_SYMBOL(ath9k_hw_init);
643
Sujithcbe61d82009-02-09 13:27:12 +0530644static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530645{
Sujith7d0d0df2010-04-16 11:53:57 +0530646 ENABLE_REGWRITE_BUFFER(ah);
647
Sujithf1dc5602008-10-29 10:16:30 +0530648 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
649 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
650
651 REG_WRITE(ah, AR_QOS_NO_ACK,
652 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
653 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
654 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
655
656 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
657 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
658 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
659 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530661
662 REGWRITE_BUFFER_FLUSH(ah);
663 DISABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530664}
665
Sujithcbe61d82009-02-09 13:27:12 +0530666static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530667 struct ath9k_channel *chan)
668{
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400669 u32 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530670
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100671 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530672
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400673 /* Switch the core clock for ar9271 to 117Mhz */
674 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530675 udelay(500);
676 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400677 }
678
Sujithf1dc5602008-10-29 10:16:30 +0530679 udelay(RTC_PLL_SETTLE_DELAY);
680
681 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
682}
683
Sujithcbe61d82009-02-09 13:27:12 +0530684static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800685 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530686{
Pavel Roskin152d5302010-03-31 18:05:37 -0400687 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530688 AR_IMR_TXURN |
689 AR_IMR_RXERR |
690 AR_IMR_RXORN |
691 AR_IMR_BCNMISC;
692
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400693 if (AR_SREV_9300_20_OR_LATER(ah)) {
694 imr_reg |= AR_IMR_RXOK_HP;
695 if (ah->config.rx_intr_mitigation)
696 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
697 else
698 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530699
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400700 } else {
701 if (ah->config.rx_intr_mitigation)
702 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
703 else
704 imr_reg |= AR_IMR_RXOK;
705 }
706
707 if (ah->config.tx_intr_mitigation)
708 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
709 else
710 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530711
Colin McCabed97809d2008-12-01 13:38:55 -0800712 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400713 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530714
Sujith7d0d0df2010-04-16 11:53:57 +0530715 ENABLE_REGWRITE_BUFFER(ah);
716
Pavel Roskin152d5302010-03-31 18:05:37 -0400717 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500718 ah->imrs2_reg |= AR_IMR_S2_GTT;
719 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530720
721 if (!AR_SREV_9100(ah)) {
722 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
723 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
724 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
725 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400726
Sujith7d0d0df2010-04-16 11:53:57 +0530727 REGWRITE_BUFFER_FLUSH(ah);
728 DISABLE_REGWRITE_BUFFER(ah);
729
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400730 if (AR_SREV_9300_20_OR_LATER(ah)) {
731 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
732 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
733 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
734 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
735 }
Sujithf1dc5602008-10-29 10:16:30 +0530736}
737
Felix Fietkau0005baf2010-01-15 02:33:40 +0100738static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530739{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100740 u32 val = ath9k_hw_mac_to_clks(ah, us);
741 val = min(val, (u32) 0xFFFF);
742 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530743}
744
Felix Fietkau0005baf2010-01-15 02:33:40 +0100745static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530746{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100747 u32 val = ath9k_hw_mac_to_clks(ah, us);
748 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
749 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
750}
751
752static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
753{
754 u32 val = ath9k_hw_mac_to_clks(ah, us);
755 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
756 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530757}
758
Sujithcbe61d82009-02-09 13:27:12 +0530759static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530760{
Sujithf1dc5602008-10-29 10:16:30 +0530761 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700762 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
763 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530764 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530765 return false;
766 } else {
767 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530768 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530769 return true;
770 }
771}
772
Felix Fietkau0005baf2010-01-15 02:33:40 +0100773void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530774{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100775 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
776 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100777 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100778 int sifstime;
779
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700780 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
781 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530782
Sujith2660b812009-02-09 13:27:26 +0530783 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530784 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530785 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100786
787 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
788 sifstime = 16;
789 else
790 sifstime = 10;
791
Felix Fietkaue239d852010-01-15 02:34:58 +0100792 /* As defined by IEEE 802.11-2007 17.3.8.6 */
793 slottime = ah->slottime + 3 * ah->coverage_class;
794 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100795
796 /*
797 * Workaround for early ACK timeouts, add an offset to match the
798 * initval's 64us ack timeout value.
799 * This was initially only meant to work around an issue with delayed
800 * BA frames in some implementations, but it has been found to fix ACK
801 * timeout issues in other cases as well.
802 */
803 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
804 acktimeout += 64 - sifstime - ah->slottime;
805
Felix Fietkaue239d852010-01-15 02:34:58 +0100806 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100807 ath9k_hw_set_ack_timeout(ah, acktimeout);
808 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530809 if (ah->globaltxtimeout != (u32) -1)
810 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530811}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100812EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530813
Sujith285f2dd2010-01-08 10:36:07 +0530814void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400816 struct ath_common *common = ath9k_hw_common(ah);
817
Sujith736b3a22010-03-17 14:25:24 +0530818 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400819 goto free_hw;
820
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700821 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -0700822 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700823
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700824 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400825
826free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400827 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828}
Sujith285f2dd2010-01-08 10:36:07 +0530829EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830
Sujithf1dc5602008-10-29 10:16:30 +0530831/*******/
832/* INI */
833/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400835u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400836{
837 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
838
839 if (IS_CHAN_B(chan))
840 ctl |= CTL_11B;
841 else if (IS_CHAN_G(chan))
842 ctl |= CTL_11G;
843 else
844 ctl |= CTL_11A;
845
846 return ctl;
847}
848
Sujithf1dc5602008-10-29 10:16:30 +0530849/****************************************/
850/* Reset and Channel Switching Routines */
851/****************************************/
852
Sujithcbe61d82009-02-09 13:27:12 +0530853static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530854{
Felix Fietkau57b32222010-04-15 17:39:22 -0400855 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530856 u32 regval;
857
Sujith7d0d0df2010-04-16 11:53:57 +0530858 ENABLE_REGWRITE_BUFFER(ah);
859
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400860 /*
861 * set AHB_MODE not to do cacheline prefetches
862 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400863 if (!AR_SREV_9300_20_OR_LATER(ah)) {
864 regval = REG_READ(ah, AR_AHB_MODE);
865 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
866 }
Sujithf1dc5602008-10-29 10:16:30 +0530867
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400868 /*
869 * let mac dma reads be in 128 byte chunks
870 */
Sujithf1dc5602008-10-29 10:16:30 +0530871 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
872 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
873
Sujith7d0d0df2010-04-16 11:53:57 +0530874 REGWRITE_BUFFER_FLUSH(ah);
875 DISABLE_REGWRITE_BUFFER(ah);
876
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400877 /*
878 * Restore TX Trigger Level to its pre-reset value.
879 * The initial value depends on whether aggregation is enabled, and is
880 * adjusted whenever underruns are detected.
881 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400882 if (!AR_SREV_9300_20_OR_LATER(ah))
883 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530884
Sujith7d0d0df2010-04-16 11:53:57 +0530885 ENABLE_REGWRITE_BUFFER(ah);
886
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400887 /*
888 * let mac dma writes be in 128 byte chunks
889 */
Sujithf1dc5602008-10-29 10:16:30 +0530890 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
891 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
892
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400893 /*
894 * Setup receive FIFO threshold to hold off TX activities
895 */
Sujithf1dc5602008-10-29 10:16:30 +0530896 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
897
Felix Fietkau57b32222010-04-15 17:39:22 -0400898 if (AR_SREV_9300_20_OR_LATER(ah)) {
899 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
900 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
901
902 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
903 ah->caps.rx_status_len);
904 }
905
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400906 /*
907 * reduce the number of usable entries in PCU TXBUF to avoid
908 * wrap around issues.
909 */
Sujithf1dc5602008-10-29 10:16:30 +0530910 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400911 /* For AR9285 the number of Fifos are reduced to half.
912 * So set the usable tx buf size also to half to
913 * avoid data/delimiter underruns
914 */
Sujithf1dc5602008-10-29 10:16:30 +0530915 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
916 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400917 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530918 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
919 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
920 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400921
Sujith7d0d0df2010-04-16 11:53:57 +0530922 REGWRITE_BUFFER_FLUSH(ah);
923 DISABLE_REGWRITE_BUFFER(ah);
924
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400925 if (AR_SREV_9300_20_OR_LATER(ah))
926 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530927}
928
Sujithcbe61d82009-02-09 13:27:12 +0530929static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530930{
931 u32 val;
932
933 val = REG_READ(ah, AR_STA_ID1);
934 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
935 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800936 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530937 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
938 | AR_STA_ID1_KSRCH_MODE);
939 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
940 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800941 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400942 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530943 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
944 | AR_STA_ID1_KSRCH_MODE);
945 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
946 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800947 case NL80211_IFTYPE_STATION:
948 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +0530949 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
950 break;
951 }
952}
953
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400954void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
955 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700956{
957 u32 coef_exp, coef_man;
958
959 for (coef_exp = 31; coef_exp > 0; coef_exp--)
960 if ((coef_scaled >> coef_exp) & 0x1)
961 break;
962
963 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
964
965 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
966
967 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
968 *coef_exponent = coef_exp - 16;
969}
970
Sujithcbe61d82009-02-09 13:27:12 +0530971static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530972{
973 u32 rst_flags;
974 u32 tmpReg;
975
Sujith70768492009-02-16 13:23:12 +0530976 if (AR_SREV_9100(ah)) {
977 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
978 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
979 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
980 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
981 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
982 }
983
Sujith7d0d0df2010-04-16 11:53:57 +0530984 ENABLE_REGWRITE_BUFFER(ah);
985
Sujithf1dc5602008-10-29 10:16:30 +0530986 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
987 AR_RTC_FORCE_WAKE_ON_INT);
988
989 if (AR_SREV_9100(ah)) {
990 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
991 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
992 } else {
993 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
994 if (tmpReg &
995 (AR_INTR_SYNC_LOCAL_TIMEOUT |
996 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400997 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +0530998 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400999
1000 val = AR_RC_HOSTIF;
1001 if (!AR_SREV_9300_20_OR_LATER(ah))
1002 val |= AR_RC_AHB;
1003 REG_WRITE(ah, AR_RC, val);
1004
1005 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301006 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301007
1008 rst_flags = AR_RTC_RC_MAC_WARM;
1009 if (type == ATH9K_RESET_COLD)
1010 rst_flags |= AR_RTC_RC_MAC_COLD;
1011 }
1012
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001013 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301014
1015 REGWRITE_BUFFER_FLUSH(ah);
1016 DISABLE_REGWRITE_BUFFER(ah);
1017
Sujithf1dc5602008-10-29 10:16:30 +05301018 udelay(50);
1019
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001020 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301021 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001022 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1023 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301024 return false;
1025 }
1026
1027 if (!AR_SREV_9100(ah))
1028 REG_WRITE(ah, AR_RC, 0);
1029
Sujithf1dc5602008-10-29 10:16:30 +05301030 if (AR_SREV_9100(ah))
1031 udelay(50);
1032
1033 return true;
1034}
1035
Sujithcbe61d82009-02-09 13:27:12 +05301036static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301037{
Sujith7d0d0df2010-04-16 11:53:57 +05301038 ENABLE_REGWRITE_BUFFER(ah);
1039
Sujithf1dc5602008-10-29 10:16:30 +05301040 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1041 AR_RTC_FORCE_WAKE_ON_INT);
1042
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001043 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301044 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1045
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001046 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301047
Sujith7d0d0df2010-04-16 11:53:57 +05301048 REGWRITE_BUFFER_FLUSH(ah);
1049 DISABLE_REGWRITE_BUFFER(ah);
1050
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001051 if (!AR_SREV_9300_20_OR_LATER(ah))
1052 udelay(2);
1053
1054 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301055 REG_WRITE(ah, AR_RC, 0);
1056
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001057 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301058
1059 if (!ath9k_hw_wait(ah,
1060 AR_RTC_STATUS,
1061 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301062 AR_RTC_STATUS_ON,
1063 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001064 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1065 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301066 return false;
1067 }
1068
1069 ath9k_hw_read_revisions(ah);
1070
1071 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1072}
1073
Sujithcbe61d82009-02-09 13:27:12 +05301074static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301075{
1076 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1077 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1078
1079 switch (type) {
1080 case ATH9K_RESET_POWER_ON:
1081 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301082 case ATH9K_RESET_WARM:
1083 case ATH9K_RESET_COLD:
1084 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301085 default:
1086 return false;
1087 }
1088}
1089
Sujithcbe61d82009-02-09 13:27:12 +05301090static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301091 struct ath9k_channel *chan)
1092{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301093 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301094 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1095 return false;
1096 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301097 return false;
1098
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001099 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301100 return false;
1101
Sujith2660b812009-02-09 13:27:26 +05301102 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301103 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301104 ath9k_hw_set_rfmode(ah, chan);
1105
1106 return true;
1107}
1108
Sujithcbe61d82009-02-09 13:27:12 +05301109static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001110 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301111{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001112 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001113 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001114 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001115 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001116 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301117
1118 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1119 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001120 ath_print(common, ATH_DBG_QUEUE,
1121 "Transmit frames pending on "
1122 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301123 return false;
1124 }
1125 }
1126
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001127 if (!ath9k_hw_rfbus_req(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001128 ath_print(common, ATH_DBG_FATAL,
1129 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301130 return false;
1131 }
1132
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001133 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301134
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001135 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001136 if (r) {
1137 ath_print(common, ATH_DBG_FATAL,
1138 "Failed to set channel\n");
1139 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301140 }
1141
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001142 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001143 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301144 channel->max_antenna_gain * 2,
1145 channel->max_power * 2,
1146 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001147 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301148
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001149 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301150
1151 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1152 ath9k_hw_set_delta_slope(ah, chan);
1153
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001154 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301155
1156 if (!chan->oneTimeCalsDone)
1157 chan->oneTimeCalsDone = true;
1158
1159 return true;
1160}
1161
Sujithcbe61d82009-02-09 13:27:12 +05301162int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001163 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001164{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001165 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001166 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301167 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001168 u32 saveDefAntenna;
1169 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301170 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001171 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001172
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001173 ah->txchainmask = common->tx_chainmask;
1174 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001175
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001176 if (!ah->chip_fullsleep) {
1177 ath9k_hw_abortpcurecv(ah);
1178 if (!ath9k_hw_stopdmarecv(ah))
1179 ath_print(common, ATH_DBG_XMIT,
1180 "Failed to stop receive dma\n");
1181 }
1182
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001183 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001184 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001185
Vasanthakumar Thiagarajan9ebef7992009-09-17 09:26:44 +05301186 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001187 ath9k_hw_getnf(ah, curchan);
1188
1189 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301190 (ah->chip_fullsleep != true) &&
1191 (ah->curchan != NULL) &&
1192 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001193 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301194 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05301195 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
1196 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001197
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001198 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301199 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001200 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001201 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001202 }
1203 }
1204
1205 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1206 if (saveDefAntenna == 0)
1207 saveDefAntenna = 1;
1208
1209 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1210
Sujith46fe7822009-09-17 09:25:25 +05301211 /* For chips on which RTC reset is done, save TSF before it gets cleared */
1212 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1213 tsf = ath9k_hw_gettsf64(ah);
1214
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001215 saveLedState = REG_READ(ah, AR_CFG_LED) &
1216 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1217 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1218
1219 ath9k_hw_mark_phy_inactive(ah);
1220
Sujith05020d22010-03-17 14:25:23 +05301221 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001222 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1223 REG_WRITE(ah,
1224 AR9271_RESET_POWER_DOWN_CONTROL,
1225 AR9271_RADIO_RF_RST);
1226 udelay(50);
1227 }
1228
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001229 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001230 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001231 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001232 }
1233
Sujith05020d22010-03-17 14:25:23 +05301234 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001235 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1236 ah->htc_reset_init = false;
1237 REG_WRITE(ah,
1238 AR9271_RESET_POWER_DOWN_CONTROL,
1239 AR9271_GATE_MAC_CTL);
1240 udelay(50);
1241 }
1242
Sujith46fe7822009-09-17 09:25:25 +05301243 /* Restore TSF */
1244 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1245 ath9k_hw_settsf64(ah, tsf);
1246
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301247 if (AR_SREV_9280_10_OR_LATER(ah))
1248 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001249
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001250 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001251 if (r)
1252 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001253
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001254 /* Setup MFP options for CCMP */
1255 if (AR_SREV_9280_20_OR_LATER(ah)) {
1256 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1257 * frames when constructing CCMP AAD. */
1258 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1259 0xc7ff);
1260 ah->sw_mgmt_crypto = false;
1261 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1262 /* Disable hardware crypto for management frames */
1263 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1264 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1265 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1266 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1267 ah->sw_mgmt_crypto = true;
1268 } else
1269 ah->sw_mgmt_crypto = true;
1270
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001271 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1272 ath9k_hw_set_delta_slope(ah, chan);
1273
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001274 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301275 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001276
Sujith6819d572010-04-16 11:53:56 +05301277 ath9k_hw_set_operating_mode(ah, ah->opmode);
1278
Sujith7d0d0df2010-04-16 11:53:57 +05301279 ENABLE_REGWRITE_BUFFER(ah);
1280
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001281 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1282 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001283 | macStaId1
1284 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301285 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301286 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301287 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001288 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001289 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001290 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001291 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001292 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1293
Sujith7d0d0df2010-04-16 11:53:57 +05301294 REGWRITE_BUFFER_FLUSH(ah);
1295 DISABLE_REGWRITE_BUFFER(ah);
1296
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001297 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001298 if (r)
1299 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001300
Sujith7d0d0df2010-04-16 11:53:57 +05301301 ENABLE_REGWRITE_BUFFER(ah);
1302
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001303 for (i = 0; i < AR_NUM_DCU; i++)
1304 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1305
Sujith7d0d0df2010-04-16 11:53:57 +05301306 REGWRITE_BUFFER_FLUSH(ah);
1307 DISABLE_REGWRITE_BUFFER(ah);
1308
Sujith2660b812009-02-09 13:27:26 +05301309 ah->intr_txqs = 0;
1310 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001311 ath9k_hw_resettxqueue(ah, i);
1312
Sujith2660b812009-02-09 13:27:26 +05301313 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001314 ath9k_hw_init_qos(ah);
1315
Sujith2660b812009-02-09 13:27:26 +05301316 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301317 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301318
Felix Fietkau0005baf2010-01-15 02:33:40 +01001319 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001320
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001321 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001322 ar9002_hw_enable_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001323 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301324 }
1325
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001326 REG_WRITE(ah, AR_STA_ID1,
1327 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1328
1329 ath9k_hw_set_dma(ah);
1330
1331 REG_WRITE(ah, AR_OBS, 8);
1332
Sujith0ce024c2009-12-14 14:57:00 +05301333 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001334 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1335 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1336 }
1337
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001338 if (ah->config.tx_intr_mitigation) {
1339 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1340 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1341 }
1342
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001343 ath9k_hw_init_bb(ah, chan);
1344
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001345 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001346 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001347
Sujith7d0d0df2010-04-16 11:53:57 +05301348 ENABLE_REGWRITE_BUFFER(ah);
1349
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001350 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001351 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1352
Sujith7d0d0df2010-04-16 11:53:57 +05301353 REGWRITE_BUFFER_FLUSH(ah);
1354 DISABLE_REGWRITE_BUFFER(ah);
1355
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001356 /*
1357 * For big endian systems turn on swapping for descriptors
1358 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001359 if (AR_SREV_9100(ah)) {
1360 u32 mask;
1361 mask = REG_READ(ah, AR_CFG);
1362 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001363 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301364 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001365 } else {
1366 mask =
1367 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1368 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001369 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301370 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001371 }
1372 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001373 /* Configure AR9271 target WLAN */
1374 if (AR_SREV_9271(ah))
1375 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001376#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001377 else
1378 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001379#endif
1380 }
1381
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001382 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301383 ath9k_hw_btcoex_enable(ah);
1384
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001385 if (AR_SREV_9300_20_OR_LATER(ah)) {
1386 ath9k_hw_loadnf(ah, curchan);
1387 ath9k_hw_start_nfcal(ah);
1388 }
1389
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001390 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001392EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001393
Sujithf1dc5602008-10-29 10:16:30 +05301394/************************/
1395/* Key Cache Management */
1396/************************/
1397
Sujithcbe61d82009-02-09 13:27:12 +05301398bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001399{
Sujithf1dc5602008-10-29 10:16:30 +05301400 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001401
Sujith2660b812009-02-09 13:27:26 +05301402 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001403 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1404 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001405 return false;
1406 }
1407
Sujithf1dc5602008-10-29 10:16:30 +05301408 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001409
Sujithf1dc5602008-10-29 10:16:30 +05301410 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
1411 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
1412 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
1413 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
1414 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
1415 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
1416 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
1417 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1418
1419 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1420 u16 micentry = entry + 64;
1421
1422 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
1423 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1424 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
1425 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1426
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427 }
1428
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 return true;
1430}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001431EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001432
Sujithcbe61d82009-02-09 13:27:12 +05301433bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001434{
Sujithf1dc5602008-10-29 10:16:30 +05301435 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001436
Sujith2660b812009-02-09 13:27:26 +05301437 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001438 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1439 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001440 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001441 }
1442
Sujithf1dc5602008-10-29 10:16:30 +05301443 if (mac != NULL) {
1444 macHi = (mac[5] << 8) | mac[4];
1445 macLo = (mac[3] << 24) |
1446 (mac[2] << 16) |
1447 (mac[1] << 8) |
1448 mac[0];
1449 macLo >>= 1;
1450 macLo |= (macHi & 1) << 31;
1451 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001452 } else {
Sujithf1dc5602008-10-29 10:16:30 +05301453 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001454 }
Sujithf1dc5602008-10-29 10:16:30 +05301455 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
1456 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001457
1458 return true;
1459}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001460EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001461
Sujithcbe61d82009-02-09 13:27:12 +05301462bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05301463 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001464 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001465{
Sujith2660b812009-02-09 13:27:26 +05301466 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001467 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301468 u32 key0, key1, key2, key3, key4;
1469 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001470
Sujithf1dc5602008-10-29 10:16:30 +05301471 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001472 ath_print(common, ATH_DBG_FATAL,
1473 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05301474 return false;
1475 }
1476
1477 switch (k->kv_type) {
1478 case ATH9K_CIPHER_AES_OCB:
1479 keyType = AR_KEYTABLE_TYPE_AES;
1480 break;
1481 case ATH9K_CIPHER_AES_CCM:
1482 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001483 ath_print(common, ATH_DBG_ANY,
1484 "AES-CCM not supported by mac rev 0x%x\n",
1485 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001486 return false;
1487 }
Sujithf1dc5602008-10-29 10:16:30 +05301488 keyType = AR_KEYTABLE_TYPE_CCM;
1489 break;
1490 case ATH9K_CIPHER_TKIP:
1491 keyType = AR_KEYTABLE_TYPE_TKIP;
1492 if (ATH9K_IS_MIC_ENABLED(ah)
1493 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001494 ath_print(common, ATH_DBG_ANY,
1495 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001496 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497 }
Sujithf1dc5602008-10-29 10:16:30 +05301498 break;
1499 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08001500 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001501 ath_print(common, ATH_DBG_ANY,
1502 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05301503 return false;
1504 }
Zhu Yie31a16d2009-05-21 21:47:03 +08001505 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05301506 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08001507 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301508 keyType = AR_KEYTABLE_TYPE_104;
1509 else
1510 keyType = AR_KEYTABLE_TYPE_128;
1511 break;
1512 case ATH9K_CIPHER_CLR:
1513 keyType = AR_KEYTABLE_TYPE_CLR;
1514 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001515 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001516 ath_print(common, ATH_DBG_FATAL,
1517 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001518 return false;
1519 }
Sujithf1dc5602008-10-29 10:16:30 +05301520
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001521 key0 = get_unaligned_le32(k->kv_val + 0);
1522 key1 = get_unaligned_le16(k->kv_val + 4);
1523 key2 = get_unaligned_le32(k->kv_val + 6);
1524 key3 = get_unaligned_le16(k->kv_val + 10);
1525 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08001526 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301527 key4 &= 0xff;
1528
Jouni Malinen672903b2009-03-02 15:06:31 +02001529 /*
1530 * Note: Key cache registers access special memory area that requires
1531 * two 32-bit writes to actually update the values in the internal
1532 * memory. Consequently, the exact order and pairs used here must be
1533 * maintained.
1534 */
1535
Sujithf1dc5602008-10-29 10:16:30 +05301536 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1537 u16 micentry = entry + 64;
1538
Jouni Malinen672903b2009-03-02 15:06:31 +02001539 /*
1540 * Write inverted key[47:0] first to avoid Michael MIC errors
1541 * on frames that could be sent or received at the same time.
1542 * The correct key will be written in the end once everything
1543 * else is ready.
1544 */
Sujithf1dc5602008-10-29 10:16:30 +05301545 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
1546 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001547
1548 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301549 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1550 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001551
1552 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301553 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1554 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02001555
1556 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301557 (void) ath9k_hw_keysetmac(ah, entry, mac);
1558
Sujith2660b812009-02-09 13:27:26 +05301559 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02001560 /*
1561 * TKIP uses two key cache entries:
1562 * Michael MIC TX/RX keys in the same key cache entry
1563 * (idx = main index + 64):
1564 * key0 [31:0] = RX key [31:0]
1565 * key1 [15:0] = TX key [31:16]
1566 * key1 [31:16] = reserved
1567 * key2 [31:0] = RX key [63:32]
1568 * key3 [15:0] = TX key [15:0]
1569 * key3 [31:16] = reserved
1570 * key4 [31:0] = TX key [63:32]
1571 */
Sujithf1dc5602008-10-29 10:16:30 +05301572 u32 mic0, mic1, mic2, mic3, mic4;
1573
1574 mic0 = get_unaligned_le32(k->kv_mic + 0);
1575 mic2 = get_unaligned_le32(k->kv_mic + 4);
1576 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
1577 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
1578 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001579
1580 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05301581 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1582 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001583
1584 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301585 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1586 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001587
1588 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301589 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
1590 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1591 AR_KEYTABLE_TYPE_CLR);
1592
1593 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001594 /*
1595 * TKIP uses four key cache entries (two for group
1596 * keys):
1597 * Michael MIC TX/RX keys are in different key cache
1598 * entries (idx = main index + 64 for TX and
1599 * main index + 32 + 96 for RX):
1600 * key0 [31:0] = TX/RX MIC key [31:0]
1601 * key1 [31:0] = reserved
1602 * key2 [31:0] = TX/RX MIC key [63:32]
1603 * key3 [31:0] = reserved
1604 * key4 [31:0] = reserved
1605 *
1606 * Upper layer code will call this function separately
1607 * for TX and RX keys when these registers offsets are
1608 * used.
1609 */
Sujithf1dc5602008-10-29 10:16:30 +05301610 u32 mic0, mic2;
1611
1612 mic0 = get_unaligned_le32(k->kv_mic + 0);
1613 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001614
1615 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301616 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1617 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001618
1619 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05301620 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1621 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001622
1623 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301624 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
1625 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1626 AR_KEYTABLE_TYPE_CLR);
1627 }
Jouni Malinen672903b2009-03-02 15:06:31 +02001628
1629 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05301630 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
1631 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001632
1633 /*
1634 * Write the correct (un-inverted) key[47:0] last to enable
1635 * TKIP now that all other registers are set with correct
1636 * values.
1637 */
Sujithf1dc5602008-10-29 10:16:30 +05301638 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1639 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1640 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001641 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301642 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1643 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001644
1645 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301646 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1647 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001648
1649 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301650 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1651 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1652
Jouni Malinen672903b2009-03-02 15:06:31 +02001653 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301654 (void) ath9k_hw_keysetmac(ah, entry, mac);
1655 }
1656
Sujithf1dc5602008-10-29 10:16:30 +05301657 return true;
1658}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001659EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05301660
Sujithcbe61d82009-02-09 13:27:12 +05301661bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05301662{
Sujith2660b812009-02-09 13:27:26 +05301663 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05301664 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
1665 if (val & AR_KEYTABLE_VALID)
1666 return true;
1667 }
1668 return false;
1669}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001670EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05301671
1672/******************************/
1673/* Power Management (Chipset) */
1674/******************************/
1675
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001676/*
1677 * Notify Power Mgt is disabled in self-generated frames.
1678 * If requested, force chip to sleep.
1679 */
Sujithcbe61d82009-02-09 13:27:12 +05301680static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301681{
1682 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1683 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001684 /*
1685 * Clear the RTC force wake bit to allow the
1686 * mac to go to sleep.
1687 */
Sujithf1dc5602008-10-29 10:16:30 +05301688 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1689 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001690 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301691 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1692
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001693 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301694 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301695 REG_CLR_BIT(ah, (AR_RTC_RESET),
1696 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301697 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001698}
1699
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001700/*
1701 * Notify Power Management is enabled in self-generating
1702 * frames. If request, set power mode of chip to
1703 * auto/normal. Duration in units of 128us (1/8 TU).
1704 */
Sujithcbe61d82009-02-09 13:27:12 +05301705static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706{
Sujithf1dc5602008-10-29 10:16:30 +05301707 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1708 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301709 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001710
Sujithf1dc5602008-10-29 10:16:30 +05301711 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001712 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301713 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1714 AR_RTC_FORCE_WAKE_ON_INT);
1715 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001716 /*
1717 * Clear the RTC force wake bit to allow the
1718 * mac to go to sleep.
1719 */
Sujithf1dc5602008-10-29 10:16:30 +05301720 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1721 AR_RTC_FORCE_WAKE_EN);
1722 }
1723 }
1724}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001725
Sujithcbe61d82009-02-09 13:27:12 +05301726static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301727{
1728 u32 val;
1729 int i;
1730
1731 if (setChip) {
1732 if ((REG_READ(ah, AR_RTC_STATUS) &
1733 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1734 if (ath9k_hw_set_reset_reg(ah,
1735 ATH9K_RESET_POWER_ON) != true) {
1736 return false;
1737 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001738 if (!AR_SREV_9300_20_OR_LATER(ah))
1739 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301740 }
1741 if (AR_SREV_9100(ah))
1742 REG_SET_BIT(ah, AR_RTC_RESET,
1743 AR_RTC_RESET_EN);
1744
1745 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1746 AR_RTC_FORCE_WAKE_EN);
1747 udelay(50);
1748
1749 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1750 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1751 if (val == AR_RTC_STATUS_ON)
1752 break;
1753 udelay(50);
1754 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1755 AR_RTC_FORCE_WAKE_EN);
1756 }
1757 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001758 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1759 "Failed to wakeup in %uus\n",
1760 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301761 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762 }
1763 }
1764
Sujithf1dc5602008-10-29 10:16:30 +05301765 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1766
1767 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768}
1769
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001770bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301771{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001772 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301773 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301774 static const char *modes[] = {
1775 "AWAKE",
1776 "FULL-SLEEP",
1777 "NETWORK SLEEP",
1778 "UNDEFINED"
1779 };
Sujithf1dc5602008-10-29 10:16:30 +05301780
Gabor Juhoscbdec972009-07-24 17:27:22 +02001781 if (ah->power_mode == mode)
1782 return status;
1783
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001784 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
1785 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301786
1787 switch (mode) {
1788 case ATH9K_PM_AWAKE:
1789 status = ath9k_hw_set_power_awake(ah, setChip);
1790 break;
1791 case ATH9K_PM_FULL_SLEEP:
1792 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301793 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301794 break;
1795 case ATH9K_PM_NETWORK_SLEEP:
1796 ath9k_set_power_network_sleep(ah, setChip);
1797 break;
1798 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001799 ath_print(common, ATH_DBG_FATAL,
1800 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301801 return false;
1802 }
Sujith2660b812009-02-09 13:27:26 +05301803 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301804
1805 return status;
1806}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001807EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301808
Sujithf1dc5602008-10-29 10:16:30 +05301809/*******************/
1810/* Beacon Handling */
1811/*******************/
1812
Sujithcbe61d82009-02-09 13:27:12 +05301813void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001814{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815 int flags = 0;
1816
Sujith2660b812009-02-09 13:27:26 +05301817 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001818
Sujith7d0d0df2010-04-16 11:53:57 +05301819 ENABLE_REGWRITE_BUFFER(ah);
1820
Sujith2660b812009-02-09 13:27:26 +05301821 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001822 case NL80211_IFTYPE_STATION:
1823 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001824 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1825 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1826 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1827 flags |= AR_TBTT_TIMER_EN;
1828 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001829 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001830 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001831 REG_SET_BIT(ah, AR_TXCFG,
1832 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1833 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1834 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301835 (ah->atim_window ? ah->
1836 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001837 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001838 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1840 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1841 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301842 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301843 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001844 REG_WRITE(ah, AR_NEXT_SWBA,
1845 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301846 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301847 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001848 flags |=
1849 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1850 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001851 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001852 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
1853 "%s: unsupported opmode: %d\n",
1854 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001855 return;
1856 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001857 }
1858
1859 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1860 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1861 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1862 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1863
Sujith7d0d0df2010-04-16 11:53:57 +05301864 REGWRITE_BUFFER_FLUSH(ah);
1865 DISABLE_REGWRITE_BUFFER(ah);
1866
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001867 beacon_period &= ~ATH9K_BEACON_ENA;
1868 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869 ath9k_hw_reset_tsf(ah);
1870 }
1871
1872 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1873}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001874EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001875
Sujithcbe61d82009-02-09 13:27:12 +05301876void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301877 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878{
1879 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301880 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001881 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001882
Sujith7d0d0df2010-04-16 11:53:57 +05301883 ENABLE_REGWRITE_BUFFER(ah);
1884
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1886
1887 REG_WRITE(ah, AR_BEACON_PERIOD,
1888 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1889 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1890 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1891
Sujith7d0d0df2010-04-16 11:53:57 +05301892 REGWRITE_BUFFER_FLUSH(ah);
1893 DISABLE_REGWRITE_BUFFER(ah);
1894
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895 REG_RMW_FIELD(ah, AR_RSSI_THR,
1896 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1897
1898 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1899
1900 if (bs->bs_sleepduration > beaconintval)
1901 beaconintval = bs->bs_sleepduration;
1902
1903 dtimperiod = bs->bs_dtimperiod;
1904 if (bs->bs_sleepduration > dtimperiod)
1905 dtimperiod = bs->bs_sleepduration;
1906
1907 if (beaconintval == dtimperiod)
1908 nextTbtt = bs->bs_nextdtim;
1909 else
1910 nextTbtt = bs->bs_nexttbtt;
1911
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001912 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1913 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1914 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1915 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916
Sujith7d0d0df2010-04-16 11:53:57 +05301917 ENABLE_REGWRITE_BUFFER(ah);
1918
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001919 REG_WRITE(ah, AR_NEXT_DTIM,
1920 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1921 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1922
1923 REG_WRITE(ah, AR_SLEEP1,
1924 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1925 | AR_SLEEP1_ASSUME_DTIM);
1926
Sujith60b67f52008-08-07 10:52:38 +05301927 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001928 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1929 else
1930 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1931
1932 REG_WRITE(ah, AR_SLEEP2,
1933 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1934
1935 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1936 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1937
Sujith7d0d0df2010-04-16 11:53:57 +05301938 REGWRITE_BUFFER_FLUSH(ah);
1939 DISABLE_REGWRITE_BUFFER(ah);
1940
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941 REG_SET_BIT(ah, AR_TIMER_MODE,
1942 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1943 AR_DTIM_TIMER_EN);
1944
Sujith4af9cf42009-02-12 10:06:47 +05301945 /* TSF Out of Range Threshold */
1946 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001947}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001948EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949
Sujithf1dc5602008-10-29 10:16:30 +05301950/*******************/
1951/* HW Capabilities */
1952/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001953
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001954int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955{
Sujith2660b812009-02-09 13:27:26 +05301956 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001957 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001958 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001959 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001960
Sujithf1dc5602008-10-29 10:16:30 +05301961 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001962
Sujithf74df6f2009-02-09 13:27:24 +05301963 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001964 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301965
Sujithf74df6f2009-02-09 13:27:24 +05301966 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05301967 if (AR_SREV_9285_10_OR_LATER(ah))
1968 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001969 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301970
Sujithf74df6f2009-02-09 13:27:24 +05301971 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301972
Sujith2660b812009-02-09 13:27:26 +05301973 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301974 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001975 if (regulatory->current_rd == 0x64 ||
1976 regulatory->current_rd == 0x65)
1977 regulatory->current_rd += 5;
1978 else if (regulatory->current_rd == 0x41)
1979 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001980 ath_print(common, ATH_DBG_REGULATORY,
1981 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 }
Sujithdc2222a2008-08-14 13:26:55 +05301983
Sujithf74df6f2009-02-09 13:27:24 +05301984 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001985 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1986 ath_print(common, ATH_DBG_FATAL,
1987 "no band has been marked as supported in EEPROM.\n");
1988 return -EINVAL;
1989 }
1990
Sujithf1dc5602008-10-29 10:16:30 +05301991 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992
Sujithf1dc5602008-10-29 10:16:30 +05301993 if (eeval & AR5416_OPFLAGS_11A) {
1994 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05301995 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05301996 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
1997 set_bit(ATH9K_MODE_11NA_HT20,
1998 pCap->wireless_modes);
1999 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
2000 set_bit(ATH9K_MODE_11NA_HT40PLUS,
2001 pCap->wireless_modes);
2002 set_bit(ATH9K_MODE_11NA_HT40MINUS,
2003 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004 }
2005 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007
Sujithf1dc5602008-10-29 10:16:30 +05302008 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05302009 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05302010 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05302011 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
2012 set_bit(ATH9K_MODE_11NG_HT20,
2013 pCap->wireless_modes);
2014 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
2015 set_bit(ATH9K_MODE_11NG_HT40PLUS,
2016 pCap->wireless_modes);
2017 set_bit(ATH9K_MODE_11NG_HT40MINUS,
2018 pCap->wireless_modes);
2019 }
2020 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002021 }
Sujithf1dc5602008-10-29 10:16:30 +05302022
Sujithf74df6f2009-02-09 13:27:24 +05302023 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002024 /*
2025 * For AR9271 we will temporarilly uses the rx chainmax as read from
2026 * the EEPROM.
2027 */
Sujith8147f5d2009-02-20 15:13:23 +05302028 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002029 !(eeval & AR5416_OPFLAGS_11A) &&
2030 !(AR_SREV_9271(ah)))
2031 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302032 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2033 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002034 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302035 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302036
Sujithd535a422009-02-09 13:27:06 +05302037 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05302038 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302039
2040 pCap->low_2ghz_chan = 2312;
2041 pCap->high_2ghz_chan = 2732;
2042
2043 pCap->low_5ghz_chan = 4920;
2044 pCap->high_5ghz_chan = 6100;
2045
2046 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
2047 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
2048 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
2049
2050 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
2051 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
2052 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
2053
Sujith2660b812009-02-09 13:27:26 +05302054 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05302055 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2056 else
2057 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2058
2059 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
2060 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
2061 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
2062 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2063
2064 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
2065 pCap->total_queues =
2066 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
2067 else
2068 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2069
2070 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
2071 pCap->keycache_size =
2072 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
2073 else
2074 pCap->keycache_size = AR_KEYTABLE_SIZE;
2075
2076 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05002077
2078 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
2079 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
2080 else
2081 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05302082
Sujith5b5fa352010-03-17 14:25:15 +05302083 if (AR_SREV_9271(ah))
2084 pCap->num_gpio_pins = AR9271_NUM_GPIO;
2085 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302086 pCap->num_gpio_pins = AR9285_NUM_GPIO;
2087 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302088 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2089 else
2090 pCap->num_gpio_pins = AR_NUM_GPIO;
2091
Sujithf1dc5602008-10-29 10:16:30 +05302092 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2093 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2094 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2095 } else {
2096 pCap->rts_aggr_limit = (8 * 1024);
2097 }
2098
2099 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
2100
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302101#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302102 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2103 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2104 ah->rfkill_gpio =
2105 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2106 ah->rfkill_polarity =
2107 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302108
2109 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2110 }
2111#endif
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302112 if (AR_SREV_9271(ah))
2113 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2114 else
2115 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302116
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302117 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302118 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2119 else
2120 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2121
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002122 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05302123 pCap->reg_cap =
2124 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2125 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
2126 AR_EEPROM_EEREGCAP_EN_KK_U2 |
2127 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2128 } else {
2129 pCap->reg_cap =
2130 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2131 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2132 }
2133
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05302134 /* Advertise midband for AR5416 with FCC midband set in eeprom */
2135 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
2136 AR_SREV_5416(ah))
2137 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05302138
2139 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302140 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302141 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302142 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302143
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05302144 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07002145 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002146 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
2147 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302148
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302149 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002150 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2151 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302152 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002153 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302154 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302155 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002156 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302157 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002158
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002159 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezce018052010-04-15 17:39:38 -04002160 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002161 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2162 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2163 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002164 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002165 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002166 } else {
2167 pCap->tx_desc_len = sizeof(struct ath_desc);
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002168 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002169
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002170 if (AR_SREV_9300_20_OR_LATER(ah))
2171 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2172
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002173 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002174}
2175
Sujithcbe61d82009-02-09 13:27:12 +05302176bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302177 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002179 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302180 switch (type) {
2181 case ATH9K_CAP_CIPHER:
2182 switch (capability) {
2183 case ATH9K_CIPHER_AES_CCM:
2184 case ATH9K_CIPHER_AES_OCB:
2185 case ATH9K_CIPHER_TKIP:
2186 case ATH9K_CIPHER_WEP:
2187 case ATH9K_CIPHER_MIC:
2188 case ATH9K_CIPHER_CLR:
2189 return true;
2190 default:
2191 return false;
2192 }
2193 case ATH9K_CAP_TKIP_MIC:
2194 switch (capability) {
2195 case 0:
2196 return true;
2197 case 1:
Sujith2660b812009-02-09 13:27:26 +05302198 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302199 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
2200 false;
2201 }
2202 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05302203 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05302204 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302205 case ATH9K_CAP_MCAST_KEYSRCH:
2206 switch (capability) {
2207 case 0:
2208 return true;
2209 case 1:
2210 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
2211 return false;
2212 } else {
Sujith2660b812009-02-09 13:27:26 +05302213 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302214 AR_STA_ID1_MCAST_KSRCH) ? true :
2215 false;
2216 }
2217 }
2218 return false;
Sujithf1dc5602008-10-29 10:16:30 +05302219 case ATH9K_CAP_TXPOW:
2220 switch (capability) {
2221 case 0:
2222 return 0;
2223 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002224 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05302225 return 0;
2226 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002227 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05302228 return 0;
2229 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002230 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05302231 return 0;
2232 }
2233 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05302234 case ATH9K_CAP_DS:
2235 return (AR_SREV_9280_20_OR_LATER(ah) &&
2236 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
2237 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302238 default:
2239 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240 }
Sujithf1dc5602008-10-29 10:16:30 +05302241}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002242EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002243
Sujithcbe61d82009-02-09 13:27:12 +05302244bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302245 u32 capability, u32 setting, int *status)
2246{
Sujithf1dc5602008-10-29 10:16:30 +05302247 switch (type) {
2248 case ATH9K_CAP_TKIP_MIC:
2249 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302250 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05302251 AR_STA_ID1_CRPT_MIC_ENABLE;
2252 else
Sujith2660b812009-02-09 13:27:26 +05302253 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05302254 ~AR_STA_ID1_CRPT_MIC_ENABLE;
2255 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302256 case ATH9K_CAP_MCAST_KEYSRCH:
2257 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302258 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302259 else
Sujith2660b812009-02-09 13:27:26 +05302260 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302261 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302262 default:
2263 return false;
2264 }
2265}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002266EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05302267
2268/****************************/
2269/* GPIO / RFKILL / Antennae */
2270/****************************/
2271
Sujithcbe61d82009-02-09 13:27:12 +05302272static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302273 u32 gpio, u32 type)
2274{
2275 int addr;
2276 u32 gpio_shift, tmp;
2277
2278 if (gpio > 11)
2279 addr = AR_GPIO_OUTPUT_MUX3;
2280 else if (gpio > 5)
2281 addr = AR_GPIO_OUTPUT_MUX2;
2282 else
2283 addr = AR_GPIO_OUTPUT_MUX1;
2284
2285 gpio_shift = (gpio % 6) * 5;
2286
2287 if (AR_SREV_9280_20_OR_LATER(ah)
2288 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2289 REG_RMW(ah, addr, (type << gpio_shift),
2290 (0x1f << gpio_shift));
2291 } else {
2292 tmp = REG_READ(ah, addr);
2293 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2294 tmp &= ~(0x1f << gpio_shift);
2295 tmp |= (type << gpio_shift);
2296 REG_WRITE(ah, addr, tmp);
2297 }
2298}
2299
Sujithcbe61d82009-02-09 13:27:12 +05302300void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302301{
2302 u32 gpio_shift;
2303
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002304 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302305
2306 gpio_shift = gpio << 1;
2307
2308 REG_RMW(ah,
2309 AR_GPIO_OE_OUT,
2310 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2311 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2312}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002313EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302314
Sujithcbe61d82009-02-09 13:27:12 +05302315u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302316{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302317#define MS_REG_READ(x, y) \
2318 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2319
Sujith2660b812009-02-09 13:27:26 +05302320 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302321 return 0xffffffff;
2322
Felix Fietkau783dfca2010-04-15 17:38:11 -04002323 if (AR_SREV_9300_20_OR_LATER(ah))
2324 return MS_REG_READ(AR9300, gpio) != 0;
2325 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302326 return MS_REG_READ(AR9271, gpio) != 0;
2327 else if (AR_SREV_9287_10_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302328 return MS_REG_READ(AR9287, gpio) != 0;
2329 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302330 return MS_REG_READ(AR9285, gpio) != 0;
2331 else if (AR_SREV_9280_10_OR_LATER(ah))
2332 return MS_REG_READ(AR928X, gpio) != 0;
2333 else
2334 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302335}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002336EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302337
Sujithcbe61d82009-02-09 13:27:12 +05302338void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302339 u32 ah_signal_type)
2340{
2341 u32 gpio_shift;
2342
2343 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2344
2345 gpio_shift = 2 * gpio;
2346
2347 REG_RMW(ah,
2348 AR_GPIO_OE_OUT,
2349 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2350 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2351}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002352EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302353
Sujithcbe61d82009-02-09 13:27:12 +05302354void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302355{
Sujith5b5fa352010-03-17 14:25:15 +05302356 if (AR_SREV_9271(ah))
2357 val = ~val;
2358
Sujithf1dc5602008-10-29 10:16:30 +05302359 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2360 AR_GPIO_BIT(gpio));
2361}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002362EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302363
Sujithcbe61d82009-02-09 13:27:12 +05302364u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302365{
2366 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2367}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002368EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302369
Sujithcbe61d82009-02-09 13:27:12 +05302370void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302371{
2372 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2373}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002374EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302375
Sujithf1dc5602008-10-29 10:16:30 +05302376/*********************/
2377/* General Operation */
2378/*********************/
2379
Sujithcbe61d82009-02-09 13:27:12 +05302380u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302381{
2382 u32 bits = REG_READ(ah, AR_RX_FILTER);
2383 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2384
2385 if (phybits & AR_PHY_ERR_RADAR)
2386 bits |= ATH9K_RX_FILTER_PHYRADAR;
2387 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2388 bits |= ATH9K_RX_FILTER_PHYERR;
2389
2390 return bits;
2391}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002392EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302393
Sujithcbe61d82009-02-09 13:27:12 +05302394void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302395{
2396 u32 phybits;
2397
Sujith7d0d0df2010-04-16 11:53:57 +05302398 ENABLE_REGWRITE_BUFFER(ah);
2399
Sujith7ea310b2009-09-03 12:08:43 +05302400 REG_WRITE(ah, AR_RX_FILTER, bits);
2401
Sujithf1dc5602008-10-29 10:16:30 +05302402 phybits = 0;
2403 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2404 phybits |= AR_PHY_ERR_RADAR;
2405 if (bits & ATH9K_RX_FILTER_PHYERR)
2406 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2407 REG_WRITE(ah, AR_PHY_ERR, phybits);
2408
2409 if (phybits)
2410 REG_WRITE(ah, AR_RXCFG,
2411 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2412 else
2413 REG_WRITE(ah, AR_RXCFG,
2414 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302415
2416 REGWRITE_BUFFER_FLUSH(ah);
2417 DISABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302418}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002419EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302420
Sujithcbe61d82009-02-09 13:27:12 +05302421bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302422{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302423 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2424 return false;
2425
2426 ath9k_hw_init_pll(ah, NULL);
2427 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302428}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002429EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302430
Sujithcbe61d82009-02-09 13:27:12 +05302431bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302432{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002433 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302434 return false;
2435
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302436 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2437 return false;
2438
2439 ath9k_hw_init_pll(ah, NULL);
2440 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302441}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002442EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302443
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002444void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05302445{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002446 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302447 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002448 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302449
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002450 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302451
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002452 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002453 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002454 channel->max_antenna_gain * 2,
2455 channel->max_power * 2,
2456 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002457 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05302458}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002459EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302460
Sujithcbe61d82009-02-09 13:27:12 +05302461void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05302462{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002463 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05302464}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002465EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05302466
Sujithcbe61d82009-02-09 13:27:12 +05302467void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302468{
Sujith2660b812009-02-09 13:27:26 +05302469 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302470}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002471EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302472
Sujithcbe61d82009-02-09 13:27:12 +05302473void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302474{
2475 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2476 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2477}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002478EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302479
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002480void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302481{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002482 struct ath_common *common = ath9k_hw_common(ah);
2483
2484 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2485 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2486 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302487}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002488EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302489
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002490#define ATH9K_MAX_TSF_READ 10
2491
Sujithcbe61d82009-02-09 13:27:12 +05302492u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302493{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002494 u32 tsf_lower, tsf_upper1, tsf_upper2;
2495 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302496
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002497 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2498 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2499 tsf_lower = REG_READ(ah, AR_TSF_L32);
2500 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2501 if (tsf_upper2 == tsf_upper1)
2502 break;
2503 tsf_upper1 = tsf_upper2;
2504 }
Sujithf1dc5602008-10-29 10:16:30 +05302505
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002506 WARN_ON( i == ATH9K_MAX_TSF_READ );
2507
2508 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302509}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002510EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302511
Sujithcbe61d82009-02-09 13:27:12 +05302512void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002513{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002514 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002515 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002516}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002517EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002518
Sujithcbe61d82009-02-09 13:27:12 +05302519void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302520{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002521 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2522 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002523 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
2524 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002525
Sujithf1dc5602008-10-29 10:16:30 +05302526 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002528EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002529
Sujith54e4cec2009-08-07 09:45:09 +05302530void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002531{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002532 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302533 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002534 else
Sujith2660b812009-02-09 13:27:26 +05302535 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002536}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002537EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002538
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -08002539/*
2540 * Extend 15-bit time stamp from rx descriptor to
2541 * a full 64-bit TSF using the current h/w TSF.
2542*/
2543u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
2544{
2545 u64 tsf;
2546
2547 tsf = ath9k_hw_gettsf64(ah);
2548 if ((tsf & 0x7fff) < rstamp)
2549 tsf -= 0x8000;
2550 return (tsf & ~0x7fff) | rstamp;
2551}
2552EXPORT_SYMBOL(ath9k_hw_extend_tsf);
2553
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002554void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002555{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002556 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302557 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002558
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002559 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302560 macmode = AR_2040_JOINED_RX_CLEAR;
2561 else
2562 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002563
Sujithf1dc5602008-10-29 10:16:30 +05302564 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002565}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302566
2567/* HW Generic timers configuration */
2568
2569static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2570{
2571 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2572 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2573 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2574 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2575 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2576 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2577 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2578 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2579 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2580 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2581 AR_NDP2_TIMER_MODE, 0x0002},
2582 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2583 AR_NDP2_TIMER_MODE, 0x0004},
2584 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2585 AR_NDP2_TIMER_MODE, 0x0008},
2586 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2587 AR_NDP2_TIMER_MODE, 0x0010},
2588 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2589 AR_NDP2_TIMER_MODE, 0x0020},
2590 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2591 AR_NDP2_TIMER_MODE, 0x0040},
2592 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2593 AR_NDP2_TIMER_MODE, 0x0080}
2594};
2595
2596/* HW generic timer primitives */
2597
2598/* compute and clear index of rightmost 1 */
2599static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2600{
2601 u32 b;
2602
2603 b = *mask;
2604 b &= (0-b);
2605 *mask &= ~b;
2606 b *= debruijn32;
2607 b >>= 27;
2608
2609 return timer_table->gen_timer_index[b];
2610}
2611
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05302612u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302613{
2614 return REG_READ(ah, AR_TSF_L32);
2615}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002616EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302617
2618struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2619 void (*trigger)(void *),
2620 void (*overflow)(void *),
2621 void *arg,
2622 u8 timer_index)
2623{
2624 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2625 struct ath_gen_timer *timer;
2626
2627 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2628
2629 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002630 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2631 "Failed to allocate memory"
2632 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302633 return NULL;
2634 }
2635
2636 /* allocate a hardware generic timer slot */
2637 timer_table->timers[timer_index] = timer;
2638 timer->index = timer_index;
2639 timer->trigger = trigger;
2640 timer->overflow = overflow;
2641 timer->arg = arg;
2642
2643 return timer;
2644}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002645EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302646
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002647void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2648 struct ath_gen_timer *timer,
2649 u32 timer_next,
2650 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302651{
2652 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2653 u32 tsf;
2654
2655 BUG_ON(!timer_period);
2656
2657 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2658
2659 tsf = ath9k_hw_gettsf32(ah);
2660
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002661 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2662 "curent tsf %x period %x"
2663 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302664
2665 /*
2666 * Pull timer_next forward if the current TSF already passed it
2667 * because of software latency
2668 */
2669 if (timer_next < tsf)
2670 timer_next = tsf + timer_period;
2671
2672 /*
2673 * Program generic timer registers
2674 */
2675 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2676 timer_next);
2677 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2678 timer_period);
2679 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2680 gen_tmr_configuration[timer->index].mode_mask);
2681
2682 /* Enable both trigger and thresh interrupt masks */
2683 REG_SET_BIT(ah, AR_IMR_S5,
2684 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2685 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302686}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002687EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302688
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002689void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302690{
2691 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2692
2693 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2694 (timer->index >= ATH_MAX_GEN_TIMER)) {
2695 return;
2696 }
2697
2698 /* Clear generic timer enable bits. */
2699 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2700 gen_tmr_configuration[timer->index].mode_mask);
2701
2702 /* Disable both trigger and thresh interrupt masks */
2703 REG_CLR_BIT(ah, AR_IMR_S5,
2704 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2705 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2706
2707 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302708}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002709EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302710
2711void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2712{
2713 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2714
2715 /* free the hardware generic timer slot */
2716 timer_table->timers[timer->index] = NULL;
2717 kfree(timer);
2718}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002719EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302720
2721/*
2722 * Generic Timer Interrupts handling
2723 */
2724void ath_gen_timer_isr(struct ath_hw *ah)
2725{
2726 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2727 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002728 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302729 u32 trigger_mask, thresh_mask, index;
2730
2731 /* get hardware generic timer interrupt status */
2732 trigger_mask = ah->intr_gen_timer_trigger;
2733 thresh_mask = ah->intr_gen_timer_thresh;
2734 trigger_mask &= timer_table->timer_mask.val;
2735 thresh_mask &= timer_table->timer_mask.val;
2736
2737 trigger_mask &= ~thresh_mask;
2738
2739 while (thresh_mask) {
2740 index = rightmost_index(timer_table, &thresh_mask);
2741 timer = timer_table->timers[index];
2742 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002743 ath_print(common, ATH_DBG_HWTIMER,
2744 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302745 timer->overflow(timer->arg);
2746 }
2747
2748 while (trigger_mask) {
2749 index = rightmost_index(timer_table, &trigger_mask);
2750 timer = timer_table->timers[index];
2751 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002752 ath_print(common, ATH_DBG_HWTIMER,
2753 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302754 timer->trigger(timer->arg);
2755 }
2756}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002757EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002758
Sujith05020d22010-03-17 14:25:23 +05302759/********/
2760/* HTC */
2761/********/
2762
2763void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2764{
2765 ah->htc_reset_init = true;
2766}
2767EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2768
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002769static struct {
2770 u32 version;
2771 const char * name;
2772} ath_mac_bb_names[] = {
2773 /* Devices with external radios */
2774 { AR_SREV_VERSION_5416_PCI, "5416" },
2775 { AR_SREV_VERSION_5416_PCIE, "5418" },
2776 { AR_SREV_VERSION_9100, "9100" },
2777 { AR_SREV_VERSION_9160, "9160" },
2778 /* Single-chip solutions */
2779 { AR_SREV_VERSION_9280, "9280" },
2780 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002781 { AR_SREV_VERSION_9287, "9287" },
2782 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002783 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002784};
2785
2786/* For devices with external radios */
2787static struct {
2788 u16 version;
2789 const char * name;
2790} ath_rf_names[] = {
2791 { 0, "5133" },
2792 { AR_RAD5133_SREV_MAJOR, "5133" },
2793 { AR_RAD5122_SREV_MAJOR, "5122" },
2794 { AR_RAD2133_SREV_MAJOR, "2133" },
2795 { AR_RAD2122_SREV_MAJOR, "2122" }
2796};
2797
2798/*
2799 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2800 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002801static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002802{
2803 int i;
2804
2805 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2806 if (ath_mac_bb_names[i].version == mac_bb_version) {
2807 return ath_mac_bb_names[i].name;
2808 }
2809 }
2810
2811 return "????";
2812}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002813
2814/*
2815 * Return the RF name. "????" is returned if the RF is unknown.
2816 * Used for devices with external radios.
2817 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002818static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002819{
2820 int i;
2821
2822 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2823 if (ath_rf_names[i].version == rf_version) {
2824 return ath_rf_names[i].name;
2825 }
2826 }
2827
2828 return "????";
2829}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002830
2831void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2832{
2833 int used;
2834
2835 /* chipsets >= AR9280 are single-chip */
2836 if (AR_SREV_9280_10_OR_LATER(ah)) {
2837 used = snprintf(hw_name, len,
2838 "Atheros AR%s Rev:%x",
2839 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2840 ah->hw_version.macRev);
2841 }
2842 else {
2843 used = snprintf(hw_name, len,
2844 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2845 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2846 ah->hw_version.macRev,
2847 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2848 AR_RADIO_SREV_MAJOR)),
2849 ah->hw_version.phyRev);
2850 }
2851
2852 hw_name[used] = '\0';
2853}
2854EXPORT_SYMBOL(ath9k_hw_name);