blob: 4acfab5149168fc69549f3fa87a214af6512da91 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021#include "initvals.h"
22
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +053023static int btcoex_enable;
24module_param(btcoex_enable, bool, 0);
25MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");
26
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080027#define ATH9K_CLOCK_RATE_CCK 22
28#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
29#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
32static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +053033 enum ath9k_ht_macmode macmode);
Sujithcbe61d82009-02-09 13:27:12 +053034static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +053035 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +053036 u32 reg, u32 value);
Sujithcbe61d82009-02-09 13:27:12 +053037static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
38static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070039
Sujithf1dc5602008-10-29 10:16:30 +053040/********************/
41/* Helper Functions */
42/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070043
Sujithcbe61d82009-02-09 13:27:12 +053044static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053045{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080046 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053047
Sujith2660b812009-02-09 13:27:26 +053048 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080049 return clks / ATH9K_CLOCK_RATE_CCK;
50 if (conf->channel->band == IEEE80211_BAND_2GHZ)
51 return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
Sujithcbe61d82009-02-09 13:27:12 +053052
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080053 return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053054}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Sujithcbe61d82009-02-09 13:27:12 +053056static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
Sujithf1dc5602008-10-29 10:16:30 +053057{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080058 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053059
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080060 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053061 return ath9k_hw_mac_usec(ah, clks) / 2;
62 else
63 return ath9k_hw_mac_usec(ah, clks);
64}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070065
Sujithcbe61d82009-02-09 13:27:12 +053066static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053067{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080068 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053069
Sujith2660b812009-02-09 13:27:26 +053070 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080071 return usecs *ATH9K_CLOCK_RATE_CCK;
72 if (conf->channel->band == IEEE80211_BAND_2GHZ)
73 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
74 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053075}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithcbe61d82009-02-09 13:27:12 +053077static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053078{
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080079 struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053080
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080081 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +053082 return ath9k_hw_mac_clks(ah, usecs) * 2;
83 else
84 return ath9k_hw_mac_clks(ah, usecs);
85}
86
Gabor Juhosfb4a3d32009-04-29 13:01:58 +020087/*
88 * Read and write, they both share the same lock. We do this to serialize
89 * reads and writes on Atheros 802.11n PCI devices only. This is required
90 * as the FIFO on these devices can only accept sanely 2 requests. After
91 * that the device goes bananas. Serializing the reads/writes prevents this
92 * from happening.
93 */
94
95void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val)
96{
97 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
98 unsigned long flags;
99 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
100 iowrite32(val, ah->ah_sc->mem + reg_offset);
101 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
102 } else
103 iowrite32(val, ah->ah_sc->mem + reg_offset);
104}
105
106unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset)
107{
108 u32 val;
109 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
110 unsigned long flags;
111 spin_lock_irqsave(&ah->ah_sc->sc_serial_rw, flags);
112 val = ioread32(ah->ah_sc->mem + reg_offset);
113 spin_unlock_irqrestore(&ah->ah_sc->sc_serial_rw, flags);
114 } else
115 val = ioread32(ah->ah_sc->mem + reg_offset);
116 return val;
117}
118
Sujith0caa7b12009-02-16 13:23:20 +0530119bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120{
121 int i;
122
Sujith0caa7b12009-02-16 13:23:20 +0530123 BUG_ON(timeout < AH_TIME_QUANTUM);
124
125 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 if ((REG_READ(ah, reg) & mask) == val)
127 return true;
128
129 udelay(AH_TIME_QUANTUM);
130 }
Sujith04bd46382008-11-28 22:18:05 +0530131
Sujithd8baa932009-03-30 15:28:25 +0530132 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith0caa7b12009-02-16 13:23:20 +0530133 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
134 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530135
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136 return false;
137}
138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139u32 ath9k_hw_reverse_bits(u32 val, u32 n)
140{
141 u32 retval;
142 int i;
143
144 for (i = 0, retval = 0; i < n; i++) {
145 retval = (retval << 1) | (val & 1);
146 val >>= 1;
147 }
148 return retval;
149}
150
Sujithcbe61d82009-02-09 13:27:12 +0530151bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530152 u16 flags, u16 *low,
153 u16 *high)
154{
Sujith2660b812009-02-09 13:27:26 +0530155 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530156
157 if (flags & CHANNEL_5GHZ) {
158 *low = pCap->low_5ghz_chan;
159 *high = pCap->high_5ghz_chan;
160 return true;
161 }
162 if ((flags & CHANNEL_2GHZ)) {
163 *low = pCap->low_2ghz_chan;
164 *high = pCap->high_2ghz_chan;
165 return true;
166 }
167 return false;
168}
169
Sujithcbe61d82009-02-09 13:27:12 +0530170u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400171 const struct ath_rate_table *rates,
Sujithf1dc5602008-10-29 10:16:30 +0530172 u32 frameLen, u16 rateix,
173 bool shortPreamble)
174{
175 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
176 u32 kbps;
177
Sujithe63835b2008-11-18 09:07:53 +0530178 kbps = rates->info[rateix].ratekbps;
Sujithf1dc5602008-10-29 10:16:30 +0530179
180 if (kbps == 0)
181 return 0;
182
183 switch (rates->info[rateix].phy) {
Sujith46d14a52008-11-18 09:08:13 +0530184 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Sujithe63835b2008-11-18 09:07:53 +0530186 if (shortPreamble && rates->info[rateix].short_preamble)
Sujithf1dc5602008-10-29 10:16:30 +0530187 phyTime >>= 1;
188 numBits = frameLen << 3;
189 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
190 break;
Sujith46d14a52008-11-18 09:08:13 +0530191 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530192 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530193 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
194 numBits = OFDM_PLCP_BITS + (frameLen << 3);
195 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
196 txTime = OFDM_SIFS_TIME_QUARTER
197 + OFDM_PREAMBLE_TIME_QUARTER
198 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530199 } else if (ah->curchan &&
200 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530201 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
202 numBits = OFDM_PLCP_BITS + (frameLen << 3);
203 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
204 txTime = OFDM_SIFS_TIME_HALF +
205 OFDM_PREAMBLE_TIME_HALF
206 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
207 } else {
208 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
209 numBits = OFDM_PLCP_BITS + (frameLen << 3);
210 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
211 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
212 + (numSymbols * OFDM_SYMBOL_TIME);
213 }
214 break;
215 default:
Sujithd8baa932009-03-30 15:28:25 +0530216 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530217 "Unknown phy %u (rate ix %u)\n",
Sujithf1dc5602008-10-29 10:16:30 +0530218 rates->info[rateix].phy, rateix);
219 txTime = 0;
220 break;
221 }
222
223 return txTime;
224}
225
Sujithcbe61d82009-02-09 13:27:12 +0530226void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530227 struct ath9k_channel *chan,
228 struct chan_centers *centers)
229{
230 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530231
232 if (!IS_CHAN_HT40(chan)) {
233 centers->ctl_center = centers->ext_center =
234 centers->synth_center = chan->channel;
235 return;
236 }
237
238 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
239 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
240 centers->synth_center =
241 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
242 extoff = 1;
243 } else {
244 centers->synth_center =
245 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
246 extoff = -1;
247 }
248
249 centers->ctl_center =
250 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
251 centers->ext_center =
252 centers->synth_center + (extoff *
Sujith2660b812009-02-09 13:27:26 +0530253 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
Sujithf1dc5602008-10-29 10:16:30 +0530254 HT40_CHANNEL_CENTER_SHIFT : 15));
Sujithf1dc5602008-10-29 10:16:30 +0530255}
256
257/******************/
258/* Chip Revisions */
259/******************/
260
Sujithcbe61d82009-02-09 13:27:12 +0530261static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530262{
263 u32 val;
264
265 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
266
267 if (val == 0xFF) {
268 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530269 ah->hw_version.macVersion =
270 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
271 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530272 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530273 } else {
274 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530275 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530276
Sujithd535a422009-02-09 13:27:06 +0530277 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530278
Sujithd535a422009-02-09 13:27:06 +0530279 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530280 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530281 }
282}
283
Sujithcbe61d82009-02-09 13:27:12 +0530284static int ath9k_hw_get_radiorev(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530285{
286 u32 val;
287 int i;
288
289 REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
290
291 for (i = 0; i < 8; i++)
292 REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
293 val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
294 val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
295
296 return ath9k_hw_reverse_bits(val, 8);
297}
298
299/************************************/
300/* HW Attach, Detach, Init Routines */
301/************************************/
302
Sujithcbe61d82009-02-09 13:27:12 +0530303static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530304{
Sujithfeed0292009-01-29 11:37:35 +0530305 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530306 return;
307
308 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
309 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
310 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
311 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
312 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
313 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
314 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
315 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
317
318 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
319}
320
Sujithcbe61d82009-02-09 13:27:12 +0530321static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530322{
323 u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
324 u32 regHold[2];
325 u32 patternData[4] = { 0x55555555,
326 0xaaaaaaaa,
327 0x66666666,
328 0x99999999 };
329 int i, j;
330
331 for (i = 0; i < 2; i++) {
332 u32 addr = regAddr[i];
333 u32 wrData, rdData;
334
335 regHold[i] = REG_READ(ah, addr);
336 for (j = 0; j < 0x100; j++) {
337 wrData = (j << 16) | j;
338 REG_WRITE(ah, addr, wrData);
339 rdData = REG_READ(ah, addr);
340 if (rdData != wrData) {
Sujithd8baa932009-03-30 15:28:25 +0530341 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530342 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530343 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd46382008-11-28 22:18:05 +0530344 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530345 return false;
346 }
347 }
348 for (j = 0; j < 4; j++) {
349 wrData = patternData[j];
350 REG_WRITE(ah, addr, wrData);
351 rdData = REG_READ(ah, addr);
352 if (wrData != rdData) {
Sujithd8baa932009-03-30 15:28:25 +0530353 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530354 "address test failed "
Sujithf1dc5602008-10-29 10:16:30 +0530355 "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
Sujith04bd46382008-11-28 22:18:05 +0530356 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530357 return false;
358 }
359 }
360 REG_WRITE(ah, regAddr[i], regHold[i]);
361 }
362 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530363
Sujithf1dc5602008-10-29 10:16:30 +0530364 return true;
365}
366
367static const char *ath9k_hw_devname(u16 devid)
368{
369 switch (devid) {
370 case AR5416_DEVID_PCI:
Sujithf1dc5602008-10-29 10:16:30 +0530371 return "Atheros 5416";
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +0100372 case AR5416_DEVID_PCIE:
373 return "Atheros 5418";
Sujithf1dc5602008-10-29 10:16:30 +0530374 case AR9160_DEVID_PCI:
375 return "Atheros 9160";
Gabor Juhos0c1aa492009-01-14 20:17:12 +0100376 case AR5416_AR9100_DEVID:
377 return "Atheros 9100";
Sujithf1dc5602008-10-29 10:16:30 +0530378 case AR9280_DEVID_PCI:
379 case AR9280_DEVID_PCIE:
380 return "Atheros 9280";
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530381 case AR9285_DEVID_PCIE:
382 return "Atheros 9285";
Sujithf1dc5602008-10-29 10:16:30 +0530383 }
384
385 return NULL;
386}
387
Sujithcbe61d82009-02-09 13:27:12 +0530388static void ath9k_hw_set_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700389{
390 int i;
391
Sujith2660b812009-02-09 13:27:26 +0530392 ah->config.dma_beacon_response_time = 2;
393 ah->config.sw_beacon_response_time = 10;
394 ah->config.additional_swba_backoff = 0;
395 ah->config.ack_6mb = 0x0;
396 ah->config.cwm_ignore_extcca = 0;
397 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530398 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530399 ah->config.pcie_waen = 0;
400 ah->config.analog_shiftreg = 1;
401 ah->config.ht_enable = 1;
402 ah->config.ofdm_trig_low = 200;
403 ah->config.ofdm_trig_high = 500;
404 ah->config.cck_trig_high = 200;
405 ah->config.cck_trig_low = 100;
406 ah->config.enable_ani = 1;
Sujith2660b812009-02-09 13:27:26 +0530407 ah->config.diversity_control = 0;
408 ah->config.antenna_switch_swap = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409
410 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530411 ah->config.spurchans[i][0] = AR_NO_SPUR;
412 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413 }
414
Sujith0ef1f162009-03-30 15:28:35 +0530415 ah->config.intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400416
417 /*
418 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
419 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
420 * This means we use it for all AR5416 devices, and the few
421 * minor PCI AR9280 devices out there.
422 *
423 * Serialization is required because these devices do not handle
424 * well the case of two concurrent reads/writes due to the latency
425 * involved. During one read/write another read/write can be issued
426 * on another CPU while the previous read/write may still be working
427 * on our hardware, if we hit this case the hardware poops in a loop.
428 * We prevent this by serializing reads and writes.
429 *
430 * This issue is not present on PCI-Express devices or pre-AR5416
431 * devices (legacy, 802.11abg).
432 */
433 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700434 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435}
436
Sujithcbe61d82009-02-09 13:27:12 +0530437static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
438 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439{
Sujithcbe61d82009-02-09 13:27:12 +0530440 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441
Sujithcbe61d82009-02-09 13:27:12 +0530442 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
443 if (ah == NULL) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530445 "Cannot allocate memory for state block\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446 *status = -ENOMEM;
447 return NULL;
448 }
449
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450 ah->ah_sc = sc;
Sujithd535a422009-02-09 13:27:06 +0530451 ah->hw_version.magic = AR5416_MAGIC;
Sujithd6bad492009-02-09 13:27:08 +0530452 ah->regulatory.country_code = CTRY_DEFAULT;
Sujithd535a422009-02-09 13:27:06 +0530453 ah->hw_version.devid = devid;
454 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
456 ah->ah_flags = 0;
457 if ((devid == AR5416_AR9100_DEVID))
Sujithd535a422009-02-09 13:27:06 +0530458 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459 if (!AR_SREV_9100(ah))
460 ah->ah_flags = AH_USE_EEPROM;
461
Sujithd6bad492009-02-09 13:27:08 +0530462 ah->regulatory.power_limit = MAX_RATE_POWER;
463 ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
Sujith2660b812009-02-09 13:27:26 +0530464 ah->atim_window = 0;
465 ah->diversity_control = ah->config.diversity_control;
466 ah->antenna_switch_swap =
467 ah->config.antenna_switch_swap;
468 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
469 ah->beacon_interval = 100;
470 ah->enable_32kHz_clock = DONT_USE_32KHZ;
471 ah->slottime = (u32) -1;
472 ah->acktimeout = (u32) -1;
473 ah->ctstimeout = (u32) -1;
474 ah->globaltxtimeout = (u32) -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475
Sujith2660b812009-02-09 13:27:26 +0530476 ah->gbeacon_rate = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477
Sujithcbe61d82009-02-09 13:27:12 +0530478 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479}
480
Sujithcbe61d82009-02-09 13:27:12 +0530481static int ath9k_hw_rfattach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482{
483 bool rfStatus = false;
484 int ecode = 0;
485
486 rfStatus = ath9k_hw_init_rf(ah, &ecode);
487 if (!rfStatus) {
Sujithd8baa932009-03-30 15:28:25 +0530488 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
489 "RF setup failed, status: %u\n", ecode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490 return ecode;
491 }
492
493 return 0;
494}
495
Sujithcbe61d82009-02-09 13:27:12 +0530496static int ath9k_hw_rf_claim(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700497{
498 u32 val;
499
500 REG_WRITE(ah, AR_PHY(0), 0x00000007);
501
502 val = ath9k_hw_get_radiorev(ah);
503 switch (val & AR_RADIO_SREV_MAJOR) {
504 case 0:
505 val = AR_RAD5133_SREV_MAJOR;
506 break;
507 case AR_RAD5133_SREV_MAJOR:
508 case AR_RAD5122_SREV_MAJOR:
509 case AR_RAD2133_SREV_MAJOR:
510 case AR_RAD2122_SREV_MAJOR:
511 break;
512 default:
Sujithd8baa932009-03-30 15:28:25 +0530513 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
514 "Radio Chip Rev 0x%02X not supported\n",
515 val & AR_RADIO_SREV_MAJOR);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700516 return -EOPNOTSUPP;
517 }
518
Sujithd535a422009-02-09 13:27:06 +0530519 ah->hw_version.analog5GhzRev = val;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700520
521 return 0;
522}
523
Sujithcbe61d82009-02-09 13:27:12 +0530524static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525{
Sujithf1dc5602008-10-29 10:16:30 +0530526 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700527 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530528 u16 eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529
Sujithf1dc5602008-10-29 10:16:30 +0530530 sum = 0;
531 for (i = 0; i < 3; i++) {
Sujithf74df6f2009-02-09 13:27:24 +0530532 eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
Sujithf1dc5602008-10-29 10:16:30 +0530533 sum += eeval;
Sujithba52da52009-02-09 13:27:10 +0530534 ah->macaddr[2 * i] = eeval >> 8;
535 ah->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700536 }
Sujithd8baa932009-03-30 15:28:25 +0530537 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530538 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700539
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700540 return 0;
541}
542
Sujithcbe61d82009-02-09 13:27:12 +0530543static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530544{
545 u32 rxgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530546
Sujithf74df6f2009-02-09 13:27:24 +0530547 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
548 rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530549
550 if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530551 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530552 ar9280Modes_backoff_13db_rxgain_9280_2,
553 ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
554 else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
Sujith2660b812009-02-09 13:27:26 +0530555 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530556 ar9280Modes_backoff_23db_rxgain_9280_2,
557 ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
558 else
Sujith2660b812009-02-09 13:27:26 +0530559 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530560 ar9280Modes_original_rxgain_9280_2,
561 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530562 } else {
Sujith2660b812009-02-09 13:27:26 +0530563 INIT_INI_ARRAY(&ah->iniModesRxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530564 ar9280Modes_original_rxgain_9280_2,
565 ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530566 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530567}
568
Sujithcbe61d82009-02-09 13:27:12 +0530569static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530570{
571 u32 txgain_type;
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530572
Sujithf74df6f2009-02-09 13:27:24 +0530573 if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
574 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530575
576 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
Sujith2660b812009-02-09 13:27:26 +0530577 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530578 ar9280Modes_high_power_tx_gain_9280_2,
579 ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
580 else
Sujith2660b812009-02-09 13:27:26 +0530581 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530582 ar9280Modes_original_tx_gain_9280_2,
583 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530584 } else {
Sujith2660b812009-02-09 13:27:26 +0530585 INIT_INI_ARRAY(&ah->iniModesTxGain,
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530586 ar9280Modes_original_tx_gain_9280_2,
587 ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
Sujithcbe61d82009-02-09 13:27:12 +0530588 }
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530589}
590
Sujithcbe61d82009-02-09 13:27:12 +0530591static int ath9k_hw_post_attach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592{
593 int ecode;
594
Sujithd8baa932009-03-30 15:28:25 +0530595 if (!ath9k_hw_chip_test(ah))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596 return -ENODEV;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597
598 ecode = ath9k_hw_rf_claim(ah);
599 if (ecode != 0)
600 return ecode;
601
602 ecode = ath9k_hw_eeprom_attach(ah);
603 if (ecode != 0)
604 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530605
606 DPRINTF(ah->ah_sc, ATH_DBG_CONFIG, "Eeprom VER: %d, REV: %d\n",
607 ah->eep_ops->get_eeprom_ver(ah), ah->eep_ops->get_eeprom_rev(ah));
608
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609 ecode = ath9k_hw_rfattach(ah);
610 if (ecode != 0)
611 return ecode;
612
613 if (!AR_SREV_9100(ah)) {
614 ath9k_hw_ani_setup(ah);
615 ath9k_hw_ani_attach(ah);
616 }
Sujithf1dc5602008-10-29 10:16:30 +0530617
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618 return 0;
619}
620
Sujithcbe61d82009-02-09 13:27:12 +0530621static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
622 int *status)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623{
Sujithcbe61d82009-02-09 13:27:12 +0530624 struct ath_hw *ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625 int ecode;
Sujithf6688cd2008-12-07 21:43:10 +0530626 u32 i, j;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700627
Sujithcbe61d82009-02-09 13:27:12 +0530628 ah = ath9k_hw_newstate(devid, sc, status);
629 if (ah == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700630 return NULL;
631
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632 ath9k_hw_set_defaults(ah);
633
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700634 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithd8baa932009-03-30 15:28:25 +0530635 DPRINTF(sc, ATH_DBG_FATAL, "Couldn't reset chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700636 ecode = -EIO;
637 goto bad;
638 }
639
640 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Sujithd8baa932009-03-30 15:28:25 +0530641 DPRINTF(sc, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700642 ecode = -EIO;
643 goto bad;
644 }
645
Sujith2660b812009-02-09 13:27:26 +0530646 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
David S. Miller2d6a5e92009-03-17 15:01:30 -0700647 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
648 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
Sujith2660b812009-02-09 13:27:26 +0530649 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650 SER_REG_MODE_ON;
651 } else {
Sujith2660b812009-02-09 13:27:26 +0530652 ah->config.serialize_regmode =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700653 SER_REG_MODE_OFF;
654 }
655 }
Sujithf1dc5602008-10-29 10:16:30 +0530656
Sujithcbe61d82009-02-09 13:27:12 +0530657 DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
Sujith2660b812009-02-09 13:27:26 +0530658 ah->config.serialize_regmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700659
Sujithd535a422009-02-09 13:27:06 +0530660 if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
661 (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
662 (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530663 (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
Sujithd8baa932009-03-30 15:28:25 +0530664 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530665 "Mac Chip Rev 0x%02x.%x is not supported by "
Sujithd535a422009-02-09 13:27:06 +0530666 "this driver\n", ah->hw_version.macVersion,
667 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668 ecode = -EOPNOTSUPP;
669 goto bad;
670 }
671
672 if (AR_SREV_9100(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530673 ah->iq_caldata.calData = &iq_cal_multi_sample;
674 ah->supp_cals = IQ_MISMATCH_CAL;
675 ah->is_pciexpress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 }
Sujithd535a422009-02-09 13:27:06 +0530677 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700678
679 if (AR_SREV_9160_10_OR_LATER(ah)) {
680 if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530681 ah->iq_caldata.calData = &iq_cal_single_sample;
682 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700683 &adc_gain_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530684 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700685 &adc_dc_cal_single_sample;
Sujith2660b812009-02-09 13:27:26 +0530686 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700687 &adc_init_dc_cal;
688 } else {
Sujith2660b812009-02-09 13:27:26 +0530689 ah->iq_caldata.calData = &iq_cal_multi_sample;
690 ah->adcgain_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700691 &adc_gain_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530692 ah->adcdc_caldata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700693 &adc_dc_cal_multi_sample;
Sujith2660b812009-02-09 13:27:26 +0530694 ah->adcdc_calinitdata.calData =
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695 &adc_init_dc_cal;
696 }
Sujith2660b812009-02-09 13:27:26 +0530697 ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700698 }
699
Sujith9c81e8b2009-03-09 09:31:49 +0530700 ah->ani_function = ATH9K_ANI_ALL;
701 if (AR_SREV_9280_10_OR_LATER(ah))
702 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530704 if (AR_SREV_9285_12_OR_LATER(ah)) {
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530705
Sujith2660b812009-02-09 13:27:26 +0530706 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530707 ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530708 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530709 ARRAY_SIZE(ar9285Common_9285_1_2), 2);
710
Sujith2660b812009-02-09 13:27:26 +0530711 if (ah->config.pcie_clock_req) {
712 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530713 ar9285PciePhy_clkreq_off_L1_9285_1_2,
714 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
715 } else {
Sujith2660b812009-02-09 13:27:26 +0530716 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530717 ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
718 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
719 2);
720 }
721 } else if (AR_SREV_9285_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530722 INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530723 ARRAY_SIZE(ar9285Modes_9285), 6);
Sujith2660b812009-02-09 13:27:26 +0530724 INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530725 ARRAY_SIZE(ar9285Common_9285), 2);
726
Sujith2660b812009-02-09 13:27:26 +0530727 if (ah->config.pcie_clock_req) {
728 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530729 ar9285PciePhy_clkreq_off_L1_9285,
730 ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
731 } else {
Sujith2660b812009-02-09 13:27:26 +0530732 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530733 ar9285PciePhy_clkreq_always_on_L1_9285,
734 ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
735 }
736 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530737 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 ARRAY_SIZE(ar9280Modes_9280_2), 6);
Sujith2660b812009-02-09 13:27:26 +0530739 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700740 ARRAY_SIZE(ar9280Common_9280_2), 2);
741
Sujith2660b812009-02-09 13:27:26 +0530742 if (ah->config.pcie_clock_req) {
743 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530744 ar9280PciePhy_clkreq_off_L1_9280,
745 ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 } else {
Sujith2660b812009-02-09 13:27:26 +0530747 INIT_INI_ARRAY(&ah->iniPcieSerdes,
Sujithf1dc5602008-10-29 10:16:30 +0530748 ar9280PciePhy_clkreq_always_on_L1_9280,
749 ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700750 }
Sujith2660b812009-02-09 13:27:26 +0530751 INIT_INI_ARRAY(&ah->iniModesAdditional,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700752 ar9280Modes_fast_clock_9280_2,
Sujithf1dc5602008-10-29 10:16:30 +0530753 ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700754 } else if (AR_SREV_9280_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530755 INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700756 ARRAY_SIZE(ar9280Modes_9280), 6);
Sujith2660b812009-02-09 13:27:26 +0530757 INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700758 ARRAY_SIZE(ar9280Common_9280), 2);
759 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530760 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700761 ARRAY_SIZE(ar5416Modes_9160), 6);
Sujith2660b812009-02-09 13:27:26 +0530762 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700763 ARRAY_SIZE(ar5416Common_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530764 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700765 ARRAY_SIZE(ar5416Bank0_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530766 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530768 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769 ARRAY_SIZE(ar5416Bank1_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530770 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 ARRAY_SIZE(ar5416Bank2_9160), 2);
Sujith2660b812009-02-09 13:27:26 +0530772 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773 ARRAY_SIZE(ar5416Bank3_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530774 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700775 ARRAY_SIZE(ar5416Bank6_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530776 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700777 ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
Sujith2660b812009-02-09 13:27:26 +0530778 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700779 ARRAY_SIZE(ar5416Bank7_9160), 2);
780 if (AR_SREV_9160_11(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530781 INIT_INI_ARRAY(&ah->iniAddac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700782 ar5416Addac_91601_1,
783 ARRAY_SIZE(ar5416Addac_91601_1), 2);
784 } else {
Sujith2660b812009-02-09 13:27:26 +0530785 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700786 ARRAY_SIZE(ar5416Addac_9160), 2);
787 }
788 } else if (AR_SREV_9100_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +0530789 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700790 ARRAY_SIZE(ar5416Modes_9100), 6);
Sujith2660b812009-02-09 13:27:26 +0530791 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700792 ARRAY_SIZE(ar5416Common_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530793 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794 ARRAY_SIZE(ar5416Bank0_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530795 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530797 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 ARRAY_SIZE(ar5416Bank1_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530799 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700800 ARRAY_SIZE(ar5416Bank2_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530801 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802 ARRAY_SIZE(ar5416Bank3_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530803 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700804 ARRAY_SIZE(ar5416Bank6_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530805 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806 ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
Sujith2660b812009-02-09 13:27:26 +0530807 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700808 ARRAY_SIZE(ar5416Bank7_9100), 2);
Sujith2660b812009-02-09 13:27:26 +0530809 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700810 ARRAY_SIZE(ar5416Addac_9100), 2);
811 } else {
Sujith2660b812009-02-09 13:27:26 +0530812 INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813 ARRAY_SIZE(ar5416Modes), 6);
Sujith2660b812009-02-09 13:27:26 +0530814 INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815 ARRAY_SIZE(ar5416Common), 2);
Sujith2660b812009-02-09 13:27:26 +0530816 INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 ARRAY_SIZE(ar5416Bank0), 2);
Sujith2660b812009-02-09 13:27:26 +0530818 INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700819 ARRAY_SIZE(ar5416BB_RfGain), 3);
Sujith2660b812009-02-09 13:27:26 +0530820 INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700821 ARRAY_SIZE(ar5416Bank1), 2);
Sujith2660b812009-02-09 13:27:26 +0530822 INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700823 ARRAY_SIZE(ar5416Bank2), 2);
Sujith2660b812009-02-09 13:27:26 +0530824 INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700825 ARRAY_SIZE(ar5416Bank3), 3);
Sujith2660b812009-02-09 13:27:26 +0530826 INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700827 ARRAY_SIZE(ar5416Bank6), 3);
Sujith2660b812009-02-09 13:27:26 +0530828 INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700829 ARRAY_SIZE(ar5416Bank6TPC), 3);
Sujith2660b812009-02-09 13:27:26 +0530830 INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700831 ARRAY_SIZE(ar5416Bank7), 2);
Sujith2660b812009-02-09 13:27:26 +0530832 INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700833 ARRAY_SIZE(ar5416Addac), 2);
834 }
835
Sujith2660b812009-02-09 13:27:26 +0530836 if (ah->is_pciexpress)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700837 ath9k_hw_configpcipowersave(ah, 0);
838 else
Sujithf1dc5602008-10-29 10:16:30 +0530839 ath9k_hw_disablepcie(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700840
841 ecode = ath9k_hw_post_attach(ah);
842 if (ecode != 0)
843 goto bad;
844
Senthil Balasubramanian4e845162009-03-06 11:24:10 +0530845 if (AR_SREV_9285_12_OR_LATER(ah)) {
846 u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
847
848 /* txgain table */
849 if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
850 INIT_INI_ARRAY(&ah->iniModesTxGain,
851 ar9285Modes_high_power_tx_gain_9285_1_2,
852 ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
853 } else {
854 INIT_INI_ARRAY(&ah->iniModesTxGain,
855 ar9285Modes_original_tx_gain_9285_1_2,
856 ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
857 }
858
859 }
860
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530861 /* rxgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530862 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530863 ath9k_hw_init_rxgain_ini(ah);
864
865 /* txgain table */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530866 if (AR_SREV_9280_20(ah))
Senthil Balasubramanian9f804202008-11-13 17:58:41 +0530867 ath9k_hw_init_txgain_ini(ah);
868
Sujitheef7a572009-03-30 15:28:28 +0530869 ath9k_hw_fill_cap_info(ah);
Sujith06d0f062009-02-12 10:06:45 +0530870
871 if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
872 test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {
873
874 /* EEPROM Fixup */
Sujith2660b812009-02-09 13:27:26 +0530875 for (i = 0; i < ah->iniModes.ia_rows; i++) {
876 u32 reg = INI_RA(&ah->iniModes, i, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700877
Sujith2660b812009-02-09 13:27:26 +0530878 for (j = 1; j < ah->iniModes.ia_columns; j++) {
879 u32 val = INI_RA(&ah->iniModes, i, j);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700880
Sujith2660b812009-02-09 13:27:26 +0530881 INI_RA(&ah->iniModes, i, j) =
Senthil Balasubramaniane7594072008-12-08 19:43:48 +0530882 ath9k_hw_ini_fixup(ah,
Sujith2660b812009-02-09 13:27:26 +0530883 &ah->eeprom.def,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700884 reg, val);
885 }
886 }
887 }
Sujithf6688cd2008-12-07 21:43:10 +0530888
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700889 ecode = ath9k_hw_init_macaddr(ah);
890 if (ecode != 0) {
Sujithd8baa932009-03-30 15:28:25 +0530891 DPRINTF(sc, ATH_DBG_FATAL,
892 "Failed to initialize MAC address\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700893 goto bad;
894 }
895
896 if (AR_SREV_9285(ah))
Sujith2660b812009-02-09 13:27:26 +0530897 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700898 else
Sujith2660b812009-02-09 13:27:26 +0530899 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700900
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700901 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700902
903 return ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700904bad:
Sujithcbe61d82009-02-09 13:27:12 +0530905 if (ah)
906 ath9k_hw_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700907 if (status)
908 *status = ecode;
Sujithf1dc5602008-10-29 10:16:30 +0530909
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700910 return NULL;
911}
912
Sujithcbe61d82009-02-09 13:27:12 +0530913static void ath9k_hw_init_bb(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530914 struct ath9k_channel *chan)
915{
916 u32 synthDelay;
917
918 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +0530919 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +0530920 synthDelay = (4 * synthDelay) / 22;
921 else
922 synthDelay /= 10;
923
924 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
925
926 udelay(synthDelay + BASE_ACTIVATE_DELAY);
927}
928
Sujithcbe61d82009-02-09 13:27:12 +0530929static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530930{
931 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
932 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
933
934 REG_WRITE(ah, AR_QOS_NO_ACK,
935 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
936 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
937 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
938
939 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
940 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
941 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
942 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
943 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
944}
945
Sujithcbe61d82009-02-09 13:27:12 +0530946static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530947 struct ath9k_channel *chan)
948{
949 u32 pll;
950
951 if (AR_SREV_9100(ah)) {
952 if (chan && IS_CHAN_5GHZ(chan))
953 pll = 0x1450;
954 else
955 pll = 0x1458;
956 } else {
957 if (AR_SREV_9280_10_OR_LATER(ah)) {
958 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
959
960 if (chan && IS_CHAN_HALF_RATE(chan))
961 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
962 else if (chan && IS_CHAN_QUARTER_RATE(chan))
963 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
964
965 if (chan && IS_CHAN_5GHZ(chan)) {
966 pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
967
968
969 if (AR_SREV_9280_20(ah)) {
970 if (((chan->channel % 20) == 0)
971 || ((chan->channel % 10) == 0))
972 pll = 0x2850;
973 else
974 pll = 0x142c;
975 }
976 } else {
977 pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
978 }
979
980 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
981
982 pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
983
984 if (chan && IS_CHAN_HALF_RATE(chan))
985 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
986 else if (chan && IS_CHAN_QUARTER_RATE(chan))
987 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
988
989 if (chan && IS_CHAN_5GHZ(chan))
990 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
991 else
992 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
993 } else {
994 pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
995
996 if (chan && IS_CHAN_HALF_RATE(chan))
997 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
998 else if (chan && IS_CHAN_QUARTER_RATE(chan))
999 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1000
1001 if (chan && IS_CHAN_5GHZ(chan))
1002 pll |= SM(0xa, AR_RTC_PLL_DIV);
1003 else
1004 pll |= SM(0xb, AR_RTC_PLL_DIV);
1005 }
1006 }
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001007 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +05301008
1009 udelay(RTC_PLL_SETTLE_DELAY);
1010
1011 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
1012}
1013
Sujithcbe61d82009-02-09 13:27:12 +05301014static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301015{
Sujithf1dc5602008-10-29 10:16:30 +05301016 int rx_chainmask, tx_chainmask;
1017
Sujith2660b812009-02-09 13:27:26 +05301018 rx_chainmask = ah->rxchainmask;
1019 tx_chainmask = ah->txchainmask;
Sujithf1dc5602008-10-29 10:16:30 +05301020
1021 switch (rx_chainmask) {
1022 case 0x5:
1023 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1024 AR_PHY_SWAP_ALT_CHAIN);
1025 case 0x3:
Sujithd535a422009-02-09 13:27:06 +05301026 if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
Sujithf1dc5602008-10-29 10:16:30 +05301027 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
1028 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
1029 break;
1030 }
1031 case 0x1:
1032 case 0x2:
Sujithf1dc5602008-10-29 10:16:30 +05301033 case 0x7:
1034 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1035 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1036 break;
1037 default:
1038 break;
1039 }
1040
1041 REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
1042 if (tx_chainmask == 0x5) {
1043 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
1044 AR_PHY_SWAP_ALT_CHAIN);
1045 }
1046 if (AR_SREV_9100(ah))
1047 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
1048 REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
1049}
1050
Sujithcbe61d82009-02-09 13:27:12 +05301051static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -08001052 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301053{
Sujith2660b812009-02-09 13:27:26 +05301054 ah->mask_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +05301055 AR_IMR_TXURN |
1056 AR_IMR_RXERR |
1057 AR_IMR_RXORN |
1058 AR_IMR_BCNMISC;
1059
Sujith0ef1f162009-03-30 15:28:35 +05301060 if (ah->config.intr_mitigation)
Sujith2660b812009-02-09 13:27:26 +05301061 ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
Sujithf1dc5602008-10-29 10:16:30 +05301062 else
Sujith2660b812009-02-09 13:27:26 +05301063 ah->mask_reg |= AR_IMR_RXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301064
Sujith2660b812009-02-09 13:27:26 +05301065 ah->mask_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +05301066
Colin McCabed97809d2008-12-01 13:38:55 -08001067 if (opmode == NL80211_IFTYPE_AP)
Sujith2660b812009-02-09 13:27:26 +05301068 ah->mask_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +05301069
Sujith2660b812009-02-09 13:27:26 +05301070 REG_WRITE(ah, AR_IMR, ah->mask_reg);
Sujithf1dc5602008-10-29 10:16:30 +05301071 REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1072
1073 if (!AR_SREV_9100(ah)) {
1074 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
1075 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
1076 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
1077 }
1078}
1079
Sujithcbe61d82009-02-09 13:27:12 +05301080static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301081{
Sujithf1dc5602008-10-29 10:16:30 +05301082 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
Sujith04bd46382008-11-28 22:18:05 +05301083 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301084 ah->acktimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301085 return false;
1086 } else {
1087 REG_RMW_FIELD(ah, AR_TIME_OUT,
1088 AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301089 ah->acktimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301090 return true;
1091 }
1092}
1093
Sujithcbe61d82009-02-09 13:27:12 +05301094static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301095{
Sujithf1dc5602008-10-29 10:16:30 +05301096 if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
Sujith04bd46382008-11-28 22:18:05 +05301097 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05301098 ah->ctstimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301099 return false;
1100 } else {
1101 REG_RMW_FIELD(ah, AR_TIME_OUT,
1102 AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05301103 ah->ctstimeout = us;
Sujithf1dc5602008-10-29 10:16:30 +05301104 return true;
1105 }
1106}
1107
Sujithcbe61d82009-02-09 13:27:12 +05301108static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301109{
Sujithf1dc5602008-10-29 10:16:30 +05301110 if (tu > 0xFFFF) {
1111 DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
Sujith04bd46382008-11-28 22:18:05 +05301112 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +05301113 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301114 return false;
1115 } else {
1116 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301117 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301118 return true;
1119 }
1120}
1121
Sujithcbe61d82009-02-09 13:27:12 +05301122static void ath9k_hw_init_user_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301123{
Sujith2660b812009-02-09 13:27:26 +05301124 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
1125 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301126
Sujith2660b812009-02-09 13:27:26 +05301127 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +05301128 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +05301129 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
1130 if (ah->slottime != (u32) -1)
1131 ath9k_hw_setslottime(ah, ah->slottime);
1132 if (ah->acktimeout != (u32) -1)
1133 ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
1134 if (ah->ctstimeout != (u32) -1)
1135 ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
1136 if (ah->globaltxtimeout != (u32) -1)
1137 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +05301138}
1139
1140const char *ath9k_hw_probe(u16 vendorid, u16 devid)
1141{
1142 return vendorid == ATHEROS_VENDOR_ID ?
1143 ath9k_hw_devname(devid) : NULL;
1144}
1145
Sujithcbe61d82009-02-09 13:27:12 +05301146void ath9k_hw_detach(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001147{
1148 if (!AR_SREV_9100(ah))
1149 ath9k_hw_ani_detach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001150
Sujithf1dc5602008-10-29 10:16:30 +05301151 ath9k_hw_rfdetach(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1153 kfree(ah);
1154}
1155
Sujithcbe61d82009-02-09 13:27:12 +05301156struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157{
Sujithcbe61d82009-02-09 13:27:12 +05301158 struct ath_hw *ah = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001159
Sujithf1dc5602008-10-29 10:16:30 +05301160 switch (devid) {
1161 case AR5416_DEVID_PCI:
1162 case AR5416_DEVID_PCIE:
Gabor Juhos0c1aa492009-01-14 20:17:12 +01001163 case AR5416_AR9100_DEVID:
Sujithf1dc5602008-10-29 10:16:30 +05301164 case AR9160_DEVID_PCI:
1165 case AR9280_DEVID_PCI:
1166 case AR9280_DEVID_PCIE:
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301167 case AR9285_DEVID_PCIE:
Sujithcbe61d82009-02-09 13:27:12 +05301168 ah = ath9k_hw_do_attach(devid, sc, error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001169 break;
Sujithf1dc5602008-10-29 10:16:30 +05301170 default:
Sujithf1dc5602008-10-29 10:16:30 +05301171 *error = -ENXIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001172 break;
1173 }
1174
Sujithf1dc5602008-10-29 10:16:30 +05301175 return ah;
1176}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001177
Sujithf1dc5602008-10-29 10:16:30 +05301178/*******/
1179/* INI */
1180/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001181
Sujithcbe61d82009-02-09 13:27:12 +05301182static void ath9k_hw_override_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301183 struct ath9k_channel *chan)
1184{
Senthil Balasubramanian8aa15e12008-12-08 19:43:50 +05301185 /*
1186 * Set the RX_ABORT and RX_DIS and clear if off only after
1187 * RXE is set for MAC. This prevents frames with corrupted
1188 * descriptor status.
1189 */
1190 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1191
1192
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001193 if (!AR_SREV_5416_20_OR_LATER(ah) ||
Sujithf1dc5602008-10-29 10:16:30 +05301194 AR_SREV_9280_10_OR_LATER(ah))
1195 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001196
Sujithf1dc5602008-10-29 10:16:30 +05301197 REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1198}
1199
Sujithcbe61d82009-02-09 13:27:12 +05301200static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301201 struct ar5416_eeprom_def *pEepData,
Sujithf1dc5602008-10-29 10:16:30 +05301202 u32 reg, u32 value)
1203{
1204 struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1205
Sujithd535a422009-02-09 13:27:06 +05301206 switch (ah->hw_version.devid) {
Sujithf1dc5602008-10-29 10:16:30 +05301207 case AR9280_DEVID_PCI:
1208 if (reg == 0x7894) {
Sujithd8baa932009-03-30 15:28:25 +05301209 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301210 "ini VAL: %x EEPROM: %x\n", value,
1211 (pBase->version & 0xff));
1212
1213 if ((pBase->version & 0xff) > 0x0a) {
Sujithd8baa932009-03-30 15:28:25 +05301214 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301215 "PWDCLKIND: %d\n",
1216 pBase->pwdclkind);
1217 value &= ~AR_AN_TOP2_PWDCLKIND;
1218 value |= AR_AN_TOP2_PWDCLKIND &
1219 (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
1220 } else {
Sujithd8baa932009-03-30 15:28:25 +05301221 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301222 "PWDCLKIND Earlier Rev\n");
1223 }
1224
Sujithd8baa932009-03-30 15:28:25 +05301225 DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
Sujithf1dc5602008-10-29 10:16:30 +05301226 "final ini VAL: %x\n", value);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001227 }
Sujithf1dc5602008-10-29 10:16:30 +05301228 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001229 }
1230
Sujithf1dc5602008-10-29 10:16:30 +05301231 return value;
1232}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001233
Sujithcbe61d82009-02-09 13:27:12 +05301234static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301235 struct ar5416_eeprom_def *pEepData,
1236 u32 reg, u32 value)
1237{
Sujith2660b812009-02-09 13:27:26 +05301238 if (ah->eep_map == EEP_MAP_4KBITS)
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301239 return value;
1240 else
1241 return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
1242}
1243
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301244static void ath9k_olc_init(struct ath_hw *ah)
1245{
1246 u32 i;
1247
1248 for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
1249 ah->originalGain[i] =
1250 MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
1251 AR_PHY_TX_GAIN);
1252 ah->PDADCdelta = 0;
1253}
1254
Bob Copeland3a702e42009-03-30 22:30:29 -04001255static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
1256 struct ath9k_channel *chan)
1257{
1258 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1259
1260 if (IS_CHAN_B(chan))
1261 ctl |= CTL_11B;
1262 else if (IS_CHAN_G(chan))
1263 ctl |= CTL_11G;
1264 else
1265 ctl |= CTL_11A;
1266
1267 return ctl;
1268}
1269
Sujithcbe61d82009-02-09 13:27:12 +05301270static int ath9k_hw_process_ini(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301271 struct ath9k_channel *chan,
1272 enum ath9k_ht_macmode macmode)
1273{
1274 int i, regWrites = 0;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001275 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301276 u32 modesIndex, freqIndex;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277
Sujithf1dc5602008-10-29 10:16:30 +05301278 switch (chan->chanmode) {
1279 case CHANNEL_A:
1280 case CHANNEL_A_HT20:
1281 modesIndex = 1;
1282 freqIndex = 1;
1283 break;
1284 case CHANNEL_A_HT40PLUS:
1285 case CHANNEL_A_HT40MINUS:
1286 modesIndex = 2;
1287 freqIndex = 1;
1288 break;
1289 case CHANNEL_G:
1290 case CHANNEL_G_HT20:
1291 case CHANNEL_B:
1292 modesIndex = 4;
1293 freqIndex = 2;
1294 break;
1295 case CHANNEL_G_HT40PLUS:
1296 case CHANNEL_G_HT40MINUS:
1297 modesIndex = 3;
1298 freqIndex = 2;
1299 break;
1300
1301 default:
1302 return -EINVAL;
1303 }
1304
1305 REG_WRITE(ah, AR_PHY(0), 0x00000007);
Sujithf1dc5602008-10-29 10:16:30 +05301306 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
Sujithf74df6f2009-02-09 13:27:24 +05301307 ah->eep_ops->set_addac(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301308
Gabor Juhosa8c96d32009-03-06 09:08:51 +01001309 if (AR_SREV_5416_22_OR_LATER(ah)) {
Sujith2660b812009-02-09 13:27:26 +05301310 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
Sujithf1dc5602008-10-29 10:16:30 +05301311 } else {
1312 struct ar5416IniArray temp;
1313 u32 addacSize =
Sujith2660b812009-02-09 13:27:26 +05301314 sizeof(u32) * ah->iniAddac.ia_rows *
1315 ah->iniAddac.ia_columns;
Sujithf1dc5602008-10-29 10:16:30 +05301316
Sujith2660b812009-02-09 13:27:26 +05301317 memcpy(ah->addac5416_21,
1318 ah->iniAddac.ia_array, addacSize);
Sujithf1dc5602008-10-29 10:16:30 +05301319
Sujith2660b812009-02-09 13:27:26 +05301320 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301321
Sujith2660b812009-02-09 13:27:26 +05301322 temp.ia_array = ah->addac5416_21;
1323 temp.ia_columns = ah->iniAddac.ia_columns;
1324 temp.ia_rows = ah->iniAddac.ia_rows;
Sujithf1dc5602008-10-29 10:16:30 +05301325 REG_WRITE_ARRAY(&temp, 1, regWrites);
1326 }
1327
1328 REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
1329
Sujith2660b812009-02-09 13:27:26 +05301330 for (i = 0; i < ah->iniModes.ia_rows; i++) {
1331 u32 reg = INI_RA(&ah->iniModes, i, 0);
1332 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
Sujithf1dc5602008-10-29 10:16:30 +05301333
Sujithf1dc5602008-10-29 10:16:30 +05301334 REG_WRITE(ah, reg, val);
1335
1336 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301337 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301338 udelay(100);
1339 }
1340
1341 DO_DELAY(regWrites);
1342 }
1343
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301344 if (AR_SREV_9280(ah))
Sujith2660b812009-02-09 13:27:26 +05301345 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301346
Gabor Juhosf9dd6b52009-05-06 09:47:30 +02001347 if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah))
Sujith2660b812009-02-09 13:27:26 +05301348 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
Senthil Balasubramanian9f804202008-11-13 17:58:41 +05301349
Sujith2660b812009-02-09 13:27:26 +05301350 for (i = 0; i < ah->iniCommon.ia_rows; i++) {
1351 u32 reg = INI_RA(&ah->iniCommon, i, 0);
1352 u32 val = INI_RA(&ah->iniCommon, i, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301353
1354 REG_WRITE(ah, reg, val);
1355
1356 if (reg >= 0x7800 && reg < 0x78a0
Sujith2660b812009-02-09 13:27:26 +05301357 && ah->config.analog_shiftreg) {
Sujithf1dc5602008-10-29 10:16:30 +05301358 udelay(100);
1359 }
1360
1361 DO_DELAY(regWrites);
1362 }
1363
1364 ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
1365
1366 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
Sujith2660b812009-02-09 13:27:26 +05301367 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
Sujithf1dc5602008-10-29 10:16:30 +05301368 regWrites);
1369 }
1370
1371 ath9k_hw_override_ini(ah, chan);
1372 ath9k_hw_set_regs(ah, chan, macmode);
1373 ath9k_hw_init_chain_masks(ah);
1374
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301375 if (OLC_FOR_AR9280_20_LATER)
1376 ath9k_olc_init(ah);
1377
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001378 ah->eep_ops->set_txpower(ah, chan,
1379 ath9k_regd_get_ctl(&ah->regulatory, chan),
1380 channel->max_antenna_gain * 2,
1381 channel->max_power * 2,
1382 min((u32) MAX_RATE_POWER,
1383 (u32) ah->regulatory.power_limit));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001384
Sujithf1dc5602008-10-29 10:16:30 +05301385 if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
Sujithd8baa932009-03-30 15:28:25 +05301386 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301387 "ar5416SetRfRegs failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001388 return -EIO;
1389 }
1390
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391 return 0;
1392}
1393
Sujithf1dc5602008-10-29 10:16:30 +05301394/****************************************/
1395/* Reset and Channel Switching Routines */
1396/****************************************/
1397
Sujithcbe61d82009-02-09 13:27:12 +05301398static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301399{
1400 u32 rfMode = 0;
1401
1402 if (chan == NULL)
1403 return;
1404
1405 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
1406 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
1407
1408 if (!AR_SREV_9280_10_OR_LATER(ah))
1409 rfMode |= (IS_CHAN_5GHZ(chan)) ?
1410 AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
1411
1412 if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
1413 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
1414
1415 REG_WRITE(ah, AR_PHY_MODE, rfMode);
1416}
1417
Sujithcbe61d82009-02-09 13:27:12 +05301418static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301419{
1420 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
1421}
1422
Sujithcbe61d82009-02-09 13:27:12 +05301423static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301424{
1425 u32 regval;
1426
1427 regval = REG_READ(ah, AR_AHB_MODE);
1428 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
1429
1430 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
1431 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
1432
Sujith2660b812009-02-09 13:27:26 +05301433 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301434
1435 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
1436 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
1437
1438 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1439
1440 if (AR_SREV_9285(ah)) {
1441 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1442 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1443 } else {
1444 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1445 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1446 }
1447}
1448
Sujithcbe61d82009-02-09 13:27:12 +05301449static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301450{
1451 u32 val;
1452
1453 val = REG_READ(ah, AR_STA_ID1);
1454 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
1455 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001456 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +05301457 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
1458 | AR_STA_ID1_KSRCH_MODE);
1459 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1460 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001461 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001462 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +05301463 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
1464 | AR_STA_ID1_KSRCH_MODE);
1465 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1466 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001467 case NL80211_IFTYPE_STATION:
1468 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +05301469 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1470 break;
1471 }
1472}
1473
Sujithcbe61d82009-02-09 13:27:12 +05301474static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001475 u32 coef_scaled,
1476 u32 *coef_mantissa,
1477 u32 *coef_exponent)
1478{
1479 u32 coef_exp, coef_man;
1480
1481 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1482 if ((coef_scaled >> coef_exp) & 0x1)
1483 break;
1484
1485 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1486
1487 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1488
1489 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1490 *coef_exponent = coef_exp - 16;
1491}
1492
Sujithcbe61d82009-02-09 13:27:12 +05301493static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301494 struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495{
1496 u32 coef_scaled, ds_coef_exp, ds_coef_man;
1497 u32 clockMhzScaled = 0x64000000;
1498 struct chan_centers centers;
1499
1500 if (IS_CHAN_HALF_RATE(chan))
1501 clockMhzScaled = clockMhzScaled >> 1;
1502 else if (IS_CHAN_QUARTER_RATE(chan))
1503 clockMhzScaled = clockMhzScaled >> 2;
1504
1505 ath9k_hw_get_channel_centers(ah, chan, &centers);
1506 coef_scaled = clockMhzScaled / centers.synth_center;
1507
1508 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1509 &ds_coef_exp);
1510
1511 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1512 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
1513 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
1514 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
1515
1516 coef_scaled = (9 * coef_scaled) / 10;
1517
1518 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
1519 &ds_coef_exp);
1520
1521 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1522 AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
1523 REG_RMW_FIELD(ah, AR_PHY_HALFGI,
1524 AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
1525}
1526
Sujithcbe61d82009-02-09 13:27:12 +05301527static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301528{
1529 u32 rst_flags;
1530 u32 tmpReg;
1531
Sujith70768492009-02-16 13:23:12 +05301532 if (AR_SREV_9100(ah)) {
1533 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
1534 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
1535 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
1536 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
1537 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1538 }
1539
Sujithf1dc5602008-10-29 10:16:30 +05301540 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1541 AR_RTC_FORCE_WAKE_ON_INT);
1542
1543 if (AR_SREV_9100(ah)) {
1544 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1545 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1546 } else {
1547 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1548 if (tmpReg &
1549 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1550 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1551 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1552 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1553 } else {
1554 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1555 }
1556
1557 rst_flags = AR_RTC_RC_MAC_WARM;
1558 if (type == ATH9K_RESET_COLD)
1559 rst_flags |= AR_RTC_RC_MAC_COLD;
1560 }
1561
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001562 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +05301563 udelay(50);
1564
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001565 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301566 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Sujithf1dc5602008-10-29 10:16:30 +05301567 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301568 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301569 return false;
1570 }
1571
1572 if (!AR_SREV_9100(ah))
1573 REG_WRITE(ah, AR_RC, 0);
1574
1575 ath9k_hw_init_pll(ah, NULL);
1576
1577 if (AR_SREV_9100(ah))
1578 udelay(50);
1579
1580 return true;
1581}
1582
Sujithcbe61d82009-02-09 13:27:12 +05301583static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301584{
1585 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1586 AR_RTC_FORCE_WAKE_ON_INT);
1587
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001588 REG_WRITE(ah, AR_RTC_RESET, 0);
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301589 udelay(2);
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001590 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301591
1592 if (!ath9k_hw_wait(ah,
1593 AR_RTC_STATUS,
1594 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301595 AR_RTC_STATUS_ON,
1596 AH_WAIT_TIMEOUT)) {
Sujith04bd46382008-11-28 22:18:05 +05301597 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301598 return false;
1599 }
1600
1601 ath9k_hw_read_revisions(ah);
1602
1603 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1604}
1605
Sujithcbe61d82009-02-09 13:27:12 +05301606static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301607{
1608 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1609 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1610
1611 switch (type) {
1612 case ATH9K_RESET_POWER_ON:
1613 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301614 case ATH9K_RESET_WARM:
1615 case ATH9K_RESET_COLD:
1616 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301617 default:
1618 return false;
1619 }
1620}
1621
Sujithcbe61d82009-02-09 13:27:12 +05301622static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
Sujithf1dc5602008-10-29 10:16:30 +05301623 enum ath9k_ht_macmode macmode)
1624{
1625 u32 phymode;
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301626 u32 enableDacFifo = 0;
Sujithf1dc5602008-10-29 10:16:30 +05301627
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301628 if (AR_SREV_9285_10_OR_LATER(ah))
1629 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
1630 AR_PHY_FC_ENABLE_DAC_FIFO);
1631
Sujithf1dc5602008-10-29 10:16:30 +05301632 phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301633 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
Sujithf1dc5602008-10-29 10:16:30 +05301634
1635 if (IS_CHAN_HT40(chan)) {
1636 phymode |= AR_PHY_FC_DYN2040_EN;
1637
1638 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
1639 (chan->chanmode == CHANNEL_G_HT40PLUS))
1640 phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1641
Sujith2660b812009-02-09 13:27:26 +05301642 if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
Sujithf1dc5602008-10-29 10:16:30 +05301643 phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1644 }
1645 REG_WRITE(ah, AR_PHY_TURBO, phymode);
1646
1647 ath9k_hw_set11nmac2040(ah, macmode);
1648
1649 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
1650 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1651}
1652
Sujithcbe61d82009-02-09 13:27:12 +05301653static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301654 struct ath9k_channel *chan)
1655{
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301656 if (OLC_FOR_AR9280_20_LATER) {
1657 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1658 return false;
1659 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301660 return false;
1661
1662 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1663 return false;
1664
Sujith2660b812009-02-09 13:27:26 +05301665 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301666 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301667 ath9k_hw_set_rfmode(ah, chan);
1668
1669 return true;
1670}
1671
Sujithcbe61d82009-02-09 13:27:12 +05301672static bool ath9k_hw_channel_change(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301673 struct ath9k_channel *chan,
1674 enum ath9k_ht_macmode macmode)
1675{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001676 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05301677 u32 synthDelay, qnum;
1678
1679 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1680 if (ath9k_hw_numtxpending(ah, qnum)) {
1681 DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
Sujith04bd46382008-11-28 22:18:05 +05301682 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301683 return false;
1684 }
1685 }
1686
1687 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
1688 if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
Sujith0caa7b12009-02-16 13:23:20 +05301689 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
Sujithd8baa932009-03-30 15:28:25 +05301690 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05301691 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301692 return false;
1693 }
1694
1695 ath9k_hw_set_regs(ah, chan, macmode);
1696
1697 if (AR_SREV_9280_10_OR_LATER(ah)) {
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001698 ath9k_hw_ar9280_set_channel(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301699 } else {
1700 if (!(ath9k_hw_set_channel(ah, chan))) {
Sujithd8baa932009-03-30 15:28:25 +05301701 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
1702 "Failed to set channel\n");
Sujithf1dc5602008-10-29 10:16:30 +05301703 return false;
1704 }
1705 }
1706
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001707 ah->eep_ops->set_txpower(ah, chan,
Bob Copelandc02cf372009-03-30 22:30:28 -04001708 ath9k_regd_get_ctl(&ah->regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301709 channel->max_antenna_gain * 2,
1710 channel->max_power * 2,
1711 min((u32) MAX_RATE_POWER,
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001712 (u32) ah->regulatory.power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301713
1714 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
Sujith788a3d62008-11-18 09:09:54 +05301715 if (IS_CHAN_B(chan))
Sujithf1dc5602008-10-29 10:16:30 +05301716 synthDelay = (4 * synthDelay) / 22;
1717 else
1718 synthDelay /= 10;
1719
1720 udelay(synthDelay + BASE_ACTIVATE_DELAY);
1721
1722 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
1723
1724 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1725 ath9k_hw_set_delta_slope(ah, chan);
1726
1727 if (AR_SREV_9280_10_OR_LATER(ah))
1728 ath9k_hw_9280_spur_mitigate(ah, chan);
1729 else
1730 ath9k_hw_spur_mitigate(ah, chan);
1731
1732 if (!chan->oneTimeCalsDone)
1733 chan->oneTimeCalsDone = true;
1734
1735 return true;
1736}
1737
Sujithcbe61d82009-02-09 13:27:12 +05301738static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001739{
1740 int bb_spur = AR_NO_SPUR;
1741 int freq;
1742 int bin, cur_bin;
1743 int bb_spur_off, spur_subchannel_sd;
1744 int spur_freq_sd;
1745 int spur_delta_phase;
1746 int denominator;
1747 int upper, lower, cur_vit_mask;
1748 int tmp, newVal;
1749 int i;
1750 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1751 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
1752 };
1753 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
1754 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
1755 };
1756 int inc[4] = { 0, 100, 0, 0 };
1757 struct chan_centers centers;
1758
1759 int8_t mask_m[123];
1760 int8_t mask_p[123];
1761 int8_t mask_amt;
1762 int tmp_mask;
1763 int cur_bb_spur;
1764 bool is2GHz = IS_CHAN_2GHZ(chan);
1765
1766 memset(&mask_m, 0, sizeof(int8_t) * 123);
1767 memset(&mask_p, 0, sizeof(int8_t) * 123);
1768
1769 ath9k_hw_get_channel_centers(ah, chan, &centers);
1770 freq = centers.synth_center;
1771
Sujith2660b812009-02-09 13:27:26 +05301772 ah->config.spurmode = SPUR_ENABLE_EEPROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001773 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05301774 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001775
1776 if (is2GHz)
1777 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
1778 else
1779 cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
1780
1781 if (AR_NO_SPUR == cur_bb_spur)
1782 break;
1783 cur_bb_spur = cur_bb_spur - freq;
1784
1785 if (IS_CHAN_HT40(chan)) {
1786 if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
1787 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
1788 bb_spur = cur_bb_spur;
1789 break;
1790 }
1791 } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
1792 (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
1793 bb_spur = cur_bb_spur;
1794 break;
1795 }
1796 }
1797
1798 if (AR_NO_SPUR == bb_spur) {
1799 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1800 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1801 return;
1802 } else {
1803 REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
1804 AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
1805 }
1806
1807 bin = bb_spur * 320;
1808
1809 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
1810
1811 newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
1812 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
1813 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
1814 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1815 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
1816
1817 newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
1818 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
1819 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
1820 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
1821 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
1822 REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
1823
1824 if (IS_CHAN_HT40(chan)) {
1825 if (bb_spur < 0) {
1826 spur_subchannel_sd = 1;
1827 bb_spur_off = bb_spur + 10;
1828 } else {
1829 spur_subchannel_sd = 0;
1830 bb_spur_off = bb_spur - 10;
1831 }
1832 } else {
1833 spur_subchannel_sd = 0;
1834 bb_spur_off = bb_spur;
1835 }
1836
1837 if (IS_CHAN_HT40(chan))
1838 spur_delta_phase =
1839 ((bb_spur * 262144) /
1840 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1841 else
1842 spur_delta_phase =
1843 ((bb_spur * 524288) /
1844 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1845
1846 denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
1847 spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
1848
1849 newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
1850 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
1851 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
1852 REG_WRITE(ah, AR_PHY_TIMING11, newVal);
1853
1854 newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
1855 REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
1856
1857 cur_bin = -6000;
1858 upper = bin + 100;
1859 lower = bin - 100;
1860
1861 for (i = 0; i < 4; i++) {
1862 int pilot_mask = 0;
1863 int chan_mask = 0;
1864 int bp = 0;
1865 for (bp = 0; bp < 30; bp++) {
1866 if ((cur_bin > lower) && (cur_bin < upper)) {
1867 pilot_mask = pilot_mask | 0x1 << bp;
1868 chan_mask = chan_mask | 0x1 << bp;
1869 }
1870 cur_bin += 100;
1871 }
1872 cur_bin += inc[i];
1873 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
1874 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
1875 }
1876
1877 cur_vit_mask = 6100;
1878 upper = bin + 120;
1879 lower = bin - 120;
1880
1881 for (i = 0; i < 123; i++) {
1882 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001883
1884 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001885 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunkb08cbcd2008-08-05 22:06:51 +03001886
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08001887 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 mask_amt = 1;
1889 else
1890 mask_amt = 0;
1891 if (cur_vit_mask < 0)
1892 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
1893 else
1894 mask_p[cur_vit_mask / 100] = mask_amt;
1895 }
1896 cur_vit_mask -= 100;
1897 }
1898
1899 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
1900 | (mask_m[48] << 26) | (mask_m[49] << 24)
1901 | (mask_m[50] << 22) | (mask_m[51] << 20)
1902 | (mask_m[52] << 18) | (mask_m[53] << 16)
1903 | (mask_m[54] << 14) | (mask_m[55] << 12)
1904 | (mask_m[56] << 10) | (mask_m[57] << 8)
1905 | (mask_m[58] << 6) | (mask_m[59] << 4)
1906 | (mask_m[60] << 2) | (mask_m[61] << 0);
1907 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
1908 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
1909
1910 tmp_mask = (mask_m[31] << 28)
1911 | (mask_m[32] << 26) | (mask_m[33] << 24)
1912 | (mask_m[34] << 22) | (mask_m[35] << 20)
1913 | (mask_m[36] << 18) | (mask_m[37] << 16)
1914 | (mask_m[48] << 14) | (mask_m[39] << 12)
1915 | (mask_m[40] << 10) | (mask_m[41] << 8)
1916 | (mask_m[42] << 6) | (mask_m[43] << 4)
1917 | (mask_m[44] << 2) | (mask_m[45] << 0);
1918 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
1919 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
1920
1921 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
1922 | (mask_m[18] << 26) | (mask_m[18] << 24)
1923 | (mask_m[20] << 22) | (mask_m[20] << 20)
1924 | (mask_m[22] << 18) | (mask_m[22] << 16)
1925 | (mask_m[24] << 14) | (mask_m[24] << 12)
1926 | (mask_m[25] << 10) | (mask_m[26] << 8)
1927 | (mask_m[27] << 6) | (mask_m[28] << 4)
1928 | (mask_m[29] << 2) | (mask_m[30] << 0);
1929 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
1930 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
1931
1932 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
1933 | (mask_m[2] << 26) | (mask_m[3] << 24)
1934 | (mask_m[4] << 22) | (mask_m[5] << 20)
1935 | (mask_m[6] << 18) | (mask_m[7] << 16)
1936 | (mask_m[8] << 14) | (mask_m[9] << 12)
1937 | (mask_m[10] << 10) | (mask_m[11] << 8)
1938 | (mask_m[12] << 6) | (mask_m[13] << 4)
1939 | (mask_m[14] << 2) | (mask_m[15] << 0);
1940 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
1941 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
1942
1943 tmp_mask = (mask_p[15] << 28)
1944 | (mask_p[14] << 26) | (mask_p[13] << 24)
1945 | (mask_p[12] << 22) | (mask_p[11] << 20)
1946 | (mask_p[10] << 18) | (mask_p[9] << 16)
1947 | (mask_p[8] << 14) | (mask_p[7] << 12)
1948 | (mask_p[6] << 10) | (mask_p[5] << 8)
1949 | (mask_p[4] << 6) | (mask_p[3] << 4)
1950 | (mask_p[2] << 2) | (mask_p[1] << 0);
1951 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
1952 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1953
1954 tmp_mask = (mask_p[30] << 28)
1955 | (mask_p[29] << 26) | (mask_p[28] << 24)
1956 | (mask_p[27] << 22) | (mask_p[26] << 20)
1957 | (mask_p[25] << 18) | (mask_p[24] << 16)
1958 | (mask_p[23] << 14) | (mask_p[22] << 12)
1959 | (mask_p[21] << 10) | (mask_p[20] << 8)
1960 | (mask_p[19] << 6) | (mask_p[18] << 4)
1961 | (mask_p[17] << 2) | (mask_p[16] << 0);
1962 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
1963 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1964
1965 tmp_mask = (mask_p[45] << 28)
1966 | (mask_p[44] << 26) | (mask_p[43] << 24)
1967 | (mask_p[42] << 22) | (mask_p[41] << 20)
1968 | (mask_p[40] << 18) | (mask_p[39] << 16)
1969 | (mask_p[38] << 14) | (mask_p[37] << 12)
1970 | (mask_p[36] << 10) | (mask_p[35] << 8)
1971 | (mask_p[34] << 6) | (mask_p[33] << 4)
1972 | (mask_p[32] << 2) | (mask_p[31] << 0);
1973 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
1974 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1975
1976 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
1977 | (mask_p[59] << 26) | (mask_p[58] << 24)
1978 | (mask_p[57] << 22) | (mask_p[56] << 20)
1979 | (mask_p[55] << 18) | (mask_p[54] << 16)
1980 | (mask_p[53] << 14) | (mask_p[52] << 12)
1981 | (mask_p[51] << 10) | (mask_p[50] << 8)
1982 | (mask_p[49] << 6) | (mask_p[48] << 4)
1983 | (mask_p[47] << 2) | (mask_p[46] << 0);
1984 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
1985 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1986}
1987
Sujithcbe61d82009-02-09 13:27:12 +05301988static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989{
1990 int bb_spur = AR_NO_SPUR;
1991 int bin, cur_bin;
1992 int spur_freq_sd;
1993 int spur_delta_phase;
1994 int denominator;
1995 int upper, lower, cur_vit_mask;
1996 int tmp, new;
1997 int i;
1998 int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
1999 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
2000 };
2001 int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
2002 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
2003 };
2004 int inc[4] = { 0, 100, 0, 0 };
2005
2006 int8_t mask_m[123];
2007 int8_t mask_p[123];
2008 int8_t mask_amt;
2009 int tmp_mask;
2010 int cur_bb_spur;
2011 bool is2GHz = IS_CHAN_2GHZ(chan);
2012
2013 memset(&mask_m, 0, sizeof(int8_t) * 123);
2014 memset(&mask_p, 0, sizeof(int8_t) * 123);
2015
2016 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujithf74df6f2009-02-09 13:27:24 +05302017 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018 if (AR_NO_SPUR == cur_bb_spur)
2019 break;
2020 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
2021 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
2022 bb_spur = cur_bb_spur;
2023 break;
2024 }
2025 }
2026
2027 if (AR_NO_SPUR == bb_spur)
2028 return;
2029
2030 bin = bb_spur * 32;
2031
2032 tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
2033 new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
2034 AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
2035 AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
2036 AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2037
2038 REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2039
2040 new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
2041 AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
2042 AR_PHY_SPUR_REG_MASK_RATE_SELECT |
2043 AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
2044 SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
2045 REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2046
2047 spur_delta_phase = ((bb_spur * 524288) / 100) &
2048 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2049
2050 denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
2051 spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2052
2053 new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
2054 SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
2055 SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
2056 REG_WRITE(ah, AR_PHY_TIMING11, new);
2057
2058 cur_bin = -6000;
2059 upper = bin + 100;
2060 lower = bin - 100;
2061
2062 for (i = 0; i < 4; i++) {
2063 int pilot_mask = 0;
2064 int chan_mask = 0;
2065 int bp = 0;
2066 for (bp = 0; bp < 30; bp++) {
2067 if ((cur_bin > lower) && (cur_bin < upper)) {
2068 pilot_mask = pilot_mask | 0x1 << bp;
2069 chan_mask = chan_mask | 0x1 << bp;
2070 }
2071 cur_bin += 100;
2072 }
2073 cur_bin += inc[i];
2074 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
2075 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2076 }
2077
2078 cur_vit_mask = 6100;
2079 upper = bin + 120;
2080 lower = bin - 120;
2081
2082 for (i = 0; i < 123; i++) {
2083 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002084
2085 /* workaround for gcc bug #37014 */
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002086 volatile int tmp_v = abs(cur_vit_mask - bin);
Adrian Bunk88b9e2b2008-08-05 22:06:51 +03002087
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -08002088 if (tmp_v < 75)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002089 mask_amt = 1;
2090 else
2091 mask_amt = 0;
2092 if (cur_vit_mask < 0)
2093 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
2094 else
2095 mask_p[cur_vit_mask / 100] = mask_amt;
2096 }
2097 cur_vit_mask -= 100;
2098 }
2099
2100 tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
2101 | (mask_m[48] << 26) | (mask_m[49] << 24)
2102 | (mask_m[50] << 22) | (mask_m[51] << 20)
2103 | (mask_m[52] << 18) | (mask_m[53] << 16)
2104 | (mask_m[54] << 14) | (mask_m[55] << 12)
2105 | (mask_m[56] << 10) | (mask_m[57] << 8)
2106 | (mask_m[58] << 6) | (mask_m[59] << 4)
2107 | (mask_m[60] << 2) | (mask_m[61] << 0);
2108 REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
2109 REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2110
2111 tmp_mask = (mask_m[31] << 28)
2112 | (mask_m[32] << 26) | (mask_m[33] << 24)
2113 | (mask_m[34] << 22) | (mask_m[35] << 20)
2114 | (mask_m[36] << 18) | (mask_m[37] << 16)
2115 | (mask_m[48] << 14) | (mask_m[39] << 12)
2116 | (mask_m[40] << 10) | (mask_m[41] << 8)
2117 | (mask_m[42] << 6) | (mask_m[43] << 4)
2118 | (mask_m[44] << 2) | (mask_m[45] << 0);
2119 REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
2120 REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2121
2122 tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
2123 | (mask_m[18] << 26) | (mask_m[18] << 24)
2124 | (mask_m[20] << 22) | (mask_m[20] << 20)
2125 | (mask_m[22] << 18) | (mask_m[22] << 16)
2126 | (mask_m[24] << 14) | (mask_m[24] << 12)
2127 | (mask_m[25] << 10) | (mask_m[26] << 8)
2128 | (mask_m[27] << 6) | (mask_m[28] << 4)
2129 | (mask_m[29] << 2) | (mask_m[30] << 0);
2130 REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
2131 REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2132
2133 tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
2134 | (mask_m[2] << 26) | (mask_m[3] << 24)
2135 | (mask_m[4] << 22) | (mask_m[5] << 20)
2136 | (mask_m[6] << 18) | (mask_m[7] << 16)
2137 | (mask_m[8] << 14) | (mask_m[9] << 12)
2138 | (mask_m[10] << 10) | (mask_m[11] << 8)
2139 | (mask_m[12] << 6) | (mask_m[13] << 4)
2140 | (mask_m[14] << 2) | (mask_m[15] << 0);
2141 REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
2142 REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2143
2144 tmp_mask = (mask_p[15] << 28)
2145 | (mask_p[14] << 26) | (mask_p[13] << 24)
2146 | (mask_p[12] << 22) | (mask_p[11] << 20)
2147 | (mask_p[10] << 18) | (mask_p[9] << 16)
2148 | (mask_p[8] << 14) | (mask_p[7] << 12)
2149 | (mask_p[6] << 10) | (mask_p[5] << 8)
2150 | (mask_p[4] << 6) | (mask_p[3] << 4)
2151 | (mask_p[2] << 2) | (mask_p[1] << 0);
2152 REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
2153 REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2154
2155 tmp_mask = (mask_p[30] << 28)
2156 | (mask_p[29] << 26) | (mask_p[28] << 24)
2157 | (mask_p[27] << 22) | (mask_p[26] << 20)
2158 | (mask_p[25] << 18) | (mask_p[24] << 16)
2159 | (mask_p[23] << 14) | (mask_p[22] << 12)
2160 | (mask_p[21] << 10) | (mask_p[20] << 8)
2161 | (mask_p[19] << 6) | (mask_p[18] << 4)
2162 | (mask_p[17] << 2) | (mask_p[16] << 0);
2163 REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
2164 REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2165
2166 tmp_mask = (mask_p[45] << 28)
2167 | (mask_p[44] << 26) | (mask_p[43] << 24)
2168 | (mask_p[42] << 22) | (mask_p[41] << 20)
2169 | (mask_p[40] << 18) | (mask_p[39] << 16)
2170 | (mask_p[38] << 14) | (mask_p[37] << 12)
2171 | (mask_p[36] << 10) | (mask_p[35] << 8)
2172 | (mask_p[34] << 6) | (mask_p[33] << 4)
2173 | (mask_p[32] << 2) | (mask_p[31] << 0);
2174 REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
2175 REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2176
2177 tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
2178 | (mask_p[59] << 26) | (mask_p[58] << 24)
2179 | (mask_p[57] << 22) | (mask_p[56] << 20)
2180 | (mask_p[55] << 18) | (mask_p[54] << 16)
2181 | (mask_p[53] << 14) | (mask_p[52] << 12)
2182 | (mask_p[51] << 10) | (mask_p[50] << 8)
2183 | (mask_p[49] << 6) | (mask_p[48] << 4)
2184 | (mask_p[47] << 2) | (mask_p[46] << 0);
2185 REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
2186 REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2187}
2188
Sujithcbe61d82009-02-09 13:27:12 +05302189int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002190 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002191{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002192 u32 saveLedState;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002193 struct ath_softc *sc = ah->ah_sc;
Sujith2660b812009-02-09 13:27:26 +05302194 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002195 u32 saveDefAntenna;
2196 u32 macStaId1;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002197 int i, rx_chainmask, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002198
Sujith2660b812009-02-09 13:27:26 +05302199 ah->extprotspacing = sc->ht_extprotspacing;
2200 ah->txchainmask = sc->tx_chainmask;
2201 ah->rxchainmask = sc->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002203 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
2204 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002205
2206 if (curchan)
2207 ath9k_hw_getnf(ah, curchan);
2208
2209 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05302210 (ah->chip_fullsleep != true) &&
2211 (ah->curchan != NULL) &&
2212 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05302214 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215 (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
Sujith2660b812009-02-09 13:27:26 +05302216 !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002217
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002218 if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
Sujith2660b812009-02-09 13:27:26 +05302219 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002221 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222 }
2223 }
2224
2225 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
2226 if (saveDefAntenna == 0)
2227 saveDefAntenna = 1;
2228
2229 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
2230
2231 saveLedState = REG_READ(ah, AR_CFG_LED) &
2232 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
2233 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
2234
2235 ath9k_hw_mark_phy_inactive(ah);
2236
2237 if (!ath9k_hw_chip_reset(ah, chan)) {
Sujithd8baa932009-03-30 15:28:25 +05302238 DPRINTF(ah->ah_sc, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002239 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240 }
2241
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05302242 if (AR_SREV_9280_10_OR_LATER(ah))
2243 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002244
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002245 r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
2246 if (r)
2247 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002248
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002249 /* Setup MFP options for CCMP */
2250 if (AR_SREV_9280_20_OR_LATER(ah)) {
2251 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
2252 * frames when constructing CCMP AAD. */
2253 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
2254 0xc7ff);
2255 ah->sw_mgmt_crypto = false;
2256 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
2257 /* Disable hardware crypto for management frames */
2258 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
2259 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
2260 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2261 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
2262 ah->sw_mgmt_crypto = true;
2263 } else
2264 ah->sw_mgmt_crypto = true;
2265
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
2267 ath9k_hw_set_delta_slope(ah, chan);
2268
2269 if (AR_SREV_9280_10_OR_LATER(ah))
2270 ath9k_hw_9280_spur_mitigate(ah, chan);
2271 else
2272 ath9k_hw_spur_mitigate(ah, chan);
2273
Sujithd6509152009-03-13 08:56:05 +05302274 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
2276 ath9k_hw_decrease_chain_power(ah, chan);
2277
Sujithba52da52009-02-09 13:27:10 +05302278 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
2279 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280 | macStaId1
2281 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05302282 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05302283 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05302284 | ah->sta_id1_defaults);
2285 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286
Sujithba52da52009-02-09 13:27:10 +05302287 REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
2288 REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002289
2290 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
2291
Sujithba52da52009-02-09 13:27:10 +05302292 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
2293 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
2294 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295
2296 REG_WRITE(ah, AR_ISR, ~0);
2297
2298 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
2299
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002300 if (AR_SREV_9280_10_OR_LATER(ah))
2301 ath9k_hw_ar9280_set_channel(ah, chan);
2302 else
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002303 if (!(ath9k_hw_set_channel(ah, chan)))
2304 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305
2306 for (i = 0; i < AR_NUM_DCU; i++)
2307 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
2308
Sujith2660b812009-02-09 13:27:26 +05302309 ah->intr_txqs = 0;
2310 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002311 ath9k_hw_resettxqueue(ah, i);
2312
Sujith2660b812009-02-09 13:27:26 +05302313 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002314 ath9k_hw_init_qos(ah);
2315
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302316#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302317 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302318 ath9k_enable_rfkill(ah);
2319#endif
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002320 ath9k_hw_init_user_settings(ah);
2321
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322 REG_WRITE(ah, AR_STA_ID1,
2323 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
2324
2325 ath9k_hw_set_dma(ah);
2326
2327 REG_WRITE(ah, AR_OBS, 8);
2328
Sujith0ef1f162009-03-30 15:28:35 +05302329 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002330 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2331 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2332 }
2333
2334 ath9k_hw_init_bb(ah, chan);
2335
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002336 if (!ath9k_hw_init_cal(ah, chan))
2337 return -EIO;;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338
Sujith2660b812009-02-09 13:27:26 +05302339 rx_chainmask = ah->rxchainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002340 if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
2341 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
2342 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
2343 }
2344
2345 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2346
2347 if (AR_SREV_9100(ah)) {
2348 u32 mask;
2349 mask = REG_READ(ah, AR_CFG);
2350 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
2351 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05302352 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353 } else {
2354 mask =
2355 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
2356 REG_WRITE(ah, AR_CFG, mask);
2357 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05302358 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359 }
2360 } else {
2361#ifdef __BIG_ENDIAN
2362 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
2363#endif
2364 }
2365
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002366 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367}
2368
Sujithf1dc5602008-10-29 10:16:30 +05302369/************************/
2370/* Key Cache Management */
2371/************************/
2372
Sujithcbe61d82009-02-09 13:27:12 +05302373bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002374{
Sujithf1dc5602008-10-29 10:16:30 +05302375 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002376
Sujith2660b812009-02-09 13:27:26 +05302377 if (entry >= ah->caps.keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302378 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
2379 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380 return false;
2381 }
2382
Sujithf1dc5602008-10-29 10:16:30 +05302383 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002384
Sujithf1dc5602008-10-29 10:16:30 +05302385 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
2386 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
2387 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
2388 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
2389 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
2390 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
2391 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
2392 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2393
2394 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2395 u16 micentry = entry + 64;
2396
2397 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
2398 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2399 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
2400 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2401
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002402 }
2403
Sujith2660b812009-02-09 13:27:26 +05302404 if (ah->curchan == NULL)
Sujithf1dc5602008-10-29 10:16:30 +05302405 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002406
2407 return true;
2408}
2409
Sujithcbe61d82009-02-09 13:27:12 +05302410bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002411{
Sujithf1dc5602008-10-29 10:16:30 +05302412 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002413
Sujith2660b812009-02-09 13:27:26 +05302414 if (entry >= ah->caps.keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302415 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
2416 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002417 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002418 }
2419
Sujithf1dc5602008-10-29 10:16:30 +05302420 if (mac != NULL) {
2421 macHi = (mac[5] << 8) | mac[4];
2422 macLo = (mac[3] << 24) |
2423 (mac[2] << 16) |
2424 (mac[1] << 8) |
2425 mac[0];
2426 macLo >>= 1;
2427 macLo |= (macHi & 1) << 31;
2428 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429 } else {
Sujithf1dc5602008-10-29 10:16:30 +05302430 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002431 }
Sujithf1dc5602008-10-29 10:16:30 +05302432 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
2433 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002434
2435 return true;
2436}
2437
Sujithcbe61d82009-02-09 13:27:12 +05302438bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05302439 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002440 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002441{
Sujith2660b812009-02-09 13:27:26 +05302442 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05302443 u32 key0, key1, key2, key3, key4;
2444 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002445
Sujithf1dc5602008-10-29 10:16:30 +05302446 if (entry >= pCap->keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302447 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
2448 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05302449 return false;
2450 }
2451
2452 switch (k->kv_type) {
2453 case ATH9K_CIPHER_AES_OCB:
2454 keyType = AR_KEYTABLE_TYPE_AES;
2455 break;
2456 case ATH9K_CIPHER_AES_CCM:
2457 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Sujithd8baa932009-03-30 15:28:25 +05302458 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +05302459 "AES-CCM not supported by mac rev 0x%x\n",
Sujithd535a422009-02-09 13:27:06 +05302460 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002461 return false;
2462 }
Sujithf1dc5602008-10-29 10:16:30 +05302463 keyType = AR_KEYTABLE_TYPE_CCM;
2464 break;
2465 case ATH9K_CIPHER_TKIP:
2466 keyType = AR_KEYTABLE_TYPE_TKIP;
2467 if (ATH9K_IS_MIC_ENABLED(ah)
2468 && entry + 64 >= pCap->keycache_size) {
Sujithd8baa932009-03-30 15:28:25 +05302469 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +05302470 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002472 }
Sujithf1dc5602008-10-29 10:16:30 +05302473 break;
2474 case ATH9K_CIPHER_WEP:
2475 if (k->kv_len < LEN_WEP40) {
Sujithd8baa932009-03-30 15:28:25 +05302476 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +05302477 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05302478 return false;
2479 }
2480 if (k->kv_len <= LEN_WEP40)
2481 keyType = AR_KEYTABLE_TYPE_40;
2482 else if (k->kv_len <= LEN_WEP104)
2483 keyType = AR_KEYTABLE_TYPE_104;
2484 else
2485 keyType = AR_KEYTABLE_TYPE_128;
2486 break;
2487 case ATH9K_CIPHER_CLR:
2488 keyType = AR_KEYTABLE_TYPE_CLR;
2489 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002490 default:
Sujithd8baa932009-03-30 15:28:25 +05302491 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302492 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002493 return false;
2494 }
Sujithf1dc5602008-10-29 10:16:30 +05302495
Jouni Malinene0caf9e2009-03-02 18:15:53 +02002496 key0 = get_unaligned_le32(k->kv_val + 0);
2497 key1 = get_unaligned_le16(k->kv_val + 4);
2498 key2 = get_unaligned_le32(k->kv_val + 6);
2499 key3 = get_unaligned_le16(k->kv_val + 10);
2500 key4 = get_unaligned_le32(k->kv_val + 12);
Sujithf1dc5602008-10-29 10:16:30 +05302501 if (k->kv_len <= LEN_WEP104)
2502 key4 &= 0xff;
2503
Jouni Malinen672903b2009-03-02 15:06:31 +02002504 /*
2505 * Note: Key cache registers access special memory area that requires
2506 * two 32-bit writes to actually update the values in the internal
2507 * memory. Consequently, the exact order and pairs used here must be
2508 * maintained.
2509 */
2510
Sujithf1dc5602008-10-29 10:16:30 +05302511 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
2512 u16 micentry = entry + 64;
2513
Jouni Malinen672903b2009-03-02 15:06:31 +02002514 /*
2515 * Write inverted key[47:0] first to avoid Michael MIC errors
2516 * on frames that could be sent or received at the same time.
2517 * The correct key will be written in the end once everything
2518 * else is ready.
2519 */
Sujithf1dc5602008-10-29 10:16:30 +05302520 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
2521 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002522
2523 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302524 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2525 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002526
2527 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302528 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2529 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02002530
2531 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302532 (void) ath9k_hw_keysetmac(ah, entry, mac);
2533
Sujith2660b812009-02-09 13:27:26 +05302534 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02002535 /*
2536 * TKIP uses two key cache entries:
2537 * Michael MIC TX/RX keys in the same key cache entry
2538 * (idx = main index + 64):
2539 * key0 [31:0] = RX key [31:0]
2540 * key1 [15:0] = TX key [31:16]
2541 * key1 [31:16] = reserved
2542 * key2 [31:0] = RX key [63:32]
2543 * key3 [15:0] = TX key [15:0]
2544 * key3 [31:16] = reserved
2545 * key4 [31:0] = TX key [63:32]
2546 */
Sujithf1dc5602008-10-29 10:16:30 +05302547 u32 mic0, mic1, mic2, mic3, mic4;
2548
2549 mic0 = get_unaligned_le32(k->kv_mic + 0);
2550 mic2 = get_unaligned_le32(k->kv_mic + 4);
2551 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
2552 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
2553 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002554
2555 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05302556 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2557 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002558
2559 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302560 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2561 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002562
2563 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302564 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
2565 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2566 AR_KEYTABLE_TYPE_CLR);
2567
2568 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002569 /*
2570 * TKIP uses four key cache entries (two for group
2571 * keys):
2572 * Michael MIC TX/RX keys are in different key cache
2573 * entries (idx = main index + 64 for TX and
2574 * main index + 32 + 96 for RX):
2575 * key0 [31:0] = TX/RX MIC key [31:0]
2576 * key1 [31:0] = reserved
2577 * key2 [31:0] = TX/RX MIC key [63:32]
2578 * key3 [31:0] = reserved
2579 * key4 [31:0] = reserved
2580 *
2581 * Upper layer code will call this function separately
2582 * for TX and RX keys when these registers offsets are
2583 * used.
2584 */
Sujithf1dc5602008-10-29 10:16:30 +05302585 u32 mic0, mic2;
2586
2587 mic0 = get_unaligned_le32(k->kv_mic + 0);
2588 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02002589
2590 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302591 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
2592 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002593
2594 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05302595 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
2596 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002597
2598 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05302599 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
2600 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
2601 AR_KEYTABLE_TYPE_CLR);
2602 }
Jouni Malinen672903b2009-03-02 15:06:31 +02002603
2604 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05302605 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
2606 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02002607
2608 /*
2609 * Write the correct (un-inverted) key[47:0] last to enable
2610 * TKIP now that all other registers are set with correct
2611 * values.
2612 */
Sujithf1dc5602008-10-29 10:16:30 +05302613 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2614 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2615 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02002616 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05302617 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
2618 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02002619
2620 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05302621 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
2622 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02002623
2624 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05302625 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
2626 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2627
Jouni Malinen672903b2009-03-02 15:06:31 +02002628 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05302629 (void) ath9k_hw_keysetmac(ah, entry, mac);
2630 }
2631
Sujithf1dc5602008-10-29 10:16:30 +05302632 return true;
2633}
2634
Sujithcbe61d82009-02-09 13:27:12 +05302635bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05302636{
Sujith2660b812009-02-09 13:27:26 +05302637 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05302638 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
2639 if (val & AR_KEYTABLE_VALID)
2640 return true;
2641 }
2642 return false;
2643}
2644
2645/******************************/
2646/* Power Management (Chipset) */
2647/******************************/
2648
Sujithcbe61d82009-02-09 13:27:12 +05302649static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302650{
2651 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2652 if (setChip) {
2653 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2654 AR_RTC_FORCE_WAKE_EN);
2655 if (!AR_SREV_9100(ah))
2656 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2657
Gabor Juhosd03a66c2009-01-14 20:17:09 +01002658 REG_CLR_BIT(ah, (AR_RTC_RESET),
Sujithf1dc5602008-10-29 10:16:30 +05302659 AR_RTC_RESET_EN);
2660 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002661}
2662
Sujithcbe61d82009-02-09 13:27:12 +05302663static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002664{
Sujithf1dc5602008-10-29 10:16:30 +05302665 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2666 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05302667 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002668
Sujithf1dc5602008-10-29 10:16:30 +05302669 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2670 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2671 AR_RTC_FORCE_WAKE_ON_INT);
2672 } else {
2673 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
2674 AR_RTC_FORCE_WAKE_EN);
2675 }
2676 }
2677}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002678
Sujithcbe61d82009-02-09 13:27:12 +05302679static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05302680{
2681 u32 val;
2682 int i;
2683
2684 if (setChip) {
2685 if ((REG_READ(ah, AR_RTC_STATUS) &
2686 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2687 if (ath9k_hw_set_reset_reg(ah,
2688 ATH9K_RESET_POWER_ON) != true) {
2689 return false;
2690 }
2691 }
2692 if (AR_SREV_9100(ah))
2693 REG_SET_BIT(ah, AR_RTC_RESET,
2694 AR_RTC_RESET_EN);
2695
2696 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2697 AR_RTC_FORCE_WAKE_EN);
2698 udelay(50);
2699
2700 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2701 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2702 if (val == AR_RTC_STATUS_ON)
2703 break;
2704 udelay(50);
2705 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2706 AR_RTC_FORCE_WAKE_EN);
2707 }
2708 if (i == 0) {
Sujithd8baa932009-03-30 15:28:25 +05302709 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302710 "Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302711 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002712 }
2713 }
2714
Sujithf1dc5602008-10-29 10:16:30 +05302715 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2716
2717 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002718}
2719
Sujithcbe61d82009-02-09 13:27:12 +05302720bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302721{
Sujithcbe61d82009-02-09 13:27:12 +05302722 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302723 static const char *modes[] = {
2724 "AWAKE",
2725 "FULL-SLEEP",
2726 "NETWORK SLEEP",
2727 "UNDEFINED"
2728 };
Sujithf1dc5602008-10-29 10:16:30 +05302729
Sujithd8baa932009-03-30 15:28:25 +05302730 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "%s -> %s\n",
2731 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302732
2733 switch (mode) {
2734 case ATH9K_PM_AWAKE:
2735 status = ath9k_hw_set_power_awake(ah, setChip);
2736 break;
2737 case ATH9K_PM_FULL_SLEEP:
2738 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302739 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302740 break;
2741 case ATH9K_PM_NETWORK_SLEEP:
2742 ath9k_set_power_network_sleep(ah, setChip);
2743 break;
2744 default:
Sujithd8baa932009-03-30 15:28:25 +05302745 DPRINTF(ah->ah_sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +05302746 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302747 return false;
2748 }
Sujith2660b812009-02-09 13:27:26 +05302749 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302750
2751 return status;
2752}
2753
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002754/*
2755 * Helper for ASPM support.
2756 *
2757 * Disable PLL when in L0s as well as receiver clock when in L1.
2758 * This power saving option must be enabled through the SerDes.
2759 *
2760 * Programming the SerDes must go through the same 288 bit serial shift
2761 * register as the other analog registers. Hence the 9 writes.
2762 */
Sujithcbe61d82009-02-09 13:27:12 +05302763void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
Sujithf1dc5602008-10-29 10:16:30 +05302764{
Sujithf1dc5602008-10-29 10:16:30 +05302765 u8 i;
2766
Sujith2660b812009-02-09 13:27:26 +05302767 if (ah->is_pciexpress != true)
Sujithf1dc5602008-10-29 10:16:30 +05302768 return;
2769
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002770 /* Do not touch SerDes registers */
Sujith2660b812009-02-09 13:27:26 +05302771 if (ah->config.pcie_powersave_enable == 2)
Sujithf1dc5602008-10-29 10:16:30 +05302772 return;
2773
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002774 /* Nothing to do on restore for 11N */
Sujithf1dc5602008-10-29 10:16:30 +05302775 if (restore)
2776 return;
2777
2778 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002779 /*
2780 * AR9280 2.0 or later chips use SerDes values from the
2781 * initvals.h initialized depending on chipset during
2782 * ath9k_hw_do_attach()
2783 */
Sujith2660b812009-02-09 13:27:26 +05302784 for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
2785 REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
2786 INI_RA(&ah->iniPcieSerdes, i, 1));
Sujithf1dc5602008-10-29 10:16:30 +05302787 }
Sujithf1dc5602008-10-29 10:16:30 +05302788 } else if (AR_SREV_9280(ah) &&
Sujithd535a422009-02-09 13:27:06 +05302789 (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
Sujithf1dc5602008-10-29 10:16:30 +05302790 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
2791 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2792
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002793 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302794 REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
2795 REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
2796 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
2797
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002798 /* Shut off CLKREQ active in L1 */
Sujith2660b812009-02-09 13:27:26 +05302799 if (ah->config.pcie_clock_req)
Sujithf1dc5602008-10-29 10:16:30 +05302800 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
2801 else
2802 REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
2803
2804 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2805 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2806 REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
2807
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002808 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302809 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2810
Sujithf1dc5602008-10-29 10:16:30 +05302811 } else {
2812 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
2813 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002814
2815 /* RX shut off when elecidle is asserted */
Sujithf1dc5602008-10-29 10:16:30 +05302816 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
2817 REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
2818 REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002819
2820 /*
2821 * Ignore ah->ah_config.pcie_clock_req setting for
2822 * pre-AR9280 11n
2823 */
Sujithf1dc5602008-10-29 10:16:30 +05302824 REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002825
Sujithf1dc5602008-10-29 10:16:30 +05302826 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
2827 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
2828 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002829
2830 /* Load the new settings */
Sujithf1dc5602008-10-29 10:16:30 +05302831 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2832 }
2833
Luis R. Rodriguez6d08b9b2009-02-10 15:35:27 -08002834 udelay(1000);
2835
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002836 /* set bit 19 to allow forcing of pcie core into L1 state */
Sujithf1dc5602008-10-29 10:16:30 +05302837 REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
2838
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002839 /* Several PCIe massages to ensure proper behaviour */
Sujith2660b812009-02-09 13:27:26 +05302840 if (ah->config.pcie_waen) {
2841 REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
Sujithf1dc5602008-10-29 10:16:30 +05302842 } else {
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302843 if (AR_SREV_9285(ah))
2844 REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
Luis R. Rodriguez24c1a282009-02-10 15:35:22 -08002845 /*
2846 * On AR9280 chips bit 22 of 0x4004 needs to be set to
2847 * otherwise card may disappear.
2848 */
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302849 else if (AR_SREV_9280(ah))
2850 REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302851 else
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302852 REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
Sujithf1dc5602008-10-29 10:16:30 +05302853 }
2854}
2855
2856/**********************/
2857/* Interrupt Handling */
2858/**********************/
2859
Sujithcbe61d82009-02-09 13:27:12 +05302860bool ath9k_hw_intrpend(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002861{
2862 u32 host_isr;
2863
2864 if (AR_SREV_9100(ah))
2865 return true;
2866
2867 host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
2868 if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
2869 return true;
2870
2871 host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
2872 if ((host_isr & AR_INTR_SYNC_DEFAULT)
2873 && (host_isr != AR_INTR_SPURIOUS))
2874 return true;
2875
2876 return false;
2877}
2878
Sujithcbe61d82009-02-09 13:27:12 +05302879bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002880{
2881 u32 isr = 0;
2882 u32 mask2 = 0;
Sujith2660b812009-02-09 13:27:26 +05302883 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884 u32 sync_cause = 0;
2885 bool fatal_int = false;
2886
2887 if (!AR_SREV_9100(ah)) {
2888 if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
2889 if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
2890 == AR_RTC_STATUS_ON) {
2891 isr = REG_READ(ah, AR_ISR);
2892 }
2893 }
2894
Sujithf1dc5602008-10-29 10:16:30 +05302895 sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
2896 AR_INTR_SYNC_DEFAULT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002897
2898 *masked = 0;
2899
2900 if (!isr && !sync_cause)
2901 return false;
2902 } else {
2903 *masked = 0;
2904 isr = REG_READ(ah, AR_ISR);
2905 }
2906
2907 if (isr) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002908 if (isr & AR_ISR_BCNMISC) {
2909 u32 isr2;
2910 isr2 = REG_READ(ah, AR_ISR_S2);
2911 if (isr2 & AR_ISR_S2_TIM)
2912 mask2 |= ATH9K_INT_TIM;
2913 if (isr2 & AR_ISR_S2_DTIM)
2914 mask2 |= ATH9K_INT_DTIM;
2915 if (isr2 & AR_ISR_S2_DTIMSYNC)
2916 mask2 |= ATH9K_INT_DTIMSYNC;
2917 if (isr2 & (AR_ISR_S2_CABEND))
2918 mask2 |= ATH9K_INT_CABEND;
2919 if (isr2 & AR_ISR_S2_GTT)
2920 mask2 |= ATH9K_INT_GTT;
2921 if (isr2 & AR_ISR_S2_CST)
2922 mask2 |= ATH9K_INT_CST;
Sujith4af9cf42009-02-12 10:06:47 +05302923 if (isr2 & AR_ISR_S2_TSFOOR)
2924 mask2 |= ATH9K_INT_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002925 }
2926
2927 isr = REG_READ(ah, AR_ISR_RAC);
2928 if (isr == 0xffffffff) {
2929 *masked = 0;
2930 return false;
2931 }
2932
2933 *masked = isr & ATH9K_INT_COMMON;
2934
Sujith0ef1f162009-03-30 15:28:35 +05302935 if (ah->config.intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002936 if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
2937 *masked |= ATH9K_INT_RX;
2938 }
2939
2940 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
2941 *masked |= ATH9K_INT_RX;
2942 if (isr &
2943 (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
2944 AR_ISR_TXEOL)) {
2945 u32 s0_s, s1_s;
2946
2947 *masked |= ATH9K_INT_TX;
2948
2949 s0_s = REG_READ(ah, AR_ISR_S0_S);
Sujith2660b812009-02-09 13:27:26 +05302950 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
2951 ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002952
2953 s1_s = REG_READ(ah, AR_ISR_S1_S);
Sujith2660b812009-02-09 13:27:26 +05302954 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
2955 ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002956 }
2957
2958 if (isr & AR_ISR_RXORN) {
2959 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd46382008-11-28 22:18:05 +05302960 "receive FIFO overrun interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002961 }
2962
2963 if (!AR_SREV_9100(ah)) {
Sujith60b67f52008-08-07 10:52:38 +05302964 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002965 u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
2966 if (isr5 & AR_ISR_S5_TIM_TIMER)
2967 *masked |= ATH9K_INT_TIM_TIMER;
2968 }
2969 }
2970
2971 *masked |= mask2;
2972 }
Sujithf1dc5602008-10-29 10:16:30 +05302973
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002974 if (AR_SREV_9100(ah))
2975 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302976
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002977 if (sync_cause) {
2978 fatal_int =
2979 (sync_cause &
2980 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
2981 ? true : false;
2982
2983 if (fatal_int) {
2984 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
2985 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +05302986 "received PCI FATAL interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002987 }
2988 if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
2989 DPRINTF(ah->ah_sc, ATH_DBG_ANY,
Sujith04bd46382008-11-28 22:18:05 +05302990 "received PCI PERR interrupt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002991 }
Steven Luoa89bff92009-04-12 02:57:54 -07002992 *masked |= ATH9K_INT_FATAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002993 }
2994 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
2995 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd46382008-11-28 22:18:05 +05302996 "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002997 REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
2998 REG_WRITE(ah, AR_RC, 0);
2999 *masked |= ATH9K_INT_FATAL;
3000 }
3001 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
3002 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
Sujith04bd46382008-11-28 22:18:05 +05303003 "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003004 }
3005
3006 REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
3007 (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
3008 }
Sujithf1dc5602008-10-29 10:16:30 +05303009
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003010 return true;
3011}
3012
Sujithcbe61d82009-02-09 13:27:12 +05303013enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003014{
Sujith2660b812009-02-09 13:27:26 +05303015 return ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003016}
3017
Sujithcbe61d82009-02-09 13:27:12 +05303018enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003019{
Sujith2660b812009-02-09 13:27:26 +05303020 u32 omask = ah->mask_reg;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003021 u32 mask, mask2;
Sujith2660b812009-02-09 13:27:26 +05303022 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003023
Sujith04bd46382008-11-28 22:18:05 +05303024 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003025
3026 if (omask & ATH9K_INT_GLOBAL) {
Sujith04bd46382008-11-28 22:18:05 +05303027 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003028 REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
3029 (void) REG_READ(ah, AR_IER);
3030 if (!AR_SREV_9100(ah)) {
3031 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
3032 (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
3033
3034 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
3035 (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
3036 }
3037 }
3038
3039 mask = ints & ATH9K_INT_COMMON;
3040 mask2 = 0;
3041
3042 if (ints & ATH9K_INT_TX) {
Sujith2660b812009-02-09 13:27:26 +05303043 if (ah->txok_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003044 mask |= AR_IMR_TXOK;
Sujith2660b812009-02-09 13:27:26 +05303045 if (ah->txdesc_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003046 mask |= AR_IMR_TXDESC;
Sujith2660b812009-02-09 13:27:26 +05303047 if (ah->txerr_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003048 mask |= AR_IMR_TXERR;
Sujith2660b812009-02-09 13:27:26 +05303049 if (ah->txeol_interrupt_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003050 mask |= AR_IMR_TXEOL;
3051 }
3052 if (ints & ATH9K_INT_RX) {
3053 mask |= AR_IMR_RXERR;
Sujith0ef1f162009-03-30 15:28:35 +05303054 if (ah->config.intr_mitigation)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003055 mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
3056 else
3057 mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
Sujith60b67f52008-08-07 10:52:38 +05303058 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003059 mask |= AR_IMR_GENTMR;
3060 }
3061
3062 if (ints & (ATH9K_INT_BMISC)) {
3063 mask |= AR_IMR_BCNMISC;
3064 if (ints & ATH9K_INT_TIM)
3065 mask2 |= AR_IMR_S2_TIM;
3066 if (ints & ATH9K_INT_DTIM)
3067 mask2 |= AR_IMR_S2_DTIM;
3068 if (ints & ATH9K_INT_DTIMSYNC)
3069 mask2 |= AR_IMR_S2_DTIMSYNC;
3070 if (ints & ATH9K_INT_CABEND)
Sujith4af9cf42009-02-12 10:06:47 +05303071 mask2 |= AR_IMR_S2_CABEND;
3072 if (ints & ATH9K_INT_TSFOOR)
3073 mask2 |= AR_IMR_S2_TSFOOR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003074 }
3075
3076 if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
3077 mask |= AR_IMR_BCNMISC;
3078 if (ints & ATH9K_INT_GTT)
3079 mask2 |= AR_IMR_S2_GTT;
3080 if (ints & ATH9K_INT_CST)
3081 mask2 |= AR_IMR_S2_CST;
3082 }
3083
Sujith04bd46382008-11-28 22:18:05 +05303084 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003085 REG_WRITE(ah, AR_IMR, mask);
3086 mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
3087 AR_IMR_S2_DTIM |
3088 AR_IMR_S2_DTIMSYNC |
3089 AR_IMR_S2_CABEND |
3090 AR_IMR_S2_CABTO |
3091 AR_IMR_S2_TSFOOR |
3092 AR_IMR_S2_GTT | AR_IMR_S2_CST);
3093 REG_WRITE(ah, AR_IMR_S2, mask | mask2);
Sujith2660b812009-02-09 13:27:26 +05303094 ah->mask_reg = ints;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003095
Sujith60b67f52008-08-07 10:52:38 +05303096 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003097 if (ints & ATH9K_INT_TIM_TIMER)
3098 REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3099 else
3100 REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
3101 }
3102
3103 if (ints & ATH9K_INT_GLOBAL) {
Sujith04bd46382008-11-28 22:18:05 +05303104 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003105 REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
3106 if (!AR_SREV_9100(ah)) {
3107 REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
3108 AR_INTR_MAC_IRQ);
3109 REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
3110
3111
3112 REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
3113 AR_INTR_SYNC_DEFAULT);
3114 REG_WRITE(ah, AR_INTR_SYNC_MASK,
3115 AR_INTR_SYNC_DEFAULT);
3116 }
3117 DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
3118 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
3119 }
3120
3121 return omask;
3122}
3123
Sujithf1dc5602008-10-29 10:16:30 +05303124/*******************/
3125/* Beacon Handling */
3126/*******************/
3127
Sujithcbe61d82009-02-09 13:27:12 +05303128void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003129{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003130 int flags = 0;
3131
Sujith2660b812009-02-09 13:27:26 +05303132 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003133
Sujith2660b812009-02-09 13:27:26 +05303134 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08003135 case NL80211_IFTYPE_STATION:
3136 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003137 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3138 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
3139 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
3140 flags |= AR_TBTT_TIMER_EN;
3141 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003142 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04003143 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003144 REG_SET_BIT(ah, AR_TXCFG,
3145 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
3146 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
3147 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05303148 (ah->atim_window ? ah->
3149 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003150 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08003151 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003152 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
3153 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
3154 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303155 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303156 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003157 REG_WRITE(ah, AR_NEXT_SWBA,
3158 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05303159 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05303160 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003161 flags |=
3162 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
3163 break;
Colin McCabed97809d2008-12-01 13:38:55 -08003164 default:
3165 DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
3166 "%s: unsupported opmode: %d\n",
Sujith2660b812009-02-09 13:27:26 +05303167 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08003168 return;
3169 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003170 }
3171
3172 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3173 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
3174 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
3175 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
3176
3177 beacon_period &= ~ATH9K_BEACON_ENA;
3178 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
3179 beacon_period &= ~ATH9K_BEACON_RESET_TSF;
3180 ath9k_hw_reset_tsf(ah);
3181 }
3182
3183 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
3184}
3185
Sujithcbe61d82009-02-09 13:27:12 +05303186void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303187 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003188{
3189 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05303190 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003191
3192 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
3193
3194 REG_WRITE(ah, AR_BEACON_PERIOD,
3195 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3196 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
3197 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
3198
3199 REG_RMW_FIELD(ah, AR_RSSI_THR,
3200 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
3201
3202 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
3203
3204 if (bs->bs_sleepduration > beaconintval)
3205 beaconintval = bs->bs_sleepduration;
3206
3207 dtimperiod = bs->bs_dtimperiod;
3208 if (bs->bs_sleepduration > dtimperiod)
3209 dtimperiod = bs->bs_sleepduration;
3210
3211 if (beaconintval == dtimperiod)
3212 nextTbtt = bs->bs_nextdtim;
3213 else
3214 nextTbtt = bs->bs_nexttbtt;
3215
Sujith04bd46382008-11-28 22:18:05 +05303216 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
3217 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
3218 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
3219 DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003220
3221 REG_WRITE(ah, AR_NEXT_DTIM,
3222 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
3223 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3224
3225 REG_WRITE(ah, AR_SLEEP1,
3226 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
3227 | AR_SLEEP1_ASSUME_DTIM);
3228
Sujith60b67f52008-08-07 10:52:38 +05303229 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003230 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
3231 else
3232 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3233
3234 REG_WRITE(ah, AR_SLEEP2,
3235 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3236
3237 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
3238 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3239
3240 REG_SET_BIT(ah, AR_TIMER_MODE,
3241 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
3242 AR_DTIM_TIMER_EN);
3243
Sujith4af9cf42009-02-12 10:06:47 +05303244 /* TSF Out of Range Threshold */
3245 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003246}
3247
Sujithf1dc5602008-10-29 10:16:30 +05303248/*******************/
3249/* HW Capabilities */
3250/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003251
Sujitheef7a572009-03-30 15:28:28 +05303252void ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003253{
Sujith2660b812009-02-09 13:27:26 +05303254 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +05303255 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003256
Sujithf74df6f2009-02-09 13:27:24 +05303257 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Sujithd6bad492009-02-09 13:27:08 +05303258 ah->regulatory.current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303259
Sujithf74df6f2009-02-09 13:27:24 +05303260 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05303261 if (AR_SREV_9285_10_OR_LATER(ah))
3262 eeval |= AR9285_RDEXT_DEFAULT;
Sujithd6bad492009-02-09 13:27:08 +05303263 ah->regulatory.current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05303264
Sujithf74df6f2009-02-09 13:27:24 +05303265 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05303266
Sujith2660b812009-02-09 13:27:26 +05303267 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05303268 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Sujithd6bad492009-02-09 13:27:08 +05303269 if (ah->regulatory.current_rd == 0x64 ||
3270 ah->regulatory.current_rd == 0x65)
3271 ah->regulatory.current_rd += 5;
3272 else if (ah->regulatory.current_rd == 0x41)
3273 ah->regulatory.current_rd = 0x43;
Sujithf1dc5602008-10-29 10:16:30 +05303274 DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
Sujithd6bad492009-02-09 13:27:08 +05303275 "regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003276 }
Sujithdc2222a2008-08-14 13:26:55 +05303277
Sujithf74df6f2009-02-09 13:27:24 +05303278 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Sujithf1dc5602008-10-29 10:16:30 +05303279 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003280
Sujithf1dc5602008-10-29 10:16:30 +05303281 if (eeval & AR5416_OPFLAGS_11A) {
3282 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303283 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303284 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
3285 set_bit(ATH9K_MODE_11NA_HT20,
3286 pCap->wireless_modes);
3287 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
3288 set_bit(ATH9K_MODE_11NA_HT40PLUS,
3289 pCap->wireless_modes);
3290 set_bit(ATH9K_MODE_11NA_HT40MINUS,
3291 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003292 }
3293 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003294 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003295
Sujithf1dc5602008-10-29 10:16:30 +05303296 if (eeval & AR5416_OPFLAGS_11G) {
3297 set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
3298 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05303299 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05303300 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
3301 set_bit(ATH9K_MODE_11NG_HT20,
3302 pCap->wireless_modes);
3303 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
3304 set_bit(ATH9K_MODE_11NG_HT40PLUS,
3305 pCap->wireless_modes);
3306 set_bit(ATH9K_MODE_11NG_HT40MINUS,
3307 pCap->wireless_modes);
3308 }
3309 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003310 }
Sujithf1dc5602008-10-29 10:16:30 +05303311
Sujithf74df6f2009-02-09 13:27:24 +05303312 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Sujith8147f5d2009-02-20 15:13:23 +05303313 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
3314 !(eeval & AR5416_OPFLAGS_11A))
3315 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
3316 else
3317 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05303318
Sujithd535a422009-02-09 13:27:06 +05303319 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05303320 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05303321
3322 pCap->low_2ghz_chan = 2312;
3323 pCap->high_2ghz_chan = 2732;
3324
3325 pCap->low_5ghz_chan = 4920;
3326 pCap->high_5ghz_chan = 6100;
3327
3328 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
3329 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
3330 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3331
3332 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
3333 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
3334 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3335
Sujith2660b812009-02-09 13:27:26 +05303336 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05303337 pCap->hw_caps |= ATH9K_HW_CAP_HT;
3338 else
3339 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3340
3341 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
3342 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
3343 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
3344 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3345
3346 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
3347 pCap->total_queues =
3348 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
3349 else
3350 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3351
3352 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
3353 pCap->keycache_size =
3354 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
3355 else
3356 pCap->keycache_size = AR_KEYTABLE_SIZE;
3357
3358 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Sujithf1dc5602008-10-29 10:16:30 +05303359 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3360
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303361 if (AR_SREV_9285_10_OR_LATER(ah))
3362 pCap->num_gpio_pins = AR9285_NUM_GPIO;
3363 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303364 pCap->num_gpio_pins = AR928X_NUM_GPIO;
3365 else
3366 pCap->num_gpio_pins = AR_NUM_GPIO;
3367
Sujithf1dc5602008-10-29 10:16:30 +05303368 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
3369 pCap->hw_caps |= ATH9K_HW_CAP_CST;
3370 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
3371 } else {
3372 pCap->rts_aggr_limit = (8 * 1024);
3373 }
3374
3375 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
3376
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303377#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05303378 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
3379 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
3380 ah->rfkill_gpio =
3381 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
3382 ah->rfkill_polarity =
3383 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05303384
3385 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3386 }
3387#endif
3388
Sujithd535a422009-02-09 13:27:06 +05303389 if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
3390 (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
3391 (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
3392 (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
Vivek Natarajan882b7092009-04-14 16:21:01 +05303393 (ah->hw_version.macVersion == AR_SREV_VERSION_9280) ||
3394 (ah->hw_version.macVersion == AR_SREV_VERSION_9285))
Sujithf1dc5602008-10-29 10:16:30 +05303395 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3396 else
3397 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3398
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05303399 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05303400 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
3401 else
3402 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3403
Sujithd6bad492009-02-09 13:27:08 +05303404 if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05303405 pCap->reg_cap =
3406 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3407 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
3408 AR_EEPROM_EEREGCAP_EN_KK_U2 |
3409 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3410 } else {
3411 pCap->reg_cap =
3412 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
3413 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3414 }
3415
3416 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
3417
3418 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303419 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303420 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05303421 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05303422
Vasanthakumar Thiagarajan138ab2e2009-01-10 17:07:09 +05303423 if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303424 pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
Sujith2660b812009-02-09 13:27:26 +05303425 ah->btactive_gpio = 6;
3426 ah->wlanactive_gpio = 5;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303427 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003428}
3429
Sujithcbe61d82009-02-09 13:27:12 +05303430bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303431 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003432{
Sujithf1dc5602008-10-29 10:16:30 +05303433 switch (type) {
3434 case ATH9K_CAP_CIPHER:
3435 switch (capability) {
3436 case ATH9K_CIPHER_AES_CCM:
3437 case ATH9K_CIPHER_AES_OCB:
3438 case ATH9K_CIPHER_TKIP:
3439 case ATH9K_CIPHER_WEP:
3440 case ATH9K_CIPHER_MIC:
3441 case ATH9K_CIPHER_CLR:
3442 return true;
3443 default:
3444 return false;
3445 }
3446 case ATH9K_CAP_TKIP_MIC:
3447 switch (capability) {
3448 case 0:
3449 return true;
3450 case 1:
Sujith2660b812009-02-09 13:27:26 +05303451 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303452 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
3453 false;
3454 }
3455 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05303456 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05303457 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303458 case ATH9K_CAP_DIVERSITY:
3459 return (REG_READ(ah, AR_PHY_CCK_DETECT) &
3460 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
3461 true : false;
Sujithf1dc5602008-10-29 10:16:30 +05303462 case ATH9K_CAP_MCAST_KEYSRCH:
3463 switch (capability) {
3464 case 0:
3465 return true;
3466 case 1:
3467 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
3468 return false;
3469 } else {
Sujith2660b812009-02-09 13:27:26 +05303470 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05303471 AR_STA_ID1_MCAST_KSRCH) ? true :
3472 false;
3473 }
3474 }
3475 return false;
Sujithf1dc5602008-10-29 10:16:30 +05303476 case ATH9K_CAP_TXPOW:
3477 switch (capability) {
3478 case 0:
3479 return 0;
3480 case 1:
Sujithd6bad492009-02-09 13:27:08 +05303481 *result = ah->regulatory.power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05303482 return 0;
3483 case 2:
Sujithd6bad492009-02-09 13:27:08 +05303484 *result = ah->regulatory.max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05303485 return 0;
3486 case 3:
Sujithd6bad492009-02-09 13:27:08 +05303487 *result = ah->regulatory.tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05303488 return 0;
3489 }
3490 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05303491 case ATH9K_CAP_DS:
3492 return (AR_SREV_9280_20_OR_LATER(ah) &&
3493 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
3494 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05303495 default:
3496 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003497 }
Sujithf1dc5602008-10-29 10:16:30 +05303498}
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003499
Sujithcbe61d82009-02-09 13:27:12 +05303500bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05303501 u32 capability, u32 setting, int *status)
3502{
Sujithf1dc5602008-10-29 10:16:30 +05303503 u32 v;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07003504
Sujithf1dc5602008-10-29 10:16:30 +05303505 switch (type) {
3506 case ATH9K_CAP_TKIP_MIC:
3507 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303508 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05303509 AR_STA_ID1_CRPT_MIC_ENABLE;
3510 else
Sujith2660b812009-02-09 13:27:26 +05303511 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05303512 ~AR_STA_ID1_CRPT_MIC_ENABLE;
3513 return true;
3514 case ATH9K_CAP_DIVERSITY:
3515 v = REG_READ(ah, AR_PHY_CCK_DETECT);
3516 if (setting)
3517 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3518 else
3519 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
3520 REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
3521 return true;
3522 case ATH9K_CAP_MCAST_KEYSRCH:
3523 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303524 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303525 else
Sujith2660b812009-02-09 13:27:26 +05303526 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05303527 return true;
Sujithf1dc5602008-10-29 10:16:30 +05303528 default:
3529 return false;
3530 }
3531}
3532
3533/****************************/
3534/* GPIO / RFKILL / Antennae */
3535/****************************/
3536
Sujithcbe61d82009-02-09 13:27:12 +05303537static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303538 u32 gpio, u32 type)
3539{
3540 int addr;
3541 u32 gpio_shift, tmp;
3542
3543 if (gpio > 11)
3544 addr = AR_GPIO_OUTPUT_MUX3;
3545 else if (gpio > 5)
3546 addr = AR_GPIO_OUTPUT_MUX2;
3547 else
3548 addr = AR_GPIO_OUTPUT_MUX1;
3549
3550 gpio_shift = (gpio % 6) * 5;
3551
3552 if (AR_SREV_9280_20_OR_LATER(ah)
3553 || (addr != AR_GPIO_OUTPUT_MUX1)) {
3554 REG_RMW(ah, addr, (type << gpio_shift),
3555 (0x1f << gpio_shift));
3556 } else {
3557 tmp = REG_READ(ah, addr);
3558 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
3559 tmp &= ~(0x1f << gpio_shift);
3560 tmp |= (type << gpio_shift);
3561 REG_WRITE(ah, addr, tmp);
3562 }
3563}
3564
Sujithcbe61d82009-02-09 13:27:12 +05303565void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303566{
3567 u32 gpio_shift;
3568
Sujith2660b812009-02-09 13:27:26 +05303569 ASSERT(gpio < ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05303570
3571 gpio_shift = gpio << 1;
3572
3573 REG_RMW(ah,
3574 AR_GPIO_OE_OUT,
3575 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
3576 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3577}
3578
Sujithcbe61d82009-02-09 13:27:12 +05303579u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05303580{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303581#define MS_REG_READ(x, y) \
3582 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
3583
Sujith2660b812009-02-09 13:27:26 +05303584 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05303585 return 0xffffffff;
3586
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05303587 if (AR_SREV_9285_10_OR_LATER(ah))
3588 return MS_REG_READ(AR9285, gpio) != 0;
3589 else if (AR_SREV_9280_10_OR_LATER(ah))
3590 return MS_REG_READ(AR928X, gpio) != 0;
3591 else
3592 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05303593}
3594
Sujithcbe61d82009-02-09 13:27:12 +05303595void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05303596 u32 ah_signal_type)
3597{
3598 u32 gpio_shift;
3599
3600 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3601
3602 gpio_shift = 2 * gpio;
3603
3604 REG_RMW(ah,
3605 AR_GPIO_OE_OUT,
3606 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
3607 (AR_GPIO_OE_OUT_DRV << gpio_shift));
3608}
3609
Sujithcbe61d82009-02-09 13:27:12 +05303610void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05303611{
3612 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
3613 AR_GPIO_BIT(gpio));
3614}
3615
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05303616#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujithcbe61d82009-02-09 13:27:12 +05303617void ath9k_enable_rfkill(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303618{
3619 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3620 AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3621
3622 REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
3623 AR_GPIO_INPUT_MUX2_RFSILENT);
3624
Sujith2660b812009-02-09 13:27:26 +05303625 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05303626 REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3627}
3628#endif
3629
Sujithcbe61d82009-02-09 13:27:12 +05303630u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303631{
3632 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3633}
3634
Sujithcbe61d82009-02-09 13:27:12 +05303635void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05303636{
3637 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3638}
3639
Sujithcbe61d82009-02-09 13:27:12 +05303640bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05303641 enum ath9k_ant_setting settings,
3642 struct ath9k_channel *chan,
3643 u8 *tx_chainmask,
3644 u8 *rx_chainmask,
3645 u8 *antenna_cfgd)
3646{
Sujithf1dc5602008-10-29 10:16:30 +05303647 static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3648
3649 if (AR_SREV_9280(ah)) {
3650 if (!tx_chainmask_cfg) {
3651
3652 tx_chainmask_cfg = *tx_chainmask;
3653 rx_chainmask_cfg = *rx_chainmask;
3654 }
3655
3656 switch (settings) {
3657 case ATH9K_ANT_FIXED_A:
3658 *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3659 *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
3660 *antenna_cfgd = true;
3661 break;
3662 case ATH9K_ANT_FIXED_B:
Sujith2660b812009-02-09 13:27:26 +05303663 if (ah->caps.tx_chainmask >
Sujithf1dc5602008-10-29 10:16:30 +05303664 ATH9K_ANTENNA1_CHAINMASK) {
3665 *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3666 }
3667 *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
3668 *antenna_cfgd = true;
3669 break;
3670 case ATH9K_ANT_VARIABLE:
3671 *tx_chainmask = tx_chainmask_cfg;
3672 *rx_chainmask = rx_chainmask_cfg;
3673 *antenna_cfgd = true;
3674 break;
3675 default:
3676 break;
3677 }
3678 } else {
Sujith2660b812009-02-09 13:27:26 +05303679 ah->diversity_control = settings;
Sujithf1dc5602008-10-29 10:16:30 +05303680 }
3681
3682 return true;
3683}
3684
3685/*********************/
3686/* General Operation */
3687/*********************/
3688
Sujithcbe61d82009-02-09 13:27:12 +05303689u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303690{
3691 u32 bits = REG_READ(ah, AR_RX_FILTER);
3692 u32 phybits = REG_READ(ah, AR_PHY_ERR);
3693
3694 if (phybits & AR_PHY_ERR_RADAR)
3695 bits |= ATH9K_RX_FILTER_PHYRADAR;
3696 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
3697 bits |= ATH9K_RX_FILTER_PHYERR;
3698
3699 return bits;
3700}
3701
Sujithcbe61d82009-02-09 13:27:12 +05303702void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05303703{
3704 u32 phybits;
3705
3706 REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
3707 phybits = 0;
3708 if (bits & ATH9K_RX_FILTER_PHYRADAR)
3709 phybits |= AR_PHY_ERR_RADAR;
3710 if (bits & ATH9K_RX_FILTER_PHYERR)
3711 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
3712 REG_WRITE(ah, AR_PHY_ERR, phybits);
3713
3714 if (phybits)
3715 REG_WRITE(ah, AR_RXCFG,
3716 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
3717 else
3718 REG_WRITE(ah, AR_RXCFG,
3719 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
3720}
3721
Sujithcbe61d82009-02-09 13:27:12 +05303722bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303723{
3724 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
3725}
3726
Sujithcbe61d82009-02-09 13:27:12 +05303727bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303728{
3729 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
3730 return false;
3731
3732 return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3733}
3734
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07003735void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05303736{
Sujith2660b812009-02-09 13:27:26 +05303737 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08003738 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05303739
Sujithd6bad492009-02-09 13:27:08 +05303740 ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05303741
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07003742 ah->eep_ops->set_txpower(ah, chan,
3743 ath9k_regd_get_ctl(&ah->regulatory, chan),
3744 channel->max_antenna_gain * 2,
3745 channel->max_power * 2,
3746 min((u32) MAX_RATE_POWER,
3747 (u32) ah->regulatory.power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05303748}
3749
Sujithcbe61d82009-02-09 13:27:12 +05303750void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05303751{
Sujithba52da52009-02-09 13:27:10 +05303752 memcpy(ah->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05303753}
3754
Sujithcbe61d82009-02-09 13:27:12 +05303755void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303756{
Sujith2660b812009-02-09 13:27:26 +05303757 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05303758}
3759
Sujithcbe61d82009-02-09 13:27:12 +05303760void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05303761{
3762 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
3763 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3764}
3765
Sujithba52da52009-02-09 13:27:10 +05303766void ath9k_hw_setbssidmask(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303767{
Sujithba52da52009-02-09 13:27:10 +05303768 REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
3769 REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
Sujithf1dc5602008-10-29 10:16:30 +05303770}
3771
Sujithba52da52009-02-09 13:27:10 +05303772void ath9k_hw_write_associd(struct ath_softc *sc)
Sujithf1dc5602008-10-29 10:16:30 +05303773{
Sujithba52da52009-02-09 13:27:10 +05303774 REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
3775 REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
3776 ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05303777}
3778
Sujithcbe61d82009-02-09 13:27:12 +05303779u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303780{
3781 u64 tsf;
3782
3783 tsf = REG_READ(ah, AR_TSF_U32);
3784 tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3785
3786 return tsf;
3787}
3788
Sujithcbe61d82009-02-09 13:27:12 +05303789void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003790{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003791 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01003792 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01003793}
3794
Sujithcbe61d82009-02-09 13:27:12 +05303795void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05303796{
3797 int count;
3798
3799 count = 0;
3800 while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
3801 count++;
3802 if (count > 10) {
3803 DPRINTF(ah->ah_sc, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05303804 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Sujithf1dc5602008-10-29 10:16:30 +05303805 break;
3806 }
3807 udelay(10);
3808 }
3809 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003810}
3811
Sujithcbe61d82009-02-09 13:27:12 +05303812bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003813{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003814 if (setting)
Sujith2660b812009-02-09 13:27:26 +05303815 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003816 else
Sujith2660b812009-02-09 13:27:26 +05303817 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Sujithf1dc5602008-10-29 10:16:30 +05303818
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003819 return true;
3820}
3821
Sujithcbe61d82009-02-09 13:27:12 +05303822bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003823{
Sujithf1dc5602008-10-29 10:16:30 +05303824 if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
Sujith04bd46382008-11-28 22:18:05 +05303825 DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
Sujith2660b812009-02-09 13:27:26 +05303826 ah->slottime = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05303827 return false;
3828 } else {
3829 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
Sujith2660b812009-02-09 13:27:26 +05303830 ah->slottime = us;
Sujithf1dc5602008-10-29 10:16:30 +05303831 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003832 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003833}
3834
Sujithcbe61d82009-02-09 13:27:12 +05303835void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003836{
Sujithf1dc5602008-10-29 10:16:30 +05303837 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003838
Sujithf1dc5602008-10-29 10:16:30 +05303839 if (mode == ATH9K_HT_MACMODE_2040 &&
Sujith2660b812009-02-09 13:27:26 +05303840 !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05303841 macmode = AR_2040_JOINED_RX_CLEAR;
3842 else
3843 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003844
Sujithf1dc5602008-10-29 10:16:30 +05303845 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003846}
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303847
3848/***************************/
3849/* Bluetooth Coexistence */
3850/***************************/
3851
Sujithcbe61d82009-02-09 13:27:12 +05303852void ath9k_hw_btcoex_enable(struct ath_hw *ah)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303853{
3854 /* connect bt_active to baseband */
3855 REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3856 (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
3857 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
3858
3859 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
3860 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
3861
3862 /* Set input mux for bt_active to gpio pin */
3863 REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
3864 AR_GPIO_INPUT_MUX1_BT_ACTIVE,
Sujith2660b812009-02-09 13:27:26 +05303865 ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303866
3867 /* Configure the desired gpio port for input */
Sujith2660b812009-02-09 13:27:26 +05303868 ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303869
3870 /* Configure the desired GPIO port for TX_FRAME output */
Sujith2660b812009-02-09 13:27:26 +05303871 ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05303872 AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
3873}