blob: 894f5fc7489ec85d177ca019aea747c89bc48af7 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
18#include <asm/unaligned.h>
19
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070020#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040021#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070022#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040023#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080025#define ATH9K_CLOCK_RATE_CCK 22
26#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
27#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070028
Sujithcbe61d82009-02-09 13:27:12 +053029static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040031MODULE_AUTHOR("Atheros Communications");
32MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
33MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
34MODULE_LICENSE("Dual BSD/GPL");
35
36static int __init ath9k_init(void)
37{
38 return 0;
39}
40module_init(ath9k_init);
41
42static void __exit ath9k_exit(void)
43{
44 return;
45}
46module_exit(ath9k_exit);
47
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040048/* Private hardware callbacks */
49
50static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
51{
52 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
53}
54
55static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
56{
57 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
58}
59
60static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
61{
62 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
63
64 return priv_ops->macversion_supported(ah->hw_version.macVersion);
65}
66
Luis R. Rodriguez64773962010-04-15 17:38:17 -040067static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
68 struct ath9k_channel *chan)
69{
70 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
71}
72
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040073static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
74{
75 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
76 return;
77
78 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
79}
80
Sujithf1dc5602008-10-29 10:16:30 +053081/********************/
82/* Helper Functions */
83/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Sujithcbe61d82009-02-09 13:27:12 +053085static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053086{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070087 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053088
Sujith2660b812009-02-09 13:27:26 +053089 if (!ah->curchan) /* should really check for CCK instead */
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -080090 return usecs *ATH9K_CLOCK_RATE_CCK;
91 if (conf->channel->band == IEEE80211_BAND_2GHZ)
92 return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
93 return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
Sujithf1dc5602008-10-29 10:16:30 +053094}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095
Sujithcbe61d82009-02-09 13:27:12 +053096static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053097{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070098 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithcbe61d82009-02-09 13:27:12 +053099
Luis R. Rodriguez4febf7b2008-12-23 15:58:48 -0800100 if (conf_is_ht40(conf))
Sujithf1dc5602008-10-29 10:16:30 +0530101 return ath9k_hw_mac_clks(ah, usecs) * 2;
102 else
103 return ath9k_hw_mac_clks(ah, usecs);
104}
105
Sujith0caa7b12009-02-16 13:23:20 +0530106bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107{
108 int i;
109
Sujith0caa7b12009-02-16 13:23:20 +0530110 BUG_ON(timeout < AH_TIME_QUANTUM);
111
112 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113 if ((REG_READ(ah, reg) & mask) == val)
114 return true;
115
116 udelay(AH_TIME_QUANTUM);
117 }
Sujith04bd46382008-11-28 22:18:05 +0530118
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700119 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
120 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
121 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530122
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123 return false;
124}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400125EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127u32 ath9k_hw_reverse_bits(u32 val, u32 n)
128{
129 u32 retval;
130 int i;
131
132 for (i = 0, retval = 0; i < n; i++) {
133 retval = (retval << 1) | (val & 1);
134 val >>= 1;
135 }
136 return retval;
137}
138
Sujithcbe61d82009-02-09 13:27:12 +0530139bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530140 u16 flags, u16 *low,
141 u16 *high)
142{
Sujith2660b812009-02-09 13:27:26 +0530143 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530144
145 if (flags & CHANNEL_5GHZ) {
146 *low = pCap->low_5ghz_chan;
147 *high = pCap->high_5ghz_chan;
148 return true;
149 }
150 if ((flags & CHANNEL_2GHZ)) {
151 *low = pCap->low_2ghz_chan;
152 *high = pCap->high_2ghz_chan;
153 return true;
154 }
155 return false;
156}
157
Sujithcbe61d82009-02-09 13:27:12 +0530158u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100159 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530160 u32 frameLen, u16 rateix,
161 bool shortPreamble)
162{
163 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530164
165 if (kbps == 0)
166 return 0;
167
Felix Fietkau545750d2009-11-23 22:21:01 +0100168 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530169 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530170 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100171 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530172 phyTime >>= 1;
173 numBits = frameLen << 3;
174 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
175 break;
Sujith46d14a52008-11-18 09:08:13 +0530176 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530177 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530178 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
179 numBits = OFDM_PLCP_BITS + (frameLen << 3);
180 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
181 txTime = OFDM_SIFS_TIME_QUARTER
182 + OFDM_PREAMBLE_TIME_QUARTER
183 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530184 } else if (ah->curchan &&
185 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530186 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
187 numBits = OFDM_PLCP_BITS + (frameLen << 3);
188 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
189 txTime = OFDM_SIFS_TIME_HALF +
190 OFDM_PREAMBLE_TIME_HALF
191 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
192 } else {
193 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
194 numBits = OFDM_PLCP_BITS + (frameLen << 3);
195 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
196 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
197 + (numSymbols * OFDM_SYMBOL_TIME);
198 }
199 break;
200 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700201 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
Felix Fietkau545750d2009-11-23 22:21:01 +0100202 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530203 txTime = 0;
204 break;
205 }
206
207 return txTime;
208}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400209EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530210
Sujithcbe61d82009-02-09 13:27:12 +0530211void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530212 struct ath9k_channel *chan,
213 struct chan_centers *centers)
214{
215 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530216
217 if (!IS_CHAN_HT40(chan)) {
218 centers->ctl_center = centers->ext_center =
219 centers->synth_center = chan->channel;
220 return;
221 }
222
223 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
224 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
225 centers->synth_center =
226 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
227 extoff = 1;
228 } else {
229 centers->synth_center =
230 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
231 extoff = -1;
232 }
233
234 centers->ctl_center =
235 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700236 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530237 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700238 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530239}
240
241/******************/
242/* Chip Revisions */
243/******************/
244
Sujithcbe61d82009-02-09 13:27:12 +0530245static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530246{
247 u32 val;
248
249 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
250
251 if (val == 0xFF) {
252 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530253 ah->hw_version.macVersion =
254 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
255 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530256 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530257 } else {
258 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530260
Sujithd535a422009-02-09 13:27:06 +0530261 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530262
Sujithd535a422009-02-09 13:27:06 +0530263 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530264 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530265 }
266}
267
Sujithf1dc5602008-10-29 10:16:30 +0530268/************************************/
269/* HW Attach, Detach, Init Routines */
270/************************************/
271
Sujithcbe61d82009-02-09 13:27:12 +0530272static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530273{
Sujithfeed0292009-01-29 11:37:35 +0530274 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530275 return;
276
277 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
278 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
279 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
280 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
281 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
282 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
286
287 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
288}
289
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400290/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530291static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530292{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700293 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400294 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530295 u32 regHold[2];
296 u32 patternData[4] = { 0x55555555,
297 0xaaaaaaaa,
298 0x66666666,
299 0x99999999 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400300 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530301
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400302 if (!AR_SREV_9300_20_OR_LATER(ah)) {
303 loop_max = 2;
304 regAddr[1] = AR_PHY_BASE + (8 << 2);
305 } else
306 loop_max = 1;
307
308 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530309 u32 addr = regAddr[i];
310 u32 wrData, rdData;
311
312 regHold[i] = REG_READ(ah, addr);
313 for (j = 0; j < 0x100; j++) {
314 wrData = (j << 16) | j;
315 REG_WRITE(ah, addr, wrData);
316 rdData = REG_READ(ah, addr);
317 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700318 ath_print(common, ATH_DBG_FATAL,
319 "address test failed "
320 "addr: 0x%08x - wr:0x%08x != "
321 "rd:0x%08x\n",
322 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530323 return false;
324 }
325 }
326 for (j = 0; j < 4; j++) {
327 wrData = patternData[j];
328 REG_WRITE(ah, addr, wrData);
329 rdData = REG_READ(ah, addr);
330 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700331 ath_print(common, ATH_DBG_FATAL,
332 "address test failed "
333 "addr: 0x%08x - wr:0x%08x != "
334 "rd:0x%08x\n",
335 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530336 return false;
337 }
338 }
339 REG_WRITE(ah, regAddr[i], regHold[i]);
340 }
341 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530342
Sujithf1dc5602008-10-29 10:16:30 +0530343 return true;
344}
345
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700346static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700347{
348 int i;
349
Sujith2660b812009-02-09 13:27:26 +0530350 ah->config.dma_beacon_response_time = 2;
351 ah->config.sw_beacon_response_time = 10;
352 ah->config.additional_swba_backoff = 0;
353 ah->config.ack_6mb = 0x0;
354 ah->config.cwm_ignore_extcca = 0;
355 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.pcie_waen = 0;
358 ah->config.analog_shiftreg = 1;
Sujith2660b812009-02-09 13:27:26 +0530359 ah->config.ofdm_trig_low = 200;
360 ah->config.ofdm_trig_high = 500;
361 ah->config.cck_trig_high = 200;
362 ah->config.cck_trig_low = 100;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400363
364 /*
365 * For now ANI is disabled for AR9003, it is still
366 * being tested.
367 */
368 if (!AR_SREV_9300_20_OR_LATER(ah))
369 ah->config.enable_ani = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700370
371 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530372 ah->config.spurchans[i][0] = AR_NO_SPUR;
373 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700374 }
375
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500376 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
377 ah->config.ht_enable = 1;
378 else
379 ah->config.ht_enable = 0;
380
Sujith0ce024c2009-12-14 14:57:00 +0530381 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400382
383 /*
384 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
385 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
386 * This means we use it for all AR5416 devices, and the few
387 * minor PCI AR9280 devices out there.
388 *
389 * Serialization is required because these devices do not handle
390 * well the case of two concurrent reads/writes due to the latency
391 * involved. During one read/write another read/write can be issued
392 * on another CPU while the previous read/write may still be working
393 * on our hardware, if we hit this case the hardware poops in a loop.
394 * We prevent this by serializing reads and writes.
395 *
396 * This issue is not present on PCI-Express devices or pre-AR5416
397 * devices (legacy, 802.11abg).
398 */
399 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700400 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700401}
402
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700403static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700405 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
406
407 regulatory->country_code = CTRY_DEFAULT;
408 regulatory->power_limit = MAX_RATE_POWER;
409 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
410
Sujithd535a422009-02-09 13:27:06 +0530411 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530412 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700413
414 ah->ah_flags = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700415 if (!AR_SREV_9100(ah))
416 ah->ah_flags = AH_USE_EEPROM;
417
Sujith2660b812009-02-09 13:27:26 +0530418 ah->atim_window = 0;
Sujith2660b812009-02-09 13:27:26 +0530419 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
420 ah->beacon_interval = 100;
421 ah->enable_32kHz_clock = DONT_USE_32KHZ;
422 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425}
426
Sujithcbe61d82009-02-09 13:27:12 +0530427static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700428{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700429 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530430 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530432 u16 eeval;
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400433 u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434
Sujithf1dc5602008-10-29 10:16:30 +0530435 sum = 0;
436 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400437 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530438 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700439 common->macaddr[2 * i] = eeval >> 8;
440 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441 }
Sujithd8baa932009-03-30 15:28:25 +0530442 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530443 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445 return 0;
446}
447
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700448static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700449{
450 int ecode;
451
Sujith527d4852010-03-17 14:25:16 +0530452 if (!AR_SREV_9271(ah)) {
453 if (!ath9k_hw_chip_test(ah))
454 return -ENODEV;
455 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400457 if (!AR_SREV_9300_20_OR_LATER(ah)) {
458 ecode = ar9002_hw_rf_claim(ah);
459 if (ecode != 0)
460 return ecode;
461 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700462
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700463 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 if (ecode != 0)
465 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530466
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700467 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
468 "Eeprom VER: %d, REV: %d\n",
469 ah->eep_ops->get_eeprom_ver(ah),
470 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530471
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400472 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
473 if (ecode) {
474 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
475 "Failed allocating banks for "
476 "external radio\n");
477 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400478 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479
480 if (!AR_SREV_9100(ah)) {
481 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700482 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483 }
Sujithf1dc5602008-10-29 10:16:30 +0530484
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485 return 0;
486}
487
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400488static void ath9k_hw_attach_ops(struct ath_hw *ah)
489{
490 if (AR_SREV_9300_20_OR_LATER(ah))
491 ar9003_hw_attach_ops(ah);
492 else
493 ar9002_hw_attach_ops(ah);
494}
495
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400496/* Called for all hardware families */
497static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700498{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700499 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700500 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700501
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400502 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
503 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700504
505 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700506 ath_print(common, ATH_DBG_FATAL,
507 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700508 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700509 }
510
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400511 ath9k_hw_init_defaults(ah);
512 ath9k_hw_init_config(ah);
513
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400514 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400515
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700516 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700517 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700518 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700519 }
520
521 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
522 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
523 (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
524 ah->config.serialize_regmode =
525 SER_REG_MODE_ON;
526 } else {
527 ah->config.serialize_regmode =
528 SER_REG_MODE_OFF;
529 }
530 }
531
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700532 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700533 ah->config.serialize_regmode);
534
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500535 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
536 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
537 else
538 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
539
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400540 if (!ath9k_hw_macversion_supported(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700541 ath_print(common, ATH_DBG_FATAL,
542 "Mac Chip Rev 0x%02x.%x is not supported by "
543 "this driver\n", ah->hw_version.macVersion,
544 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700545 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700546 }
547
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400548 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400549 ah->is_pciexpress = false;
550
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700551 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 ath9k_hw_init_cal_settings(ah);
553
554 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodriguez31a0bd32010-04-15 17:38:22 -0400555 if (AR_SREV_9280_10_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
557
558 ath9k_hw_init_mode_regs(ah);
559
560 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530561 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700562 else
563 ath9k_hw_disablepcie(ah);
564
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400565 if (!AR_SREV_9300_20_OR_LATER(ah))
566 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530567
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700568 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700570 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571
572 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100573 r = ath9k_hw_fill_cap_info(ah);
574 if (r)
575 return r;
576
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700577 r = ath9k_hw_init_macaddr(ah);
578 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700579 ath_print(common, ATH_DBG_FATAL,
580 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700581 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700582 }
583
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400584 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530585 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700586 else
Sujith2660b812009-02-09 13:27:26 +0530587 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700588
Felix Fietkau641d9922010-04-15 17:38:49 -0400589 if (AR_SREV_9300_20_OR_LATER(ah))
590 ar9003_hw_set_nf_limits(ah);
591
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592 ath9k_init_nfcal_hist_buffer(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700593
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400594 common->state = ATH_HW_INITIALIZED;
595
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700596 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597}
598
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400599int ath9k_hw_init(struct ath_hw *ah)
600{
601 int ret;
602 struct ath_common *common = ath9k_hw_common(ah);
603
604 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
605 switch (ah->hw_version.devid) {
606 case AR5416_DEVID_PCI:
607 case AR5416_DEVID_PCIE:
608 case AR5416_AR9100_DEVID:
609 case AR9160_DEVID_PCI:
610 case AR9280_DEVID_PCI:
611 case AR9280_DEVID_PCIE:
612 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400613 case AR9287_DEVID_PCI:
614 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400616 case AR9300_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400617 break;
618 default:
619 if (common->bus_ops->ath_bus_type == ATH_USB)
620 break;
621 ath_print(common, ATH_DBG_FATAL,
622 "Hardware device ID 0x%04x not supported\n",
623 ah->hw_version.devid);
624 return -EOPNOTSUPP;
625 }
626
627 ret = __ath9k_hw_init(ah);
628 if (ret) {
629 ath_print(common, ATH_DBG_FATAL,
630 "Unable to initialize hardware; "
631 "initialization status: %d\n", ret);
632 return ret;
633 }
634
635 return 0;
636}
637EXPORT_SYMBOL(ath9k_hw_init);
638
Sujithcbe61d82009-02-09 13:27:12 +0530639static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530640{
641 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
642 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
643
644 REG_WRITE(ah, AR_QOS_NO_ACK,
645 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
646 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
647 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
648
649 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
650 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
651 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
652 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
653 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
654}
655
Sujithcbe61d82009-02-09 13:27:12 +0530656static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530657 struct ath9k_channel *chan)
658{
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400659 u32 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530660
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100661 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530662
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400663 /* Switch the core clock for ar9271 to 117Mhz */
664 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530665 udelay(500);
666 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400667 }
668
Sujithf1dc5602008-10-29 10:16:30 +0530669 udelay(RTC_PLL_SETTLE_DELAY);
670
671 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
672}
673
Sujithcbe61d82009-02-09 13:27:12 +0530674static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800675 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530676{
Pavel Roskin152d5302010-03-31 18:05:37 -0400677 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530678 AR_IMR_TXURN |
679 AR_IMR_RXERR |
680 AR_IMR_RXORN |
681 AR_IMR_BCNMISC;
682
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400683 if (AR_SREV_9300_20_OR_LATER(ah)) {
684 imr_reg |= AR_IMR_RXOK_HP;
685 if (ah->config.rx_intr_mitigation)
686 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
687 else
688 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530689
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400690 } else {
691 if (ah->config.rx_intr_mitigation)
692 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
693 else
694 imr_reg |= AR_IMR_RXOK;
695 }
696
697 if (ah->config.tx_intr_mitigation)
698 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
699 else
700 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530701
Colin McCabed97809d2008-12-01 13:38:55 -0800702 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400703 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530704
Pavel Roskin152d5302010-03-31 18:05:37 -0400705 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500706 ah->imrs2_reg |= AR_IMR_S2_GTT;
707 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530708
709 if (!AR_SREV_9100(ah)) {
710 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
711 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
712 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
713 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400714
715 if (AR_SREV_9300_20_OR_LATER(ah)) {
716 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
717 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
718 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
719 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
720 }
Sujithf1dc5602008-10-29 10:16:30 +0530721}
722
Felix Fietkau0005baf2010-01-15 02:33:40 +0100723static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530724{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100725 u32 val = ath9k_hw_mac_to_clks(ah, us);
726 val = min(val, (u32) 0xFFFF);
727 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530728}
729
Felix Fietkau0005baf2010-01-15 02:33:40 +0100730static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530731{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100732 u32 val = ath9k_hw_mac_to_clks(ah, us);
733 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
734 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
735}
736
737static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
738{
739 u32 val = ath9k_hw_mac_to_clks(ah, us);
740 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
741 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530742}
743
Sujithcbe61d82009-02-09 13:27:12 +0530744static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530745{
Sujithf1dc5602008-10-29 10:16:30 +0530746 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700747 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
748 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530749 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530750 return false;
751 } else {
752 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530753 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530754 return true;
755 }
756}
757
Felix Fietkau0005baf2010-01-15 02:33:40 +0100758void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530759{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100760 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
761 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100762 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100763 int sifstime;
764
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700765 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
766 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530767
Sujith2660b812009-02-09 13:27:26 +0530768 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530769 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530770 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100771
772 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
773 sifstime = 16;
774 else
775 sifstime = 10;
776
Felix Fietkaue239d852010-01-15 02:34:58 +0100777 /* As defined by IEEE 802.11-2007 17.3.8.6 */
778 slottime = ah->slottime + 3 * ah->coverage_class;
779 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100780
781 /*
782 * Workaround for early ACK timeouts, add an offset to match the
783 * initval's 64us ack timeout value.
784 * This was initially only meant to work around an issue with delayed
785 * BA frames in some implementations, but it has been found to fix ACK
786 * timeout issues in other cases as well.
787 */
788 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
789 acktimeout += 64 - sifstime - ah->slottime;
790
Felix Fietkaue239d852010-01-15 02:34:58 +0100791 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100792 ath9k_hw_set_ack_timeout(ah, acktimeout);
793 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530794 if (ah->globaltxtimeout != (u32) -1)
795 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530796}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100797EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530798
Sujith285f2dd2010-01-08 10:36:07 +0530799void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700800{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400801 struct ath_common *common = ath9k_hw_common(ah);
802
Sujith736b3a22010-03-17 14:25:24 +0530803 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400804 goto free_hw;
805
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700806 if (!AR_SREV_9100(ah))
Luis R. Rodrigueze70c0cf2009-08-03 12:24:51 -0700807 ath9k_hw_ani_disable(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700808
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700809 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400810
811free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400812 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700813}
Sujith285f2dd2010-01-08 10:36:07 +0530814EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815
Sujithf1dc5602008-10-29 10:16:30 +0530816/*******/
817/* INI */
818/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700819
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400820u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400821{
822 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
823
824 if (IS_CHAN_B(chan))
825 ctl |= CTL_11B;
826 else if (IS_CHAN_G(chan))
827 ctl |= CTL_11G;
828 else
829 ctl |= CTL_11A;
830
831 return ctl;
832}
833
Sujithf1dc5602008-10-29 10:16:30 +0530834/****************************************/
835/* Reset and Channel Switching Routines */
836/****************************************/
837
Sujithcbe61d82009-02-09 13:27:12 +0530838static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530839{
Felix Fietkau57b32222010-04-15 17:39:22 -0400840 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530841 u32 regval;
842
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400843 /*
844 * set AHB_MODE not to do cacheline prefetches
845 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400846 if (!AR_SREV_9300_20_OR_LATER(ah)) {
847 regval = REG_READ(ah, AR_AHB_MODE);
848 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
849 }
Sujithf1dc5602008-10-29 10:16:30 +0530850
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400851 /*
852 * let mac dma reads be in 128 byte chunks
853 */
Sujithf1dc5602008-10-29 10:16:30 +0530854 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
855 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
856
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400857 /*
858 * Restore TX Trigger Level to its pre-reset value.
859 * The initial value depends on whether aggregation is enabled, and is
860 * adjusted whenever underruns are detected.
861 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400862 if (!AR_SREV_9300_20_OR_LATER(ah))
863 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530864
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400865 /*
866 * let mac dma writes be in 128 byte chunks
867 */
Sujithf1dc5602008-10-29 10:16:30 +0530868 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
869 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
870
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400871 /*
872 * Setup receive FIFO threshold to hold off TX activities
873 */
Sujithf1dc5602008-10-29 10:16:30 +0530874 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
875
Felix Fietkau57b32222010-04-15 17:39:22 -0400876 if (AR_SREV_9300_20_OR_LATER(ah)) {
877 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
878 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
879
880 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
881 ah->caps.rx_status_len);
882 }
883
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400884 /*
885 * reduce the number of usable entries in PCU TXBUF to avoid
886 * wrap around issues.
887 */
Sujithf1dc5602008-10-29 10:16:30 +0530888 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400889 /* For AR9285 the number of Fifos are reduced to half.
890 * So set the usable tx buf size also to half to
891 * avoid data/delimiter underruns
892 */
Sujithf1dc5602008-10-29 10:16:30 +0530893 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
894 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400895 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530896 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
897 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
898 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400899
900 if (AR_SREV_9300_20_OR_LATER(ah))
901 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530902}
903
Sujithcbe61d82009-02-09 13:27:12 +0530904static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530905{
906 u32 val;
907
908 val = REG_READ(ah, AR_STA_ID1);
909 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
910 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800911 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530912 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
913 | AR_STA_ID1_KSRCH_MODE);
914 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
915 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800916 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400917 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530918 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
919 | AR_STA_ID1_KSRCH_MODE);
920 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
921 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800922 case NL80211_IFTYPE_STATION:
923 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +0530924 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
925 break;
926 }
927}
928
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400929void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
930 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700931{
932 u32 coef_exp, coef_man;
933
934 for (coef_exp = 31; coef_exp > 0; coef_exp--)
935 if ((coef_scaled >> coef_exp) & 0x1)
936 break;
937
938 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
939
940 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
941
942 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
943 *coef_exponent = coef_exp - 16;
944}
945
Sujithcbe61d82009-02-09 13:27:12 +0530946static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530947{
948 u32 rst_flags;
949 u32 tmpReg;
950
Sujith70768492009-02-16 13:23:12 +0530951 if (AR_SREV_9100(ah)) {
952 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
953 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
954 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
955 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
956 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
957 }
958
Sujithf1dc5602008-10-29 10:16:30 +0530959 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
960 AR_RTC_FORCE_WAKE_ON_INT);
961
962 if (AR_SREV_9100(ah)) {
963 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
964 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
965 } else {
966 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
967 if (tmpReg &
968 (AR_INTR_SYNC_LOCAL_TIMEOUT |
969 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400970 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +0530971 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -0400972
973 val = AR_RC_HOSTIF;
974 if (!AR_SREV_9300_20_OR_LATER(ah))
975 val |= AR_RC_AHB;
976 REG_WRITE(ah, AR_RC, val);
977
978 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530979 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +0530980
981 rst_flags = AR_RTC_RC_MAC_WARM;
982 if (type == ATH9K_RESET_COLD)
983 rst_flags |= AR_RTC_RC_MAC_COLD;
984 }
985
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100986 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujithf1dc5602008-10-29 10:16:30 +0530987 udelay(50);
988
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100989 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +0530990 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700991 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
992 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +0530993 return false;
994 }
995
996 if (!AR_SREV_9100(ah))
997 REG_WRITE(ah, AR_RC, 0);
998
Sujithf1dc5602008-10-29 10:16:30 +0530999 if (AR_SREV_9100(ah))
1000 udelay(50);
1001
1002 return true;
1003}
1004
Sujithcbe61d82009-02-09 13:27:12 +05301005static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301006{
1007 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1008 AR_RTC_FORCE_WAKE_ON_INT);
1009
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001010 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301011 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1012
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001013 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301014
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001015 if (!AR_SREV_9300_20_OR_LATER(ah))
1016 udelay(2);
1017
1018 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301019 REG_WRITE(ah, AR_RC, 0);
1020
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001021 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301022
1023 if (!ath9k_hw_wait(ah,
1024 AR_RTC_STATUS,
1025 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301026 AR_RTC_STATUS_ON,
1027 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001028 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1029 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301030 return false;
1031 }
1032
1033 ath9k_hw_read_revisions(ah);
1034
1035 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1036}
1037
Sujithcbe61d82009-02-09 13:27:12 +05301038static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301039{
1040 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1041 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1042
1043 switch (type) {
1044 case ATH9K_RESET_POWER_ON:
1045 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301046 case ATH9K_RESET_WARM:
1047 case ATH9K_RESET_COLD:
1048 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301049 default:
1050 return false;
1051 }
1052}
1053
Sujithcbe61d82009-02-09 13:27:12 +05301054static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301055 struct ath9k_channel *chan)
1056{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301057 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301058 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1059 return false;
1060 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301061 return false;
1062
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001063 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301064 return false;
1065
Sujith2660b812009-02-09 13:27:26 +05301066 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301067 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301068 ath9k_hw_set_rfmode(ah, chan);
1069
1070 return true;
1071}
1072
Sujithcbe61d82009-02-09 13:27:12 +05301073static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001074 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301075{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001076 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001077 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001078 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001079 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001080 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301081
1082 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1083 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001084 ath_print(common, ATH_DBG_QUEUE,
1085 "Transmit frames pending on "
1086 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301087 return false;
1088 }
1089 }
1090
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001091 if (!ath9k_hw_rfbus_req(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001092 ath_print(common, ATH_DBG_FATAL,
1093 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301094 return false;
1095 }
1096
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001097 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301098
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001099 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001100 if (r) {
1101 ath_print(common, ATH_DBG_FATAL,
1102 "Failed to set channel\n");
1103 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301104 }
1105
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001106 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001107 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301108 channel->max_antenna_gain * 2,
1109 channel->max_power * 2,
1110 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001111 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05301112
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001113 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301114
1115 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1116 ath9k_hw_set_delta_slope(ah, chan);
1117
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001118 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301119
1120 if (!chan->oneTimeCalsDone)
1121 chan->oneTimeCalsDone = true;
1122
1123 return true;
1124}
1125
Sujithcbe61d82009-02-09 13:27:12 +05301126int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001127 bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001128{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001129 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001130 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301131 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001132 u32 saveDefAntenna;
1133 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301134 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001135 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001136
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001137 ah->txchainmask = common->tx_chainmask;
1138 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001139
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001140 if (!ah->chip_fullsleep) {
1141 ath9k_hw_abortpcurecv(ah);
1142 if (!ath9k_hw_stopdmarecv(ah))
1143 ath_print(common, ATH_DBG_XMIT,
1144 "Failed to stop receive dma\n");
1145 }
1146
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001147 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001148 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001149
Vasanthakumar Thiagarajan9ebef7992009-09-17 09:26:44 +05301150 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001151 ath9k_hw_getnf(ah, curchan);
1152
1153 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301154 (ah->chip_fullsleep != true) &&
1155 (ah->curchan != NULL) &&
1156 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301158 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Vasanthakumar Thiagarajan0a475cc2009-09-17 09:27:10 +05301159 !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
1160 IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001161
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001162 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301163 ath9k_hw_loadnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001164 ath9k_hw_start_nfcal(ah);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001165 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001166 }
1167 }
1168
1169 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1170 if (saveDefAntenna == 0)
1171 saveDefAntenna = 1;
1172
1173 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1174
Sujith46fe7822009-09-17 09:25:25 +05301175 /* For chips on which RTC reset is done, save TSF before it gets cleared */
1176 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1177 tsf = ath9k_hw_gettsf64(ah);
1178
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001179 saveLedState = REG_READ(ah, AR_CFG_LED) &
1180 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1181 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1182
1183 ath9k_hw_mark_phy_inactive(ah);
1184
Sujith05020d22010-03-17 14:25:23 +05301185 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001186 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1187 REG_WRITE(ah,
1188 AR9271_RESET_POWER_DOWN_CONTROL,
1189 AR9271_RADIO_RF_RST);
1190 udelay(50);
1191 }
1192
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001193 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001194 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001195 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001196 }
1197
Sujith05020d22010-03-17 14:25:23 +05301198 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001199 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1200 ah->htc_reset_init = false;
1201 REG_WRITE(ah,
1202 AR9271_RESET_POWER_DOWN_CONTROL,
1203 AR9271_GATE_MAC_CTL);
1204 udelay(50);
1205 }
1206
Sujith46fe7822009-09-17 09:25:25 +05301207 /* Restore TSF */
1208 if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1209 ath9k_hw_settsf64(ah, tsf);
1210
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301211 if (AR_SREV_9280_10_OR_LATER(ah))
1212 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001213
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001214 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001215 if (r)
1216 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001217
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001218 /* Setup MFP options for CCMP */
1219 if (AR_SREV_9280_20_OR_LATER(ah)) {
1220 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1221 * frames when constructing CCMP AAD. */
1222 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1223 0xc7ff);
1224 ah->sw_mgmt_crypto = false;
1225 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1226 /* Disable hardware crypto for management frames */
1227 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1228 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1229 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1230 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1231 ah->sw_mgmt_crypto = true;
1232 } else
1233 ah->sw_mgmt_crypto = true;
1234
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001235 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1236 ath9k_hw_set_delta_slope(ah, chan);
1237
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001238 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301239 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001240
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001241 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1242 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001243 | macStaId1
1244 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301245 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301246 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301247 | ah->sta_id1_defaults);
1248 ath9k_hw_set_operating_mode(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001249
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001250 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001251
1252 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1253
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001254 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001255
1256 REG_WRITE(ah, AR_ISR, ~0);
1257
1258 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1259
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001260 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001261 if (r)
1262 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001263
1264 for (i = 0; i < AR_NUM_DCU; i++)
1265 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1266
Sujith2660b812009-02-09 13:27:26 +05301267 ah->intr_txqs = 0;
1268 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001269 ath9k_hw_resettxqueue(ah, i);
1270
Sujith2660b812009-02-09 13:27:26 +05301271 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001272 ath9k_hw_init_qos(ah);
1273
Sujith2660b812009-02-09 13:27:26 +05301274 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301275 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301276
Felix Fietkau0005baf2010-01-15 02:33:40 +01001277 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001278
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001279 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001280 ar9002_hw_enable_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001281 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301282 }
1283
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001284 REG_WRITE(ah, AR_STA_ID1,
1285 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1286
1287 ath9k_hw_set_dma(ah);
1288
1289 REG_WRITE(ah, AR_OBS, 8);
1290
Sujith0ce024c2009-12-14 14:57:00 +05301291 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001292 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1293 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1294 }
1295
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001296 if (ah->config.tx_intr_mitigation) {
1297 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1298 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1299 }
1300
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001301 ath9k_hw_init_bb(ah, chan);
1302
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001303 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001304 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001305
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001306 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001307 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1308
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001309 /*
1310 * For big endian systems turn on swapping for descriptors
1311 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312 if (AR_SREV_9100(ah)) {
1313 u32 mask;
1314 mask = REG_READ(ah, AR_CFG);
1315 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001316 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301317 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001318 } else {
1319 mask =
1320 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1321 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001322 ath_print(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301323 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324 }
1325 } else {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001326 /* Configure AR9271 target WLAN */
1327 if (AR_SREV_9271(ah))
1328 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001329#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001330 else
1331 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001332#endif
1333 }
1334
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001335 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301336 ath9k_hw_btcoex_enable(ah);
1337
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001338 if (AR_SREV_9300_20_OR_LATER(ah)) {
1339 ath9k_hw_loadnf(ah, curchan);
1340 ath9k_hw_start_nfcal(ah);
1341 }
1342
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001343 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001344}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001345EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001346
Sujithf1dc5602008-10-29 10:16:30 +05301347/************************/
1348/* Key Cache Management */
1349/************************/
1350
Sujithcbe61d82009-02-09 13:27:12 +05301351bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001352{
Sujithf1dc5602008-10-29 10:16:30 +05301353 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001354
Sujith2660b812009-02-09 13:27:26 +05301355 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001356 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1357 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001358 return false;
1359 }
1360
Sujithf1dc5602008-10-29 10:16:30 +05301361 keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001362
Sujithf1dc5602008-10-29 10:16:30 +05301363 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
1364 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
1365 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
1366 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
1367 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
1368 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
1369 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
1370 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
1371
1372 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1373 u16 micentry = entry + 64;
1374
1375 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
1376 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
1377 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
1378 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
1379
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001380 }
1381
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001382 return true;
1383}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001384EXPORT_SYMBOL(ath9k_hw_keyreset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385
Sujithcbe61d82009-02-09 13:27:12 +05301386bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001387{
Sujithf1dc5602008-10-29 10:16:30 +05301388 u32 macHi, macLo;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001389
Sujith2660b812009-02-09 13:27:26 +05301390 if (entry >= ah->caps.keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001391 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1392 "keychache entry %u out of range\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001393 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001394 }
1395
Sujithf1dc5602008-10-29 10:16:30 +05301396 if (mac != NULL) {
1397 macHi = (mac[5] << 8) | mac[4];
1398 macLo = (mac[3] << 24) |
1399 (mac[2] << 16) |
1400 (mac[1] << 8) |
1401 mac[0];
1402 macLo >>= 1;
1403 macLo |= (macHi & 1) << 31;
1404 macHi >>= 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001405 } else {
Sujithf1dc5602008-10-29 10:16:30 +05301406 macLo = macHi = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001407 }
Sujithf1dc5602008-10-29 10:16:30 +05301408 REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
1409 REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410
1411 return true;
1412}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001413EXPORT_SYMBOL(ath9k_hw_keysetmac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414
Sujithcbe61d82009-02-09 13:27:12 +05301415bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujithf1dc5602008-10-29 10:16:30 +05301416 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001417 const u8 *mac)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418{
Sujith2660b812009-02-09 13:27:26 +05301419 const struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001420 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301421 u32 key0, key1, key2, key3, key4;
1422 u32 keyType;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423
Sujithf1dc5602008-10-29 10:16:30 +05301424 if (entry >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001425 ath_print(common, ATH_DBG_FATAL,
1426 "keycache entry %u out of range\n", entry);
Sujithf1dc5602008-10-29 10:16:30 +05301427 return false;
1428 }
1429
1430 switch (k->kv_type) {
1431 case ATH9K_CIPHER_AES_OCB:
1432 keyType = AR_KEYTABLE_TYPE_AES;
1433 break;
1434 case ATH9K_CIPHER_AES_CCM:
1435 if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001436 ath_print(common, ATH_DBG_ANY,
1437 "AES-CCM not supported by mac rev 0x%x\n",
1438 ah->hw_version.macRev);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001439 return false;
1440 }
Sujithf1dc5602008-10-29 10:16:30 +05301441 keyType = AR_KEYTABLE_TYPE_CCM;
1442 break;
1443 case ATH9K_CIPHER_TKIP:
1444 keyType = AR_KEYTABLE_TYPE_TKIP;
1445 if (ATH9K_IS_MIC_ENABLED(ah)
1446 && entry + 64 >= pCap->keycache_size) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001447 ath_print(common, ATH_DBG_ANY,
1448 "entry %u inappropriate for TKIP\n", entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001449 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001450 }
Sujithf1dc5602008-10-29 10:16:30 +05301451 break;
1452 case ATH9K_CIPHER_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08001453 if (k->kv_len < WLAN_KEY_LEN_WEP40) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001454 ath_print(common, ATH_DBG_ANY,
1455 "WEP key length %u too small\n", k->kv_len);
Sujithf1dc5602008-10-29 10:16:30 +05301456 return false;
1457 }
Zhu Yie31a16d2009-05-21 21:47:03 +08001458 if (k->kv_len <= WLAN_KEY_LEN_WEP40)
Sujithf1dc5602008-10-29 10:16:30 +05301459 keyType = AR_KEYTABLE_TYPE_40;
Zhu Yie31a16d2009-05-21 21:47:03 +08001460 else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301461 keyType = AR_KEYTABLE_TYPE_104;
1462 else
1463 keyType = AR_KEYTABLE_TYPE_128;
1464 break;
1465 case ATH9K_CIPHER_CLR:
1466 keyType = AR_KEYTABLE_TYPE_CLR;
1467 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001469 ath_print(common, ATH_DBG_FATAL,
1470 "cipher %u not supported\n", k->kv_type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001471 return false;
1472 }
Sujithf1dc5602008-10-29 10:16:30 +05301473
Jouni Malinene0caf9e2009-03-02 18:15:53 +02001474 key0 = get_unaligned_le32(k->kv_val + 0);
1475 key1 = get_unaligned_le16(k->kv_val + 4);
1476 key2 = get_unaligned_le32(k->kv_val + 6);
1477 key3 = get_unaligned_le16(k->kv_val + 10);
1478 key4 = get_unaligned_le32(k->kv_val + 12);
Zhu Yie31a16d2009-05-21 21:47:03 +08001479 if (k->kv_len <= WLAN_KEY_LEN_WEP104)
Sujithf1dc5602008-10-29 10:16:30 +05301480 key4 &= 0xff;
1481
Jouni Malinen672903b2009-03-02 15:06:31 +02001482 /*
1483 * Note: Key cache registers access special memory area that requires
1484 * two 32-bit writes to actually update the values in the internal
1485 * memory. Consequently, the exact order and pairs used here must be
1486 * maintained.
1487 */
1488
Sujithf1dc5602008-10-29 10:16:30 +05301489 if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
1490 u16 micentry = entry + 64;
1491
Jouni Malinen672903b2009-03-02 15:06:31 +02001492 /*
1493 * Write inverted key[47:0] first to avoid Michael MIC errors
1494 * on frames that could be sent or received at the same time.
1495 * The correct key will be written in the end once everything
1496 * else is ready.
1497 */
Sujithf1dc5602008-10-29 10:16:30 +05301498 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
1499 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001500
1501 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301502 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1503 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001504
1505 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301506 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1507 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
Jouni Malinen672903b2009-03-02 15:06:31 +02001508
1509 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301510 (void) ath9k_hw_keysetmac(ah, entry, mac);
1511
Sujith2660b812009-02-09 13:27:26 +05301512 if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
Jouni Malinen672903b2009-03-02 15:06:31 +02001513 /*
1514 * TKIP uses two key cache entries:
1515 * Michael MIC TX/RX keys in the same key cache entry
1516 * (idx = main index + 64):
1517 * key0 [31:0] = RX key [31:0]
1518 * key1 [15:0] = TX key [31:16]
1519 * key1 [31:16] = reserved
1520 * key2 [31:0] = RX key [63:32]
1521 * key3 [15:0] = TX key [15:0]
1522 * key3 [31:16] = reserved
1523 * key4 [31:0] = TX key [63:32]
1524 */
Sujithf1dc5602008-10-29 10:16:30 +05301525 u32 mic0, mic1, mic2, mic3, mic4;
1526
1527 mic0 = get_unaligned_le32(k->kv_mic + 0);
1528 mic2 = get_unaligned_le32(k->kv_mic + 4);
1529 mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
1530 mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
1531 mic4 = get_unaligned_le32(k->kv_txmic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001532
1533 /* Write RX[31:0] and TX[31:16] */
Sujithf1dc5602008-10-29 10:16:30 +05301534 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1535 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001536
1537 /* Write RX[63:32] and TX[15:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301538 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1539 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001540
1541 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301542 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
1543 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1544 AR_KEYTABLE_TYPE_CLR);
1545
1546 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001547 /*
1548 * TKIP uses four key cache entries (two for group
1549 * keys):
1550 * Michael MIC TX/RX keys are in different key cache
1551 * entries (idx = main index + 64 for TX and
1552 * main index + 32 + 96 for RX):
1553 * key0 [31:0] = TX/RX MIC key [31:0]
1554 * key1 [31:0] = reserved
1555 * key2 [31:0] = TX/RX MIC key [63:32]
1556 * key3 [31:0] = reserved
1557 * key4 [31:0] = reserved
1558 *
1559 * Upper layer code will call this function separately
1560 * for TX and RX keys when these registers offsets are
1561 * used.
1562 */
Sujithf1dc5602008-10-29 10:16:30 +05301563 u32 mic0, mic2;
1564
1565 mic0 = get_unaligned_le32(k->kv_mic + 0);
1566 mic2 = get_unaligned_le32(k->kv_mic + 4);
Jouni Malinen672903b2009-03-02 15:06:31 +02001567
1568 /* Write MIC key[31:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301569 REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
1570 REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001571
1572 /* Write MIC key[63:32] */
Sujithf1dc5602008-10-29 10:16:30 +05301573 REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
1574 REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001575
1576 /* Write TX[63:32] and keyType(reserved) */
Sujithf1dc5602008-10-29 10:16:30 +05301577 REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
1578 REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
1579 AR_KEYTABLE_TYPE_CLR);
1580 }
Jouni Malinen672903b2009-03-02 15:06:31 +02001581
1582 /* MAC address registers are reserved for the MIC entry */
Sujithf1dc5602008-10-29 10:16:30 +05301583 REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
1584 REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
Jouni Malinen672903b2009-03-02 15:06:31 +02001585
1586 /*
1587 * Write the correct (un-inverted) key[47:0] last to enable
1588 * TKIP now that all other registers are set with correct
1589 * values.
1590 */
Sujithf1dc5602008-10-29 10:16:30 +05301591 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1592 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
1593 } else {
Jouni Malinen672903b2009-03-02 15:06:31 +02001594 /* Write key[47:0] */
Sujithf1dc5602008-10-29 10:16:30 +05301595 REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
1596 REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
Jouni Malinen672903b2009-03-02 15:06:31 +02001597
1598 /* Write key[95:48] */
Sujithf1dc5602008-10-29 10:16:30 +05301599 REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
1600 REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
Jouni Malinen672903b2009-03-02 15:06:31 +02001601
1602 /* Write key[127:96] and key type */
Sujithf1dc5602008-10-29 10:16:30 +05301603 REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
1604 REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
1605
Jouni Malinen672903b2009-03-02 15:06:31 +02001606 /* Write MAC address for the entry */
Sujithf1dc5602008-10-29 10:16:30 +05301607 (void) ath9k_hw_keysetmac(ah, entry, mac);
1608 }
1609
Sujithf1dc5602008-10-29 10:16:30 +05301610 return true;
1611}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001612EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
Sujithf1dc5602008-10-29 10:16:30 +05301613
Sujithcbe61d82009-02-09 13:27:12 +05301614bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
Sujithf1dc5602008-10-29 10:16:30 +05301615{
Sujith2660b812009-02-09 13:27:26 +05301616 if (entry < ah->caps.keycache_size) {
Sujithf1dc5602008-10-29 10:16:30 +05301617 u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
1618 if (val & AR_KEYTABLE_VALID)
1619 return true;
1620 }
1621 return false;
1622}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001623EXPORT_SYMBOL(ath9k_hw_keyisvalid);
Sujithf1dc5602008-10-29 10:16:30 +05301624
1625/******************************/
1626/* Power Management (Chipset) */
1627/******************************/
1628
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001629/*
1630 * Notify Power Mgt is disabled in self-generated frames.
1631 * If requested, force chip to sleep.
1632 */
Sujithcbe61d82009-02-09 13:27:12 +05301633static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301634{
1635 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1636 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001637 /*
1638 * Clear the RTC force wake bit to allow the
1639 * mac to go to sleep.
1640 */
Sujithf1dc5602008-10-29 10:16:30 +05301641 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1642 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001643 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301644 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1645
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001646 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301647 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301648 REG_CLR_BIT(ah, (AR_RTC_RESET),
1649 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301650 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001651}
1652
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001653/*
1654 * Notify Power Management is enabled in self-generating
1655 * frames. If request, set power mode of chip to
1656 * auto/normal. Duration in units of 128us (1/8 TU).
1657 */
Sujithcbe61d82009-02-09 13:27:12 +05301658static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659{
Sujithf1dc5602008-10-29 10:16:30 +05301660 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1661 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301662 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001663
Sujithf1dc5602008-10-29 10:16:30 +05301664 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001665 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301666 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1667 AR_RTC_FORCE_WAKE_ON_INT);
1668 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001669 /*
1670 * Clear the RTC force wake bit to allow the
1671 * mac to go to sleep.
1672 */
Sujithf1dc5602008-10-29 10:16:30 +05301673 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1674 AR_RTC_FORCE_WAKE_EN);
1675 }
1676 }
1677}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001678
Sujithcbe61d82009-02-09 13:27:12 +05301679static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301680{
1681 u32 val;
1682 int i;
1683
1684 if (setChip) {
1685 if ((REG_READ(ah, AR_RTC_STATUS) &
1686 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1687 if (ath9k_hw_set_reset_reg(ah,
1688 ATH9K_RESET_POWER_ON) != true) {
1689 return false;
1690 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001691 if (!AR_SREV_9300_20_OR_LATER(ah))
1692 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301693 }
1694 if (AR_SREV_9100(ah))
1695 REG_SET_BIT(ah, AR_RTC_RESET,
1696 AR_RTC_RESET_EN);
1697
1698 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1699 AR_RTC_FORCE_WAKE_EN);
1700 udelay(50);
1701
1702 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1703 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1704 if (val == AR_RTC_STATUS_ON)
1705 break;
1706 udelay(50);
1707 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1708 AR_RTC_FORCE_WAKE_EN);
1709 }
1710 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001711 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1712 "Failed to wakeup in %uus\n",
1713 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301714 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715 }
1716 }
1717
Sujithf1dc5602008-10-29 10:16:30 +05301718 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1719
1720 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721}
1722
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001723bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301724{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001725 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301726 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301727 static const char *modes[] = {
1728 "AWAKE",
1729 "FULL-SLEEP",
1730 "NETWORK SLEEP",
1731 "UNDEFINED"
1732 };
Sujithf1dc5602008-10-29 10:16:30 +05301733
Gabor Juhoscbdec972009-07-24 17:27:22 +02001734 if (ah->power_mode == mode)
1735 return status;
1736
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001737 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
1738 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301739
1740 switch (mode) {
1741 case ATH9K_PM_AWAKE:
1742 status = ath9k_hw_set_power_awake(ah, setChip);
1743 break;
1744 case ATH9K_PM_FULL_SLEEP:
1745 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301746 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301747 break;
1748 case ATH9K_PM_NETWORK_SLEEP:
1749 ath9k_set_power_network_sleep(ah, setChip);
1750 break;
1751 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001752 ath_print(common, ATH_DBG_FATAL,
1753 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301754 return false;
1755 }
Sujith2660b812009-02-09 13:27:26 +05301756 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301757
1758 return status;
1759}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001760EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301761
Sujithf1dc5602008-10-29 10:16:30 +05301762/*******************/
1763/* Beacon Handling */
1764/*******************/
1765
Sujithcbe61d82009-02-09 13:27:12 +05301766void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001767{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768 int flags = 0;
1769
Sujith2660b812009-02-09 13:27:26 +05301770 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001771
Sujith2660b812009-02-09 13:27:26 +05301772 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001773 case NL80211_IFTYPE_STATION:
1774 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001775 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1776 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1777 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1778 flags |= AR_TBTT_TIMER_EN;
1779 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001780 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001781 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001782 REG_SET_BIT(ah, AR_TXCFG,
1783 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1784 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1785 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301786 (ah->atim_window ? ah->
1787 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001788 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001789 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001790 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1791 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1792 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301793 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301794 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001795 REG_WRITE(ah, AR_NEXT_SWBA,
1796 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301797 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301798 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001799 flags |=
1800 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1801 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001802 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001803 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
1804 "%s: unsupported opmode: %d\n",
1805 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001806 return;
1807 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001808 }
1809
1810 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1811 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1812 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1813 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1814
1815 beacon_period &= ~ATH9K_BEACON_ENA;
1816 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001817 ath9k_hw_reset_tsf(ah);
1818 }
1819
1820 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1821}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001822EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001823
Sujithcbe61d82009-02-09 13:27:12 +05301824void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301825 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001826{
1827 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301828 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001829 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001830
1831 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1832
1833 REG_WRITE(ah, AR_BEACON_PERIOD,
1834 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1835 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1836 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1837
1838 REG_RMW_FIELD(ah, AR_RSSI_THR,
1839 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1840
1841 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1842
1843 if (bs->bs_sleepduration > beaconintval)
1844 beaconintval = bs->bs_sleepduration;
1845
1846 dtimperiod = bs->bs_dtimperiod;
1847 if (bs->bs_sleepduration > dtimperiod)
1848 dtimperiod = bs->bs_sleepduration;
1849
1850 if (beaconintval == dtimperiod)
1851 nextTbtt = bs->bs_nextdtim;
1852 else
1853 nextTbtt = bs->bs_nexttbtt;
1854
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001855 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1856 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1857 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1858 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001859
1860 REG_WRITE(ah, AR_NEXT_DTIM,
1861 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1862 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1863
1864 REG_WRITE(ah, AR_SLEEP1,
1865 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1866 | AR_SLEEP1_ASSUME_DTIM);
1867
Sujith60b67f52008-08-07 10:52:38 +05301868 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1870 else
1871 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1872
1873 REG_WRITE(ah, AR_SLEEP2,
1874 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1875
1876 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1877 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1878
1879 REG_SET_BIT(ah, AR_TIMER_MODE,
1880 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1881 AR_DTIM_TIMER_EN);
1882
Sujith4af9cf42009-02-12 10:06:47 +05301883 /* TSF Out of Range Threshold */
1884 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001886EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887
Sujithf1dc5602008-10-29 10:16:30 +05301888/*******************/
1889/* HW Capabilities */
1890/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001892int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001893{
Sujith2660b812009-02-09 13:27:26 +05301894 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001895 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001896 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001897 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001898
Sujithf1dc5602008-10-29 10:16:30 +05301899 u16 capField = 0, eeval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900
Sujithf74df6f2009-02-09 13:27:24 +05301901 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001902 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301903
Sujithf74df6f2009-02-09 13:27:24 +05301904 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Sujithfec0de12009-02-12 10:06:43 +05301905 if (AR_SREV_9285_10_OR_LATER(ah))
1906 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001907 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301908
Sujithf74df6f2009-02-09 13:27:24 +05301909 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301910
Sujith2660b812009-02-09 13:27:26 +05301911 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301912 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001913 if (regulatory->current_rd == 0x64 ||
1914 regulatory->current_rd == 0x65)
1915 regulatory->current_rd += 5;
1916 else if (regulatory->current_rd == 0x41)
1917 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001918 ath_print(common, ATH_DBG_REGULATORY,
1919 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920 }
Sujithdc2222a2008-08-14 13:26:55 +05301921
Sujithf74df6f2009-02-09 13:27:24 +05301922 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001923 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1924 ath_print(common, ATH_DBG_FATAL,
1925 "no band has been marked as supported in EEPROM.\n");
1926 return -EINVAL;
1927 }
1928
Sujithf1dc5602008-10-29 10:16:30 +05301929 bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930
Sujithf1dc5602008-10-29 10:16:30 +05301931 if (eeval & AR5416_OPFLAGS_11A) {
1932 set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05301933 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05301934 if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
1935 set_bit(ATH9K_MODE_11NA_HT20,
1936 pCap->wireless_modes);
1937 if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
1938 set_bit(ATH9K_MODE_11NA_HT40PLUS,
1939 pCap->wireless_modes);
1940 set_bit(ATH9K_MODE_11NA_HT40MINUS,
1941 pCap->wireless_modes);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942 }
1943 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001944 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945
Sujithf1dc5602008-10-29 10:16:30 +05301946 if (eeval & AR5416_OPFLAGS_11G) {
Sujithf1dc5602008-10-29 10:16:30 +05301947 set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
Sujith2660b812009-02-09 13:27:26 +05301948 if (ah->config.ht_enable) {
Sujithf1dc5602008-10-29 10:16:30 +05301949 if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
1950 set_bit(ATH9K_MODE_11NG_HT20,
1951 pCap->wireless_modes);
1952 if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
1953 set_bit(ATH9K_MODE_11NG_HT40PLUS,
1954 pCap->wireless_modes);
1955 set_bit(ATH9K_MODE_11NG_HT40MINUS,
1956 pCap->wireless_modes);
1957 }
1958 }
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001959 }
Sujithf1dc5602008-10-29 10:16:30 +05301960
Sujithf74df6f2009-02-09 13:27:24 +05301961 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001962 /*
1963 * For AR9271 we will temporarilly uses the rx chainmax as read from
1964 * the EEPROM.
1965 */
Sujith8147f5d2009-02-20 15:13:23 +05301966 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001967 !(eeval & AR5416_OPFLAGS_11A) &&
1968 !(AR_SREV_9271(ah)))
1969 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301970 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1971 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001972 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301973 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301974
Sujithd535a422009-02-09 13:27:06 +05301975 if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
Sujith2660b812009-02-09 13:27:26 +05301976 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301977
1978 pCap->low_2ghz_chan = 2312;
1979 pCap->high_2ghz_chan = 2732;
1980
1981 pCap->low_5ghz_chan = 4920;
1982 pCap->high_5ghz_chan = 6100;
1983
1984 pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
1985 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
1986 pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
1987
1988 pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
1989 pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
1990 pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
1991
Sujith2660b812009-02-09 13:27:26 +05301992 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301993 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1994 else
1995 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1996
1997 pCap->hw_caps |= ATH9K_HW_CAP_GTT;
1998 pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
1999 pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
2000 pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
2001
2002 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
2003 pCap->total_queues =
2004 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
2005 else
2006 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
2007
2008 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
2009 pCap->keycache_size =
2010 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
2011 else
2012 pCap->keycache_size = AR_KEYTABLE_SIZE;
2013
2014 pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05002015
2016 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
2017 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
2018 else
2019 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05302020
Sujith5b5fa352010-03-17 14:25:15 +05302021 if (AR_SREV_9271(ah))
2022 pCap->num_gpio_pins = AR9271_NUM_GPIO;
2023 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302024 pCap->num_gpio_pins = AR9285_NUM_GPIO;
2025 else if (AR_SREV_9280_10_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302026 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2027 else
2028 pCap->num_gpio_pins = AR_NUM_GPIO;
2029
Sujithf1dc5602008-10-29 10:16:30 +05302030 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
2031 pCap->hw_caps |= ATH9K_HW_CAP_CST;
2032 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
2033 } else {
2034 pCap->rts_aggr_limit = (8 * 1024);
2035 }
2036
2037 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
2038
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302039#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302040 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2041 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2042 ah->rfkill_gpio =
2043 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2044 ah->rfkill_polarity =
2045 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302046
2047 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2048 }
2049#endif
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302050 if (AR_SREV_9271(ah))
2051 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2052 else
2053 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302054
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302055 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302056 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2057 else
2058 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2059
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002060 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05302061 pCap->reg_cap =
2062 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2063 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
2064 AR_EEPROM_EEREGCAP_EN_KK_U2 |
2065 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
2066 } else {
2067 pCap->reg_cap =
2068 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
2069 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
2070 }
2071
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05302072 /* Advertise midband for AR5416 with FCC midband set in eeprom */
2073 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
2074 AR_SREV_5416(ah))
2075 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05302076
2077 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302078 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302079 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05302080 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05302081
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +05302082 if (AR_SREV_9280_10_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07002083 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002084 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
2085 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302086
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302087 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002088 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2089 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302090 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002091 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05302092 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05302093 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07002094 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05302095 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002096
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002097 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezce018052010-04-15 17:39:38 -04002098 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002099 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2100 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2101 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002102 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002103 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002104 } else {
2105 pCap->tx_desc_len = sizeof(struct ath_desc);
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002106 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002107
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002108 if (AR_SREV_9300_20_OR_LATER(ah))
2109 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2110
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002111 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002112}
2113
Sujithcbe61d82009-02-09 13:27:12 +05302114bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302115 u32 capability, u32 *result)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002117 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302118 switch (type) {
2119 case ATH9K_CAP_CIPHER:
2120 switch (capability) {
2121 case ATH9K_CIPHER_AES_CCM:
2122 case ATH9K_CIPHER_AES_OCB:
2123 case ATH9K_CIPHER_TKIP:
2124 case ATH9K_CIPHER_WEP:
2125 case ATH9K_CIPHER_MIC:
2126 case ATH9K_CIPHER_CLR:
2127 return true;
2128 default:
2129 return false;
2130 }
2131 case ATH9K_CAP_TKIP_MIC:
2132 switch (capability) {
2133 case 0:
2134 return true;
2135 case 1:
Sujith2660b812009-02-09 13:27:26 +05302136 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302137 AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
2138 false;
2139 }
2140 case ATH9K_CAP_TKIP_SPLIT:
Sujith2660b812009-02-09 13:27:26 +05302141 return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
Sujithf1dc5602008-10-29 10:16:30 +05302142 false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302143 case ATH9K_CAP_MCAST_KEYSRCH:
2144 switch (capability) {
2145 case 0:
2146 return true;
2147 case 1:
2148 if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
2149 return false;
2150 } else {
Sujith2660b812009-02-09 13:27:26 +05302151 return (ah->sta_id1_defaults &
Sujithf1dc5602008-10-29 10:16:30 +05302152 AR_STA_ID1_MCAST_KSRCH) ? true :
2153 false;
2154 }
2155 }
2156 return false;
Sujithf1dc5602008-10-29 10:16:30 +05302157 case ATH9K_CAP_TXPOW:
2158 switch (capability) {
2159 case 0:
2160 return 0;
2161 case 1:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002162 *result = regulatory->power_limit;
Sujithf1dc5602008-10-29 10:16:30 +05302163 return 0;
2164 case 2:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002165 *result = regulatory->max_power_level;
Sujithf1dc5602008-10-29 10:16:30 +05302166 return 0;
2167 case 3:
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002168 *result = regulatory->tp_scale;
Sujithf1dc5602008-10-29 10:16:30 +05302169 return 0;
2170 }
2171 return false;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05302172 case ATH9K_CAP_DS:
2173 return (AR_SREV_9280_20_OR_LATER(ah) &&
2174 (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
2175 ? false : true;
Sujithf1dc5602008-10-29 10:16:30 +05302176 default:
2177 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178 }
Sujithf1dc5602008-10-29 10:16:30 +05302179}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002180EXPORT_SYMBOL(ath9k_hw_getcapability);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002181
Sujithcbe61d82009-02-09 13:27:12 +05302182bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
Sujithf1dc5602008-10-29 10:16:30 +05302183 u32 capability, u32 setting, int *status)
2184{
Sujithf1dc5602008-10-29 10:16:30 +05302185 switch (type) {
2186 case ATH9K_CAP_TKIP_MIC:
2187 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302188 ah->sta_id1_defaults |=
Sujithf1dc5602008-10-29 10:16:30 +05302189 AR_STA_ID1_CRPT_MIC_ENABLE;
2190 else
Sujith2660b812009-02-09 13:27:26 +05302191 ah->sta_id1_defaults &=
Sujithf1dc5602008-10-29 10:16:30 +05302192 ~AR_STA_ID1_CRPT_MIC_ENABLE;
2193 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302194 case ATH9K_CAP_MCAST_KEYSRCH:
2195 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302196 ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302197 else
Sujith2660b812009-02-09 13:27:26 +05302198 ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
Sujithf1dc5602008-10-29 10:16:30 +05302199 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302200 default:
2201 return false;
2202 }
2203}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002204EXPORT_SYMBOL(ath9k_hw_setcapability);
Sujithf1dc5602008-10-29 10:16:30 +05302205
2206/****************************/
2207/* GPIO / RFKILL / Antennae */
2208/****************************/
2209
Sujithcbe61d82009-02-09 13:27:12 +05302210static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302211 u32 gpio, u32 type)
2212{
2213 int addr;
2214 u32 gpio_shift, tmp;
2215
2216 if (gpio > 11)
2217 addr = AR_GPIO_OUTPUT_MUX3;
2218 else if (gpio > 5)
2219 addr = AR_GPIO_OUTPUT_MUX2;
2220 else
2221 addr = AR_GPIO_OUTPUT_MUX1;
2222
2223 gpio_shift = (gpio % 6) * 5;
2224
2225 if (AR_SREV_9280_20_OR_LATER(ah)
2226 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2227 REG_RMW(ah, addr, (type << gpio_shift),
2228 (0x1f << gpio_shift));
2229 } else {
2230 tmp = REG_READ(ah, addr);
2231 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2232 tmp &= ~(0x1f << gpio_shift);
2233 tmp |= (type << gpio_shift);
2234 REG_WRITE(ah, addr, tmp);
2235 }
2236}
2237
Sujithcbe61d82009-02-09 13:27:12 +05302238void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302239{
2240 u32 gpio_shift;
2241
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002242 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302243
2244 gpio_shift = gpio << 1;
2245
2246 REG_RMW(ah,
2247 AR_GPIO_OE_OUT,
2248 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2249 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2250}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002251EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302252
Sujithcbe61d82009-02-09 13:27:12 +05302253u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302254{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302255#define MS_REG_READ(x, y) \
2256 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2257
Sujith2660b812009-02-09 13:27:26 +05302258 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302259 return 0xffffffff;
2260
Felix Fietkau783dfca2010-04-15 17:38:11 -04002261 if (AR_SREV_9300_20_OR_LATER(ah))
2262 return MS_REG_READ(AR9300, gpio) != 0;
2263 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302264 return MS_REG_READ(AR9271, gpio) != 0;
2265 else if (AR_SREV_9287_10_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302266 return MS_REG_READ(AR9287, gpio) != 0;
2267 else if (AR_SREV_9285_10_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302268 return MS_REG_READ(AR9285, gpio) != 0;
2269 else if (AR_SREV_9280_10_OR_LATER(ah))
2270 return MS_REG_READ(AR928X, gpio) != 0;
2271 else
2272 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302273}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002274EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302275
Sujithcbe61d82009-02-09 13:27:12 +05302276void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302277 u32 ah_signal_type)
2278{
2279 u32 gpio_shift;
2280
2281 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2282
2283 gpio_shift = 2 * gpio;
2284
2285 REG_RMW(ah,
2286 AR_GPIO_OE_OUT,
2287 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2288 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2289}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002290EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302291
Sujithcbe61d82009-02-09 13:27:12 +05302292void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302293{
Sujith5b5fa352010-03-17 14:25:15 +05302294 if (AR_SREV_9271(ah))
2295 val = ~val;
2296
Sujithf1dc5602008-10-29 10:16:30 +05302297 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2298 AR_GPIO_BIT(gpio));
2299}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002300EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302301
Sujithcbe61d82009-02-09 13:27:12 +05302302u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302303{
2304 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2305}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002306EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302307
Sujithcbe61d82009-02-09 13:27:12 +05302308void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302309{
2310 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2311}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002312EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302313
Sujithf1dc5602008-10-29 10:16:30 +05302314/*********************/
2315/* General Operation */
2316/*********************/
2317
Sujithcbe61d82009-02-09 13:27:12 +05302318u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302319{
2320 u32 bits = REG_READ(ah, AR_RX_FILTER);
2321 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2322
2323 if (phybits & AR_PHY_ERR_RADAR)
2324 bits |= ATH9K_RX_FILTER_PHYRADAR;
2325 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2326 bits |= ATH9K_RX_FILTER_PHYERR;
2327
2328 return bits;
2329}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002330EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302331
Sujithcbe61d82009-02-09 13:27:12 +05302332void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302333{
2334 u32 phybits;
2335
Sujith7ea310b2009-09-03 12:08:43 +05302336 REG_WRITE(ah, AR_RX_FILTER, bits);
2337
Sujithf1dc5602008-10-29 10:16:30 +05302338 phybits = 0;
2339 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2340 phybits |= AR_PHY_ERR_RADAR;
2341 if (bits & ATH9K_RX_FILTER_PHYERR)
2342 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2343 REG_WRITE(ah, AR_PHY_ERR, phybits);
2344
2345 if (phybits)
2346 REG_WRITE(ah, AR_RXCFG,
2347 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2348 else
2349 REG_WRITE(ah, AR_RXCFG,
2350 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
2351}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002352EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302353
Sujithcbe61d82009-02-09 13:27:12 +05302354bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302355{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302356 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2357 return false;
2358
2359 ath9k_hw_init_pll(ah, NULL);
2360 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302361}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002362EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302363
Sujithcbe61d82009-02-09 13:27:12 +05302364bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302365{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002366 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302367 return false;
2368
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302369 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2370 return false;
2371
2372 ath9k_hw_init_pll(ah, NULL);
2373 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302374}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002375EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302376
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002377void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
Sujithf1dc5602008-10-29 10:16:30 +05302378{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002379 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302380 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002381 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302382
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002383 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302384
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002385 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002386 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002387 channel->max_antenna_gain * 2,
2388 channel->max_power * 2,
2389 min((u32) MAX_RATE_POWER,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002390 (u32) regulatory->power_limit));
Sujithf1dc5602008-10-29 10:16:30 +05302391}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002392EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302393
Sujithcbe61d82009-02-09 13:27:12 +05302394void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
Sujithf1dc5602008-10-29 10:16:30 +05302395{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002396 memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
Sujithf1dc5602008-10-29 10:16:30 +05302397}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002398EXPORT_SYMBOL(ath9k_hw_setmac);
Sujithf1dc5602008-10-29 10:16:30 +05302399
Sujithcbe61d82009-02-09 13:27:12 +05302400void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302401{
Sujith2660b812009-02-09 13:27:26 +05302402 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302403}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002404EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302405
Sujithcbe61d82009-02-09 13:27:12 +05302406void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302407{
2408 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2409 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2410}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002411EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302412
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002413void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302414{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002415 struct ath_common *common = ath9k_hw_common(ah);
2416
2417 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2418 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2419 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302420}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002421EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302422
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002423#define ATH9K_MAX_TSF_READ 10
2424
Sujithcbe61d82009-02-09 13:27:12 +05302425u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302426{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002427 u32 tsf_lower, tsf_upper1, tsf_upper2;
2428 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302429
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002430 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2431 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2432 tsf_lower = REG_READ(ah, AR_TSF_L32);
2433 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2434 if (tsf_upper2 == tsf_upper1)
2435 break;
2436 tsf_upper1 = tsf_upper2;
2437 }
Sujithf1dc5602008-10-29 10:16:30 +05302438
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002439 WARN_ON( i == ATH9K_MAX_TSF_READ );
2440
2441 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302442}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002443EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302444
Sujithcbe61d82009-02-09 13:27:12 +05302445void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002446{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002447 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002448 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002449}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002450EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002451
Sujithcbe61d82009-02-09 13:27:12 +05302452void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302453{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002454 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2455 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002456 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
2457 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002458
Sujithf1dc5602008-10-29 10:16:30 +05302459 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002460}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002461EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002462
Sujith54e4cec2009-08-07 09:45:09 +05302463void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002464{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002465 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302466 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002467 else
Sujith2660b812009-02-09 13:27:26 +05302468 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002469}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002470EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471
Luis R. Rodriguez30cbd422009-11-03 16:10:46 -08002472/*
2473 * Extend 15-bit time stamp from rx descriptor to
2474 * a full 64-bit TSF using the current h/w TSF.
2475*/
2476u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
2477{
2478 u64 tsf;
2479
2480 tsf = ath9k_hw_gettsf64(ah);
2481 if ((tsf & 0x7fff) < rstamp)
2482 tsf -= 0x8000;
2483 return (tsf & ~0x7fff) | rstamp;
2484}
2485EXPORT_SYMBOL(ath9k_hw_extend_tsf);
2486
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002487void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002488{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002489 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302490 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002491
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002492 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302493 macmode = AR_2040_JOINED_RX_CLEAR;
2494 else
2495 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002496
Sujithf1dc5602008-10-29 10:16:30 +05302497 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002498}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302499
2500/* HW Generic timers configuration */
2501
2502static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2503{
2504 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2505 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2506 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2507 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2508 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2509 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2510 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2511 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2512 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2513 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2514 AR_NDP2_TIMER_MODE, 0x0002},
2515 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2516 AR_NDP2_TIMER_MODE, 0x0004},
2517 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2518 AR_NDP2_TIMER_MODE, 0x0008},
2519 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2520 AR_NDP2_TIMER_MODE, 0x0010},
2521 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2522 AR_NDP2_TIMER_MODE, 0x0020},
2523 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2524 AR_NDP2_TIMER_MODE, 0x0040},
2525 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2526 AR_NDP2_TIMER_MODE, 0x0080}
2527};
2528
2529/* HW generic timer primitives */
2530
2531/* compute and clear index of rightmost 1 */
2532static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2533{
2534 u32 b;
2535
2536 b = *mask;
2537 b &= (0-b);
2538 *mask &= ~b;
2539 b *= debruijn32;
2540 b >>= 27;
2541
2542 return timer_table->gen_timer_index[b];
2543}
2544
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +05302545u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302546{
2547 return REG_READ(ah, AR_TSF_L32);
2548}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002549EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302550
2551struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2552 void (*trigger)(void *),
2553 void (*overflow)(void *),
2554 void *arg,
2555 u8 timer_index)
2556{
2557 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2558 struct ath_gen_timer *timer;
2559
2560 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2561
2562 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002563 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2564 "Failed to allocate memory"
2565 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302566 return NULL;
2567 }
2568
2569 /* allocate a hardware generic timer slot */
2570 timer_table->timers[timer_index] = timer;
2571 timer->index = timer_index;
2572 timer->trigger = trigger;
2573 timer->overflow = overflow;
2574 timer->arg = arg;
2575
2576 return timer;
2577}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002578EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302579
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002580void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2581 struct ath_gen_timer *timer,
2582 u32 timer_next,
2583 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302584{
2585 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2586 u32 tsf;
2587
2588 BUG_ON(!timer_period);
2589
2590 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2591
2592 tsf = ath9k_hw_gettsf32(ah);
2593
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002594 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2595 "curent tsf %x period %x"
2596 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302597
2598 /*
2599 * Pull timer_next forward if the current TSF already passed it
2600 * because of software latency
2601 */
2602 if (timer_next < tsf)
2603 timer_next = tsf + timer_period;
2604
2605 /*
2606 * Program generic timer registers
2607 */
2608 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2609 timer_next);
2610 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2611 timer_period);
2612 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2613 gen_tmr_configuration[timer->index].mode_mask);
2614
2615 /* Enable both trigger and thresh interrupt masks */
2616 REG_SET_BIT(ah, AR_IMR_S5,
2617 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2618 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302619}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002620EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302621
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002622void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302623{
2624 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2625
2626 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2627 (timer->index >= ATH_MAX_GEN_TIMER)) {
2628 return;
2629 }
2630
2631 /* Clear generic timer enable bits. */
2632 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2633 gen_tmr_configuration[timer->index].mode_mask);
2634
2635 /* Disable both trigger and thresh interrupt masks */
2636 REG_CLR_BIT(ah, AR_IMR_S5,
2637 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2638 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2639
2640 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302641}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002642EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302643
2644void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2645{
2646 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2647
2648 /* free the hardware generic timer slot */
2649 timer_table->timers[timer->index] = NULL;
2650 kfree(timer);
2651}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002652EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302653
2654/*
2655 * Generic Timer Interrupts handling
2656 */
2657void ath_gen_timer_isr(struct ath_hw *ah)
2658{
2659 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2660 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002661 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302662 u32 trigger_mask, thresh_mask, index;
2663
2664 /* get hardware generic timer interrupt status */
2665 trigger_mask = ah->intr_gen_timer_trigger;
2666 thresh_mask = ah->intr_gen_timer_thresh;
2667 trigger_mask &= timer_table->timer_mask.val;
2668 thresh_mask &= timer_table->timer_mask.val;
2669
2670 trigger_mask &= ~thresh_mask;
2671
2672 while (thresh_mask) {
2673 index = rightmost_index(timer_table, &thresh_mask);
2674 timer = timer_table->timers[index];
2675 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002676 ath_print(common, ATH_DBG_HWTIMER,
2677 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302678 timer->overflow(timer->arg);
2679 }
2680
2681 while (trigger_mask) {
2682 index = rightmost_index(timer_table, &trigger_mask);
2683 timer = timer_table->timers[index];
2684 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002685 ath_print(common, ATH_DBG_HWTIMER,
2686 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302687 timer->trigger(timer->arg);
2688 }
2689}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002690EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002691
Sujith05020d22010-03-17 14:25:23 +05302692/********/
2693/* HTC */
2694/********/
2695
2696void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2697{
2698 ah->htc_reset_init = true;
2699}
2700EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2701
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002702static struct {
2703 u32 version;
2704 const char * name;
2705} ath_mac_bb_names[] = {
2706 /* Devices with external radios */
2707 { AR_SREV_VERSION_5416_PCI, "5416" },
2708 { AR_SREV_VERSION_5416_PCIE, "5418" },
2709 { AR_SREV_VERSION_9100, "9100" },
2710 { AR_SREV_VERSION_9160, "9160" },
2711 /* Single-chip solutions */
2712 { AR_SREV_VERSION_9280, "9280" },
2713 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002714 { AR_SREV_VERSION_9287, "9287" },
2715 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002716 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002717};
2718
2719/* For devices with external radios */
2720static struct {
2721 u16 version;
2722 const char * name;
2723} ath_rf_names[] = {
2724 { 0, "5133" },
2725 { AR_RAD5133_SREV_MAJOR, "5133" },
2726 { AR_RAD5122_SREV_MAJOR, "5122" },
2727 { AR_RAD2133_SREV_MAJOR, "2133" },
2728 { AR_RAD2122_SREV_MAJOR, "2122" }
2729};
2730
2731/*
2732 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2733 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002734static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002735{
2736 int i;
2737
2738 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2739 if (ath_mac_bb_names[i].version == mac_bb_version) {
2740 return ath_mac_bb_names[i].name;
2741 }
2742 }
2743
2744 return "????";
2745}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002746
2747/*
2748 * Return the RF name. "????" is returned if the RF is unknown.
2749 * Used for devices with external radios.
2750 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002751static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002752{
2753 int i;
2754
2755 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2756 if (ath_rf_names[i].version == rf_version) {
2757 return ath_rf_names[i].name;
2758 }
2759 }
2760
2761 return "????";
2762}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002763
2764void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2765{
2766 int used;
2767
2768 /* chipsets >= AR9280 are single-chip */
2769 if (AR_SREV_9280_10_OR_LATER(ah)) {
2770 used = snprintf(hw_name, len,
2771 "Atheros AR%s Rev:%x",
2772 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2773 ah->hw_version.macRev);
2774 }
2775 else {
2776 used = snprintf(hw_name, len,
2777 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2778 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2779 ah->hw_version.macRev,
2780 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2781 AR_RADIO_SREV_MAJOR)),
2782 ah->hw_version.phyRev);
2783 }
2784
2785 hw_name[used] = '\0';
2786}
2787EXPORT_SYMBOL(ath9k_hw_name);