Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 32 | #include "i915_gem_dmabuf.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 33 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 34 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 36 | #include "intel_frontbuffer.h" |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 37 | #include "intel_mocs.h" |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 38 | #include <linux/reservation.h> |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 39 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 41 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 43 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 44 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 45 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 46 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 47 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 48 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 49 | enum i915_cache_level level) |
| 50 | { |
| 51 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 52 | } |
| 53 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 54 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 55 | { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 56 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 57 | return false; |
| 58 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 59 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 60 | return true; |
| 61 | |
| 62 | return obj->pin_display; |
| 63 | } |
| 64 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 65 | static int |
| 66 | insert_mappable_node(struct drm_i915_private *i915, |
| 67 | struct drm_mm_node *node, u32 size) |
| 68 | { |
| 69 | memset(node, 0, sizeof(*node)); |
| 70 | return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node, |
| 71 | size, 0, 0, 0, |
| 72 | i915->ggtt.mappable_end, |
| 73 | DRM_MM_SEARCH_DEFAULT, |
| 74 | DRM_MM_CREATE_DEFAULT); |
| 75 | } |
| 76 | |
| 77 | static void |
| 78 | remove_mappable_node(struct drm_mm_node *node) |
| 79 | { |
| 80 | drm_mm_remove_node(node); |
| 81 | } |
| 82 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 83 | /* some bookkeeping */ |
| 84 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 85 | size_t size) |
| 86 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 87 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 88 | dev_priv->mm.object_count++; |
| 89 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 90 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 94 | size_t size) |
| 95 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 96 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 97 | dev_priv->mm.object_count--; |
| 98 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 99 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 100 | } |
| 101 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 102 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 103 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 104 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 105 | int ret; |
| 106 | |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 107 | if (!i915_reset_in_progress(error)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 108 | return 0; |
| 109 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 110 | /* |
| 111 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 112 | * userspace. If it takes that long something really bad is going on and |
| 113 | * we should simply try to bail out and fail as gracefully as possible. |
| 114 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 115 | ret = wait_event_interruptible_timeout(error->reset_queue, |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 116 | !i915_reset_in_progress(error), |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 117 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 118 | if (ret == 0) { |
| 119 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 120 | return -EIO; |
| 121 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 122 | return ret; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 123 | } else { |
| 124 | return 0; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 125 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 126 | } |
| 127 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 128 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 129 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 130 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 131 | int ret; |
| 132 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 133 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 134 | if (ret) |
| 135 | return ret; |
| 136 | |
| 137 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 138 | if (ret) |
| 139 | return ret; |
| 140 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 141 | return 0; |
| 142 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 143 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 144 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 145 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 146 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 147 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 148 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 149 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 150 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 151 | struct i915_vma *vma; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 152 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 153 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 154 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 155 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 156 | list_for_each_entry(vma, &ggtt->base.active_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 157 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 158 | pinned += vma->node.size; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 159 | list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 160 | if (i915_vma_is_pinned(vma)) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 161 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 162 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 163 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 164 | args->aper_size = ggtt->base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 165 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 166 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 167 | return 0; |
| 168 | } |
| 169 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 170 | static int |
| 171 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 172 | { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 173 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 174 | char *vaddr = obj->phys_handle->vaddr; |
| 175 | struct sg_table *st; |
| 176 | struct scatterlist *sg; |
| 177 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 178 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 179 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
| 180 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 181 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 182 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 183 | struct page *page; |
| 184 | char *src; |
| 185 | |
| 186 | page = shmem_read_mapping_page(mapping, i); |
| 187 | if (IS_ERR(page)) |
| 188 | return PTR_ERR(page); |
| 189 | |
| 190 | src = kmap_atomic(page); |
| 191 | memcpy(vaddr, src, PAGE_SIZE); |
| 192 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 193 | kunmap_atomic(src); |
| 194 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 195 | put_page(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 196 | vaddr += PAGE_SIZE; |
| 197 | } |
| 198 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 199 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 200 | |
| 201 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 202 | if (st == NULL) |
| 203 | return -ENOMEM; |
| 204 | |
| 205 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 206 | kfree(st); |
| 207 | return -ENOMEM; |
| 208 | } |
| 209 | |
| 210 | sg = st->sgl; |
| 211 | sg->offset = 0; |
| 212 | sg->length = obj->base.size; |
| 213 | |
| 214 | sg_dma_address(sg) = obj->phys_handle->busaddr; |
| 215 | sg_dma_len(sg) = obj->base.size; |
| 216 | |
| 217 | obj->pages = st; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 218 | return 0; |
| 219 | } |
| 220 | |
| 221 | static void |
| 222 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj) |
| 223 | { |
| 224 | int ret; |
| 225 | |
| 226 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
| 227 | |
| 228 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 229 | if (WARN_ON(ret)) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 230 | /* In the event of a disaster, abandon all caches and |
| 231 | * hope for the best. |
| 232 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 233 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 234 | } |
| 235 | |
| 236 | if (obj->madv == I915_MADV_DONTNEED) |
| 237 | obj->dirty = 0; |
| 238 | |
| 239 | if (obj->dirty) { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 240 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 241 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 242 | int i; |
| 243 | |
| 244 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 245 | struct page *page; |
| 246 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 247 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 248 | page = shmem_read_mapping_page(mapping, i); |
| 249 | if (IS_ERR(page)) |
| 250 | continue; |
| 251 | |
| 252 | dst = kmap_atomic(page); |
| 253 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 254 | memcpy(dst, vaddr, PAGE_SIZE); |
| 255 | kunmap_atomic(dst); |
| 256 | |
| 257 | set_page_dirty(page); |
| 258 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 259 | mark_page_accessed(page); |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 260 | put_page(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 261 | vaddr += PAGE_SIZE; |
| 262 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 263 | obj->dirty = 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 264 | } |
| 265 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 266 | sg_free_table(obj->pages); |
| 267 | kfree(obj->pages); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | static void |
| 271 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 272 | { |
| 273 | drm_pci_free(obj->base.dev, obj->phys_handle); |
| 274 | } |
| 275 | |
| 276 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 277 | .get_pages = i915_gem_object_get_pages_phys, |
| 278 | .put_pages = i915_gem_object_put_pages_phys, |
| 279 | .release = i915_gem_object_release_phys, |
| 280 | }; |
| 281 | |
Chris Wilson | 35a9611 | 2016-08-14 18:44:40 +0100 | [diff] [blame] | 282 | int i915_gem_object_unbind(struct drm_i915_gem_object *obj) |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 283 | { |
| 284 | struct i915_vma *vma; |
| 285 | LIST_HEAD(still_in_list); |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 286 | int ret; |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 287 | |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 288 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 289 | |
| 290 | /* Closed vma are removed from the obj->vma_list - but they may |
| 291 | * still have an active binding on the object. To remove those we |
| 292 | * must wait for all rendering to complete to the object (as unbinding |
| 293 | * must anyway), and retire the requests. |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 294 | */ |
Chris Wilson | 02bef8f | 2016-08-14 18:44:41 +0100 | [diff] [blame] | 295 | ret = i915_gem_object_wait_rendering(obj, false); |
| 296 | if (ret) |
| 297 | return ret; |
| 298 | |
| 299 | i915_gem_retire_requests(to_i915(obj->base.dev)); |
| 300 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 301 | while ((vma = list_first_entry_or_null(&obj->vma_list, |
| 302 | struct i915_vma, |
| 303 | obj_link))) { |
| 304 | list_move_tail(&vma->obj_link, &still_in_list); |
| 305 | ret = i915_vma_unbind(vma); |
| 306 | if (ret) |
| 307 | break; |
| 308 | } |
| 309 | list_splice(&still_in_list, &obj->vma_list); |
| 310 | |
| 311 | return ret; |
| 312 | } |
| 313 | |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 314 | /** |
| 315 | * Ensures that all rendering to the object has completed and the object is |
| 316 | * safe to unbind from the GTT or access from the CPU. |
| 317 | * @obj: i915 gem object |
| 318 | * @readonly: waiting for just read access or read-write access |
| 319 | */ |
| 320 | int |
| 321 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 322 | bool readonly) |
| 323 | { |
| 324 | struct reservation_object *resv; |
| 325 | struct i915_gem_active *active; |
| 326 | unsigned long active_mask; |
| 327 | int idx; |
| 328 | |
| 329 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 330 | |
| 331 | if (!readonly) { |
| 332 | active = obj->last_read; |
| 333 | active_mask = i915_gem_object_get_active(obj); |
| 334 | } else { |
| 335 | active_mask = 1; |
| 336 | active = &obj->last_write; |
| 337 | } |
| 338 | |
| 339 | for_each_active(active_mask, idx) { |
| 340 | int ret; |
| 341 | |
| 342 | ret = i915_gem_active_wait(&active[idx], |
| 343 | &obj->base.dev->struct_mutex); |
| 344 | if (ret) |
| 345 | return ret; |
| 346 | } |
| 347 | |
| 348 | resv = i915_gem_object_get_dmabuf_resv(obj); |
| 349 | if (resv) { |
| 350 | long err; |
| 351 | |
| 352 | err = reservation_object_wait_timeout_rcu(resv, !readonly, true, |
| 353 | MAX_SCHEDULE_TIMEOUT); |
| 354 | if (err < 0) |
| 355 | return err; |
| 356 | } |
| 357 | |
| 358 | return 0; |
| 359 | } |
| 360 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 361 | /* A nonblocking variant of the above wait. Must be called prior to |
| 362 | * acquiring the mutex for the object, as the object state may change |
| 363 | * during this call. A reference must be held by the caller for the object. |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 364 | */ |
| 365 | static __must_check int |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 366 | __unsafe_wait_rendering(struct drm_i915_gem_object *obj, |
| 367 | struct intel_rps_client *rps, |
| 368 | bool readonly) |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 369 | { |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 370 | struct i915_gem_active *active; |
| 371 | unsigned long active_mask; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 372 | int idx; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 373 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 374 | active_mask = __I915_BO_ACTIVE(obj); |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 375 | if (!active_mask) |
| 376 | return 0; |
| 377 | |
| 378 | if (!readonly) { |
| 379 | active = obj->last_read; |
| 380 | } else { |
| 381 | active_mask = 1; |
| 382 | active = &obj->last_write; |
| 383 | } |
| 384 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 385 | for_each_active(active_mask, idx) { |
| 386 | int ret; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 387 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 388 | ret = i915_gem_active_wait_unlocked(&active[idx], |
| 389 | true, NULL, rps); |
| 390 | if (ret) |
| 391 | return ret; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 392 | } |
| 393 | |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 394 | return 0; |
Chris Wilson | 00e60f2 | 2016-08-04 16:32:40 +0100 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 398 | { |
| 399 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 400 | |
| 401 | return &fpriv->rps; |
| 402 | } |
| 403 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 404 | int |
| 405 | i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
| 406 | int align) |
| 407 | { |
| 408 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 409 | int ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 410 | |
| 411 | if (obj->phys_handle) { |
| 412 | if ((unsigned long)obj->phys_handle->vaddr & (align -1)) |
| 413 | return -EBUSY; |
| 414 | |
| 415 | return 0; |
| 416 | } |
| 417 | |
| 418 | if (obj->madv != I915_MADV_WILLNEED) |
| 419 | return -EFAULT; |
| 420 | |
| 421 | if (obj->base.filp == NULL) |
| 422 | return -EINVAL; |
| 423 | |
Chris Wilson | 4717ca9 | 2016-08-04 07:52:28 +0100 | [diff] [blame] | 424 | ret = i915_gem_object_unbind(obj); |
| 425 | if (ret) |
| 426 | return ret; |
| 427 | |
| 428 | ret = i915_gem_object_put_pages(obj); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 429 | if (ret) |
| 430 | return ret; |
| 431 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 432 | /* create a new object */ |
| 433 | phys = drm_pci_alloc(obj->base.dev, obj->base.size, align); |
| 434 | if (!phys) |
| 435 | return -ENOMEM; |
| 436 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 437 | obj->phys_handle = phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 438 | obj->ops = &i915_gem_phys_ops; |
| 439 | |
| 440 | return i915_gem_object_get_pages(obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 441 | } |
| 442 | |
| 443 | static int |
| 444 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 445 | struct drm_i915_gem_pwrite *args, |
| 446 | struct drm_file *file_priv) |
| 447 | { |
| 448 | struct drm_device *dev = obj->base.dev; |
| 449 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 450 | char __user *user_data = u64_to_user_ptr(args->data_ptr); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 451 | int ret = 0; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 452 | |
| 453 | /* We manually control the domain here and pretend that it |
| 454 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 455 | */ |
| 456 | ret = i915_gem_object_wait_rendering(obj, false); |
| 457 | if (ret) |
| 458 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 459 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 460 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 461 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 462 | unsigned long unwritten; |
| 463 | |
| 464 | /* The physical object once assigned is fixed for the lifetime |
| 465 | * of the obj, so we can safely drop the lock and continue |
| 466 | * to access vaddr. |
| 467 | */ |
| 468 | mutex_unlock(&dev->struct_mutex); |
| 469 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 470 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 471 | if (unwritten) { |
| 472 | ret = -EFAULT; |
| 473 | goto out; |
| 474 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 475 | } |
| 476 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 477 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 478 | i915_gem_chipset_flush(to_i915(dev)); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 479 | |
| 480 | out: |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 481 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 482 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 483 | } |
| 484 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 485 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 486 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 487 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 488 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 489 | } |
| 490 | |
| 491 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 492 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 493 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 494 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 495 | } |
| 496 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 497 | static int |
| 498 | i915_gem_create(struct drm_file *file, |
| 499 | struct drm_device *dev, |
| 500 | uint64_t size, |
| 501 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 502 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 503 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 504 | int ret; |
| 505 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 506 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 507 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 508 | if (size == 0) |
| 509 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 510 | |
| 511 | /* Allocate the new object */ |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 512 | obj = i915_gem_object_create(dev, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 513 | if (IS_ERR(obj)) |
| 514 | return PTR_ERR(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 515 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 516 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 517 | /* drop reference from allocate - handle holds it now */ |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 518 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 519 | if (ret) |
| 520 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 521 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 522 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 523 | return 0; |
| 524 | } |
| 525 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 526 | int |
| 527 | i915_gem_dumb_create(struct drm_file *file, |
| 528 | struct drm_device *dev, |
| 529 | struct drm_mode_create_dumb *args) |
| 530 | { |
| 531 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 532 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 533 | args->size = args->pitch * args->height; |
| 534 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 535 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 536 | } |
| 537 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 538 | /** |
| 539 | * Creates a new mm object and returns a handle to it. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 540 | * @dev: drm device pointer |
| 541 | * @data: ioctl data blob |
| 542 | * @file: drm file pointer |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 543 | */ |
| 544 | int |
| 545 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 546 | struct drm_file *file) |
| 547 | { |
| 548 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 549 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 550 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 551 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 552 | } |
| 553 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 554 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 555 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 556 | const char *gpu_vaddr, int gpu_offset, |
| 557 | int length) |
| 558 | { |
| 559 | int ret, cpu_offset = 0; |
| 560 | |
| 561 | while (length > 0) { |
| 562 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 563 | int this_length = min(cacheline_end - gpu_offset, length); |
| 564 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 565 | |
| 566 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 567 | gpu_vaddr + swizzled_gpu_offset, |
| 568 | this_length); |
| 569 | if (ret) |
| 570 | return ret + length; |
| 571 | |
| 572 | cpu_offset += this_length; |
| 573 | gpu_offset += this_length; |
| 574 | length -= this_length; |
| 575 | } |
| 576 | |
| 577 | return 0; |
| 578 | } |
| 579 | |
| 580 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 581 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 582 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 583 | int length) |
| 584 | { |
| 585 | int ret, cpu_offset = 0; |
| 586 | |
| 587 | while (length > 0) { |
| 588 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 589 | int this_length = min(cacheline_end - gpu_offset, length); |
| 590 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 591 | |
| 592 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 593 | cpu_vaddr + cpu_offset, |
| 594 | this_length); |
| 595 | if (ret) |
| 596 | return ret + length; |
| 597 | |
| 598 | cpu_offset += this_length; |
| 599 | gpu_offset += this_length; |
| 600 | length -= this_length; |
| 601 | } |
| 602 | |
| 603 | return 0; |
| 604 | } |
| 605 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 606 | /* |
| 607 | * Pins the specified object's pages and synchronizes the object with |
| 608 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 609 | * flush the object from the CPU cache. |
| 610 | */ |
| 611 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 612 | unsigned int *needs_clflush) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 613 | { |
| 614 | int ret; |
| 615 | |
| 616 | *needs_clflush = 0; |
| 617 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 618 | if (!i915_gem_object_has_struct_page(obj)) |
| 619 | return -ENODEV; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 620 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 621 | ret = i915_gem_object_wait_rendering(obj, true); |
| 622 | if (ret) |
| 623 | return ret; |
| 624 | |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 625 | i915_gem_object_flush_gtt_write_domain(obj); |
| 626 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 627 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 628 | * read domain and manually flush cachelines (if required). This |
| 629 | * optimizes for the case when the gpu will dirty the data |
| 630 | * anyway again before the next pread happens. |
| 631 | */ |
| 632 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 633 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 634 | obj->cache_level); |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 635 | |
| 636 | ret = i915_gem_object_get_pages(obj); |
| 637 | if (ret) |
| 638 | return ret; |
| 639 | |
| 640 | i915_gem_object_pin_pages(obj); |
| 641 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 642 | if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
| 643 | ret = i915_gem_object_set_to_cpu_domain(obj, false); |
| 644 | if (ret) { |
| 645 | i915_gem_object_unpin_pages(obj); |
| 646 | return ret; |
| 647 | } |
| 648 | *needs_clflush = 0; |
| 649 | } |
| 650 | |
| 651 | return 0; |
| 652 | } |
| 653 | |
| 654 | int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj, |
| 655 | unsigned int *needs_clflush) |
| 656 | { |
| 657 | int ret; |
| 658 | |
| 659 | *needs_clflush = 0; |
| 660 | if (!i915_gem_object_has_struct_page(obj)) |
| 661 | return -ENODEV; |
| 662 | |
| 663 | ret = i915_gem_object_wait_rendering(obj, false); |
| 664 | if (ret) |
| 665 | return ret; |
| 666 | |
Chris Wilson | a314d5c | 2016-08-18 17:16:48 +0100 | [diff] [blame] | 667 | i915_gem_object_flush_gtt_write_domain(obj); |
| 668 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 669 | /* If we're not in the cpu write domain, set ourself into the |
| 670 | * gtt write domain and manually flush cachelines (as required). |
| 671 | * This optimizes for the case when the gpu will use the data |
| 672 | * right away and we therefore have to clflush anyway. |
| 673 | */ |
| 674 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
| 675 | *needs_clflush |= cpu_write_needs_clflush(obj) << 1; |
| 676 | |
| 677 | /* Same trick applies to invalidate partially written cachelines read |
| 678 | * before writing. |
| 679 | */ |
| 680 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) |
| 681 | *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev, |
| 682 | obj->cache_level); |
| 683 | |
| 684 | ret = i915_gem_object_get_pages(obj); |
| 685 | if (ret) |
| 686 | return ret; |
| 687 | |
| 688 | i915_gem_object_pin_pages(obj); |
| 689 | |
| 690 | if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) { |
| 691 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 692 | if (ret) { |
| 693 | i915_gem_object_unpin_pages(obj); |
| 694 | return ret; |
| 695 | } |
| 696 | *needs_clflush = 0; |
| 697 | } |
| 698 | |
| 699 | if ((*needs_clflush & CLFLUSH_AFTER) == 0) |
| 700 | obj->cache_dirty = true; |
| 701 | |
| 702 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
| 703 | obj->dirty = 1; |
| 704 | return 0; |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 705 | } |
| 706 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 707 | /* Per-page copy function for the shmem pread fastpath. |
| 708 | * Flushes invalid cachelines before reading the target if |
| 709 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 710 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 711 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 712 | char __user *user_data, |
| 713 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 714 | { |
| 715 | char *vaddr; |
| 716 | int ret; |
| 717 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 718 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 719 | return -EINVAL; |
| 720 | |
| 721 | vaddr = kmap_atomic(page); |
| 722 | if (needs_clflush) |
| 723 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 724 | page_length); |
| 725 | ret = __copy_to_user_inatomic(user_data, |
| 726 | vaddr + shmem_page_offset, |
| 727 | page_length); |
| 728 | kunmap_atomic(vaddr); |
| 729 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 730 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 731 | } |
| 732 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 733 | static void |
| 734 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 735 | bool swizzled) |
| 736 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 737 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 738 | unsigned long start = (unsigned long) addr; |
| 739 | unsigned long end = (unsigned long) addr + length; |
| 740 | |
| 741 | /* For swizzling simply ensure that we always flush both |
| 742 | * channels. Lame, but simple and it works. Swizzled |
| 743 | * pwrite/pread is far from a hotpath - current userspace |
| 744 | * doesn't use it at all. */ |
| 745 | start = round_down(start, 128); |
| 746 | end = round_up(end, 128); |
| 747 | |
| 748 | drm_clflush_virt_range((void *)start, end - start); |
| 749 | } else { |
| 750 | drm_clflush_virt_range(addr, length); |
| 751 | } |
| 752 | |
| 753 | } |
| 754 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 755 | /* Only difference to the fast-path function is that this can handle bit17 |
| 756 | * and uses non-atomic copy and kmap functions. */ |
| 757 | static int |
| 758 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 759 | char __user *user_data, |
| 760 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 761 | { |
| 762 | char *vaddr; |
| 763 | int ret; |
| 764 | |
| 765 | vaddr = kmap(page); |
| 766 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 767 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 768 | page_length, |
| 769 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 770 | |
| 771 | if (page_do_bit17_swizzling) |
| 772 | ret = __copy_to_user_swizzled(user_data, |
| 773 | vaddr, shmem_page_offset, |
| 774 | page_length); |
| 775 | else |
| 776 | ret = __copy_to_user(user_data, |
| 777 | vaddr + shmem_page_offset, |
| 778 | page_length); |
| 779 | kunmap(page); |
| 780 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 781 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 782 | } |
| 783 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 784 | static inline unsigned long |
| 785 | slow_user_access(struct io_mapping *mapping, |
| 786 | uint64_t page_base, int page_offset, |
| 787 | char __user *user_data, |
| 788 | unsigned long length, bool pwrite) |
| 789 | { |
| 790 | void __iomem *ioaddr; |
| 791 | void *vaddr; |
| 792 | uint64_t unwritten; |
| 793 | |
| 794 | ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE); |
| 795 | /* We can use the cpu mem copy function because this is X86. */ |
| 796 | vaddr = (void __force *)ioaddr + page_offset; |
| 797 | if (pwrite) |
| 798 | unwritten = __copy_from_user(vaddr, user_data, length); |
| 799 | else |
| 800 | unwritten = __copy_to_user(user_data, vaddr, length); |
| 801 | |
| 802 | io_mapping_unmap(ioaddr); |
| 803 | return unwritten; |
| 804 | } |
| 805 | |
| 806 | static int |
| 807 | i915_gem_gtt_pread(struct drm_device *dev, |
| 808 | struct drm_i915_gem_object *obj, uint64_t size, |
| 809 | uint64_t data_offset, uint64_t data_ptr) |
| 810 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 811 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 812 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 813 | struct i915_vma *vma; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 814 | struct drm_mm_node node; |
| 815 | char __user *user_data; |
| 816 | uint64_t remain; |
| 817 | uint64_t offset; |
| 818 | int ret; |
| 819 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 820 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 821 | if (!IS_ERR(vma)) { |
| 822 | node.start = i915_ggtt_offset(vma); |
| 823 | node.allocated = false; |
| 824 | ret = i915_gem_object_put_fence(obj); |
| 825 | if (ret) { |
| 826 | i915_vma_unpin(vma); |
| 827 | vma = ERR_PTR(ret); |
| 828 | } |
| 829 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 830 | if (IS_ERR(vma)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 831 | ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE); |
| 832 | if (ret) |
| 833 | goto out; |
| 834 | |
| 835 | ret = i915_gem_object_get_pages(obj); |
| 836 | if (ret) { |
| 837 | remove_mappable_node(&node); |
| 838 | goto out; |
| 839 | } |
| 840 | |
| 841 | i915_gem_object_pin_pages(obj); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 842 | } |
| 843 | |
| 844 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 845 | if (ret) |
| 846 | goto out_unpin; |
| 847 | |
| 848 | user_data = u64_to_user_ptr(data_ptr); |
| 849 | remain = size; |
| 850 | offset = data_offset; |
| 851 | |
| 852 | mutex_unlock(&dev->struct_mutex); |
| 853 | if (likely(!i915.prefault_disable)) { |
| 854 | ret = fault_in_multipages_writeable(user_data, remain); |
| 855 | if (ret) { |
| 856 | mutex_lock(&dev->struct_mutex); |
| 857 | goto out_unpin; |
| 858 | } |
| 859 | } |
| 860 | |
| 861 | while (remain > 0) { |
| 862 | /* Operation in this page |
| 863 | * |
| 864 | * page_base = page offset within aperture |
| 865 | * page_offset = offset within page |
| 866 | * page_length = bytes to copy for this page |
| 867 | */ |
| 868 | u32 page_base = node.start; |
| 869 | unsigned page_offset = offset_in_page(offset); |
| 870 | unsigned page_length = PAGE_SIZE - page_offset; |
| 871 | page_length = remain < page_length ? remain : page_length; |
| 872 | if (node.allocated) { |
| 873 | wmb(); |
| 874 | ggtt->base.insert_page(&ggtt->base, |
| 875 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 876 | node.start, |
| 877 | I915_CACHE_NONE, 0); |
| 878 | wmb(); |
| 879 | } else { |
| 880 | page_base += offset & PAGE_MASK; |
| 881 | } |
| 882 | /* This is a slow read/write as it tries to read from |
| 883 | * and write to user memory which may result into page |
| 884 | * faults, and so we cannot perform this under struct_mutex. |
| 885 | */ |
| 886 | if (slow_user_access(ggtt->mappable, page_base, |
| 887 | page_offset, user_data, |
| 888 | page_length, false)) { |
| 889 | ret = -EFAULT; |
| 890 | break; |
| 891 | } |
| 892 | |
| 893 | remain -= page_length; |
| 894 | user_data += page_length; |
| 895 | offset += page_length; |
| 896 | } |
| 897 | |
| 898 | mutex_lock(&dev->struct_mutex); |
| 899 | if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 900 | /* The user has modified the object whilst we tried |
| 901 | * reading from it, and we now have no idea what domain |
| 902 | * the pages should be in. As we have just been touching |
| 903 | * them directly, flush everything back to the GTT |
| 904 | * domain. |
| 905 | */ |
| 906 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 907 | } |
| 908 | |
| 909 | out_unpin: |
| 910 | if (node.allocated) { |
| 911 | wmb(); |
| 912 | ggtt->base.clear_range(&ggtt->base, |
| 913 | node.start, node.size, |
| 914 | true); |
| 915 | i915_gem_object_unpin_pages(obj); |
| 916 | remove_mappable_node(&node); |
| 917 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 918 | i915_vma_unpin(vma); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 919 | } |
| 920 | out: |
| 921 | return ret; |
| 922 | } |
| 923 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 924 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 925 | i915_gem_shmem_pread(struct drm_device *dev, |
| 926 | struct drm_i915_gem_object *obj, |
| 927 | struct drm_i915_gem_pread *args, |
| 928 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 929 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 930 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 931 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 932 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 933 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 934 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 935 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 936 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 937 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 938 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 939 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 940 | if (ret) |
| 941 | return ret; |
| 942 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 943 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
| 944 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 945 | offset = args->offset; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 946 | remain = args->size; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 947 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 948 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 949 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 950 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 951 | |
| 952 | if (remain <= 0) |
| 953 | break; |
| 954 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 955 | /* Operation in this page |
| 956 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 957 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 958 | * page_length = bytes to copy for this page |
| 959 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 960 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 961 | page_length = remain; |
| 962 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 963 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 964 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 965 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 966 | (page_to_phys(page) & (1 << 17)) != 0; |
| 967 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 968 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 969 | user_data, page_do_bit17_swizzling, |
| 970 | needs_clflush); |
| 971 | if (ret == 0) |
| 972 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 973 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 974 | mutex_unlock(&dev->struct_mutex); |
| 975 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 976 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 977 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 978 | /* Userspace is tricking us, but we've already clobbered |
| 979 | * its pages with the prefault and promised to write the |
| 980 | * data up to the first fault. Hence ignore any errors |
| 981 | * and just continue. */ |
| 982 | (void)ret; |
| 983 | prefaulted = 1; |
| 984 | } |
| 985 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 986 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 987 | user_data, page_do_bit17_swizzling, |
| 988 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 989 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 990 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 991 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 992 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 993 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 994 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 995 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 996 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 997 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 998 | offset += page_length; |
| 999 | } |
| 1000 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 1001 | out: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1002 | i915_gem_obj_finish_shmem_access(obj); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 1003 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1004 | return ret; |
| 1005 | } |
| 1006 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1007 | /** |
| 1008 | * Reads data from the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1009 | * @dev: drm device pointer |
| 1010 | * @data: ioctl data blob |
| 1011 | * @file: drm file pointer |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1012 | * |
| 1013 | * On error, the contents of *data are undefined. |
| 1014 | */ |
| 1015 | int |
| 1016 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1017 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1018 | { |
| 1019 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1020 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1021 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1022 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1023 | if (args->size == 0) |
| 1024 | return 0; |
| 1025 | |
| 1026 | if (!access_ok(VERIFY_WRITE, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1027 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1028 | args->size)) |
| 1029 | return -EFAULT; |
| 1030 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1031 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1032 | if (!obj) |
| 1033 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1034 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1035 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1036 | if (args->offset > obj->base.size || |
| 1037 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1038 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1039 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1040 | } |
| 1041 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1042 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 1043 | |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1044 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), true); |
| 1045 | if (ret) |
| 1046 | goto err; |
| 1047 | |
| 1048 | ret = i915_mutex_lock_interruptible(dev); |
| 1049 | if (ret) |
| 1050 | goto err; |
| 1051 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 1052 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1053 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1054 | /* pread for non shmem backed objects */ |
Chris Wilson | 1dd5b6f | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 1055 | if (ret == -EFAULT || ret == -ENODEV) { |
| 1056 | intel_runtime_pm_get(to_i915(dev)); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1057 | ret = i915_gem_gtt_pread(dev, obj, args->size, |
| 1058 | args->offset, args->data_ptr); |
Chris Wilson | 1dd5b6f | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 1059 | intel_runtime_pm_put(to_i915(dev)); |
| 1060 | } |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1061 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1062 | i915_gem_object_put(obj); |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 1063 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1064 | |
| 1065 | return ret; |
| 1066 | |
| 1067 | err: |
| 1068 | i915_gem_object_put_unlocked(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 1069 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1070 | } |
| 1071 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1072 | /* This is the fast write path which cannot handle |
| 1073 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1074 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 1075 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1076 | static inline int |
| 1077 | fast_user_write(struct io_mapping *mapping, |
| 1078 | loff_t page_base, int page_offset, |
| 1079 | char __user *user_data, |
| 1080 | int length) |
| 1081 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1082 | void __iomem *vaddr_atomic; |
| 1083 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1084 | unsigned long unwritten; |
| 1085 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 1086 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 1087 | /* We can use the cpu mem copy function because this is X86. */ |
| 1088 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 1089 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1090 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 1091 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1092 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1093 | } |
| 1094 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1095 | /** |
| 1096 | * This is the fast pwrite path, where we copy the data directly from the |
| 1097 | * user into the GTT, uncached. |
Daniel Vetter | 62f90b3 | 2016-07-15 21:48:07 +0200 | [diff] [blame] | 1098 | * @i915: i915 device private data |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1099 | * @obj: i915 gem object |
| 1100 | * @args: pwrite arguments structure |
| 1101 | * @file: drm file pointer |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1102 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1103 | static int |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1104 | i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1105 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1106 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1107 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1108 | { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1109 | struct i915_ggtt *ggtt = &i915->ggtt; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1110 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1111 | struct i915_vma *vma; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1112 | struct drm_mm_node node; |
| 1113 | uint64_t remain, offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1114 | char __user *user_data; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1115 | int ret; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1116 | bool hit_slow_path = false; |
| 1117 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1118 | if (i915_gem_object_is_tiled(obj)) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1119 | return -EFAULT; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1120 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1121 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 1122 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | 1803458 | 2016-08-18 17:16:45 +0100 | [diff] [blame] | 1123 | if (!IS_ERR(vma)) { |
| 1124 | node.start = i915_ggtt_offset(vma); |
| 1125 | node.allocated = false; |
| 1126 | ret = i915_gem_object_put_fence(obj); |
| 1127 | if (ret) { |
| 1128 | i915_vma_unpin(vma); |
| 1129 | vma = ERR_PTR(ret); |
| 1130 | } |
| 1131 | } |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1132 | if (IS_ERR(vma)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1133 | ret = insert_mappable_node(i915, &node, PAGE_SIZE); |
| 1134 | if (ret) |
| 1135 | goto out; |
| 1136 | |
| 1137 | ret = i915_gem_object_get_pages(obj); |
| 1138 | if (ret) { |
| 1139 | remove_mappable_node(&node); |
| 1140 | goto out; |
| 1141 | } |
| 1142 | |
| 1143 | i915_gem_object_pin_pages(obj); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1144 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1145 | |
| 1146 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1147 | if (ret) |
| 1148 | goto out_unpin; |
| 1149 | |
Chris Wilson | b19482d | 2016-08-18 17:16:43 +0100 | [diff] [blame] | 1150 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1151 | obj->dirty = true; |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1152 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1153 | user_data = u64_to_user_ptr(args->data_ptr); |
| 1154 | offset = args->offset; |
| 1155 | remain = args->size; |
| 1156 | while (remain) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1157 | /* Operation in this page |
| 1158 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1159 | * page_base = page offset within aperture |
| 1160 | * page_offset = offset within page |
| 1161 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1162 | */ |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1163 | u32 page_base = node.start; |
| 1164 | unsigned page_offset = offset_in_page(offset); |
| 1165 | unsigned page_length = PAGE_SIZE - page_offset; |
| 1166 | page_length = remain < page_length ? remain : page_length; |
| 1167 | if (node.allocated) { |
| 1168 | wmb(); /* flush the write before we modify the GGTT */ |
| 1169 | ggtt->base.insert_page(&ggtt->base, |
| 1170 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 1171 | node.start, I915_CACHE_NONE, 0); |
| 1172 | wmb(); /* flush modifications to the GGTT (insert_page) */ |
| 1173 | } else { |
| 1174 | page_base += offset & PAGE_MASK; |
| 1175 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1176 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1177 | * source page isn't available. Return the error and we'll |
| 1178 | * retry in the slow path. |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1179 | * If the object is non-shmem backed, we retry again with the |
| 1180 | * path that handles page fault. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1181 | */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1182 | if (fast_user_write(ggtt->mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1183 | page_offset, user_data, page_length)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1184 | hit_slow_path = true; |
| 1185 | mutex_unlock(&dev->struct_mutex); |
| 1186 | if (slow_user_access(ggtt->mappable, |
| 1187 | page_base, |
| 1188 | page_offset, user_data, |
| 1189 | page_length, true)) { |
| 1190 | ret = -EFAULT; |
| 1191 | mutex_lock(&dev->struct_mutex); |
| 1192 | goto out_flush; |
| 1193 | } |
| 1194 | |
| 1195 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1196 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1197 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1198 | remain -= page_length; |
| 1199 | user_data += page_length; |
| 1200 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1201 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1202 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1203 | out_flush: |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1204 | if (hit_slow_path) { |
| 1205 | if (ret == 0 && |
| 1206 | (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 1207 | /* The user has modified the object whilst we tried |
| 1208 | * reading from it, and we now have no idea what domain |
| 1209 | * the pages should be in. As we have just been touching |
| 1210 | * them directly, flush everything back to the GTT |
| 1211 | * domain. |
| 1212 | */ |
| 1213 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 1214 | } |
| 1215 | } |
| 1216 | |
Chris Wilson | b19482d | 2016-08-18 17:16:43 +0100 | [diff] [blame] | 1217 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1218 | out_unpin: |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1219 | if (node.allocated) { |
| 1220 | wmb(); |
| 1221 | ggtt->base.clear_range(&ggtt->base, |
| 1222 | node.start, node.size, |
| 1223 | true); |
| 1224 | i915_gem_object_unpin_pages(obj); |
| 1225 | remove_mappable_node(&node); |
| 1226 | } else { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1227 | i915_vma_unpin(vma); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1228 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1229 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1230 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1231 | } |
| 1232 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1233 | /* Per-page copy function for the shmem pwrite fastpath. |
| 1234 | * Flushes invalid cachelines before writing to the target if |
| 1235 | * needs_clflush_before is set and flushes out any written cachelines after |
| 1236 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1237 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1238 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 1239 | char __user *user_data, |
| 1240 | bool page_do_bit17_swizzling, |
| 1241 | bool needs_clflush_before, |
| 1242 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1243 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1244 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1245 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1246 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1247 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1248 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1249 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1250 | vaddr = kmap_atomic(page); |
| 1251 | if (needs_clflush_before) |
| 1252 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1253 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 1254 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 1255 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1256 | if (needs_clflush_after) |
| 1257 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1258 | page_length); |
| 1259 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1260 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1261 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1262 | } |
| 1263 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1264 | /* Only difference to the fast-path function is that this can handle bit17 |
| 1265 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 1266 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1267 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 1268 | char __user *user_data, |
| 1269 | bool page_do_bit17_swizzling, |
| 1270 | bool needs_clflush_before, |
| 1271 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1272 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1273 | char *vaddr; |
| 1274 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1275 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1276 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1277 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1278 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1279 | page_length, |
| 1280 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1281 | if (page_do_bit17_swizzling) |
| 1282 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1283 | user_data, |
| 1284 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1285 | else |
| 1286 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 1287 | user_data, |
| 1288 | page_length); |
| 1289 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1290 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1291 | page_length, |
| 1292 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1293 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1294 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1295 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1296 | } |
| 1297 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1298 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1299 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 1300 | struct drm_i915_gem_object *obj, |
| 1301 | struct drm_i915_gem_pwrite *args, |
| 1302 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1303 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1304 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1305 | loff_t offset; |
| 1306 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 1307 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1308 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1309 | int hit_slowpath = 0; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1310 | unsigned int needs_clflush; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1311 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1312 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1313 | ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush); |
| 1314 | if (ret) |
| 1315 | return ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1316 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1317 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1318 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1319 | offset = args->offset; |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1320 | remain = args->size; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1321 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1322 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 1323 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1324 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1325 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1326 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1327 | if (remain <= 0) |
| 1328 | break; |
| 1329 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1330 | /* Operation in this page |
| 1331 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1332 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1333 | * page_length = bytes to copy for this page |
| 1334 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 1335 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1336 | |
| 1337 | page_length = remain; |
| 1338 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 1339 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1340 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1341 | /* If we don't overwrite a cacheline completely we need to be |
| 1342 | * careful to have up-to-date data by first clflushing. Don't |
| 1343 | * overcomplicate things and flush the entire patch. */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1344 | partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE && |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1345 | ((shmem_page_offset | page_length) |
| 1346 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 1347 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1348 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 1349 | (page_to_phys(page) & (1 << 17)) != 0; |
| 1350 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1351 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 1352 | user_data, page_do_bit17_swizzling, |
| 1353 | partial_cacheline_write, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1354 | needs_clflush & CLFLUSH_AFTER); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1355 | if (ret == 0) |
| 1356 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1357 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1358 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1359 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1360 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 1361 | user_data, page_do_bit17_swizzling, |
| 1362 | partial_cacheline_write, |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1363 | needs_clflush & CLFLUSH_AFTER); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1364 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1365 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1366 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1367 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1368 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1369 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 1370 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1371 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1372 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1373 | offset += page_length; |
| 1374 | } |
| 1375 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1376 | out: |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1377 | i915_gem_obj_finish_shmem_access(obj); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1378 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1379 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1380 | /* |
| 1381 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 1382 | * cachelines in-line while writing and the object moved |
| 1383 | * out of the cpu write domain while we've dropped the lock. |
| 1384 | */ |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1385 | if (!(needs_clflush & CLFLUSH_AFTER) && |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1386 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 1387 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1388 | needs_clflush |= CLFLUSH_AFTER; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1389 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1390 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1391 | |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1392 | if (needs_clflush & CLFLUSH_AFTER) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1393 | i915_gem_chipset_flush(to_i915(dev)); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1394 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1395 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1396 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1397 | } |
| 1398 | |
| 1399 | /** |
| 1400 | * Writes data to the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1401 | * @dev: drm device |
| 1402 | * @data: ioctl data blob |
| 1403 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1404 | * |
| 1405 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1406 | */ |
| 1407 | int |
| 1408 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1409 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1410 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1411 | struct drm_i915_private *dev_priv = to_i915(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1412 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1413 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1414 | int ret; |
| 1415 | |
| 1416 | if (args->size == 0) |
| 1417 | return 0; |
| 1418 | |
| 1419 | if (!access_ok(VERIFY_READ, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1420 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1421 | args->size)) |
| 1422 | return -EFAULT; |
| 1423 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1424 | if (likely(!i915.prefault_disable)) { |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1425 | ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr), |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1426 | args->size); |
| 1427 | if (ret) |
| 1428 | return -EFAULT; |
| 1429 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1430 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1431 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1432 | if (!obj) |
| 1433 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1434 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1435 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1436 | if (args->offset > obj->base.size || |
| 1437 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1438 | ret = -EINVAL; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1439 | goto err; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1440 | } |
| 1441 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1442 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1443 | |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1444 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), false); |
| 1445 | if (ret) |
| 1446 | goto err; |
| 1447 | |
| 1448 | intel_runtime_pm_get(dev_priv); |
| 1449 | |
| 1450 | ret = i915_mutex_lock_interruptible(dev); |
| 1451 | if (ret) |
| 1452 | goto err_rpm; |
| 1453 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1454 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1455 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1456 | * it would end up going through the fenced access, and we'll get |
| 1457 | * different detiling behavior between reading and writing. |
| 1458 | * pread/pwrite currently are reading and writing from the CPU |
| 1459 | * perspective, requiring manual detiling by the client. |
| 1460 | */ |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1461 | if (!i915_gem_object_has_struct_page(obj) || |
| 1462 | cpu_write_needs_clflush(obj)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1463 | ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1464 | /* Note that the gtt paths might fail with non-page-backed user |
| 1465 | * pointers (e.g. gtt mappings when moving data between |
| 1466 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1467 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1468 | |
Chris Wilson | d1054ee | 2016-07-16 18:42:36 +0100 | [diff] [blame] | 1469 | if (ret == -EFAULT || ret == -ENOSPC) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1470 | if (obj->phys_handle) |
| 1471 | ret = i915_gem_phys_pwrite(obj, args, file); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1472 | else |
Chris Wilson | 43394c7 | 2016-08-18 17:16:47 +0100 | [diff] [blame] | 1473 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1474 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1475 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1476 | i915_gem_object_put(obj); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1477 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1478 | intel_runtime_pm_put(dev_priv); |
| 1479 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1480 | return ret; |
Chris Wilson | 258a5ed | 2016-08-05 10:14:16 +0100 | [diff] [blame] | 1481 | |
| 1482 | err_rpm: |
| 1483 | intel_runtime_pm_put(dev_priv); |
| 1484 | err: |
| 1485 | i915_gem_object_put_unlocked(obj); |
| 1486 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1487 | } |
| 1488 | |
Chris Wilson | d243ad8 | 2016-08-18 17:16:44 +0100 | [diff] [blame] | 1489 | static inline enum fb_op_origin |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1490 | write_origin(struct drm_i915_gem_object *obj, unsigned domain) |
| 1491 | { |
| 1492 | return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ? |
| 1493 | ORIGIN_GTT : ORIGIN_CPU; |
| 1494 | } |
| 1495 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1496 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1497 | * Called when user space prepares to use an object with the CPU, either |
| 1498 | * through the mmap ioctl's mapping or a GTT mapping. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1499 | * @dev: drm device |
| 1500 | * @data: ioctl data blob |
| 1501 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1502 | */ |
| 1503 | int |
| 1504 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1505 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1506 | { |
| 1507 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1508 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1509 | uint32_t read_domains = args->read_domains; |
| 1510 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1511 | int ret; |
| 1512 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1513 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1514 | if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1515 | return -EINVAL; |
| 1516 | |
| 1517 | /* Having something in the write domain implies it's in the read |
| 1518 | * domain, and only that read domain. Enforce that in the request. |
| 1519 | */ |
| 1520 | if (write_domain != 0 && read_domains != write_domain) |
| 1521 | return -EINVAL; |
| 1522 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1523 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1524 | if (!obj) |
| 1525 | return -ENOENT; |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1526 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1527 | /* Try to flush the object off the GPU without holding the lock. |
| 1528 | * We will repeat the flush holding the lock in the normal manner |
| 1529 | * to catch cases where we are gazumped. |
| 1530 | */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1531 | ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1532 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1533 | goto err; |
| 1534 | |
| 1535 | ret = i915_mutex_lock_interruptible(dev); |
| 1536 | if (ret) |
| 1537 | goto err; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1538 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1539 | if (read_domains & I915_GEM_DOMAIN_GTT) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1540 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1541 | else |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1542 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1543 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1544 | if (write_domain != 0) |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1545 | intel_fb_obj_invalidate(obj, write_origin(obj, write_domain)); |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1546 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 1547 | i915_gem_object_put(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1548 | mutex_unlock(&dev->struct_mutex); |
| 1549 | return ret; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1550 | |
| 1551 | err: |
| 1552 | i915_gem_object_put_unlocked(obj); |
| 1553 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1554 | } |
| 1555 | |
| 1556 | /** |
| 1557 | * Called when user space has done writes to this buffer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1558 | * @dev: drm device |
| 1559 | * @data: ioctl data blob |
| 1560 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1561 | */ |
| 1562 | int |
| 1563 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1564 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1565 | { |
| 1566 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1567 | struct drm_i915_gem_object *obj; |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1568 | int err = 0; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1569 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1570 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1571 | if (!obj) |
| 1572 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1573 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1574 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1575 | if (READ_ONCE(obj->pin_display)) { |
| 1576 | err = i915_mutex_lock_interruptible(dev); |
| 1577 | if (!err) { |
| 1578 | i915_gem_object_flush_cpu_write_domain(obj); |
| 1579 | mutex_unlock(&dev->struct_mutex); |
| 1580 | } |
| 1581 | } |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1582 | |
Chris Wilson | c21724c | 2016-08-05 10:14:19 +0100 | [diff] [blame] | 1583 | i915_gem_object_put_unlocked(obj); |
| 1584 | return err; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1585 | } |
| 1586 | |
| 1587 | /** |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1588 | * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address |
| 1589 | * it is mapped to. |
| 1590 | * @dev: drm device |
| 1591 | * @data: ioctl data blob |
| 1592 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1593 | * |
| 1594 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1595 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1596 | * |
| 1597 | * IMPORTANT: |
| 1598 | * |
| 1599 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1600 | * mmap support, please don't implement mmap support like here. The modern way |
| 1601 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1602 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1603 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1604 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1605 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1606 | */ |
| 1607 | int |
| 1608 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1609 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1610 | { |
| 1611 | struct drm_i915_gem_mmap *args = data; |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1612 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1613 | unsigned long addr; |
| 1614 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1615 | if (args->flags & ~(I915_MMAP_WC)) |
| 1616 | return -EINVAL; |
| 1617 | |
Borislav Petkov | 568a58e | 2016-03-29 17:42:01 +0200 | [diff] [blame] | 1618 | if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT)) |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1619 | return -ENODEV; |
| 1620 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1621 | obj = i915_gem_object_lookup(file, args->handle); |
| 1622 | if (!obj) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1623 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1624 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1625 | /* prime objects have no backing filp to GEM mmap |
| 1626 | * pages from. |
| 1627 | */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1628 | if (!obj->base.filp) { |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1629 | i915_gem_object_put_unlocked(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1630 | return -EINVAL; |
| 1631 | } |
| 1632 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1633 | addr = vm_mmap(obj->base.filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1634 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1635 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1636 | if (args->flags & I915_MMAP_WC) { |
| 1637 | struct mm_struct *mm = current->mm; |
| 1638 | struct vm_area_struct *vma; |
| 1639 | |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1640 | if (down_write_killable(&mm->mmap_sem)) { |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1641 | i915_gem_object_put_unlocked(obj); |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1642 | return -EINTR; |
| 1643 | } |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1644 | vma = find_vma(mm, addr); |
| 1645 | if (vma) |
| 1646 | vma->vm_page_prot = |
| 1647 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1648 | else |
| 1649 | addr = -ENOMEM; |
| 1650 | up_write(&mm->mmap_sem); |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1651 | |
| 1652 | /* This may race, but that's ok, it only gets set */ |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1653 | WRITE_ONCE(obj->has_wc_mmap, true); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1654 | } |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 1655 | i915_gem_object_put_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1656 | if (IS_ERR((void *)addr)) |
| 1657 | return addr; |
| 1658 | |
| 1659 | args->addr_ptr = (uint64_t) addr; |
| 1660 | |
| 1661 | return 0; |
| 1662 | } |
| 1663 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1664 | /** |
| 1665 | * i915_gem_fault - fault a page into the GTT |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1666 | * @area: CPU VMA in question |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1667 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1668 | * |
| 1669 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1670 | * from userspace. The fault handler takes care of binding the object to |
| 1671 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1672 | * only if needed based on whether the old reg is still valid or the object |
| 1673 | * is tiled) and inserting a new PTE into the faulting process. |
| 1674 | * |
| 1675 | * Note that the faulting process may involve evicting existing objects |
| 1676 | * from the GTT and/or fence registers to make room. So performance may |
| 1677 | * suffer if the GTT working set is large or there are few fence registers |
| 1678 | * left. |
| 1679 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1680 | int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1681 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1682 | struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1683 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1684 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1685 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1686 | struct i915_ggtt_view view = i915_ggtt_view_normal; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1687 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1688 | struct i915_vma *vma; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1689 | pgoff_t page_offset; |
| 1690 | unsigned long pfn; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1691 | int ret; |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1692 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1693 | /* We don't use vmf->pgoff since that has the fake offset */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1694 | page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >> |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1695 | PAGE_SHIFT; |
| 1696 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1697 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1698 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1699 | /* Try to flush the object off the GPU first without holding the lock. |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1700 | * Upon acquiring the lock, we will perform our sanity checks and then |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1701 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1702 | * where we are gazumped. |
| 1703 | */ |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1704 | ret = __unsafe_wait_rendering(obj, NULL, !write); |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1705 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1706 | goto err; |
| 1707 | |
| 1708 | intel_runtime_pm_get(dev_priv); |
| 1709 | |
| 1710 | ret = i915_mutex_lock_interruptible(dev); |
| 1711 | if (ret) |
| 1712 | goto err_rpm; |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1713 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1714 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 1715 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 1716 | ret = -EFAULT; |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1717 | goto err_unlock; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1720 | /* Use a partial view if the object is bigger than the aperture. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1721 | if (obj->base.size >= ggtt->mappable_end && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 1722 | !i915_gem_object_is_tiled(obj)) { |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1723 | static const unsigned int chunk_size = 256; // 1 MiB |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 1724 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1725 | memset(&view, 0, sizeof(view)); |
| 1726 | view.type = I915_GGTT_VIEW_PARTIAL; |
| 1727 | view.params.partial.offset = rounddown(page_offset, chunk_size); |
| 1728 | view.params.partial.size = |
| 1729 | min_t(unsigned int, |
| 1730 | chunk_size, |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1731 | (area->vm_end - area->vm_start) / PAGE_SIZE - |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1732 | view.params.partial.offset); |
| 1733 | } |
| 1734 | |
| 1735 | /* Now pin it into the GTT if needed */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1736 | vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE); |
| 1737 | if (IS_ERR(vma)) { |
| 1738 | ret = PTR_ERR(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1739 | goto err_unlock; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1740 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1741 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1742 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1743 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1744 | goto err_unpin; |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1745 | |
| 1746 | ret = i915_gem_object_get_fence(obj); |
| 1747 | if (ret) |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1748 | goto err_unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1749 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1750 | /* Finally, remap it using the new GTT offset */ |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 1751 | pfn = ggtt->mappable_base + i915_ggtt_offset(vma); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1752 | pfn >>= PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1753 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1754 | if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) { |
| 1755 | /* Overriding existing pages in partial view does not cause |
| 1756 | * us any trouble as TLBs are still valid because the fault |
| 1757 | * is due to userspace losing part of the mapping or never |
| 1758 | * having accessed it before (at this partials' range). |
| 1759 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1760 | unsigned long base = area->vm_start + |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1761 | (view.params.partial.offset << PAGE_SHIFT); |
| 1762 | unsigned int i; |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1763 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1764 | for (i = 0; i < view.params.partial.size; i++) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1765 | ret = vm_insert_pfn(area, |
| 1766 | base + i * PAGE_SIZE, |
| 1767 | pfn + i); |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1768 | if (ret) |
| 1769 | break; |
| 1770 | } |
| 1771 | |
| 1772 | obj->fault_mappable = true; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1773 | } else { |
| 1774 | if (!obj->fault_mappable) { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1775 | unsigned long size = |
| 1776 | min_t(unsigned long, |
| 1777 | area->vm_end - area->vm_start, |
| 1778 | obj->base.size) >> PAGE_SHIFT; |
| 1779 | unsigned long base = area->vm_start; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1780 | int i; |
| 1781 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1782 | for (i = 0; i < size; i++) { |
| 1783 | ret = vm_insert_pfn(area, |
| 1784 | base + i * PAGE_SIZE, |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1785 | pfn + i); |
| 1786 | if (ret) |
| 1787 | break; |
| 1788 | } |
| 1789 | |
| 1790 | obj->fault_mappable = true; |
| 1791 | } else |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1792 | ret = vm_insert_pfn(area, |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1793 | (unsigned long)vmf->virtual_address, |
| 1794 | pfn + page_offset); |
| 1795 | } |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1796 | err_unpin: |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1797 | __i915_vma_unpin(vma); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1798 | err_unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1799 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | b8f9096 | 2016-08-05 10:14:07 +0100 | [diff] [blame] | 1800 | err_rpm: |
| 1801 | intel_runtime_pm_put(dev_priv); |
| 1802 | err: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1803 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1804 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 1805 | /* |
| 1806 | * We eat errors when the gpu is terminally wedged to avoid |
| 1807 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 1808 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 1809 | * and so needs to be reported. |
| 1810 | */ |
| 1811 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1812 | ret = VM_FAULT_SIGBUS; |
| 1813 | break; |
| 1814 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1815 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1816 | /* |
| 1817 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1818 | * handler to reset everything when re-faulting in |
| 1819 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1820 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1821 | case 0: |
| 1822 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1823 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1824 | case -EBUSY: |
| 1825 | /* |
| 1826 | * EBUSY is ok: this just means that another thread |
| 1827 | * already did the job. |
| 1828 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1829 | ret = VM_FAULT_NOPAGE; |
| 1830 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1831 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1832 | ret = VM_FAULT_OOM; |
| 1833 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1834 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1835 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1836 | ret = VM_FAULT_SIGBUS; |
| 1837 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1838 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1839 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1840 | ret = VM_FAULT_SIGBUS; |
| 1841 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1842 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1843 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1844 | } |
| 1845 | |
| 1846 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1847 | * i915_gem_release_mmap - remove physical page mappings |
| 1848 | * @obj: obj in question |
| 1849 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1850 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1851 | * relinquish ownership of the pages back to the system. |
| 1852 | * |
| 1853 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1854 | * object through the GTT and then lose the fence register due to |
| 1855 | * resource pressure. Similarly if the object has been moved out of the |
| 1856 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1857 | * mapping will then trigger a page fault on the next user access, allowing |
| 1858 | * fixup by i915_gem_fault(). |
| 1859 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1860 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1861 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1862 | { |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1863 | /* Serialisation between user GTT access and our code depends upon |
| 1864 | * revoking the CPU's PTE whilst the mutex is held. The next user |
| 1865 | * pagefault then has to wait until we release the mutex. |
| 1866 | */ |
| 1867 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 1868 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1869 | if (!obj->fault_mappable) |
| 1870 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1871 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 1872 | drm_vma_node_unmap(&obj->base.vma_node, |
| 1873 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 1874 | |
| 1875 | /* Ensure that the CPU's PTE are revoked and there are not outstanding |
| 1876 | * memory transactions from userspace before we return. The TLB |
| 1877 | * flushing implied above by changing the PTE above *should* be |
| 1878 | * sufficient, an extra barrier here just provides us with a bit |
| 1879 | * of paranoid documentation about our requirement to serialise |
| 1880 | * memory writes before touching registers / GSM. |
| 1881 | */ |
| 1882 | wmb(); |
| 1883 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1884 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1885 | } |
| 1886 | |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 1887 | void |
| 1888 | i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 1889 | { |
| 1890 | struct drm_i915_gem_object *obj; |
| 1891 | |
| 1892 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 1893 | i915_gem_release_mmap(obj); |
| 1894 | } |
| 1895 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1896 | /** |
| 1897 | * i915_gem_get_ggtt_size - return required global GTT size for an object |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1898 | * @dev_priv: i915 device |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1899 | * @size: object size |
| 1900 | * @tiling_mode: tiling mode |
| 1901 | * |
| 1902 | * Return the required global GTT size for an object, taking into account |
| 1903 | * potential fence register mapping. |
| 1904 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1905 | u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, |
| 1906 | u64 size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1907 | { |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1908 | u64 ggtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1909 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1910 | GEM_BUG_ON(size == 0); |
| 1911 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1912 | if (INTEL_GEN(dev_priv) >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1913 | tiling_mode == I915_TILING_NONE) |
| 1914 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1915 | |
| 1916 | /* Previous chips need a power-of-two fence region when tiling */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1917 | if (IS_GEN3(dev_priv)) |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1918 | ggtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1919 | else |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1920 | ggtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1921 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1922 | while (ggtt_size < size) |
| 1923 | ggtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1924 | |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1925 | return ggtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1926 | } |
| 1927 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1928 | /** |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1929 | * i915_gem_get_ggtt_alignment - return required global GTT alignment |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1930 | * @dev_priv: i915 device |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1931 | * @size: object size |
| 1932 | * @tiling_mode: tiling mode |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1933 | * @fenced: is fenced alignment required or not |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1934 | * |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1935 | * Return the required global GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 1936 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1937 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1938 | u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1939 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1940 | { |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 1941 | GEM_BUG_ON(size == 0); |
| 1942 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1943 | /* |
| 1944 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 1945 | * if a fence register is needed for the object. |
| 1946 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1947 | if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1948 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1949 | return 4096; |
| 1950 | |
| 1951 | /* |
| 1952 | * Previous chips need to be aligned to the size of the smallest |
| 1953 | * fence register that can contain the object. |
| 1954 | */ |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 1955 | return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1956 | } |
| 1957 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1958 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 1959 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1960 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1961 | int err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1962 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1963 | err = drm_gem_create_mmap_offset(&obj->base); |
| 1964 | if (!err) |
| 1965 | return 0; |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1966 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1967 | /* We can idle the GPU locklessly to flush stale objects, but in order |
| 1968 | * to claim that space for ourselves, we need to take the big |
| 1969 | * struct_mutex to free the requests+objects and allocate our slot. |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1970 | */ |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1971 | err = i915_gem_wait_for_idle(dev_priv, true); |
| 1972 | if (err) |
| 1973 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1974 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1975 | err = i915_mutex_lock_interruptible(&dev_priv->drm); |
| 1976 | if (!err) { |
| 1977 | i915_gem_retire_requests(dev_priv); |
| 1978 | err = drm_gem_create_mmap_offset(&obj->base); |
| 1979 | mutex_unlock(&dev_priv->drm.struct_mutex); |
| 1980 | } |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 1981 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 1982 | return err; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1983 | } |
| 1984 | |
| 1985 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 1986 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 1987 | drm_gem_free_mmap_offset(&obj->base); |
| 1988 | } |
| 1989 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1990 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1991 | i915_gem_mmap_gtt(struct drm_file *file, |
| 1992 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 1993 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1994 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1995 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1996 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1997 | int ret; |
| 1998 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 1999 | obj = i915_gem_object_lookup(file, handle); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2000 | if (!obj) |
| 2001 | return -ENOENT; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 2002 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2003 | ret = i915_gem_object_create_mmap_offset(obj); |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2004 | if (ret == 0) |
| 2005 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2006 | |
Chris Wilson | f3f6184 | 2016-08-05 10:14:14 +0100 | [diff] [blame] | 2007 | i915_gem_object_put_unlocked(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2008 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2009 | } |
| 2010 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2011 | /** |
| 2012 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 2013 | * @dev: DRM device |
| 2014 | * @data: GTT mapping ioctl data |
| 2015 | * @file: GEM object info |
| 2016 | * |
| 2017 | * Simply returns the fake offset to userspace so it can mmap it. |
| 2018 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 2019 | * up so we can get faults in the handler above. |
| 2020 | * |
| 2021 | * The fault handler will take care of binding the object into the GTT |
| 2022 | * (since it may have been evicted to make room for something), allocating |
| 2023 | * a fence register, and mapping the appropriate aperture address into |
| 2024 | * userspace. |
| 2025 | */ |
| 2026 | int |
| 2027 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2028 | struct drm_file *file) |
| 2029 | { |
| 2030 | struct drm_i915_gem_mmap_gtt *args = data; |
| 2031 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2032 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2033 | } |
| 2034 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2035 | /* Immediately discard the backing storage */ |
| 2036 | static void |
| 2037 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2038 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2039 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2040 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2041 | if (obj->base.filp == NULL) |
| 2042 | return; |
| 2043 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2044 | /* Our goal here is to return as much of the memory as |
| 2045 | * is possible back to the system as we are called from OOM. |
| 2046 | * To do this we must instruct the shmfs to drop all of its |
| 2047 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2048 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2049 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2050 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2051 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2052 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2053 | /* Try to discard unwanted pages */ |
| 2054 | static void |
| 2055 | i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2056 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2057 | struct address_space *mapping; |
| 2058 | |
| 2059 | switch (obj->madv) { |
| 2060 | case I915_MADV_DONTNEED: |
| 2061 | i915_gem_object_truncate(obj); |
| 2062 | case __I915_MADV_PURGED: |
| 2063 | return; |
| 2064 | } |
| 2065 | |
| 2066 | if (obj->base.filp == NULL) |
| 2067 | return; |
| 2068 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2069 | mapping = obj->base.filp->f_mapping, |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2070 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2071 | } |
| 2072 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2073 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2074 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2075 | { |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2076 | struct sgt_iter sgt_iter; |
| 2077 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2078 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2079 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2080 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2081 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2082 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 2083 | if (WARN_ON(ret)) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2084 | /* In the event of a disaster, abandon all caches and |
| 2085 | * hope for the best. |
| 2086 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 2087 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2088 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 2089 | } |
| 2090 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2091 | i915_gem_gtt_finish_object(obj); |
| 2092 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2093 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2094 | i915_gem_object_save_bit_17_swizzle(obj); |
| 2095 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2096 | if (obj->madv == I915_MADV_DONTNEED) |
| 2097 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2098 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2099 | for_each_sgt_page(page, sgt_iter, obj->pages) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2100 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2101 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2102 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2103 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2104 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2105 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 2106 | put_page(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2107 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2108 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2109 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2110 | sg_free_table(obj->pages); |
| 2111 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2112 | } |
| 2113 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2114 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2115 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 2116 | { |
| 2117 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2118 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2119 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2120 | return 0; |
| 2121 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2122 | if (obj->pages_pin_count) |
| 2123 | return -EBUSY; |
| 2124 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2125 | GEM_BUG_ON(obj->bind_count); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2126 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2127 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2128 | * array, hence protect them from being reaped by removing them from gtt |
| 2129 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2130 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2131 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2132 | if (obj->mapping) { |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2133 | void *ptr; |
| 2134 | |
| 2135 | ptr = ptr_mask_bits(obj->mapping); |
| 2136 | if (is_vmalloc_addr(ptr)) |
| 2137 | vunmap(ptr); |
Chris Wilson | fb8621d | 2016-04-08 12:11:14 +0100 | [diff] [blame] | 2138 | else |
Chris Wilson | 4b30cb2 | 2016-08-18 17:16:42 +0100 | [diff] [blame] | 2139 | kunmap(kmap_to_page(ptr)); |
| 2140 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2141 | obj->mapping = NULL; |
| 2142 | } |
| 2143 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2144 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2145 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2146 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2147 | i915_gem_object_invalidate(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2148 | |
| 2149 | return 0; |
| 2150 | } |
| 2151 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2152 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2153 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2154 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2155 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2156 | int page_count, i; |
| 2157 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2158 | struct sg_table *st; |
| 2159 | struct scatterlist *sg; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2160 | struct sgt_iter sgt_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2161 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2162 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2163 | int ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2164 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2165 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2166 | /* Assert that the object is not currently in any GPU domain. As it |
| 2167 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2168 | * a GPU cache |
| 2169 | */ |
| 2170 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2171 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 2172 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2173 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2174 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2175 | return -ENOMEM; |
| 2176 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2177 | page_count = obj->base.size / PAGE_SIZE; |
| 2178 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2179 | kfree(st); |
| 2180 | return -ENOMEM; |
| 2181 | } |
| 2182 | |
| 2183 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2184 | * at this point until we release them. |
| 2185 | * |
| 2186 | * Fail silently without starting the shrinker |
| 2187 | */ |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2188 | mapping = obj->base.filp->f_mapping; |
Michal Hocko | c62d255 | 2015-11-06 16:28:49 -0800 | [diff] [blame] | 2189 | gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM)); |
Mel Gorman | d0164ad | 2015-11-06 16:28:21 -0800 | [diff] [blame] | 2190 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2191 | sg = st->sgl; |
| 2192 | st->nents = 0; |
| 2193 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2194 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2195 | if (IS_ERR(page)) { |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2196 | i915_gem_shrink(dev_priv, |
| 2197 | page_count, |
| 2198 | I915_SHRINK_BOUND | |
| 2199 | I915_SHRINK_UNBOUND | |
| 2200 | I915_SHRINK_PURGEABLE); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2201 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2202 | } |
| 2203 | if (IS_ERR(page)) { |
| 2204 | /* We've tried hard to allocate the memory by reaping |
| 2205 | * our own buffer, now let the real VM do its job and |
| 2206 | * go down in flames if truly OOM. |
| 2207 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2208 | i915_gem_shrink_all(dev_priv); |
David Herrmann | f461d1be2 | 2014-05-25 14:34:10 +0200 | [diff] [blame] | 2209 | page = shmem_read_mapping_page(mapping, i); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2210 | if (IS_ERR(page)) { |
| 2211 | ret = PTR_ERR(page); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2212 | goto err_pages; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2213 | } |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2214 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2215 | #ifdef CONFIG_SWIOTLB |
| 2216 | if (swiotlb_nr_tbl()) { |
| 2217 | st->nents++; |
| 2218 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2219 | sg = sg_next(sg); |
| 2220 | continue; |
| 2221 | } |
| 2222 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2223 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 2224 | if (i) |
| 2225 | sg = sg_next(sg); |
| 2226 | st->nents++; |
| 2227 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2228 | } else { |
| 2229 | sg->length += PAGE_SIZE; |
| 2230 | } |
| 2231 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2232 | |
| 2233 | /* Check that the i965g/gm workaround works. */ |
| 2234 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2235 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2236 | #ifdef CONFIG_SWIOTLB |
| 2237 | if (!swiotlb_nr_tbl()) |
| 2238 | #endif |
| 2239 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2240 | obj->pages = st; |
| 2241 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2242 | ret = i915_gem_gtt_prepare_object(obj); |
| 2243 | if (ret) |
| 2244 | goto err_pages; |
| 2245 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2246 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 2247 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2248 | |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 2249 | if (i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 2250 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) |
| 2251 | i915_gem_object_pin_pages(obj); |
| 2252 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2253 | return 0; |
| 2254 | |
| 2255 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2256 | sg_mark_end(sg); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2257 | for_each_sgt_page(page, sgt_iter, st) |
| 2258 | put_page(page); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2259 | sg_free_table(st); |
| 2260 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2261 | |
| 2262 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2263 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2264 | * ENOMEM for a genuine allocation failure. |
| 2265 | * |
| 2266 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2267 | * space and so want to translate the error from shmemfs back to our |
| 2268 | * usual understanding of ENOMEM. |
| 2269 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2270 | if (ret == -ENOSPC) |
| 2271 | ret = -ENOMEM; |
| 2272 | |
| 2273 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2274 | } |
| 2275 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2276 | /* Ensure that the associated pages are gathered from the backing storage |
| 2277 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 2278 | * multiple times before they are released by a single call to |
| 2279 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 2280 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2281 | * or as the object is itself released. |
| 2282 | */ |
| 2283 | int |
| 2284 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2285 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2286 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2287 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2288 | int ret; |
| 2289 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2290 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2291 | return 0; |
| 2292 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2293 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2294 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2295 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2296 | } |
| 2297 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2298 | BUG_ON(obj->pages_pin_count); |
| 2299 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2300 | ret = ops->get_pages(obj); |
| 2301 | if (ret) |
| 2302 | return ret; |
| 2303 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2304 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 2305 | |
| 2306 | obj->get_page.sg = obj->pages->sgl; |
| 2307 | obj->get_page.last = 0; |
| 2308 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2309 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2310 | } |
| 2311 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2312 | /* The 'mapping' part of i915_gem_object_pin_map() below */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2313 | static void *i915_gem_object_map(const struct drm_i915_gem_object *obj, |
| 2314 | enum i915_map_type type) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2315 | { |
| 2316 | unsigned long n_pages = obj->base.size >> PAGE_SHIFT; |
| 2317 | struct sg_table *sgt = obj->pages; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2318 | struct sgt_iter sgt_iter; |
| 2319 | struct page *page; |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2320 | struct page *stack_pages[32]; |
| 2321 | struct page **pages = stack_pages; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2322 | unsigned long i = 0; |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2323 | pgprot_t pgprot; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2324 | void *addr; |
| 2325 | |
| 2326 | /* A single page can always be kmapped */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2327 | if (n_pages == 1 && type == I915_MAP_WB) |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2328 | return kmap(sg_page(sgt->sgl)); |
| 2329 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2330 | if (n_pages > ARRAY_SIZE(stack_pages)) { |
| 2331 | /* Too big for stack -- allocate temporary array instead */ |
| 2332 | pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY); |
| 2333 | if (!pages) |
| 2334 | return NULL; |
| 2335 | } |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2336 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2337 | for_each_sgt_page(page, sgt_iter, sgt) |
| 2338 | pages[i++] = page; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2339 | |
| 2340 | /* Check that we have the expected number of pages */ |
| 2341 | GEM_BUG_ON(i != n_pages); |
| 2342 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2343 | switch (type) { |
| 2344 | case I915_MAP_WB: |
| 2345 | pgprot = PAGE_KERNEL; |
| 2346 | break; |
| 2347 | case I915_MAP_WC: |
| 2348 | pgprot = pgprot_writecombine(PAGE_KERNEL_IO); |
| 2349 | break; |
| 2350 | } |
| 2351 | addr = vmap(pages, n_pages, 0, pgprot); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2352 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2353 | if (pages != stack_pages) |
| 2354 | drm_free_large(pages); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2355 | |
| 2356 | return addr; |
| 2357 | } |
| 2358 | |
| 2359 | /* get, pin, and map the pages of the object into kernel space */ |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2360 | void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj, |
| 2361 | enum i915_map_type type) |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2362 | { |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2363 | enum i915_map_type has_type; |
| 2364 | bool pinned; |
| 2365 | void *ptr; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2366 | int ret; |
| 2367 | |
| 2368 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2369 | GEM_BUG_ON(!i915_gem_object_has_struct_page(obj)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2370 | |
| 2371 | ret = i915_gem_object_get_pages(obj); |
| 2372 | if (ret) |
| 2373 | return ERR_PTR(ret); |
| 2374 | |
| 2375 | i915_gem_object_pin_pages(obj); |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2376 | pinned = obj->pages_pin_count > 1; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2377 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2378 | ptr = ptr_unpack_bits(obj->mapping, has_type); |
| 2379 | if (ptr && has_type != type) { |
| 2380 | if (pinned) { |
| 2381 | ret = -EBUSY; |
| 2382 | goto err; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2383 | } |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2384 | |
| 2385 | if (is_vmalloc_addr(ptr)) |
| 2386 | vunmap(ptr); |
| 2387 | else |
| 2388 | kunmap(kmap_to_page(ptr)); |
| 2389 | |
| 2390 | ptr = obj->mapping = NULL; |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2391 | } |
| 2392 | |
Chris Wilson | d31d7cb | 2016-08-12 12:39:58 +0100 | [diff] [blame] | 2393 | if (!ptr) { |
| 2394 | ptr = i915_gem_object_map(obj, type); |
| 2395 | if (!ptr) { |
| 2396 | ret = -ENOMEM; |
| 2397 | goto err; |
| 2398 | } |
| 2399 | |
| 2400 | obj->mapping = ptr_pack_bits(ptr, type); |
| 2401 | } |
| 2402 | |
| 2403 | return ptr; |
| 2404 | |
| 2405 | err: |
| 2406 | i915_gem_object_unpin_pages(obj); |
| 2407 | return ERR_PTR(ret); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2408 | } |
| 2409 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2410 | static void |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2411 | i915_gem_object_retire__write(struct i915_gem_active *active, |
| 2412 | struct drm_i915_gem_request *request) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2413 | { |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2414 | struct drm_i915_gem_object *obj = |
| 2415 | container_of(active, struct drm_i915_gem_object, last_write); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2416 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 2417 | intel_fb_obj_flush(obj, true, ORIGIN_CS); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2418 | } |
| 2419 | |
| 2420 | static void |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2421 | i915_gem_object_retire__read(struct i915_gem_active *active, |
| 2422 | struct drm_i915_gem_request *request) |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2423 | { |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2424 | int idx = request->engine->id; |
| 2425 | struct drm_i915_gem_object *obj = |
| 2426 | container_of(active, struct drm_i915_gem_object, last_read[idx]); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2427 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2428 | GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx)); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2429 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2430 | i915_gem_object_clear_active(obj, idx); |
| 2431 | if (i915_gem_object_is_active(obj)) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2432 | return; |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2433 | |
Chris Wilson | 6c24695 | 2015-07-27 10:26:26 +0100 | [diff] [blame] | 2434 | /* Bump our place on the bound list to keep it roughly in LRU order |
| 2435 | * so that we don't steal from recently used but inactive objects |
| 2436 | * (unless we are forced to ofc!) |
| 2437 | */ |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2438 | if (obj->bind_count) |
| 2439 | list_move_tail(&obj->global_list, |
| 2440 | &request->i915->mm.bound_list); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2441 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 2442 | i915_gem_object_put(obj); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2443 | } |
| 2444 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2445 | static bool i915_context_is_banned(const struct i915_gem_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2446 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2447 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2448 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2449 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2450 | return true; |
| 2451 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2452 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 2453 | if (ctx->hang_stats.ban_period_seconds && |
| 2454 | elapsed <= ctx->hang_stats.ban_period_seconds) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2455 | DRM_DEBUG("context hanging too fast, banning!\n"); |
| 2456 | return true; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2457 | } |
| 2458 | |
| 2459 | return false; |
| 2460 | } |
| 2461 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2462 | static void i915_set_reset_status(struct i915_gem_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2463 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2464 | { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2465 | struct i915_ctx_hang_stats *hs = &ctx->hang_stats; |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2466 | |
| 2467 | if (guilty) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2468 | hs->banned = i915_context_is_banned(ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2469 | hs->batch_active++; |
| 2470 | hs->guilty_ts = get_seconds(); |
| 2471 | } else { |
| 2472 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2473 | } |
| 2474 | } |
| 2475 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2476 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2477 | i915_gem_find_active_request(struct intel_engine_cs *engine) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2478 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2479 | struct drm_i915_gem_request *request; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2480 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2481 | /* We are called by the error capture and reset at a random |
| 2482 | * point in time. In particular, note that neither is crucially |
| 2483 | * ordered with an interrupt. After a hang, the GPU is dead and we |
| 2484 | * assume that no more writes can happen (we waited long enough for |
| 2485 | * all writes that were in transaction to be flushed) - adding an |
| 2486 | * extra delay for a recent interrupt is pointless. Hence, we do |
| 2487 | * not need an engine->irq_seqno_barrier() before the seqno reads. |
| 2488 | */ |
Chris Wilson | efdf7c0 | 2016-08-04 07:52:33 +0100 | [diff] [blame] | 2489 | list_for_each_entry(request, &engine->request_list, link) { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 2490 | if (i915_gem_request_completed(request)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2491 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2492 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2493 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2494 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2495 | |
| 2496 | return NULL; |
| 2497 | } |
| 2498 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2499 | static void i915_gem_reset_engine_status(struct intel_engine_cs *engine) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2500 | { |
| 2501 | struct drm_i915_gem_request *request; |
| 2502 | bool ring_hung; |
| 2503 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2504 | request = i915_gem_find_active_request(engine); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2505 | if (request == NULL) |
| 2506 | return; |
| 2507 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2508 | ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2509 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2510 | i915_set_reset_status(request->ctx, ring_hung); |
Chris Wilson | efdf7c0 | 2016-08-04 07:52:33 +0100 | [diff] [blame] | 2511 | list_for_each_entry_continue(request, &engine->request_list, link) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2512 | i915_set_reset_status(request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2513 | } |
| 2514 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2515 | static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2516 | { |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2517 | struct drm_i915_gem_request *request; |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 2518 | struct intel_ring *ring; |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2519 | |
Chris Wilson | c4b0930 | 2016-07-20 09:21:10 +0100 | [diff] [blame] | 2520 | /* Mark all pending requests as complete so that any concurrent |
| 2521 | * (lockless) lookup doesn't try and wait upon the request as we |
| 2522 | * reset it. |
| 2523 | */ |
Chris Wilson | 87b723a | 2016-08-09 08:37:02 +0100 | [diff] [blame] | 2524 | intel_engine_init_seqno(engine, engine->last_submitted_seqno); |
Chris Wilson | c4b0930 | 2016-07-20 09:21:10 +0100 | [diff] [blame] | 2525 | |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2526 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2527 | * Clear the execlists queue up before freeing the requests, as those |
| 2528 | * are the ones that keep the context and ringbuffer backing objects |
| 2529 | * pinned in place. |
| 2530 | */ |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2531 | |
Tomas Elf | 7de1691a | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 2532 | if (i915.enable_execlists) { |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 2533 | /* Ensure irq handler finishes or is cancelled. */ |
| 2534 | tasklet_kill(&engine->irq_tasklet); |
Mika Kuoppala | 1197b4f | 2015-01-13 11:32:24 +0200 | [diff] [blame] | 2535 | |
Tvrtko Ursulin | e39d42f | 2016-04-28 09:56:58 +0100 | [diff] [blame] | 2536 | intel_execlists_cancel_requests(engine); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2537 | } |
| 2538 | |
| 2539 | /* |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2540 | * We must free the requests after all the corresponding objects have |
| 2541 | * been moved off active lists. Which is the same order as the normal |
| 2542 | * retire_requests function does. This is important if object hold |
| 2543 | * implicit references on things like e.g. ppgtt address spaces through |
| 2544 | * the request. |
| 2545 | */ |
Chris Wilson | 87b723a | 2016-08-09 08:37:02 +0100 | [diff] [blame] | 2546 | request = i915_gem_active_raw(&engine->last_request, |
| 2547 | &engine->i915->drm.struct_mutex); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2548 | if (request) |
Chris Wilson | 05235c5 | 2016-07-20 09:21:08 +0100 | [diff] [blame] | 2549 | i915_gem_request_retire_upto(request); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2550 | GEM_BUG_ON(intel_engine_is_active(engine)); |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2551 | |
| 2552 | /* Having flushed all requests from all queues, we know that all |
| 2553 | * ringbuffers must now be empty. However, since we do not reclaim |
| 2554 | * all space when retiring the request (to prevent HEADs colliding |
| 2555 | * with rapid ringbuffer wraparound) the amount of available space |
| 2556 | * upon reset is less than when we start. Do one more pass over |
| 2557 | * all the ringbuffers to reset last_retired_head. |
| 2558 | */ |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 2559 | list_for_each_entry(ring, &engine->buffers, link) { |
| 2560 | ring->last_retired_head = ring->tail; |
| 2561 | intel_ring_update_space(ring); |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2562 | } |
Chris Wilson | 2ed53a9 | 2016-04-07 07:29:11 +0100 | [diff] [blame] | 2563 | |
Chris Wilson | b913b33 | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 2564 | engine->i915->gt.active_engines &= ~intel_engine_flag(engine); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2565 | } |
| 2566 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2567 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2568 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2569 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2570 | struct intel_engine_cs *engine; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2571 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2572 | /* |
| 2573 | * Before we free the objects from the requests, we need to inspect |
| 2574 | * them for finding the guilty party. As the requests only borrow |
| 2575 | * their reference to the objects, the inspection must be done first. |
| 2576 | */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2577 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2578 | i915_gem_reset_engine_status(engine); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2579 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2580 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2581 | i915_gem_reset_engine_cleanup(engine); |
Chris Wilson | b913b33 | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 2582 | mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2583 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2584 | i915_gem_context_reset(dev); |
| 2585 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2586 | i915_gem_restore_fences(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2587 | } |
| 2588 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2589 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2590 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2591 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2592 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2593 | container_of(work, typeof(*dev_priv), gt.retire_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2594 | struct drm_device *dev = &dev_priv->drm; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2595 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2596 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2597 | if (mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2598 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2599 | mutex_unlock(&dev->struct_mutex); |
| 2600 | } |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2601 | |
| 2602 | /* Keep the retire handler running until we are finally idle. |
| 2603 | * We do not need to do this test under locking as in the worst-case |
| 2604 | * we queue the retire worker once too often. |
| 2605 | */ |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 2606 | if (READ_ONCE(dev_priv->gt.awake)) { |
| 2607 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2608 | queue_delayed_work(dev_priv->wq, |
| 2609 | &dev_priv->gt.retire_work, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2610 | round_jiffies_up_relative(HZ)); |
Chris Wilson | c961561 | 2016-07-09 10:12:06 +0100 | [diff] [blame] | 2611 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2612 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2613 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2614 | static void |
| 2615 | i915_gem_idle_work_handler(struct work_struct *work) |
| 2616 | { |
| 2617 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2618 | container_of(work, typeof(*dev_priv), gt.idle_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 2619 | struct drm_device *dev = &dev_priv->drm; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2620 | struct intel_engine_cs *engine; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2621 | bool rearm_hangcheck; |
| 2622 | |
| 2623 | if (!READ_ONCE(dev_priv->gt.awake)) |
| 2624 | return; |
| 2625 | |
| 2626 | if (READ_ONCE(dev_priv->gt.active_engines)) |
| 2627 | return; |
| 2628 | |
| 2629 | rearm_hangcheck = |
| 2630 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
| 2631 | |
| 2632 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 2633 | /* Currently busy, come back later */ |
| 2634 | mod_delayed_work(dev_priv->wq, |
| 2635 | &dev_priv->gt.idle_work, |
| 2636 | msecs_to_jiffies(50)); |
| 2637 | goto out_rearm; |
| 2638 | } |
| 2639 | |
| 2640 | if (dev_priv->gt.active_engines) |
| 2641 | goto out_unlock; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2642 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2643 | for_each_engine(engine, dev_priv) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2644 | i915_gem_batch_pool_fini(&engine->batch_pool); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2645 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2646 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 2647 | dev_priv->gt.awake = false; |
| 2648 | rearm_hangcheck = false; |
Daniel Vetter | 30ecad7 | 2015-12-09 09:29:36 +0100 | [diff] [blame] | 2649 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2650 | if (INTEL_GEN(dev_priv) >= 6) |
| 2651 | gen6_rps_idle(dev_priv); |
| 2652 | intel_runtime_pm_put(dev_priv); |
| 2653 | out_unlock: |
| 2654 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2655 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2656 | out_rearm: |
| 2657 | if (rearm_hangcheck) { |
| 2658 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 2659 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2660 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2661 | } |
| 2662 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2663 | void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file) |
| 2664 | { |
| 2665 | struct drm_i915_gem_object *obj = to_intel_bo(gem); |
| 2666 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 2667 | struct i915_vma *vma, *vn; |
| 2668 | |
| 2669 | mutex_lock(&obj->base.dev->struct_mutex); |
| 2670 | list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link) |
| 2671 | if (vma->vm->file == fpriv) |
| 2672 | i915_vma_close(vma); |
| 2673 | mutex_unlock(&obj->base.dev->struct_mutex); |
| 2674 | } |
| 2675 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2676 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2677 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2678 | * @dev: drm device pointer |
| 2679 | * @data: ioctl data blob |
| 2680 | * @file: drm file pointer |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2681 | * |
| 2682 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 2683 | * the timeout parameter. |
| 2684 | * -ETIME: object is still busy after timeout |
| 2685 | * -ERESTARTSYS: signal interrupted the wait |
| 2686 | * -ENONENT: object doesn't exist |
| 2687 | * Also possible, but rare: |
| 2688 | * -EAGAIN: GPU wedged |
| 2689 | * -ENOMEM: damn |
| 2690 | * -ENODEV: Internal IRQ fail |
| 2691 | * -E?: The add request failed |
| 2692 | * |
| 2693 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 2694 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 2695 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 2696 | * without holding struct_mutex the object may become re-busied before this |
| 2697 | * function completes. A similar but shorter * race condition exists in the busy |
| 2698 | * ioctl |
| 2699 | */ |
| 2700 | int |
| 2701 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 2702 | { |
| 2703 | struct drm_i915_gem_wait *args = data; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2704 | struct intel_rps_client *rps = to_rps_client(file); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2705 | struct drm_i915_gem_object *obj; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2706 | unsigned long active; |
| 2707 | int idx, ret = 0; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2708 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 2709 | if (args->flags != 0) |
| 2710 | return -EINVAL; |
| 2711 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 2712 | obj = i915_gem_object_lookup(file, args->bo_handle); |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2713 | if (!obj) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2714 | return -ENOENT; |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2715 | |
| 2716 | active = __I915_BO_ACTIVE(obj); |
| 2717 | for_each_active(active, idx) { |
| 2718 | s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL; |
| 2719 | ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true, |
| 2720 | timeout, rps); |
| 2721 | if (ret) |
| 2722 | break; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2723 | } |
| 2724 | |
Chris Wilson | 033d549 | 2016-08-05 10:14:17 +0100 | [diff] [blame] | 2725 | i915_gem_object_put_unlocked(obj); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 2726 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2727 | } |
| 2728 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2729 | static int |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2730 | __i915_gem_object_sync(struct drm_i915_gem_request *to, |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2731 | struct drm_i915_gem_request *from) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2732 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2733 | int ret; |
| 2734 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2735 | if (to->engine == from->engine) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2736 | return 0; |
| 2737 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 2738 | if (!i915.semaphores) { |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 2739 | ret = i915_wait_request(from, |
| 2740 | from->i915->mm.interruptible, |
| 2741 | NULL, |
| 2742 | NO_WAITBOOST); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2743 | if (ret) |
| 2744 | return ret; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2745 | } else { |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2746 | int idx = intel_engine_sync_index(from->engine, to->engine); |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2747 | if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx]) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2748 | return 0; |
| 2749 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2750 | trace_i915_gem_ring_sync_to(to, from); |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2751 | ret = to->engine->semaphore.sync_to(to, from); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2752 | if (ret) |
| 2753 | return ret; |
| 2754 | |
Chris Wilson | ddf07be | 2016-08-02 22:50:39 +0100 | [diff] [blame] | 2755 | from->engine->semaphore.sync_seqno[idx] = from->fence.seqno; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2756 | } |
| 2757 | |
| 2758 | return 0; |
| 2759 | } |
| 2760 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 2761 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2762 | * i915_gem_object_sync - sync an object to a ring. |
| 2763 | * |
| 2764 | * @obj: object which may be in use on another ring. |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2765 | * @to: request we are wishing to use |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2766 | * |
| 2767 | * This code is meant to abstract object synchronization with the GPU. |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2768 | * Conceptually we serialise writes between engines inside the GPU. |
| 2769 | * We only allow one engine to write into a buffer at any time, but |
| 2770 | * multiple readers. To ensure each has a coherent view of memory, we must: |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2771 | * |
| 2772 | * - If there is an outstanding write request to the object, the new |
| 2773 | * request must wait for it to complete (either CPU or in hw, requests |
| 2774 | * on the same ring will be naturally ordered). |
| 2775 | * |
| 2776 | * - If we are a write request (pending_write_domain is set), the new |
| 2777 | * request must wait for outstanding read requests to complete. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 2778 | * |
| 2779 | * Returns 0 if successful, else propagates up the lower layer error. |
| 2780 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2781 | int |
| 2782 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 2783 | struct drm_i915_gem_request *to) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2784 | { |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2785 | struct i915_gem_active *active; |
| 2786 | unsigned long active_mask; |
| 2787 | int idx; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2788 | |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2789 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 2790 | |
Chris Wilson | 573adb3 | 2016-08-04 16:32:39 +0100 | [diff] [blame] | 2791 | active_mask = i915_gem_object_get_active(obj); |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2792 | if (!active_mask) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2793 | return 0; |
| 2794 | |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2795 | if (obj->base.pending_write_domain) { |
| 2796 | active = obj->last_read; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2797 | } else { |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2798 | active_mask = 1; |
| 2799 | active = &obj->last_write; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2800 | } |
Chris Wilson | 8cac6f6 | 2016-08-04 07:52:32 +0100 | [diff] [blame] | 2801 | |
| 2802 | for_each_active(active_mask, idx) { |
| 2803 | struct drm_i915_gem_request *request; |
| 2804 | int ret; |
| 2805 | |
| 2806 | request = i915_gem_active_peek(&active[idx], |
| 2807 | &obj->base.dev->struct_mutex); |
| 2808 | if (!request) |
| 2809 | continue; |
| 2810 | |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 2811 | ret = __i915_gem_object_sync(to, request); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2812 | if (ret) |
| 2813 | return ret; |
| 2814 | } |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2815 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2816 | return 0; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 2817 | } |
| 2818 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2819 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 2820 | { |
| 2821 | u32 old_write_domain, old_read_domains; |
| 2822 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2823 | /* Force a pagefault for domain tracking on next user access */ |
| 2824 | i915_gem_release_mmap(obj); |
| 2825 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 2826 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 2827 | return; |
| 2828 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 2829 | old_read_domains = obj->base.read_domains; |
| 2830 | old_write_domain = obj->base.write_domain; |
| 2831 | |
| 2832 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 2833 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 2834 | |
| 2835 | trace_i915_gem_object_change_domain(obj, |
| 2836 | old_read_domains, |
| 2837 | old_write_domain); |
| 2838 | } |
| 2839 | |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2840 | static void __i915_vma_iounmap(struct i915_vma *vma) |
| 2841 | { |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2842 | GEM_BUG_ON(i915_vma_is_pinned(vma)); |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2843 | |
| 2844 | if (vma->iomap == NULL) |
| 2845 | return; |
| 2846 | |
| 2847 | io_mapping_unmap(vma->iomap); |
| 2848 | vma->iomap = NULL; |
| 2849 | } |
| 2850 | |
Chris Wilson | df0e9a2 | 2016-08-04 07:52:47 +0100 | [diff] [blame] | 2851 | int i915_vma_unbind(struct i915_vma *vma) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2852 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 2853 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2854 | unsigned long active; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2855 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2856 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2857 | /* First wait upon any activity as retiring the request may |
| 2858 | * have side-effects such as unpinning or even unbinding this vma. |
| 2859 | */ |
| 2860 | active = i915_vma_get_active(vma); |
Chris Wilson | df0e9a2 | 2016-08-04 07:52:47 +0100 | [diff] [blame] | 2861 | if (active) { |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2862 | int idx; |
| 2863 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2864 | /* When a closed VMA is retired, it is unbound - eek. |
| 2865 | * In order to prevent it from being recursively closed, |
| 2866 | * take a pin on the vma so that the second unbind is |
| 2867 | * aborted. |
| 2868 | */ |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2869 | __i915_vma_pin(vma); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2870 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2871 | for_each_active(active, idx) { |
| 2872 | ret = i915_gem_active_retire(&vma->last_read[idx], |
| 2873 | &vma->vm->dev->struct_mutex); |
| 2874 | if (ret) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2875 | break; |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2876 | } |
| 2877 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2878 | __i915_vma_unpin(vma); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2879 | if (ret) |
| 2880 | return ret; |
| 2881 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2882 | GEM_BUG_ON(i915_vma_is_active(vma)); |
| 2883 | } |
| 2884 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 2885 | if (i915_vma_is_pinned(vma)) |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 2886 | return -EBUSY; |
| 2887 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2888 | if (!drm_mm_node_allocated(&vma->node)) |
| 2889 | goto destroy; |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 2890 | |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2891 | GEM_BUG_ON(obj->bind_count == 0); |
| 2892 | GEM_BUG_ON(!obj->pages); |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 2893 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2894 | if (i915_vma_is_ggtt(vma) && |
| 2895 | vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2896 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 2897 | |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2898 | /* release the fence reg _after_ flushing */ |
| 2899 | ret = i915_gem_object_put_fence(obj); |
| 2900 | if (ret) |
| 2901 | return ret; |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 2902 | |
| 2903 | __i915_vma_iounmap(vma); |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 2904 | } |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 2905 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 2906 | if (likely(!vma->vm->closed)) { |
| 2907 | trace_i915_vma_unbind(vma); |
| 2908 | vma->vm->unbind_vma(vma); |
| 2909 | } |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2910 | vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND); |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 2911 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 2912 | drm_mm_remove_node(&vma->node); |
| 2913 | list_move_tail(&vma->vm_link, &vma->vm->unbound_list); |
| 2914 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2915 | if (i915_vma_is_ggtt(vma)) { |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2916 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
| 2917 | obj->map_and_fenceable = false; |
Chris Wilson | 247177d | 2016-08-15 10:48:47 +0100 | [diff] [blame] | 2918 | } else if (vma->pages) { |
| 2919 | sg_free_table(vma->pages); |
| 2920 | kfree(vma->pages); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2921 | } |
| 2922 | } |
Chris Wilson | 247177d | 2016-08-15 10:48:47 +0100 | [diff] [blame] | 2923 | vma->pages = NULL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2924 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 2925 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 2926 | * no more VMAs exist. */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 2927 | if (--obj->bind_count == 0) |
| 2928 | list_move_tail(&obj->global_list, |
| 2929 | &to_i915(obj->base.dev)->mm.unbound_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2930 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 2931 | /* And finally now the object is completely decoupled from this vma, |
| 2932 | * we can drop its hold on the backing storage and allow it to be |
| 2933 | * reaped by the shrinker. |
| 2934 | */ |
| 2935 | i915_gem_object_unpin_pages(obj); |
| 2936 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2937 | destroy: |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 2938 | if (unlikely(i915_vma_is_closed(vma))) |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 2939 | i915_vma_destroy(vma); |
| 2940 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 2941 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2942 | } |
| 2943 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2944 | int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv, |
| 2945 | bool interruptible) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2946 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2947 | struct intel_engine_cs *engine; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2948 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2949 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2950 | for_each_engine(engine, dev_priv) { |
Chris Wilson | 62e6300 | 2016-06-24 14:55:52 +0100 | [diff] [blame] | 2951 | if (engine->last_context == NULL) |
| 2952 | continue; |
| 2953 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 2954 | ret = intel_engine_idle(engine, interruptible); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2955 | if (ret) |
| 2956 | return ret; |
| 2957 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2958 | |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 2959 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 2960 | } |
| 2961 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2962 | static bool i915_gem_valid_gtt_space(struct i915_vma *vma, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2963 | unsigned long cache_level) |
| 2964 | { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2965 | struct drm_mm_node *gtt_space = &vma->node; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2966 | struct drm_mm_node *other; |
| 2967 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2968 | /* |
| 2969 | * On some machines we have to be careful when putting differing types |
| 2970 | * of snoopable memory together to avoid the prefetcher crossing memory |
| 2971 | * domains and dying. During vm initialisation, we decide whether or not |
| 2972 | * these constraints apply and set the drm_mm.color_adjust |
| 2973 | * appropriately. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2974 | */ |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 2975 | if (vma->vm->mm.color_adjust == NULL) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2976 | return true; |
| 2977 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 2978 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 2979 | return true; |
| 2980 | |
| 2981 | if (list_empty(>t_space->node_list)) |
| 2982 | return true; |
| 2983 | |
| 2984 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 2985 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 2986 | return false; |
| 2987 | |
| 2988 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 2989 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 2990 | return false; |
| 2991 | |
| 2992 | return true; |
| 2993 | } |
| 2994 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2995 | /** |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2996 | * i915_vma_insert - finds a slot for the vma in its address space |
| 2997 | * @vma: the vma |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 2998 | * @size: requested size in bytes (can be larger than the VMA) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 2999 | * @alignment: required alignment |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3000 | * @flags: mask of PIN_* flags to use |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3001 | * |
| 3002 | * First we try to allocate some free space that meets the requirements for |
| 3003 | * the VMA. Failiing that, if the flags permit, it will evict an old VMA, |
| 3004 | * preferrably the oldest idle entry to make room for the new VMA. |
| 3005 | * |
| 3006 | * Returns: |
| 3007 | * 0 on success, negative error code otherwise. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3008 | */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3009 | static int |
| 3010 | i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3011 | { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3012 | struct drm_i915_private *dev_priv = to_i915(vma->vm->dev); |
| 3013 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3014 | u64 start, end; |
| 3015 | u64 min_alignment; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3016 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3017 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3018 | GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND)); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3019 | GEM_BUG_ON(drm_mm_node_allocated(&vma->node)); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3020 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3021 | size = max(size, vma->size); |
| 3022 | if (flags & PIN_MAPPABLE) |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3023 | size = i915_gem_get_ggtt_size(dev_priv, size, |
| 3024 | i915_gem_object_get_tiling(obj)); |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3025 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3026 | min_alignment = |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3027 | i915_gem_get_ggtt_alignment(dev_priv, size, |
| 3028 | i915_gem_object_get_tiling(obj), |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3029 | flags & PIN_MAPPABLE); |
| 3030 | if (alignment == 0) |
| 3031 | alignment = min_alignment; |
| 3032 | if (alignment & (min_alignment - 1)) { |
| 3033 | DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n", |
| 3034 | alignment, min_alignment); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3035 | return -EINVAL; |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3036 | } |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3037 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3038 | start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3039 | |
| 3040 | end = vma->vm->total; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3041 | if (flags & PIN_MAPPABLE) |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3042 | end = min_t(u64, end, dev_priv->ggtt.mappable_end); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3043 | if (flags & PIN_ZONE_4G) |
Michel Thierry | 48ea1e3 | 2016-01-11 11:39:27 +0000 | [diff] [blame] | 3044 | end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3045 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3046 | /* If binding the object/GGTT view requires more space than the entire |
| 3047 | * aperture has, reject it early before evicting everything in a vain |
| 3048 | * attempt to find space. |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3049 | */ |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3050 | if (size > end) { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3051 | DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n", |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3052 | size, obj->base.size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3053 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3054 | end); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3055 | return -E2BIG; |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3056 | } |
| 3057 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3058 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3059 | if (ret) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3060 | return ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3061 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3062 | i915_gem_object_pin_pages(obj); |
| 3063 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3064 | if (flags & PIN_OFFSET_FIXED) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3065 | u64 offset = flags & PIN_OFFSET_MASK; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3066 | if (offset & (alignment - 1) || offset > end - size) { |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3067 | ret = -EINVAL; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3068 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3069 | } |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3070 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3071 | vma->node.start = offset; |
| 3072 | vma->node.size = size; |
| 3073 | vma->node.color = obj->cache_level; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3074 | ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3075 | if (ret) { |
| 3076 | ret = i915_gem_evict_for_vma(vma); |
| 3077 | if (ret == 0) |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3078 | ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node); |
| 3079 | if (ret) |
| 3080 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3081 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3082 | } else { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3083 | u32 search_flag, alloc_flag; |
| 3084 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3085 | if (flags & PIN_HIGH) { |
| 3086 | search_flag = DRM_MM_SEARCH_BELOW; |
| 3087 | alloc_flag = DRM_MM_CREATE_TOP; |
| 3088 | } else { |
| 3089 | search_flag = DRM_MM_SEARCH_DEFAULT; |
| 3090 | alloc_flag = DRM_MM_CREATE_DEFAULT; |
| 3091 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3092 | |
Chris Wilson | 954c469 | 2016-08-04 16:32:26 +0100 | [diff] [blame] | 3093 | /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks, |
| 3094 | * so we know that we always have a minimum alignment of 4096. |
| 3095 | * The drm_mm range manager is optimised to return results |
| 3096 | * with zero alignment, so where possible use the optimal |
| 3097 | * path. |
| 3098 | */ |
| 3099 | if (alignment <= 4096) |
| 3100 | alignment = 0; |
| 3101 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3102 | search_free: |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3103 | ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm, |
| 3104 | &vma->node, |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3105 | size, alignment, |
| 3106 | obj->cache_level, |
| 3107 | start, end, |
| 3108 | search_flag, |
| 3109 | alloc_flag); |
| 3110 | if (ret) { |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3111 | ret = i915_gem_evict_something(vma->vm, size, alignment, |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3112 | obj->cache_level, |
| 3113 | start, end, |
| 3114 | flags); |
| 3115 | if (ret == 0) |
| 3116 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3117 | |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3118 | goto err_unpin; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3119 | } |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3120 | } |
Chris Wilson | 3750858 | 2016-08-04 16:32:24 +0100 | [diff] [blame] | 3121 | GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3122 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3123 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 3124 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3125 | obj->bind_count++; |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3126 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3127 | return 0; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3128 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3129 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3130 | i915_gem_object_unpin_pages(obj); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3131 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3132 | } |
| 3133 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3134 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3135 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3136 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3137 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3138 | /* If we don't have a page list set up, then we're not pinned |
| 3139 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3140 | * again at bind time. |
| 3141 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3142 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3143 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3144 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3145 | /* |
| 3146 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3147 | * marked as wc by the system, or the system is cache-coherent. |
| 3148 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 3149 | if (obj->stolen || obj->phys_handle) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3150 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3151 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3152 | /* If the GPU is snooping the contents of the CPU cache, |
| 3153 | * we do not need to manually clear the CPU cache lines. However, |
| 3154 | * the caches are only snooped when the render cache is |
| 3155 | * flushed/invalidated. As we always have to emit invalidations |
| 3156 | * and flushes when moving into and out of the RENDER domain, correct |
| 3157 | * snooping behaviour occurs naturally as the result of our domain |
| 3158 | * tracking. |
| 3159 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3160 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) { |
| 3161 | obj->cache_dirty = true; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3162 | return false; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3163 | } |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3164 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3165 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3166 | drm_clflush_sg(obj->pages); |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3167 | obj->cache_dirty = false; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3168 | |
| 3169 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3170 | } |
| 3171 | |
| 3172 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3173 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3174 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3175 | { |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame^] | 3176 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3177 | uint32_t old_write_domain; |
| 3178 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3179 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3180 | return; |
| 3181 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3182 | /* No actual flushing is required for the GTT write domain. Writes |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame^] | 3183 | * to it "immediately" go to main memory as far as we know, so there's |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3184 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3185 | * |
| 3186 | * However, we do have to enforce the order so that all writes through |
| 3187 | * the GTT land before any writes to the device, such as updates to |
| 3188 | * the GATT itself. |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame^] | 3189 | * |
| 3190 | * We also have to wait a bit for the writes to land from the GTT. |
| 3191 | * An uncached read (i.e. mmio) seems to be ideal for the round-trip |
| 3192 | * timing. This issue has only been observed when switching quickly |
| 3193 | * between GTT writes and CPU reads from inside the kernel on recent hw, |
| 3194 | * and it appears to only affect discrete GTT blocks (i.e. on LLC |
| 3195 | * system agents we cannot reproduce this behaviour). |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3196 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3197 | wmb(); |
Chris Wilson | 3b5724d | 2016-08-18 17:16:49 +0100 | [diff] [blame^] | 3198 | if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) |
| 3199 | POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base)); |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3200 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3201 | old_write_domain = obj->base.write_domain; |
| 3202 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3203 | |
Chris Wilson | d243ad8 | 2016-08-18 17:16:44 +0100 | [diff] [blame] | 3204 | intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT)); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3205 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3206 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3207 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3208 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3209 | } |
| 3210 | |
| 3211 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3212 | static void |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3213 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3214 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3215 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3216 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3217 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3218 | return; |
| 3219 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3220 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3221 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3222 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3223 | old_write_domain = obj->base.write_domain; |
| 3224 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3225 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3226 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3227 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3228 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3229 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3230 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3231 | } |
| 3232 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3233 | /** |
| 3234 | * Moves a single object to the GTT read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3235 | * @obj: object to act on |
| 3236 | * @write: ask for write access or read only |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3237 | * |
| 3238 | * This function returns when the move is complete, including waiting on |
| 3239 | * flushes to occur. |
| 3240 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3241 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3242 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3243 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3244 | uint32_t old_write_domain, old_read_domains; |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3245 | struct i915_vma *vma; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3246 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3247 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3248 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3249 | if (ret) |
| 3250 | return ret; |
| 3251 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3252 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3253 | return 0; |
| 3254 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3255 | /* Flush and acquire obj->pages so that we are coherent through |
| 3256 | * direct access in memory with previous cached writes through |
| 3257 | * shmemfs and that our cache domain tracking remains valid. |
| 3258 | * For example, if the obj->filp was moved to swap without us |
| 3259 | * being notified and releasing the pages, we would mistakenly |
| 3260 | * continue to assume that the obj remained out of the CPU cached |
| 3261 | * domain. |
| 3262 | */ |
| 3263 | ret = i915_gem_object_get_pages(obj); |
| 3264 | if (ret) |
| 3265 | return ret; |
| 3266 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3267 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3268 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3269 | /* Serialise direct access to this object with the barriers for |
| 3270 | * coherent writes from the GPU, by effectively invalidating the |
| 3271 | * GTT domain upon first access. |
| 3272 | */ |
| 3273 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3274 | mb(); |
| 3275 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3276 | old_write_domain = obj->base.write_domain; |
| 3277 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3278 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3279 | /* It should now be out of any other write domains, and we can update |
| 3280 | * the domain values for our changes. |
| 3281 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3282 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3283 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3284 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3285 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3286 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3287 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3288 | } |
| 3289 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3290 | trace_i915_gem_object_change_domain(obj, |
| 3291 | old_read_domains, |
| 3292 | old_write_domain); |
| 3293 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3294 | /* And bump the LRU for this access */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3295 | vma = i915_gem_object_to_ggtt(obj, NULL); |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 3296 | if (vma && |
| 3297 | drm_mm_node_allocated(&vma->node) && |
| 3298 | !i915_vma_is_active(vma)) |
| 3299 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3300 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3301 | return 0; |
| 3302 | } |
| 3303 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3304 | /** |
| 3305 | * Changes the cache-level of an object across all VMA. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3306 | * @obj: object to act on |
| 3307 | * @cache_level: new cache level to set for the object |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3308 | * |
| 3309 | * After this function returns, the object will be in the new cache-level |
| 3310 | * across all GTT and the contents of the backing storage will be coherent, |
| 3311 | * with respect to the new cache-level. In order to keep the backing storage |
| 3312 | * coherent for all users, we only allow a single cache level to be set |
| 3313 | * globally on the object and prevent it from being changed whilst the |
| 3314 | * hardware is reading from the object. That is if the object is currently |
| 3315 | * on the scanout it will be set to uncached (or equivalent display |
| 3316 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 3317 | * that all direct access to the scanout remains coherent. |
| 3318 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3319 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3320 | enum i915_cache_level cache_level) |
| 3321 | { |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3322 | struct i915_vma *vma; |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3323 | int ret = 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3324 | |
| 3325 | if (obj->cache_level == cache_level) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3326 | goto out; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3327 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3328 | /* Inspect the list of currently bound VMA and unbind any that would |
| 3329 | * be invalid given the new cache-level. This is principally to |
| 3330 | * catch the issue of the CS prefetch crossing page boundaries and |
| 3331 | * reading an invalid PTE on older architectures. |
| 3332 | */ |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3333 | restart: |
| 3334 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3335 | if (!drm_mm_node_allocated(&vma->node)) |
| 3336 | continue; |
| 3337 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 3338 | if (i915_vma_is_pinned(vma)) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3339 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3340 | return -EBUSY; |
| 3341 | } |
| 3342 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3343 | if (i915_gem_valid_gtt_space(vma, cache_level)) |
| 3344 | continue; |
| 3345 | |
| 3346 | ret = i915_vma_unbind(vma); |
| 3347 | if (ret) |
| 3348 | return ret; |
| 3349 | |
| 3350 | /* As unbinding may affect other elements in the |
| 3351 | * obj->vma_list (due to side-effects from retiring |
| 3352 | * an active vma), play safe and restart the iterator. |
| 3353 | */ |
| 3354 | goto restart; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3355 | } |
| 3356 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3357 | /* We can reuse the existing drm_mm nodes but need to change the |
| 3358 | * cache-level on the PTE. We could simply unbind them all and |
| 3359 | * rebind with the correct cache-level on next use. However since |
| 3360 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 3361 | * rewrite the PTE in the belief that doing so tramples upon less |
| 3362 | * state and so involves less work. |
| 3363 | */ |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 3364 | if (obj->bind_count) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3365 | /* Before we change the PTE, the GPU must not be accessing it. |
| 3366 | * If we wait upon the object, we know that all the bound |
| 3367 | * VMA are no longer active. |
| 3368 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 3369 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3370 | if (ret) |
| 3371 | return ret; |
| 3372 | |
Chris Wilson | aa653a6 | 2016-08-04 07:52:27 +0100 | [diff] [blame] | 3373 | if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3374 | /* Access to snoopable pages through the GTT is |
| 3375 | * incoherent and on some machines causes a hard |
| 3376 | * lockup. Relinquish the CPU mmaping to force |
| 3377 | * userspace to refault in the pages and we can |
| 3378 | * then double check if the GTT mapping is still |
| 3379 | * valid for that pointer access. |
| 3380 | */ |
| 3381 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3382 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3383 | /* As we no longer need a fence for GTT access, |
| 3384 | * we can relinquish it now (and so prevent having |
| 3385 | * to steal a fence from someone else on the next |
| 3386 | * fence request). Note GPU activity would have |
| 3387 | * dropped the fence as all snoopable access is |
| 3388 | * supposed to be linear. |
| 3389 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3390 | ret = i915_gem_object_put_fence(obj); |
| 3391 | if (ret) |
| 3392 | return ret; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3393 | } else { |
| 3394 | /* We either have incoherent backing store and |
| 3395 | * so no GTT access or the architecture is fully |
| 3396 | * coherent. In such cases, existing GTT mmaps |
| 3397 | * ignore the cache bit in the PTE and we can |
| 3398 | * rewrite it without confusing the GPU or having |
| 3399 | * to force userspace to fault back in its mmaps. |
| 3400 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3401 | } |
| 3402 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3403 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3404 | if (!drm_mm_node_allocated(&vma->node)) |
| 3405 | continue; |
| 3406 | |
| 3407 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 3408 | if (ret) |
| 3409 | return ret; |
| 3410 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3411 | } |
| 3412 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3413 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3414 | vma->node.color = cache_level; |
| 3415 | obj->cache_level = cache_level; |
| 3416 | |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3417 | out: |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3418 | /* Flush the dirty CPU caches to the backing storage so that the |
| 3419 | * object is now coherent at its new cache level (with respect |
| 3420 | * to the access domain). |
| 3421 | */ |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 3422 | if (obj->cache_dirty && cpu_write_needs_clflush(obj)) { |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3423 | if (i915_gem_clflush_object(obj, true)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3424 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3425 | } |
| 3426 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3427 | return 0; |
| 3428 | } |
| 3429 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3430 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3431 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3432 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3433 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3434 | struct drm_i915_gem_object *obj; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3435 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3436 | obj = i915_gem_object_lookup(file, args->handle); |
| 3437 | if (!obj) |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3438 | return -ENOENT; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3439 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3440 | switch (obj->cache_level) { |
| 3441 | case I915_CACHE_LLC: |
| 3442 | case I915_CACHE_L3_LLC: |
| 3443 | args->caching = I915_CACHING_CACHED; |
| 3444 | break; |
| 3445 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3446 | case I915_CACHE_WT: |
| 3447 | args->caching = I915_CACHING_DISPLAY; |
| 3448 | break; |
| 3449 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3450 | default: |
| 3451 | args->caching = I915_CACHING_NONE; |
| 3452 | break; |
| 3453 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3454 | |
Chris Wilson | 34911fd | 2016-07-20 13:31:54 +0100 | [diff] [blame] | 3455 | i915_gem_object_put_unlocked(obj); |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3456 | return 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3457 | } |
| 3458 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3459 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3460 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3461 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3462 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3463 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3464 | struct drm_i915_gem_object *obj; |
| 3465 | enum i915_cache_level level; |
| 3466 | int ret; |
| 3467 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3468 | switch (args->caching) { |
| 3469 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3470 | level = I915_CACHE_NONE; |
| 3471 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3472 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3473 | /* |
| 3474 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 3475 | * snooped mapping may leave stale data in a corresponding CPU |
| 3476 | * cacheline, whereas normally such cachelines would get |
| 3477 | * invalidated. |
| 3478 | */ |
Tvrtko Ursulin | ca37780 | 2016-03-02 12:10:31 +0000 | [diff] [blame] | 3479 | if (!HAS_LLC(dev) && !HAS_SNOOP(dev)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3480 | return -ENODEV; |
| 3481 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3482 | level = I915_CACHE_LLC; |
| 3483 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3484 | case I915_CACHING_DISPLAY: |
| 3485 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 3486 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3487 | default: |
| 3488 | return -EINVAL; |
| 3489 | } |
| 3490 | |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3491 | intel_runtime_pm_get(dev_priv); |
| 3492 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3493 | ret = i915_mutex_lock_interruptible(dev); |
| 3494 | if (ret) |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3495 | goto rpm_put; |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3496 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3497 | obj = i915_gem_object_lookup(file, args->handle); |
| 3498 | if (!obj) { |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3499 | ret = -ENOENT; |
| 3500 | goto unlock; |
| 3501 | } |
| 3502 | |
| 3503 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3504 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 3505 | i915_gem_object_put(obj); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3506 | unlock: |
| 3507 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3508 | rpm_put: |
| 3509 | intel_runtime_pm_put(dev_priv); |
| 3510 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3511 | return ret; |
| 3512 | } |
| 3513 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3514 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3515 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3516 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3517 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3518 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3519 | struct i915_vma * |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3520 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3521 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3522 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3523 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3524 | struct i915_vma *vma; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3525 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3526 | int ret; |
| 3527 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3528 | /* Mark the pin_display early so that we account for the |
| 3529 | * display coherency whilst setting up the cache domains. |
| 3530 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3531 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3532 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3533 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3534 | * a result, we make sure that the pinning that is about to occur is |
| 3535 | * done with uncached PTEs. This is lowest common denominator for all |
| 3536 | * chipsets. |
| 3537 | * |
| 3538 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3539 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3540 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3541 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3542 | ret = i915_gem_object_set_cache_level(obj, |
| 3543 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3544 | if (ret) { |
| 3545 | vma = ERR_PTR(ret); |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3546 | goto err_unpin_display; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3547 | } |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3548 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3549 | /* As the user may map the buffer once pinned in the display plane |
| 3550 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3551 | * always use map_and_fenceable for all scanout buffers. |
| 3552 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3553 | vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3554 | view->type == I915_GGTT_VIEW_NORMAL ? |
| 3555 | PIN_MAPPABLE : 0); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3556 | if (IS_ERR(vma)) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3557 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3558 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3559 | WARN_ON(obj->pin_display > i915_vma_pin_count(vma)); |
| 3560 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3561 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3562 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3563 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3564 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3565 | |
| 3566 | /* It should now be out of any other write domains, and we can update |
| 3567 | * the domain values for our changes. |
| 3568 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 3569 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3570 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3571 | |
| 3572 | trace_i915_gem_object_change_domain(obj, |
| 3573 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3574 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3575 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3576 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3577 | |
| 3578 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3579 | obj->pin_display--; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3580 | return vma; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3581 | } |
| 3582 | |
| 3583 | void |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3584 | i915_gem_object_unpin_from_display_plane(struct i915_vma *vma) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3585 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3586 | if (WARN_ON(vma->obj->pin_display == 0)) |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3587 | return; |
| 3588 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3589 | vma->obj->pin_display--; |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3590 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3591 | i915_vma_unpin(vma); |
| 3592 | WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma)); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3593 | } |
| 3594 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3595 | /** |
| 3596 | * Moves a single object to the CPU read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3597 | * @obj: object to act on |
| 3598 | * @write: requesting write or read-only access |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3599 | * |
| 3600 | * This function returns when the move is complete, including waiting on |
| 3601 | * flushes to occur. |
| 3602 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 3603 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 3604 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3605 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3606 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3607 | int ret; |
| 3608 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3609 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3610 | if (ret) |
| 3611 | return ret; |
| 3612 | |
Chris Wilson | c13d87e | 2016-07-20 09:21:15 +0100 | [diff] [blame] | 3613 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 3614 | return 0; |
| 3615 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3616 | i915_gem_object_flush_gtt_write_domain(obj); |
| 3617 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3618 | old_write_domain = obj->base.write_domain; |
| 3619 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3620 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3621 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3622 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3623 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3624 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3625 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3626 | } |
| 3627 | |
| 3628 | /* It should now be out of any other write domains, and we can update |
| 3629 | * the domain values for our changes. |
| 3630 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3631 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3632 | |
| 3633 | /* If we're writing through the CPU, then the GPU read domains will |
| 3634 | * need to be invalidated at next use. |
| 3635 | */ |
| 3636 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3637 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 3638 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3639 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3640 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3641 | trace_i915_gem_object_change_domain(obj, |
| 3642 | old_read_domains, |
| 3643 | old_write_domain); |
| 3644 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3645 | return 0; |
| 3646 | } |
| 3647 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3648 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 3649 | * emitted over 20 msec ago. |
| 3650 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3651 | * Note that if we were to use the current jiffies each time around the loop, |
| 3652 | * we wouldn't escape the function with any frames outstanding if the time to |
| 3653 | * render a frame was over 20ms. |
| 3654 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3655 | * This should get us reasonable parallelism between CPU and GPU but also |
| 3656 | * relatively low latency when blocking on a particular request to finish. |
| 3657 | */ |
| 3658 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3659 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3660 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3661 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3662 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 3663 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3664 | struct drm_i915_gem_request *request, *target = NULL; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3665 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3666 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 3667 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 3668 | if (ret) |
| 3669 | return ret; |
| 3670 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 3671 | /* ABI: return -EIO if already wedged */ |
| 3672 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 3673 | return -EIO; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 3674 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3675 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3676 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3677 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 3678 | break; |
| 3679 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 3680 | /* |
| 3681 | * Note that the request might not have been submitted yet. |
| 3682 | * In which case emitted_jiffies will be zero. |
| 3683 | */ |
| 3684 | if (!request->emitted_jiffies) |
| 3685 | continue; |
| 3686 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3687 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 3688 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3689 | if (target) |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3690 | i915_gem_request_get(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 3691 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3692 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 3693 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 3694 | return 0; |
| 3695 | |
Chris Wilson | 776f323 | 2016-08-04 07:52:40 +0100 | [diff] [blame] | 3696 | ret = i915_wait_request(target, true, NULL, NULL); |
Chris Wilson | e8a261e | 2016-07-20 13:31:49 +0100 | [diff] [blame] | 3697 | i915_gem_request_put(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3698 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3699 | return ret; |
| 3700 | } |
| 3701 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3702 | static bool |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3703 | i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3704 | { |
| 3705 | struct drm_i915_gem_object *obj = vma->obj; |
| 3706 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3707 | if (!drm_mm_node_allocated(&vma->node)) |
| 3708 | return false; |
| 3709 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3710 | if (vma->node.size < size) |
| 3711 | return true; |
| 3712 | |
| 3713 | if (alignment && vma->node.start & (alignment - 1)) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3714 | return true; |
| 3715 | |
| 3716 | if (flags & PIN_MAPPABLE && !obj->map_and_fenceable) |
| 3717 | return true; |
| 3718 | |
| 3719 | if (flags & PIN_OFFSET_BIAS && |
| 3720 | vma->node.start < (flags & PIN_OFFSET_MASK)) |
| 3721 | return true; |
| 3722 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3723 | if (flags & PIN_OFFSET_FIXED && |
| 3724 | vma->node.start != (flags & PIN_OFFSET_MASK)) |
| 3725 | return true; |
| 3726 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3727 | return false; |
| 3728 | } |
| 3729 | |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3730 | void __i915_vma_set_map_and_fenceable(struct i915_vma *vma) |
| 3731 | { |
| 3732 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3733 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3734 | bool mappable, fenceable; |
| 3735 | u32 fence_size, fence_alignment; |
| 3736 | |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3737 | fence_size = i915_gem_get_ggtt_size(dev_priv, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3738 | obj->base.size, |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3739 | i915_gem_object_get_tiling(obj)); |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3740 | fence_alignment = i915_gem_get_ggtt_alignment(dev_priv, |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3741 | obj->base.size, |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 3742 | i915_gem_object_get_tiling(obj), |
Chris Wilson | ad1a7d2 | 2016-08-04 16:32:27 +0100 | [diff] [blame] | 3743 | true); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3744 | |
| 3745 | fenceable = (vma->node.size == fence_size && |
| 3746 | (vma->node.start & (fence_alignment - 1)) == 0); |
| 3747 | |
| 3748 | mappable = (vma->node.start + fence_size <= |
Chris Wilson | a9f1481 | 2016-08-04 16:32:28 +0100 | [diff] [blame] | 3749 | dev_priv->ggtt.mappable_end); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3750 | |
| 3751 | obj->map_and_fenceable = mappable && fenceable; |
| 3752 | } |
| 3753 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3754 | int __i915_vma_do_pin(struct i915_vma *vma, |
| 3755 | u64 size, u64 alignment, u64 flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3756 | { |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3757 | unsigned int bound = vma->flags; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3758 | int ret; |
| 3759 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3760 | GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3761 | GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma)); |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 3762 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 3763 | if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) { |
| 3764 | ret = -EBUSY; |
| 3765 | goto err; |
| 3766 | } |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 3767 | |
Chris Wilson | de89508 | 2016-08-04 16:32:34 +0100 | [diff] [blame] | 3768 | if ((bound & I915_VMA_BIND_MASK) == 0) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3769 | ret = i915_vma_insert(vma, size, alignment, flags); |
| 3770 | if (ret) |
| 3771 | goto err; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 3772 | } |
| 3773 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3774 | ret = i915_vma_bind(vma, vma->obj->cache_level, flags); |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3775 | if (ret) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3776 | goto err; |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3777 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 3778 | if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND) |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 3779 | __i915_vma_set_map_and_fenceable(vma); |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 3780 | |
Chris Wilson | 3b16525 | 2016-08-04 16:32:25 +0100 | [diff] [blame] | 3781 | GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3782 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3783 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3784 | err: |
| 3785 | __i915_vma_unpin(vma); |
| 3786 | return ret; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3787 | } |
| 3788 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3789 | struct i915_vma * |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3790 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 3791 | const struct i915_ggtt_view *view, |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 3792 | u64 size, |
Chris Wilson | 2ffffd0 | 2016-08-04 16:32:22 +0100 | [diff] [blame] | 3793 | u64 alignment, |
| 3794 | u64 flags) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3795 | { |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3796 | struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3797 | struct i915_vma *vma; |
| 3798 | int ret; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 3799 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3800 | vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3801 | if (IS_ERR(vma)) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3802 | return vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3803 | |
| 3804 | if (i915_vma_misplaced(vma, size, alignment, flags)) { |
| 3805 | if (flags & PIN_NONBLOCK && |
| 3806 | (i915_vma_is_pinned(vma) || i915_vma_is_active(vma))) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3807 | return ERR_PTR(-ENOSPC); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3808 | |
| 3809 | WARN(i915_vma_is_pinned(vma), |
| 3810 | "bo is already pinned in ggtt with incorrect alignment:" |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 3811 | " offset=%08x, req.alignment=%llx, req.map_and_fenceable=%d," |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3812 | " obj->map_and_fenceable=%d\n", |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 3813 | i915_ggtt_offset(vma), |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3814 | alignment, |
| 3815 | !!(flags & PIN_MAPPABLE), |
| 3816 | obj->map_and_fenceable); |
| 3817 | ret = i915_vma_unbind(vma); |
| 3818 | if (ret) |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3819 | return ERR_PTR(ret); |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 3820 | } |
| 3821 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3822 | ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL); |
| 3823 | if (ret) |
| 3824 | return ERR_PTR(ret); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3825 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 3826 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3827 | } |
| 3828 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3829 | static __always_inline unsigned int __busy_read_flag(unsigned int id) |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3830 | { |
| 3831 | /* Note that we could alias engines in the execbuf API, but |
| 3832 | * that would be very unwise as it prevents userspace from |
| 3833 | * fine control over engine selection. Ahem. |
| 3834 | * |
| 3835 | * This should be something like EXEC_MAX_ENGINE instead of |
| 3836 | * I915_NUM_ENGINES. |
| 3837 | */ |
| 3838 | BUILD_BUG_ON(I915_NUM_ENGINES > 16); |
| 3839 | return 0x10000 << id; |
| 3840 | } |
| 3841 | |
| 3842 | static __always_inline unsigned int __busy_write_id(unsigned int id) |
| 3843 | { |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 3844 | /* The uABI guarantees an active writer is also amongst the read |
| 3845 | * engines. This would be true if we accessed the activity tracking |
| 3846 | * under the lock, but as we perform the lookup of the object and |
| 3847 | * its activity locklessly we can not guarantee that the last_write |
| 3848 | * being active implies that we have set the same engine flag from |
| 3849 | * last_read - hence we always set both read and write busy for |
| 3850 | * last_write. |
| 3851 | */ |
| 3852 | return id | __busy_read_flag(id); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3853 | } |
| 3854 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3855 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3856 | __busy_set_if_active(const struct i915_gem_active *active, |
| 3857 | unsigned int (*flag)(unsigned int id)) |
| 3858 | { |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 3859 | struct drm_i915_gem_request *request; |
| 3860 | |
| 3861 | request = rcu_dereference(active->request); |
| 3862 | if (!request || i915_gem_request_completed(request)) |
| 3863 | return 0; |
| 3864 | |
| 3865 | /* This is racy. See __i915_gem_active_get_rcu() for an in detail |
| 3866 | * discussion of how to handle the race correctly, but for reporting |
| 3867 | * the busy state we err on the side of potentially reporting the |
| 3868 | * wrong engine as being busy (but we guarantee that the result |
| 3869 | * is at least self-consistent). |
| 3870 | * |
| 3871 | * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated |
| 3872 | * whilst we are inspecting it, even under the RCU read lock as we are. |
| 3873 | * This means that there is a small window for the engine and/or the |
| 3874 | * seqno to have been overwritten. The seqno will always be in the |
| 3875 | * future compared to the intended, and so we know that if that |
| 3876 | * seqno is idle (on whatever engine) our request is idle and the |
| 3877 | * return 0 above is correct. |
| 3878 | * |
| 3879 | * The issue is that if the engine is switched, it is just as likely |
| 3880 | * to report that it is busy (but since the switch happened, we know |
| 3881 | * the request should be idle). So there is a small chance that a busy |
| 3882 | * result is actually the wrong engine. |
| 3883 | * |
| 3884 | * So why don't we care? |
| 3885 | * |
| 3886 | * For starters, the busy ioctl is a heuristic that is by definition |
| 3887 | * racy. Even with perfect serialisation in the driver, the hardware |
| 3888 | * state is constantly advancing - the state we report to the user |
| 3889 | * is stale. |
| 3890 | * |
| 3891 | * The critical information for the busy-ioctl is whether the object |
| 3892 | * is idle as userspace relies on that to detect whether its next |
| 3893 | * access will stall, or if it has missed submitting commands to |
| 3894 | * the hardware allowing the GPU to stall. We never generate a |
| 3895 | * false-positive for idleness, thus busy-ioctl is reliable at the |
| 3896 | * most fundamental level, and we maintain the guarantee that a |
| 3897 | * busy object left to itself will eventually become idle (and stay |
| 3898 | * idle!). |
| 3899 | * |
| 3900 | * We allow ourselves the leeway of potentially misreporting the busy |
| 3901 | * state because that is an optimisation heuristic that is constantly |
| 3902 | * in flux. Being quickly able to detect the busy/idle state is much |
| 3903 | * more important than accurate logging of exactly which engines were |
| 3904 | * busy. |
| 3905 | * |
| 3906 | * For accuracy in reporting the engine, we could use |
| 3907 | * |
| 3908 | * result = 0; |
| 3909 | * request = __i915_gem_active_get_rcu(active); |
| 3910 | * if (request) { |
| 3911 | * if (!i915_gem_request_completed(request)) |
| 3912 | * result = flag(request->engine->exec_id); |
| 3913 | * i915_gem_request_put(request); |
| 3914 | * } |
| 3915 | * |
| 3916 | * but that still remains susceptible to both hardware and userspace |
| 3917 | * races. So we accept making the result of that race slightly worse, |
| 3918 | * given the rarity of the race and its low impact on the result. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3919 | */ |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 3920 | return flag(READ_ONCE(request->engine->exec_id)); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3921 | } |
| 3922 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3923 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3924 | busy_check_reader(const struct i915_gem_active *active) |
| 3925 | { |
| 3926 | return __busy_set_if_active(active, __busy_read_flag); |
| 3927 | } |
| 3928 | |
Chris Wilson | edf6b76 | 2016-08-09 09:23:33 +0100 | [diff] [blame] | 3929 | static __always_inline unsigned int |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3930 | busy_check_writer(const struct i915_gem_active *active) |
| 3931 | { |
| 3932 | return __busy_set_if_active(active, __busy_write_id); |
| 3933 | } |
| 3934 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3935 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3936 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3937 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3938 | { |
| 3939 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3940 | struct drm_i915_gem_object *obj; |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3941 | unsigned long active; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3942 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 3943 | obj = i915_gem_object_lookup(file, args->handle); |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3944 | if (!obj) |
| 3945 | return -ENOENT; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3946 | |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3947 | args->busy = 0; |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3948 | active = __I915_BO_ACTIVE(obj); |
| 3949 | if (active) { |
| 3950 | int idx; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3951 | |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3952 | /* Yes, the lookups are intentionally racy. |
| 3953 | * |
| 3954 | * First, we cannot simply rely on __I915_BO_ACTIVE. We have |
| 3955 | * to regard the value as stale and as our ABI guarantees |
| 3956 | * forward progress, we confirm the status of each active |
| 3957 | * request with the hardware. |
| 3958 | * |
| 3959 | * Even though we guard the pointer lookup by RCU, that only |
| 3960 | * guarantees that the pointer and its contents remain |
| 3961 | * dereferencable and does *not* mean that the request we |
| 3962 | * have is the same as the one being tracked by the object. |
| 3963 | * |
| 3964 | * Consider that we lookup the request just as it is being |
| 3965 | * retired and freed. We take a local copy of the pointer, |
| 3966 | * but before we add its engine into the busy set, the other |
| 3967 | * thread reallocates it and assigns it to a task on another |
Chris Wilson | 1255501 | 2016-08-16 09:50:40 +0100 | [diff] [blame] | 3968 | * engine with a fresh and incomplete seqno. Guarding against |
| 3969 | * that requires careful serialisation and reference counting, |
| 3970 | * i.e. using __i915_gem_active_get_request_rcu(). We don't, |
| 3971 | * instead we expect that if the result is busy, which engines |
| 3972 | * are busy is not completely reliable - we only guarantee |
| 3973 | * that the object was busy. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3974 | */ |
| 3975 | rcu_read_lock(); |
| 3976 | |
| 3977 | for_each_active(active, idx) |
| 3978 | args->busy |= busy_check_reader(&obj->last_read[idx]); |
| 3979 | |
| 3980 | /* For ABI sanity, we only care that the write engine is in |
Chris Wilson | 70cb472 | 2016-08-09 18:08:25 +0100 | [diff] [blame] | 3981 | * the set of read engines. This should be ensured by the |
| 3982 | * ordering of setting last_read/last_write in |
| 3983 | * i915_vma_move_to_active(), and then in reverse in retire. |
| 3984 | * However, for good measure, we always report the last_write |
| 3985 | * request as a busy read as well as being a busy write. |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3986 | * |
| 3987 | * We don't care that the set of active read/write engines |
| 3988 | * may change during construction of the result, as it is |
| 3989 | * equally liable to change before userspace can inspect |
| 3990 | * the result. |
| 3991 | */ |
| 3992 | args->busy |= busy_check_writer(&obj->last_write); |
| 3993 | |
| 3994 | rcu_read_unlock(); |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 3995 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3996 | |
Chris Wilson | 3fdc13c | 2016-08-05 10:14:18 +0100 | [diff] [blame] | 3997 | i915_gem_object_put_unlocked(obj); |
| 3998 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3999 | } |
| 4000 | |
| 4001 | int |
| 4002 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4003 | struct drm_file *file_priv) |
| 4004 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4005 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4006 | } |
| 4007 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4008 | int |
| 4009 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4010 | struct drm_file *file_priv) |
| 4011 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4012 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4013 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4014 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4015 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4016 | |
| 4017 | switch (args->madv) { |
| 4018 | case I915_MADV_DONTNEED: |
| 4019 | case I915_MADV_WILLNEED: |
| 4020 | break; |
| 4021 | default: |
| 4022 | return -EINVAL; |
| 4023 | } |
| 4024 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4025 | ret = i915_mutex_lock_interruptible(dev); |
| 4026 | if (ret) |
| 4027 | return ret; |
| 4028 | |
Chris Wilson | 03ac064 | 2016-07-20 13:31:51 +0100 | [diff] [blame] | 4029 | obj = i915_gem_object_lookup(file_priv, args->handle); |
| 4030 | if (!obj) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4031 | ret = -ENOENT; |
| 4032 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4033 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4034 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4035 | if (obj->pages && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4036 | i915_gem_object_is_tiled(obj) && |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4037 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 4038 | if (obj->madv == I915_MADV_WILLNEED) |
| 4039 | i915_gem_object_unpin_pages(obj); |
| 4040 | if (args->madv == I915_MADV_WILLNEED) |
| 4041 | i915_gem_object_pin_pages(obj); |
| 4042 | } |
| 4043 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4044 | if (obj->madv != __I915_MADV_PURGED) |
| 4045 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4046 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4047 | /* if the object is no longer attached, discard its backing storage */ |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 4048 | if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4049 | i915_gem_object_truncate(obj); |
| 4050 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4051 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4052 | |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4053 | i915_gem_object_put(obj); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4054 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4055 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4056 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4057 | } |
| 4058 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4059 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4060 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4061 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4062 | int i; |
| 4063 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4064 | INIT_LIST_HEAD(&obj->global_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4065 | for (i = 0; i < I915_NUM_ENGINES; i++) |
Chris Wilson | fa545cb | 2016-08-04 07:52:35 +0100 | [diff] [blame] | 4066 | init_request_active(&obj->last_read[i], |
| 4067 | i915_gem_object_retire__read); |
| 4068 | init_request_active(&obj->last_write, |
| 4069 | i915_gem_object_retire__write); |
| 4070 | init_request_active(&obj->last_fence, NULL); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4071 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4072 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4073 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4074 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4075 | obj->ops = ops; |
| 4076 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4077 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 4078 | obj->madv = I915_MADV_WILLNEED; |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4079 | |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4080 | i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4081 | } |
| 4082 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4083 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
Chris Wilson | de47266 | 2016-01-22 18:32:31 +0000 | [diff] [blame] | 4084 | .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE, |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4085 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4086 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4087 | }; |
| 4088 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4089 | struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4090 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4091 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4092 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4093 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4094 | gfp_t mask; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4095 | int ret; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4096 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4097 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4098 | if (obj == NULL) |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4099 | return ERR_PTR(-ENOMEM); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4100 | |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4101 | ret = drm_gem_object_init(dev, &obj->base, size); |
| 4102 | if (ret) |
| 4103 | goto fail; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4104 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4105 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4106 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4107 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4108 | mask &= ~__GFP_HIGHMEM; |
| 4109 | mask |= __GFP_DMA32; |
| 4110 | } |
| 4111 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 4112 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4113 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4114 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4115 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4116 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4117 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4118 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4119 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4120 | if (HAS_LLC(dev)) { |
| 4121 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4122 | * cache) for about a 10% performance improvement |
| 4123 | * compared to uncached. Graphics requests other than |
| 4124 | * display scanout are coherent with the CPU in |
| 4125 | * accessing this cache. This means in this mode we |
| 4126 | * don't need to clflush on the CPU side, and on the |
| 4127 | * GPU side we only need to flush internal caches to |
| 4128 | * get data visible to the CPU. |
| 4129 | * |
| 4130 | * However, we maintain the display planes as UC, and so |
| 4131 | * need to rebind when first used as such. |
| 4132 | */ |
| 4133 | obj->cache_level = I915_CACHE_LLC; |
| 4134 | } else |
| 4135 | obj->cache_level = I915_CACHE_NONE; |
| 4136 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4137 | trace_i915_gem_object_create(obj); |
| 4138 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4139 | return obj; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4140 | |
| 4141 | fail: |
| 4142 | i915_gem_object_free(obj); |
| 4143 | |
| 4144 | return ERR_PTR(ret); |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4145 | } |
| 4146 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4147 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4148 | { |
| 4149 | /* If we are the last user of the backing storage (be it shmemfs |
| 4150 | * pages or stolen etc), we know that the pages are going to be |
| 4151 | * immediately released. In this case, we can then skip copying |
| 4152 | * back the contents from the GPU. |
| 4153 | */ |
| 4154 | |
| 4155 | if (obj->madv != I915_MADV_WILLNEED) |
| 4156 | return false; |
| 4157 | |
| 4158 | if (obj->base.filp == NULL) |
| 4159 | return true; |
| 4160 | |
| 4161 | /* At first glance, this looks racy, but then again so would be |
| 4162 | * userspace racing mmap against close. However, the first external |
| 4163 | * reference to the filp can only be obtained through the |
| 4164 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4165 | * acquiring such a reference whilst we are in the middle of |
| 4166 | * freeing the object. |
| 4167 | */ |
| 4168 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4169 | } |
| 4170 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4171 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4172 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4173 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4174 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4175 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4176 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4177 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4178 | intel_runtime_pm_get(dev_priv); |
| 4179 | |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4180 | trace_i915_gem_object_destroy(obj); |
| 4181 | |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4182 | /* All file-owned VMA should have been released by this point through |
| 4183 | * i915_gem_close_object(), or earlier by i915_gem_context_close(). |
| 4184 | * However, the object may also be bound into the global GTT (e.g. |
| 4185 | * older GPUs without per-process support, or for direct access through |
| 4186 | * the GTT either for the user or for scanout). Those VMA still need to |
| 4187 | * unbound now. |
| 4188 | */ |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4189 | list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) { |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 4190 | GEM_BUG_ON(!i915_vma_is_ggtt(vma)); |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4191 | GEM_BUG_ON(i915_vma_is_active(vma)); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 4192 | vma->flags &= ~I915_VMA_PIN_MASK; |
Chris Wilson | b1f788c | 2016-08-04 07:52:45 +0100 | [diff] [blame] | 4193 | i915_vma_close(vma); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4194 | } |
Chris Wilson | 15717de | 2016-08-04 07:52:26 +0100 | [diff] [blame] | 4195 | GEM_BUG_ON(obj->bind_count); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4196 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4197 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4198 | * before progressing. */ |
| 4199 | if (obj->stolen) |
| 4200 | i915_gem_object_unpin_pages(obj); |
| 4201 | |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4202 | WARN_ON(atomic_read(&obj->frontbuffer_bits)); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4203 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4204 | if (obj->pages && obj->madv == I915_MADV_WILLNEED && |
| 4205 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 4206 | i915_gem_object_is_tiled(obj)) |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4207 | i915_gem_object_unpin_pages(obj); |
| 4208 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4209 | if (WARN_ON(obj->pages_pin_count)) |
| 4210 | obj->pages_pin_count = 0; |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4211 | if (discard_backing_storage(obj)) |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 4212 | obj->madv = I915_MADV_DONTNEED; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4213 | i915_gem_object_put_pages(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4214 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4215 | BUG_ON(obj->pages); |
| 4216 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4217 | if (obj->base.import_attach) |
| 4218 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4219 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 4220 | if (obj->ops->release) |
| 4221 | obj->ops->release(obj); |
| 4222 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4223 | drm_gem_object_release(&obj->base); |
| 4224 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4225 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4226 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4227 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4228 | |
| 4229 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4230 | } |
| 4231 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4232 | int i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4233 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4234 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4235 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4236 | |
Chris Wilson | 54b4f68 | 2016-07-21 21:16:19 +0100 | [diff] [blame] | 4237 | intel_suspend_gt_powersave(dev_priv); |
| 4238 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4239 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4240 | |
| 4241 | /* We have to flush all the executing contexts to main memory so |
| 4242 | * that they can saved in the hibernation image. To ensure the last |
| 4243 | * context image is coherent, we have to switch away from it. That |
| 4244 | * leaves the dev_priv->kernel_context still active when |
| 4245 | * we actually suspend, and its image in memory may not match the GPU |
| 4246 | * state. Fortunately, the kernel_context is disposable and we do |
| 4247 | * not rely on its state. |
| 4248 | */ |
| 4249 | ret = i915_gem_switch_to_kernel_context(dev_priv); |
| 4250 | if (ret) |
| 4251 | goto err; |
| 4252 | |
Chris Wilson | dcff85c | 2016-08-05 10:14:11 +0100 | [diff] [blame] | 4253 | ret = i915_gem_wait_for_idle(dev_priv, true); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4254 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4255 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4256 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4257 | i915_gem_retire_requests(dev_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4258 | |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 4259 | i915_gem_context_lost(dev_priv); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4260 | mutex_unlock(&dev->struct_mutex); |
| 4261 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4262 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4263 | cancel_delayed_work_sync(&dev_priv->gt.retire_work); |
| 4264 | flush_delayed_work(&dev_priv->gt.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4265 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4266 | /* Assert that we sucessfully flushed all the work and |
| 4267 | * reset the GPU back to its idle, low power state. |
| 4268 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4269 | WARN_ON(dev_priv->gt.awake); |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4270 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4271 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4272 | |
| 4273 | err: |
| 4274 | mutex_unlock(&dev->struct_mutex); |
| 4275 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4276 | } |
| 4277 | |
Chris Wilson | 5ab57c7 | 2016-07-15 14:56:20 +0100 | [diff] [blame] | 4278 | void i915_gem_resume(struct drm_device *dev) |
| 4279 | { |
| 4280 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4281 | |
| 4282 | mutex_lock(&dev->struct_mutex); |
| 4283 | i915_gem_restore_gtt_mappings(dev); |
| 4284 | |
| 4285 | /* As we didn't flush the kernel context before suspend, we cannot |
| 4286 | * guarantee that the context image is complete. So let's just reset |
| 4287 | * it and start again. |
| 4288 | */ |
| 4289 | if (i915.enable_execlists) |
| 4290 | intel_lr_context_reset(dev_priv, dev_priv->kernel_context); |
| 4291 | |
| 4292 | mutex_unlock(&dev->struct_mutex); |
| 4293 | } |
| 4294 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4295 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 4296 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4297 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4298 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4299 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4300 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4301 | return; |
| 4302 | |
| 4303 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4304 | DISP_TILE_SURFACE_SWIZZLING); |
| 4305 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4306 | if (IS_GEN5(dev)) |
| 4307 | return; |
| 4308 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4309 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 4310 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4311 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4312 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4313 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4314 | else if (IS_GEN8(dev)) |
| 4315 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4316 | else |
| 4317 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4318 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4319 | |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4320 | static void init_unused_ring(struct drm_device *dev, u32 base) |
| 4321 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4322 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4323 | |
| 4324 | I915_WRITE(RING_CTL(base), 0); |
| 4325 | I915_WRITE(RING_HEAD(base), 0); |
| 4326 | I915_WRITE(RING_TAIL(base), 0); |
| 4327 | I915_WRITE(RING_START(base), 0); |
| 4328 | } |
| 4329 | |
| 4330 | static void init_unused_rings(struct drm_device *dev) |
| 4331 | { |
| 4332 | if (IS_I830(dev)) { |
| 4333 | init_unused_ring(dev, PRB1_BASE); |
| 4334 | init_unused_ring(dev, SRB0_BASE); |
| 4335 | init_unused_ring(dev, SRB1_BASE); |
| 4336 | init_unused_ring(dev, SRB2_BASE); |
| 4337 | init_unused_ring(dev, SRB3_BASE); |
| 4338 | } else if (IS_GEN2(dev)) { |
| 4339 | init_unused_ring(dev, SRB0_BASE); |
| 4340 | init_unused_ring(dev, SRB1_BASE); |
| 4341 | } else if (IS_GEN3(dev)) { |
| 4342 | init_unused_ring(dev, PRB1_BASE); |
| 4343 | init_unused_ring(dev, PRB2_BASE); |
| 4344 | } |
| 4345 | } |
| 4346 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4347 | int |
| 4348 | i915_gem_init_hw(struct drm_device *dev) |
| 4349 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4350 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4351 | struct intel_engine_cs *engine; |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 4352 | int ret; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4353 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4354 | /* Double layer security blanket, see i915_gem_init() */ |
| 4355 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4356 | |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 4357 | if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4358 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4359 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4360 | if (IS_HASWELL(dev)) |
| 4361 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 4362 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4363 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4364 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4365 | if (IS_IVYBRIDGE(dev)) { |
| 4366 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4367 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4368 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 4369 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 4370 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4371 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4372 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4373 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4374 | } |
| 4375 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4376 | i915_gem_init_swizzling(dev); |
| 4377 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4378 | /* |
| 4379 | * At least 830 can leave some of the unused rings |
| 4380 | * "active" (ie. head != tail) after resume which |
| 4381 | * will prevent c3 entry. Makes sure all unused rings |
| 4382 | * are totally idle. |
| 4383 | */ |
| 4384 | init_unused_rings(dev); |
| 4385 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 4386 | BUG_ON(!dev_priv->kernel_context); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4387 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4388 | ret = i915_ppgtt_init_hw(dev); |
| 4389 | if (ret) { |
| 4390 | DRM_ERROR("PPGTT enable HW failed %d\n", ret); |
| 4391 | goto out; |
| 4392 | } |
| 4393 | |
| 4394 | /* Need to do basic initialisation of all rings first: */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4395 | for_each_engine(engine, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4396 | ret = engine->init_hw(engine); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4397 | if (ret) |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4398 | goto out; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4399 | } |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4400 | |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 4401 | intel_mocs_init_l3cc_table(dev); |
| 4402 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4403 | /* We can't enable contexts until all firmware is loaded */ |
Dave Gordon | e556f7c | 2016-06-07 09:14:49 +0100 | [diff] [blame] | 4404 | ret = intel_guc_setup(dev); |
| 4405 | if (ret) |
| 4406 | goto out; |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4407 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4408 | out: |
| 4409 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4410 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4411 | } |
| 4412 | |
Chris Wilson | 39df919 | 2016-07-20 13:31:57 +0100 | [diff] [blame] | 4413 | bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value) |
| 4414 | { |
| 4415 | if (INTEL_INFO(dev_priv)->gen < 6) |
| 4416 | return false; |
| 4417 | |
| 4418 | /* TODO: make semaphores and Execlists play nicely together */ |
| 4419 | if (i915.enable_execlists) |
| 4420 | return false; |
| 4421 | |
| 4422 | if (value >= 0) |
| 4423 | return value; |
| 4424 | |
| 4425 | #ifdef CONFIG_INTEL_IOMMU |
| 4426 | /* Enable semaphores on SNB when IO remapping is off */ |
| 4427 | if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped) |
| 4428 | return false; |
| 4429 | #endif |
| 4430 | |
| 4431 | return true; |
| 4432 | } |
| 4433 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4434 | int i915_gem_init(struct drm_device *dev) |
| 4435 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4436 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4437 | int ret; |
| 4438 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4439 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4440 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4441 | if (!i915.enable_execlists) { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 4442 | dev_priv->gt.cleanup_engine = intel_engine_cleanup; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4443 | } else { |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4444 | dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4445 | } |
| 4446 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4447 | /* This is just a security blanket to placate dragons. |
| 4448 | * On some systems, we very sporadically observe that the first TLBs |
| 4449 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 4450 | * we hold the forcewake during initialisation these problems |
| 4451 | * just magically go away. |
| 4452 | */ |
| 4453 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4454 | |
Chris Wilson | 72778cb | 2016-05-19 16:17:16 +0100 | [diff] [blame] | 4455 | i915_gem_init_userptr(dev_priv); |
Chris Wilson | f6b9d5c | 2016-08-04 07:52:23 +0100 | [diff] [blame] | 4456 | |
| 4457 | ret = i915_gem_init_ggtt(dev_priv); |
| 4458 | if (ret) |
| 4459 | goto out_unlock; |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4460 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4461 | ret = i915_gem_context_init(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4462 | if (ret) |
| 4463 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4464 | |
Tvrtko Ursulin | 8b3e2d3 | 2016-07-13 16:03:37 +0100 | [diff] [blame] | 4465 | ret = intel_engines_init(dev); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4466 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4467 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4468 | |
| 4469 | ret = i915_gem_init_hw(dev); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4470 | if (ret == -EIO) { |
Chris Wilson | 7e21d64 | 2016-07-27 09:07:29 +0100 | [diff] [blame] | 4471 | /* Allow engine initialisation to fail by marking the GPU as |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4472 | * wedged. But we only want to do this where the GPU is angry, |
| 4473 | * for all other failure, such as an allocation failure, bail. |
| 4474 | */ |
| 4475 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
Peter Zijlstra | 805de8f4 | 2015-04-24 01:12:32 +0200 | [diff] [blame] | 4476 | atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4477 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4478 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4479 | |
| 4480 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4481 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4482 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4483 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4484 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4485 | } |
| 4486 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4487 | void |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4488 | i915_gem_cleanup_engines(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4489 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4490 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4491 | struct intel_engine_cs *engine; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4492 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4493 | for_each_engine(engine, dev_priv) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4494 | dev_priv->gt.cleanup_engine(engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4495 | } |
| 4496 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4497 | static void |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4498 | init_engine_lists(struct intel_engine_cs *engine) |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4499 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 4500 | INIT_LIST_HEAD(&engine->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4501 | } |
| 4502 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4503 | void |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4504 | i915_gem_load_init_fences(struct drm_i915_private *dev_priv) |
| 4505 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 4506 | struct drm_device *dev = &dev_priv->drm; |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4507 | |
| 4508 | if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) && |
| 4509 | !IS_CHERRYVIEW(dev_priv)) |
| 4510 | dev_priv->num_fence_regs = 32; |
| 4511 | else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) || |
| 4512 | IS_I945GM(dev_priv) || IS_G33(dev_priv)) |
| 4513 | dev_priv->num_fence_regs = 16; |
| 4514 | else |
| 4515 | dev_priv->num_fence_regs = 8; |
| 4516 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4517 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 4518 | dev_priv->num_fence_regs = |
| 4519 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 4520 | |
| 4521 | /* Initialize fence registers to zero */ |
| 4522 | i915_gem_restore_fences(dev); |
| 4523 | |
| 4524 | i915_gem_detect_bit_6_swizzle(dev); |
| 4525 | } |
| 4526 | |
| 4527 | void |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4528 | i915_gem_load_init(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4529 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4530 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4531 | int i; |
| 4532 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4533 | dev_priv->objects = |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4534 | kmem_cache_create("i915_gem_object", |
| 4535 | sizeof(struct drm_i915_gem_object), 0, |
| 4536 | SLAB_HWCACHE_ALIGN, |
| 4537 | NULL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4538 | dev_priv->vmas = |
| 4539 | kmem_cache_create("i915_gem_vma", |
| 4540 | sizeof(struct i915_vma), 0, |
| 4541 | SLAB_HWCACHE_ALIGN, |
| 4542 | NULL); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4543 | dev_priv->requests = |
| 4544 | kmem_cache_create("i915_gem_request", |
| 4545 | sizeof(struct drm_i915_gem_request), 0, |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4546 | SLAB_HWCACHE_ALIGN | |
| 4547 | SLAB_RECLAIM_ACCOUNT | |
| 4548 | SLAB_DESTROY_BY_RCU, |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4549 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4550 | |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 4551 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4552 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 4553 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 4554 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4555 | for (i = 0; i < I915_NUM_ENGINES; i++) |
| 4556 | init_engine_lists(&dev_priv->engine[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 4557 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 4558 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4559 | INIT_DELAYED_WORK(&dev_priv->gt.retire_work, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4560 | i915_gem_retire_work_handler); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4561 | INIT_DELAYED_WORK(&dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4562 | i915_gem_idle_work_handler); |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 4563 | init_waitqueue_head(&dev_priv->gpu_error.wait_queue); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 4564 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4565 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 4566 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 4567 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 4568 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 4569 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 4570 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 4571 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 4572 | dev_priv->mm.interruptible = true; |
| 4573 | |
Chris Wilson | b5add95 | 2016-08-04 16:32:36 +0100 | [diff] [blame] | 4574 | spin_lock_init(&dev_priv->fb_tracking.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4575 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 4576 | |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4577 | void i915_gem_load_cleanup(struct drm_device *dev) |
| 4578 | { |
| 4579 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4580 | |
| 4581 | kmem_cache_destroy(dev_priv->requests); |
| 4582 | kmem_cache_destroy(dev_priv->vmas); |
| 4583 | kmem_cache_destroy(dev_priv->objects); |
Chris Wilson | 0eafec6 | 2016-08-04 16:32:41 +0100 | [diff] [blame] | 4584 | |
| 4585 | /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */ |
| 4586 | rcu_barrier(); |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 4587 | } |
| 4588 | |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 4589 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv) |
| 4590 | { |
| 4591 | struct drm_i915_gem_object *obj; |
| 4592 | |
| 4593 | /* Called just before we write the hibernation image. |
| 4594 | * |
| 4595 | * We need to update the domain tracking to reflect that the CPU |
| 4596 | * will be accessing all the pages to create and restore from the |
| 4597 | * hibernation, and so upon restoration those pages will be in the |
| 4598 | * CPU domain. |
| 4599 | * |
| 4600 | * To make sure the hibernation image contains the latest state, |
| 4601 | * we update that state just before writing out the image. |
| 4602 | */ |
| 4603 | |
| 4604 | list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) { |
| 4605 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4606 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4607 | } |
| 4608 | |
| 4609 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
| 4610 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4611 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4612 | } |
| 4613 | |
| 4614 | return 0; |
| 4615 | } |
| 4616 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4617 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4618 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4619 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 4620 | struct drm_i915_gem_request *request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4621 | |
| 4622 | /* Clean up our request list when the client is going away, so that |
| 4623 | * later retire_requests won't dereference our soon-to-be-gone |
| 4624 | * file_priv. |
| 4625 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4626 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | 15f7bbc | 2016-07-26 12:01:52 +0100 | [diff] [blame] | 4627 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4628 | request->file_priv = NULL; |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4629 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 4630 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4631 | if (!list_empty(&file_priv->rps.link)) { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4632 | spin_lock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4633 | list_del(&file_priv->rps.link); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4634 | spin_unlock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4635 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4636 | } |
| 4637 | |
| 4638 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 4639 | { |
| 4640 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4641 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4642 | |
| 4643 | DRM_DEBUG_DRIVER("\n"); |
| 4644 | |
| 4645 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 4646 | if (!file_priv) |
| 4647 | return -ENOMEM; |
| 4648 | |
| 4649 | file->driver_priv = file_priv; |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4650 | file_priv->dev_priv = to_i915(dev); |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 4651 | file_priv->file = file; |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4652 | INIT_LIST_HEAD(&file_priv->rps.link); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4653 | |
| 4654 | spin_lock_init(&file_priv->mm.lock); |
| 4655 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4656 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 4657 | file_priv->bsd_engine = -1; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 4658 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4659 | ret = i915_gem_context_open(dev, file); |
| 4660 | if (ret) |
| 4661 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4662 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 4663 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4664 | } |
| 4665 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 4666 | /** |
| 4667 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 4668 | * @old: current GEM buffer for the frontbuffer slots |
| 4669 | * @new: new GEM buffer for the frontbuffer slots |
| 4670 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 4671 | * |
| 4672 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 4673 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 4674 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4675 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 4676 | struct drm_i915_gem_object *new, |
| 4677 | unsigned frontbuffer_bits) |
| 4678 | { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4679 | /* Control of individual bits within the mask are guarded by |
| 4680 | * the owning plane->mutex, i.e. we can never see concurrent |
| 4681 | * manipulation of individual bits. But since the bitfield as a whole |
| 4682 | * is updated using RMW, we need to use atomics in order to update |
| 4683 | * the bits. |
| 4684 | */ |
| 4685 | BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > |
| 4686 | sizeof(atomic_t) * BITS_PER_BYTE); |
| 4687 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4688 | if (old) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4689 | WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits)); |
| 4690 | atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4691 | } |
| 4692 | |
| 4693 | if (new) { |
Chris Wilson | faf5bf0 | 2016-08-04 16:32:37 +0100 | [diff] [blame] | 4694 | WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits); |
| 4695 | atomic_or(frontbuffer_bits, &new->frontbuffer_bits); |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4696 | } |
| 4697 | } |
| 4698 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 4699 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 4700 | struct page * |
| 4701 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n) |
| 4702 | { |
| 4703 | struct page *page; |
| 4704 | |
| 4705 | /* Only default objects have per-page dirty tracking */ |
Chris Wilson | b9bcd14 | 2016-06-20 15:05:51 +0100 | [diff] [blame] | 4706 | if (WARN_ON(!i915_gem_object_has_struct_page(obj))) |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 4707 | return NULL; |
| 4708 | |
| 4709 | page = i915_gem_object_get_page(obj, n); |
| 4710 | set_page_dirty(page); |
| 4711 | return page; |
| 4712 | } |
| 4713 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4714 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 4715 | struct drm_i915_gem_object * |
| 4716 | i915_gem_object_create_from_data(struct drm_device *dev, |
| 4717 | const void *data, size_t size) |
| 4718 | { |
| 4719 | struct drm_i915_gem_object *obj; |
| 4720 | struct sg_table *sg; |
| 4721 | size_t bytes; |
| 4722 | int ret; |
| 4723 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4724 | obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4725 | if (IS_ERR(obj)) |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4726 | return obj; |
| 4727 | |
| 4728 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 4729 | if (ret) |
| 4730 | goto fail; |
| 4731 | |
| 4732 | ret = i915_gem_object_get_pages(obj); |
| 4733 | if (ret) |
| 4734 | goto fail; |
| 4735 | |
| 4736 | i915_gem_object_pin_pages(obj); |
| 4737 | sg = obj->pages; |
| 4738 | bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size); |
Dave Gordon | 9e7d18c | 2015-12-10 18:51:24 +0000 | [diff] [blame] | 4739 | obj->dirty = 1; /* Backing store is now out of date */ |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4740 | i915_gem_object_unpin_pages(obj); |
| 4741 | |
| 4742 | if (WARN_ON(bytes != size)) { |
| 4743 | DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size); |
| 4744 | ret = -EFAULT; |
| 4745 | goto fail; |
| 4746 | } |
| 4747 | |
| 4748 | return obj; |
| 4749 | |
| 4750 | fail: |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 4751 | i915_gem_object_put(obj); |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 4752 | return ERR_PTR(ret); |
| 4753 | } |