blob: 4c9ecab765f1a24ba34b33d5d31904d401e7aa2a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
389 true, NULL, rps);
390 if (ret)
391 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100392 }
393
Chris Wilsonb8f90962016-08-05 10:14:07 +0100394 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100395}
396
397static struct intel_rps_client *to_rps_client(struct drm_file *file)
398{
399 struct drm_i915_file_private *fpriv = file->driver_priv;
400
401 return &fpriv->rps;
402}
403
Chris Wilson00731152014-05-21 12:42:56 +0100404int
405i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
406 int align)
407{
408 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800409 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100410
411 if (obj->phys_handle) {
412 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
413 return -EBUSY;
414
415 return 0;
416 }
417
418 if (obj->madv != I915_MADV_WILLNEED)
419 return -EFAULT;
420
421 if (obj->base.filp == NULL)
422 return -EINVAL;
423
Chris Wilson4717ca92016-08-04 07:52:28 +0100424 ret = i915_gem_object_unbind(obj);
425 if (ret)
426 return ret;
427
428 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800429 if (ret)
430 return ret;
431
Chris Wilson00731152014-05-21 12:42:56 +0100432 /* create a new object */
433 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
434 if (!phys)
435 return -ENOMEM;
436
Chris Wilson00731152014-05-21 12:42:56 +0100437 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800438 obj->ops = &i915_gem_phys_ops;
439
440 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100441}
442
443static int
444i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
445 struct drm_i915_gem_pwrite *args,
446 struct drm_file *file_priv)
447{
448 struct drm_device *dev = obj->base.dev;
449 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300450 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200451 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800452
453 /* We manually control the domain here and pretend that it
454 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
455 */
456 ret = i915_gem_object_wait_rendering(obj, false);
457 if (ret)
458 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100459
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700460 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100461 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
462 unsigned long unwritten;
463
464 /* The physical object once assigned is fixed for the lifetime
465 * of the obj, so we can safely drop the lock and continue
466 * to access vaddr.
467 */
468 mutex_unlock(&dev->struct_mutex);
469 unwritten = copy_from_user(vaddr, user_data, args->size);
470 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200471 if (unwritten) {
472 ret = -EFAULT;
473 goto out;
474 }
Chris Wilson00731152014-05-21 12:42:56 +0100475 }
476
Chris Wilson6a2c4232014-11-04 04:51:40 -0800477 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100478 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200479
480out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700481 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200482 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100483}
484
Chris Wilson42dcedd2012-11-15 11:32:30 +0000485void *i915_gem_object_alloc(struct drm_device *dev)
486{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100487 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100488 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000489}
490
491void i915_gem_object_free(struct drm_i915_gem_object *obj)
492{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100493 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100494 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000495}
496
Dave Airlieff72145b2011-02-07 12:16:14 +1000497static int
498i915_gem_create(struct drm_file *file,
499 struct drm_device *dev,
500 uint64_t size,
501 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700502{
Chris Wilson05394f32010-11-08 19:18:58 +0000503 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300504 int ret;
505 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700506
Dave Airlieff72145b2011-02-07 12:16:14 +1000507 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200508 if (size == 0)
509 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700510
511 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100512 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100513 if (IS_ERR(obj))
514 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson05394f32010-11-08 19:18:58 +0000516 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100517 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100518 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200519 if (ret)
520 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100521
Dave Airlieff72145b2011-02-07 12:16:14 +1000522 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700523 return 0;
524}
525
Dave Airlieff72145b2011-02-07 12:16:14 +1000526int
527i915_gem_dumb_create(struct drm_file *file,
528 struct drm_device *dev,
529 struct drm_mode_create_dumb *args)
530{
531 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300532 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000533 args->size = args->pitch * args->height;
534 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000535 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000536}
537
Dave Airlieff72145b2011-02-07 12:16:14 +1000538/**
539 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100540 * @dev: drm device pointer
541 * @data: ioctl data blob
542 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000543 */
544int
545i915_gem_create_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file)
547{
548 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200549
Dave Airlieff72145b2011-02-07 12:16:14 +1000550 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000551 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000552}
553
Daniel Vetter8c599672011-12-14 13:57:31 +0100554static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100555__copy_to_user_swizzled(char __user *cpu_vaddr,
556 const char *gpu_vaddr, int gpu_offset,
557 int length)
558{
559 int ret, cpu_offset = 0;
560
561 while (length > 0) {
562 int cacheline_end = ALIGN(gpu_offset + 1, 64);
563 int this_length = min(cacheline_end - gpu_offset, length);
564 int swizzled_gpu_offset = gpu_offset ^ 64;
565
566 ret = __copy_to_user(cpu_vaddr + cpu_offset,
567 gpu_vaddr + swizzled_gpu_offset,
568 this_length);
569 if (ret)
570 return ret + length;
571
572 cpu_offset += this_length;
573 gpu_offset += this_length;
574 length -= this_length;
575 }
576
577 return 0;
578}
579
580static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700581__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
582 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100583 int length)
584{
585 int ret, cpu_offset = 0;
586
587 while (length > 0) {
588 int cacheline_end = ALIGN(gpu_offset + 1, 64);
589 int this_length = min(cacheline_end - gpu_offset, length);
590 int swizzled_gpu_offset = gpu_offset ^ 64;
591
592 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
593 cpu_vaddr + cpu_offset,
594 this_length);
595 if (ret)
596 return ret + length;
597
598 cpu_offset += this_length;
599 gpu_offset += this_length;
600 length -= this_length;
601 }
602
603 return 0;
604}
605
Brad Volkin4c914c02014-02-18 10:15:45 -0800606/*
607 * Pins the specified object's pages and synchronizes the object with
608 * GPU accesses. Sets needs_clflush to non-zero if the caller should
609 * flush the object from the CPU cache.
610 */
611int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100612 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800613{
614 int ret;
615
616 *needs_clflush = 0;
617
Chris Wilson43394c72016-08-18 17:16:47 +0100618 if (!i915_gem_object_has_struct_page(obj))
619 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800620
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100621 ret = i915_gem_object_wait_rendering(obj, true);
622 if (ret)
623 return ret;
624
Chris Wilsona314d5c2016-08-18 17:16:48 +0100625 i915_gem_object_flush_gtt_write_domain(obj);
626
Chris Wilson43394c72016-08-18 17:16:47 +0100627 /* If we're not in the cpu read domain, set ourself into the gtt
628 * read domain and manually flush cachelines (if required). This
629 * optimizes for the case when the gpu will dirty the data
630 * anyway again before the next pread happens.
631 */
632 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800633 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
634 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800635
636 ret = i915_gem_object_get_pages(obj);
637 if (ret)
638 return ret;
639
640 i915_gem_object_pin_pages(obj);
641
Chris Wilson43394c72016-08-18 17:16:47 +0100642 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
643 ret = i915_gem_object_set_to_cpu_domain(obj, false);
644 if (ret) {
645 i915_gem_object_unpin_pages(obj);
646 return ret;
647 }
648 *needs_clflush = 0;
649 }
650
651 return 0;
652}
653
654int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
655 unsigned int *needs_clflush)
656{
657 int ret;
658
659 *needs_clflush = 0;
660 if (!i915_gem_object_has_struct_page(obj))
661 return -ENODEV;
662
663 ret = i915_gem_object_wait_rendering(obj, false);
664 if (ret)
665 return ret;
666
Chris Wilsona314d5c2016-08-18 17:16:48 +0100667 i915_gem_object_flush_gtt_write_domain(obj);
668
Chris Wilson43394c72016-08-18 17:16:47 +0100669 /* If we're not in the cpu write domain, set ourself into the
670 * gtt write domain and manually flush cachelines (as required).
671 * This optimizes for the case when the gpu will use the data
672 * right away and we therefore have to clflush anyway.
673 */
674 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
675 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
676
677 /* Same trick applies to invalidate partially written cachelines read
678 * before writing.
679 */
680 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
681 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
682 obj->cache_level);
683
684 ret = i915_gem_object_get_pages(obj);
685 if (ret)
686 return ret;
687
688 i915_gem_object_pin_pages(obj);
689
690 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
691 ret = i915_gem_object_set_to_cpu_domain(obj, true);
692 if (ret) {
693 i915_gem_object_unpin_pages(obj);
694 return ret;
695 }
696 *needs_clflush = 0;
697 }
698
699 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
700 obj->cache_dirty = true;
701
702 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
703 obj->dirty = 1;
704 return 0;
Brad Volkin4c914c02014-02-18 10:15:45 -0800705}
706
Daniel Vetterd174bd62012-03-25 19:47:40 +0200707/* Per-page copy function for the shmem pread fastpath.
708 * Flushes invalid cachelines before reading the target if
709 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700710static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200711shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
712 char __user *user_data,
713 bool page_do_bit17_swizzling, bool needs_clflush)
714{
715 char *vaddr;
716 int ret;
717
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200718 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200719 return -EINVAL;
720
721 vaddr = kmap_atomic(page);
722 if (needs_clflush)
723 drm_clflush_virt_range(vaddr + shmem_page_offset,
724 page_length);
725 ret = __copy_to_user_inatomic(user_data,
726 vaddr + shmem_page_offset,
727 page_length);
728 kunmap_atomic(vaddr);
729
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100730 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200731}
732
Daniel Vetter23c18c72012-03-25 19:47:42 +0200733static void
734shmem_clflush_swizzled_range(char *addr, unsigned long length,
735 bool swizzled)
736{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200737 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200738 unsigned long start = (unsigned long) addr;
739 unsigned long end = (unsigned long) addr + length;
740
741 /* For swizzling simply ensure that we always flush both
742 * channels. Lame, but simple and it works. Swizzled
743 * pwrite/pread is far from a hotpath - current userspace
744 * doesn't use it at all. */
745 start = round_down(start, 128);
746 end = round_up(end, 128);
747
748 drm_clflush_virt_range((void *)start, end - start);
749 } else {
750 drm_clflush_virt_range(addr, length);
751 }
752
753}
754
Daniel Vetterd174bd62012-03-25 19:47:40 +0200755/* Only difference to the fast-path function is that this can handle bit17
756 * and uses non-atomic copy and kmap functions. */
757static int
758shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
759 char __user *user_data,
760 bool page_do_bit17_swizzling, bool needs_clflush)
761{
762 char *vaddr;
763 int ret;
764
765 vaddr = kmap(page);
766 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200767 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
768 page_length,
769 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200770
771 if (page_do_bit17_swizzling)
772 ret = __copy_to_user_swizzled(user_data,
773 vaddr, shmem_page_offset,
774 page_length);
775 else
776 ret = __copy_to_user(user_data,
777 vaddr + shmem_page_offset,
778 page_length);
779 kunmap(page);
780
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100781 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200782}
783
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530784static inline unsigned long
785slow_user_access(struct io_mapping *mapping,
786 uint64_t page_base, int page_offset,
787 char __user *user_data,
788 unsigned long length, bool pwrite)
789{
790 void __iomem *ioaddr;
791 void *vaddr;
792 uint64_t unwritten;
793
794 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
795 /* We can use the cpu mem copy function because this is X86. */
796 vaddr = (void __force *)ioaddr + page_offset;
797 if (pwrite)
798 unwritten = __copy_from_user(vaddr, user_data, length);
799 else
800 unwritten = __copy_to_user(user_data, vaddr, length);
801
802 io_mapping_unmap(ioaddr);
803 return unwritten;
804}
805
806static int
807i915_gem_gtt_pread(struct drm_device *dev,
808 struct drm_i915_gem_object *obj, uint64_t size,
809 uint64_t data_offset, uint64_t data_ptr)
810{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100811 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530812 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100813 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530814 struct drm_mm_node node;
815 char __user *user_data;
816 uint64_t remain;
817 uint64_t offset;
818 int ret;
819
Chris Wilson058d88c2016-08-15 10:49:06 +0100820 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100821 if (!IS_ERR(vma)) {
822 node.start = i915_ggtt_offset(vma);
823 node.allocated = false;
824 ret = i915_gem_object_put_fence(obj);
825 if (ret) {
826 i915_vma_unpin(vma);
827 vma = ERR_PTR(ret);
828 }
829 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100830 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530831 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
832 if (ret)
833 goto out;
834
835 ret = i915_gem_object_get_pages(obj);
836 if (ret) {
837 remove_mappable_node(&node);
838 goto out;
839 }
840
841 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530842 }
843
844 ret = i915_gem_object_set_to_gtt_domain(obj, false);
845 if (ret)
846 goto out_unpin;
847
848 user_data = u64_to_user_ptr(data_ptr);
849 remain = size;
850 offset = data_offset;
851
852 mutex_unlock(&dev->struct_mutex);
853 if (likely(!i915.prefault_disable)) {
854 ret = fault_in_multipages_writeable(user_data, remain);
855 if (ret) {
856 mutex_lock(&dev->struct_mutex);
857 goto out_unpin;
858 }
859 }
860
861 while (remain > 0) {
862 /* Operation in this page
863 *
864 * page_base = page offset within aperture
865 * page_offset = offset within page
866 * page_length = bytes to copy for this page
867 */
868 u32 page_base = node.start;
869 unsigned page_offset = offset_in_page(offset);
870 unsigned page_length = PAGE_SIZE - page_offset;
871 page_length = remain < page_length ? remain : page_length;
872 if (node.allocated) {
873 wmb();
874 ggtt->base.insert_page(&ggtt->base,
875 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
876 node.start,
877 I915_CACHE_NONE, 0);
878 wmb();
879 } else {
880 page_base += offset & PAGE_MASK;
881 }
882 /* This is a slow read/write as it tries to read from
883 * and write to user memory which may result into page
884 * faults, and so we cannot perform this under struct_mutex.
885 */
886 if (slow_user_access(ggtt->mappable, page_base,
887 page_offset, user_data,
888 page_length, false)) {
889 ret = -EFAULT;
890 break;
891 }
892
893 remain -= page_length;
894 user_data += page_length;
895 offset += page_length;
896 }
897
898 mutex_lock(&dev->struct_mutex);
899 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
900 /* The user has modified the object whilst we tried
901 * reading from it, and we now have no idea what domain
902 * the pages should be in. As we have just been touching
903 * them directly, flush everything back to the GTT
904 * domain.
905 */
906 ret = i915_gem_object_set_to_gtt_domain(obj, false);
907 }
908
909out_unpin:
910 if (node.allocated) {
911 wmb();
912 ggtt->base.clear_range(&ggtt->base,
913 node.start, node.size,
914 true);
915 i915_gem_object_unpin_pages(obj);
916 remove_mappable_node(&node);
917 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100918 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530919 }
920out:
921 return ret;
922}
923
Eric Anholteb014592009-03-10 11:44:52 -0700924static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200925i915_gem_shmem_pread(struct drm_device *dev,
926 struct drm_i915_gem_object *obj,
927 struct drm_i915_gem_pread *args,
928 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700929{
Daniel Vetter8461d222011-12-14 13:57:32 +0100930 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700931 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100932 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100933 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100934 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200935 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200936 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200937 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700938
Brad Volkin4c914c02014-02-18 10:15:45 -0800939 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100940 if (ret)
941 return ret;
942
Chris Wilson43394c72016-08-18 17:16:47 +0100943 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
944 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700945 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100946 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100947
Imre Deak67d5a502013-02-18 19:28:02 +0200948 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
949 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200950 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100951
952 if (remain <= 0)
953 break;
954
Eric Anholteb014592009-03-10 11:44:52 -0700955 /* Operation in this page
956 *
Eric Anholteb014592009-03-10 11:44:52 -0700957 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700958 * page_length = bytes to copy for this page
959 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100960 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700961 page_length = remain;
962 if ((shmem_page_offset + page_length) > PAGE_SIZE)
963 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700964
Daniel Vetter8461d222011-12-14 13:57:32 +0100965 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
966 (page_to_phys(page) & (1 << 17)) != 0;
967
Daniel Vetterd174bd62012-03-25 19:47:40 +0200968 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
969 user_data, page_do_bit17_swizzling,
970 needs_clflush);
971 if (ret == 0)
972 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700973
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200974 mutex_unlock(&dev->struct_mutex);
975
Jani Nikulad330a952014-01-21 11:24:25 +0200976 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200977 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200978 /* Userspace is tricking us, but we've already clobbered
979 * its pages with the prefault and promised to write the
980 * data up to the first fault. Hence ignore any errors
981 * and just continue. */
982 (void)ret;
983 prefaulted = 1;
984 }
985
Daniel Vetterd174bd62012-03-25 19:47:40 +0200986 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
987 user_data, page_do_bit17_swizzling,
988 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700989
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200990 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100991
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100992 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100993 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100994
Chris Wilson17793c92014-03-07 08:30:36 +0000995next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700996 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100997 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700998 offset += page_length;
999 }
1000
Chris Wilson4f27b752010-10-14 15:26:45 +01001001out:
Chris Wilson43394c72016-08-18 17:16:47 +01001002 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001003
Eric Anholteb014592009-03-10 11:44:52 -07001004 return ret;
1005}
1006
Eric Anholt673a3942008-07-30 12:06:12 -07001007/**
1008 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001009 * @dev: drm device pointer
1010 * @data: ioctl data blob
1011 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001012 *
1013 * On error, the contents of *data are undefined.
1014 */
1015int
1016i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001017 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001018{
1019 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001020 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001021 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001022
Chris Wilson51311d02010-11-17 09:10:42 +00001023 if (args->size == 0)
1024 return 0;
1025
1026 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001027 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001028 args->size))
1029 return -EFAULT;
1030
Chris Wilson03ac0642016-07-20 13:31:51 +01001031 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001032 if (!obj)
1033 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001034
Chris Wilson7dcd2492010-09-26 20:21:44 +01001035 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001036 if (args->offset > obj->base.size ||
1037 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001038 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001039 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001040 }
1041
Chris Wilsondb53a302011-02-03 11:57:46 +00001042 trace_i915_gem_object_pread(obj, args->offset, args->size);
1043
Chris Wilson258a5ed2016-08-05 10:14:16 +01001044 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1045 if (ret)
1046 goto err;
1047
1048 ret = i915_mutex_lock_interruptible(dev);
1049 if (ret)
1050 goto err;
1051
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001052 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001053
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301054 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001055 if (ret == -EFAULT || ret == -ENODEV) {
1056 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301057 ret = i915_gem_gtt_pread(dev, obj, args->size,
1058 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001059 intel_runtime_pm_put(to_i915(dev));
1060 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301061
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001062 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001063 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001064
1065 return ret;
1066
1067err:
1068 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001069 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001070}
1071
Keith Packard0839ccb2008-10-30 19:38:48 -07001072/* This is the fast write path which cannot handle
1073 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001074 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001075
Keith Packard0839ccb2008-10-30 19:38:48 -07001076static inline int
1077fast_user_write(struct io_mapping *mapping,
1078 loff_t page_base, int page_offset,
1079 char __user *user_data,
1080 int length)
1081{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001082 void __iomem *vaddr_atomic;
1083 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001084 unsigned long unwritten;
1085
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001086 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001087 /* We can use the cpu mem copy function because this is X86. */
1088 vaddr = (void __force*)vaddr_atomic + page_offset;
1089 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001090 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001091 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001092 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001093}
1094
Eric Anholt3de09aa2009-03-09 09:42:23 -07001095/**
1096 * This is the fast pwrite path, where we copy the data directly from the
1097 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001098 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001099 * @obj: i915 gem object
1100 * @args: pwrite arguments structure
1101 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001102 */
Eric Anholt673a3942008-07-30 12:06:12 -07001103static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301104i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001105 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001106 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001107 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001108{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301109 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301110 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001111 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301112 struct drm_mm_node node;
1113 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001114 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301115 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301116 bool hit_slow_path = false;
1117
Chris Wilson3e510a82016-08-05 10:14:23 +01001118 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001120
Chris Wilson058d88c2016-08-15 10:49:06 +01001121 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001122 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001123 if (!IS_ERR(vma)) {
1124 node.start = i915_ggtt_offset(vma);
1125 node.allocated = false;
1126 ret = i915_gem_object_put_fence(obj);
1127 if (ret) {
1128 i915_vma_unpin(vma);
1129 vma = ERR_PTR(ret);
1130 }
1131 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001132 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301133 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1134 if (ret)
1135 goto out;
1136
1137 ret = i915_gem_object_get_pages(obj);
1138 if (ret) {
1139 remove_mappable_node(&node);
1140 goto out;
1141 }
1142
1143 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301144 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001145
1146 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1147 if (ret)
1148 goto out_unpin;
1149
Chris Wilsonb19482d2016-08-18 17:16:43 +01001150 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301151 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001152
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301153 user_data = u64_to_user_ptr(args->data_ptr);
1154 offset = args->offset;
1155 remain = args->size;
1156 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001157 /* Operation in this page
1158 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001159 * page_base = page offset within aperture
1160 * page_offset = offset within page
1161 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001162 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301163 u32 page_base = node.start;
1164 unsigned page_offset = offset_in_page(offset);
1165 unsigned page_length = PAGE_SIZE - page_offset;
1166 page_length = remain < page_length ? remain : page_length;
1167 if (node.allocated) {
1168 wmb(); /* flush the write before we modify the GGTT */
1169 ggtt->base.insert_page(&ggtt->base,
1170 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1171 node.start, I915_CACHE_NONE, 0);
1172 wmb(); /* flush modifications to the GGTT (insert_page) */
1173 } else {
1174 page_base += offset & PAGE_MASK;
1175 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001176 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001177 * source page isn't available. Return the error and we'll
1178 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301179 * If the object is non-shmem backed, we retry again with the
1180 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001181 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001182 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001183 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301184 hit_slow_path = true;
1185 mutex_unlock(&dev->struct_mutex);
1186 if (slow_user_access(ggtt->mappable,
1187 page_base,
1188 page_offset, user_data,
1189 page_length, true)) {
1190 ret = -EFAULT;
1191 mutex_lock(&dev->struct_mutex);
1192 goto out_flush;
1193 }
1194
1195 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001196 }
Eric Anholt673a3942008-07-30 12:06:12 -07001197
Keith Packard0839ccb2008-10-30 19:38:48 -07001198 remain -= page_length;
1199 user_data += page_length;
1200 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001201 }
Eric Anholt673a3942008-07-30 12:06:12 -07001202
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001203out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301204 if (hit_slow_path) {
1205 if (ret == 0 &&
1206 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1207 /* The user has modified the object whilst we tried
1208 * reading from it, and we now have no idea what domain
1209 * the pages should be in. As we have just been touching
1210 * them directly, flush everything back to the GTT
1211 * domain.
1212 */
1213 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1214 }
1215 }
1216
Chris Wilsonb19482d2016-08-18 17:16:43 +01001217 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001218out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301219 if (node.allocated) {
1220 wmb();
1221 ggtt->base.clear_range(&ggtt->base,
1222 node.start, node.size,
1223 true);
1224 i915_gem_object_unpin_pages(obj);
1225 remove_mappable_node(&node);
1226 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001227 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301228 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001229out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001230 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001231}
1232
Daniel Vetterd174bd62012-03-25 19:47:40 +02001233/* Per-page copy function for the shmem pwrite fastpath.
1234 * Flushes invalid cachelines before writing to the target if
1235 * needs_clflush_before is set and flushes out any written cachelines after
1236 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001237static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001238shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1239 char __user *user_data,
1240 bool page_do_bit17_swizzling,
1241 bool needs_clflush_before,
1242 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001243{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001244 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001245 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001246
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001247 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001248 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001249
Daniel Vetterd174bd62012-03-25 19:47:40 +02001250 vaddr = kmap_atomic(page);
1251 if (needs_clflush_before)
1252 drm_clflush_virt_range(vaddr + shmem_page_offset,
1253 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001254 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1255 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001256 if (needs_clflush_after)
1257 drm_clflush_virt_range(vaddr + shmem_page_offset,
1258 page_length);
1259 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001260
Chris Wilson755d2212012-09-04 21:02:55 +01001261 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001262}
1263
Daniel Vetterd174bd62012-03-25 19:47:40 +02001264/* Only difference to the fast-path function is that this can handle bit17
1265 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001266static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001267shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1268 char __user *user_data,
1269 bool page_do_bit17_swizzling,
1270 bool needs_clflush_before,
1271 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001272{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001273 char *vaddr;
1274 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001275
Daniel Vetterd174bd62012-03-25 19:47:40 +02001276 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001277 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001278 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1279 page_length,
1280 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001281 if (page_do_bit17_swizzling)
1282 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001283 user_data,
1284 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001285 else
1286 ret = __copy_from_user(vaddr + shmem_page_offset,
1287 user_data,
1288 page_length);
1289 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001290 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1291 page_length,
1292 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001293 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001294
Chris Wilson755d2212012-09-04 21:02:55 +01001295 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001296}
1297
Eric Anholt40123c12009-03-09 13:42:30 -07001298static int
Daniel Vettere244a442012-03-25 19:47:28 +02001299i915_gem_shmem_pwrite(struct drm_device *dev,
1300 struct drm_i915_gem_object *obj,
1301 struct drm_i915_gem_pwrite *args,
1302 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001303{
Eric Anholt40123c12009-03-09 13:42:30 -07001304 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001305 loff_t offset;
1306 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001307 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001308 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001309 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001310 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001311 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001312
Chris Wilson43394c72016-08-18 17:16:47 +01001313 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1314 if (ret)
1315 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001316
Daniel Vetter8c599672011-12-14 13:57:31 +01001317 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001318 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001319 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001320 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001321
Imre Deak67d5a502013-02-18 19:28:02 +02001322 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1323 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001324 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001325 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001326
Chris Wilson9da3da62012-06-01 15:20:22 +01001327 if (remain <= 0)
1328 break;
1329
Eric Anholt40123c12009-03-09 13:42:30 -07001330 /* Operation in this page
1331 *
Eric Anholt40123c12009-03-09 13:42:30 -07001332 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001333 * page_length = bytes to copy for this page
1334 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001335 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001336
1337 page_length = remain;
1338 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1339 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001340
Daniel Vetter58642882012-03-25 19:47:37 +02001341 /* If we don't overwrite a cacheline completely we need to be
1342 * careful to have up-to-date data by first clflushing. Don't
1343 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001344 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001345 ((shmem_page_offset | page_length)
1346 & (boot_cpu_data.x86_clflush_size - 1));
1347
Daniel Vetter8c599672011-12-14 13:57:31 +01001348 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1349 (page_to_phys(page) & (1 << 17)) != 0;
1350
Daniel Vetterd174bd62012-03-25 19:47:40 +02001351 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1352 user_data, page_do_bit17_swizzling,
1353 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001354 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001355 if (ret == 0)
1356 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001357
Daniel Vettere244a442012-03-25 19:47:28 +02001358 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001359 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001360 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1361 user_data, page_do_bit17_swizzling,
1362 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001363 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001364
Daniel Vettere244a442012-03-25 19:47:28 +02001365 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001366
Chris Wilson755d2212012-09-04 21:02:55 +01001367 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001368 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001369
Chris Wilson17793c92014-03-07 08:30:36 +00001370next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001371 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001372 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001373 offset += page_length;
1374 }
1375
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001376out:
Chris Wilson43394c72016-08-18 17:16:47 +01001377 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001378
Daniel Vettere244a442012-03-25 19:47:28 +02001379 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001380 /*
1381 * Fixup: Flush cpu caches in case we didn't flush the dirty
1382 * cachelines in-line while writing and the object moved
1383 * out of the cpu write domain while we've dropped the lock.
1384 */
Chris Wilson43394c72016-08-18 17:16:47 +01001385 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001386 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001387 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001388 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001389 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001390 }
Eric Anholt40123c12009-03-09 13:42:30 -07001391
Chris Wilson43394c72016-08-18 17:16:47 +01001392 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001393 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001394
Rodrigo Vivide152b62015-07-07 16:28:51 -07001395 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001396 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001397}
1398
1399/**
1400 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001401 * @dev: drm device
1402 * @data: ioctl data blob
1403 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001404 *
1405 * On error, the contents of the buffer that were to be modified are undefined.
1406 */
1407int
1408i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001409 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001410{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001411 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001412 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001413 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001414 int ret;
1415
1416 if (args->size == 0)
1417 return 0;
1418
1419 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001420 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001421 args->size))
1422 return -EFAULT;
1423
Jani Nikulad330a952014-01-21 11:24:25 +02001424 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001425 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001426 args->size);
1427 if (ret)
1428 return -EFAULT;
1429 }
Eric Anholt673a3942008-07-30 12:06:12 -07001430
Chris Wilson03ac0642016-07-20 13:31:51 +01001431 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001432 if (!obj)
1433 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001434
Chris Wilson7dcd2492010-09-26 20:21:44 +01001435 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001436 if (args->offset > obj->base.size ||
1437 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001438 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001439 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001440 }
1441
Chris Wilsondb53a302011-02-03 11:57:46 +00001442 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1443
Chris Wilson258a5ed2016-08-05 10:14:16 +01001444 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1445 if (ret)
1446 goto err;
1447
1448 intel_runtime_pm_get(dev_priv);
1449
1450 ret = i915_mutex_lock_interruptible(dev);
1451 if (ret)
1452 goto err_rpm;
1453
Daniel Vetter935aaa62012-03-25 19:47:35 +02001454 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001455 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1456 * it would end up going through the fenced access, and we'll get
1457 * different detiling behavior between reading and writing.
1458 * pread/pwrite currently are reading and writing from the CPU
1459 * perspective, requiring manual detiling by the client.
1460 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001461 if (!i915_gem_object_has_struct_page(obj) ||
1462 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301463 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001464 /* Note that the gtt paths might fail with non-page-backed user
1465 * pointers (e.g. gtt mappings when moving data between
1466 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001467 }
Eric Anholt673a3942008-07-30 12:06:12 -07001468
Chris Wilsond1054ee2016-07-16 18:42:36 +01001469 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001470 if (obj->phys_handle)
1471 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301472 else
Chris Wilson43394c72016-08-18 17:16:47 +01001473 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001474 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001475
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001476 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001477 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001478 intel_runtime_pm_put(dev_priv);
1479
Eric Anholt673a3942008-07-30 12:06:12 -07001480 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001481
1482err_rpm:
1483 intel_runtime_pm_put(dev_priv);
1484err:
1485 i915_gem_object_put_unlocked(obj);
1486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001487}
1488
Chris Wilsond243ad82016-08-18 17:16:44 +01001489static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001490write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1491{
1492 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1493 ORIGIN_GTT : ORIGIN_CPU;
1494}
1495
Eric Anholt673a3942008-07-30 12:06:12 -07001496/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001497 * Called when user space prepares to use an object with the CPU, either
1498 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001499 * @dev: drm device
1500 * @data: ioctl data blob
1501 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001502 */
1503int
1504i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001505 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001506{
1507 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001508 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001509 uint32_t read_domains = args->read_domains;
1510 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001511 int ret;
1512
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001513 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001514 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001515 return -EINVAL;
1516
1517 /* Having something in the write domain implies it's in the read
1518 * domain, and only that read domain. Enforce that in the request.
1519 */
1520 if (write_domain != 0 && read_domains != write_domain)
1521 return -EINVAL;
1522
Chris Wilson03ac0642016-07-20 13:31:51 +01001523 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001524 if (!obj)
1525 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001526
Chris Wilson3236f572012-08-24 09:35:09 +01001527 /* Try to flush the object off the GPU without holding the lock.
1528 * We will repeat the flush holding the lock in the normal manner
1529 * to catch cases where we are gazumped.
1530 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001531 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001532 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001533 goto err;
1534
1535 ret = i915_mutex_lock_interruptible(dev);
1536 if (ret)
1537 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001538
Chris Wilson43566de2015-01-02 16:29:29 +05301539 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001540 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301541 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001542 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001543
Daniel Vetter031b6982015-06-26 19:35:16 +02001544 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001545 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001546
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001547 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001548 mutex_unlock(&dev->struct_mutex);
1549 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001550
1551err:
1552 i915_gem_object_put_unlocked(obj);
1553 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001554}
1555
1556/**
1557 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001558 * @dev: drm device
1559 * @data: ioctl data blob
1560 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001561 */
1562int
1563i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001565{
1566 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001567 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001568 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569
Chris Wilson03ac0642016-07-20 13:31:51 +01001570 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001571 if (!obj)
1572 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001573
Eric Anholt673a3942008-07-30 12:06:12 -07001574 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001575 if (READ_ONCE(obj->pin_display)) {
1576 err = i915_mutex_lock_interruptible(dev);
1577 if (!err) {
1578 i915_gem_object_flush_cpu_write_domain(obj);
1579 mutex_unlock(&dev->struct_mutex);
1580 }
1581 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001582
Chris Wilsonc21724c2016-08-05 10:14:19 +01001583 i915_gem_object_put_unlocked(obj);
1584 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001585}
1586
1587/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001588 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1589 * it is mapped to.
1590 * @dev: drm device
1591 * @data: ioctl data blob
1592 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001593 *
1594 * While the mapping holds a reference on the contents of the object, it doesn't
1595 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001596 *
1597 * IMPORTANT:
1598 *
1599 * DRM driver writers who look a this function as an example for how to do GEM
1600 * mmap support, please don't implement mmap support like here. The modern way
1601 * to implement DRM mmap support is with an mmap offset ioctl (like
1602 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1603 * That way debug tooling like valgrind will understand what's going on, hiding
1604 * the mmap call in a driver private ioctl will break that. The i915 driver only
1605 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001606 */
1607int
1608i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001610{
1611 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001612 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001613 unsigned long addr;
1614
Akash Goel1816f922015-01-02 16:29:30 +05301615 if (args->flags & ~(I915_MMAP_WC))
1616 return -EINVAL;
1617
Borislav Petkov568a58e2016-03-29 17:42:01 +02001618 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301619 return -ENODEV;
1620
Chris Wilson03ac0642016-07-20 13:31:51 +01001621 obj = i915_gem_object_lookup(file, args->handle);
1622 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001623 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001624
Daniel Vetter1286ff72012-05-10 15:25:09 +02001625 /* prime objects have no backing filp to GEM mmap
1626 * pages from.
1627 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001628 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001629 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001630 return -EINVAL;
1631 }
1632
Chris Wilson03ac0642016-07-20 13:31:51 +01001633 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001634 PROT_READ | PROT_WRITE, MAP_SHARED,
1635 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301636 if (args->flags & I915_MMAP_WC) {
1637 struct mm_struct *mm = current->mm;
1638 struct vm_area_struct *vma;
1639
Michal Hocko80a89a52016-05-23 16:26:11 -07001640 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001641 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001642 return -EINTR;
1643 }
Akash Goel1816f922015-01-02 16:29:30 +05301644 vma = find_vma(mm, addr);
1645 if (vma)
1646 vma->vm_page_prot =
1647 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1648 else
1649 addr = -ENOMEM;
1650 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001651
1652 /* This may race, but that's ok, it only gets set */
Chris Wilson03ac0642016-07-20 13:31:51 +01001653 WRITE_ONCE(obj->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301654 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001655 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001656 if (IS_ERR((void *)addr))
1657 return addr;
1658
1659 args->addr_ptr = (uint64_t) addr;
1660
1661 return 0;
1662}
1663
Jesse Barnesde151cf2008-11-12 10:03:55 -08001664/**
1665 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001666 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001667 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001668 *
1669 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1670 * from userspace. The fault handler takes care of binding the object to
1671 * the GTT (if needed), allocating and programming a fence register (again,
1672 * only if needed based on whether the old reg is still valid or the object
1673 * is tiled) and inserting a new PTE into the faulting process.
1674 *
1675 * Note that the faulting process may involve evicting existing objects
1676 * from the GTT and/or fence registers to make room. So performance may
1677 * suffer if the GTT working set is large or there are few fence registers
1678 * left.
1679 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001680int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001681{
Chris Wilson058d88c2016-08-15 10:49:06 +01001682 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001683 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001684 struct drm_i915_private *dev_priv = to_i915(dev);
1685 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001686 struct i915_ggtt_view view = i915_ggtt_view_normal;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001687 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001688 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001689 pgoff_t page_offset;
1690 unsigned long pfn;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001691 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001692
Jesse Barnesde151cf2008-11-12 10:03:55 -08001693 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001694 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001695 PAGE_SHIFT;
1696
Chris Wilsondb53a302011-02-03 11:57:46 +00001697 trace_i915_gem_object_fault(obj, page_offset, true, write);
1698
Chris Wilson6e4930f2014-02-07 18:37:06 -02001699 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001700 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001701 * repeat the flush holding the lock in the normal manner to catch cases
1702 * where we are gazumped.
1703 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001704 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001705 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001706 goto err;
1707
1708 intel_runtime_pm_get(dev_priv);
1709
1710 ret = i915_mutex_lock_interruptible(dev);
1711 if (ret)
1712 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001713
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001714 /* Access to snoopable pages through the GTT is incoherent. */
1715 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001716 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001717 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001718 }
1719
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001720 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001721 if (obj->base.size >= ggtt->mappable_end &&
Chris Wilson3e510a82016-08-05 10:14:23 +01001722 !i915_gem_object_is_tiled(obj)) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001723 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001724
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001725 memset(&view, 0, sizeof(view));
1726 view.type = I915_GGTT_VIEW_PARTIAL;
1727 view.params.partial.offset = rounddown(page_offset, chunk_size);
1728 view.params.partial.size =
1729 min_t(unsigned int,
1730 chunk_size,
Chris Wilson058d88c2016-08-15 10:49:06 +01001731 (area->vm_end - area->vm_start) / PAGE_SIZE -
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001732 view.params.partial.offset);
1733 }
1734
1735 /* Now pin it into the GTT if needed */
Chris Wilson058d88c2016-08-15 10:49:06 +01001736 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1737 if (IS_ERR(vma)) {
1738 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001739 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001740 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001741
Chris Wilsonc9839302012-11-20 10:45:17 +00001742 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1743 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001744 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001745
1746 ret = i915_gem_object_get_fence(obj);
1747 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001748 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001749
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001750 /* Finally, remap it using the new GTT offset */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001751 pfn = ggtt->mappable_base + i915_ggtt_offset(vma);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001752 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001754 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1755 /* Overriding existing pages in partial view does not cause
1756 * us any trouble as TLBs are still valid because the fault
1757 * is due to userspace losing part of the mapping or never
1758 * having accessed it before (at this partials' range).
1759 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001760 unsigned long base = area->vm_start +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001761 (view.params.partial.offset << PAGE_SHIFT);
1762 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001763
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001764 for (i = 0; i < view.params.partial.size; i++) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001765 ret = vm_insert_pfn(area,
1766 base + i * PAGE_SIZE,
1767 pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001768 if (ret)
1769 break;
1770 }
1771
1772 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001773 } else {
1774 if (!obj->fault_mappable) {
Chris Wilson058d88c2016-08-15 10:49:06 +01001775 unsigned long size =
1776 min_t(unsigned long,
1777 area->vm_end - area->vm_start,
1778 obj->base.size) >> PAGE_SHIFT;
1779 unsigned long base = area->vm_start;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001780 int i;
1781
Chris Wilson058d88c2016-08-15 10:49:06 +01001782 for (i = 0; i < size; i++) {
1783 ret = vm_insert_pfn(area,
1784 base + i * PAGE_SIZE,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001785 pfn + i);
1786 if (ret)
1787 break;
1788 }
1789
1790 obj->fault_mappable = true;
1791 } else
Chris Wilson058d88c2016-08-15 10:49:06 +01001792 ret = vm_insert_pfn(area,
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001793 (unsigned long)vmf->virtual_address,
1794 pfn + page_offset);
1795 }
Chris Wilsonb8f90962016-08-05 10:14:07 +01001796err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001797 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001798err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001800err_rpm:
1801 intel_runtime_pm_put(dev_priv);
1802err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001803 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001804 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001805 /*
1806 * We eat errors when the gpu is terminally wedged to avoid
1807 * userspace unduly crashing (gl has no provisions for mmaps to
1808 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1809 * and so needs to be reported.
1810 */
1811 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001812 ret = VM_FAULT_SIGBUS;
1813 break;
1814 }
Chris Wilson045e7692010-11-07 09:18:22 +00001815 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001816 /*
1817 * EAGAIN means the gpu is hung and we'll wait for the error
1818 * handler to reset everything when re-faulting in
1819 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001820 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001821 case 0:
1822 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001823 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001824 case -EBUSY:
1825 /*
1826 * EBUSY is ok: this just means that another thread
1827 * already did the job.
1828 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001829 ret = VM_FAULT_NOPAGE;
1830 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001831 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001832 ret = VM_FAULT_OOM;
1833 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001834 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001835 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001836 ret = VM_FAULT_SIGBUS;
1837 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001838 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001839 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001840 ret = VM_FAULT_SIGBUS;
1841 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001843 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844}
1845
1846/**
Chris Wilson901782b2009-07-10 08:18:50 +01001847 * i915_gem_release_mmap - remove physical page mappings
1848 * @obj: obj in question
1849 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001850 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001851 * relinquish ownership of the pages back to the system.
1852 *
1853 * It is vital that we remove the page mapping if we have mapped a tiled
1854 * object through the GTT and then lose the fence register due to
1855 * resource pressure. Similarly if the object has been moved out of the
1856 * aperture, than pages mapped into userspace must be revoked. Removing the
1857 * mapping will then trigger a page fault on the next user access, allowing
1858 * fixup by i915_gem_fault().
1859 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001860void
Chris Wilson05394f32010-11-08 19:18:58 +00001861i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001862{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001863 /* Serialisation between user GTT access and our code depends upon
1864 * revoking the CPU's PTE whilst the mutex is held. The next user
1865 * pagefault then has to wait until we release the mutex.
1866 */
1867 lockdep_assert_held(&obj->base.dev->struct_mutex);
1868
Chris Wilson6299f992010-11-24 12:23:44 +00001869 if (!obj->fault_mappable)
1870 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001871
David Herrmann6796cb12014-01-03 14:24:19 +01001872 drm_vma_node_unmap(&obj->base.vma_node,
1873 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001874
1875 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1876 * memory transactions from userspace before we return. The TLB
1877 * flushing implied above by changing the PTE above *should* be
1878 * sufficient, an extra barrier here just provides us with a bit
1879 * of paranoid documentation about our requirement to serialise
1880 * memory writes before touching registers / GSM.
1881 */
1882 wmb();
1883
Chris Wilson6299f992010-11-24 12:23:44 +00001884 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001885}
1886
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001887void
1888i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1889{
1890 struct drm_i915_gem_object *obj;
1891
1892 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1893 i915_gem_release_mmap(obj);
1894}
1895
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001896/**
1897 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001898 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001899 * @size: object size
1900 * @tiling_mode: tiling mode
1901 *
1902 * Return the required global GTT size for an object, taking into account
1903 * potential fence register mapping.
1904 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001905u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1906 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001907{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001908 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001909
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001910 GEM_BUG_ON(size == 0);
1911
Chris Wilsona9f14812016-08-04 16:32:28 +01001912 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001913 tiling_mode == I915_TILING_NONE)
1914 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001915
1916 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001917 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001918 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001919 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001920 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001921
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001922 while (ggtt_size < size)
1923 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001924
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001925 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001926}
1927
Jesse Barnesde151cf2008-11-12 10:03:55 -08001928/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001929 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001930 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001931 * @size: object size
1932 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001933 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001934 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001935 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001936 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001937 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001938u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001939 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001940{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001941 GEM_BUG_ON(size == 0);
1942
Jesse Barnesde151cf2008-11-12 10:03:55 -08001943 /*
1944 * Minimum alignment is 4k (GTT page size), but might be greater
1945 * if a fence register is needed for the object.
1946 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001947 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001948 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949 return 4096;
1950
1951 /*
1952 * Previous chips need to be aligned to the size of the smallest
1953 * fence register that can contain the object.
1954 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001955 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001956}
1957
Chris Wilsond8cb5082012-08-11 15:41:03 +01001958static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1959{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001960 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01001961 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001962
Chris Wilsonf3f61842016-08-05 10:14:14 +01001963 err = drm_gem_create_mmap_offset(&obj->base);
1964 if (!err)
1965 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01001966
Chris Wilsonf3f61842016-08-05 10:14:14 +01001967 /* We can idle the GPU locklessly to flush stale objects, but in order
1968 * to claim that space for ourselves, we need to take the big
1969 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01001970 */
Chris Wilsonf3f61842016-08-05 10:14:14 +01001971 err = i915_gem_wait_for_idle(dev_priv, true);
1972 if (err)
1973 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001974
Chris Wilsonf3f61842016-08-05 10:14:14 +01001975 err = i915_mutex_lock_interruptible(&dev_priv->drm);
1976 if (!err) {
1977 i915_gem_retire_requests(dev_priv);
1978 err = drm_gem_create_mmap_offset(&obj->base);
1979 mutex_unlock(&dev_priv->drm.struct_mutex);
1980 }
Daniel Vetterda494d72012-12-20 15:11:16 +01001981
Chris Wilsonf3f61842016-08-05 10:14:14 +01001982 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001983}
1984
1985static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1986{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001987 drm_gem_free_mmap_offset(&obj->base);
1988}
1989
Dave Airlieda6b51d2014-12-24 13:11:17 +10001990int
Dave Airlieff72145b2011-02-07 12:16:14 +10001991i915_gem_mmap_gtt(struct drm_file *file,
1992 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001993 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001994 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001995{
Chris Wilson05394f32010-11-08 19:18:58 +00001996 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001997 int ret;
1998
Chris Wilson03ac0642016-07-20 13:31:51 +01001999 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002000 if (!obj)
2001 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002002
Chris Wilsond8cb5082012-08-11 15:41:03 +01002003 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002004 if (ret == 0)
2005 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002006
Chris Wilsonf3f61842016-08-05 10:14:14 +01002007 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002008 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002009}
2010
Dave Airlieff72145b2011-02-07 12:16:14 +10002011/**
2012 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2013 * @dev: DRM device
2014 * @data: GTT mapping ioctl data
2015 * @file: GEM object info
2016 *
2017 * Simply returns the fake offset to userspace so it can mmap it.
2018 * The mmap call will end up in drm_gem_mmap(), which will set things
2019 * up so we can get faults in the handler above.
2020 *
2021 * The fault handler will take care of binding the object into the GTT
2022 * (since it may have been evicted to make room for something), allocating
2023 * a fence register, and mapping the appropriate aperture address into
2024 * userspace.
2025 */
2026int
2027i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *file)
2029{
2030 struct drm_i915_gem_mmap_gtt *args = data;
2031
Dave Airlieda6b51d2014-12-24 13:11:17 +10002032 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002033}
2034
Daniel Vetter225067e2012-08-20 10:23:20 +02002035/* Immediately discard the backing storage */
2036static void
2037i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002038{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002039 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002040
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002041 if (obj->base.filp == NULL)
2042 return;
2043
Daniel Vetter225067e2012-08-20 10:23:20 +02002044 /* Our goal here is to return as much of the memory as
2045 * is possible back to the system as we are called from OOM.
2046 * To do this we must instruct the shmfs to drop all of its
2047 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002048 */
Chris Wilson55372522014-03-25 13:23:06 +00002049 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002050 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002051}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002052
Chris Wilson55372522014-03-25 13:23:06 +00002053/* Try to discard unwanted pages */
2054static void
2055i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002056{
Chris Wilson55372522014-03-25 13:23:06 +00002057 struct address_space *mapping;
2058
2059 switch (obj->madv) {
2060 case I915_MADV_DONTNEED:
2061 i915_gem_object_truncate(obj);
2062 case __I915_MADV_PURGED:
2063 return;
2064 }
2065
2066 if (obj->base.filp == NULL)
2067 return;
2068
Al Viro93c76a32015-12-04 23:45:44 -05002069 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002070 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002071}
2072
Chris Wilson5cdf5882010-09-27 15:51:07 +01002073static void
Chris Wilson05394f32010-11-08 19:18:58 +00002074i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002075{
Dave Gordon85d12252016-05-20 11:54:06 +01002076 struct sgt_iter sgt_iter;
2077 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002078 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002079
Chris Wilson05394f32010-11-08 19:18:58 +00002080 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002081
Chris Wilson6c085a72012-08-20 11:40:46 +02002082 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002083 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002084 /* In the event of a disaster, abandon all caches and
2085 * hope for the best.
2086 */
Chris Wilson2c225692013-08-09 12:26:45 +01002087 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002088 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2089 }
2090
Imre Deake2273302015-07-09 12:59:05 +03002091 i915_gem_gtt_finish_object(obj);
2092
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002093 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002094 i915_gem_object_save_bit_17_swizzle(obj);
2095
Chris Wilson05394f32010-11-08 19:18:58 +00002096 if (obj->madv == I915_MADV_DONTNEED)
2097 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002098
Dave Gordon85d12252016-05-20 11:54:06 +01002099 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002100 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002101 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002102
Chris Wilson05394f32010-11-08 19:18:58 +00002103 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002104 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002105
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002106 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002107 }
Chris Wilson05394f32010-11-08 19:18:58 +00002108 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002109
Chris Wilson9da3da62012-06-01 15:20:22 +01002110 sg_free_table(obj->pages);
2111 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002112}
2113
Chris Wilsondd624af2013-01-15 12:39:35 +00002114int
Chris Wilson37e680a2012-06-07 15:38:42 +01002115i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2116{
2117 const struct drm_i915_gem_object_ops *ops = obj->ops;
2118
Chris Wilson2f745ad2012-09-04 21:02:58 +01002119 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002120 return 0;
2121
Chris Wilsona5570172012-09-04 21:02:54 +01002122 if (obj->pages_pin_count)
2123 return -EBUSY;
2124
Chris Wilson15717de2016-08-04 07:52:26 +01002125 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002126
Chris Wilsona2165e32012-12-03 11:49:00 +00002127 /* ->put_pages might need to allocate memory for the bit17 swizzle
2128 * array, hence protect them from being reaped by removing them from gtt
2129 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002130 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002131
Chris Wilson0a798eb2016-04-08 12:11:11 +01002132 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002133 void *ptr;
2134
2135 ptr = ptr_mask_bits(obj->mapping);
2136 if (is_vmalloc_addr(ptr))
2137 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002138 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002139 kunmap(kmap_to_page(ptr));
2140
Chris Wilson0a798eb2016-04-08 12:11:11 +01002141 obj->mapping = NULL;
2142 }
2143
Chris Wilson37e680a2012-06-07 15:38:42 +01002144 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002145 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002146
Chris Wilson55372522014-03-25 13:23:06 +00002147 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002148
2149 return 0;
2150}
2151
Chris Wilson37e680a2012-06-07 15:38:42 +01002152static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002153i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002154{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002155 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002156 int page_count, i;
2157 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002158 struct sg_table *st;
2159 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002160 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002161 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002162 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002163 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002164 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002165
Chris Wilson6c085a72012-08-20 11:40:46 +02002166 /* Assert that the object is not currently in any GPU domain. As it
2167 * wasn't in the GTT, there shouldn't be any way it could have been in
2168 * a GPU cache
2169 */
2170 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2171 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2172
Chris Wilson9da3da62012-06-01 15:20:22 +01002173 st = kmalloc(sizeof(*st), GFP_KERNEL);
2174 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002175 return -ENOMEM;
2176
Chris Wilson9da3da62012-06-01 15:20:22 +01002177 page_count = obj->base.size / PAGE_SIZE;
2178 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002179 kfree(st);
2180 return -ENOMEM;
2181 }
2182
2183 /* Get the list of pages out of our struct file. They'll be pinned
2184 * at this point until we release them.
2185 *
2186 * Fail silently without starting the shrinker
2187 */
Al Viro93c76a32015-12-04 23:45:44 -05002188 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002189 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002190 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002191 sg = st->sgl;
2192 st->nents = 0;
2193 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002194 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2195 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002196 i915_gem_shrink(dev_priv,
2197 page_count,
2198 I915_SHRINK_BOUND |
2199 I915_SHRINK_UNBOUND |
2200 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002201 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2202 }
2203 if (IS_ERR(page)) {
2204 /* We've tried hard to allocate the memory by reaping
2205 * our own buffer, now let the real VM do its job and
2206 * go down in flames if truly OOM.
2207 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002208 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002209 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002210 if (IS_ERR(page)) {
2211 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002212 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002213 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002214 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002215#ifdef CONFIG_SWIOTLB
2216 if (swiotlb_nr_tbl()) {
2217 st->nents++;
2218 sg_set_page(sg, page, PAGE_SIZE, 0);
2219 sg = sg_next(sg);
2220 continue;
2221 }
2222#endif
Imre Deak90797e62013-02-18 19:28:03 +02002223 if (!i || page_to_pfn(page) != last_pfn + 1) {
2224 if (i)
2225 sg = sg_next(sg);
2226 st->nents++;
2227 sg_set_page(sg, page, PAGE_SIZE, 0);
2228 } else {
2229 sg->length += PAGE_SIZE;
2230 }
2231 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002232
2233 /* Check that the i965g/gm workaround works. */
2234 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002235 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002236#ifdef CONFIG_SWIOTLB
2237 if (!swiotlb_nr_tbl())
2238#endif
2239 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002240 obj->pages = st;
2241
Imre Deake2273302015-07-09 12:59:05 +03002242 ret = i915_gem_gtt_prepare_object(obj);
2243 if (ret)
2244 goto err_pages;
2245
Eric Anholt673a3942008-07-30 12:06:12 -07002246 if (i915_gem_object_needs_bit17_swizzle(obj))
2247 i915_gem_object_do_bit_17_swizzle(obj);
2248
Chris Wilson3e510a82016-08-05 10:14:23 +01002249 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002250 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2251 i915_gem_object_pin_pages(obj);
2252
Eric Anholt673a3942008-07-30 12:06:12 -07002253 return 0;
2254
2255err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002256 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002257 for_each_sgt_page(page, sgt_iter, st)
2258 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002259 sg_free_table(st);
2260 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002261
2262 /* shmemfs first checks if there is enough memory to allocate the page
2263 * and reports ENOSPC should there be insufficient, along with the usual
2264 * ENOMEM for a genuine allocation failure.
2265 *
2266 * We use ENOSPC in our driver to mean that we have run out of aperture
2267 * space and so want to translate the error from shmemfs back to our
2268 * usual understanding of ENOMEM.
2269 */
Imre Deake2273302015-07-09 12:59:05 +03002270 if (ret == -ENOSPC)
2271 ret = -ENOMEM;
2272
2273 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002274}
2275
Chris Wilson37e680a2012-06-07 15:38:42 +01002276/* Ensure that the associated pages are gathered from the backing storage
2277 * and pinned into our object. i915_gem_object_get_pages() may be called
2278 * multiple times before they are released by a single call to
2279 * i915_gem_object_put_pages() - once the pages are no longer referenced
2280 * either as a result of memory pressure (reaping pages under the shrinker)
2281 * or as the object is itself released.
2282 */
2283int
2284i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2285{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002286 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002287 const struct drm_i915_gem_object_ops *ops = obj->ops;
2288 int ret;
2289
Chris Wilson2f745ad2012-09-04 21:02:58 +01002290 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002291 return 0;
2292
Chris Wilson43e28f02013-01-08 10:53:09 +00002293 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002294 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002295 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002296 }
2297
Chris Wilsona5570172012-09-04 21:02:54 +01002298 BUG_ON(obj->pages_pin_count);
2299
Chris Wilson37e680a2012-06-07 15:38:42 +01002300 ret = ops->get_pages(obj);
2301 if (ret)
2302 return ret;
2303
Ben Widawsky35c20a62013-05-31 11:28:48 -07002304 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002305
2306 obj->get_page.sg = obj->pages->sgl;
2307 obj->get_page.last = 0;
2308
Chris Wilson37e680a2012-06-07 15:38:42 +01002309 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002310}
2311
Dave Gordondd6034c2016-05-20 11:54:04 +01002312/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002313static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2314 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002315{
2316 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2317 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002318 struct sgt_iter sgt_iter;
2319 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002320 struct page *stack_pages[32];
2321 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002322 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002323 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002324 void *addr;
2325
2326 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002327 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002328 return kmap(sg_page(sgt->sgl));
2329
Dave Gordonb338fa42016-05-20 11:54:05 +01002330 if (n_pages > ARRAY_SIZE(stack_pages)) {
2331 /* Too big for stack -- allocate temporary array instead */
2332 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2333 if (!pages)
2334 return NULL;
2335 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002336
Dave Gordon85d12252016-05-20 11:54:06 +01002337 for_each_sgt_page(page, sgt_iter, sgt)
2338 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002339
2340 /* Check that we have the expected number of pages */
2341 GEM_BUG_ON(i != n_pages);
2342
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002343 switch (type) {
2344 case I915_MAP_WB:
2345 pgprot = PAGE_KERNEL;
2346 break;
2347 case I915_MAP_WC:
2348 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2349 break;
2350 }
2351 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002352
Dave Gordonb338fa42016-05-20 11:54:05 +01002353 if (pages != stack_pages)
2354 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002355
2356 return addr;
2357}
2358
2359/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002360void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2361 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002362{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002363 enum i915_map_type has_type;
2364 bool pinned;
2365 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002366 int ret;
2367
2368 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002369 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002370
2371 ret = i915_gem_object_get_pages(obj);
2372 if (ret)
2373 return ERR_PTR(ret);
2374
2375 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002376 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002377
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002378 ptr = ptr_unpack_bits(obj->mapping, has_type);
2379 if (ptr && has_type != type) {
2380 if (pinned) {
2381 ret = -EBUSY;
2382 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002383 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002384
2385 if (is_vmalloc_addr(ptr))
2386 vunmap(ptr);
2387 else
2388 kunmap(kmap_to_page(ptr));
2389
2390 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002391 }
2392
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002393 if (!ptr) {
2394 ptr = i915_gem_object_map(obj, type);
2395 if (!ptr) {
2396 ret = -ENOMEM;
2397 goto err;
2398 }
2399
2400 obj->mapping = ptr_pack_bits(ptr, type);
2401 }
2402
2403 return ptr;
2404
2405err:
2406 i915_gem_object_unpin_pages(obj);
2407 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002408}
2409
Chris Wilsoncaea7472010-11-12 13:53:37 +00002410static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002411i915_gem_object_retire__write(struct i915_gem_active *active,
2412 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002413{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002414 struct drm_i915_gem_object *obj =
2415 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002416
Rodrigo Vivide152b62015-07-07 16:28:51 -07002417 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002418}
2419
2420static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002421i915_gem_object_retire__read(struct i915_gem_active *active,
2422 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002423{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002424 int idx = request->engine->id;
2425 struct drm_i915_gem_object *obj =
2426 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002427
Chris Wilson573adb32016-08-04 16:32:39 +01002428 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002429
Chris Wilson573adb32016-08-04 16:32:39 +01002430 i915_gem_object_clear_active(obj, idx);
2431 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002432 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002433
Chris Wilson6c246952015-07-27 10:26:26 +01002434 /* Bump our place on the bound list to keep it roughly in LRU order
2435 * so that we don't steal from recently used but inactive objects
2436 * (unless we are forced to ofc!)
2437 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002438 if (obj->bind_count)
2439 list_move_tail(&obj->global_list,
2440 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002441
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002442 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002443}
2444
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002445static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002446{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002447 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002448
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002449 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002450 return true;
2451
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002452 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002453 if (ctx->hang_stats.ban_period_seconds &&
2454 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002455 DRM_DEBUG("context hanging too fast, banning!\n");
2456 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002457 }
2458
2459 return false;
2460}
2461
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002462static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002463 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002464{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002465 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002466
2467 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002468 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002469 hs->batch_active++;
2470 hs->guilty_ts = get_seconds();
2471 } else {
2472 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002473 }
2474}
2475
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002476struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002477i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002478{
Chris Wilson4db080f2013-12-04 11:37:09 +00002479 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002480
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002481 /* We are called by the error capture and reset at a random
2482 * point in time. In particular, note that neither is crucially
2483 * ordered with an interrupt. After a hang, the GPU is dead and we
2484 * assume that no more writes can happen (we waited long enough for
2485 * all writes that were in transaction to be flushed) - adding an
2486 * extra delay for a recent interrupt is pointless. Hence, we do
2487 * not need an engine->irq_seqno_barrier() before the seqno reads.
2488 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002489 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002490 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002491 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002492
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002493 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002494 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002495
2496 return NULL;
2497}
2498
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002499static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002500{
2501 struct drm_i915_gem_request *request;
2502 bool ring_hung;
2503
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002504 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002505 if (request == NULL)
2506 return;
2507
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002508 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002509
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002510 i915_set_reset_status(request->ctx, ring_hung);
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002511 list_for_each_entry_continue(request, &engine->request_list, link)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002512 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002513}
2514
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002515static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002516{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002517 struct drm_i915_gem_request *request;
Chris Wilson7e37f882016-08-02 22:50:21 +01002518 struct intel_ring *ring;
Chris Wilson608c1a52015-09-03 13:01:40 +01002519
Chris Wilsonc4b09302016-07-20 09:21:10 +01002520 /* Mark all pending requests as complete so that any concurrent
2521 * (lockless) lookup doesn't try and wait upon the request as we
2522 * reset it.
2523 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002524 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002525
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002526 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002527 * Clear the execlists queue up before freeing the requests, as those
2528 * are the ones that keep the context and ringbuffer backing objects
2529 * pinned in place.
2530 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002531
Tomas Elf7de1691a2015-10-19 16:32:32 +01002532 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002533 /* Ensure irq handler finishes or is cancelled. */
2534 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002535
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01002536 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002537 }
2538
2539 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002540 * We must free the requests after all the corresponding objects have
2541 * been moved off active lists. Which is the same order as the normal
2542 * retire_requests function does. This is important if object hold
2543 * implicit references on things like e.g. ppgtt address spaces through
2544 * the request.
2545 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002546 request = i915_gem_active_raw(&engine->last_request,
2547 &engine->i915->drm.struct_mutex);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002548 if (request)
Chris Wilson05235c52016-07-20 09:21:08 +01002549 i915_gem_request_retire_upto(request);
Chris Wilsondcff85c2016-08-05 10:14:11 +01002550 GEM_BUG_ON(intel_engine_is_active(engine));
Chris Wilson608c1a52015-09-03 13:01:40 +01002551
2552 /* Having flushed all requests from all queues, we know that all
2553 * ringbuffers must now be empty. However, since we do not reclaim
2554 * all space when retiring the request (to prevent HEADs colliding
2555 * with rapid ringbuffer wraparound) the amount of available space
2556 * upon reset is less than when we start. Do one more pass over
2557 * all the ringbuffers to reset last_retired_head.
2558 */
Chris Wilson7e37f882016-08-02 22:50:21 +01002559 list_for_each_entry(ring, &engine->buffers, link) {
2560 ring->last_retired_head = ring->tail;
2561 intel_ring_update_space(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002562 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01002563
Chris Wilsonb913b332016-07-13 09:10:31 +01002564 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002565}
2566
Chris Wilson069efc12010-09-30 16:53:18 +01002567void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002568{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002569 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002570 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002571
Chris Wilson4db080f2013-12-04 11:37:09 +00002572 /*
2573 * Before we free the objects from the requests, we need to inspect
2574 * them for finding the guilty party. As the requests only borrow
2575 * their reference to the objects, the inspection must be done first.
2576 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002577 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002578 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002579
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002580 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002581 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002582 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002583
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002584 i915_gem_context_reset(dev);
2585
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002586 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002587}
2588
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002589static void
Eric Anholt673a3942008-07-30 12:06:12 -07002590i915_gem_retire_work_handler(struct work_struct *work)
2591{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002592 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002593 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002594 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002595
Chris Wilson891b48c2010-09-29 12:26:37 +01002596 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002597 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002598 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002599 mutex_unlock(&dev->struct_mutex);
2600 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002601
2602 /* Keep the retire handler running until we are finally idle.
2603 * We do not need to do this test under locking as in the worst-case
2604 * we queue the retire worker once too often.
2605 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002606 if (READ_ONCE(dev_priv->gt.awake)) {
2607 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002608 queue_delayed_work(dev_priv->wq,
2609 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002610 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002611 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002612}
Chris Wilson891b48c2010-09-29 12:26:37 +01002613
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002614static void
2615i915_gem_idle_work_handler(struct work_struct *work)
2616{
2617 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002618 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002619 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002620 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002621 bool rearm_hangcheck;
2622
2623 if (!READ_ONCE(dev_priv->gt.awake))
2624 return;
2625
2626 if (READ_ONCE(dev_priv->gt.active_engines))
2627 return;
2628
2629 rearm_hangcheck =
2630 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2631
2632 if (!mutex_trylock(&dev->struct_mutex)) {
2633 /* Currently busy, come back later */
2634 mod_delayed_work(dev_priv->wq,
2635 &dev_priv->gt.idle_work,
2636 msecs_to_jiffies(50));
2637 goto out_rearm;
2638 }
2639
2640 if (dev_priv->gt.active_engines)
2641 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002642
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002643 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002644 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002645
Chris Wilson67d97da2016-07-04 08:08:31 +01002646 GEM_BUG_ON(!dev_priv->gt.awake);
2647 dev_priv->gt.awake = false;
2648 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002649
Chris Wilson67d97da2016-07-04 08:08:31 +01002650 if (INTEL_GEN(dev_priv) >= 6)
2651 gen6_rps_idle(dev_priv);
2652 intel_runtime_pm_put(dev_priv);
2653out_unlock:
2654 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002655
Chris Wilson67d97da2016-07-04 08:08:31 +01002656out_rearm:
2657 if (rearm_hangcheck) {
2658 GEM_BUG_ON(!dev_priv->gt.awake);
2659 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002660 }
Eric Anholt673a3942008-07-30 12:06:12 -07002661}
2662
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002663void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2664{
2665 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2666 struct drm_i915_file_private *fpriv = file->driver_priv;
2667 struct i915_vma *vma, *vn;
2668
2669 mutex_lock(&obj->base.dev->struct_mutex);
2670 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2671 if (vma->vm->file == fpriv)
2672 i915_vma_close(vma);
2673 mutex_unlock(&obj->base.dev->struct_mutex);
2674}
2675
Ben Widawsky5816d642012-04-11 11:18:19 -07002676/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002677 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002678 * @dev: drm device pointer
2679 * @data: ioctl data blob
2680 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002681 *
2682 * Returns 0 if successful, else an error is returned with the remaining time in
2683 * the timeout parameter.
2684 * -ETIME: object is still busy after timeout
2685 * -ERESTARTSYS: signal interrupted the wait
2686 * -ENONENT: object doesn't exist
2687 * Also possible, but rare:
2688 * -EAGAIN: GPU wedged
2689 * -ENOMEM: damn
2690 * -ENODEV: Internal IRQ fail
2691 * -E?: The add request failed
2692 *
2693 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2694 * non-zero timeout parameter the wait ioctl will wait for the given number of
2695 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2696 * without holding struct_mutex the object may become re-busied before this
2697 * function completes. A similar but shorter * race condition exists in the busy
2698 * ioctl
2699 */
2700int
2701i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2702{
2703 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002704 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002705 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002706 unsigned long active;
2707 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002708
Daniel Vetter11b5d512014-09-29 15:31:26 +02002709 if (args->flags != 0)
2710 return -EINVAL;
2711
Chris Wilson03ac0642016-07-20 13:31:51 +01002712 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002713 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002714 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002715
2716 active = __I915_BO_ACTIVE(obj);
2717 for_each_active(active, idx) {
2718 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
2719 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx], true,
2720 timeout, rps);
2721 if (ret)
2722 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002723 }
2724
Chris Wilson033d5492016-08-05 10:14:17 +01002725 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002726 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002727}
2728
Chris Wilsonb4716182015-04-27 13:41:17 +01002729static int
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002730__i915_gem_object_sync(struct drm_i915_gem_request *to,
Chris Wilson8e637172016-08-02 22:50:26 +01002731 struct drm_i915_gem_request *from)
Chris Wilsonb4716182015-04-27 13:41:17 +01002732{
Chris Wilsonb4716182015-04-27 13:41:17 +01002733 int ret;
2734
Chris Wilson8e637172016-08-02 22:50:26 +01002735 if (to->engine == from->engine)
Chris Wilsonb4716182015-04-27 13:41:17 +01002736 return 0;
2737
Chris Wilson39df9192016-07-20 13:31:57 +01002738 if (!i915.semaphores) {
Chris Wilson776f3232016-08-04 07:52:40 +01002739 ret = i915_wait_request(from,
2740 from->i915->mm.interruptible,
2741 NULL,
2742 NO_WAITBOOST);
Chris Wilsonb4716182015-04-27 13:41:17 +01002743 if (ret)
2744 return ret;
Chris Wilsonb4716182015-04-27 13:41:17 +01002745 } else {
Chris Wilson8e637172016-08-02 22:50:26 +01002746 int idx = intel_engine_sync_index(from->engine, to->engine);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002747 if (from->fence.seqno <= from->engine->semaphore.sync_seqno[idx])
Chris Wilsonb4716182015-04-27 13:41:17 +01002748 return 0;
2749
Chris Wilson8e637172016-08-02 22:50:26 +01002750 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsonddf07be2016-08-02 22:50:39 +01002751 ret = to->engine->semaphore.sync_to(to, from);
Chris Wilsonb4716182015-04-27 13:41:17 +01002752 if (ret)
2753 return ret;
2754
Chris Wilsonddf07be2016-08-02 22:50:39 +01002755 from->engine->semaphore.sync_seqno[idx] = from->fence.seqno;
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 }
2757
2758 return 0;
2759}
2760
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002761/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002762 * i915_gem_object_sync - sync an object to a ring.
2763 *
2764 * @obj: object which may be in use on another ring.
Chris Wilson8e637172016-08-02 22:50:26 +01002765 * @to: request we are wishing to use
Ben Widawsky5816d642012-04-11 11:18:19 -07002766 *
2767 * This code is meant to abstract object synchronization with the GPU.
Chris Wilson8e637172016-08-02 22:50:26 +01002768 * Conceptually we serialise writes between engines inside the GPU.
2769 * We only allow one engine to write into a buffer at any time, but
2770 * multiple readers. To ensure each has a coherent view of memory, we must:
Chris Wilsonb4716182015-04-27 13:41:17 +01002771 *
2772 * - If there is an outstanding write request to the object, the new
2773 * request must wait for it to complete (either CPU or in hw, requests
2774 * on the same ring will be naturally ordered).
2775 *
2776 * - If we are a write request (pending_write_domain is set), the new
2777 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07002778 *
2779 * Returns 0 if successful, else propagates up the lower layer error.
2780 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002781int
2782i915_gem_object_sync(struct drm_i915_gem_object *obj,
Chris Wilson8e637172016-08-02 22:50:26 +01002783 struct drm_i915_gem_request *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002784{
Chris Wilson8cac6f62016-08-04 07:52:32 +01002785 struct i915_gem_active *active;
2786 unsigned long active_mask;
2787 int idx;
Ben Widawsky2911a352012-04-05 14:47:36 -07002788
Chris Wilson8cac6f62016-08-04 07:52:32 +01002789 lockdep_assert_held(&obj->base.dev->struct_mutex);
2790
Chris Wilson573adb32016-08-04 16:32:39 +01002791 active_mask = i915_gem_object_get_active(obj);
Chris Wilson8cac6f62016-08-04 07:52:32 +01002792 if (!active_mask)
Ben Widawsky2911a352012-04-05 14:47:36 -07002793 return 0;
2794
Chris Wilson8cac6f62016-08-04 07:52:32 +01002795 if (obj->base.pending_write_domain) {
2796 active = obj->last_read;
Chris Wilsonb4716182015-04-27 13:41:17 +01002797 } else {
Chris Wilson8cac6f62016-08-04 07:52:32 +01002798 active_mask = 1;
2799 active = &obj->last_write;
Chris Wilsonb4716182015-04-27 13:41:17 +01002800 }
Chris Wilson8cac6f62016-08-04 07:52:32 +01002801
2802 for_each_active(active_mask, idx) {
2803 struct drm_i915_gem_request *request;
2804 int ret;
2805
2806 request = i915_gem_active_peek(&active[idx],
2807 &obj->base.dev->struct_mutex);
2808 if (!request)
2809 continue;
2810
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002811 ret = __i915_gem_object_sync(to, request);
Chris Wilsonb4716182015-04-27 13:41:17 +01002812 if (ret)
2813 return ret;
2814 }
Ben Widawsky2911a352012-04-05 14:47:36 -07002815
Chris Wilsonb4716182015-04-27 13:41:17 +01002816 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07002817}
2818
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002819static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2820{
2821 u32 old_write_domain, old_read_domains;
2822
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002823 /* Force a pagefault for domain tracking on next user access */
2824 i915_gem_release_mmap(obj);
2825
Keith Packardb97c3d92011-06-24 21:02:59 -07002826 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2827 return;
2828
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002829 old_read_domains = obj->base.read_domains;
2830 old_write_domain = obj->base.write_domain;
2831
2832 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2833 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2834
2835 trace_i915_gem_object_change_domain(obj,
2836 old_read_domains,
2837 old_write_domain);
2838}
2839
Chris Wilson8ef85612016-04-28 09:56:39 +01002840static void __i915_vma_iounmap(struct i915_vma *vma)
2841{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002842 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002843
2844 if (vma->iomap == NULL)
2845 return;
2846
2847 io_mapping_unmap(vma->iomap);
2848 vma->iomap = NULL;
2849}
2850
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002851int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002852{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002853 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002854 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002855 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002856
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002857 /* First wait upon any activity as retiring the request may
2858 * have side-effects such as unpinning or even unbinding this vma.
2859 */
2860 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002861 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002862 int idx;
2863
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002864 /* When a closed VMA is retired, it is unbound - eek.
2865 * In order to prevent it from being recursively closed,
2866 * take a pin on the vma so that the second unbind is
2867 * aborted.
2868 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002869 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002870
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002871 for_each_active(active, idx) {
2872 ret = i915_gem_active_retire(&vma->last_read[idx],
2873 &vma->vm->dev->struct_mutex);
2874 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002875 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002876 }
2877
Chris Wilson20dfbde2016-08-04 16:32:30 +01002878 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002879 if (ret)
2880 return ret;
2881
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002882 GEM_BUG_ON(i915_vma_is_active(vma));
2883 }
2884
Chris Wilson20dfbde2016-08-04 16:32:30 +01002885 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002886 return -EBUSY;
2887
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002888 if (!drm_mm_node_allocated(&vma->node))
2889 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002890
Chris Wilson15717de2016-08-04 07:52:26 +01002891 GEM_BUG_ON(obj->bind_count == 0);
2892 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002893
Chris Wilson3272db52016-08-04 16:32:32 +01002894 if (i915_vma_is_ggtt(vma) &&
2895 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002896 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002897
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002898 /* release the fence reg _after_ flushing */
2899 ret = i915_gem_object_put_fence(obj);
2900 if (ret)
2901 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002902
2903 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002904 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002905
Chris Wilson50e046b2016-08-04 07:52:46 +01002906 if (likely(!vma->vm->closed)) {
2907 trace_i915_vma_unbind(vma);
2908 vma->vm->unbind_vma(vma);
2909 }
Chris Wilson3272db52016-08-04 16:32:32 +01002910 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002911
Chris Wilson50e046b2016-08-04 07:52:46 +01002912 drm_mm_remove_node(&vma->node);
2913 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2914
Chris Wilson3272db52016-08-04 16:32:32 +01002915 if (i915_vma_is_ggtt(vma)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002916 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
2917 obj->map_and_fenceable = false;
Chris Wilson247177d2016-08-15 10:48:47 +01002918 } else if (vma->pages) {
2919 sg_free_table(vma->pages);
2920 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002921 }
2922 }
Chris Wilson247177d2016-08-15 10:48:47 +01002923 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002924
Ben Widawsky2f633152013-07-17 12:19:03 -07002925 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002926 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002927 if (--obj->bind_count == 0)
2928 list_move_tail(&obj->global_list,
2929 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002930
Chris Wilson70903c32013-12-04 09:59:09 +00002931 /* And finally now the object is completely decoupled from this vma,
2932 * we can drop its hold on the backing storage and allow it to be
2933 * reaped by the shrinker.
2934 */
2935 i915_gem_object_unpin_pages(obj);
2936
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002937destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002938 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002939 i915_vma_destroy(vma);
2940
Chris Wilson88241782011-01-07 17:09:48 +00002941 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002942}
2943
Chris Wilsondcff85c2016-08-05 10:14:11 +01002944int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2945 bool interruptible)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002946{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002947 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002948 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002949
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002950 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002951 if (engine->last_context == NULL)
2952 continue;
2953
Chris Wilsondcff85c2016-08-05 10:14:11 +01002954 ret = intel_engine_idle(engine, interruptible);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002955 if (ret)
2956 return ret;
2957 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002958
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002959 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002960}
2961
Chris Wilson4144f9b2014-09-11 08:43:48 +01002962static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002963 unsigned long cache_level)
2964{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002965 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002966 struct drm_mm_node *other;
2967
Chris Wilson4144f9b2014-09-11 08:43:48 +01002968 /*
2969 * On some machines we have to be careful when putting differing types
2970 * of snoopable memory together to avoid the prefetcher crossing memory
2971 * domains and dying. During vm initialisation, we decide whether or not
2972 * these constraints apply and set the drm_mm.color_adjust
2973 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002974 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002975 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002976 return true;
2977
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002978 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002979 return true;
2980
2981 if (list_empty(&gtt_space->node_list))
2982 return true;
2983
2984 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2985 if (other->allocated && !other->hole_follows && other->color != cache_level)
2986 return false;
2987
2988 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2989 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2990 return false;
2991
2992 return true;
2993}
2994
Jesse Barnesde151cf2008-11-12 10:03:55 -08002995/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002996 * i915_vma_insert - finds a slot for the vma in its address space
2997 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002998 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002999 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003000 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01003001 *
3002 * First we try to allocate some free space that meets the requirements for
3003 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
3004 * preferrably the oldest idle entry to make room for the new VMA.
3005 *
3006 * Returns:
3007 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003008 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003009static int
3010i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003011{
Chris Wilson59bfa122016-08-04 16:32:31 +01003012 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3013 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003014 u64 start, end;
3015 u64 min_alignment;
Chris Wilson07f73f62009-09-14 16:50:30 +01003016 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003017
Chris Wilson3272db52016-08-04 16:32:32 +01003018 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003019 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003020
Chris Wilsonde180032016-08-04 16:32:29 +01003021 size = max(size, vma->size);
3022 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003023 size = i915_gem_get_ggtt_size(dev_priv, size,
3024 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003025
Chris Wilsonde180032016-08-04 16:32:29 +01003026 min_alignment =
Chris Wilson3e510a82016-08-05 10:14:23 +01003027 i915_gem_get_ggtt_alignment(dev_priv, size,
3028 i915_gem_object_get_tiling(obj),
Chris Wilsonde180032016-08-04 16:32:29 +01003029 flags & PIN_MAPPABLE);
3030 if (alignment == 0)
3031 alignment = min_alignment;
3032 if (alignment & (min_alignment - 1)) {
3033 DRM_DEBUG("Invalid object alignment requested %llu, minimum %llu\n",
3034 alignment, min_alignment);
Chris Wilson59bfa122016-08-04 16:32:31 +01003035 return -EINVAL;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003036 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003037
Michel Thierry101b5062015-10-01 13:33:57 +01003038 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003039
3040 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003041 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003042 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003043 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003044 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003045
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003046 /* If binding the object/GGTT view requires more space than the entire
3047 * aperture has, reject it early before evicting everything in a vain
3048 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003049 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003050 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003051 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003052 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003053 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003054 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003055 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003056 }
3057
Chris Wilson37e680a2012-06-07 15:38:42 +01003058 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003059 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003060 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003061
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003062 i915_gem_object_pin_pages(obj);
3063
Chris Wilson506a8e82015-12-08 11:55:07 +00003064 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003065 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003066 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003067 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003068 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003069 }
Chris Wilsonde180032016-08-04 16:32:29 +01003070
Chris Wilson506a8e82015-12-08 11:55:07 +00003071 vma->node.start = offset;
3072 vma->node.size = size;
3073 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003074 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003075 if (ret) {
3076 ret = i915_gem_evict_for_vma(vma);
3077 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003078 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3079 if (ret)
3080 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003081 }
Michel Thierry101b5062015-10-01 13:33:57 +01003082 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003083 u32 search_flag, alloc_flag;
3084
Chris Wilson506a8e82015-12-08 11:55:07 +00003085 if (flags & PIN_HIGH) {
3086 search_flag = DRM_MM_SEARCH_BELOW;
3087 alloc_flag = DRM_MM_CREATE_TOP;
3088 } else {
3089 search_flag = DRM_MM_SEARCH_DEFAULT;
3090 alloc_flag = DRM_MM_CREATE_DEFAULT;
3091 }
Michel Thierry101b5062015-10-01 13:33:57 +01003092
Chris Wilson954c4692016-08-04 16:32:26 +01003093 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3094 * so we know that we always have a minimum alignment of 4096.
3095 * The drm_mm range manager is optimised to return results
3096 * with zero alignment, so where possible use the optimal
3097 * path.
3098 */
3099 if (alignment <= 4096)
3100 alignment = 0;
3101
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003102search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003103 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3104 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003105 size, alignment,
3106 obj->cache_level,
3107 start, end,
3108 search_flag,
3109 alloc_flag);
3110 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003111 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003112 obj->cache_level,
3113 start, end,
3114 flags);
3115 if (ret == 0)
3116 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003117
Chris Wilsonde180032016-08-04 16:32:29 +01003118 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003119 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003120 }
Chris Wilson37508582016-08-04 16:32:24 +01003121 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003122
Ben Widawsky35c20a62013-05-31 11:28:48 -07003123 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003124 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003125 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003126
Chris Wilson59bfa122016-08-04 16:32:31 +01003127 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003128
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003129err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003130 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003131 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003132}
3133
Chris Wilson000433b2013-08-08 14:41:09 +01003134bool
Chris Wilson2c225692013-08-09 12:26:45 +01003135i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3136 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003137{
Eric Anholt673a3942008-07-30 12:06:12 -07003138 /* If we don't have a page list set up, then we're not pinned
3139 * to GPU, and we can ignore the cache flush because it'll happen
3140 * again at bind time.
3141 */
Chris Wilson05394f32010-11-08 19:18:58 +00003142 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003143 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003144
Imre Deak769ce462013-02-13 21:56:05 +02003145 /*
3146 * Stolen memory is always coherent with the GPU as it is explicitly
3147 * marked as wc by the system, or the system is cache-coherent.
3148 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003149 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003150 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003151
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003152 /* If the GPU is snooping the contents of the CPU cache,
3153 * we do not need to manually clear the CPU cache lines. However,
3154 * the caches are only snooped when the render cache is
3155 * flushed/invalidated. As we always have to emit invalidations
3156 * and flushes when moving into and out of the RENDER domain, correct
3157 * snooping behaviour occurs naturally as the result of our domain
3158 * tracking.
3159 */
Chris Wilson0f719792015-01-13 13:32:52 +00003160 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3161 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003162 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003163 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003164
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003165 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003166 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003167 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003168
3169 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003170}
3171
3172/** Flushes the GTT write domain for the object if it's dirty. */
3173static void
Chris Wilson05394f32010-11-08 19:18:58 +00003174i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003175{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003176 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003177 uint32_t old_write_domain;
3178
Chris Wilson05394f32010-11-08 19:18:58 +00003179 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003180 return;
3181
Chris Wilson63256ec2011-01-04 18:42:07 +00003182 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003183 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003185 *
3186 * However, we do have to enforce the order so that all writes through
3187 * the GTT land before any writes to the device, such as updates to
3188 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003189 *
3190 * We also have to wait a bit for the writes to land from the GTT.
3191 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3192 * timing. This issue has only been observed when switching quickly
3193 * between GTT writes and CPU reads from inside the kernel on recent hw,
3194 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3195 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003196 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003197 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003198 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3199 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003200
Chris Wilson05394f32010-11-08 19:18:58 +00003201 old_write_domain = obj->base.write_domain;
3202 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003203
Chris Wilsond243ad82016-08-18 17:16:44 +01003204 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003205
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003206 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003207 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003209}
3210
3211/** Flushes the CPU write domain for the object if it's dirty. */
3212static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003213i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003214{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003215 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003216
Chris Wilson05394f32010-11-08 19:18:58 +00003217 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003218 return;
3219
Daniel Vettere62b59e2015-01-21 14:53:48 +01003220 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003221 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003222
Chris Wilson05394f32010-11-08 19:18:58 +00003223 old_write_domain = obj->base.write_domain;
3224 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003225
Rodrigo Vivide152b62015-07-07 16:28:51 -07003226 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003227
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003229 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003230 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003231}
3232
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003233/**
3234 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003235 * @obj: object to act on
3236 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003237 *
3238 * This function returns when the move is complete, including waiting on
3239 * flushes to occur.
3240 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003241int
Chris Wilson20217462010-11-23 15:26:33 +00003242i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003243{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003244 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303245 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003246 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003247
Chris Wilson0201f1e2012-07-20 12:41:01 +01003248 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003249 if (ret)
3250 return ret;
3251
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003252 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3253 return 0;
3254
Chris Wilson43566de2015-01-02 16:29:29 +05303255 /* Flush and acquire obj->pages so that we are coherent through
3256 * direct access in memory with previous cached writes through
3257 * shmemfs and that our cache domain tracking remains valid.
3258 * For example, if the obj->filp was moved to swap without us
3259 * being notified and releasing the pages, we would mistakenly
3260 * continue to assume that the obj remained out of the CPU cached
3261 * domain.
3262 */
3263 ret = i915_gem_object_get_pages(obj);
3264 if (ret)
3265 return ret;
3266
Daniel Vettere62b59e2015-01-21 14:53:48 +01003267 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003268
Chris Wilsond0a57782012-10-09 19:24:37 +01003269 /* Serialise direct access to this object with the barriers for
3270 * coherent writes from the GPU, by effectively invalidating the
3271 * GTT domain upon first access.
3272 */
3273 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3274 mb();
3275
Chris Wilson05394f32010-11-08 19:18:58 +00003276 old_write_domain = obj->base.write_domain;
3277 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003278
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003279 /* It should now be out of any other write domains, and we can update
3280 * the domain values for our changes.
3281 */
Chris Wilson05394f32010-11-08 19:18:58 +00003282 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3283 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003284 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003285 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3286 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3287 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003288 }
3289
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003290 trace_i915_gem_object_change_domain(obj,
3291 old_read_domains,
3292 old_write_domain);
3293
Chris Wilson8325a092012-04-24 15:52:35 +01003294 /* And bump the LRU for this access */
Chris Wilson058d88c2016-08-15 10:49:06 +01003295 vma = i915_gem_object_to_ggtt(obj, NULL);
Chris Wilsonb0decaf2016-08-04 07:52:44 +01003296 if (vma &&
3297 drm_mm_node_allocated(&vma->node) &&
3298 !i915_vma_is_active(vma))
3299 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003300
Eric Anholte47c68e2008-11-14 13:35:19 -08003301 return 0;
3302}
3303
Chris Wilsonef55f922015-10-09 14:11:27 +01003304/**
3305 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003306 * @obj: object to act on
3307 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003308 *
3309 * After this function returns, the object will be in the new cache-level
3310 * across all GTT and the contents of the backing storage will be coherent,
3311 * with respect to the new cache-level. In order to keep the backing storage
3312 * coherent for all users, we only allow a single cache level to be set
3313 * globally on the object and prevent it from being changed whilst the
3314 * hardware is reading from the object. That is if the object is currently
3315 * on the scanout it will be set to uncached (or equivalent display
3316 * cache coherency) and all non-MOCS GPU access will also be uncached so
3317 * that all direct access to the scanout remains coherent.
3318 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003319int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3320 enum i915_cache_level cache_level)
3321{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003322 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003323 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003324
3325 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003326 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003327
Chris Wilsonef55f922015-10-09 14:11:27 +01003328 /* Inspect the list of currently bound VMA and unbind any that would
3329 * be invalid given the new cache-level. This is principally to
3330 * catch the issue of the CS prefetch crossing page boundaries and
3331 * reading an invalid PTE on older architectures.
3332 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003333restart:
3334 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003335 if (!drm_mm_node_allocated(&vma->node))
3336 continue;
3337
Chris Wilson20dfbde2016-08-04 16:32:30 +01003338 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003339 DRM_DEBUG("can not change the cache level of pinned objects\n");
3340 return -EBUSY;
3341 }
3342
Chris Wilsonaa653a62016-08-04 07:52:27 +01003343 if (i915_gem_valid_gtt_space(vma, cache_level))
3344 continue;
3345
3346 ret = i915_vma_unbind(vma);
3347 if (ret)
3348 return ret;
3349
3350 /* As unbinding may affect other elements in the
3351 * obj->vma_list (due to side-effects from retiring
3352 * an active vma), play safe and restart the iterator.
3353 */
3354 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003355 }
3356
Chris Wilsonef55f922015-10-09 14:11:27 +01003357 /* We can reuse the existing drm_mm nodes but need to change the
3358 * cache-level on the PTE. We could simply unbind them all and
3359 * rebind with the correct cache-level on next use. However since
3360 * we already have a valid slot, dma mapping, pages etc, we may as
3361 * rewrite the PTE in the belief that doing so tramples upon less
3362 * state and so involves less work.
3363 */
Chris Wilson15717de2016-08-04 07:52:26 +01003364 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003365 /* Before we change the PTE, the GPU must not be accessing it.
3366 * If we wait upon the object, we know that all the bound
3367 * VMA are no longer active.
3368 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003369 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003370 if (ret)
3371 return ret;
3372
Chris Wilsonaa653a62016-08-04 07:52:27 +01003373 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003374 /* Access to snoopable pages through the GTT is
3375 * incoherent and on some machines causes a hard
3376 * lockup. Relinquish the CPU mmaping to force
3377 * userspace to refault in the pages and we can
3378 * then double check if the GTT mapping is still
3379 * valid for that pointer access.
3380 */
3381 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003382
Chris Wilsonef55f922015-10-09 14:11:27 +01003383 /* As we no longer need a fence for GTT access,
3384 * we can relinquish it now (and so prevent having
3385 * to steal a fence from someone else on the next
3386 * fence request). Note GPU activity would have
3387 * dropped the fence as all snoopable access is
3388 * supposed to be linear.
3389 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003390 ret = i915_gem_object_put_fence(obj);
3391 if (ret)
3392 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003393 } else {
3394 /* We either have incoherent backing store and
3395 * so no GTT access or the architecture is fully
3396 * coherent. In such cases, existing GTT mmaps
3397 * ignore the cache bit in the PTE and we can
3398 * rewrite it without confusing the GPU or having
3399 * to force userspace to fault back in its mmaps.
3400 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003401 }
3402
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003403 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003404 if (!drm_mm_node_allocated(&vma->node))
3405 continue;
3406
3407 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3408 if (ret)
3409 return ret;
3410 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003411 }
3412
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003413 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003414 vma->node.color = cache_level;
3415 obj->cache_level = cache_level;
3416
Ville Syrjäläed75a552015-08-11 19:47:10 +03003417out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003418 /* Flush the dirty CPU caches to the backing storage so that the
3419 * object is now coherent at its new cache level (with respect
3420 * to the access domain).
3421 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303422 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003423 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003424 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003425 }
3426
Chris Wilsone4ffd172011-04-04 09:44:39 +01003427 return 0;
3428}
3429
Ben Widawsky199adf42012-09-21 17:01:20 -07003430int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432{
Ben Widawsky199adf42012-09-21 17:01:20 -07003433 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003434 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003435
Chris Wilson03ac0642016-07-20 13:31:51 +01003436 obj = i915_gem_object_lookup(file, args->handle);
3437 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003438 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003439
Chris Wilson651d7942013-08-08 14:41:10 +01003440 switch (obj->cache_level) {
3441 case I915_CACHE_LLC:
3442 case I915_CACHE_L3_LLC:
3443 args->caching = I915_CACHING_CACHED;
3444 break;
3445
Chris Wilson4257d3b2013-08-08 14:41:11 +01003446 case I915_CACHE_WT:
3447 args->caching = I915_CACHING_DISPLAY;
3448 break;
3449
Chris Wilson651d7942013-08-08 14:41:10 +01003450 default:
3451 args->caching = I915_CACHING_NONE;
3452 break;
3453 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003454
Chris Wilson34911fd2016-07-20 13:31:54 +01003455 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003456 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003457}
3458
Ben Widawsky199adf42012-09-21 17:01:20 -07003459int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003461{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003462 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003463 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003464 struct drm_i915_gem_object *obj;
3465 enum i915_cache_level level;
3466 int ret;
3467
Ben Widawsky199adf42012-09-21 17:01:20 -07003468 switch (args->caching) {
3469 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003470 level = I915_CACHE_NONE;
3471 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003472 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003473 /*
3474 * Due to a HW issue on BXT A stepping, GPU stores via a
3475 * snooped mapping may leave stale data in a corresponding CPU
3476 * cacheline, whereas normally such cachelines would get
3477 * invalidated.
3478 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003479 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003480 return -ENODEV;
3481
Chris Wilsone6994ae2012-07-10 10:27:08 +01003482 level = I915_CACHE_LLC;
3483 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003484 case I915_CACHING_DISPLAY:
3485 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3486 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003487 default:
3488 return -EINVAL;
3489 }
3490
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003491 intel_runtime_pm_get(dev_priv);
3492
Ben Widawsky3bc29132012-09-26 16:15:20 -07003493 ret = i915_mutex_lock_interruptible(dev);
3494 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003495 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003496
Chris Wilson03ac0642016-07-20 13:31:51 +01003497 obj = i915_gem_object_lookup(file, args->handle);
3498 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003499 ret = -ENOENT;
3500 goto unlock;
3501 }
3502
3503 ret = i915_gem_object_set_cache_level(obj, level);
3504
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003505 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003506unlock:
3507 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003508rpm_put:
3509 intel_runtime_pm_put(dev_priv);
3510
Chris Wilsone6994ae2012-07-10 10:27:08 +01003511 return ret;
3512}
3513
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003514/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003515 * Prepare buffer for display plane (scanout, cursors, etc).
3516 * Can be called from an uninterruptible phase (modesetting) and allows
3517 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003518 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003519struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003520i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3521 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003522 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003523{
Chris Wilson058d88c2016-08-15 10:49:06 +01003524 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003525 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003526 int ret;
3527
Chris Wilsoncc98b412013-08-09 12:25:09 +01003528 /* Mark the pin_display early so that we account for the
3529 * display coherency whilst setting up the cache domains.
3530 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003531 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003532
Eric Anholta7ef0642011-03-29 16:59:54 -07003533 /* The display engine is not coherent with the LLC cache on gen6. As
3534 * a result, we make sure that the pinning that is about to occur is
3535 * done with uncached PTEs. This is lowest common denominator for all
3536 * chipsets.
3537 *
3538 * However for gen6+, we could do better by using the GFDT bit instead
3539 * of uncaching, which would allow us to flush all the LLC-cached data
3540 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3541 */
Chris Wilson651d7942013-08-08 14:41:10 +01003542 ret = i915_gem_object_set_cache_level(obj,
3543 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003544 if (ret) {
3545 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003546 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003547 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003548
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003549 /* As the user may map the buffer once pinned in the display plane
3550 * (e.g. libkms for the bootup splash), we have to ensure that we
3551 * always use map_and_fenceable for all scanout buffers.
3552 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003553 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003554 view->type == I915_GGTT_VIEW_NORMAL ?
3555 PIN_MAPPABLE : 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003556 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003557 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003558
Chris Wilson058d88c2016-08-15 10:49:06 +01003559 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3560
Daniel Vettere62b59e2015-01-21 14:53:48 +01003561 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003562
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003563 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003564 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003565
3566 /* It should now be out of any other write domains, and we can update
3567 * the domain values for our changes.
3568 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003569 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003570 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003571
3572 trace_i915_gem_object_change_domain(obj,
3573 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003574 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003575
Chris Wilson058d88c2016-08-15 10:49:06 +01003576 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003577
3578err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003579 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003580 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003581}
3582
3583void
Chris Wilson058d88c2016-08-15 10:49:06 +01003584i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003585{
Chris Wilson058d88c2016-08-15 10:49:06 +01003586 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003587 return;
3588
Chris Wilson058d88c2016-08-15 10:49:06 +01003589 vma->obj->pin_display--;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003590
Chris Wilson058d88c2016-08-15 10:49:06 +01003591 i915_vma_unpin(vma);
3592 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003593}
3594
Eric Anholte47c68e2008-11-14 13:35:19 -08003595/**
3596 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003597 * @obj: object to act on
3598 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003599 *
3600 * This function returns when the move is complete, including waiting on
3601 * flushes to occur.
3602 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003603int
Chris Wilson919926a2010-11-12 13:42:53 +00003604i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003605{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003606 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003607 int ret;
3608
Chris Wilson0201f1e2012-07-20 12:41:01 +01003609 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003610 if (ret)
3611 return ret;
3612
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003613 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3614 return 0;
3615
Eric Anholte47c68e2008-11-14 13:35:19 -08003616 i915_gem_object_flush_gtt_write_domain(obj);
3617
Chris Wilson05394f32010-11-08 19:18:58 +00003618 old_write_domain = obj->base.write_domain;
3619 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003620
Eric Anholte47c68e2008-11-14 13:35:19 -08003621 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003622 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003623 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003626 }
3627
3628 /* It should now be out of any other write domains, and we can update
3629 * the domain values for our changes.
3630 */
Chris Wilson05394f32010-11-08 19:18:58 +00003631 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003632
3633 /* If we're writing through the CPU, then the GPU read domains will
3634 * need to be invalidated at next use.
3635 */
3636 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003637 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3638 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003639 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003640
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003641 trace_i915_gem_object_change_domain(obj,
3642 old_read_domains,
3643 old_write_domain);
3644
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003645 return 0;
3646}
3647
Eric Anholt673a3942008-07-30 12:06:12 -07003648/* Throttle our rendering by waiting until the ring has completed our requests
3649 * emitted over 20 msec ago.
3650 *
Eric Anholtb9624422009-06-03 07:27:35 +00003651 * Note that if we were to use the current jiffies each time around the loop,
3652 * we wouldn't escape the function with any frames outstanding if the time to
3653 * render a frame was over 20ms.
3654 *
Eric Anholt673a3942008-07-30 12:06:12 -07003655 * This should get us reasonable parallelism between CPU and GPU but also
3656 * relatively low latency when blocking on a particular request to finish.
3657 */
3658static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003659i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003660{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003661 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003662 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003663 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003664 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003665 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003666
Daniel Vetter308887a2012-11-14 17:14:06 +01003667 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3668 if (ret)
3669 return ret;
3670
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003671 /* ABI: return -EIO if already wedged */
3672 if (i915_terminally_wedged(&dev_priv->gpu_error))
3673 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003674
Chris Wilson1c255952010-09-26 11:03:27 +01003675 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003676 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003677 if (time_after_eq(request->emitted_jiffies, recent_enough))
3678 break;
3679
John Harrisonfcfa423c2015-05-29 17:44:12 +01003680 /*
3681 * Note that the request might not have been submitted yet.
3682 * In which case emitted_jiffies will be zero.
3683 */
3684 if (!request->emitted_jiffies)
3685 continue;
3686
John Harrison54fb2412014-11-24 18:49:27 +00003687 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003688 }
John Harrisonff865882014-11-24 18:49:28 +00003689 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003690 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003691 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003692
John Harrison54fb2412014-11-24 18:49:27 +00003693 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003694 return 0;
3695
Chris Wilson776f3232016-08-04 07:52:40 +01003696 ret = i915_wait_request(target, true, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003697 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003698
Eric Anholt673a3942008-07-30 12:06:12 -07003699 return ret;
3700}
3701
Chris Wilsond23db882014-05-23 08:48:08 +02003702static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003703i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003704{
3705 struct drm_i915_gem_object *obj = vma->obj;
3706
Chris Wilson59bfa122016-08-04 16:32:31 +01003707 if (!drm_mm_node_allocated(&vma->node))
3708 return false;
3709
Chris Wilson91b2db62016-08-04 16:32:23 +01003710 if (vma->node.size < size)
3711 return true;
3712
3713 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003714 return true;
3715
3716 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
3717 return true;
3718
3719 if (flags & PIN_OFFSET_BIAS &&
3720 vma->node.start < (flags & PIN_OFFSET_MASK))
3721 return true;
3722
Chris Wilson506a8e82015-12-08 11:55:07 +00003723 if (flags & PIN_OFFSET_FIXED &&
3724 vma->node.start != (flags & PIN_OFFSET_MASK))
3725 return true;
3726
Chris Wilsond23db882014-05-23 08:48:08 +02003727 return false;
3728}
3729
Chris Wilsond0710ab2015-11-20 14:16:39 +00003730void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3731{
3732 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003733 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003734 bool mappable, fenceable;
3735 u32 fence_size, fence_alignment;
3736
Chris Wilsona9f14812016-08-04 16:32:28 +01003737 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003738 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003739 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003740 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003741 obj->base.size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003742 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003743 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003744
3745 fenceable = (vma->node.size == fence_size &&
3746 (vma->node.start & (fence_alignment - 1)) == 0);
3747
3748 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003749 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003750
3751 obj->map_and_fenceable = mappable && fenceable;
3752}
3753
Chris Wilson305bc232016-08-04 16:32:33 +01003754int __i915_vma_do_pin(struct i915_vma *vma,
3755 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003756{
Chris Wilson305bc232016-08-04 16:32:33 +01003757 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003758 int ret;
3759
Chris Wilson59bfa122016-08-04 16:32:31 +01003760 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003761 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003762
Chris Wilson305bc232016-08-04 16:32:33 +01003763 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3764 ret = -EBUSY;
3765 goto err;
3766 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003767
Chris Wilsonde895082016-08-04 16:32:34 +01003768 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003769 ret = i915_vma_insert(vma, size, alignment, flags);
3770 if (ret)
3771 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003772 }
3773
Chris Wilson59bfa122016-08-04 16:32:31 +01003774 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003775 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003776 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003777
Chris Wilson3272db52016-08-04 16:32:32 +01003778 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003779 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003780
Chris Wilson3b165252016-08-04 16:32:25 +01003781 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003782 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003783
Chris Wilson59bfa122016-08-04 16:32:31 +01003784err:
3785 __i915_vma_unpin(vma);
3786 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003787}
3788
Chris Wilson058d88c2016-08-15 10:49:06 +01003789struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003790i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3791 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003792 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003793 u64 alignment,
3794 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003795{
Chris Wilson058d88c2016-08-15 10:49:06 +01003796 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003797 struct i915_vma *vma;
3798 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003799
Chris Wilson058d88c2016-08-15 10:49:06 +01003800 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003801 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003802 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003803
3804 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3805 if (flags & PIN_NONBLOCK &&
3806 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003807 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003808
3809 WARN(i915_vma_is_pinned(vma),
3810 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003811 " offset=%08x, req.alignment=%llx, req.map_and_fenceable=%d,"
Chris Wilson59bfa122016-08-04 16:32:31 +01003812 " obj->map_and_fenceable=%d\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01003813 i915_ggtt_offset(vma),
Chris Wilson59bfa122016-08-04 16:32:31 +01003814 alignment,
3815 !!(flags & PIN_MAPPABLE),
3816 obj->map_and_fenceable);
3817 ret = i915_vma_unbind(vma);
3818 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003819 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003820 }
3821
Chris Wilson058d88c2016-08-15 10:49:06 +01003822 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3823 if (ret)
3824 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003825
Chris Wilson058d88c2016-08-15 10:49:06 +01003826 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003827}
3828
Chris Wilsonedf6b762016-08-09 09:23:33 +01003829static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003830{
3831 /* Note that we could alias engines in the execbuf API, but
3832 * that would be very unwise as it prevents userspace from
3833 * fine control over engine selection. Ahem.
3834 *
3835 * This should be something like EXEC_MAX_ENGINE instead of
3836 * I915_NUM_ENGINES.
3837 */
3838 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3839 return 0x10000 << id;
3840}
3841
3842static __always_inline unsigned int __busy_write_id(unsigned int id)
3843{
Chris Wilson70cb4722016-08-09 18:08:25 +01003844 /* The uABI guarantees an active writer is also amongst the read
3845 * engines. This would be true if we accessed the activity tracking
3846 * under the lock, but as we perform the lookup of the object and
3847 * its activity locklessly we can not guarantee that the last_write
3848 * being active implies that we have set the same engine flag from
3849 * last_read - hence we always set both read and write busy for
3850 * last_write.
3851 */
3852 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003853}
3854
Chris Wilsonedf6b762016-08-09 09:23:33 +01003855static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003856__busy_set_if_active(const struct i915_gem_active *active,
3857 unsigned int (*flag)(unsigned int id))
3858{
Chris Wilson12555012016-08-16 09:50:40 +01003859 struct drm_i915_gem_request *request;
3860
3861 request = rcu_dereference(active->request);
3862 if (!request || i915_gem_request_completed(request))
3863 return 0;
3864
3865 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3866 * discussion of how to handle the race correctly, but for reporting
3867 * the busy state we err on the side of potentially reporting the
3868 * wrong engine as being busy (but we guarantee that the result
3869 * is at least self-consistent).
3870 *
3871 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3872 * whilst we are inspecting it, even under the RCU read lock as we are.
3873 * This means that there is a small window for the engine and/or the
3874 * seqno to have been overwritten. The seqno will always be in the
3875 * future compared to the intended, and so we know that if that
3876 * seqno is idle (on whatever engine) our request is idle and the
3877 * return 0 above is correct.
3878 *
3879 * The issue is that if the engine is switched, it is just as likely
3880 * to report that it is busy (but since the switch happened, we know
3881 * the request should be idle). So there is a small chance that a busy
3882 * result is actually the wrong engine.
3883 *
3884 * So why don't we care?
3885 *
3886 * For starters, the busy ioctl is a heuristic that is by definition
3887 * racy. Even with perfect serialisation in the driver, the hardware
3888 * state is constantly advancing - the state we report to the user
3889 * is stale.
3890 *
3891 * The critical information for the busy-ioctl is whether the object
3892 * is idle as userspace relies on that to detect whether its next
3893 * access will stall, or if it has missed submitting commands to
3894 * the hardware allowing the GPU to stall. We never generate a
3895 * false-positive for idleness, thus busy-ioctl is reliable at the
3896 * most fundamental level, and we maintain the guarantee that a
3897 * busy object left to itself will eventually become idle (and stay
3898 * idle!).
3899 *
3900 * We allow ourselves the leeway of potentially misreporting the busy
3901 * state because that is an optimisation heuristic that is constantly
3902 * in flux. Being quickly able to detect the busy/idle state is much
3903 * more important than accurate logging of exactly which engines were
3904 * busy.
3905 *
3906 * For accuracy in reporting the engine, we could use
3907 *
3908 * result = 0;
3909 * request = __i915_gem_active_get_rcu(active);
3910 * if (request) {
3911 * if (!i915_gem_request_completed(request))
3912 * result = flag(request->engine->exec_id);
3913 * i915_gem_request_put(request);
3914 * }
3915 *
3916 * but that still remains susceptible to both hardware and userspace
3917 * races. So we accept making the result of that race slightly worse,
3918 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003919 */
Chris Wilson12555012016-08-16 09:50:40 +01003920 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003921}
3922
Chris Wilsonedf6b762016-08-09 09:23:33 +01003923static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003924busy_check_reader(const struct i915_gem_active *active)
3925{
3926 return __busy_set_if_active(active, __busy_read_flag);
3927}
3928
Chris Wilsonedf6b762016-08-09 09:23:33 +01003929static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003930busy_check_writer(const struct i915_gem_active *active)
3931{
3932 return __busy_set_if_active(active, __busy_write_id);
3933}
3934
Eric Anholt673a3942008-07-30 12:06:12 -07003935int
Eric Anholt673a3942008-07-30 12:06:12 -07003936i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003937 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003938{
3939 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003940 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003941 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003942
Chris Wilson03ac0642016-07-20 13:31:51 +01003943 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003944 if (!obj)
3945 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003946
Chris Wilson426960b2016-01-15 16:51:46 +00003947 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003948 active = __I915_BO_ACTIVE(obj);
3949 if (active) {
3950 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003951
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003952 /* Yes, the lookups are intentionally racy.
3953 *
3954 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3955 * to regard the value as stale and as our ABI guarantees
3956 * forward progress, we confirm the status of each active
3957 * request with the hardware.
3958 *
3959 * Even though we guard the pointer lookup by RCU, that only
3960 * guarantees that the pointer and its contents remain
3961 * dereferencable and does *not* mean that the request we
3962 * have is the same as the one being tracked by the object.
3963 *
3964 * Consider that we lookup the request just as it is being
3965 * retired and freed. We take a local copy of the pointer,
3966 * but before we add its engine into the busy set, the other
3967 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01003968 * engine with a fresh and incomplete seqno. Guarding against
3969 * that requires careful serialisation and reference counting,
3970 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
3971 * instead we expect that if the result is busy, which engines
3972 * are busy is not completely reliable - we only guarantee
3973 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003974 */
3975 rcu_read_lock();
3976
3977 for_each_active(active, idx)
3978 args->busy |= busy_check_reader(&obj->last_read[idx]);
3979
3980 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003981 * the set of read engines. This should be ensured by the
3982 * ordering of setting last_read/last_write in
3983 * i915_vma_move_to_active(), and then in reverse in retire.
3984 * However, for good measure, we always report the last_write
3985 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003986 *
3987 * We don't care that the set of active read/write engines
3988 * may change during construction of the result, as it is
3989 * equally liable to change before userspace can inspect
3990 * the result.
3991 */
3992 args->busy |= busy_check_writer(&obj->last_write);
3993
3994 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003995 }
Eric Anholt673a3942008-07-30 12:06:12 -07003996
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003997 i915_gem_object_put_unlocked(obj);
3998 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003999}
4000
4001int
4002i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4003 struct drm_file *file_priv)
4004{
Akshay Joshi0206e352011-08-16 15:34:10 -04004005 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004006}
4007
Chris Wilson3ef94da2009-09-14 16:50:29 +01004008int
4009i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4010 struct drm_file *file_priv)
4011{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004012 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004013 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004014 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004015 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004016
4017 switch (args->madv) {
4018 case I915_MADV_DONTNEED:
4019 case I915_MADV_WILLNEED:
4020 break;
4021 default:
4022 return -EINVAL;
4023 }
4024
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004025 ret = i915_mutex_lock_interruptible(dev);
4026 if (ret)
4027 return ret;
4028
Chris Wilson03ac0642016-07-20 13:31:51 +01004029 obj = i915_gem_object_lookup(file_priv, args->handle);
4030 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004031 ret = -ENOENT;
4032 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004033 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004034
Daniel Vetter656bfa32014-11-20 09:26:30 +01004035 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004036 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004037 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4038 if (obj->madv == I915_MADV_WILLNEED)
4039 i915_gem_object_unpin_pages(obj);
4040 if (args->madv == I915_MADV_WILLNEED)
4041 i915_gem_object_pin_pages(obj);
4042 }
4043
Chris Wilson05394f32010-11-08 19:18:58 +00004044 if (obj->madv != __I915_MADV_PURGED)
4045 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004046
Chris Wilson6c085a72012-08-20 11:40:46 +02004047 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004048 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004049 i915_gem_object_truncate(obj);
4050
Chris Wilson05394f32010-11-08 19:18:58 +00004051 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004052
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004053 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004054unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004055 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004056 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004057}
4058
Chris Wilson37e680a2012-06-07 15:38:42 +01004059void i915_gem_object_init(struct drm_i915_gem_object *obj,
4060 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004061{
Chris Wilsonb4716182015-04-27 13:41:17 +01004062 int i;
4063
Ben Widawsky35c20a62013-05-31 11:28:48 -07004064 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004065 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004066 init_request_active(&obj->last_read[i],
4067 i915_gem_object_retire__read);
4068 init_request_active(&obj->last_write,
4069 i915_gem_object_retire__write);
4070 init_request_active(&obj->last_fence, NULL);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004071 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004072 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004073 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004074
Chris Wilson37e680a2012-06-07 15:38:42 +01004075 obj->ops = ops;
4076
Chris Wilson0327d6b2012-08-11 15:41:06 +01004077 obj->fence_reg = I915_FENCE_REG_NONE;
4078 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004079
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004080 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004081}
4082
Chris Wilson37e680a2012-06-07 15:38:42 +01004083static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004084 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004085 .get_pages = i915_gem_object_get_pages_gtt,
4086 .put_pages = i915_gem_object_put_pages_gtt,
4087};
4088
Dave Gordond37cd8a2016-04-22 19:14:32 +01004089struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004090 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004091{
Daniel Vetterc397b902010-04-09 19:05:07 +00004092 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004093 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004094 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004095 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004096
Chris Wilson42dcedd2012-11-15 11:32:30 +00004097 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004098 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004099 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004100
Chris Wilsonfe3db792016-04-25 13:32:13 +01004101 ret = drm_gem_object_init(dev, &obj->base, size);
4102 if (ret)
4103 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004104
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004105 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4106 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4107 /* 965gm cannot relocate objects above 4GiB. */
4108 mask &= ~__GFP_HIGHMEM;
4109 mask |= __GFP_DMA32;
4110 }
4111
Al Viro93c76a32015-12-04 23:45:44 -05004112 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004113 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004114
Chris Wilson37e680a2012-06-07 15:38:42 +01004115 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004116
Daniel Vetterc397b902010-04-09 19:05:07 +00004117 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4118 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4119
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004120 if (HAS_LLC(dev)) {
4121 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004122 * cache) for about a 10% performance improvement
4123 * compared to uncached. Graphics requests other than
4124 * display scanout are coherent with the CPU in
4125 * accessing this cache. This means in this mode we
4126 * don't need to clflush on the CPU side, and on the
4127 * GPU side we only need to flush internal caches to
4128 * get data visible to the CPU.
4129 *
4130 * However, we maintain the display planes as UC, and so
4131 * need to rebind when first used as such.
4132 */
4133 obj->cache_level = I915_CACHE_LLC;
4134 } else
4135 obj->cache_level = I915_CACHE_NONE;
4136
Daniel Vetterd861e332013-07-24 23:25:03 +02004137 trace_i915_gem_object_create(obj);
4138
Chris Wilson05394f32010-11-08 19:18:58 +00004139 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004140
4141fail:
4142 i915_gem_object_free(obj);
4143
4144 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004145}
4146
Chris Wilson340fbd82014-05-22 09:16:52 +01004147static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4148{
4149 /* If we are the last user of the backing storage (be it shmemfs
4150 * pages or stolen etc), we know that the pages are going to be
4151 * immediately released. In this case, we can then skip copying
4152 * back the contents from the GPU.
4153 */
4154
4155 if (obj->madv != I915_MADV_WILLNEED)
4156 return false;
4157
4158 if (obj->base.filp == NULL)
4159 return true;
4160
4161 /* At first glance, this looks racy, but then again so would be
4162 * userspace racing mmap against close. However, the first external
4163 * reference to the filp can only be obtained through the
4164 * i915_gem_mmap_ioctl() which safeguards us against the user
4165 * acquiring such a reference whilst we are in the middle of
4166 * freeing the object.
4167 */
4168 return atomic_long_read(&obj->base.filp->f_count) == 1;
4169}
4170
Chris Wilson1488fc02012-04-24 15:47:31 +01004171void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004172{
Chris Wilson1488fc02012-04-24 15:47:31 +01004173 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004174 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004175 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004176 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004177
Paulo Zanonif65c9162013-11-27 18:20:34 -02004178 intel_runtime_pm_get(dev_priv);
4179
Chris Wilson26e12f82011-03-20 11:20:19 +00004180 trace_i915_gem_object_destroy(obj);
4181
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004182 /* All file-owned VMA should have been released by this point through
4183 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4184 * However, the object may also be bound into the global GTT (e.g.
4185 * older GPUs without per-process support, or for direct access through
4186 * the GTT either for the user or for scanout). Those VMA still need to
4187 * unbound now.
4188 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004189 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004190 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004191 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004192 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004193 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004194 }
Chris Wilson15717de2016-08-04 07:52:26 +01004195 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004196
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004197 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4198 * before progressing. */
4199 if (obj->stolen)
4200 i915_gem_object_unpin_pages(obj);
4201
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004202 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004203
Daniel Vetter656bfa32014-11-20 09:26:30 +01004204 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4205 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004206 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004207 i915_gem_object_unpin_pages(obj);
4208
Ben Widawsky401c29f2013-05-31 11:28:47 -07004209 if (WARN_ON(obj->pages_pin_count))
4210 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004211 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004212 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004213 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004214
Chris Wilson9da3da62012-06-01 15:20:22 +01004215 BUG_ON(obj->pages);
4216
Chris Wilson2f745ad2012-09-04 21:02:58 +01004217 if (obj->base.import_attach)
4218 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004219
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004220 if (obj->ops->release)
4221 obj->ops->release(obj);
4222
Chris Wilson05394f32010-11-08 19:18:58 +00004223 drm_gem_object_release(&obj->base);
4224 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004227 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004228
4229 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004230}
4231
Chris Wilsondcff85c2016-08-05 10:14:11 +01004232int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004233{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004234 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004235 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004236
Chris Wilson54b4f682016-07-21 21:16:19 +01004237 intel_suspend_gt_powersave(dev_priv);
4238
Chris Wilson45c5f202013-10-16 11:50:01 +01004239 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004240
4241 /* We have to flush all the executing contexts to main memory so
4242 * that they can saved in the hibernation image. To ensure the last
4243 * context image is coherent, we have to switch away from it. That
4244 * leaves the dev_priv->kernel_context still active when
4245 * we actually suspend, and its image in memory may not match the GPU
4246 * state. Fortunately, the kernel_context is disposable and we do
4247 * not rely on its state.
4248 */
4249 ret = i915_gem_switch_to_kernel_context(dev_priv);
4250 if (ret)
4251 goto err;
4252
Chris Wilsondcff85c2016-08-05 10:14:11 +01004253 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsonf7403342013-09-13 23:57:04 +01004254 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004255 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004256
Chris Wilsonc0336662016-05-06 15:40:21 +01004257 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004258
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004259 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004260 mutex_unlock(&dev->struct_mutex);
4261
Chris Wilson737b1502015-01-26 18:03:03 +02004262 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004263 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4264 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004265
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004266 /* Assert that we sucessfully flushed all the work and
4267 * reset the GPU back to its idle, low power state.
4268 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004269 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004270
Eric Anholt673a3942008-07-30 12:06:12 -07004271 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004272
4273err:
4274 mutex_unlock(&dev->struct_mutex);
4275 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004276}
4277
Chris Wilson5ab57c72016-07-15 14:56:20 +01004278void i915_gem_resume(struct drm_device *dev)
4279{
4280 struct drm_i915_private *dev_priv = to_i915(dev);
4281
4282 mutex_lock(&dev->struct_mutex);
4283 i915_gem_restore_gtt_mappings(dev);
4284
4285 /* As we didn't flush the kernel context before suspend, we cannot
4286 * guarantee that the context image is complete. So let's just reset
4287 * it and start again.
4288 */
4289 if (i915.enable_execlists)
4290 intel_lr_context_reset(dev_priv, dev_priv->kernel_context);
4291
4292 mutex_unlock(&dev->struct_mutex);
4293}
4294
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004295void i915_gem_init_swizzling(struct drm_device *dev)
4296{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004297 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004298
Daniel Vetter11782b02012-01-31 16:47:55 +01004299 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004300 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4301 return;
4302
4303 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4304 DISP_TILE_SURFACE_SWIZZLING);
4305
Daniel Vetter11782b02012-01-31 16:47:55 +01004306 if (IS_GEN5(dev))
4307 return;
4308
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004309 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4310 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004311 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004312 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004313 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004314 else if (IS_GEN8(dev))
4315 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004316 else
4317 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004318}
Daniel Vettere21af882012-02-09 20:53:27 +01004319
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004320static void init_unused_ring(struct drm_device *dev, u32 base)
4321{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004322 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004323
4324 I915_WRITE(RING_CTL(base), 0);
4325 I915_WRITE(RING_HEAD(base), 0);
4326 I915_WRITE(RING_TAIL(base), 0);
4327 I915_WRITE(RING_START(base), 0);
4328}
4329
4330static void init_unused_rings(struct drm_device *dev)
4331{
4332 if (IS_I830(dev)) {
4333 init_unused_ring(dev, PRB1_BASE);
4334 init_unused_ring(dev, SRB0_BASE);
4335 init_unused_ring(dev, SRB1_BASE);
4336 init_unused_ring(dev, SRB2_BASE);
4337 init_unused_ring(dev, SRB3_BASE);
4338 } else if (IS_GEN2(dev)) {
4339 init_unused_ring(dev, SRB0_BASE);
4340 init_unused_ring(dev, SRB1_BASE);
4341 } else if (IS_GEN3(dev)) {
4342 init_unused_ring(dev, PRB1_BASE);
4343 init_unused_ring(dev, PRB2_BASE);
4344 }
4345}
4346
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004347int
4348i915_gem_init_hw(struct drm_device *dev)
4349{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004350 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004351 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004352 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004353
Chris Wilson5e4f5182015-02-13 14:35:59 +00004354 /* Double layer security blanket, see i915_gem_init() */
4355 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4356
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004357 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004358 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004359
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004360 if (IS_HASWELL(dev))
4361 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4362 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004363
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004364 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004365 if (IS_IVYBRIDGE(dev)) {
4366 u32 temp = I915_READ(GEN7_MSG_CTL);
4367 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4368 I915_WRITE(GEN7_MSG_CTL, temp);
4369 } else if (INTEL_INFO(dev)->gen >= 7) {
4370 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4371 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4372 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4373 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004374 }
4375
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004376 i915_gem_init_swizzling(dev);
4377
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004378 /*
4379 * At least 830 can leave some of the unused rings
4380 * "active" (ie. head != tail) after resume which
4381 * will prevent c3 entry. Makes sure all unused rings
4382 * are totally idle.
4383 */
4384 init_unused_rings(dev);
4385
Dave Gordoned54c1a2016-01-19 19:02:54 +00004386 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004387
John Harrison4ad2fd82015-06-18 13:11:20 +01004388 ret = i915_ppgtt_init_hw(dev);
4389 if (ret) {
4390 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4391 goto out;
4392 }
4393
4394 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004395 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004396 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004397 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004398 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004399 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004400
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004401 intel_mocs_init_l3cc_table(dev);
4402
Alex Dai33a732f2015-08-12 15:43:36 +01004403 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004404 ret = intel_guc_setup(dev);
4405 if (ret)
4406 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004407
Chris Wilson5e4f5182015-02-13 14:35:59 +00004408out:
4409 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004410 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004411}
4412
Chris Wilson39df9192016-07-20 13:31:57 +01004413bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4414{
4415 if (INTEL_INFO(dev_priv)->gen < 6)
4416 return false;
4417
4418 /* TODO: make semaphores and Execlists play nicely together */
4419 if (i915.enable_execlists)
4420 return false;
4421
4422 if (value >= 0)
4423 return value;
4424
4425#ifdef CONFIG_INTEL_IOMMU
4426 /* Enable semaphores on SNB when IO remapping is off */
4427 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4428 return false;
4429#endif
4430
4431 return true;
4432}
4433
Chris Wilson1070a422012-04-24 15:47:41 +01004434int i915_gem_init(struct drm_device *dev)
4435{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004436 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004437 int ret;
4438
Chris Wilson1070a422012-04-24 15:47:41 +01004439 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004440
Oscar Mateoa83014d2014-07-24 17:04:21 +01004441 if (!i915.enable_execlists) {
Chris Wilson7e37f882016-08-02 22:50:21 +01004442 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004443 } else {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004444 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004445 }
4446
Chris Wilson5e4f5182015-02-13 14:35:59 +00004447 /* This is just a security blanket to placate dragons.
4448 * On some systems, we very sporadically observe that the first TLBs
4449 * used by the CS may be stale, despite us poking the TLB reset. If
4450 * we hold the forcewake during initialisation these problems
4451 * just magically go away.
4452 */
4453 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4454
Chris Wilson72778cb2016-05-19 16:17:16 +01004455 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004456
4457 ret = i915_gem_init_ggtt(dev_priv);
4458 if (ret)
4459 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004460
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004461 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004462 if (ret)
4463 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004464
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004465 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004466 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004467 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004468
4469 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004470 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004471 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004472 * wedged. But we only want to do this where the GPU is angry,
4473 * for all other failure, such as an allocation failure, bail.
4474 */
4475 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004476 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004477 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004478 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004479
4480out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004481 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004482 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004483
Chris Wilson60990322014-04-09 09:19:42 +01004484 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004485}
4486
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004487void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004488i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004489{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004490 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004491 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004492
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004493 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004494 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004495}
4496
Chris Wilson64193402010-10-24 12:38:05 +01004497static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004498init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004499{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004500 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004501}
4502
Eric Anholt673a3942008-07-30 12:06:12 -07004503void
Imre Deak40ae4e12016-03-16 14:54:03 +02004504i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4505{
Chris Wilson91c8a322016-07-05 10:40:23 +01004506 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02004507
4508 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4509 !IS_CHERRYVIEW(dev_priv))
4510 dev_priv->num_fence_regs = 32;
4511 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4512 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4513 dev_priv->num_fence_regs = 16;
4514 else
4515 dev_priv->num_fence_regs = 8;
4516
Chris Wilsonc0336662016-05-06 15:40:21 +01004517 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004518 dev_priv->num_fence_regs =
4519 I915_READ(vgtif_reg(avail_rs.fence_num));
4520
4521 /* Initialize fence registers to zero */
4522 i915_gem_restore_fences(dev);
4523
4524 i915_gem_detect_bit_6_swizzle(dev);
4525}
4526
4527void
Imre Deakd64aa092016-01-19 15:26:29 +02004528i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004529{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004530 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004531 int i;
4532
Chris Wilsonefab6d82015-04-07 16:20:57 +01004533 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004534 kmem_cache_create("i915_gem_object",
4535 sizeof(struct drm_i915_gem_object), 0,
4536 SLAB_HWCACHE_ALIGN,
4537 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004538 dev_priv->vmas =
4539 kmem_cache_create("i915_gem_vma",
4540 sizeof(struct i915_vma), 0,
4541 SLAB_HWCACHE_ALIGN,
4542 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004543 dev_priv->requests =
4544 kmem_cache_create("i915_gem_request",
4545 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004546 SLAB_HWCACHE_ALIGN |
4547 SLAB_RECLAIM_ACCOUNT |
4548 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004549 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004550
Ben Widawskya33afea2013-09-17 21:12:45 -07004551 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004552 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4553 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004554 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004555 for (i = 0; i < I915_NUM_ENGINES; i++)
4556 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004557 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004558 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004559 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004560 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004561 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004562 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004563 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004564 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004565
Chris Wilson72bfa192010-12-19 11:42:05 +00004566 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4567
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004568 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004569
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004570 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004571
Chris Wilsonce453d82011-02-21 14:43:56 +00004572 dev_priv->mm.interruptible = true;
4573
Chris Wilsonb5add952016-08-04 16:32:36 +01004574 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004575}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004576
Imre Deakd64aa092016-01-19 15:26:29 +02004577void i915_gem_load_cleanup(struct drm_device *dev)
4578{
4579 struct drm_i915_private *dev_priv = to_i915(dev);
4580
4581 kmem_cache_destroy(dev_priv->requests);
4582 kmem_cache_destroy(dev_priv->vmas);
4583 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004584
4585 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4586 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004587}
4588
Chris Wilson461fb992016-05-14 07:26:33 +01004589int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4590{
4591 struct drm_i915_gem_object *obj;
4592
4593 /* Called just before we write the hibernation image.
4594 *
4595 * We need to update the domain tracking to reflect that the CPU
4596 * will be accessing all the pages to create and restore from the
4597 * hibernation, and so upon restoration those pages will be in the
4598 * CPU domain.
4599 *
4600 * To make sure the hibernation image contains the latest state,
4601 * we update that state just before writing out the image.
4602 */
4603
4604 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
4605 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4606 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4607 }
4608
4609 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4610 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4611 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4612 }
4613
4614 return 0;
4615}
4616
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004617void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004618{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004619 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004620 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004621
4622 /* Clean up our request list when the client is going away, so that
4623 * later retire_requests won't dereference our soon-to-be-gone
4624 * file_priv.
4625 */
Chris Wilson1c255952010-09-26 11:03:27 +01004626 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004627 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004628 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004629 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004630
Chris Wilson2e1b8732015-04-27 13:41:22 +01004631 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004632 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004633 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004634 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004635 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004636}
4637
4638int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4639{
4640 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004641 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004642
4643 DRM_DEBUG_DRIVER("\n");
4644
4645 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4646 if (!file_priv)
4647 return -ENOMEM;
4648
4649 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004650 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004651 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004652 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004653
4654 spin_lock_init(&file_priv->mm.lock);
4655 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004656
Chris Wilsonc80ff162016-07-27 09:07:27 +01004657 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004658
Ben Widawskye422b882013-12-06 14:10:58 -08004659 ret = i915_gem_context_open(dev, file);
4660 if (ret)
4661 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004662
Ben Widawskye422b882013-12-06 14:10:58 -08004663 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004664}
4665
Daniel Vetterb680c372014-09-19 18:27:27 +02004666/**
4667 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004668 * @old: current GEM buffer for the frontbuffer slots
4669 * @new: new GEM buffer for the frontbuffer slots
4670 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004671 *
4672 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4673 * from @old and setting them in @new. Both @old and @new can be NULL.
4674 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004675void i915_gem_track_fb(struct drm_i915_gem_object *old,
4676 struct drm_i915_gem_object *new,
4677 unsigned frontbuffer_bits)
4678{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004679 /* Control of individual bits within the mask are guarded by
4680 * the owning plane->mutex, i.e. we can never see concurrent
4681 * manipulation of individual bits. But since the bitfield as a whole
4682 * is updated using RMW, we need to use atomics in order to update
4683 * the bits.
4684 */
4685 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4686 sizeof(atomic_t) * BITS_PER_BYTE);
4687
Daniel Vettera071fa02014-06-18 23:28:09 +02004688 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004689 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4690 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004691 }
4692
4693 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004694 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4695 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004696 }
4697}
4698
Dave Gordon033908a2015-12-10 18:51:23 +00004699/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4700struct page *
4701i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4702{
4703 struct page *page;
4704
4705 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004706 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004707 return NULL;
4708
4709 page = i915_gem_object_get_page(obj, n);
4710 set_page_dirty(page);
4711 return page;
4712}
4713
Dave Gordonea702992015-07-09 19:29:02 +01004714/* Allocate a new GEM object and fill it with the supplied data */
4715struct drm_i915_gem_object *
4716i915_gem_object_create_from_data(struct drm_device *dev,
4717 const void *data, size_t size)
4718{
4719 struct drm_i915_gem_object *obj;
4720 struct sg_table *sg;
4721 size_t bytes;
4722 int ret;
4723
Dave Gordond37cd8a2016-04-22 19:14:32 +01004724 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004725 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004726 return obj;
4727
4728 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4729 if (ret)
4730 goto fail;
4731
4732 ret = i915_gem_object_get_pages(obj);
4733 if (ret)
4734 goto fail;
4735
4736 i915_gem_object_pin_pages(obj);
4737 sg = obj->pages;
4738 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004739 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004740 i915_gem_object_unpin_pages(obj);
4741
4742 if (WARN_ON(bytes != size)) {
4743 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4744 ret = -EFAULT;
4745 goto fail;
4746 }
4747
4748 return obj;
4749
4750fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004751 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004752 return ERR_PTR(ret);
4753}