blob: 25a65063830537c2212e4aab36aed5eb3905dca1 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Yang Zhang5a717852013-04-11 19:25:16 +080087static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080088module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080089
Abel Gordonabc4fc52013-04-18 14:35:25 +030090static bool __read_mostly enable_shadow_vmcs = 1;
91module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030092/*
93 * If nested=1, nested virtualization is supported, i.e., guests may use
94 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
95 * use VMX instructions.
96 */
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030098module_param(nested, bool, S_IRUGO);
99
Gleb Natapov50378782013-02-04 16:00:28 +0200100#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
101#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200102#define KVM_VM_CR0_ALWAYS_ON \
103 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200104#define KVM_CR4_GUEST_OWNED_BITS \
105 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
106 | X86_CR4_OSXMMEXCPT)
107
Avi Kivitycdc0e242009-12-06 17:21:14 +0200108#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
109#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
110
Avi Kivity78ac8b42010-04-08 18:19:35 +0300111#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
112
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800113/*
114 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
115 * ple_gap: upper bound on the amount of time between two successive
116 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500117 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800118 * ple_window: upper bound on the amount of time a guest is allowed to execute
119 * in a PAUSE loop. Tests indicate that most spinlocks are held for
120 * less than 2^12 cycles
121 * Time is measured based on a counter that runs at the same rate as the TSC,
122 * refer SDM volume 3b section 21.6.13 & 22.1.3.
123 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500124#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
126static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
127module_param(ple_gap, int, S_IRUGO);
128
129static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
130module_param(ple_window, int, S_IRUGO);
131
Avi Kivity83287ea422012-09-16 15:10:57 +0300132extern const ulong vmx_return;
133
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200134#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300135#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300136
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400137struct vmcs {
138 u32 revision_id;
139 u32 abort;
140 char data[0];
141};
142
Nadav Har'Eld462b812011-05-24 15:26:10 +0300143/*
144 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
145 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
146 * loaded on this CPU (so we can clear them if the CPU goes down).
147 */
148struct loaded_vmcs {
149 struct vmcs *vmcs;
150 int cpu;
151 int launched;
152 struct list_head loaded_vmcss_on_cpu_link;
153};
154
Avi Kivity26bb0982009-09-07 11:14:12 +0300155struct shared_msr_entry {
156 unsigned index;
157 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200158 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300159};
160
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300161/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300162 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
163 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
164 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
165 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
166 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
167 * More than one of these structures may exist, if L1 runs multiple L2 guests.
168 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
169 * underlying hardware which will be used to run L2.
170 * This structure is packed to ensure that its layout is identical across
171 * machines (necessary for live migration).
172 * If there are changes in this struct, VMCS12_REVISION must be changed.
173 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300174typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300175struct __packed vmcs12 {
176 /* According to the Intel spec, a VMCS region must start with the
177 * following two fields. Then follow implementation-specific data.
178 */
179 u32 revision_id;
180 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300181
Nadav Har'El27d6c862011-05-25 23:06:59 +0300182 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
183 u32 padding[7]; /* room for future expansion */
184
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185 u64 io_bitmap_a;
186 u64 io_bitmap_b;
187 u64 msr_bitmap;
188 u64 vm_exit_msr_store_addr;
189 u64 vm_exit_msr_load_addr;
190 u64 vm_entry_msr_load_addr;
191 u64 tsc_offset;
192 u64 virtual_apic_page_addr;
193 u64 apic_access_addr;
194 u64 ept_pointer;
195 u64 guest_physical_address;
196 u64 vmcs_link_pointer;
197 u64 guest_ia32_debugctl;
198 u64 guest_ia32_pat;
199 u64 guest_ia32_efer;
200 u64 guest_ia32_perf_global_ctrl;
201 u64 guest_pdptr0;
202 u64 guest_pdptr1;
203 u64 guest_pdptr2;
204 u64 guest_pdptr3;
205 u64 host_ia32_pat;
206 u64 host_ia32_efer;
207 u64 host_ia32_perf_global_ctrl;
208 u64 padding64[8]; /* room for future expansion */
209 /*
210 * To allow migration of L1 (complete with its L2 guests) between
211 * machines of different natural widths (32 or 64 bit), we cannot have
212 * unsigned long fields with no explict size. We use u64 (aliased
213 * natural_width) instead. Luckily, x86 is little-endian.
214 */
215 natural_width cr0_guest_host_mask;
216 natural_width cr4_guest_host_mask;
217 natural_width cr0_read_shadow;
218 natural_width cr4_read_shadow;
219 natural_width cr3_target_value0;
220 natural_width cr3_target_value1;
221 natural_width cr3_target_value2;
222 natural_width cr3_target_value3;
223 natural_width exit_qualification;
224 natural_width guest_linear_address;
225 natural_width guest_cr0;
226 natural_width guest_cr3;
227 natural_width guest_cr4;
228 natural_width guest_es_base;
229 natural_width guest_cs_base;
230 natural_width guest_ss_base;
231 natural_width guest_ds_base;
232 natural_width guest_fs_base;
233 natural_width guest_gs_base;
234 natural_width guest_ldtr_base;
235 natural_width guest_tr_base;
236 natural_width guest_gdtr_base;
237 natural_width guest_idtr_base;
238 natural_width guest_dr7;
239 natural_width guest_rsp;
240 natural_width guest_rip;
241 natural_width guest_rflags;
242 natural_width guest_pending_dbg_exceptions;
243 natural_width guest_sysenter_esp;
244 natural_width guest_sysenter_eip;
245 natural_width host_cr0;
246 natural_width host_cr3;
247 natural_width host_cr4;
248 natural_width host_fs_base;
249 natural_width host_gs_base;
250 natural_width host_tr_base;
251 natural_width host_gdtr_base;
252 natural_width host_idtr_base;
253 natural_width host_ia32_sysenter_esp;
254 natural_width host_ia32_sysenter_eip;
255 natural_width host_rsp;
256 natural_width host_rip;
257 natural_width paddingl[8]; /* room for future expansion */
258 u32 pin_based_vm_exec_control;
259 u32 cpu_based_vm_exec_control;
260 u32 exception_bitmap;
261 u32 page_fault_error_code_mask;
262 u32 page_fault_error_code_match;
263 u32 cr3_target_count;
264 u32 vm_exit_controls;
265 u32 vm_exit_msr_store_count;
266 u32 vm_exit_msr_load_count;
267 u32 vm_entry_controls;
268 u32 vm_entry_msr_load_count;
269 u32 vm_entry_intr_info_field;
270 u32 vm_entry_exception_error_code;
271 u32 vm_entry_instruction_len;
272 u32 tpr_threshold;
273 u32 secondary_vm_exec_control;
274 u32 vm_instruction_error;
275 u32 vm_exit_reason;
276 u32 vm_exit_intr_info;
277 u32 vm_exit_intr_error_code;
278 u32 idt_vectoring_info_field;
279 u32 idt_vectoring_error_code;
280 u32 vm_exit_instruction_len;
281 u32 vmx_instruction_info;
282 u32 guest_es_limit;
283 u32 guest_cs_limit;
284 u32 guest_ss_limit;
285 u32 guest_ds_limit;
286 u32 guest_fs_limit;
287 u32 guest_gs_limit;
288 u32 guest_ldtr_limit;
289 u32 guest_tr_limit;
290 u32 guest_gdtr_limit;
291 u32 guest_idtr_limit;
292 u32 guest_es_ar_bytes;
293 u32 guest_cs_ar_bytes;
294 u32 guest_ss_ar_bytes;
295 u32 guest_ds_ar_bytes;
296 u32 guest_fs_ar_bytes;
297 u32 guest_gs_ar_bytes;
298 u32 guest_ldtr_ar_bytes;
299 u32 guest_tr_ar_bytes;
300 u32 guest_interruptibility_info;
301 u32 guest_activity_state;
302 u32 guest_sysenter_cs;
303 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100304 u32 vmx_preemption_timer_value;
305 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300306 u16 virtual_processor_id;
307 u16 guest_es_selector;
308 u16 guest_cs_selector;
309 u16 guest_ss_selector;
310 u16 guest_ds_selector;
311 u16 guest_fs_selector;
312 u16 guest_gs_selector;
313 u16 guest_ldtr_selector;
314 u16 guest_tr_selector;
315 u16 host_es_selector;
316 u16 host_cs_selector;
317 u16 host_ss_selector;
318 u16 host_ds_selector;
319 u16 host_fs_selector;
320 u16 host_gs_selector;
321 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300322};
323
324/*
325 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
326 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
327 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
328 */
329#define VMCS12_REVISION 0x11e57ed0
330
331/*
332 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
333 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
334 * current implementation, 4K are reserved to avoid future complications.
335 */
336#define VMCS12_SIZE 0x1000
337
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300338/* Used to remember the last vmcs02 used for some recently used vmcs12s */
339struct vmcs02_list {
340 struct list_head list;
341 gpa_t vmptr;
342 struct loaded_vmcs vmcs02;
343};
344
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300346 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
347 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
348 */
349struct nested_vmx {
350 /* Has the level1 guest done vmxon? */
351 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300352
353 /* The guest-physical address of the current VMCS L1 keeps for L2 */
354 gpa_t current_vmptr;
355 /* The host-usable pointer to the above */
356 struct page *current_vmcs12_page;
357 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300358 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300359 /*
360 * Indicates if the shadow vmcs must be updated with the
361 * data hold by vmcs12
362 */
363 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300364
365 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
366 struct list_head vmcs02_pool;
367 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300368 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300369 /* L2 must run next, and mustn't decide to exit to L1. */
370 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300371 /*
372 * Guest pages referred to in vmcs02 with host-physical pointers, so
373 * we must keep them pinned while L2 runs.
374 */
375 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800376 u64 msr_ia32_feature_control;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300377};
378
Yang Zhang01e439b2013-04-11 19:25:12 +0800379#define POSTED_INTR_ON 0
380/* Posted-Interrupt Descriptor */
381struct pi_desc {
382 u32 pir[8]; /* Posted interrupt requested */
383 u32 control; /* bit 0 of control is outstanding notification bit */
384 u32 rsvd[7];
385} __aligned(64);
386
Yang Zhanga20ed542013-04-11 19:25:15 +0800387static bool pi_test_and_set_on(struct pi_desc *pi_desc)
388{
389 return test_and_set_bit(POSTED_INTR_ON,
390 (unsigned long *)&pi_desc->control);
391}
392
393static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
394{
395 return test_and_clear_bit(POSTED_INTR_ON,
396 (unsigned long *)&pi_desc->control);
397}
398
399static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
400{
401 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
402}
403
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400404struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000405 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300406 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300407 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200408 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200409 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300410 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200411 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200412 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300413 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400414 int nmsrs;
415 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800416 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400417#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300418 u64 msr_host_kernel_gs_base;
419 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400420#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300421 /*
422 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
423 * non-nested (L1) guest, it always points to vmcs01. For a nested
424 * guest (L2), it points to a different VMCS.
425 */
426 struct loaded_vmcs vmcs01;
427 struct loaded_vmcs *loaded_vmcs;
428 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300429 struct msr_autoload {
430 unsigned nr;
431 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
432 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
433 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400434 struct {
435 int loaded;
436 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300437#ifdef CONFIG_X86_64
438 u16 ds_sel, es_sel;
439#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200440 int gs_ldt_reload_needed;
441 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400442 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200443 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300444 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300445 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300446 struct kvm_segment segs[8];
447 } rmode;
448 struct {
449 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300450 struct kvm_save_segment {
451 u16 selector;
452 unsigned long base;
453 u32 limit;
454 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300455 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300456 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800457 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300458 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200459
460 /* Support for vnmi-less CPUs */
461 int soft_vnmi_blocked;
462 ktime_t entry_time;
463 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800464 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800465
466 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468 /* Posted interrupt descriptor */
469 struct pi_desc pi_desc;
470
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300471 /* Support for a guest hypervisor (nested VMX) */
472 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400473};
474
Avi Kivity2fb92db2011-04-27 19:42:18 +0300475enum segment_cache_field {
476 SEG_FIELD_SEL = 0,
477 SEG_FIELD_BASE = 1,
478 SEG_FIELD_LIMIT = 2,
479 SEG_FIELD_AR = 3,
480
481 SEG_FIELD_NR = 4
482};
483
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400484static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
485{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000486 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400487}
488
Nadav Har'El22bd0352011-05-25 23:05:57 +0300489#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
490#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
491#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
492 [number##_HIGH] = VMCS12_OFFSET(name)+4
493
Abel Gordon4607c2d2013-04-18 14:35:55 +0300494
495static const unsigned long shadow_read_only_fields[] = {
496 /*
497 * We do NOT shadow fields that are modified when L0
498 * traps and emulates any vmx instruction (e.g. VMPTRLD,
499 * VMXON...) executed by L1.
500 * For example, VM_INSTRUCTION_ERROR is read
501 * by L1 if a vmx instruction fails (part of the error path).
502 * Note the code assumes this logic. If for some reason
503 * we start shadowing these fields then we need to
504 * force a shadow sync when L0 emulates vmx instructions
505 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
506 * by nested_vmx_failValid)
507 */
508 VM_EXIT_REASON,
509 VM_EXIT_INTR_INFO,
510 VM_EXIT_INSTRUCTION_LEN,
511 IDT_VECTORING_INFO_FIELD,
512 IDT_VECTORING_ERROR_CODE,
513 VM_EXIT_INTR_ERROR_CODE,
514 EXIT_QUALIFICATION,
515 GUEST_LINEAR_ADDRESS,
516 GUEST_PHYSICAL_ADDRESS
517};
518static const int max_shadow_read_only_fields =
519 ARRAY_SIZE(shadow_read_only_fields);
520
521static const unsigned long shadow_read_write_fields[] = {
522 GUEST_RIP,
523 GUEST_RSP,
524 GUEST_CR0,
525 GUEST_CR3,
526 GUEST_CR4,
527 GUEST_INTERRUPTIBILITY_INFO,
528 GUEST_RFLAGS,
529 GUEST_CS_SELECTOR,
530 GUEST_CS_AR_BYTES,
531 GUEST_CS_LIMIT,
532 GUEST_CS_BASE,
533 GUEST_ES_BASE,
534 CR0_GUEST_HOST_MASK,
535 CR0_READ_SHADOW,
536 CR4_READ_SHADOW,
537 TSC_OFFSET,
538 EXCEPTION_BITMAP,
539 CPU_BASED_VM_EXEC_CONTROL,
540 VM_ENTRY_EXCEPTION_ERROR_CODE,
541 VM_ENTRY_INTR_INFO_FIELD,
542 VM_ENTRY_INSTRUCTION_LEN,
543 VM_ENTRY_EXCEPTION_ERROR_CODE,
544 HOST_FS_BASE,
545 HOST_GS_BASE,
546 HOST_FS_SELECTOR,
547 HOST_GS_SELECTOR
548};
549static const int max_shadow_read_write_fields =
550 ARRAY_SIZE(shadow_read_write_fields);
551
Mathias Krause772e0312012-08-30 01:30:19 +0200552static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300553 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
554 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
555 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
556 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
557 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
558 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
559 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
560 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
561 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
562 FIELD(HOST_ES_SELECTOR, host_es_selector),
563 FIELD(HOST_CS_SELECTOR, host_cs_selector),
564 FIELD(HOST_SS_SELECTOR, host_ss_selector),
565 FIELD(HOST_DS_SELECTOR, host_ds_selector),
566 FIELD(HOST_FS_SELECTOR, host_fs_selector),
567 FIELD(HOST_GS_SELECTOR, host_gs_selector),
568 FIELD(HOST_TR_SELECTOR, host_tr_selector),
569 FIELD64(IO_BITMAP_A, io_bitmap_a),
570 FIELD64(IO_BITMAP_B, io_bitmap_b),
571 FIELD64(MSR_BITMAP, msr_bitmap),
572 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
573 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
574 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
575 FIELD64(TSC_OFFSET, tsc_offset),
576 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
577 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
578 FIELD64(EPT_POINTER, ept_pointer),
579 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
580 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
581 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
582 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
583 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
584 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
585 FIELD64(GUEST_PDPTR0, guest_pdptr0),
586 FIELD64(GUEST_PDPTR1, guest_pdptr1),
587 FIELD64(GUEST_PDPTR2, guest_pdptr2),
588 FIELD64(GUEST_PDPTR3, guest_pdptr3),
589 FIELD64(HOST_IA32_PAT, host_ia32_pat),
590 FIELD64(HOST_IA32_EFER, host_ia32_efer),
591 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
592 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
593 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
594 FIELD(EXCEPTION_BITMAP, exception_bitmap),
595 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
596 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
597 FIELD(CR3_TARGET_COUNT, cr3_target_count),
598 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
599 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
600 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
601 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
602 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
603 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
604 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
605 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
606 FIELD(TPR_THRESHOLD, tpr_threshold),
607 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
608 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
609 FIELD(VM_EXIT_REASON, vm_exit_reason),
610 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
611 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
612 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
613 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
614 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
615 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
616 FIELD(GUEST_ES_LIMIT, guest_es_limit),
617 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
618 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
619 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
620 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
621 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
622 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
623 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
624 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
625 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
626 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
627 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
628 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
629 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
630 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
631 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
632 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
633 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
634 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
635 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
636 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
637 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100638 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300639 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
640 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
641 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
642 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
643 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
644 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
645 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
646 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
647 FIELD(EXIT_QUALIFICATION, exit_qualification),
648 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
649 FIELD(GUEST_CR0, guest_cr0),
650 FIELD(GUEST_CR3, guest_cr3),
651 FIELD(GUEST_CR4, guest_cr4),
652 FIELD(GUEST_ES_BASE, guest_es_base),
653 FIELD(GUEST_CS_BASE, guest_cs_base),
654 FIELD(GUEST_SS_BASE, guest_ss_base),
655 FIELD(GUEST_DS_BASE, guest_ds_base),
656 FIELD(GUEST_FS_BASE, guest_fs_base),
657 FIELD(GUEST_GS_BASE, guest_gs_base),
658 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
659 FIELD(GUEST_TR_BASE, guest_tr_base),
660 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
661 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
662 FIELD(GUEST_DR7, guest_dr7),
663 FIELD(GUEST_RSP, guest_rsp),
664 FIELD(GUEST_RIP, guest_rip),
665 FIELD(GUEST_RFLAGS, guest_rflags),
666 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
667 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
668 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
669 FIELD(HOST_CR0, host_cr0),
670 FIELD(HOST_CR3, host_cr3),
671 FIELD(HOST_CR4, host_cr4),
672 FIELD(HOST_FS_BASE, host_fs_base),
673 FIELD(HOST_GS_BASE, host_gs_base),
674 FIELD(HOST_TR_BASE, host_tr_base),
675 FIELD(HOST_GDTR_BASE, host_gdtr_base),
676 FIELD(HOST_IDTR_BASE, host_idtr_base),
677 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
678 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
679 FIELD(HOST_RSP, host_rsp),
680 FIELD(HOST_RIP, host_rip),
681};
682static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
683
684static inline short vmcs_field_to_offset(unsigned long field)
685{
686 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
687 return -1;
688 return vmcs_field_to_offset_table[field];
689}
690
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300691static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
692{
693 return to_vmx(vcpu)->nested.current_vmcs12;
694}
695
696static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
697{
698 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800699 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300700 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800701
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300702 return page;
703}
704
705static void nested_release_page(struct page *page)
706{
707 kvm_release_page_dirty(page);
708}
709
710static void nested_release_page_clean(struct page *page)
711{
712 kvm_release_page_clean(page);
713}
714
Sheng Yang4e1096d2008-07-06 19:16:51 +0800715static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800716static void kvm_cpu_vmxon(u64 addr);
717static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200718static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200719static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300720static void vmx_set_segment(struct kvm_vcpu *vcpu,
721 struct kvm_segment *var, int seg);
722static void vmx_get_segment(struct kvm_vcpu *vcpu,
723 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200724static bool guest_state_valid(struct kvm_vcpu *vcpu);
725static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800726static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300727static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300728static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300729
Avi Kivity6aa8b732006-12-10 02:21:36 -0800730static DEFINE_PER_CPU(struct vmcs *, vmxarea);
731static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300732/*
733 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
734 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
735 */
736static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300737static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800738
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200739static unsigned long *vmx_io_bitmap_a;
740static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200741static unsigned long *vmx_msr_bitmap_legacy;
742static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800743static unsigned long *vmx_msr_bitmap_legacy_x2apic;
744static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300745static unsigned long *vmx_vmread_bitmap;
746static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300747
Avi Kivity110312c2010-12-21 12:54:20 +0200748static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200749static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200750
Sheng Yang2384d2b2008-01-17 15:14:33 +0800751static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
752static DEFINE_SPINLOCK(vmx_vpid_lock);
753
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300754static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800755 int size;
756 int order;
757 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300758 u32 pin_based_exec_ctrl;
759 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800760 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300761 u32 vmexit_ctrl;
762 u32 vmentry_ctrl;
763} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800764
Hannes Ederefff9e52008-11-28 17:02:06 +0100765static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800766 u32 ept;
767 u32 vpid;
768} vmx_capability;
769
Avi Kivity6aa8b732006-12-10 02:21:36 -0800770#define VMX_SEGMENT_FIELD(seg) \
771 [VCPU_SREG_##seg] = { \
772 .selector = GUEST_##seg##_SELECTOR, \
773 .base = GUEST_##seg##_BASE, \
774 .limit = GUEST_##seg##_LIMIT, \
775 .ar_bytes = GUEST_##seg##_AR_BYTES, \
776 }
777
Mathias Krause772e0312012-08-30 01:30:19 +0200778static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800779 unsigned selector;
780 unsigned base;
781 unsigned limit;
782 unsigned ar_bytes;
783} kvm_vmx_segment_fields[] = {
784 VMX_SEGMENT_FIELD(CS),
785 VMX_SEGMENT_FIELD(DS),
786 VMX_SEGMENT_FIELD(ES),
787 VMX_SEGMENT_FIELD(FS),
788 VMX_SEGMENT_FIELD(GS),
789 VMX_SEGMENT_FIELD(SS),
790 VMX_SEGMENT_FIELD(TR),
791 VMX_SEGMENT_FIELD(LDTR),
792};
793
Avi Kivity26bb0982009-09-07 11:14:12 +0300794static u64 host_efer;
795
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300796static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
797
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300798/*
Brian Gerst8c065852010-07-17 09:03:26 -0400799 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300800 * away by decrementing the array size.
801 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800802static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800803#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300804 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800805#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400806 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800807};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200808#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800809
Gui Jianfeng31299942010-03-15 17:29:09 +0800810static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800811{
812 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
813 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100814 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800815}
816
Gui Jianfeng31299942010-03-15 17:29:09 +0800817static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300818{
819 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
820 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100821 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300822}
823
Gui Jianfeng31299942010-03-15 17:29:09 +0800824static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500825{
826 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
827 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100828 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500829}
830
Gui Jianfeng31299942010-03-15 17:29:09 +0800831static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800832{
833 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
834 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
835}
836
Gui Jianfeng31299942010-03-15 17:29:09 +0800837static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800838{
839 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
840 INTR_INFO_VALID_MASK)) ==
841 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
842}
843
Gui Jianfeng31299942010-03-15 17:29:09 +0800844static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800845{
Sheng Yang04547152009-04-01 15:52:31 +0800846 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800847}
848
Gui Jianfeng31299942010-03-15 17:29:09 +0800849static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800850{
Sheng Yang04547152009-04-01 15:52:31 +0800851 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800852}
853
Gui Jianfeng31299942010-03-15 17:29:09 +0800854static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800855{
Sheng Yang04547152009-04-01 15:52:31 +0800856 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800857}
858
Gui Jianfeng31299942010-03-15 17:29:09 +0800859static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800860{
Sheng Yang04547152009-04-01 15:52:31 +0800861 return vmcs_config.cpu_based_exec_ctrl &
862 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800863}
864
Avi Kivity774ead32007-12-26 13:57:04 +0200865static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800866{
Sheng Yang04547152009-04-01 15:52:31 +0800867 return vmcs_config.cpu_based_2nd_exec_ctrl &
868 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
869}
870
Yang Zhang8d146952013-01-25 10:18:50 +0800871static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
872{
873 return vmcs_config.cpu_based_2nd_exec_ctrl &
874 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
875}
876
Yang Zhang83d4c282013-01-25 10:18:49 +0800877static inline bool cpu_has_vmx_apic_register_virt(void)
878{
879 return vmcs_config.cpu_based_2nd_exec_ctrl &
880 SECONDARY_EXEC_APIC_REGISTER_VIRT;
881}
882
Yang Zhangc7c9c562013-01-25 10:18:51 +0800883static inline bool cpu_has_vmx_virtual_intr_delivery(void)
884{
885 return vmcs_config.cpu_based_2nd_exec_ctrl &
886 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
887}
888
Yang Zhang01e439b2013-04-11 19:25:12 +0800889static inline bool cpu_has_vmx_posted_intr(void)
890{
891 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
892}
893
894static inline bool cpu_has_vmx_apicv(void)
895{
896 return cpu_has_vmx_apic_register_virt() &&
897 cpu_has_vmx_virtual_intr_delivery() &&
898 cpu_has_vmx_posted_intr();
899}
900
Sheng Yang04547152009-04-01 15:52:31 +0800901static inline bool cpu_has_vmx_flexpriority(void)
902{
903 return cpu_has_vmx_tpr_shadow() &&
904 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800905}
906
Marcelo Tosattie7997942009-06-11 12:07:40 -0300907static inline bool cpu_has_vmx_ept_execute_only(void)
908{
Gui Jianfeng31299942010-03-15 17:29:09 +0800909 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300910}
911
912static inline bool cpu_has_vmx_eptp_uncacheable(void)
913{
Gui Jianfeng31299942010-03-15 17:29:09 +0800914 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300915}
916
917static inline bool cpu_has_vmx_eptp_writeback(void)
918{
Gui Jianfeng31299942010-03-15 17:29:09 +0800919 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300920}
921
922static inline bool cpu_has_vmx_ept_2m_page(void)
923{
Gui Jianfeng31299942010-03-15 17:29:09 +0800924 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300925}
926
Sheng Yang878403b2010-01-05 19:02:29 +0800927static inline bool cpu_has_vmx_ept_1g_page(void)
928{
Gui Jianfeng31299942010-03-15 17:29:09 +0800929 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800930}
931
Sheng Yang4bc9b982010-06-02 14:05:24 +0800932static inline bool cpu_has_vmx_ept_4levels(void)
933{
934 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
935}
936
Xudong Hao83c3a332012-05-28 19:33:35 +0800937static inline bool cpu_has_vmx_ept_ad_bits(void)
938{
939 return vmx_capability.ept & VMX_EPT_AD_BIT;
940}
941
Gui Jianfeng31299942010-03-15 17:29:09 +0800942static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800943{
Gui Jianfeng31299942010-03-15 17:29:09 +0800944 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800945}
946
Gui Jianfeng31299942010-03-15 17:29:09 +0800947static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800948{
Gui Jianfeng31299942010-03-15 17:29:09 +0800949 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800950}
951
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800952static inline bool cpu_has_vmx_invvpid_single(void)
953{
954 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
955}
956
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800957static inline bool cpu_has_vmx_invvpid_global(void)
958{
959 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
960}
961
Gui Jianfeng31299942010-03-15 17:29:09 +0800962static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800963{
Sheng Yang04547152009-04-01 15:52:31 +0800964 return vmcs_config.cpu_based_2nd_exec_ctrl &
965 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800966}
967
Gui Jianfeng31299942010-03-15 17:29:09 +0800968static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700969{
970 return vmcs_config.cpu_based_2nd_exec_ctrl &
971 SECONDARY_EXEC_UNRESTRICTED_GUEST;
972}
973
Gui Jianfeng31299942010-03-15 17:29:09 +0800974static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800975{
976 return vmcs_config.cpu_based_2nd_exec_ctrl &
977 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
978}
979
Gui Jianfeng31299942010-03-15 17:29:09 +0800980static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800981{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800982 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800983}
984
Gui Jianfeng31299942010-03-15 17:29:09 +0800985static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800986{
Sheng Yang04547152009-04-01 15:52:31 +0800987 return vmcs_config.cpu_based_2nd_exec_ctrl &
988 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800989}
990
Gui Jianfeng31299942010-03-15 17:29:09 +0800991static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800992{
993 return vmcs_config.cpu_based_2nd_exec_ctrl &
994 SECONDARY_EXEC_RDTSCP;
995}
996
Mao, Junjiead756a12012-07-02 01:18:48 +0000997static inline bool cpu_has_vmx_invpcid(void)
998{
999 return vmcs_config.cpu_based_2nd_exec_ctrl &
1000 SECONDARY_EXEC_ENABLE_INVPCID;
1001}
1002
Gui Jianfeng31299942010-03-15 17:29:09 +08001003static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001004{
1005 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1006}
1007
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001008static inline bool cpu_has_vmx_wbinvd_exit(void)
1009{
1010 return vmcs_config.cpu_based_2nd_exec_ctrl &
1011 SECONDARY_EXEC_WBINVD_EXITING;
1012}
1013
Abel Gordonabc4fc52013-04-18 14:35:25 +03001014static inline bool cpu_has_vmx_shadow_vmcs(void)
1015{
1016 u64 vmx_msr;
1017 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1018 /* check if the cpu supports writing r/o exit information fields */
1019 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1020 return false;
1021
1022 return vmcs_config.cpu_based_2nd_exec_ctrl &
1023 SECONDARY_EXEC_SHADOW_VMCS;
1024}
1025
Sheng Yang04547152009-04-01 15:52:31 +08001026static inline bool report_flexpriority(void)
1027{
1028 return flexpriority_enabled;
1029}
1030
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001031static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1032{
1033 return vmcs12->cpu_based_vm_exec_control & bit;
1034}
1035
1036static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1037{
1038 return (vmcs12->cpu_based_vm_exec_control &
1039 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1040 (vmcs12->secondary_vm_exec_control & bit);
1041}
1042
Nadav Har'El644d7112011-05-25 23:12:35 +03001043static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
1044 struct kvm_vcpu *vcpu)
1045{
1046 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1047}
1048
1049static inline bool is_exception(u32 intr_info)
1050{
1051 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1052 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1053}
1054
1055static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +03001056static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1057 struct vmcs12 *vmcs12,
1058 u32 reason, unsigned long qualification);
1059
Rusty Russell8b9cf982007-07-30 16:31:43 +10001060static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001061{
1062 int i;
1063
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001064 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001065 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001066 return i;
1067 return -1;
1068}
1069
Sheng Yang2384d2b2008-01-17 15:14:33 +08001070static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1071{
1072 struct {
1073 u64 vpid : 16;
1074 u64 rsvd : 48;
1075 u64 gva;
1076 } operand = { vpid, 0, gva };
1077
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001078 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001079 /* CF==1 or ZF==1 --> rc = -1 */
1080 "; ja 1f ; ud2 ; 1:"
1081 : : "a"(&operand), "c"(ext) : "cc", "memory");
1082}
1083
Sheng Yang14394422008-04-28 12:24:45 +08001084static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1085{
1086 struct {
1087 u64 eptp, gpa;
1088 } operand = {eptp, gpa};
1089
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001090 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001091 /* CF==1 or ZF==1 --> rc = -1 */
1092 "; ja 1f ; ud2 ; 1:\n"
1093 : : "a" (&operand), "c" (ext) : "cc", "memory");
1094}
1095
Avi Kivity26bb0982009-09-07 11:14:12 +03001096static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001097{
1098 int i;
1099
Rusty Russell8b9cf982007-07-30 16:31:43 +10001100 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001101 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001102 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001103 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001104}
1105
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106static void vmcs_clear(struct vmcs *vmcs)
1107{
1108 u64 phys_addr = __pa(vmcs);
1109 u8 error;
1110
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001111 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001112 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001113 : "cc", "memory");
1114 if (error)
1115 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1116 vmcs, phys_addr);
1117}
1118
Nadav Har'Eld462b812011-05-24 15:26:10 +03001119static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1120{
1121 vmcs_clear(loaded_vmcs->vmcs);
1122 loaded_vmcs->cpu = -1;
1123 loaded_vmcs->launched = 0;
1124}
1125
Dongxiao Xu7725b892010-05-11 18:29:38 +08001126static void vmcs_load(struct vmcs *vmcs)
1127{
1128 u64 phys_addr = __pa(vmcs);
1129 u8 error;
1130
1131 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001132 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001133 : "cc", "memory");
1134 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001135 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001136 vmcs, phys_addr);
1137}
1138
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001139#ifdef CONFIG_KEXEC
1140/*
1141 * This bitmap is used to indicate whether the vmclear
1142 * operation is enabled on all cpus. All disabled by
1143 * default.
1144 */
1145static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1146
1147static inline void crash_enable_local_vmclear(int cpu)
1148{
1149 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1150}
1151
1152static inline void crash_disable_local_vmclear(int cpu)
1153{
1154 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1155}
1156
1157static inline int crash_local_vmclear_enabled(int cpu)
1158{
1159 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1160}
1161
1162static void crash_vmclear_local_loaded_vmcss(void)
1163{
1164 int cpu = raw_smp_processor_id();
1165 struct loaded_vmcs *v;
1166
1167 if (!crash_local_vmclear_enabled(cpu))
1168 return;
1169
1170 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1171 loaded_vmcss_on_cpu_link)
1172 vmcs_clear(v->vmcs);
1173}
1174#else
1175static inline void crash_enable_local_vmclear(int cpu) { }
1176static inline void crash_disable_local_vmclear(int cpu) { }
1177#endif /* CONFIG_KEXEC */
1178
Nadav Har'Eld462b812011-05-24 15:26:10 +03001179static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001180{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001181 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001182 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001183
Nadav Har'Eld462b812011-05-24 15:26:10 +03001184 if (loaded_vmcs->cpu != cpu)
1185 return; /* vcpu migration can race with cpu offline */
1186 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001187 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001188 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001189 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001190
1191 /*
1192 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1193 * is before setting loaded_vmcs->vcpu to -1 which is done in
1194 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1195 * then adds the vmcs into percpu list before it is deleted.
1196 */
1197 smp_wmb();
1198
Nadav Har'Eld462b812011-05-24 15:26:10 +03001199 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001200 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001201}
1202
Nadav Har'Eld462b812011-05-24 15:26:10 +03001203static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001204{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001205 int cpu = loaded_vmcs->cpu;
1206
1207 if (cpu != -1)
1208 smp_call_function_single(cpu,
1209 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001210}
1211
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001212static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001213{
1214 if (vmx->vpid == 0)
1215 return;
1216
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001217 if (cpu_has_vmx_invvpid_single())
1218 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001219}
1220
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001221static inline void vpid_sync_vcpu_global(void)
1222{
1223 if (cpu_has_vmx_invvpid_global())
1224 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1225}
1226
1227static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1228{
1229 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001230 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001231 else
1232 vpid_sync_vcpu_global();
1233}
1234
Sheng Yang14394422008-04-28 12:24:45 +08001235static inline void ept_sync_global(void)
1236{
1237 if (cpu_has_vmx_invept_global())
1238 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1239}
1240
1241static inline void ept_sync_context(u64 eptp)
1242{
Avi Kivity089d0342009-03-23 18:26:32 +02001243 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001244 if (cpu_has_vmx_invept_context())
1245 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1246 else
1247 ept_sync_global();
1248 }
1249}
1250
Avi Kivity96304212011-05-15 10:13:13 -04001251static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001252{
Avi Kivity5e520e62011-05-15 10:13:12 -04001253 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001254
Avi Kivity5e520e62011-05-15 10:13:12 -04001255 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1256 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001257 return value;
1258}
1259
Avi Kivity96304212011-05-15 10:13:13 -04001260static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001261{
1262 return vmcs_readl(field);
1263}
1264
Avi Kivity96304212011-05-15 10:13:13 -04001265static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001266{
1267 return vmcs_readl(field);
1268}
1269
Avi Kivity96304212011-05-15 10:13:13 -04001270static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001271{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001272#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001273 return vmcs_readl(field);
1274#else
1275 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1276#endif
1277}
1278
Avi Kivitye52de1b2007-01-05 16:36:56 -08001279static noinline void vmwrite_error(unsigned long field, unsigned long value)
1280{
1281 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1282 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1283 dump_stack();
1284}
1285
Avi Kivity6aa8b732006-12-10 02:21:36 -08001286static void vmcs_writel(unsigned long field, unsigned long value)
1287{
1288 u8 error;
1289
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001290 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001291 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001292 if (unlikely(error))
1293 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001294}
1295
1296static void vmcs_write16(unsigned long field, u16 value)
1297{
1298 vmcs_writel(field, value);
1299}
1300
1301static void vmcs_write32(unsigned long field, u32 value)
1302{
1303 vmcs_writel(field, value);
1304}
1305
1306static void vmcs_write64(unsigned long field, u64 value)
1307{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001308 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001309#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310 asm volatile ("");
1311 vmcs_writel(field+1, value >> 32);
1312#endif
1313}
1314
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001315static void vmcs_clear_bits(unsigned long field, u32 mask)
1316{
1317 vmcs_writel(field, vmcs_readl(field) & ~mask);
1318}
1319
1320static void vmcs_set_bits(unsigned long field, u32 mask)
1321{
1322 vmcs_writel(field, vmcs_readl(field) | mask);
1323}
1324
Avi Kivity2fb92db2011-04-27 19:42:18 +03001325static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1326{
1327 vmx->segment_cache.bitmask = 0;
1328}
1329
1330static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1331 unsigned field)
1332{
1333 bool ret;
1334 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1335
1336 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1337 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1338 vmx->segment_cache.bitmask = 0;
1339 }
1340 ret = vmx->segment_cache.bitmask & mask;
1341 vmx->segment_cache.bitmask |= mask;
1342 return ret;
1343}
1344
1345static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1346{
1347 u16 *p = &vmx->segment_cache.seg[seg].selector;
1348
1349 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1350 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1351 return *p;
1352}
1353
1354static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1355{
1356 ulong *p = &vmx->segment_cache.seg[seg].base;
1357
1358 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1359 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1360 return *p;
1361}
1362
1363static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1364{
1365 u32 *p = &vmx->segment_cache.seg[seg].limit;
1366
1367 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1368 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1369 return *p;
1370}
1371
1372static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1373{
1374 u32 *p = &vmx->segment_cache.seg[seg].ar;
1375
1376 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1377 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1378 return *p;
1379}
1380
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001381static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1382{
1383 u32 eb;
1384
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001385 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1386 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1387 if ((vcpu->guest_debug &
1388 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1389 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1390 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001391 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001392 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001393 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001394 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001395 if (vcpu->fpu_active)
1396 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001397
1398 /* When we are running a nested L2 guest and L1 specified for it a
1399 * certain exception bitmap, we must trap the same exceptions and pass
1400 * them to L1. When running L2, we will only handle the exceptions
1401 * specified above if L1 did not want them.
1402 */
1403 if (is_guest_mode(vcpu))
1404 eb |= get_vmcs12(vcpu)->exception_bitmap;
1405
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001406 vmcs_write32(EXCEPTION_BITMAP, eb);
1407}
1408
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001409static void clear_atomic_switch_msr_special(unsigned long entry,
1410 unsigned long exit)
1411{
1412 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1413 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1414}
1415
Avi Kivity61d2ef22010-04-28 16:40:38 +03001416static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1417{
1418 unsigned i;
1419 struct msr_autoload *m = &vmx->msr_autoload;
1420
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001421 switch (msr) {
1422 case MSR_EFER:
1423 if (cpu_has_load_ia32_efer) {
1424 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1425 VM_EXIT_LOAD_IA32_EFER);
1426 return;
1427 }
1428 break;
1429 case MSR_CORE_PERF_GLOBAL_CTRL:
1430 if (cpu_has_load_perf_global_ctrl) {
1431 clear_atomic_switch_msr_special(
1432 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1433 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1434 return;
1435 }
1436 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001437 }
1438
Avi Kivity61d2ef22010-04-28 16:40:38 +03001439 for (i = 0; i < m->nr; ++i)
1440 if (m->guest[i].index == msr)
1441 break;
1442
1443 if (i == m->nr)
1444 return;
1445 --m->nr;
1446 m->guest[i] = m->guest[m->nr];
1447 m->host[i] = m->host[m->nr];
1448 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1449 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1450}
1451
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001452static void add_atomic_switch_msr_special(unsigned long entry,
1453 unsigned long exit, unsigned long guest_val_vmcs,
1454 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1455{
1456 vmcs_write64(guest_val_vmcs, guest_val);
1457 vmcs_write64(host_val_vmcs, host_val);
1458 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1459 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1460}
1461
Avi Kivity61d2ef22010-04-28 16:40:38 +03001462static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1463 u64 guest_val, u64 host_val)
1464{
1465 unsigned i;
1466 struct msr_autoload *m = &vmx->msr_autoload;
1467
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001468 switch (msr) {
1469 case MSR_EFER:
1470 if (cpu_has_load_ia32_efer) {
1471 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1472 VM_EXIT_LOAD_IA32_EFER,
1473 GUEST_IA32_EFER,
1474 HOST_IA32_EFER,
1475 guest_val, host_val);
1476 return;
1477 }
1478 break;
1479 case MSR_CORE_PERF_GLOBAL_CTRL:
1480 if (cpu_has_load_perf_global_ctrl) {
1481 add_atomic_switch_msr_special(
1482 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1483 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1484 GUEST_IA32_PERF_GLOBAL_CTRL,
1485 HOST_IA32_PERF_GLOBAL_CTRL,
1486 guest_val, host_val);
1487 return;
1488 }
1489 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001490 }
1491
Avi Kivity61d2ef22010-04-28 16:40:38 +03001492 for (i = 0; i < m->nr; ++i)
1493 if (m->guest[i].index == msr)
1494 break;
1495
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001496 if (i == NR_AUTOLOAD_MSRS) {
1497 printk_once(KERN_WARNING"Not enough mst switch entries. "
1498 "Can't add msr %x\n", msr);
1499 return;
1500 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001501 ++m->nr;
1502 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1503 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1504 }
1505
1506 m->guest[i].index = msr;
1507 m->guest[i].value = guest_val;
1508 m->host[i].index = msr;
1509 m->host[i].value = host_val;
1510}
1511
Avi Kivity33ed6322007-05-02 16:54:03 +03001512static void reload_tss(void)
1513{
Avi Kivity33ed6322007-05-02 16:54:03 +03001514 /*
1515 * VT restores TR but not its size. Useless.
1516 */
Avi Kivityd3591922010-07-26 18:32:39 +03001517 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001518 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001519
Avi Kivityd3591922010-07-26 18:32:39 +03001520 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001521 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1522 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001523}
1524
Avi Kivity92c0d902009-10-29 11:00:16 +02001525static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001526{
Roel Kluin3a34a882009-08-04 02:08:45 -07001527 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001528 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001529
Avi Kivityf6801df2010-01-21 15:31:50 +02001530 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001531
Avi Kivity51c6cf62007-08-29 03:48:05 +03001532 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001533 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001534 * outside long mode
1535 */
1536 ignore_bits = EFER_NX | EFER_SCE;
1537#ifdef CONFIG_X86_64
1538 ignore_bits |= EFER_LMA | EFER_LME;
1539 /* SCE is meaningful only in long mode on Intel */
1540 if (guest_efer & EFER_LMA)
1541 ignore_bits &= ~(u64)EFER_SCE;
1542#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001543 guest_efer &= ~ignore_bits;
1544 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001545 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001546 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001547
1548 clear_atomic_switch_msr(vmx, MSR_EFER);
1549 /* On ept, can't emulate nx, and must switch nx atomically */
1550 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1551 guest_efer = vmx->vcpu.arch.efer;
1552 if (!(guest_efer & EFER_LMA))
1553 guest_efer &= ~EFER_LME;
1554 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1555 return false;
1556 }
1557
Avi Kivity26bb0982009-09-07 11:14:12 +03001558 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001559}
1560
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001561static unsigned long segment_base(u16 selector)
1562{
Avi Kivityd3591922010-07-26 18:32:39 +03001563 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001564 struct desc_struct *d;
1565 unsigned long table_base;
1566 unsigned long v;
1567
1568 if (!(selector & ~3))
1569 return 0;
1570
Avi Kivityd3591922010-07-26 18:32:39 +03001571 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001572
1573 if (selector & 4) { /* from ldt */
1574 u16 ldt_selector = kvm_read_ldt();
1575
1576 if (!(ldt_selector & ~3))
1577 return 0;
1578
1579 table_base = segment_base(ldt_selector);
1580 }
1581 d = (struct desc_struct *)(table_base + (selector & ~7));
1582 v = get_desc_base(d);
1583#ifdef CONFIG_X86_64
1584 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1585 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1586#endif
1587 return v;
1588}
1589
1590static inline unsigned long kvm_read_tr_base(void)
1591{
1592 u16 tr;
1593 asm("str %0" : "=g"(tr));
1594 return segment_base(tr);
1595}
1596
Avi Kivity04d2cc72007-09-10 18:10:54 +03001597static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001598{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001599 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001600 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001601
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001602 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001603 return;
1604
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001605 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001606 /*
1607 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1608 * allow segment selectors with cpl > 0 or ti == 1.
1609 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001610 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001611 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001612 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001613 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001614 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001615 vmx->host_state.fs_reload_needed = 0;
1616 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001617 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001618 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001619 }
Avi Kivity9581d442010-10-19 16:46:55 +02001620 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001621 if (!(vmx->host_state.gs_sel & 7))
1622 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001623 else {
1624 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001625 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001626 }
1627
1628#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001629 savesegment(ds, vmx->host_state.ds_sel);
1630 savesegment(es, vmx->host_state.es_sel);
1631#endif
1632
1633#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001634 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1635 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1636#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001637 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1638 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001639#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001640
1641#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001642 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1643 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001644 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001645#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001646 for (i = 0; i < vmx->save_nmsrs; ++i)
1647 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001648 vmx->guest_msrs[i].data,
1649 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001650}
1651
Avi Kivitya9b21b62008-06-24 11:48:49 +03001652static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001653{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001654 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001655 return;
1656
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001657 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001658 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001659#ifdef CONFIG_X86_64
1660 if (is_long_mode(&vmx->vcpu))
1661 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1662#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001663 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001664 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001665#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001666 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001667#else
1668 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001669#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001670 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001671 if (vmx->host_state.fs_reload_needed)
1672 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001673#ifdef CONFIG_X86_64
1674 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1675 loadsegment(ds, vmx->host_state.ds_sel);
1676 loadsegment(es, vmx->host_state.es_sel);
1677 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001678#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001679 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001680#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001681 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001682#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001683 /*
1684 * If the FPU is not active (through the host task or
1685 * the guest vcpu), then restore the cr0.TS bit.
1686 */
1687 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1688 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001689 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001690}
1691
Avi Kivitya9b21b62008-06-24 11:48:49 +03001692static void vmx_load_host_state(struct vcpu_vmx *vmx)
1693{
1694 preempt_disable();
1695 __vmx_load_host_state(vmx);
1696 preempt_enable();
1697}
1698
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699/*
1700 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1701 * vcpu mutex is already taken.
1702 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001703static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001705 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001706 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001707
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001708 if (!vmm_exclusive)
1709 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001710 else if (vmx->loaded_vmcs->cpu != cpu)
1711 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001712
Nadav Har'Eld462b812011-05-24 15:26:10 +03001713 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1714 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1715 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716 }
1717
Nadav Har'Eld462b812011-05-24 15:26:10 +03001718 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001719 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001720 unsigned long sysenter_esp;
1721
Avi Kivitya8eeb042010-05-10 12:34:53 +03001722 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001723 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001724 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001725
1726 /*
1727 * Read loaded_vmcs->cpu should be before fetching
1728 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1729 * See the comments in __loaded_vmcs_clear().
1730 */
1731 smp_rmb();
1732
Nadav Har'Eld462b812011-05-24 15:26:10 +03001733 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1734 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001735 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001736 local_irq_enable();
1737
Avi Kivity6aa8b732006-12-10 02:21:36 -08001738 /*
1739 * Linux uses per-cpu TSS and GDT, so set these when switching
1740 * processors.
1741 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001742 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001743 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001744
1745 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1746 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001747 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001748 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749}
1750
1751static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1752{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001753 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001754 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001755 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1756 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001757 kvm_cpu_vmxoff();
1758 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759}
1760
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001761static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1762{
Avi Kivity81231c62010-01-24 16:26:40 +02001763 ulong cr0;
1764
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001765 if (vcpu->fpu_active)
1766 return;
1767 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001768 cr0 = vmcs_readl(GUEST_CR0);
1769 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1770 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1771 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001772 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001773 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001774 if (is_guest_mode(vcpu))
1775 vcpu->arch.cr0_guest_owned_bits &=
1776 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001777 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001778}
1779
Avi Kivityedcafe32009-12-30 18:07:40 +02001780static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1781
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001782/*
1783 * Return the cr0 value that a nested guest would read. This is a combination
1784 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1785 * its hypervisor (cr0_read_shadow).
1786 */
1787static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1788{
1789 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1790 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1791}
1792static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1793{
1794 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1795 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1796}
1797
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001798static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1799{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001800 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1801 * set this *before* calling this function.
1802 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001803 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001804 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001805 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001806 vcpu->arch.cr0_guest_owned_bits = 0;
1807 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001808 if (is_guest_mode(vcpu)) {
1809 /*
1810 * L1's specified read shadow might not contain the TS bit,
1811 * so now that we turned on shadowing of this bit, we need to
1812 * set this bit of the shadow. Like in nested_vmx_run we need
1813 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1814 * up-to-date here because we just decached cr0.TS (and we'll
1815 * only update vmcs12->guest_cr0 on nested exit).
1816 */
1817 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1818 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1819 (vcpu->arch.cr0 & X86_CR0_TS);
1820 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1821 } else
1822 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001823}
1824
Avi Kivity6aa8b732006-12-10 02:21:36 -08001825static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1826{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001827 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001828
Avi Kivity6de12732011-03-07 12:51:22 +02001829 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1830 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1831 rflags = vmcs_readl(GUEST_RFLAGS);
1832 if (to_vmx(vcpu)->rmode.vm86_active) {
1833 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1834 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1835 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1836 }
1837 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001838 }
Avi Kivity6de12732011-03-07 12:51:22 +02001839 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001840}
1841
1842static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1843{
Avi Kivity6de12732011-03-07 12:51:22 +02001844 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1845 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001846 if (to_vmx(vcpu)->rmode.vm86_active) {
1847 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001848 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001849 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001850 vmcs_writel(GUEST_RFLAGS, rflags);
1851}
1852
Glauber Costa2809f5d2009-05-12 16:21:05 -04001853static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1854{
1855 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1856 int ret = 0;
1857
1858 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001859 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001860 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001861 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001862
1863 return ret & mask;
1864}
1865
1866static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1867{
1868 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1869 u32 interruptibility = interruptibility_old;
1870
1871 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1872
Jan Kiszka48005f62010-02-19 19:38:07 +01001873 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001874 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001875 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001876 interruptibility |= GUEST_INTR_STATE_STI;
1877
1878 if ((interruptibility != interruptibility_old))
1879 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1880}
1881
Avi Kivity6aa8b732006-12-10 02:21:36 -08001882static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1883{
1884 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001885
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001886 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001887 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001888 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001889
Glauber Costa2809f5d2009-05-12 16:21:05 -04001890 /* skipping an emulated instruction also counts */
1891 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001892}
1893
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001894/*
1895 * KVM wants to inject page-faults which it got to the guest. This function
1896 * checks whether in a nested guest, we need to inject them to L1 or L2.
1897 * This function assumes it is called with the exit reason in vmcs02 being
1898 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1899 * is running).
1900 */
1901static int nested_pf_handled(struct kvm_vcpu *vcpu)
1902{
1903 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1904
1905 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001906 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001907 return 0;
1908
1909 nested_vmx_vmexit(vcpu);
1910 return 1;
1911}
1912
Avi Kivity298101d2007-11-25 13:41:11 +02001913static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001914 bool has_error_code, u32 error_code,
1915 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001916{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001917 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001918 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001919
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001920 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
Jan Kiszka5a2892c2013-04-28 09:24:41 +02001921 !vmx->nested.nested_run_pending && nested_pf_handled(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001922 return;
1923
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001924 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001925 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001926 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1927 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001928
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001929 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001930 int inc_eip = 0;
1931 if (kvm_exception_is_soft(nr))
1932 inc_eip = vcpu->arch.event_exit_inst_len;
1933 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001934 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001935 return;
1936 }
1937
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001938 if (kvm_exception_is_soft(nr)) {
1939 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1940 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001941 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1942 } else
1943 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1944
1945 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001946}
1947
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001948static bool vmx_rdtscp_supported(void)
1949{
1950 return cpu_has_vmx_rdtscp();
1951}
1952
Mao, Junjiead756a12012-07-02 01:18:48 +00001953static bool vmx_invpcid_supported(void)
1954{
1955 return cpu_has_vmx_invpcid() && enable_ept;
1956}
1957
Avi Kivity6aa8b732006-12-10 02:21:36 -08001958/*
Eddie Donga75beee2007-05-17 18:55:15 +03001959 * Swap MSR entry in host/guest MSR entry array.
1960 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001961static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001962{
Avi Kivity26bb0982009-09-07 11:14:12 +03001963 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001964
1965 tmp = vmx->guest_msrs[to];
1966 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1967 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001968}
1969
Yang Zhang8d146952013-01-25 10:18:50 +08001970static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
1971{
1972 unsigned long *msr_bitmap;
1973
1974 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
1975 if (is_long_mode(vcpu))
1976 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
1977 else
1978 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
1979 } else {
1980 if (is_long_mode(vcpu))
1981 msr_bitmap = vmx_msr_bitmap_longmode;
1982 else
1983 msr_bitmap = vmx_msr_bitmap_legacy;
1984 }
1985
1986 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1987}
1988
Eddie Donga75beee2007-05-17 18:55:15 +03001989/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001990 * Set up the vmcs to automatically save and restore system
1991 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1992 * mode, as fiddling with msrs is very expensive.
1993 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001994static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001995{
Avi Kivity26bb0982009-09-07 11:14:12 +03001996 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001997
Eddie Donga75beee2007-05-17 18:55:15 +03001998 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001999#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002000 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002001 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002002 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002003 move_msr_up(vmx, index, save_nmsrs++);
2004 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002005 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002006 move_msr_up(vmx, index, save_nmsrs++);
2007 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002008 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002009 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002010 index = __find_msr_index(vmx, MSR_TSC_AUX);
2011 if (index >= 0 && vmx->rdtscp_enabled)
2012 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002013 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002014 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002015 * if efer.sce is enabled.
2016 */
Brian Gerst8c065852010-07-17 09:03:26 -04002017 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002018 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002019 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002020 }
Eddie Donga75beee2007-05-17 18:55:15 +03002021#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002022 index = __find_msr_index(vmx, MSR_EFER);
2023 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002024 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002025
Avi Kivity26bb0982009-09-07 11:14:12 +03002026 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002027
Yang Zhang8d146952013-01-25 10:18:50 +08002028 if (cpu_has_vmx_msr_bitmap())
2029 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002030}
2031
2032/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002033 * reads and returns guest's timestamp counter "register"
2034 * guest_tsc = host_tsc + tsc_offset -- 21.3
2035 */
2036static u64 guest_read_tsc(void)
2037{
2038 u64 host_tsc, tsc_offset;
2039
2040 rdtscll(host_tsc);
2041 tsc_offset = vmcs_read64(TSC_OFFSET);
2042 return host_tsc + tsc_offset;
2043}
2044
2045/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002046 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2047 * counter, even if a nested guest (L2) is currently running.
2048 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002049u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002050{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002051 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002052
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002053 tsc_offset = is_guest_mode(vcpu) ?
2054 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2055 vmcs_read64(TSC_OFFSET);
2056 return host_tsc + tsc_offset;
2057}
2058
2059/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002060 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2061 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002062 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002063static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002064{
Zachary Amsdencc578282012-02-03 15:43:50 -02002065 if (!scale)
2066 return;
2067
2068 if (user_tsc_khz > tsc_khz) {
2069 vcpu->arch.tsc_catchup = 1;
2070 vcpu->arch.tsc_always_catchup = 1;
2071 } else
2072 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002073}
2074
Will Auldba904632012-11-29 12:42:50 -08002075static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2076{
2077 return vmcs_read64(TSC_OFFSET);
2078}
2079
Joerg Roedel4051b182011-03-25 09:44:49 +01002080/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002081 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002082 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002083static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002084{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002085 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002086 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002087 * We're here if L1 chose not to trap WRMSR to TSC. According
2088 * to the spec, this should set L1's TSC; The offset that L1
2089 * set for L2 remains unchanged, and still needs to be added
2090 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002091 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002092 struct vmcs12 *vmcs12;
2093 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2094 /* recalculate vmcs02.TSC_OFFSET: */
2095 vmcs12 = get_vmcs12(vcpu);
2096 vmcs_write64(TSC_OFFSET, offset +
2097 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2098 vmcs12->tsc_offset : 0));
2099 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002100 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2101 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002102 vmcs_write64(TSC_OFFSET, offset);
2103 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002104}
2105
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002106static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002107{
2108 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002109
Zachary Amsdene48672f2010-08-19 22:07:23 -10002110 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002111 if (is_guest_mode(vcpu)) {
2112 /* Even when running L2, the adjustment needs to apply to L1 */
2113 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002114 } else
2115 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2116 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002117}
2118
Joerg Roedel857e4092011-03-25 09:44:50 +01002119static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2120{
2121 return target_tsc - native_read_tsc();
2122}
2123
Nadav Har'El801d3422011-05-25 23:02:23 +03002124static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2125{
2126 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2127 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2128}
2129
2130/*
2131 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2132 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2133 * all guests if the "nested" module option is off, and can also be disabled
2134 * for a single guest by disabling its VMX cpuid bit.
2135 */
2136static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2137{
2138 return nested && guest_cpuid_has_vmx(vcpu);
2139}
2140
Avi Kivity6aa8b732006-12-10 02:21:36 -08002141/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002142 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2143 * returned for the various VMX controls MSRs when nested VMX is enabled.
2144 * The same values should also be used to verify that vmcs12 control fields are
2145 * valid during nested entry from L1 to L2.
2146 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2147 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2148 * bit in the high half is on if the corresponding bit in the control field
2149 * may be on. See also vmx_control_verify().
2150 * TODO: allow these variables to be modified (downgraded) by module options
2151 * or other means.
2152 */
2153static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2154static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2155static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2156static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2157static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002158static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002159static __init void nested_vmx_setup_ctls_msrs(void)
2160{
2161 /*
2162 * Note that as a general rule, the high half of the MSRs (bits in
2163 * the control fields which may be 1) should be initialized by the
2164 * intersection of the underlying hardware's MSR (i.e., features which
2165 * can be supported) and the list of features we want to expose -
2166 * because they are known to be properly supported in our code.
2167 * Also, usually, the low half of the MSRs (bits which must be 1) can
2168 * be set to 0, meaning that L1 may turn off any of these bits. The
2169 * reason is that if one of these bits is necessary, it will appear
2170 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2171 * fields of vmcs01 and vmcs02, will turn these bits off - and
2172 * nested_vmx_exit_handled() will not pass related exits to L1.
2173 * These rules have exceptions below.
2174 */
2175
2176 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002177 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2178 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002179 /*
2180 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2181 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2182 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002183 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2184 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002185 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
2186 PIN_BASED_VMX_PREEMPTION_TIMER;
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002187 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002188
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002189 /*
2190 * Exit controls
2191 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2192 * 17 must be 1.
2193 */
2194 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002195 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002196#ifdef CONFIG_X86_64
2197 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2198#else
2199 nested_vmx_exit_ctls_high = 0;
2200#endif
Nadav Har'El8049d652013-08-05 11:07:06 +03002201 nested_vmx_exit_ctls_high |= (VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2202 VM_EXIT_LOAD_IA32_EFER);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002203
2204 /* entry controls */
2205 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2206 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002207 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2208 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002209 nested_vmx_entry_ctls_high &=
2210 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
Nadav Har'El8049d652013-08-05 11:07:06 +03002211 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2212 VM_ENTRY_LOAD_IA32_EFER);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002213 /* cpu-based controls */
2214 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2215 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2216 nested_vmx_procbased_ctls_low = 0;
2217 nested_vmx_procbased_ctls_high &=
2218 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2219 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2220 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2221 CPU_BASED_CR3_STORE_EXITING |
2222#ifdef CONFIG_X86_64
2223 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2224#endif
2225 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2226 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002227 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002228 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002229 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2230 /*
2231 * We can allow some features even when not supported by the
2232 * hardware. For example, L1 can specify an MSR bitmap - and we
2233 * can use it to avoid exits to L1 - even when L0 runs L2
2234 * without MSR bitmaps.
2235 */
2236 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2237
2238 /* secondary cpu-based controls */
2239 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2240 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2241 nested_vmx_secondary_ctls_low = 0;
2242 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002243 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2244 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002245
2246 /* miscellaneous data */
2247 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszka0238ea92013-03-13 11:31:24 +01002248 nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
2249 VMX_MISC_SAVE_EFER_LMA;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002250 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002251}
2252
2253static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2254{
2255 /*
2256 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2257 */
2258 return ((control & high) | low) == control;
2259}
2260
2261static inline u64 vmx_control_msr(u32 low, u32 high)
2262{
2263 return low | ((u64)high << 32);
2264}
2265
2266/*
2267 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2268 * also let it use VMX-specific MSRs.
2269 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2270 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2271 * like all other MSRs).
2272 */
2273static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2274{
2275 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2276 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2277 /*
2278 * According to the spec, processors which do not support VMX
2279 * should throw a #GP(0) when VMX capability MSRs are read.
2280 */
2281 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2282 return 1;
2283 }
2284
2285 switch (msr_index) {
2286 case MSR_IA32_FEATURE_CONTROL:
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002287 if (nested_vmx_allowed(vcpu)) {
2288 *pdata = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2289 break;
2290 }
2291 return 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002292 case MSR_IA32_VMX_BASIC:
2293 /*
2294 * This MSR reports some information about VMX support. We
2295 * should return information about the VMX we emulate for the
2296 * guest, and the VMCS structure we give it - not about the
2297 * VMX support of the underlying hardware.
2298 */
2299 *pdata = VMCS12_REVISION |
2300 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2301 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2302 break;
2303 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2304 case MSR_IA32_VMX_PINBASED_CTLS:
2305 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2306 nested_vmx_pinbased_ctls_high);
2307 break;
2308 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2309 case MSR_IA32_VMX_PROCBASED_CTLS:
2310 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2311 nested_vmx_procbased_ctls_high);
2312 break;
2313 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2314 case MSR_IA32_VMX_EXIT_CTLS:
2315 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2316 nested_vmx_exit_ctls_high);
2317 break;
2318 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2319 case MSR_IA32_VMX_ENTRY_CTLS:
2320 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2321 nested_vmx_entry_ctls_high);
2322 break;
2323 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002324 *pdata = vmx_control_msr(nested_vmx_misc_low,
2325 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002326 break;
2327 /*
2328 * These MSRs specify bits which the guest must keep fixed (on or off)
2329 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2330 * We picked the standard core2 setting.
2331 */
2332#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2333#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2334 case MSR_IA32_VMX_CR0_FIXED0:
2335 *pdata = VMXON_CR0_ALWAYSON;
2336 break;
2337 case MSR_IA32_VMX_CR0_FIXED1:
2338 *pdata = -1ULL;
2339 break;
2340 case MSR_IA32_VMX_CR4_FIXED0:
2341 *pdata = VMXON_CR4_ALWAYSON;
2342 break;
2343 case MSR_IA32_VMX_CR4_FIXED1:
2344 *pdata = -1ULL;
2345 break;
2346 case MSR_IA32_VMX_VMCS_ENUM:
2347 *pdata = 0x1f;
2348 break;
2349 case MSR_IA32_VMX_PROCBASED_CTLS2:
2350 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2351 nested_vmx_secondary_ctls_high);
2352 break;
2353 case MSR_IA32_VMX_EPT_VPID_CAP:
2354 /* Currently, no nested ept or nested vpid */
2355 *pdata = 0;
2356 break;
2357 default:
2358 return 0;
2359 }
2360
2361 return 1;
2362}
2363
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002364static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002365{
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002366 u32 msr_index = msr_info->index;
2367 u64 data = msr_info->data;
2368 bool host_initialized = msr_info->host_initiated;
2369
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002370 if (!nested_vmx_allowed(vcpu))
2371 return 0;
2372
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002373 if (msr_index == MSR_IA32_FEATURE_CONTROL) {
2374 if (!host_initialized &&
2375 to_vmx(vcpu)->nested.msr_ia32_feature_control
2376 & FEATURE_CONTROL_LOCKED)
2377 return 0;
2378 to_vmx(vcpu)->nested.msr_ia32_feature_control = data;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002379 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002380 }
2381
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002382 /*
2383 * No need to treat VMX capability MSRs specially: If we don't handle
2384 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2385 */
2386 return 0;
2387}
2388
2389/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002390 * Reads an msr value (of 'msr_index') into 'pdata'.
2391 * Returns 0 on success, non-0 otherwise.
2392 * Assumes vcpu_load() was already called.
2393 */
2394static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2395{
2396 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002397 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002398
2399 if (!pdata) {
2400 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2401 return -EINVAL;
2402 }
2403
2404 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002405#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002406 case MSR_FS_BASE:
2407 data = vmcs_readl(GUEST_FS_BASE);
2408 break;
2409 case MSR_GS_BASE:
2410 data = vmcs_readl(GUEST_GS_BASE);
2411 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002412 case MSR_KERNEL_GS_BASE:
2413 vmx_load_host_state(to_vmx(vcpu));
2414 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2415 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002416#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002417 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002418 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302419 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002420 data = guest_read_tsc();
2421 break;
2422 case MSR_IA32_SYSENTER_CS:
2423 data = vmcs_read32(GUEST_SYSENTER_CS);
2424 break;
2425 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002426 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427 break;
2428 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002429 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002430 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002431 case MSR_TSC_AUX:
2432 if (!to_vmx(vcpu)->rdtscp_enabled)
2433 return 1;
2434 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002435 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002436 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2437 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002438 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002439 if (msr) {
2440 data = msr->data;
2441 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002443 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002444 }
2445
2446 *pdata = data;
2447 return 0;
2448}
2449
2450/*
2451 * Writes msr value into into the appropriate "register".
2452 * Returns 0 on success, non-0 otherwise.
2453 * Assumes vcpu_load() was already called.
2454 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002455static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002456{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002457 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002458 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002459 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002460 u32 msr_index = msr_info->index;
2461 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002462
Avi Kivity6aa8b732006-12-10 02:21:36 -08002463 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002464 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002465 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002466 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002467#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002468 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002469 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002470 vmcs_writel(GUEST_FS_BASE, data);
2471 break;
2472 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002473 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474 vmcs_writel(GUEST_GS_BASE, data);
2475 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002476 case MSR_KERNEL_GS_BASE:
2477 vmx_load_host_state(vmx);
2478 vmx->msr_guest_kernel_gs_base = data;
2479 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002480#endif
2481 case MSR_IA32_SYSENTER_CS:
2482 vmcs_write32(GUEST_SYSENTER_CS, data);
2483 break;
2484 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002485 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002486 break;
2487 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002488 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002489 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302490 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002491 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002492 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002493 case MSR_IA32_CR_PAT:
2494 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2495 vmcs_write64(GUEST_IA32_PAT, data);
2496 vcpu->arch.pat = data;
2497 break;
2498 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002499 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002500 break;
Will Auldba904632012-11-29 12:42:50 -08002501 case MSR_IA32_TSC_ADJUST:
2502 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002503 break;
2504 case MSR_TSC_AUX:
2505 if (!vmx->rdtscp_enabled)
2506 return 1;
2507 /* Check reserved bit, higher 32 bits should be zero */
2508 if ((data >> 32) != 0)
2509 return 1;
2510 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511 default:
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002512 if (vmx_set_vmx_msr(vcpu, msr_info))
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002513 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002514 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002515 if (msr) {
2516 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002517 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2518 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002519 kvm_set_shared_msr(msr->index, msr->data,
2520 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002521 preempt_enable();
2522 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002523 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002524 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002525 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002526 }
2527
Eddie Dong2cc51562007-05-21 07:28:09 +03002528 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002529}
2530
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002531static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002532{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002533 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2534 switch (reg) {
2535 case VCPU_REGS_RSP:
2536 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2537 break;
2538 case VCPU_REGS_RIP:
2539 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2540 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002541 case VCPU_EXREG_PDPTR:
2542 if (enable_ept)
2543 ept_save_pdptrs(vcpu);
2544 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002545 default:
2546 break;
2547 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002548}
2549
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550static __init int cpu_has_kvm_support(void)
2551{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002552 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002553}
2554
2555static __init int vmx_disabled_by_bios(void)
2556{
2557 u64 msr;
2558
2559 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002560 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002561 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002562 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2563 && tboot_enabled())
2564 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002565 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002566 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002567 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002568 && !tboot_enabled()) {
2569 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002570 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002571 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002572 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002573 /* launched w/o TXT and VMX disabled */
2574 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2575 && !tboot_enabled())
2576 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002577 }
2578
2579 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002580}
2581
Dongxiao Xu7725b892010-05-11 18:29:38 +08002582static void kvm_cpu_vmxon(u64 addr)
2583{
2584 asm volatile (ASM_VMX_VMXON_RAX
2585 : : "a"(&addr), "m"(addr)
2586 : "memory", "cc");
2587}
2588
Alexander Graf10474ae2009-09-15 11:37:46 +02002589static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002590{
2591 int cpu = raw_smp_processor_id();
2592 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002593 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002594
Alexander Graf10474ae2009-09-15 11:37:46 +02002595 if (read_cr4() & X86_CR4_VMXE)
2596 return -EBUSY;
2597
Nadav Har'Eld462b812011-05-24 15:26:10 +03002598 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002599
2600 /*
2601 * Now we can enable the vmclear operation in kdump
2602 * since the loaded_vmcss_on_cpu list on this cpu
2603 * has been initialized.
2604 *
2605 * Though the cpu is not in VMX operation now, there
2606 * is no problem to enable the vmclear operation
2607 * for the loaded_vmcss_on_cpu list is empty!
2608 */
2609 crash_enable_local_vmclear(cpu);
2610
Avi Kivity6aa8b732006-12-10 02:21:36 -08002611 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002612
2613 test_bits = FEATURE_CONTROL_LOCKED;
2614 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2615 if (tboot_enabled())
2616 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2617
2618 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002619 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002620 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2621 }
Rusty Russell66aee912007-07-17 23:34:16 +10002622 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002623
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002624 if (vmm_exclusive) {
2625 kvm_cpu_vmxon(phys_addr);
2626 ept_sync_global();
2627 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002628
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002629 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002630
Alexander Graf10474ae2009-09-15 11:37:46 +02002631 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632}
2633
Nadav Har'Eld462b812011-05-24 15:26:10 +03002634static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002635{
2636 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002637 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002638
Nadav Har'Eld462b812011-05-24 15:26:10 +03002639 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2640 loaded_vmcss_on_cpu_link)
2641 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002642}
2643
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002644
2645/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2646 * tricks.
2647 */
2648static void kvm_cpu_vmxoff(void)
2649{
2650 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002651}
2652
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653static void hardware_disable(void *garbage)
2654{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002655 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002656 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002657 kvm_cpu_vmxoff();
2658 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002659 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660}
2661
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002662static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002663 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002664{
2665 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002666 u32 ctl = ctl_min | ctl_opt;
2667
2668 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2669
2670 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2671 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2672
2673 /* Ensure minimum (required) set of control bits are supported. */
2674 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002675 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002676
2677 *result = ctl;
2678 return 0;
2679}
2680
Avi Kivity110312c2010-12-21 12:54:20 +02002681static __init bool allow_1_setting(u32 msr, u32 ctl)
2682{
2683 u32 vmx_msr_low, vmx_msr_high;
2684
2685 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2686 return vmx_msr_high & ctl;
2687}
2688
Yang, Sheng002c7f72007-07-31 14:23:01 +03002689static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002690{
2691 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002692 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002693 u32 _pin_based_exec_control = 0;
2694 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002695 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002696 u32 _vmexit_control = 0;
2697 u32 _vmentry_control = 0;
2698
Raghavendra K T10166742012-02-07 23:19:20 +05302699 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002700#ifdef CONFIG_X86_64
2701 CPU_BASED_CR8_LOAD_EXITING |
2702 CPU_BASED_CR8_STORE_EXITING |
2703#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002704 CPU_BASED_CR3_LOAD_EXITING |
2705 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002706 CPU_BASED_USE_IO_BITMAPS |
2707 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002708 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002709 CPU_BASED_MWAIT_EXITING |
2710 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002711 CPU_BASED_INVLPG_EXITING |
2712 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002713
Sheng Yangf78e0e22007-10-29 09:40:42 +08002714 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002715 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002716 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002717 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2718 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002719 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002720#ifdef CONFIG_X86_64
2721 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2722 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2723 ~CPU_BASED_CR8_STORE_EXITING;
2724#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002725 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002726 min2 = 0;
2727 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002728 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002729 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002730 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002731 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002732 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002733 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002734 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002735 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002736 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002737 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2738 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002739 if (adjust_vmx_controls(min2, opt2,
2740 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002741 &_cpu_based_2nd_exec_control) < 0)
2742 return -EIO;
2743 }
2744#ifndef CONFIG_X86_64
2745 if (!(_cpu_based_2nd_exec_control &
2746 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2747 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2748#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002749
2750 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2751 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002752 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002753 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2754 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002755
Sheng Yangd56f5462008-04-25 10:13:16 +08002756 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002757 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2758 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002759 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2760 CPU_BASED_CR3_STORE_EXITING |
2761 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002762 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2763 vmx_capability.ept, vmx_capability.vpid);
2764 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002765
2766 min = 0;
2767#ifdef CONFIG_X86_64
2768 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2769#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002770 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
2771 VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002772 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2773 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002774 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002775
Yang Zhang01e439b2013-04-11 19:25:12 +08002776 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2777 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2778 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2779 &_pin_based_exec_control) < 0)
2780 return -EIO;
2781
2782 if (!(_cpu_based_2nd_exec_control &
2783 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2784 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2785 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2786
Sheng Yang468d4722008-10-09 16:01:55 +08002787 min = 0;
2788 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002789 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2790 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002791 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002793 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002794
2795 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2796 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002797 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002798
2799#ifdef CONFIG_X86_64
2800 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2801 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002802 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002803#endif
2804
2805 /* Require Write-Back (WB) memory type for VMCS accesses. */
2806 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002807 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002808
Yang, Sheng002c7f72007-07-31 14:23:01 +03002809 vmcs_conf->size = vmx_msr_high & 0x1fff;
2810 vmcs_conf->order = get_order(vmcs_config.size);
2811 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002812
Yang, Sheng002c7f72007-07-31 14:23:01 +03002813 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2814 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002815 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002816 vmcs_conf->vmexit_ctrl = _vmexit_control;
2817 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002818
Avi Kivity110312c2010-12-21 12:54:20 +02002819 cpu_has_load_ia32_efer =
2820 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2821 VM_ENTRY_LOAD_IA32_EFER)
2822 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2823 VM_EXIT_LOAD_IA32_EFER);
2824
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002825 cpu_has_load_perf_global_ctrl =
2826 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2827 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2828 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2829 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2830
2831 /*
2832 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2833 * but due to arrata below it can't be used. Workaround is to use
2834 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2835 *
2836 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2837 *
2838 * AAK155 (model 26)
2839 * AAP115 (model 30)
2840 * AAT100 (model 37)
2841 * BC86,AAY89,BD102 (model 44)
2842 * BA97 (model 46)
2843 *
2844 */
2845 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2846 switch (boot_cpu_data.x86_model) {
2847 case 26:
2848 case 30:
2849 case 37:
2850 case 44:
2851 case 46:
2852 cpu_has_load_perf_global_ctrl = false;
2853 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2854 "does not work properly. Using workaround\n");
2855 break;
2856 default:
2857 break;
2858 }
2859 }
2860
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002861 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002862}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002863
2864static struct vmcs *alloc_vmcs_cpu(int cpu)
2865{
2866 int node = cpu_to_node(cpu);
2867 struct page *pages;
2868 struct vmcs *vmcs;
2869
Mel Gorman6484eb32009-06-16 15:31:54 -07002870 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002871 if (!pages)
2872 return NULL;
2873 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002874 memset(vmcs, 0, vmcs_config.size);
2875 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 return vmcs;
2877}
2878
2879static struct vmcs *alloc_vmcs(void)
2880{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002881 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882}
2883
2884static void free_vmcs(struct vmcs *vmcs)
2885{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002886 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887}
2888
Nadav Har'Eld462b812011-05-24 15:26:10 +03002889/*
2890 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2891 */
2892static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2893{
2894 if (!loaded_vmcs->vmcs)
2895 return;
2896 loaded_vmcs_clear(loaded_vmcs);
2897 free_vmcs(loaded_vmcs->vmcs);
2898 loaded_vmcs->vmcs = NULL;
2899}
2900
Sam Ravnborg39959582007-06-01 00:47:13 -07002901static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002902{
2903 int cpu;
2904
Zachary Amsden3230bb42009-09-29 11:38:37 -10002905 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002906 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002907 per_cpu(vmxarea, cpu) = NULL;
2908 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909}
2910
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911static __init int alloc_kvm_area(void)
2912{
2913 int cpu;
2914
Zachary Amsden3230bb42009-09-29 11:38:37 -10002915 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916 struct vmcs *vmcs;
2917
2918 vmcs = alloc_vmcs_cpu(cpu);
2919 if (!vmcs) {
2920 free_kvm_area();
2921 return -ENOMEM;
2922 }
2923
2924 per_cpu(vmxarea, cpu) = vmcs;
2925 }
2926 return 0;
2927}
2928
2929static __init int hardware_setup(void)
2930{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002931 if (setup_vmcs_config(&vmcs_config) < 0)
2932 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002933
2934 if (boot_cpu_has(X86_FEATURE_NX))
2935 kvm_enable_efer_bits(EFER_NX);
2936
Sheng Yang93ba03c2009-04-01 15:52:32 +08002937 if (!cpu_has_vmx_vpid())
2938 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03002939 if (!cpu_has_vmx_shadow_vmcs())
2940 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002941
Sheng Yang4bc9b982010-06-02 14:05:24 +08002942 if (!cpu_has_vmx_ept() ||
2943 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002944 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002945 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002946 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002947 }
2948
Xudong Hao83c3a332012-05-28 19:33:35 +08002949 if (!cpu_has_vmx_ept_ad_bits())
2950 enable_ept_ad_bits = 0;
2951
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002952 if (!cpu_has_vmx_unrestricted_guest())
2953 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002954
2955 if (!cpu_has_vmx_flexpriority())
2956 flexpriority_enabled = 0;
2957
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002958 if (!cpu_has_vmx_tpr_shadow())
2959 kvm_x86_ops->update_cr8_intercept = NULL;
2960
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002961 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2962 kvm_disable_largepages();
2963
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002964 if (!cpu_has_vmx_ple())
2965 ple_gap = 0;
2966
Yang Zhang01e439b2013-04-11 19:25:12 +08002967 if (!cpu_has_vmx_apicv())
2968 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08002969
Yang Zhang01e439b2013-04-11 19:25:12 +08002970 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08002971 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002972 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08002973 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002974 kvm_x86_ops->deliver_posted_interrupt = NULL;
2975 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
2976 }
Yang Zhang83d4c282013-01-25 10:18:49 +08002977
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002978 if (nested)
2979 nested_vmx_setup_ctls_msrs();
2980
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 return alloc_kvm_area();
2982}
2983
2984static __exit void hardware_unsetup(void)
2985{
2986 free_kvm_area();
2987}
2988
Gleb Natapov14168782013-01-21 15:36:49 +02002989static bool emulation_required(struct kvm_vcpu *vcpu)
2990{
2991 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2992}
2993
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002994static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002995 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002996{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002997 if (!emulate_invalid_guest_state) {
2998 /*
2999 * CS and SS RPL should be equal during guest entry according
3000 * to VMX spec, but in reality it is not always so. Since vcpu
3001 * is in the middle of the transition from real mode to
3002 * protected mode it is safe to assume that RPL 0 is a good
3003 * default value.
3004 */
3005 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3006 save->selector &= ~SELECTOR_RPL_MASK;
3007 save->dpl = save->selector & SELECTOR_RPL_MASK;
3008 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003009 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003010 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003011}
3012
3013static void enter_pmode(struct kvm_vcpu *vcpu)
3014{
3015 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003016 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017
Gleb Natapovd99e4152012-12-20 16:57:45 +02003018 /*
3019 * Update real mode segment cache. It may be not up-to-date if sement
3020 * register was written while vcpu was in a guest mode.
3021 */
3022 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3023 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3024 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3025 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3026 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3027 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3028
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003029 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003030
Avi Kivity2fb92db2011-04-27 19:42:18 +03003031 vmx_segment_cache_clear(vmx);
3032
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003033 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034
3035 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003036 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3037 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038 vmcs_writel(GUEST_RFLAGS, flags);
3039
Rusty Russell66aee912007-07-17 23:34:16 +10003040 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3041 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003042
3043 update_exception_bitmap(vcpu);
3044
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003045 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3046 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3047 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3048 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3049 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3050 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003051
3052 /* CPL is always 0 when CPU enters protected mode */
3053 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3054 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003055}
3056
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003057static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003058{
Mathias Krause772e0312012-08-30 01:30:19 +02003059 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003060 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061
Gleb Natapovd99e4152012-12-20 16:57:45 +02003062 var.dpl = 0x3;
3063 if (seg == VCPU_SREG_CS)
3064 var.type = 0x3;
3065
3066 if (!emulate_invalid_guest_state) {
3067 var.selector = var.base >> 4;
3068 var.base = var.base & 0xffff0;
3069 var.limit = 0xffff;
3070 var.g = 0;
3071 var.db = 0;
3072 var.present = 1;
3073 var.s = 1;
3074 var.l = 0;
3075 var.unusable = 0;
3076 var.type = 0x3;
3077 var.avl = 0;
3078 if (save->base & 0xf)
3079 printk_once(KERN_WARNING "kvm: segment base is not "
3080 "paragraph aligned when entering "
3081 "protected mode (seg=%d)", seg);
3082 }
3083
3084 vmcs_write16(sf->selector, var.selector);
3085 vmcs_write32(sf->base, var.base);
3086 vmcs_write32(sf->limit, var.limit);
3087 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088}
3089
3090static void enter_rmode(struct kvm_vcpu *vcpu)
3091{
3092 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003093 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003095 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3096 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3097 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3098 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3099 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003100 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3101 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003102
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003103 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104
Gleb Natapov776e58e2011-03-13 12:34:27 +02003105 /*
3106 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003107 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003108 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003109 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003110 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3111 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003112
Avi Kivity2fb92db2011-04-27 19:42:18 +03003113 vmx_segment_cache_clear(vmx);
3114
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003115 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3118
3119 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003120 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003122 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003123
3124 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003125 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003126 update_exception_bitmap(vcpu);
3127
Gleb Natapovd99e4152012-12-20 16:57:45 +02003128 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3129 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3130 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3131 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3132 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3133 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003134
Eddie Dong8668a3c2007-10-10 14:26:45 +08003135 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Amit Shah401d10d2009-02-20 22:53:37 +05303138static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3139{
3140 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003141 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3142
3143 if (!msr)
3144 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303145
Avi Kivity44ea2b12009-09-06 15:55:37 +03003146 /*
3147 * Force kernel_gs_base reloading before EFER changes, as control
3148 * of this msr depends on is_long_mode().
3149 */
3150 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003151 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303152 if (efer & EFER_LMA) {
3153 vmcs_write32(VM_ENTRY_CONTROLS,
3154 vmcs_read32(VM_ENTRY_CONTROLS) |
3155 VM_ENTRY_IA32E_MODE);
3156 msr->data = efer;
3157 } else {
3158 vmcs_write32(VM_ENTRY_CONTROLS,
3159 vmcs_read32(VM_ENTRY_CONTROLS) &
3160 ~VM_ENTRY_IA32E_MODE);
3161
3162 msr->data = efer & ~EFER_LME;
3163 }
3164 setup_msrs(vmx);
3165}
3166
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003167#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168
3169static void enter_lmode(struct kvm_vcpu *vcpu)
3170{
3171 u32 guest_tr_ar;
3172
Avi Kivity2fb92db2011-04-27 19:42:18 +03003173 vmx_segment_cache_clear(to_vmx(vcpu));
3174
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3176 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003177 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3178 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003179 vmcs_write32(GUEST_TR_AR_BYTES,
3180 (guest_tr_ar & ~AR_TYPE_MASK)
3181 | AR_TYPE_BUSY_64_TSS);
3182 }
Avi Kivityda38f432010-07-06 11:30:49 +03003183 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184}
3185
3186static void exit_lmode(struct kvm_vcpu *vcpu)
3187{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188 vmcs_write32(VM_ENTRY_CONTROLS,
3189 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03003190 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003191 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192}
3193
3194#endif
3195
Sheng Yang2384d2b2008-01-17 15:14:33 +08003196static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3197{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003198 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003199 if (enable_ept) {
3200 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3201 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003202 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003203 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003204}
3205
Avi Kivitye8467fd2009-12-29 18:43:06 +02003206static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3207{
3208 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3209
3210 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3211 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3212}
3213
Avi Kivityaff48ba2010-12-05 18:56:11 +02003214static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3215{
3216 if (enable_ept && is_paging(vcpu))
3217 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3218 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3219}
3220
Anthony Liguori25c4c272007-04-27 09:29:21 +03003221static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003222{
Avi Kivityfc78f512009-12-07 12:16:48 +02003223 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3224
3225 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3226 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003227}
3228
Sheng Yang14394422008-04-28 12:24:45 +08003229static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3230{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003231 if (!test_bit(VCPU_EXREG_PDPTR,
3232 (unsigned long *)&vcpu->arch.regs_dirty))
3233 return;
3234
Sheng Yang14394422008-04-28 12:24:45 +08003235 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003236 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3237 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3238 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3239 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003240 }
3241}
3242
Avi Kivity8f5d5492009-05-31 18:41:29 +03003243static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3244{
3245 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003246 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3247 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3248 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3249 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003250 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003251
3252 __set_bit(VCPU_EXREG_PDPTR,
3253 (unsigned long *)&vcpu->arch.regs_avail);
3254 __set_bit(VCPU_EXREG_PDPTR,
3255 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003256}
3257
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003258static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003259
3260static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3261 unsigned long cr0,
3262 struct kvm_vcpu *vcpu)
3263{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003264 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3265 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003266 if (!(cr0 & X86_CR0_PG)) {
3267 /* From paging/starting to nonpaging */
3268 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003269 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003270 (CPU_BASED_CR3_LOAD_EXITING |
3271 CPU_BASED_CR3_STORE_EXITING));
3272 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003273 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003274 } else if (!is_paging(vcpu)) {
3275 /* From nonpaging to paging */
3276 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003277 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003278 ~(CPU_BASED_CR3_LOAD_EXITING |
3279 CPU_BASED_CR3_STORE_EXITING));
3280 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003281 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003282 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003283
3284 if (!(cr0 & X86_CR0_WP))
3285 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003286}
3287
Avi Kivity6aa8b732006-12-10 02:21:36 -08003288static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3289{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003290 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003291 unsigned long hw_cr0;
3292
Gleb Natapov50378782013-02-04 16:00:28 +02003293 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003294 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003295 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003296 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003297 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003298
Gleb Natapov218e7632013-01-21 15:36:45 +02003299 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3300 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301
Gleb Natapov218e7632013-01-21 15:36:45 +02003302 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3303 enter_rmode(vcpu);
3304 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003305
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003306#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003307 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003308 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003310 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 exit_lmode(vcpu);
3312 }
3313#endif
3314
Avi Kivity089d0342009-03-23 18:26:32 +02003315 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003316 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3317
Avi Kivity02daab22009-12-30 12:40:26 +02003318 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003319 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003320
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003322 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003323 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003324
3325 /* depends on vcpu->arch.cr0 to be set to a new value */
3326 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327}
3328
Sheng Yang14394422008-04-28 12:24:45 +08003329static u64 construct_eptp(unsigned long root_hpa)
3330{
3331 u64 eptp;
3332
3333 /* TODO write the value reading from MSR */
3334 eptp = VMX_EPT_DEFAULT_MT |
3335 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003336 if (enable_ept_ad_bits)
3337 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003338 eptp |= (root_hpa & PAGE_MASK);
3339
3340 return eptp;
3341}
3342
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3344{
Sheng Yang14394422008-04-28 12:24:45 +08003345 unsigned long guest_cr3;
3346 u64 eptp;
3347
3348 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003349 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003350 eptp = construct_eptp(cr3);
3351 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003352 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003353 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003354 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003355 }
3356
Sheng Yang2384d2b2008-01-17 15:14:33 +08003357 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003358 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003359}
3360
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003361static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003362{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003363 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003364 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3365
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003366 if (cr4 & X86_CR4_VMXE) {
3367 /*
3368 * To use VMXON (and later other VMX instructions), a guest
3369 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3370 * So basically the check on whether to allow nested VMX
3371 * is here.
3372 */
3373 if (!nested_vmx_allowed(vcpu))
3374 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003375 }
3376 if (to_vmx(vcpu)->nested.vmxon &&
3377 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003378 return 1;
3379
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003380 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003381 if (enable_ept) {
3382 if (!is_paging(vcpu)) {
3383 hw_cr4 &= ~X86_CR4_PAE;
3384 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003385 /*
3386 * SMEP is disabled if CPU is in non-paging mode in
3387 * hardware. However KVM always uses paging mode to
3388 * emulate guest non-paging mode with TDP.
3389 * To emulate this behavior, SMEP needs to be manually
3390 * disabled when guest switches to non-paging mode.
3391 */
3392 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003393 } else if (!(cr4 & X86_CR4_PAE)) {
3394 hw_cr4 &= ~X86_CR4_PAE;
3395 }
3396 }
Sheng Yang14394422008-04-28 12:24:45 +08003397
3398 vmcs_writel(CR4_READ_SHADOW, cr4);
3399 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003400 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003401}
3402
Avi Kivity6aa8b732006-12-10 02:21:36 -08003403static void vmx_get_segment(struct kvm_vcpu *vcpu,
3404 struct kvm_segment *var, int seg)
3405{
Avi Kivitya9179492011-01-03 14:28:52 +02003406 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003407 u32 ar;
3408
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003409 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003410 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003411 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003412 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003413 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003414 var->base = vmx_read_guest_seg_base(vmx, seg);
3415 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3416 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003417 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003418 var->base = vmx_read_guest_seg_base(vmx, seg);
3419 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3420 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3421 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003422 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003423 var->type = ar & 15;
3424 var->s = (ar >> 4) & 1;
3425 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003426 /*
3427 * Some userspaces do not preserve unusable property. Since usable
3428 * segment has to be present according to VMX spec we can use present
3429 * property to amend userspace bug by making unusable segment always
3430 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3431 * segment as unusable.
3432 */
3433 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434 var->avl = (ar >> 12) & 1;
3435 var->l = (ar >> 13) & 1;
3436 var->db = (ar >> 14) & 1;
3437 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438}
3439
Avi Kivitya9179492011-01-03 14:28:52 +02003440static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3441{
Avi Kivitya9179492011-01-03 14:28:52 +02003442 struct kvm_segment s;
3443
3444 if (to_vmx(vcpu)->rmode.vm86_active) {
3445 vmx_get_segment(vcpu, &s, seg);
3446 return s.base;
3447 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003448 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003449}
3450
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003451static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003452{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003453 struct vcpu_vmx *vmx = to_vmx(vcpu);
3454
Avi Kivity3eeb3282010-01-21 15:31:48 +02003455 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003456 return 0;
3457
Avi Kivityf4c63e52011-03-07 14:54:28 +02003458 if (!is_long_mode(vcpu)
3459 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003460 return 3;
3461
Avi Kivity69c73022011-03-07 15:26:44 +02003462 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3463 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003464 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003465 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003466
3467 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003468}
3469
3470
Avi Kivity653e3102007-05-07 10:55:37 +03003471static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003473 u32 ar;
3474
Avi Kivityf0495f92012-06-07 17:06:10 +03003475 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003476 ar = 1 << 16;
3477 else {
3478 ar = var->type & 15;
3479 ar |= (var->s & 1) << 4;
3480 ar |= (var->dpl & 3) << 5;
3481 ar |= (var->present & 1) << 7;
3482 ar |= (var->avl & 1) << 12;
3483 ar |= (var->l & 1) << 13;
3484 ar |= (var->db & 1) << 14;
3485 ar |= (var->g & 1) << 15;
3486 }
Avi Kivity653e3102007-05-07 10:55:37 +03003487
3488 return ar;
3489}
3490
3491static void vmx_set_segment(struct kvm_vcpu *vcpu,
3492 struct kvm_segment *var, int seg)
3493{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003494 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003495 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003496
Avi Kivity2fb92db2011-04-27 19:42:18 +03003497 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003498 if (seg == VCPU_SREG_CS)
3499 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003500
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003501 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3502 vmx->rmode.segs[seg] = *var;
3503 if (seg == VCPU_SREG_TR)
3504 vmcs_write16(sf->selector, var->selector);
3505 else if (var->s)
3506 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003507 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003508 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003509
Avi Kivity653e3102007-05-07 10:55:37 +03003510 vmcs_writel(sf->base, var->base);
3511 vmcs_write32(sf->limit, var->limit);
3512 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003513
3514 /*
3515 * Fix the "Accessed" bit in AR field of segment registers for older
3516 * qemu binaries.
3517 * IA32 arch specifies that at the time of processor reset the
3518 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003519 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003520 * state vmexit when "unrestricted guest" mode is turned on.
3521 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3522 * tree. Newer qemu binaries with that qemu fix would not need this
3523 * kvm hack.
3524 */
3525 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003526 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003527
Gleb Natapovf924d662012-12-12 19:10:55 +02003528 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003529
3530out:
Gleb Natapov14168782013-01-21 15:36:49 +02003531 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003532}
3533
Avi Kivity6aa8b732006-12-10 02:21:36 -08003534static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3535{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003536 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537
3538 *db = (ar >> 14) & 1;
3539 *l = (ar >> 13) & 1;
3540}
3541
Gleb Natapov89a27f42010-02-16 10:51:48 +02003542static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003544 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3545 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546}
3547
Gleb Natapov89a27f42010-02-16 10:51:48 +02003548static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003550 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3551 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552}
3553
Gleb Natapov89a27f42010-02-16 10:51:48 +02003554static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003556 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3557 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558}
3559
Gleb Natapov89a27f42010-02-16 10:51:48 +02003560static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003561{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003562 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3563 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564}
3565
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003566static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3567{
3568 struct kvm_segment var;
3569 u32 ar;
3570
3571 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003572 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003573 if (seg == VCPU_SREG_CS)
3574 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003575 ar = vmx_segment_access_rights(&var);
3576
3577 if (var.base != (var.selector << 4))
3578 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003579 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003580 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003581 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003582 return false;
3583
3584 return true;
3585}
3586
3587static bool code_segment_valid(struct kvm_vcpu *vcpu)
3588{
3589 struct kvm_segment cs;
3590 unsigned int cs_rpl;
3591
3592 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3593 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3594
Avi Kivity1872a3f2009-01-04 23:26:52 +02003595 if (cs.unusable)
3596 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003597 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3598 return false;
3599 if (!cs.s)
3600 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003601 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003602 if (cs.dpl > cs_rpl)
3603 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003604 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003605 if (cs.dpl != cs_rpl)
3606 return false;
3607 }
3608 if (!cs.present)
3609 return false;
3610
3611 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3612 return true;
3613}
3614
3615static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3616{
3617 struct kvm_segment ss;
3618 unsigned int ss_rpl;
3619
3620 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3621 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3622
Avi Kivity1872a3f2009-01-04 23:26:52 +02003623 if (ss.unusable)
3624 return true;
3625 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003626 return false;
3627 if (!ss.s)
3628 return false;
3629 if (ss.dpl != ss_rpl) /* DPL != RPL */
3630 return false;
3631 if (!ss.present)
3632 return false;
3633
3634 return true;
3635}
3636
3637static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3638{
3639 struct kvm_segment var;
3640 unsigned int rpl;
3641
3642 vmx_get_segment(vcpu, &var, seg);
3643 rpl = var.selector & SELECTOR_RPL_MASK;
3644
Avi Kivity1872a3f2009-01-04 23:26:52 +02003645 if (var.unusable)
3646 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003647 if (!var.s)
3648 return false;
3649 if (!var.present)
3650 return false;
3651 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3652 if (var.dpl < rpl) /* DPL < RPL */
3653 return false;
3654 }
3655
3656 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3657 * rights flags
3658 */
3659 return true;
3660}
3661
3662static bool tr_valid(struct kvm_vcpu *vcpu)
3663{
3664 struct kvm_segment tr;
3665
3666 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3667
Avi Kivity1872a3f2009-01-04 23:26:52 +02003668 if (tr.unusable)
3669 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003670 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3671 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003672 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003673 return false;
3674 if (!tr.present)
3675 return false;
3676
3677 return true;
3678}
3679
3680static bool ldtr_valid(struct kvm_vcpu *vcpu)
3681{
3682 struct kvm_segment ldtr;
3683
3684 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3685
Avi Kivity1872a3f2009-01-04 23:26:52 +02003686 if (ldtr.unusable)
3687 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003688 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3689 return false;
3690 if (ldtr.type != 2)
3691 return false;
3692 if (!ldtr.present)
3693 return false;
3694
3695 return true;
3696}
3697
3698static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3699{
3700 struct kvm_segment cs, ss;
3701
3702 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3703 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3704
3705 return ((cs.selector & SELECTOR_RPL_MASK) ==
3706 (ss.selector & SELECTOR_RPL_MASK));
3707}
3708
3709/*
3710 * Check if guest state is valid. Returns true if valid, false if
3711 * not.
3712 * We assume that registers are always usable
3713 */
3714static bool guest_state_valid(struct kvm_vcpu *vcpu)
3715{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003716 if (enable_unrestricted_guest)
3717 return true;
3718
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003719 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003720 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003721 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3722 return false;
3723 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3724 return false;
3725 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3726 return false;
3727 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3728 return false;
3729 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3730 return false;
3731 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3732 return false;
3733 } else {
3734 /* protected mode guest state checks */
3735 if (!cs_ss_rpl_check(vcpu))
3736 return false;
3737 if (!code_segment_valid(vcpu))
3738 return false;
3739 if (!stack_segment_valid(vcpu))
3740 return false;
3741 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3742 return false;
3743 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3744 return false;
3745 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3746 return false;
3747 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3748 return false;
3749 if (!tr_valid(vcpu))
3750 return false;
3751 if (!ldtr_valid(vcpu))
3752 return false;
3753 }
3754 /* TODO:
3755 * - Add checks on RIP
3756 * - Add checks on RFLAGS
3757 */
3758
3759 return true;
3760}
3761
Mike Dayd77c26f2007-10-08 09:02:08 -04003762static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003763{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003764 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003765 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003766 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003767
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003768 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003769 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003770 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3771 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003772 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003773 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003774 r = kvm_write_guest_page(kvm, fn++, &data,
3775 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003776 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003777 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003778 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3779 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003780 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003781 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3782 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003783 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003784 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003785 r = kvm_write_guest_page(kvm, fn, &data,
3786 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3787 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003788 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003789 goto out;
3790
3791 ret = 1;
3792out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003793 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003794 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795}
3796
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003797static int init_rmode_identity_map(struct kvm *kvm)
3798{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003799 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003800 pfn_t identity_map_pfn;
3801 u32 tmp;
3802
Avi Kivity089d0342009-03-23 18:26:32 +02003803 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003804 return 1;
3805 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3806 printk(KERN_ERR "EPT: identity-mapping pagetable "
3807 "haven't been allocated!\n");
3808 return 0;
3809 }
3810 if (likely(kvm->arch.ept_identity_pagetable_done))
3811 return 1;
3812 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003813 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003814 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003815 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3816 if (r < 0)
3817 goto out;
3818 /* Set up identity-mapping pagetable for EPT in real mode */
3819 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3820 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3821 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3822 r = kvm_write_guest_page(kvm, identity_map_pfn,
3823 &tmp, i * sizeof(tmp), sizeof(tmp));
3824 if (r < 0)
3825 goto out;
3826 }
3827 kvm->arch.ept_identity_pagetable_done = true;
3828 ret = 1;
3829out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003830 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003831 return ret;
3832}
3833
Avi Kivity6aa8b732006-12-10 02:21:36 -08003834static void seg_setup(int seg)
3835{
Mathias Krause772e0312012-08-30 01:30:19 +02003836 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003837 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003838
3839 vmcs_write16(sf->selector, 0);
3840 vmcs_writel(sf->base, 0);
3841 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003842 ar = 0x93;
3843 if (seg == VCPU_SREG_CS)
3844 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003845
3846 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003847}
3848
Sheng Yangf78e0e22007-10-29 09:40:42 +08003849static int alloc_apic_access_page(struct kvm *kvm)
3850{
Xiao Guangrong44841412012-09-07 14:14:20 +08003851 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003852 struct kvm_userspace_memory_region kvm_userspace_mem;
3853 int r = 0;
3854
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003855 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003856 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003857 goto out;
3858 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3859 kvm_userspace_mem.flags = 0;
3860 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3861 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003862 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003863 if (r)
3864 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003865
Xiao Guangrong44841412012-09-07 14:14:20 +08003866 page = gfn_to_page(kvm, 0xfee00);
3867 if (is_error_page(page)) {
3868 r = -EFAULT;
3869 goto out;
3870 }
3871
3872 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003873out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003874 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003875 return r;
3876}
3877
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003878static int alloc_identity_pagetable(struct kvm *kvm)
3879{
Xiao Guangrong44841412012-09-07 14:14:20 +08003880 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003881 struct kvm_userspace_memory_region kvm_userspace_mem;
3882 int r = 0;
3883
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003884 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003885 if (kvm->arch.ept_identity_pagetable)
3886 goto out;
3887 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3888 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003889 kvm_userspace_mem.guest_phys_addr =
3890 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003891 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003892 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003893 if (r)
3894 goto out;
3895
Xiao Guangrong44841412012-09-07 14:14:20 +08003896 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3897 if (is_error_page(page)) {
3898 r = -EFAULT;
3899 goto out;
3900 }
3901
3902 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003903out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003904 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003905 return r;
3906}
3907
Sheng Yang2384d2b2008-01-17 15:14:33 +08003908static void allocate_vpid(struct vcpu_vmx *vmx)
3909{
3910 int vpid;
3911
3912 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003913 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003914 return;
3915 spin_lock(&vmx_vpid_lock);
3916 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3917 if (vpid < VMX_NR_VPIDS) {
3918 vmx->vpid = vpid;
3919 __set_bit(vpid, vmx_vpid_bitmap);
3920 }
3921 spin_unlock(&vmx_vpid_lock);
3922}
3923
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003924static void free_vpid(struct vcpu_vmx *vmx)
3925{
3926 if (!enable_vpid)
3927 return;
3928 spin_lock(&vmx_vpid_lock);
3929 if (vmx->vpid != 0)
3930 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3931 spin_unlock(&vmx_vpid_lock);
3932}
3933
Yang Zhang8d146952013-01-25 10:18:50 +08003934#define MSR_TYPE_R 1
3935#define MSR_TYPE_W 2
3936static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3937 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003938{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003939 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003940
3941 if (!cpu_has_vmx_msr_bitmap())
3942 return;
3943
3944 /*
3945 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3946 * have the write-low and read-high bitmap offsets the wrong way round.
3947 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3948 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003949 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003950 if (type & MSR_TYPE_R)
3951 /* read-low */
3952 __clear_bit(msr, msr_bitmap + 0x000 / f);
3953
3954 if (type & MSR_TYPE_W)
3955 /* write-low */
3956 __clear_bit(msr, msr_bitmap + 0x800 / f);
3957
Sheng Yang25c5f222008-03-28 13:18:56 +08003958 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3959 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003960 if (type & MSR_TYPE_R)
3961 /* read-high */
3962 __clear_bit(msr, msr_bitmap + 0x400 / f);
3963
3964 if (type & MSR_TYPE_W)
3965 /* write-high */
3966 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3967
3968 }
3969}
3970
3971static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3972 u32 msr, int type)
3973{
3974 int f = sizeof(unsigned long);
3975
3976 if (!cpu_has_vmx_msr_bitmap())
3977 return;
3978
3979 /*
3980 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3981 * have the write-low and read-high bitmap offsets the wrong way round.
3982 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3983 */
3984 if (msr <= 0x1fff) {
3985 if (type & MSR_TYPE_R)
3986 /* read-low */
3987 __set_bit(msr, msr_bitmap + 0x000 / f);
3988
3989 if (type & MSR_TYPE_W)
3990 /* write-low */
3991 __set_bit(msr, msr_bitmap + 0x800 / f);
3992
3993 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3994 msr &= 0x1fff;
3995 if (type & MSR_TYPE_R)
3996 /* read-high */
3997 __set_bit(msr, msr_bitmap + 0x400 / f);
3998
3999 if (type & MSR_TYPE_W)
4000 /* write-high */
4001 __set_bit(msr, msr_bitmap + 0xc00 / f);
4002
Sheng Yang25c5f222008-03-28 13:18:56 +08004003 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004004}
4005
Avi Kivity58972972009-02-24 22:26:47 +02004006static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4007{
4008 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004009 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4010 msr, MSR_TYPE_R | MSR_TYPE_W);
4011 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4012 msr, MSR_TYPE_R | MSR_TYPE_W);
4013}
4014
4015static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4016{
4017 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4018 msr, MSR_TYPE_R);
4019 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4020 msr, MSR_TYPE_R);
4021}
4022
4023static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4024{
4025 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4026 msr, MSR_TYPE_R);
4027 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4028 msr, MSR_TYPE_R);
4029}
4030
4031static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4032{
4033 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4034 msr, MSR_TYPE_W);
4035 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4036 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004037}
4038
Yang Zhang01e439b2013-04-11 19:25:12 +08004039static int vmx_vm_has_apicv(struct kvm *kvm)
4040{
4041 return enable_apicv && irqchip_in_kernel(kvm);
4042}
4043
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004045 * Send interrupt to vcpu via posted interrupt way.
4046 * 1. If target vcpu is running(non-root mode), send posted interrupt
4047 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4048 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4049 * interrupt from PIR in next vmentry.
4050 */
4051static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4052{
4053 struct vcpu_vmx *vmx = to_vmx(vcpu);
4054 int r;
4055
4056 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4057 return;
4058
4059 r = pi_test_and_set_on(&vmx->pi_desc);
4060 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004061#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004062 if (!r && (vcpu->mode == IN_GUEST_MODE))
4063 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4064 POSTED_INTR_VECTOR);
4065 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004066#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004067 kvm_vcpu_kick(vcpu);
4068}
4069
4070static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4071{
4072 struct vcpu_vmx *vmx = to_vmx(vcpu);
4073
4074 if (!pi_test_and_clear_on(&vmx->pi_desc))
4075 return;
4076
4077 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4078}
4079
4080static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4081{
4082 return;
4083}
4084
Avi Kivity6aa8b732006-12-10 02:21:36 -08004085/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004086 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4087 * will not change in the lifetime of the guest.
4088 * Note that host-state that does change is set elsewhere. E.g., host-state
4089 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4090 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004091static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004092{
4093 u32 low32, high32;
4094 unsigned long tmpl;
4095 struct desc_ptr dt;
4096
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004097 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004098 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4099 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4100
4101 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004102#ifdef CONFIG_X86_64
4103 /*
4104 * Load null selectors, so we can avoid reloading them in
4105 * __vmx_load_host_state(), in case userspace uses the null selectors
4106 * too (the expected case).
4107 */
4108 vmcs_write16(HOST_DS_SELECTOR, 0);
4109 vmcs_write16(HOST_ES_SELECTOR, 0);
4110#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004111 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4112 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004113#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004114 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4115 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4116
4117 native_store_idt(&dt);
4118 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004119 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004120
Avi Kivity83287ea422012-09-16 15:10:57 +03004121 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004122
4123 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4124 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4125 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4126 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4127
4128 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4129 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4130 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4131 }
4132}
4133
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004134static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4135{
4136 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4137 if (enable_ept)
4138 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004139 if (is_guest_mode(&vmx->vcpu))
4140 vmx->vcpu.arch.cr4_guest_owned_bits &=
4141 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004142 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4143}
4144
Yang Zhang01e439b2013-04-11 19:25:12 +08004145static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4146{
4147 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4148
4149 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4150 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4151 return pin_based_exec_ctrl;
4152}
4153
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004154static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4155{
4156 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4157 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4158 exec_control &= ~CPU_BASED_TPR_SHADOW;
4159#ifdef CONFIG_X86_64
4160 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4161 CPU_BASED_CR8_LOAD_EXITING;
4162#endif
4163 }
4164 if (!enable_ept)
4165 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4166 CPU_BASED_CR3_LOAD_EXITING |
4167 CPU_BASED_INVLPG_EXITING;
4168 return exec_control;
4169}
4170
4171static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4172{
4173 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4174 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4175 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4176 if (vmx->vpid == 0)
4177 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4178 if (!enable_ept) {
4179 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4180 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004181 /* Enable INVPCID for non-ept guests may cause performance regression. */
4182 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004183 }
4184 if (!enable_unrestricted_guest)
4185 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4186 if (!ple_gap)
4187 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004188 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4189 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4190 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004191 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004192 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4193 (handle_vmptrld).
4194 We can NOT enable shadow_vmcs here because we don't have yet
4195 a current VMCS12
4196 */
4197 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004198 return exec_control;
4199}
4200
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004201static void ept_set_mmio_spte_mask(void)
4202{
4203 /*
4204 * EPT Misconfigurations can be generated if the value of bits 2:0
4205 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004206 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004207 * spte.
4208 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004209 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004210}
4211
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004212/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004213 * Sets up the vmcs for emulated real mode.
4214 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004215static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004217#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004218 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004219#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004221
Avi Kivity6aa8b732006-12-10 02:21:36 -08004222 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004223 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4224 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004225
Abel Gordon4607c2d2013-04-18 14:35:55 +03004226 if (enable_shadow_vmcs) {
4227 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4228 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4229 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004230 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004231 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004232
Avi Kivity6aa8b732006-12-10 02:21:36 -08004233 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4234
Avi Kivity6aa8b732006-12-10 02:21:36 -08004235 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004236 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004237
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004238 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239
Sheng Yang83ff3b92007-11-21 14:33:25 +08004240 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004241 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4242 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004243 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004244
Yang Zhang01e439b2013-04-11 19:25:12 +08004245 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004246 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4247 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4248 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4249 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4250
4251 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004252
4253 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4254 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004255 }
4256
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004257 if (ple_gap) {
4258 vmcs_write32(PLE_GAP, ple_gap);
4259 vmcs_write32(PLE_WINDOW, ple_window);
4260 }
4261
Xiao Guangrongc3707952011-07-12 03:28:04 +08004262 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4263 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004264 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4265
Avi Kivity9581d442010-10-19 16:46:55 +02004266 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4267 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004268 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004269#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004270 rdmsrl(MSR_FS_BASE, a);
4271 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4272 rdmsrl(MSR_GS_BASE, a);
4273 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4274#else
4275 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4276 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4277#endif
4278
Eddie Dong2cc51562007-05-21 07:28:09 +03004279 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4280 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004281 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004282 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004283 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004284
Sheng Yang468d4722008-10-09 16:01:55 +08004285 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004286 u32 msr_low, msr_high;
4287 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004288 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4289 host_pat = msr_low | ((u64) msr_high << 32);
4290 /* Write the default value follow host pat */
4291 vmcs_write64(GUEST_IA32_PAT, host_pat);
4292 /* Keep arch.pat sync with GUEST_IA32_PAT */
4293 vmx->vcpu.arch.pat = host_pat;
4294 }
4295
Avi Kivity6aa8b732006-12-10 02:21:36 -08004296 for (i = 0; i < NR_VMX_MSR; ++i) {
4297 u32 index = vmx_msr_index[i];
4298 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004299 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004300
4301 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4302 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004303 if (wrmsr_safe(index, data_low, data_high) < 0)
4304 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004305 vmx->guest_msrs[j].index = i;
4306 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004307 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004308 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004309 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004310
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004311 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004312
4313 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004314 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
4315
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004316 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004317 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004318
4319 return 0;
4320}
4321
Jan Kiszka57f252f2013-03-12 10:20:24 +01004322static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004323{
4324 struct vcpu_vmx *vmx = to_vmx(vcpu);
4325 u64 msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004326
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004327 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004328
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004329 vmx->soft_vnmi_blocked = 0;
4330
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004331 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004332 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004333 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004334 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004335 msr |= MSR_IA32_APICBASE_BSP;
4336 kvm_set_apic_base(&vmx->vcpu, msr);
4337
Avi Kivity2fb92db2011-04-27 19:42:18 +03004338 vmx_segment_cache_clear(vmx);
4339
Avi Kivity5706be02008-08-20 15:07:31 +03004340 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004341 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004342 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004343
4344 seg_setup(VCPU_SREG_DS);
4345 seg_setup(VCPU_SREG_ES);
4346 seg_setup(VCPU_SREG_FS);
4347 seg_setup(VCPU_SREG_GS);
4348 seg_setup(VCPU_SREG_SS);
4349
4350 vmcs_write16(GUEST_TR_SELECTOR, 0);
4351 vmcs_writel(GUEST_TR_BASE, 0);
4352 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4353 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4354
4355 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4356 vmcs_writel(GUEST_LDTR_BASE, 0);
4357 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4358 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4359
4360 vmcs_write32(GUEST_SYSENTER_CS, 0);
4361 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4362 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4363
4364 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004365 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004366
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004367 vmcs_writel(GUEST_GDTR_BASE, 0);
4368 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4369
4370 vmcs_writel(GUEST_IDTR_BASE, 0);
4371 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4372
Anthony Liguori443381a2010-12-06 10:53:38 -06004373 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004374 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4375 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4376
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004377 /* Special registers */
4378 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4379
4380 setup_msrs(vmx);
4381
Avi Kivity6aa8b732006-12-10 02:21:36 -08004382 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4383
Sheng Yangf78e0e22007-10-29 09:40:42 +08004384 if (cpu_has_vmx_tpr_shadow()) {
4385 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4386 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4387 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004388 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004389 vmcs_write32(TPR_THRESHOLD, 0);
4390 }
4391
4392 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4393 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004394 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395
Yang Zhang01e439b2013-04-11 19:25:12 +08004396 if (vmx_vm_has_apicv(vcpu->kvm))
4397 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4398
Sheng Yang2384d2b2008-01-17 15:14:33 +08004399 if (vmx->vpid != 0)
4400 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4401
Eduardo Habkostfa400522009-10-24 02:49:58 -02004402 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004403 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004404 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004405 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004406 vmx_fpu_activate(&vmx->vcpu);
4407 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004409 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410}
4411
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004412/*
4413 * In nested virtualization, check if L1 asked to exit on external interrupts.
4414 * For most existing hypervisors, this will always return true.
4415 */
4416static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4417{
4418 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4419 PIN_BASED_EXT_INTR_MASK;
4420}
4421
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004422static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4423{
4424 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4425 PIN_BASED_NMI_EXITING;
4426}
4427
Jan Kiszka730dca42013-04-28 10:50:52 +02004428static int enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004429{
4430 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004431
4432 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004433 /*
4434 * We get here if vmx_interrupt_allowed() said we can't
Jan Kiszka730dca42013-04-28 10:50:52 +02004435 * inject to L1 now because L2 must run. The caller will have
4436 * to make L2 exit right after entry, so we can inject to L1
4437 * more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004438 */
Jan Kiszka730dca42013-04-28 10:50:52 +02004439 return -EBUSY;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004440
4441 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4442 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4443 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka730dca42013-04-28 10:50:52 +02004444 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004445}
4446
Jan Kiszka03b28f82013-04-29 16:46:42 +02004447static int enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004448{
4449 u32 cpu_based_vm_exec_control;
4450
Jan Kiszka03b28f82013-04-29 16:46:42 +02004451 if (!cpu_has_virtual_nmis())
4452 return enable_irq_window(vcpu);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004453
Jan Kiszka03b28f82013-04-29 16:46:42 +02004454 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
4455 return enable_irq_window(vcpu);
4456
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004457 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4458 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4459 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka03b28f82013-04-29 16:46:42 +02004460 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004461}
4462
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004463static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004464{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004465 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004466 uint32_t intr;
4467 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004468
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004469 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004470
Avi Kivityfa89a812008-09-01 15:57:51 +03004471 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004472 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004473 int inc_eip = 0;
4474 if (vcpu->arch.interrupt.soft)
4475 inc_eip = vcpu->arch.event_exit_inst_len;
4476 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004477 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004478 return;
4479 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004480 intr = irq | INTR_INFO_VALID_MASK;
4481 if (vcpu->arch.interrupt.soft) {
4482 intr |= INTR_TYPE_SOFT_INTR;
4483 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4484 vmx->vcpu.arch.event_exit_inst_len);
4485 } else
4486 intr |= INTR_TYPE_EXT_INTR;
4487 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004488}
4489
Sheng Yangf08864b2008-05-15 18:23:25 +08004490static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4491{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004492 struct vcpu_vmx *vmx = to_vmx(vcpu);
4493
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004494 if (is_guest_mode(vcpu))
4495 return;
4496
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004497 if (!cpu_has_virtual_nmis()) {
4498 /*
4499 * Tracking the NMI-blocked state in software is built upon
4500 * finding the next open IRQ window. This, in turn, depends on
4501 * well-behaving guests: They have to keep IRQs disabled at
4502 * least as long as the NMI handler runs. Otherwise we may
4503 * cause NMI nesting, maybe breaking the guest. But as this is
4504 * highly unlikely, we can live with the residual risk.
4505 */
4506 vmx->soft_vnmi_blocked = 1;
4507 vmx->vnmi_blocked_time = 0;
4508 }
4509
Jan Kiszka487b3912008-09-26 09:30:56 +02004510 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004511 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004512 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004513 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004514 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004515 return;
4516 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004517 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4518 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004519}
4520
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004521static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4522{
4523 if (!cpu_has_virtual_nmis())
4524 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004525 if (to_vmx(vcpu)->nmi_known_unmasked)
4526 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004527 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004528}
4529
4530static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4531{
4532 struct vcpu_vmx *vmx = to_vmx(vcpu);
4533
4534 if (!cpu_has_virtual_nmis()) {
4535 if (vmx->soft_vnmi_blocked != masked) {
4536 vmx->soft_vnmi_blocked = masked;
4537 vmx->vnmi_blocked_time = 0;
4538 }
4539 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004540 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004541 if (masked)
4542 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4543 GUEST_INTR_STATE_NMI);
4544 else
4545 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4546 GUEST_INTR_STATE_NMI);
4547 }
4548}
4549
Jan Kiszka2505dc92013-04-14 12:12:47 +02004550static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4551{
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004552 if (is_guest_mode(vcpu)) {
4553 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4554
4555 if (to_vmx(vcpu)->nested.nested_run_pending)
4556 return 0;
4557 if (nested_exit_on_nmi(vcpu)) {
4558 nested_vmx_vmexit(vcpu);
4559 vmcs12->vm_exit_reason = EXIT_REASON_EXCEPTION_NMI;
4560 vmcs12->vm_exit_intr_info = NMI_VECTOR |
4561 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK;
4562 /*
4563 * The NMI-triggered VM exit counts as injection:
4564 * clear this one and block further NMIs.
4565 */
4566 vcpu->arch.nmi_pending = 0;
4567 vmx_set_nmi_mask(vcpu, true);
4568 return 0;
4569 }
4570 }
4571
Jan Kiszka2505dc92013-04-14 12:12:47 +02004572 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4573 return 0;
4574
4575 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4576 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4577 | GUEST_INTR_STATE_NMI));
4578}
4579
Gleb Natapov78646122009-03-23 12:12:11 +02004580static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4581{
Jan Kiszkae8457c62013-04-14 12:12:48 +02004582 if (is_guest_mode(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004583 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszkae8457c62013-04-14 12:12:48 +02004584
4585 if (to_vmx(vcpu)->nested.nested_run_pending)
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004586 return 0;
Jan Kiszkae8457c62013-04-14 12:12:48 +02004587 if (nested_exit_on_intr(vcpu)) {
4588 nested_vmx_vmexit(vcpu);
4589 vmcs12->vm_exit_reason =
4590 EXIT_REASON_EXTERNAL_INTERRUPT;
4591 vmcs12->vm_exit_intr_info = 0;
4592 /*
4593 * fall through to normal code, but now in L1, not L2
4594 */
4595 }
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004596 }
4597
Gleb Natapovc4282df2009-04-21 17:45:07 +03004598 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4599 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4600 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004601}
4602
Izik Eiduscbc94022007-10-25 00:29:55 +02004603static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4604{
4605 int ret;
4606 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004607 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004608 .guest_phys_addr = addr,
4609 .memory_size = PAGE_SIZE * 3,
4610 .flags = 0,
4611 };
4612
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004613 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004614 if (ret)
4615 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004616 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004617 if (!init_rmode_tss(kvm))
4618 return -ENOMEM;
4619
Izik Eiduscbc94022007-10-25 00:29:55 +02004620 return 0;
4621}
4622
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004623static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004624{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004625 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004626 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004627 /*
4628 * Update instruction length as we may reinject the exception
4629 * from user space while in guest debugging mode.
4630 */
4631 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4632 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004633 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004634 return false;
4635 /* fall through */
4636 case DB_VECTOR:
4637 if (vcpu->guest_debug &
4638 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4639 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004640 /* fall through */
4641 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004642 case OF_VECTOR:
4643 case BR_VECTOR:
4644 case UD_VECTOR:
4645 case DF_VECTOR:
4646 case SS_VECTOR:
4647 case GP_VECTOR:
4648 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004649 return true;
4650 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004651 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004652 return false;
4653}
4654
4655static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4656 int vec, u32 err_code)
4657{
4658 /*
4659 * Instruction with address size override prefix opcode 0x67
4660 * Cause the #SS fault with 0 error code in VM86 mode.
4661 */
4662 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4663 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4664 if (vcpu->arch.halt_request) {
4665 vcpu->arch.halt_request = 0;
4666 return kvm_emulate_halt(vcpu);
4667 }
4668 return 1;
4669 }
4670 return 0;
4671 }
4672
4673 /*
4674 * Forward all other exceptions that are valid in real mode.
4675 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4676 * the required debugging infrastructure rework.
4677 */
4678 kvm_queue_exception(vcpu, vec);
4679 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004680}
4681
Andi Kleena0861c02009-06-08 17:37:09 +08004682/*
4683 * Trigger machine check on the host. We assume all the MSRs are already set up
4684 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4685 * We pass a fake environment to the machine check handler because we want
4686 * the guest to be always treated like user space, no matter what context
4687 * it used internally.
4688 */
4689static void kvm_machine_check(void)
4690{
4691#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4692 struct pt_regs regs = {
4693 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4694 .flags = X86_EFLAGS_IF,
4695 };
4696
4697 do_machine_check(&regs, 0);
4698#endif
4699}
4700
Avi Kivity851ba692009-08-24 11:10:17 +03004701static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004702{
4703 /* already handled by vcpu_run */
4704 return 1;
4705}
4706
Avi Kivity851ba692009-08-24 11:10:17 +03004707static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004708{
Avi Kivity1155f762007-11-22 11:30:47 +02004709 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004710 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004711 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004712 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713 u32 vect_info;
4714 enum emulation_result er;
4715
Avi Kivity1155f762007-11-22 11:30:47 +02004716 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004717 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004718
Andi Kleena0861c02009-06-08 17:37:09 +08004719 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004720 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004721
Jan Kiszkae4a41882008-09-26 09:30:46 +02004722 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004723 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004724
4725 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004726 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004727 return 1;
4728 }
4729
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004730 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004731 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004732 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004733 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004734 return 1;
4735 }
4736
Avi Kivity6aa8b732006-12-10 02:21:36 -08004737 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004738 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004739 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004740
4741 /*
4742 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4743 * MMIO, it is better to report an internal error.
4744 * See the comments in vmx_handle_exit.
4745 */
4746 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4747 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4748 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4749 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4750 vcpu->run->internal.ndata = 2;
4751 vcpu->run->internal.data[0] = vect_info;
4752 vcpu->run->internal.data[1] = intr_info;
4753 return 0;
4754 }
4755
Avi Kivity6aa8b732006-12-10 02:21:36 -08004756 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004757 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004758 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004759 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004760 trace_kvm_page_fault(cr2, error_code);
4761
Gleb Natapov3298b752009-05-11 13:35:46 +03004762 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004763 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004764 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004765 }
4766
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004767 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004768
4769 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4770 return handle_rmode_exception(vcpu, ex_no, error_code);
4771
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004772 switch (ex_no) {
4773 case DB_VECTOR:
4774 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4775 if (!(vcpu->guest_debug &
4776 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4777 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4778 kvm_queue_exception(vcpu, DB_VECTOR);
4779 return 1;
4780 }
4781 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4782 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4783 /* fall through */
4784 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004785 /*
4786 * Update instruction length as we may reinject #BP from
4787 * user space while in guest debugging mode. Reading it for
4788 * #DB as well causes no harm, it is not used in that case.
4789 */
4790 vmx->vcpu.arch.event_exit_inst_len =
4791 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004792 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004793 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004794 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4795 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004796 break;
4797 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004798 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4799 kvm_run->ex.exception = ex_no;
4800 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004801 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004802 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004803 return 0;
4804}
4805
Avi Kivity851ba692009-08-24 11:10:17 +03004806static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004807{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004808 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 return 1;
4810}
4811
Avi Kivity851ba692009-08-24 11:10:17 +03004812static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004813{
Avi Kivity851ba692009-08-24 11:10:17 +03004814 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004815 return 0;
4816}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817
Avi Kivity851ba692009-08-24 11:10:17 +03004818static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819{
He, Qingbfdaab02007-09-12 14:18:28 +08004820 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004821 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004822 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823
He, Qingbfdaab02007-09-12 14:18:28 +08004824 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004825 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004826 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004827
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004828 ++vcpu->stat.io_exits;
4829
4830 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004831 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004832
4833 port = exit_qualification >> 16;
4834 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004835 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004836
4837 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004838}
4839
Ingo Molnar102d8322007-02-19 14:37:47 +02004840static void
4841vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4842{
4843 /*
4844 * Patch in the VMCALL instruction:
4845 */
4846 hypercall[0] = 0x0f;
4847 hypercall[1] = 0x01;
4848 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004849}
4850
Guo Chao0fa06072012-06-28 15:16:19 +08004851/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004852static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4853{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004854 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004855 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4856 unsigned long orig_val = val;
4857
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004858 /*
4859 * We get here when L2 changed cr0 in a way that did not change
4860 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004861 * but did change L0 shadowed bits. So we first calculate the
4862 * effective cr0 value that L1 would like to write into the
4863 * hardware. It consists of the L2-owned bits from the new
4864 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004865 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004866 val = (val & ~vmcs12->cr0_guest_host_mask) |
4867 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4868
4869 /* TODO: will have to take unrestricted guest mode into
4870 * account */
4871 if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004872 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004873
4874 if (kvm_set_cr0(vcpu, val))
4875 return 1;
4876 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004877 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004878 } else {
4879 if (to_vmx(vcpu)->nested.vmxon &&
4880 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4881 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004882 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004883 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004884}
4885
4886static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4887{
4888 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004889 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4890 unsigned long orig_val = val;
4891
4892 /* analogously to handle_set_cr0 */
4893 val = (val & ~vmcs12->cr4_guest_host_mask) |
4894 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4895 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004896 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004897 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004898 return 0;
4899 } else
4900 return kvm_set_cr4(vcpu, val);
4901}
4902
4903/* called to set cr0 as approriate for clts instruction exit. */
4904static void handle_clts(struct kvm_vcpu *vcpu)
4905{
4906 if (is_guest_mode(vcpu)) {
4907 /*
4908 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4909 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4910 * just pretend it's off (also in arch.cr0 for fpu_activate).
4911 */
4912 vmcs_writel(CR0_READ_SHADOW,
4913 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4914 vcpu->arch.cr0 &= ~X86_CR0_TS;
4915 } else
4916 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4917}
4918
Avi Kivity851ba692009-08-24 11:10:17 +03004919static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004920{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004921 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004922 int cr;
4923 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004924 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004925
He, Qingbfdaab02007-09-12 14:18:28 +08004926 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004927 cr = exit_qualification & 15;
4928 reg = (exit_qualification >> 8) & 15;
4929 switch ((exit_qualification >> 4) & 3) {
4930 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004931 val = kvm_register_read(vcpu, reg);
4932 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004933 switch (cr) {
4934 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004935 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004936 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004937 return 1;
4938 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004939 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004940 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004941 return 1;
4942 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004943 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004944 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004945 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004946 case 8: {
4947 u8 cr8_prev = kvm_get_cr8(vcpu);
4948 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004949 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004950 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004951 if (irqchip_in_kernel(vcpu->kvm))
4952 return 1;
4953 if (cr8_prev <= cr8)
4954 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004955 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004956 return 0;
4957 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004959 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004960 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004961 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004962 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004963 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004964 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004965 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004966 case 1: /*mov from cr*/
4967 switch (cr) {
4968 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004969 val = kvm_read_cr3(vcpu);
4970 kvm_register_write(vcpu, reg, val);
4971 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972 skip_emulated_instruction(vcpu);
4973 return 1;
4974 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004975 val = kvm_get_cr8(vcpu);
4976 kvm_register_write(vcpu, reg, val);
4977 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004978 skip_emulated_instruction(vcpu);
4979 return 1;
4980 }
4981 break;
4982 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004983 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004984 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004985 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004986
4987 skip_emulated_instruction(vcpu);
4988 return 1;
4989 default:
4990 break;
4991 }
Avi Kivity851ba692009-08-24 11:10:17 +03004992 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004993 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004994 (int)(exit_qualification >> 4) & 3, cr);
4995 return 0;
4996}
4997
Avi Kivity851ba692009-08-24 11:10:17 +03004998static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004999{
He, Qingbfdaab02007-09-12 14:18:28 +08005000 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 int dr, reg;
5002
Jan Kiszkaf2483412010-01-20 18:20:20 +01005003 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005004 if (!kvm_require_cpl(vcpu, 0))
5005 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005006 dr = vmcs_readl(GUEST_DR7);
5007 if (dr & DR7_GD) {
5008 /*
5009 * As the vm-exit takes precedence over the debug trap, we
5010 * need to emulate the latter, either for the host or the
5011 * guest debugging itself.
5012 */
5013 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005014 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5015 vcpu->run->debug.arch.dr7 = dr;
5016 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005017 vmcs_readl(GUEST_CS_BASE) +
5018 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005019 vcpu->run->debug.arch.exception = DB_VECTOR;
5020 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005021 return 0;
5022 } else {
5023 vcpu->arch.dr7 &= ~DR7_GD;
5024 vcpu->arch.dr6 |= DR6_BD;
5025 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5026 kvm_queue_exception(vcpu, DB_VECTOR);
5027 return 1;
5028 }
5029 }
5030
He, Qingbfdaab02007-09-12 14:18:28 +08005031 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005032 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5033 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5034 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005035 unsigned long val;
5036 if (!kvm_get_dr(vcpu, dr, &val))
5037 kvm_register_write(vcpu, reg, val);
5038 } else
5039 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040 skip_emulated_instruction(vcpu);
5041 return 1;
5042}
5043
Gleb Natapov020df072010-04-13 10:05:23 +03005044static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5045{
5046 vmcs_writel(GUEST_DR7, val);
5047}
5048
Avi Kivity851ba692009-08-24 11:10:17 +03005049static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005050{
Avi Kivity06465c52007-02-28 20:46:53 +02005051 kvm_emulate_cpuid(vcpu);
5052 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005053}
5054
Avi Kivity851ba692009-08-24 11:10:17 +03005055static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005056{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005057 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005058 u64 data;
5059
5060 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005061 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005062 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005063 return 1;
5064 }
5065
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005066 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005067
Avi Kivity6aa8b732006-12-10 02:21:36 -08005068 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005069 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5070 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005071 skip_emulated_instruction(vcpu);
5072 return 1;
5073}
5074
Avi Kivity851ba692009-08-24 11:10:17 +03005075static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005076{
Will Auld8fe8ab42012-11-29 12:42:12 -08005077 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005078 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5079 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5080 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005081
Will Auld8fe8ab42012-11-29 12:42:12 -08005082 msr.data = data;
5083 msr.index = ecx;
5084 msr.host_initiated = false;
5085 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005086 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005087 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005088 return 1;
5089 }
5090
Avi Kivity59200272010-01-25 19:47:02 +02005091 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092 skip_emulated_instruction(vcpu);
5093 return 1;
5094}
5095
Avi Kivity851ba692009-08-24 11:10:17 +03005096static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005097{
Avi Kivity3842d132010-07-27 12:30:24 +03005098 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005099 return 1;
5100}
5101
Avi Kivity851ba692009-08-24 11:10:17 +03005102static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005103{
Eddie Dong85f455f2007-07-06 12:20:49 +03005104 u32 cpu_based_vm_exec_control;
5105
5106 /* clear pending irq */
5107 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5108 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5109 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005110
Avi Kivity3842d132010-07-27 12:30:24 +03005111 kvm_make_request(KVM_REQ_EVENT, vcpu);
5112
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005113 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005114
Dor Laorc1150d82007-01-05 16:36:24 -08005115 /*
5116 * If the user space waits to inject interrupts, exit as soon as
5117 * possible
5118 */
Gleb Natapov80618232009-04-21 17:44:56 +03005119 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005120 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005121 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005122 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005123 return 0;
5124 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005125 return 1;
5126}
5127
Avi Kivity851ba692009-08-24 11:10:17 +03005128static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005129{
5130 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005131 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005132}
5133
Avi Kivity851ba692009-08-24 11:10:17 +03005134static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005135{
Dor Laor510043d2007-02-19 18:25:43 +02005136 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005137 kvm_emulate_hypercall(vcpu);
5138 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005139}
5140
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005141static int handle_invd(struct kvm_vcpu *vcpu)
5142{
Andre Przywara51d8b662010-12-21 11:12:02 +01005143 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005144}
5145
Avi Kivity851ba692009-08-24 11:10:17 +03005146static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005147{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005148 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005149
5150 kvm_mmu_invlpg(vcpu, exit_qualification);
5151 skip_emulated_instruction(vcpu);
5152 return 1;
5153}
5154
Avi Kivityfee84b02011-11-10 14:57:25 +02005155static int handle_rdpmc(struct kvm_vcpu *vcpu)
5156{
5157 int err;
5158
5159 err = kvm_rdpmc(vcpu);
5160 kvm_complete_insn_gp(vcpu, err);
5161
5162 return 1;
5163}
5164
Avi Kivity851ba692009-08-24 11:10:17 +03005165static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005166{
5167 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005168 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005169 return 1;
5170}
5171
Dexuan Cui2acf9232010-06-10 11:27:12 +08005172static int handle_xsetbv(struct kvm_vcpu *vcpu)
5173{
5174 u64 new_bv = kvm_read_edx_eax(vcpu);
5175 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5176
5177 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5178 skip_emulated_instruction(vcpu);
5179 return 1;
5180}
5181
Avi Kivity851ba692009-08-24 11:10:17 +03005182static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005183{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005184 if (likely(fasteoi)) {
5185 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5186 int access_type, offset;
5187
5188 access_type = exit_qualification & APIC_ACCESS_TYPE;
5189 offset = exit_qualification & APIC_ACCESS_OFFSET;
5190 /*
5191 * Sane guest uses MOV to write EOI, with written value
5192 * not cared. So make a short-circuit here by avoiding
5193 * heavy instruction emulation.
5194 */
5195 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5196 (offset == APIC_EOI)) {
5197 kvm_lapic_set_eoi(vcpu);
5198 skip_emulated_instruction(vcpu);
5199 return 1;
5200 }
5201 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005202 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005203}
5204
Yang Zhangc7c9c562013-01-25 10:18:51 +08005205static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5206{
5207 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5208 int vector = exit_qualification & 0xff;
5209
5210 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5211 kvm_apic_set_eoi_accelerated(vcpu, vector);
5212 return 1;
5213}
5214
Yang Zhang83d4c282013-01-25 10:18:49 +08005215static int handle_apic_write(struct kvm_vcpu *vcpu)
5216{
5217 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5218 u32 offset = exit_qualification & 0xfff;
5219
5220 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5221 kvm_apic_write_nodecode(vcpu, offset);
5222 return 1;
5223}
5224
Avi Kivity851ba692009-08-24 11:10:17 +03005225static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005226{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005227 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005228 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005229 bool has_error_code = false;
5230 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005231 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005232 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005233
5234 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005235 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005236 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005237
5238 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5239
5240 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005241 if (reason == TASK_SWITCH_GATE && idt_v) {
5242 switch (type) {
5243 case INTR_TYPE_NMI_INTR:
5244 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005245 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005246 break;
5247 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005248 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005249 kvm_clear_interrupt_queue(vcpu);
5250 break;
5251 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005252 if (vmx->idt_vectoring_info &
5253 VECTORING_INFO_DELIVER_CODE_MASK) {
5254 has_error_code = true;
5255 error_code =
5256 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5257 }
5258 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005259 case INTR_TYPE_SOFT_EXCEPTION:
5260 kvm_clear_exception_queue(vcpu);
5261 break;
5262 default:
5263 break;
5264 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005265 }
Izik Eidus37817f22008-03-24 23:14:53 +02005266 tss_selector = exit_qualification;
5267
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005268 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5269 type != INTR_TYPE_EXT_INTR &&
5270 type != INTR_TYPE_NMI_INTR))
5271 skip_emulated_instruction(vcpu);
5272
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005273 if (kvm_task_switch(vcpu, tss_selector,
5274 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5275 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005276 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5277 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5278 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005279 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005280 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005281
5282 /* clear all local breakpoint enable flags */
5283 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5284
5285 /*
5286 * TODO: What about debug traps on tss switch?
5287 * Are we supposed to inject them and update dr6?
5288 */
5289
5290 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005291}
5292
Avi Kivity851ba692009-08-24 11:10:17 +03005293static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005294{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005295 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005296 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005297 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005298 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005299
Sheng Yangf9c617f2009-03-25 10:08:52 +08005300 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005301
Sheng Yang14394422008-04-28 12:24:45 +08005302 gla_validity = (exit_qualification >> 7) & 0x3;
5303 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5304 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5305 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5306 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005307 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005308 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5309 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005310 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5311 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005312 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005313 }
5314
5315 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005316 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005317
5318 /* It is a write fault? */
5319 error_code = exit_qualification & (1U << 1);
5320 /* ept page table is present? */
5321 error_code |= (exit_qualification >> 3) & 0x1;
5322
5323 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005324}
5325
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005326static u64 ept_rsvd_mask(u64 spte, int level)
5327{
5328 int i;
5329 u64 mask = 0;
5330
5331 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5332 mask |= (1ULL << i);
5333
5334 if (level > 2)
5335 /* bits 7:3 reserved */
5336 mask |= 0xf8;
5337 else if (level == 2) {
5338 if (spte & (1ULL << 7))
5339 /* 2MB ref, bits 20:12 reserved */
5340 mask |= 0x1ff000;
5341 else
5342 /* bits 6:3 reserved */
5343 mask |= 0x78;
5344 }
5345
5346 return mask;
5347}
5348
5349static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5350 int level)
5351{
5352 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5353
5354 /* 010b (write-only) */
5355 WARN_ON((spte & 0x7) == 0x2);
5356
5357 /* 110b (write/execute) */
5358 WARN_ON((spte & 0x7) == 0x6);
5359
5360 /* 100b (execute-only) and value not supported by logical processor */
5361 if (!cpu_has_vmx_ept_execute_only())
5362 WARN_ON((spte & 0x7) == 0x4);
5363
5364 /* not 000b */
5365 if ((spte & 0x7)) {
5366 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5367
5368 if (rsvd_bits != 0) {
5369 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5370 __func__, rsvd_bits);
5371 WARN_ON(1);
5372 }
5373
5374 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5375 u64 ept_mem_type = (spte & 0x38) >> 3;
5376
5377 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5378 ept_mem_type == 7) {
5379 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5380 __func__, ept_mem_type);
5381 WARN_ON(1);
5382 }
5383 }
5384 }
5385}
5386
Avi Kivity851ba692009-08-24 11:10:17 +03005387static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005388{
5389 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005390 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005391 gpa_t gpa;
5392
5393 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5394
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005395 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005396 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005397 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5398 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005399
5400 if (unlikely(ret == RET_MMIO_PF_INVALID))
5401 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5402
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005403 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005404 return 1;
5405
5406 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005407 printk(KERN_ERR "EPT: Misconfiguration.\n");
5408 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5409
5410 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5411
5412 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5413 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5414
Avi Kivity851ba692009-08-24 11:10:17 +03005415 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5416 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005417
5418 return 0;
5419}
5420
Avi Kivity851ba692009-08-24 11:10:17 +03005421static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005422{
5423 u32 cpu_based_vm_exec_control;
5424
5425 /* clear pending NMI */
5426 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5427 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5428 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5429 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005430 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005431
5432 return 1;
5433}
5434
Mohammed Gamal80ced182009-09-01 12:48:18 +02005435static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005436{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005437 struct vcpu_vmx *vmx = to_vmx(vcpu);
5438 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005439 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005440 u32 cpu_exec_ctrl;
5441 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005442 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005443
5444 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5445 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005446
Avi Kivityb8405c12012-06-07 17:08:48 +03005447 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005448 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005449 return handle_interrupt_window(&vmx->vcpu);
5450
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005451 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5452 return 1;
5453
Gleb Natapov991eebf2013-04-11 12:10:51 +03005454 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005455
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005456 if (err == EMULATE_USER_EXIT) {
Mohammed Gamal80ced182009-09-01 12:48:18 +02005457 ret = 0;
5458 goto out;
5459 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005460
Avi Kivityde5f70e2012-06-12 20:22:28 +03005461 if (err != EMULATE_DONE) {
5462 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5463 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5464 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005465 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005466 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005467
Gleb Natapov8d76c492013-05-08 18:38:44 +03005468 if (vcpu->arch.halt_request) {
5469 vcpu->arch.halt_request = 0;
5470 ret = kvm_emulate_halt(vcpu);
5471 goto out;
5472 }
5473
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005474 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005475 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005476 if (need_resched())
5477 schedule();
5478 }
5479
Gleb Natapov14168782013-01-21 15:36:49 +02005480 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005481out:
5482 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005483}
5484
Avi Kivity6aa8b732006-12-10 02:21:36 -08005485/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005486 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5487 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5488 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005489static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005490{
5491 skip_emulated_instruction(vcpu);
5492 kvm_vcpu_on_spin(vcpu);
5493
5494 return 1;
5495}
5496
Sheng Yang59708672009-12-15 13:29:54 +08005497static int handle_invalid_op(struct kvm_vcpu *vcpu)
5498{
5499 kvm_queue_exception(vcpu, UD_VECTOR);
5500 return 1;
5501}
5502
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005503/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005504 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5505 * We could reuse a single VMCS for all the L2 guests, but we also want the
5506 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5507 * allows keeping them loaded on the processor, and in the future will allow
5508 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5509 * every entry if they never change.
5510 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5511 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5512 *
5513 * The following functions allocate and free a vmcs02 in this pool.
5514 */
5515
5516/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5517static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5518{
5519 struct vmcs02_list *item;
5520 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5521 if (item->vmptr == vmx->nested.current_vmptr) {
5522 list_move(&item->list, &vmx->nested.vmcs02_pool);
5523 return &item->vmcs02;
5524 }
5525
5526 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5527 /* Recycle the least recently used VMCS. */
5528 item = list_entry(vmx->nested.vmcs02_pool.prev,
5529 struct vmcs02_list, list);
5530 item->vmptr = vmx->nested.current_vmptr;
5531 list_move(&item->list, &vmx->nested.vmcs02_pool);
5532 return &item->vmcs02;
5533 }
5534
5535 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005536 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005537 if (!item)
5538 return NULL;
5539 item->vmcs02.vmcs = alloc_vmcs();
5540 if (!item->vmcs02.vmcs) {
5541 kfree(item);
5542 return NULL;
5543 }
5544 loaded_vmcs_init(&item->vmcs02);
5545 item->vmptr = vmx->nested.current_vmptr;
5546 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5547 vmx->nested.vmcs02_num++;
5548 return &item->vmcs02;
5549}
5550
5551/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5552static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5553{
5554 struct vmcs02_list *item;
5555 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5556 if (item->vmptr == vmptr) {
5557 free_loaded_vmcs(&item->vmcs02);
5558 list_del(&item->list);
5559 kfree(item);
5560 vmx->nested.vmcs02_num--;
5561 return;
5562 }
5563}
5564
5565/*
5566 * Free all VMCSs saved for this vcpu, except the one pointed by
5567 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5568 * currently used, if running L2), and vmcs01 when running L2.
5569 */
5570static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5571{
5572 struct vmcs02_list *item, *n;
5573 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5574 if (vmx->loaded_vmcs != &item->vmcs02)
5575 free_loaded_vmcs(&item->vmcs02);
5576 list_del(&item->list);
5577 kfree(item);
5578 }
5579 vmx->nested.vmcs02_num = 0;
5580
5581 if (vmx->loaded_vmcs != &vmx->vmcs01)
5582 free_loaded_vmcs(&vmx->vmcs01);
5583}
5584
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005585/*
5586 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5587 * set the success or error code of an emulated VMX instruction, as specified
5588 * by Vol 2B, VMX Instruction Reference, "Conventions".
5589 */
5590static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5591{
5592 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5593 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5594 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5595}
5596
5597static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5598{
5599 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5600 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5601 X86_EFLAGS_SF | X86_EFLAGS_OF))
5602 | X86_EFLAGS_CF);
5603}
5604
Abel Gordon145c28d2013-04-18 14:36:55 +03005605static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005606 u32 vm_instruction_error)
5607{
5608 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5609 /*
5610 * failValid writes the error number to the current VMCS, which
5611 * can't be done there isn't a current VMCS.
5612 */
5613 nested_vmx_failInvalid(vcpu);
5614 return;
5615 }
5616 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5617 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5618 X86_EFLAGS_SF | X86_EFLAGS_OF))
5619 | X86_EFLAGS_ZF);
5620 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5621 /*
5622 * We don't need to force a shadow sync because
5623 * VM_INSTRUCTION_ERROR is not shadowed
5624 */
5625}
Abel Gordon145c28d2013-04-18 14:36:55 +03005626
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005627/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005628 * Emulate the VMXON instruction.
5629 * Currently, we just remember that VMX is active, and do not save or even
5630 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5631 * do not currently need to store anything in that guest-allocated memory
5632 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5633 * argument is different from the VMXON pointer (which the spec says they do).
5634 */
5635static int handle_vmon(struct kvm_vcpu *vcpu)
5636{
5637 struct kvm_segment cs;
5638 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005639 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005640 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
5641 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005642
5643 /* The Intel VMX Instruction Reference lists a bunch of bits that
5644 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5645 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5646 * Otherwise, we should fail with #UD. We test these now:
5647 */
5648 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5649 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5650 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5651 kvm_queue_exception(vcpu, UD_VECTOR);
5652 return 1;
5653 }
5654
5655 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5656 if (is_long_mode(vcpu) && !cs.l) {
5657 kvm_queue_exception(vcpu, UD_VECTOR);
5658 return 1;
5659 }
5660
5661 if (vmx_get_cpl(vcpu)) {
5662 kvm_inject_gp(vcpu, 0);
5663 return 1;
5664 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005665 if (vmx->nested.vmxon) {
5666 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5667 skip_emulated_instruction(vcpu);
5668 return 1;
5669 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005670
5671 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5672 != VMXON_NEEDED_FEATURES) {
5673 kvm_inject_gp(vcpu, 0);
5674 return 1;
5675 }
5676
Abel Gordon8de48832013-04-18 14:37:25 +03005677 if (enable_shadow_vmcs) {
5678 shadow_vmcs = alloc_vmcs();
5679 if (!shadow_vmcs)
5680 return -ENOMEM;
5681 /* mark vmcs as shadow */
5682 shadow_vmcs->revision_id |= (1u << 31);
5683 /* init shadow vmcs */
5684 vmcs_clear(shadow_vmcs);
5685 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5686 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005687
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005688 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5689 vmx->nested.vmcs02_num = 0;
5690
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005691 vmx->nested.vmxon = true;
5692
5693 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005694 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005695 return 1;
5696}
5697
5698/*
5699 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5700 * for running VMX instructions (except VMXON, whose prerequisites are
5701 * slightly different). It also specifies what exception to inject otherwise.
5702 */
5703static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5704{
5705 struct kvm_segment cs;
5706 struct vcpu_vmx *vmx = to_vmx(vcpu);
5707
5708 if (!vmx->nested.vmxon) {
5709 kvm_queue_exception(vcpu, UD_VECTOR);
5710 return 0;
5711 }
5712
5713 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5714 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5715 (is_long_mode(vcpu) && !cs.l)) {
5716 kvm_queue_exception(vcpu, UD_VECTOR);
5717 return 0;
5718 }
5719
5720 if (vmx_get_cpl(vcpu)) {
5721 kvm_inject_gp(vcpu, 0);
5722 return 0;
5723 }
5724
5725 return 1;
5726}
5727
Abel Gordone7953d72013-04-18 14:37:55 +03005728static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5729{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005730 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005731 if (enable_shadow_vmcs) {
5732 if (vmx->nested.current_vmcs12 != NULL) {
5733 /* copy to memory all shadowed fields in case
5734 they were modified */
5735 copy_shadow_to_vmcs12(vmx);
5736 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005737 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5738 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5739 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5740 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005741 }
5742 }
Abel Gordone7953d72013-04-18 14:37:55 +03005743 kunmap(vmx->nested.current_vmcs12_page);
5744 nested_release_page(vmx->nested.current_vmcs12_page);
5745}
5746
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005747/*
5748 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5749 * just stops using VMX.
5750 */
5751static void free_nested(struct vcpu_vmx *vmx)
5752{
5753 if (!vmx->nested.vmxon)
5754 return;
5755 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005756 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005757 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005758 vmx->nested.current_vmptr = -1ull;
5759 vmx->nested.current_vmcs12 = NULL;
5760 }
Abel Gordone7953d72013-04-18 14:37:55 +03005761 if (enable_shadow_vmcs)
5762 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005763 /* Unpin physical memory we referred to in current vmcs02 */
5764 if (vmx->nested.apic_access_page) {
5765 nested_release_page(vmx->nested.apic_access_page);
5766 vmx->nested.apic_access_page = 0;
5767 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005768
5769 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005770}
5771
5772/* Emulate the VMXOFF instruction */
5773static int handle_vmoff(struct kvm_vcpu *vcpu)
5774{
5775 if (!nested_vmx_check_permission(vcpu))
5776 return 1;
5777 free_nested(to_vmx(vcpu));
5778 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005779 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005780 return 1;
5781}
5782
5783/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005784 * Decode the memory-address operand of a vmx instruction, as recorded on an
5785 * exit caused by such an instruction (run by a guest hypervisor).
5786 * On success, returns 0. When the operand is invalid, returns 1 and throws
5787 * #UD or #GP.
5788 */
5789static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5790 unsigned long exit_qualification,
5791 u32 vmx_instruction_info, gva_t *ret)
5792{
5793 /*
5794 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5795 * Execution", on an exit, vmx_instruction_info holds most of the
5796 * addressing components of the operand. Only the displacement part
5797 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5798 * For how an actual address is calculated from all these components,
5799 * refer to Vol. 1, "Operand Addressing".
5800 */
5801 int scaling = vmx_instruction_info & 3;
5802 int addr_size = (vmx_instruction_info >> 7) & 7;
5803 bool is_reg = vmx_instruction_info & (1u << 10);
5804 int seg_reg = (vmx_instruction_info >> 15) & 7;
5805 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5806 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5807 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5808 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5809
5810 if (is_reg) {
5811 kvm_queue_exception(vcpu, UD_VECTOR);
5812 return 1;
5813 }
5814
5815 /* Addr = segment_base + offset */
5816 /* offset = base + [index * scale] + displacement */
5817 *ret = vmx_get_segment_base(vcpu, seg_reg);
5818 if (base_is_valid)
5819 *ret += kvm_register_read(vcpu, base_reg);
5820 if (index_is_valid)
5821 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5822 *ret += exit_qualification; /* holds the displacement */
5823
5824 if (addr_size == 1) /* 32 bit */
5825 *ret &= 0xffffffff;
5826
5827 /*
5828 * TODO: throw #GP (and return 1) in various cases that the VM*
5829 * instructions require it - e.g., offset beyond segment limit,
5830 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5831 * address, and so on. Currently these are not checked.
5832 */
5833 return 0;
5834}
5835
Nadav Har'El27d6c862011-05-25 23:06:59 +03005836/* Emulate the VMCLEAR instruction */
5837static int handle_vmclear(struct kvm_vcpu *vcpu)
5838{
5839 struct vcpu_vmx *vmx = to_vmx(vcpu);
5840 gva_t gva;
5841 gpa_t vmptr;
5842 struct vmcs12 *vmcs12;
5843 struct page *page;
5844 struct x86_exception e;
5845
5846 if (!nested_vmx_check_permission(vcpu))
5847 return 1;
5848
5849 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5850 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5851 return 1;
5852
5853 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5854 sizeof(vmptr), &e)) {
5855 kvm_inject_page_fault(vcpu, &e);
5856 return 1;
5857 }
5858
5859 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5860 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5861 skip_emulated_instruction(vcpu);
5862 return 1;
5863 }
5864
5865 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03005866 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03005867 vmx->nested.current_vmptr = -1ull;
5868 vmx->nested.current_vmcs12 = NULL;
5869 }
5870
5871 page = nested_get_page(vcpu, vmptr);
5872 if (page == NULL) {
5873 /*
5874 * For accurate processor emulation, VMCLEAR beyond available
5875 * physical memory should do nothing at all. However, it is
5876 * possible that a nested vmx bug, not a guest hypervisor bug,
5877 * resulted in this case, so let's shut down before doing any
5878 * more damage:
5879 */
5880 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5881 return 1;
5882 }
5883 vmcs12 = kmap(page);
5884 vmcs12->launch_state = 0;
5885 kunmap(page);
5886 nested_release_page(page);
5887
5888 nested_free_vmcs02(vmx, vmptr);
5889
5890 skip_emulated_instruction(vcpu);
5891 nested_vmx_succeed(vcpu);
5892 return 1;
5893}
5894
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005895static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5896
5897/* Emulate the VMLAUNCH instruction */
5898static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5899{
5900 return nested_vmx_run(vcpu, true);
5901}
5902
5903/* Emulate the VMRESUME instruction */
5904static int handle_vmresume(struct kvm_vcpu *vcpu)
5905{
5906
5907 return nested_vmx_run(vcpu, false);
5908}
5909
Nadav Har'El49f705c2011-05-25 23:08:30 +03005910enum vmcs_field_type {
5911 VMCS_FIELD_TYPE_U16 = 0,
5912 VMCS_FIELD_TYPE_U64 = 1,
5913 VMCS_FIELD_TYPE_U32 = 2,
5914 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5915};
5916
5917static inline int vmcs_field_type(unsigned long field)
5918{
5919 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5920 return VMCS_FIELD_TYPE_U32;
5921 return (field >> 13) & 0x3 ;
5922}
5923
5924static inline int vmcs_field_readonly(unsigned long field)
5925{
5926 return (((field >> 10) & 0x3) == 1);
5927}
5928
5929/*
5930 * Read a vmcs12 field. Since these can have varying lengths and we return
5931 * one type, we chose the biggest type (u64) and zero-extend the return value
5932 * to that size. Note that the caller, handle_vmread, might need to use only
5933 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5934 * 64-bit fields are to be returned).
5935 */
5936static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5937 unsigned long field, u64 *ret)
5938{
5939 short offset = vmcs_field_to_offset(field);
5940 char *p;
5941
5942 if (offset < 0)
5943 return 0;
5944
5945 p = ((char *)(get_vmcs12(vcpu))) + offset;
5946
5947 switch (vmcs_field_type(field)) {
5948 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5949 *ret = *((natural_width *)p);
5950 return 1;
5951 case VMCS_FIELD_TYPE_U16:
5952 *ret = *((u16 *)p);
5953 return 1;
5954 case VMCS_FIELD_TYPE_U32:
5955 *ret = *((u32 *)p);
5956 return 1;
5957 case VMCS_FIELD_TYPE_U64:
5958 *ret = *((u64 *)p);
5959 return 1;
5960 default:
5961 return 0; /* can never happen. */
5962 }
5963}
5964
Abel Gordon20b97fe2013-04-18 14:36:25 +03005965
5966static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
5967 unsigned long field, u64 field_value){
5968 short offset = vmcs_field_to_offset(field);
5969 char *p = ((char *) get_vmcs12(vcpu)) + offset;
5970 if (offset < 0)
5971 return false;
5972
5973 switch (vmcs_field_type(field)) {
5974 case VMCS_FIELD_TYPE_U16:
5975 *(u16 *)p = field_value;
5976 return true;
5977 case VMCS_FIELD_TYPE_U32:
5978 *(u32 *)p = field_value;
5979 return true;
5980 case VMCS_FIELD_TYPE_U64:
5981 *(u64 *)p = field_value;
5982 return true;
5983 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5984 *(natural_width *)p = field_value;
5985 return true;
5986 default:
5987 return false; /* can never happen. */
5988 }
5989
5990}
5991
Abel Gordon16f5b902013-04-18 14:38:25 +03005992static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
5993{
5994 int i;
5995 unsigned long field;
5996 u64 field_value;
5997 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02005998 const unsigned long *fields = shadow_read_write_fields;
5999 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006000
6001 vmcs_load(shadow_vmcs);
6002
6003 for (i = 0; i < num_fields; i++) {
6004 field = fields[i];
6005 switch (vmcs_field_type(field)) {
6006 case VMCS_FIELD_TYPE_U16:
6007 field_value = vmcs_read16(field);
6008 break;
6009 case VMCS_FIELD_TYPE_U32:
6010 field_value = vmcs_read32(field);
6011 break;
6012 case VMCS_FIELD_TYPE_U64:
6013 field_value = vmcs_read64(field);
6014 break;
6015 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6016 field_value = vmcs_readl(field);
6017 break;
6018 }
6019 vmcs12_write_any(&vmx->vcpu, field, field_value);
6020 }
6021
6022 vmcs_clear(shadow_vmcs);
6023 vmcs_load(vmx->loaded_vmcs->vmcs);
6024}
6025
Abel Gordonc3114422013-04-18 14:38:55 +03006026static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6027{
Mathias Krausec2bae892013-06-26 20:36:21 +02006028 const unsigned long *fields[] = {
6029 shadow_read_write_fields,
6030 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006031 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006032 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006033 max_shadow_read_write_fields,
6034 max_shadow_read_only_fields
6035 };
6036 int i, q;
6037 unsigned long field;
6038 u64 field_value = 0;
6039 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6040
6041 vmcs_load(shadow_vmcs);
6042
Mathias Krausec2bae892013-06-26 20:36:21 +02006043 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006044 for (i = 0; i < max_fields[q]; i++) {
6045 field = fields[q][i];
6046 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6047
6048 switch (vmcs_field_type(field)) {
6049 case VMCS_FIELD_TYPE_U16:
6050 vmcs_write16(field, (u16)field_value);
6051 break;
6052 case VMCS_FIELD_TYPE_U32:
6053 vmcs_write32(field, (u32)field_value);
6054 break;
6055 case VMCS_FIELD_TYPE_U64:
6056 vmcs_write64(field, (u64)field_value);
6057 break;
6058 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6059 vmcs_writel(field, (long)field_value);
6060 break;
6061 }
6062 }
6063 }
6064
6065 vmcs_clear(shadow_vmcs);
6066 vmcs_load(vmx->loaded_vmcs->vmcs);
6067}
6068
Nadav Har'El49f705c2011-05-25 23:08:30 +03006069/*
6070 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6071 * used before) all generate the same failure when it is missing.
6072 */
6073static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6074{
6075 struct vcpu_vmx *vmx = to_vmx(vcpu);
6076 if (vmx->nested.current_vmptr == -1ull) {
6077 nested_vmx_failInvalid(vcpu);
6078 skip_emulated_instruction(vcpu);
6079 return 0;
6080 }
6081 return 1;
6082}
6083
6084static int handle_vmread(struct kvm_vcpu *vcpu)
6085{
6086 unsigned long field;
6087 u64 field_value;
6088 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6089 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6090 gva_t gva = 0;
6091
6092 if (!nested_vmx_check_permission(vcpu) ||
6093 !nested_vmx_check_vmcs12(vcpu))
6094 return 1;
6095
6096 /* Decode instruction info and find the field to read */
6097 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6098 /* Read the field, zero-extended to a u64 field_value */
6099 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6100 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6101 skip_emulated_instruction(vcpu);
6102 return 1;
6103 }
6104 /*
6105 * Now copy part of this value to register or memory, as requested.
6106 * Note that the number of bits actually copied is 32 or 64 depending
6107 * on the guest's mode (32 or 64 bit), not on the given field's length.
6108 */
6109 if (vmx_instruction_info & (1u << 10)) {
6110 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6111 field_value);
6112 } else {
6113 if (get_vmx_mem_address(vcpu, exit_qualification,
6114 vmx_instruction_info, &gva))
6115 return 1;
6116 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6117 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6118 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6119 }
6120
6121 nested_vmx_succeed(vcpu);
6122 skip_emulated_instruction(vcpu);
6123 return 1;
6124}
6125
6126
6127static int handle_vmwrite(struct kvm_vcpu *vcpu)
6128{
6129 unsigned long field;
6130 gva_t gva;
6131 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6132 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006133 /* The value to write might be 32 or 64 bits, depending on L1's long
6134 * mode, and eventually we need to write that into a field of several
6135 * possible lengths. The code below first zero-extends the value to 64
6136 * bit (field_value), and then copies only the approriate number of
6137 * bits into the vmcs12 field.
6138 */
6139 u64 field_value = 0;
6140 struct x86_exception e;
6141
6142 if (!nested_vmx_check_permission(vcpu) ||
6143 !nested_vmx_check_vmcs12(vcpu))
6144 return 1;
6145
6146 if (vmx_instruction_info & (1u << 10))
6147 field_value = kvm_register_read(vcpu,
6148 (((vmx_instruction_info) >> 3) & 0xf));
6149 else {
6150 if (get_vmx_mem_address(vcpu, exit_qualification,
6151 vmx_instruction_info, &gva))
6152 return 1;
6153 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6154 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6155 kvm_inject_page_fault(vcpu, &e);
6156 return 1;
6157 }
6158 }
6159
6160
6161 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6162 if (vmcs_field_readonly(field)) {
6163 nested_vmx_failValid(vcpu,
6164 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6165 skip_emulated_instruction(vcpu);
6166 return 1;
6167 }
6168
Abel Gordon20b97fe2013-04-18 14:36:25 +03006169 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006170 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6171 skip_emulated_instruction(vcpu);
6172 return 1;
6173 }
6174
6175 nested_vmx_succeed(vcpu);
6176 skip_emulated_instruction(vcpu);
6177 return 1;
6178}
6179
Nadav Har'El63846662011-05-25 23:07:29 +03006180/* Emulate the VMPTRLD instruction */
6181static int handle_vmptrld(struct kvm_vcpu *vcpu)
6182{
6183 struct vcpu_vmx *vmx = to_vmx(vcpu);
6184 gva_t gva;
6185 gpa_t vmptr;
6186 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006187 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006188
6189 if (!nested_vmx_check_permission(vcpu))
6190 return 1;
6191
6192 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6193 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6194 return 1;
6195
6196 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6197 sizeof(vmptr), &e)) {
6198 kvm_inject_page_fault(vcpu, &e);
6199 return 1;
6200 }
6201
6202 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6203 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6204 skip_emulated_instruction(vcpu);
6205 return 1;
6206 }
6207
6208 if (vmx->nested.current_vmptr != vmptr) {
6209 struct vmcs12 *new_vmcs12;
6210 struct page *page;
6211 page = nested_get_page(vcpu, vmptr);
6212 if (page == NULL) {
6213 nested_vmx_failInvalid(vcpu);
6214 skip_emulated_instruction(vcpu);
6215 return 1;
6216 }
6217 new_vmcs12 = kmap(page);
6218 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6219 kunmap(page);
6220 nested_release_page_clean(page);
6221 nested_vmx_failValid(vcpu,
6222 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6223 skip_emulated_instruction(vcpu);
6224 return 1;
6225 }
Abel Gordone7953d72013-04-18 14:37:55 +03006226 if (vmx->nested.current_vmptr != -1ull)
6227 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006228
6229 vmx->nested.current_vmptr = vmptr;
6230 vmx->nested.current_vmcs12 = new_vmcs12;
6231 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006232 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006233 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6234 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6235 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6236 vmcs_write64(VMCS_LINK_POINTER,
6237 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006238 vmx->nested.sync_shadow_vmcs = true;
6239 }
Nadav Har'El63846662011-05-25 23:07:29 +03006240 }
6241
6242 nested_vmx_succeed(vcpu);
6243 skip_emulated_instruction(vcpu);
6244 return 1;
6245}
6246
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006247/* Emulate the VMPTRST instruction */
6248static int handle_vmptrst(struct kvm_vcpu *vcpu)
6249{
6250 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6251 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6252 gva_t vmcs_gva;
6253 struct x86_exception e;
6254
6255 if (!nested_vmx_check_permission(vcpu))
6256 return 1;
6257
6258 if (get_vmx_mem_address(vcpu, exit_qualification,
6259 vmx_instruction_info, &vmcs_gva))
6260 return 1;
6261 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6262 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6263 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6264 sizeof(u64), &e)) {
6265 kvm_inject_page_fault(vcpu, &e);
6266 return 1;
6267 }
6268 nested_vmx_succeed(vcpu);
6269 skip_emulated_instruction(vcpu);
6270 return 1;
6271}
6272
Nadav Har'El0140cae2011-05-25 23:06:28 +03006273/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006274 * The exit handlers return 1 if the exit was handled fully and guest execution
6275 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6276 * to be done to userspace and return 0.
6277 */
Mathias Krause772e0312012-08-30 01:30:19 +02006278static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006279 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6280 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006281 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006282 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006283 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006284 [EXIT_REASON_CR_ACCESS] = handle_cr,
6285 [EXIT_REASON_DR_ACCESS] = handle_dr,
6286 [EXIT_REASON_CPUID] = handle_cpuid,
6287 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6288 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6289 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6290 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006291 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006292 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006293 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006294 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006295 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006296 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006297 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006298 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006299 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006300 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006301 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006302 [EXIT_REASON_VMOFF] = handle_vmoff,
6303 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006304 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6305 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006306 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006307 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006308 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006309 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006310 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006311 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006312 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6313 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006314 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006315 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6316 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006317};
6318
6319static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006320 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006321
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006322static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6323 struct vmcs12 *vmcs12)
6324{
6325 unsigned long exit_qualification;
6326 gpa_t bitmap, last_bitmap;
6327 unsigned int port;
6328 int size;
6329 u8 b;
6330
6331 if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
6332 return 1;
6333
6334 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
6335 return 0;
6336
6337 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6338
6339 port = exit_qualification >> 16;
6340 size = (exit_qualification & 7) + 1;
6341
6342 last_bitmap = (gpa_t)-1;
6343 b = -1;
6344
6345 while (size > 0) {
6346 if (port < 0x8000)
6347 bitmap = vmcs12->io_bitmap_a;
6348 else if (port < 0x10000)
6349 bitmap = vmcs12->io_bitmap_b;
6350 else
6351 return 1;
6352 bitmap += (port & 0x7fff) / 8;
6353
6354 if (last_bitmap != bitmap)
6355 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6356 return 1;
6357 if (b & (1 << (port & 7)))
6358 return 1;
6359
6360 port++;
6361 size--;
6362 last_bitmap = bitmap;
6363 }
6364
6365 return 0;
6366}
6367
Nadav Har'El644d7112011-05-25 23:12:35 +03006368/*
6369 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6370 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6371 * disinterest in the current event (read or write a specific MSR) by using an
6372 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6373 */
6374static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6375 struct vmcs12 *vmcs12, u32 exit_reason)
6376{
6377 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6378 gpa_t bitmap;
6379
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006380 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006381 return 1;
6382
6383 /*
6384 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6385 * for the four combinations of read/write and low/high MSR numbers.
6386 * First we need to figure out which of the four to use:
6387 */
6388 bitmap = vmcs12->msr_bitmap;
6389 if (exit_reason == EXIT_REASON_MSR_WRITE)
6390 bitmap += 2048;
6391 if (msr_index >= 0xc0000000) {
6392 msr_index -= 0xc0000000;
6393 bitmap += 1024;
6394 }
6395
6396 /* Then read the msr_index'th bit from this bitmap: */
6397 if (msr_index < 1024*8) {
6398 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006399 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6400 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006401 return 1 & (b >> (msr_index & 7));
6402 } else
6403 return 1; /* let L1 handle the wrong parameter */
6404}
6405
6406/*
6407 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6408 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6409 * intercept (via guest_host_mask etc.) the current event.
6410 */
6411static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6412 struct vmcs12 *vmcs12)
6413{
6414 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6415 int cr = exit_qualification & 15;
6416 int reg = (exit_qualification >> 8) & 15;
6417 unsigned long val = kvm_register_read(vcpu, reg);
6418
6419 switch ((exit_qualification >> 4) & 3) {
6420 case 0: /* mov to cr */
6421 switch (cr) {
6422 case 0:
6423 if (vmcs12->cr0_guest_host_mask &
6424 (val ^ vmcs12->cr0_read_shadow))
6425 return 1;
6426 break;
6427 case 3:
6428 if ((vmcs12->cr3_target_count >= 1 &&
6429 vmcs12->cr3_target_value0 == val) ||
6430 (vmcs12->cr3_target_count >= 2 &&
6431 vmcs12->cr3_target_value1 == val) ||
6432 (vmcs12->cr3_target_count >= 3 &&
6433 vmcs12->cr3_target_value2 == val) ||
6434 (vmcs12->cr3_target_count >= 4 &&
6435 vmcs12->cr3_target_value3 == val))
6436 return 0;
6437 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6438 return 1;
6439 break;
6440 case 4:
6441 if (vmcs12->cr4_guest_host_mask &
6442 (vmcs12->cr4_read_shadow ^ val))
6443 return 1;
6444 break;
6445 case 8:
6446 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6447 return 1;
6448 break;
6449 }
6450 break;
6451 case 2: /* clts */
6452 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6453 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6454 return 1;
6455 break;
6456 case 1: /* mov from cr */
6457 switch (cr) {
6458 case 3:
6459 if (vmcs12->cpu_based_vm_exec_control &
6460 CPU_BASED_CR3_STORE_EXITING)
6461 return 1;
6462 break;
6463 case 8:
6464 if (vmcs12->cpu_based_vm_exec_control &
6465 CPU_BASED_CR8_STORE_EXITING)
6466 return 1;
6467 break;
6468 }
6469 break;
6470 case 3: /* lmsw */
6471 /*
6472 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6473 * cr0. Other attempted changes are ignored, with no exit.
6474 */
6475 if (vmcs12->cr0_guest_host_mask & 0xe &
6476 (val ^ vmcs12->cr0_read_shadow))
6477 return 1;
6478 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6479 !(vmcs12->cr0_read_shadow & 0x1) &&
6480 (val & 0x1))
6481 return 1;
6482 break;
6483 }
6484 return 0;
6485}
6486
6487/*
6488 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6489 * should handle it ourselves in L0 (and then continue L2). Only call this
6490 * when in is_guest_mode (L2).
6491 */
6492static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6493{
Nadav Har'El644d7112011-05-25 23:12:35 +03006494 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6495 struct vcpu_vmx *vmx = to_vmx(vcpu);
6496 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006497 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006498
6499 if (vmx->nested.nested_run_pending)
6500 return 0;
6501
6502 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006503 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6504 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006505 return 1;
6506 }
6507
6508 switch (exit_reason) {
6509 case EXIT_REASON_EXCEPTION_NMI:
6510 if (!is_exception(intr_info))
6511 return 0;
6512 else if (is_page_fault(intr_info))
6513 return enable_ept;
6514 return vmcs12->exception_bitmap &
6515 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6516 case EXIT_REASON_EXTERNAL_INTERRUPT:
6517 return 0;
6518 case EXIT_REASON_TRIPLE_FAULT:
6519 return 1;
6520 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006521 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006522 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006523 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006524 case EXIT_REASON_TASK_SWITCH:
6525 return 1;
6526 case EXIT_REASON_CPUID:
6527 return 1;
6528 case EXIT_REASON_HLT:
6529 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6530 case EXIT_REASON_INVD:
6531 return 1;
6532 case EXIT_REASON_INVLPG:
6533 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6534 case EXIT_REASON_RDPMC:
6535 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6536 case EXIT_REASON_RDTSC:
6537 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6538 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6539 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6540 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6541 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6542 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
6543 /*
6544 * VMX instructions trap unconditionally. This allows L1 to
6545 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6546 */
6547 return 1;
6548 case EXIT_REASON_CR_ACCESS:
6549 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6550 case EXIT_REASON_DR_ACCESS:
6551 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6552 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006553 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006554 case EXIT_REASON_MSR_READ:
6555 case EXIT_REASON_MSR_WRITE:
6556 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6557 case EXIT_REASON_INVALID_STATE:
6558 return 1;
6559 case EXIT_REASON_MWAIT_INSTRUCTION:
6560 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6561 case EXIT_REASON_MONITOR_INSTRUCTION:
6562 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6563 case EXIT_REASON_PAUSE_INSTRUCTION:
6564 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6565 nested_cpu_has2(vmcs12,
6566 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6567 case EXIT_REASON_MCE_DURING_VMENTRY:
6568 return 0;
6569 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6570 return 1;
6571 case EXIT_REASON_APIC_ACCESS:
6572 return nested_cpu_has2(vmcs12,
6573 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6574 case EXIT_REASON_EPT_VIOLATION:
6575 case EXIT_REASON_EPT_MISCONFIG:
6576 return 0;
Jan Kiszka0238ea92013-03-13 11:31:24 +01006577 case EXIT_REASON_PREEMPTION_TIMER:
6578 return vmcs12->pin_based_vm_exec_control &
6579 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'El644d7112011-05-25 23:12:35 +03006580 case EXIT_REASON_WBINVD:
6581 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6582 case EXIT_REASON_XSETBV:
6583 return 1;
6584 default:
6585 return 1;
6586 }
6587}
6588
Avi Kivity586f9602010-11-18 13:09:54 +02006589static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6590{
6591 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6592 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6593}
6594
Avi Kivity6aa8b732006-12-10 02:21:36 -08006595/*
6596 * The guest has exited. See if we can fix it or if we need userspace
6597 * assistance.
6598 */
Avi Kivity851ba692009-08-24 11:10:17 +03006599static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006600{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006601 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006602 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006603 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006604
Mohammed Gamal80ced182009-09-01 12:48:18 +02006605 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006606 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006607 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006608
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006609 /*
6610 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6611 * we did not inject a still-pending event to L1 now because of
6612 * nested_run_pending, we need to re-enable this bit.
6613 */
6614 if (vmx->nested.nested_run_pending)
6615 kvm_make_request(KVM_REQ_EVENT, vcpu);
6616
Nadav Har'El509c75e2011-06-02 11:54:52 +03006617 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6618 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006619 vmx->nested.nested_run_pending = 1;
6620 else
6621 vmx->nested.nested_run_pending = 0;
6622
6623 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6624 nested_vmx_vmexit(vcpu);
6625 return 1;
6626 }
6627
Mohammed Gamal51207022010-05-31 22:40:54 +03006628 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6629 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6630 vcpu->run->fail_entry.hardware_entry_failure_reason
6631 = exit_reason;
6632 return 0;
6633 }
6634
Avi Kivity29bd8a72007-09-10 17:27:03 +03006635 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006636 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6637 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006638 = vmcs_read32(VM_INSTRUCTION_ERROR);
6639 return 0;
6640 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006641
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006642 /*
6643 * Note:
6644 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6645 * delivery event since it indicates guest is accessing MMIO.
6646 * The vm-exit can be triggered again after return to guest that
6647 * will cause infinite loop.
6648 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006649 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006650 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006651 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006652 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6653 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6654 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6655 vcpu->run->internal.ndata = 2;
6656 vcpu->run->internal.data[0] = vectoring_info;
6657 vcpu->run->internal.data[1] = exit_reason;
6658 return 0;
6659 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006660
Nadav Har'El644d7112011-05-25 23:12:35 +03006661 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6662 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6663 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006664 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006665 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006666 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006667 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006668 /*
6669 * This CPU don't support us in finding the end of an
6670 * NMI-blocked window if the guest runs with IRQs
6671 * disabled. So we pull the trigger after 1 s of
6672 * futile waiting, but inform the user about this.
6673 */
6674 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6675 "state on VCPU %d after 1 s timeout\n",
6676 __func__, vcpu->vcpu_id);
6677 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006678 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006679 }
6680
Avi Kivity6aa8b732006-12-10 02:21:36 -08006681 if (exit_reason < kvm_vmx_max_exit_handlers
6682 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006683 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006684 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006685 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6686 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006687 }
6688 return 0;
6689}
6690
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006691static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006692{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006693 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006694 vmcs_write32(TPR_THRESHOLD, 0);
6695 return;
6696 }
6697
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006698 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006699}
6700
Yang Zhang8d146952013-01-25 10:18:50 +08006701static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6702{
6703 u32 sec_exec_control;
6704
6705 /*
6706 * There is not point to enable virtualize x2apic without enable
6707 * apicv
6708 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006709 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6710 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006711 return;
6712
6713 if (!vm_need_tpr_shadow(vcpu->kvm))
6714 return;
6715
6716 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6717
6718 if (set) {
6719 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6720 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6721 } else {
6722 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6723 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6724 }
6725 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6726
6727 vmx_set_msr_bitmap(vcpu);
6728}
6729
Yang Zhangc7c9c562013-01-25 10:18:51 +08006730static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6731{
6732 u16 status;
6733 u8 old;
6734
6735 if (!vmx_vm_has_apicv(kvm))
6736 return;
6737
6738 if (isr == -1)
6739 isr = 0;
6740
6741 status = vmcs_read16(GUEST_INTR_STATUS);
6742 old = status >> 8;
6743 if (isr != old) {
6744 status &= 0xff;
6745 status |= isr << 8;
6746 vmcs_write16(GUEST_INTR_STATUS, status);
6747 }
6748}
6749
6750static void vmx_set_rvi(int vector)
6751{
6752 u16 status;
6753 u8 old;
6754
6755 status = vmcs_read16(GUEST_INTR_STATUS);
6756 old = (u8)status & 0xff;
6757 if ((u8)vector != old) {
6758 status &= ~0xff;
6759 status |= (u8)vector;
6760 vmcs_write16(GUEST_INTR_STATUS, status);
6761 }
6762}
6763
6764static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6765{
6766 if (max_irr == -1)
6767 return;
6768
6769 vmx_set_rvi(max_irr);
6770}
6771
6772static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6773{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006774 if (!vmx_vm_has_apicv(vcpu->kvm))
6775 return;
6776
Yang Zhangc7c9c562013-01-25 10:18:51 +08006777 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6778 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6779 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6780 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6781}
6782
Avi Kivity51aa01d2010-07-20 14:31:20 +03006783static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006784{
Avi Kivity00eba012011-03-07 17:24:54 +02006785 u32 exit_intr_info;
6786
6787 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6788 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6789 return;
6790
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006791 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006792 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006793
6794 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006795 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006796 kvm_machine_check();
6797
Gleb Natapov20f65982009-05-11 13:35:55 +03006798 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006799 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006800 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6801 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006802 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006803 kvm_after_handle_nmi(&vmx->vcpu);
6804 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006805}
Gleb Natapov20f65982009-05-11 13:35:55 +03006806
Yang Zhanga547c6d2013-04-11 19:25:10 +08006807static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6808{
6809 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6810
6811 /*
6812 * If external interrupt exists, IF bit is set in rflags/eflags on the
6813 * interrupt stack frame, and interrupt will be enabled on a return
6814 * from interrupt handler.
6815 */
6816 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
6817 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
6818 unsigned int vector;
6819 unsigned long entry;
6820 gate_desc *desc;
6821 struct vcpu_vmx *vmx = to_vmx(vcpu);
6822#ifdef CONFIG_X86_64
6823 unsigned long tmp;
6824#endif
6825
6826 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6827 desc = (gate_desc *)vmx->host_idt_base + vector;
6828 entry = gate_offset(*desc);
6829 asm volatile(
6830#ifdef CONFIG_X86_64
6831 "mov %%" _ASM_SP ", %[sp]\n\t"
6832 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6833 "push $%c[ss]\n\t"
6834 "push %[sp]\n\t"
6835#endif
6836 "pushf\n\t"
6837 "orl $0x200, (%%" _ASM_SP ")\n\t"
6838 __ASM_SIZE(push) " $%c[cs]\n\t"
6839 "call *%[entry]\n\t"
6840 :
6841#ifdef CONFIG_X86_64
6842 [sp]"=&r"(tmp)
6843#endif
6844 :
6845 [entry]"r"(entry),
6846 [ss]"i"(__KERNEL_DS),
6847 [cs]"i"(__KERNEL_CS)
6848 );
6849 } else
6850 local_irq_enable();
6851}
6852
Avi Kivity51aa01d2010-07-20 14:31:20 +03006853static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6854{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006855 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006856 bool unblock_nmi;
6857 u8 vector;
6858 bool idtv_info_valid;
6859
6860 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006861
Avi Kivitycf393f72008-07-01 16:20:21 +03006862 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006863 if (vmx->nmi_known_unmasked)
6864 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006865 /*
6866 * Can't use vmx->exit_intr_info since we're not sure what
6867 * the exit reason is.
6868 */
6869 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006870 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6871 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6872 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006873 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006874 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6875 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006876 * SDM 3: 23.2.2 (September 2008)
6877 * Bit 12 is undefined in any of the following cases:
6878 * If the VM exit sets the valid bit in the IDT-vectoring
6879 * information field.
6880 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006881 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006882 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6883 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006884 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6885 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006886 else
6887 vmx->nmi_known_unmasked =
6888 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6889 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006890 } else if (unlikely(vmx->soft_vnmi_blocked))
6891 vmx->vnmi_blocked_time +=
6892 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006893}
6894
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006895static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006896 u32 idt_vectoring_info,
6897 int instr_len_field,
6898 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006899{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006900 u8 vector;
6901 int type;
6902 bool idtv_info_valid;
6903
6904 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006905
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006906 vcpu->arch.nmi_injected = false;
6907 kvm_clear_exception_queue(vcpu);
6908 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006909
6910 if (!idtv_info_valid)
6911 return;
6912
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006913 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006914
Avi Kivity668f6122008-07-02 09:28:55 +03006915 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6916 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006917
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006918 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006919 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006920 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006921 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006922 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006923 * Clear bit "block by NMI" before VM entry if a NMI
6924 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006925 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006926 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006927 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006928 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006929 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006930 /* fall through */
6931 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006932 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006933 u32 err = vmcs_read32(error_code_field);
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006934 kvm_queue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006935 } else
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006936 kvm_queue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006937 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006938 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006939 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006940 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006941 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006942 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006943 break;
6944 default:
6945 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006946 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006947}
6948
Avi Kivity83422e12010-07-20 14:43:23 +03006949static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6950{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006951 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006952 VM_EXIT_INSTRUCTION_LEN,
6953 IDT_VECTORING_ERROR_CODE);
6954}
6955
Avi Kivityb463a6f2010-07-20 15:06:17 +03006956static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6957{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006958 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006959 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6960 VM_ENTRY_INSTRUCTION_LEN,
6961 VM_ENTRY_EXCEPTION_ERROR_CODE);
6962
6963 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6964}
6965
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006966static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6967{
6968 int i, nr_msrs;
6969 struct perf_guest_switch_msr *msrs;
6970
6971 msrs = perf_guest_get_msrs(&nr_msrs);
6972
6973 if (!msrs)
6974 return;
6975
6976 for (i = 0; i < nr_msrs; i++)
6977 if (msrs[i].host == msrs[i].guest)
6978 clear_atomic_switch_msr(vmx, msrs[i].msr);
6979 else
6980 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6981 msrs[i].host);
6982}
6983
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006984static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006985{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006986 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006987 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006988
6989 /* Record the guest's net vcpu time for enforced NMI injections. */
6990 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6991 vmx->entry_time = ktime_get();
6992
6993 /* Don't enter VMX if guest state is invalid, let the exit handler
6994 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02006995 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02006996 return;
6997
Abel Gordon012f83c2013-04-18 14:39:25 +03006998 if (vmx->nested.sync_shadow_vmcs) {
6999 copy_vmcs12_to_shadow(vmx);
7000 vmx->nested.sync_shadow_vmcs = false;
7001 }
7002
Avi Kivity104f2262010-11-18 13:12:52 +02007003 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7004 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7005 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7006 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7007
7008 /* When single-stepping over STI and MOV SS, we must clear the
7009 * corresponding interruptibility bits in the guest state. Otherwise
7010 * vmentry fails as it then expects bit 14 (BS) in pending debug
7011 * exceptions being set, but that's not correct for the guest debugging
7012 * case. */
7013 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7014 vmx_set_interrupt_shadow(vcpu, 0);
7015
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007016 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007017 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007018
Nadav Har'Eld462b812011-05-24 15:26:10 +03007019 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007020 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007021 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007022 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7023 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7024 "push %%" _ASM_CX " \n\t"
7025 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007026 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007027 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007028 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007029 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007030 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007031 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7032 "mov %%cr2, %%" _ASM_DX " \n\t"
7033 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007034 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007035 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007036 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007037 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007038 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007039 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007040 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7041 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7042 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7043 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7044 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7045 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007046#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007047 "mov %c[r8](%0), %%r8 \n\t"
7048 "mov %c[r9](%0), %%r9 \n\t"
7049 "mov %c[r10](%0), %%r10 \n\t"
7050 "mov %c[r11](%0), %%r11 \n\t"
7051 "mov %c[r12](%0), %%r12 \n\t"
7052 "mov %c[r13](%0), %%r13 \n\t"
7053 "mov %c[r14](%0), %%r14 \n\t"
7054 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007055#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007056 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007057
Avi Kivity6aa8b732006-12-10 02:21:36 -08007058 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007059 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007060 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007061 "jmp 2f \n\t"
7062 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7063 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007064 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007065 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007066 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007067 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7068 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7069 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7070 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7071 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7072 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7073 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007074#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007075 "mov %%r8, %c[r8](%0) \n\t"
7076 "mov %%r9, %c[r9](%0) \n\t"
7077 "mov %%r10, %c[r10](%0) \n\t"
7078 "mov %%r11, %c[r11](%0) \n\t"
7079 "mov %%r12, %c[r12](%0) \n\t"
7080 "mov %%r13, %c[r13](%0) \n\t"
7081 "mov %%r14, %c[r14](%0) \n\t"
7082 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007083#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007084 "mov %%cr2, %%" _ASM_AX " \n\t"
7085 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007086
Avi Kivityb188c81f2012-09-16 15:10:58 +03007087 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007088 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007089 ".pushsection .rodata \n\t"
7090 ".global vmx_return \n\t"
7091 "vmx_return: " _ASM_PTR " 2b \n\t"
7092 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007093 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007094 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007095 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03007096 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007097 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7098 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7099 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7100 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7101 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7102 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7103 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007104#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007105 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7106 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7107 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7108 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7109 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7110 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7111 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7112 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007113#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007114 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7115 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007116 : "cc", "memory"
7117#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007118 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007119 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007120#else
7121 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007122#endif
7123 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007124
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007125 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7126 if (debugctlmsr)
7127 update_debugctlmsr(debugctlmsr);
7128
Avi Kivityaa67f602012-08-01 16:48:03 +03007129#ifndef CONFIG_X86_64
7130 /*
7131 * The sysexit path does not restore ds/es, so we must set them to
7132 * a reasonable value ourselves.
7133 *
7134 * We can't defer this to vmx_load_host_state() since that function
7135 * may be executed in interrupt context, which saves and restore segments
7136 * around it, nullifying its effect.
7137 */
7138 loadsegment(ds, __USER_DS);
7139 loadsegment(es, __USER_DS);
7140#endif
7141
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007142 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007143 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007144 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007145 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007146 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007147 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007148 vcpu->arch.regs_dirty = 0;
7149
Avi Kivity1155f762007-11-22 11:30:47 +02007150 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7151
Nadav Har'Eld462b812011-05-24 15:26:10 +03007152 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007153
Avi Kivity51aa01d2010-07-20 14:31:20 +03007154 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007155 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007156
7157 vmx_complete_atomic_exit(vmx);
7158 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007159 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007160}
7161
Avi Kivity6aa8b732006-12-10 02:21:36 -08007162static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7163{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007164 struct vcpu_vmx *vmx = to_vmx(vcpu);
7165
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007166 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007167 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007168 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007169 kfree(vmx->guest_msrs);
7170 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007171 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007172}
7173
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007174static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007175{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007176 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007177 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007178 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007179
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007180 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007181 return ERR_PTR(-ENOMEM);
7182
Sheng Yang2384d2b2008-01-17 15:14:33 +08007183 allocate_vpid(vmx);
7184
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007185 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7186 if (err)
7187 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007188
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007189 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007190 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007191 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007192 goto uninit_vcpu;
7193 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007194
Nadav Har'Eld462b812011-05-24 15:26:10 +03007195 vmx->loaded_vmcs = &vmx->vmcs01;
7196 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7197 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007198 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007199 if (!vmm_exclusive)
7200 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7201 loaded_vmcs_init(vmx->loaded_vmcs);
7202 if (!vmm_exclusive)
7203 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007204
Avi Kivity15ad7142007-07-11 18:17:21 +03007205 cpu = get_cpu();
7206 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007207 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007208 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007209 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007210 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007211 if (err)
7212 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007213 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007214 err = alloc_apic_access_page(kvm);
7215 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007216 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007217 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007218
Sheng Yangb927a3c2009-07-21 10:42:48 +08007219 if (enable_ept) {
7220 if (!kvm->arch.ept_identity_map_addr)
7221 kvm->arch.ept_identity_map_addr =
7222 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007223 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007224 if (alloc_identity_pagetable(kvm) != 0)
7225 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007226 if (!init_rmode_identity_map(kvm))
7227 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007228 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007229
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007230 vmx->nested.current_vmptr = -1ull;
7231 vmx->nested.current_vmcs12 = NULL;
7232
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007233 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007234
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007235free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007236 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007237free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007238 kfree(vmx->guest_msrs);
7239uninit_vcpu:
7240 kvm_vcpu_uninit(&vmx->vcpu);
7241free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007242 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007243 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007244 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007245}
7246
Yang, Sheng002c7f72007-07-31 14:23:01 +03007247static void __init vmx_check_processor_compat(void *rtn)
7248{
7249 struct vmcs_config vmcs_conf;
7250
7251 *(int *)rtn = 0;
7252 if (setup_vmcs_config(&vmcs_conf) < 0)
7253 *(int *)rtn = -EIO;
7254 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7255 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7256 smp_processor_id());
7257 *(int *)rtn = -EIO;
7258 }
7259}
7260
Sheng Yang67253af2008-04-25 10:20:22 +08007261static int get_ept_level(void)
7262{
7263 return VMX_EPT_DEFAULT_GAW + 1;
7264}
7265
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007266static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007267{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007268 u64 ret;
7269
Sheng Yang522c68c2009-04-27 20:35:43 +08007270 /* For VT-d and EPT combination
7271 * 1. MMIO: always map as UC
7272 * 2. EPT with VT-d:
7273 * a. VT-d without snooping control feature: can't guarantee the
7274 * result, try to trust guest.
7275 * b. VT-d with snooping control feature: snooping control feature of
7276 * VT-d engine can guarantee the cache correctness. Just set it
7277 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007278 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007279 * consistent with host MTRR
7280 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007281 if (is_mmio)
7282 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08007283 else if (vcpu->kvm->arch.iommu_domain &&
7284 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
7285 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7286 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007287 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007288 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007289 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007290
7291 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007292}
7293
Sheng Yang17cc3932010-01-05 19:02:27 +08007294static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007295{
Sheng Yang878403b2010-01-05 19:02:29 +08007296 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7297 return PT_DIRECTORY_LEVEL;
7298 else
7299 /* For shadow and EPT supported 1GB page */
7300 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007301}
7302
Sheng Yang0e851882009-12-18 16:48:46 +08007303static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7304{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007305 struct kvm_cpuid_entry2 *best;
7306 struct vcpu_vmx *vmx = to_vmx(vcpu);
7307 u32 exec_control;
7308
7309 vmx->rdtscp_enabled = false;
7310 if (vmx_rdtscp_supported()) {
7311 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7312 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7313 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7314 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7315 vmx->rdtscp_enabled = true;
7316 else {
7317 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7318 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7319 exec_control);
7320 }
7321 }
7322 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007323
Mao, Junjiead756a12012-07-02 01:18:48 +00007324 /* Exposing INVPCID only when PCID is exposed */
7325 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7326 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007327 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007328 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007329 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007330 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7331 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7332 exec_control);
7333 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007334 if (cpu_has_secondary_exec_ctrls()) {
7335 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7336 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7337 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7338 exec_control);
7339 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007340 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007341 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007342 }
Sheng Yang0e851882009-12-18 16:48:46 +08007343}
7344
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007345static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7346{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007347 if (func == 1 && nested)
7348 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007349}
7350
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007351/*
7352 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7353 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7354 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7355 * guest in a way that will both be appropriate to L1's requests, and our
7356 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7357 * function also has additional necessary side-effects, like setting various
7358 * vcpu->arch fields.
7359 */
7360static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7361{
7362 struct vcpu_vmx *vmx = to_vmx(vcpu);
7363 u32 exec_control;
7364
7365 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7366 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7367 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7368 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7369 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7370 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7371 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7372 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7373 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7374 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7375 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7376 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7377 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7378 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7379 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7380 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7381 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7382 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7383 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7384 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7385 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7386 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7387 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7388 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7389 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7390 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7391 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7392 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7393 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7394 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7395 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7396 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7397 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7398 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7399 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7400 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7401
7402 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7403 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7404 vmcs12->vm_entry_intr_info_field);
7405 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7406 vmcs12->vm_entry_exception_error_code);
7407 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7408 vmcs12->vm_entry_instruction_len);
7409 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7410 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007411 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007412 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007413 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007414 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7415 vmcs12->guest_pending_dbg_exceptions);
7416 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7417 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7418
7419 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7420
7421 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
7422 (vmcs_config.pin_based_exec_ctrl |
7423 vmcs12->pin_based_vm_exec_control));
7424
Jan Kiszka0238ea92013-03-13 11:31:24 +01007425 if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
7426 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
7427 vmcs12->vmx_preemption_timer_value);
7428
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007429 /*
7430 * Whether page-faults are trapped is determined by a combination of
7431 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7432 * If enable_ept, L0 doesn't care about page faults and we should
7433 * set all of these to L1's desires. However, if !enable_ept, L0 does
7434 * care about (at least some) page faults, and because it is not easy
7435 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7436 * to exit on each and every L2 page fault. This is done by setting
7437 * MASK=MATCH=0 and (see below) EB.PF=1.
7438 * Note that below we don't need special code to set EB.PF beyond the
7439 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7440 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7441 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7442 *
7443 * A problem with this approach (when !enable_ept) is that L1 may be
7444 * injected with more page faults than it asked for. This could have
7445 * caused problems, but in practice existing hypervisors don't care.
7446 * To fix this, we will need to emulate the PFEC checking (on the L1
7447 * page tables), using walk_addr(), when injecting PFs to L1.
7448 */
7449 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7450 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7451 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7452 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7453
7454 if (cpu_has_secondary_exec_ctrls()) {
7455 u32 exec_control = vmx_secondary_exec_control(vmx);
7456 if (!vmx->rdtscp_enabled)
7457 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7458 /* Take the following fields only from vmcs12 */
7459 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7460 if (nested_cpu_has(vmcs12,
7461 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7462 exec_control |= vmcs12->secondary_vm_exec_control;
7463
7464 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7465 /*
7466 * Translate L1 physical address to host physical
7467 * address for vmcs02. Keep the page pinned, so this
7468 * physical address remains valid. We keep a reference
7469 * to it so we can release it later.
7470 */
7471 if (vmx->nested.apic_access_page) /* shouldn't happen */
7472 nested_release_page(vmx->nested.apic_access_page);
7473 vmx->nested.apic_access_page =
7474 nested_get_page(vcpu, vmcs12->apic_access_addr);
7475 /*
7476 * If translation failed, no matter: This feature asks
7477 * to exit when accessing the given address, and if it
7478 * can never be accessed, this feature won't do
7479 * anything anyway.
7480 */
7481 if (!vmx->nested.apic_access_page)
7482 exec_control &=
7483 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7484 else
7485 vmcs_write64(APIC_ACCESS_ADDR,
7486 page_to_phys(vmx->nested.apic_access_page));
7487 }
7488
7489 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7490 }
7491
7492
7493 /*
7494 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7495 * Some constant fields are set here by vmx_set_constant_host_state().
7496 * Other fields are different per CPU, and will be set later when
7497 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7498 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007499 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007500
7501 /*
7502 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7503 * entry, but only if the current (host) sp changed from the value
7504 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7505 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7506 * here we just force the write to happen on entry.
7507 */
7508 vmx->host_rsp = 0;
7509
7510 exec_control = vmx_exec_control(vmx); /* L0's desires */
7511 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7512 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7513 exec_control &= ~CPU_BASED_TPR_SHADOW;
7514 exec_control |= vmcs12->cpu_based_vm_exec_control;
7515 /*
7516 * Merging of IO and MSR bitmaps not currently supported.
7517 * Rather, exit every time.
7518 */
7519 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7520 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7521 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7522
7523 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7524
7525 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7526 * bitwise-or of what L1 wants to trap for L2, and what we want to
7527 * trap. Note that CR0.TS also needs updating - we do this later.
7528 */
7529 update_exception_bitmap(vcpu);
7530 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7531 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7532
Nadav Har'El8049d652013-08-05 11:07:06 +03007533 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
7534 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
7535 * bits are further modified by vmx_set_efer() below.
7536 */
7537 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
7538
7539 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
7540 * emulated by vmx_set_efer(), below.
7541 */
7542 vmcs_write32(VM_ENTRY_CONTROLS,
7543 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
7544 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007545 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7546
7547 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
7548 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
7549 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
7550 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7551
7552
7553 set_cr4_guest_host_mask(vmx);
7554
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007555 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7556 vmcs_write64(TSC_OFFSET,
7557 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7558 else
7559 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007560
7561 if (enable_vpid) {
7562 /*
7563 * Trivially support vpid by letting L2s share their parent
7564 * L1's vpid. TODO: move to a more elaborate solution, giving
7565 * each L2 its own vpid and exposing the vpid feature to L1.
7566 */
7567 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7568 vmx_flush_tlb(vcpu);
7569 }
7570
7571 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7572 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007573 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007574 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7575 else
7576 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7577 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7578 vmx_set_efer(vcpu, vcpu->arch.efer);
7579
7580 /*
7581 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7582 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7583 * The CR0_READ_SHADOW is what L2 should have expected to read given
7584 * the specifications by L1; It's not enough to take
7585 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7586 * have more bits than L1 expected.
7587 */
7588 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7589 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7590
7591 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7592 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7593
7594 /* shadow page tables on either EPT or shadow page tables */
7595 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7596 kvm_mmu_reset_context(vcpu);
7597
7598 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7599 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7600}
7601
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007602/*
7603 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7604 * for running an L2 nested guest.
7605 */
7606static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7607{
7608 struct vmcs12 *vmcs12;
7609 struct vcpu_vmx *vmx = to_vmx(vcpu);
7610 int cpu;
7611 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007612 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007613
7614 if (!nested_vmx_check_permission(vcpu) ||
7615 !nested_vmx_check_vmcs12(vcpu))
7616 return 1;
7617
7618 skip_emulated_instruction(vcpu);
7619 vmcs12 = get_vmcs12(vcpu);
7620
Abel Gordon012f83c2013-04-18 14:39:25 +03007621 if (enable_shadow_vmcs)
7622 copy_shadow_to_vmcs12(vmx);
7623
Nadav Har'El7c177932011-05-25 23:12:04 +03007624 /*
7625 * The nested entry process starts with enforcing various prerequisites
7626 * on vmcs12 as required by the Intel SDM, and act appropriately when
7627 * they fail: As the SDM explains, some conditions should cause the
7628 * instruction to fail, while others will cause the instruction to seem
7629 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7630 * To speed up the normal (success) code path, we should avoid checking
7631 * for misconfigurations which will anyway be caught by the processor
7632 * when using the merged vmcs02.
7633 */
7634 if (vmcs12->launch_state == launch) {
7635 nested_vmx_failValid(vcpu,
7636 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7637 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7638 return 1;
7639 }
7640
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007641 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
7642 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7643 return 1;
7644 }
7645
Nadav Har'El7c177932011-05-25 23:12:04 +03007646 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7647 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7648 /*TODO: Also verify bits beyond physical address width are 0*/
7649 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7650 return 1;
7651 }
7652
7653 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7654 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7655 /*TODO: Also verify bits beyond physical address width are 0*/
7656 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7657 return 1;
7658 }
7659
7660 if (vmcs12->vm_entry_msr_load_count > 0 ||
7661 vmcs12->vm_exit_msr_load_count > 0 ||
7662 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007663 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7664 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007665 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7666 return 1;
7667 }
7668
7669 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7670 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7671 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7672 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7673 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7674 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7675 !vmx_control_verify(vmcs12->vm_exit_controls,
7676 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7677 !vmx_control_verify(vmcs12->vm_entry_controls,
7678 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7679 {
7680 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7681 return 1;
7682 }
7683
7684 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7685 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7686 nested_vmx_failValid(vcpu,
7687 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7688 return 1;
7689 }
7690
7691 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7692 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7693 nested_vmx_entry_failure(vcpu, vmcs12,
7694 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7695 return 1;
7696 }
7697 if (vmcs12->vmcs_link_pointer != -1ull) {
7698 nested_vmx_entry_failure(vcpu, vmcs12,
7699 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
7700 return 1;
7701 }
7702
7703 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02007704 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02007705 * are performed on the field for the IA32_EFER MSR:
7706 * - Bits reserved in the IA32_EFER MSR must be 0.
7707 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
7708 * the IA-32e mode guest VM-exit control. It must also be identical
7709 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
7710 * CR0.PG) is 1.
7711 */
7712 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
7713 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
7714 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
7715 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
7716 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
7717 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
7718 nested_vmx_entry_failure(vcpu, vmcs12,
7719 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7720 return 1;
7721 }
7722 }
7723
7724 /*
7725 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
7726 * IA32_EFER MSR must be 0 in the field for that register. In addition,
7727 * the values of the LMA and LME bits in the field must each be that of
7728 * the host address-space size VM-exit control.
7729 */
7730 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
7731 ia32e = (vmcs12->vm_exit_controls &
7732 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
7733 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
7734 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
7735 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
7736 nested_vmx_entry_failure(vcpu, vmcs12,
7737 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7738 return 1;
7739 }
7740 }
7741
7742 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03007743 * We're finally done with prerequisite checking, and can start with
7744 * the nested entry.
7745 */
7746
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007747 vmcs02 = nested_get_current_vmcs02(vmx);
7748 if (!vmcs02)
7749 return -ENOMEM;
7750
7751 enter_guest_mode(vcpu);
7752
7753 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7754
7755 cpu = get_cpu();
7756 vmx->loaded_vmcs = vmcs02;
7757 vmx_vcpu_put(vcpu);
7758 vmx_vcpu_load(vcpu, cpu);
7759 vcpu->cpu = cpu;
7760 put_cpu();
7761
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007762 vmx_segment_cache_clear(vmx);
7763
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007764 vmcs12->launch_state = 1;
7765
7766 prepare_vmcs02(vcpu, vmcs12);
7767
7768 /*
7769 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7770 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7771 * returned as far as L1 is concerned. It will only return (and set
7772 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7773 */
7774 return 1;
7775}
7776
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007777/*
7778 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7779 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7780 * This function returns the new value we should put in vmcs12.guest_cr0.
7781 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7782 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7783 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7784 * didn't trap the bit, because if L1 did, so would L0).
7785 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7786 * been modified by L2, and L1 knows it. So just leave the old value of
7787 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7788 * isn't relevant, because if L0 traps this bit it can set it to anything.
7789 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7790 * changed these bits, and therefore they need to be updated, but L0
7791 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7792 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7793 */
7794static inline unsigned long
7795vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7796{
7797 return
7798 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7799 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7800 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7801 vcpu->arch.cr0_guest_owned_bits));
7802}
7803
7804static inline unsigned long
7805vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7806{
7807 return
7808 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7809 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7810 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7811 vcpu->arch.cr4_guest_owned_bits));
7812}
7813
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007814static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
7815 struct vmcs12 *vmcs12)
7816{
7817 u32 idt_vectoring;
7818 unsigned int nr;
7819
7820 if (vcpu->arch.exception.pending) {
7821 nr = vcpu->arch.exception.nr;
7822 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7823
7824 if (kvm_exception_is_soft(nr)) {
7825 vmcs12->vm_exit_instruction_len =
7826 vcpu->arch.event_exit_inst_len;
7827 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
7828 } else
7829 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
7830
7831 if (vcpu->arch.exception.has_error_code) {
7832 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
7833 vmcs12->idt_vectoring_error_code =
7834 vcpu->arch.exception.error_code;
7835 }
7836
7837 vmcs12->idt_vectoring_info_field = idt_vectoring;
7838 } else if (vcpu->arch.nmi_pending) {
7839 vmcs12->idt_vectoring_info_field =
7840 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
7841 } else if (vcpu->arch.interrupt.pending) {
7842 nr = vcpu->arch.interrupt.nr;
7843 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7844
7845 if (vcpu->arch.interrupt.soft) {
7846 idt_vectoring |= INTR_TYPE_SOFT_INTR;
7847 vmcs12->vm_entry_instruction_len =
7848 vcpu->arch.event_exit_inst_len;
7849 } else
7850 idt_vectoring |= INTR_TYPE_EXT_INTR;
7851
7852 vmcs12->idt_vectoring_info_field = idt_vectoring;
7853 }
7854}
7855
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007856/*
7857 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7858 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7859 * and this function updates it to reflect the changes to the guest state while
7860 * L2 was running (and perhaps made some exits which were handled directly by L0
7861 * without going back to L1), and to reflect the exit reason.
7862 * Note that we do not have to copy here all VMCS fields, just those that
7863 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7864 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7865 * which already writes to vmcs12 directly.
7866 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007867static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007868{
7869 /* update guest state fields: */
7870 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7871 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7872
7873 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7874 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7875 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7876 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7877
7878 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7879 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7880 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7881 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7882 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7883 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7884 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7885 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7886 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7887 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7888 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7889 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7890 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7891 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7892 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7893 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7894 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7895 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7896 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7897 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7898 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7899 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7900 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7901 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7902 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7903 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7904 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7905 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7906 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7907 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7908 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7909 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7910 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7911 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7912 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7913 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7914
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007915 vmcs12->guest_interruptibility_info =
7916 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7917 vmcs12->guest_pending_dbg_exceptions =
7918 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7919
Jan Kiszkac18911a2013-03-13 16:06:41 +01007920 vmcs12->vm_entry_controls =
7921 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
7922 (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
7923
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007924 /* TODO: These cannot have changed unless we have MSR bitmaps and
7925 * the relevant bit asks not to trap the change */
7926 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02007927 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007928 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7929 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7930 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7931 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7932
7933 /* update exit information fields: */
7934
Jan Kiszka957c8972013-02-24 14:11:34 +01007935 vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007936 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7937
7938 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Jan Kiszkac0d1c772013-04-14 12:12:50 +02007939 if ((vmcs12->vm_exit_intr_info &
7940 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
7941 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
7942 vmcs12->vm_exit_intr_error_code =
7943 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007944 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007945 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7946 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7947
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007948 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
7949 /* vm_entry_intr_info_field is cleared on exit. Emulate this
7950 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007951 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007952
7953 /*
7954 * Transfer the event that L0 or L1 may wanted to inject into
7955 * L2 to IDT_VECTORING_INFO_FIELD.
7956 */
7957 vmcs12_save_pending_event(vcpu, vmcs12);
7958 }
7959
7960 /*
7961 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
7962 * preserved above and would only end up incorrectly in L1.
7963 */
7964 vcpu->arch.nmi_injected = false;
7965 kvm_clear_exception_queue(vcpu);
7966 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007967}
7968
7969/*
7970 * A part of what we need to when the nested L2 guest exits and we want to
7971 * run its L1 parent, is to reset L1's guest state to the host state specified
7972 * in vmcs12.
7973 * This function is to be called not only on normal nested exit, but also on
7974 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7975 * Failures During or After Loading Guest State").
7976 * This function should be called when the active VMCS is L1's (vmcs01).
7977 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007978static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
7979 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007980{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08007981 struct kvm_segment seg;
7982
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007983 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7984 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007985 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007986 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7987 else
7988 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7989 vmx_set_efer(vcpu, vcpu->arch.efer);
7990
7991 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7992 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07007993 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007994 /*
7995 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7996 * actually changed, because it depends on the current state of
7997 * fpu_active (which may have changed).
7998 * Note that vmx_set_cr0 refers to efer set above.
7999 */
8000 kvm_set_cr0(vcpu, vmcs12->host_cr0);
8001 /*
8002 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8003 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8004 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8005 */
8006 update_exception_bitmap(vcpu);
8007 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8008 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8009
8010 /*
8011 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8012 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8013 */
8014 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8015 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8016
8017 /* shadow page tables on either EPT or shadow page tables */
8018 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8019 kvm_mmu_reset_context(vcpu);
8020
8021 if (enable_vpid) {
8022 /*
8023 * Trivially support vpid by letting L2s share their parent
8024 * L1's vpid. TODO: move to a more elaborate solution, giving
8025 * each L2 its own vpid and exposing the vpid feature to L1.
8026 */
8027 vmx_flush_tlb(vcpu);
8028 }
8029
8030
8031 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8032 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8033 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8034 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8035 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008036
8037 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
8038 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
8039 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8040 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8041 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008042
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008043 /* Set L1 segment info according to Intel SDM
8044 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8045 seg = (struct kvm_segment) {
8046 .base = 0,
8047 .limit = 0xFFFFFFFF,
8048 .selector = vmcs12->host_cs_selector,
8049 .type = 11,
8050 .present = 1,
8051 .s = 1,
8052 .g = 1
8053 };
8054 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8055 seg.l = 1;
8056 else
8057 seg.db = 1;
8058 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8059 seg = (struct kvm_segment) {
8060 .base = 0,
8061 .limit = 0xFFFFFFFF,
8062 .type = 3,
8063 .present = 1,
8064 .s = 1,
8065 .db = 1,
8066 .g = 1
8067 };
8068 seg.selector = vmcs12->host_ds_selector;
8069 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8070 seg.selector = vmcs12->host_es_selector;
8071 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8072 seg.selector = vmcs12->host_ss_selector;
8073 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8074 seg.selector = vmcs12->host_fs_selector;
8075 seg.base = vmcs12->host_fs_base;
8076 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8077 seg.selector = vmcs12->host_gs_selector;
8078 seg.base = vmcs12->host_gs_base;
8079 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8080 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008081 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008082 .limit = 0x67,
8083 .selector = vmcs12->host_tr_selector,
8084 .type = 11,
8085 .present = 1
8086 };
8087 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8088
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008089 kvm_set_dr(vcpu, 7, 0x400);
8090 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008091}
8092
8093/*
8094 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8095 * and modify vmcs12 to make it see what it would expect to see there if
8096 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8097 */
8098static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
8099{
8100 struct vcpu_vmx *vmx = to_vmx(vcpu);
8101 int cpu;
8102 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8103
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008104 /* trying to cancel vmlaunch/vmresume is a bug */
8105 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8106
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008107 leave_guest_mode(vcpu);
8108 prepare_vmcs12(vcpu, vmcs12);
8109
8110 cpu = get_cpu();
8111 vmx->loaded_vmcs = &vmx->vmcs01;
8112 vmx_vcpu_put(vcpu);
8113 vmx_vcpu_load(vcpu, cpu);
8114 vcpu->cpu = cpu;
8115 put_cpu();
8116
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008117 vmx_segment_cache_clear(vmx);
8118
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008119 /* if no vmcs02 cache requested, remove the one we used */
8120 if (VMCS02_POOL_SIZE == 0)
8121 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8122
8123 load_vmcs12_host_state(vcpu, vmcs12);
8124
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008125 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008126 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8127
8128 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8129 vmx->host_rsp = 0;
8130
8131 /* Unpin physical memory we referred to in vmcs02 */
8132 if (vmx->nested.apic_access_page) {
8133 nested_release_page(vmx->nested.apic_access_page);
8134 vmx->nested.apic_access_page = 0;
8135 }
8136
8137 /*
8138 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8139 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8140 * success or failure flag accordingly.
8141 */
8142 if (unlikely(vmx->fail)) {
8143 vmx->fail = 0;
8144 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8145 } else
8146 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008147 if (enable_shadow_vmcs)
8148 vmx->nested.sync_shadow_vmcs = true;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008149}
8150
Nadav Har'El7c177932011-05-25 23:12:04 +03008151/*
8152 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8153 * 23.7 "VM-entry failures during or after loading guest state" (this also
8154 * lists the acceptable exit-reason and exit-qualification parameters).
8155 * It should only be called before L2 actually succeeded to run, and when
8156 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8157 */
8158static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8159 struct vmcs12 *vmcs12,
8160 u32 reason, unsigned long qualification)
8161{
8162 load_vmcs12_host_state(vcpu, vmcs12);
8163 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8164 vmcs12->exit_qualification = qualification;
8165 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008166 if (enable_shadow_vmcs)
8167 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008168}
8169
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008170static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8171 struct x86_instruction_info *info,
8172 enum x86_intercept_stage stage)
8173{
8174 return X86EMUL_CONTINUE;
8175}
8176
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008177static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008178 .cpu_has_kvm_support = cpu_has_kvm_support,
8179 .disabled_by_bios = vmx_disabled_by_bios,
8180 .hardware_setup = hardware_setup,
8181 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008182 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008183 .hardware_enable = hardware_enable,
8184 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008185 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008186
8187 .vcpu_create = vmx_create_vcpu,
8188 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008189 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008190
Avi Kivity04d2cc72007-09-10 18:10:54 +03008191 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008192 .vcpu_load = vmx_vcpu_load,
8193 .vcpu_put = vmx_vcpu_put,
8194
Jan Kiszkac8639012012-09-21 05:42:55 +02008195 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008196 .get_msr = vmx_get_msr,
8197 .set_msr = vmx_set_msr,
8198 .get_segment_base = vmx_get_segment_base,
8199 .get_segment = vmx_get_segment,
8200 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008201 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008202 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008203 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008204 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008205 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008206 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008207 .set_cr3 = vmx_set_cr3,
8208 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008209 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008210 .get_idt = vmx_get_idt,
8211 .set_idt = vmx_set_idt,
8212 .get_gdt = vmx_get_gdt,
8213 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03008214 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008215 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008216 .get_rflags = vmx_get_rflags,
8217 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008218 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008219 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008220
8221 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008222
Avi Kivity6aa8b732006-12-10 02:21:36 -08008223 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008224 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008225 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008226 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8227 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008228 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008229 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008230 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008231 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008232 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008233 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008234 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008235 .get_nmi_mask = vmx_get_nmi_mask,
8236 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008237 .enable_nmi_window = enable_nmi_window,
8238 .enable_irq_window = enable_irq_window,
8239 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008240 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008241 .vm_has_apicv = vmx_vm_has_apicv,
8242 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8243 .hwapic_irr_update = vmx_hwapic_irr_update,
8244 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008245 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8246 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008247
Izik Eiduscbc94022007-10-25 00:29:55 +02008248 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008249 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008250 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008251
Avi Kivity586f9602010-11-18 13:09:54 +02008252 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008253
Sheng Yang17cc3932010-01-05 19:02:27 +08008254 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008255
8256 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008257
8258 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008259 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008260
8261 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008262
8263 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008264
Joerg Roedel4051b182011-03-25 09:44:49 +01008265 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008266 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008267 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008268 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008269 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008270 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008271
8272 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008273
8274 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008275 .handle_external_intr = vmx_handle_external_intr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008276};
8277
8278static int __init vmx_init(void)
8279{
Yang Zhang8d146952013-01-25 10:18:50 +08008280 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008281
8282 rdmsrl_safe(MSR_EFER, &host_efer);
8283
8284 for (i = 0; i < NR_VMX_MSR; ++i)
8285 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008286
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008287 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008288 if (!vmx_io_bitmap_a)
8289 return -ENOMEM;
8290
Guo Chao2106a542012-06-15 11:31:56 +08008291 r = -ENOMEM;
8292
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008293 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008294 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008295 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008296
Avi Kivity58972972009-02-24 22:26:47 +02008297 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008298 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008299 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008300
Yang Zhang8d146952013-01-25 10:18:50 +08008301 vmx_msr_bitmap_legacy_x2apic =
8302 (unsigned long *)__get_free_page(GFP_KERNEL);
8303 if (!vmx_msr_bitmap_legacy_x2apic)
8304 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008305
Avi Kivity58972972009-02-24 22:26:47 +02008306 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008307 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008308 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008309
Yang Zhang8d146952013-01-25 10:18:50 +08008310 vmx_msr_bitmap_longmode_x2apic =
8311 (unsigned long *)__get_free_page(GFP_KERNEL);
8312 if (!vmx_msr_bitmap_longmode_x2apic)
8313 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008314 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8315 if (!vmx_vmread_bitmap)
8316 goto out5;
8317
8318 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8319 if (!vmx_vmwrite_bitmap)
8320 goto out6;
8321
8322 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8323 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8324 /* shadowed read/write fields */
8325 for (i = 0; i < max_shadow_read_write_fields; i++) {
8326 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8327 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8328 }
8329 /* shadowed read only fields */
8330 for (i = 0; i < max_shadow_read_only_fields; i++)
8331 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008332
He, Qingfdef3ad2007-04-30 09:45:24 +03008333 /*
8334 * Allow direct access to the PC debug port (it is often used for I/O
8335 * delays, but the vmexits simply slow things down).
8336 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008337 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8338 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008339
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008340 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008341
Avi Kivity58972972009-02-24 22:26:47 +02008342 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8343 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008344
Sheng Yang2384d2b2008-01-17 15:14:33 +08008345 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8346
Avi Kivity0ee75be2010-04-28 15:39:01 +03008347 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8348 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008349 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008350 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008351
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008352#ifdef CONFIG_KEXEC
8353 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8354 crash_vmclear_local_loaded_vmcss);
8355#endif
8356
Avi Kivity58972972009-02-24 22:26:47 +02008357 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8358 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8359 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8360 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8361 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8362 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Yang Zhang8d146952013-01-25 10:18:50 +08008363 memcpy(vmx_msr_bitmap_legacy_x2apic,
8364 vmx_msr_bitmap_legacy, PAGE_SIZE);
8365 memcpy(vmx_msr_bitmap_longmode_x2apic,
8366 vmx_msr_bitmap_longmode, PAGE_SIZE);
8367
Yang Zhang01e439b2013-04-11 19:25:12 +08008368 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008369 for (msr = 0x800; msr <= 0x8ff; msr++)
8370 vmx_disable_intercept_msr_read_x2apic(msr);
8371
8372 /* According SDM, in x2apic mode, the whole id reg is used.
8373 * But in KVM, it only use the highest eight bits. Need to
8374 * intercept it */
8375 vmx_enable_intercept_msr_read_x2apic(0x802);
8376 /* TMCCT */
8377 vmx_enable_intercept_msr_read_x2apic(0x839);
8378 /* TPR */
8379 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008380 /* EOI */
8381 vmx_disable_intercept_msr_write_x2apic(0x80b);
8382 /* SELF-IPI */
8383 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008384 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008385
Avi Kivity089d0342009-03-23 18:26:32 +02008386 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008387 kvm_mmu_set_mask_ptes(0ull,
8388 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8389 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8390 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008391 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008392 kvm_enable_tdp();
8393 } else
8394 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008395
He, Qingfdef3ad2007-04-30 09:45:24 +03008396 return 0;
8397
Abel Gordon4607c2d2013-04-18 14:35:55 +03008398out7:
8399 free_page((unsigned long)vmx_vmwrite_bitmap);
8400out6:
8401 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008402out5:
8403 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008404out4:
Avi Kivity58972972009-02-24 22:26:47 +02008405 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008406out3:
8407 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008408out2:
Avi Kivity58972972009-02-24 22:26:47 +02008409 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008410out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008411 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008412out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008413 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008414 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008415}
8416
8417static void __exit vmx_exit(void)
8418{
Yang Zhang8d146952013-01-25 10:18:50 +08008419 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8420 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008421 free_page((unsigned long)vmx_msr_bitmap_legacy);
8422 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008423 free_page((unsigned long)vmx_io_bitmap_b);
8424 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008425 free_page((unsigned long)vmx_vmwrite_bitmap);
8426 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008427
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008428#ifdef CONFIG_KEXEC
8429 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8430 synchronize_rcu();
8431#endif
8432
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008433 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008434}
8435
8436module_init(vmx_init)
8437module_exit(vmx_exit)