blob: d53f57aad5eb712861fe932f82ad8d14fda358df [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020043#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010045#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080046#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010047#include <asm/apic.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020050#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040053#define __ex_clear(x, reg) \
54 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055
Avi Kivity6aa8b732006-12-10 02:21:36 -080056MODULE_AUTHOR("Qumranet");
57MODULE_LICENSE("GPL");
58
Josh Triplette9bda3b2012-03-20 23:33:51 -070059static const struct x86_cpu_id vmx_cpu_id[] = {
60 X86_FEATURE_MATCH(X86_FEATURE_VMX),
61 {}
62};
63MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
64
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070075module_param_named(unrestricted_guest,
76 enable_unrestricted_guest, bool, S_IRUGO);
77
Xudong Hao83c3a332012-05-28 19:33:35 +080078static bool __read_mostly enable_ept_ad_bits = 1;
79module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
80
Avi Kivitya27685c2012-06-12 20:30:18 +030081static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020082module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080085module_param(vmm_exclusive, bool, S_IRUGO);
86
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030088module_param(fasteoi, bool, S_IRUGO);
89
Yang Zhang5a717852013-04-11 19:25:16 +080090static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080091module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080092
Abel Gordonabc4fc52013-04-18 14:35:25 +030093static bool __read_mostly enable_shadow_vmcs = 1;
94module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030095/*
96 * If nested=1, nested virtualization is supported, i.e., guests may use
97 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
98 * use VMX instructions.
99 */
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300101module_param(nested, bool, S_IRUGO);
102
Wanpeng Li20300092014-12-02 19:14:59 +0800103static u64 __read_mostly host_xss;
104
Kai Huang843e4332015-01-28 10:54:28 +0800105static bool __read_mostly enable_pml = 1;
106module_param_named(pml, enable_pml, bool, S_IRUGO);
107
Gleb Natapov50378782013-02-04 16:00:28 +0200108#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
109#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_VM_CR0_ALWAYS_ON \
111 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200112#define KVM_CR4_GUEST_OWNED_BITS \
113 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700114 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200115
Avi Kivitycdc0e242009-12-06 17:21:14 +0200116#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
117#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
118
Avi Kivity78ac8b42010-04-08 18:19:35 +0300119#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
120
Jan Kiszkaf41245002014-03-07 20:03:13 +0100121#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
122
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123/*
124 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
125 * ple_gap: upper bound on the amount of time between two successive
126 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500127 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128 * ple_window: upper bound on the amount of time a guest is allowed to execute
129 * in a PAUSE loop. Tests indicate that most spinlocks are held for
130 * less than 2^12 cycles
131 * Time is measured based on a counter that runs at the same rate as the TSC,
132 * refer SDM volume 3b section 21.6.13 & 22.1.3.
133 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200134#define KVM_VMX_DEFAULT_PLE_GAP 128
135#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
136#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
137#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
138#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
139 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
142module_param(ple_gap, int, S_IRUGO);
143
144static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
145module_param(ple_window, int, S_IRUGO);
146
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200147/* Default doubles per-vcpu window every exit. */
148static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
149module_param(ple_window_grow, int, S_IRUGO);
150
151/* Default resets per-vcpu window every exit to ple_window. */
152static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
153module_param(ple_window_shrink, int, S_IRUGO);
154
155/* Default is to compute the maximum so we can never overflow. */
156static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
157static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
158module_param(ple_window_max, int, S_IRUGO);
159
Avi Kivity83287ea422012-09-16 15:10:57 +0300160extern const ulong vmx_return;
161
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200162#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300163#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300164
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400165struct vmcs {
166 u32 revision_id;
167 u32 abort;
168 char data[0];
169};
170
Nadav Har'Eld462b812011-05-24 15:26:10 +0300171/*
172 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
173 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
174 * loaded on this CPU (so we can clear them if the CPU goes down).
175 */
176struct loaded_vmcs {
177 struct vmcs *vmcs;
178 int cpu;
179 int launched;
180 struct list_head loaded_vmcss_on_cpu_link;
181};
182
Avi Kivity26bb0982009-09-07 11:14:12 +0300183struct shared_msr_entry {
184 unsigned index;
185 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200186 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300187};
188
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300189/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300190 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
191 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
192 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
193 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
194 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
195 * More than one of these structures may exist, if L1 runs multiple L2 guests.
196 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
197 * underlying hardware which will be used to run L2.
198 * This structure is packed to ensure that its layout is identical across
199 * machines (necessary for live migration).
200 * If there are changes in this struct, VMCS12_REVISION must be changed.
201 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300202typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203struct __packed vmcs12 {
204 /* According to the Intel spec, a VMCS region must start with the
205 * following two fields. Then follow implementation-specific data.
206 */
207 u32 revision_id;
208 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300209
Nadav Har'El27d6c862011-05-25 23:06:59 +0300210 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
211 u32 padding[7]; /* room for future expansion */
212
Nadav Har'El22bd0352011-05-25 23:05:57 +0300213 u64 io_bitmap_a;
214 u64 io_bitmap_b;
215 u64 msr_bitmap;
216 u64 vm_exit_msr_store_addr;
217 u64 vm_exit_msr_load_addr;
218 u64 vm_entry_msr_load_addr;
219 u64 tsc_offset;
220 u64 virtual_apic_page_addr;
221 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800222 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800224 u64 eoi_exit_bitmap0;
225 u64 eoi_exit_bitmap1;
226 u64 eoi_exit_bitmap2;
227 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800228 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300229 u64 guest_physical_address;
230 u64 vmcs_link_pointer;
231 u64 guest_ia32_debugctl;
232 u64 guest_ia32_pat;
233 u64 guest_ia32_efer;
234 u64 guest_ia32_perf_global_ctrl;
235 u64 guest_pdptr0;
236 u64 guest_pdptr1;
237 u64 guest_pdptr2;
238 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100239 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300240 u64 host_ia32_pat;
241 u64 host_ia32_efer;
242 u64 host_ia32_perf_global_ctrl;
243 u64 padding64[8]; /* room for future expansion */
244 /*
245 * To allow migration of L1 (complete with its L2 guests) between
246 * machines of different natural widths (32 or 64 bit), we cannot have
247 * unsigned long fields with no explict size. We use u64 (aliased
248 * natural_width) instead. Luckily, x86 is little-endian.
249 */
250 natural_width cr0_guest_host_mask;
251 natural_width cr4_guest_host_mask;
252 natural_width cr0_read_shadow;
253 natural_width cr4_read_shadow;
254 natural_width cr3_target_value0;
255 natural_width cr3_target_value1;
256 natural_width cr3_target_value2;
257 natural_width cr3_target_value3;
258 natural_width exit_qualification;
259 natural_width guest_linear_address;
260 natural_width guest_cr0;
261 natural_width guest_cr3;
262 natural_width guest_cr4;
263 natural_width guest_es_base;
264 natural_width guest_cs_base;
265 natural_width guest_ss_base;
266 natural_width guest_ds_base;
267 natural_width guest_fs_base;
268 natural_width guest_gs_base;
269 natural_width guest_ldtr_base;
270 natural_width guest_tr_base;
271 natural_width guest_gdtr_base;
272 natural_width guest_idtr_base;
273 natural_width guest_dr7;
274 natural_width guest_rsp;
275 natural_width guest_rip;
276 natural_width guest_rflags;
277 natural_width guest_pending_dbg_exceptions;
278 natural_width guest_sysenter_esp;
279 natural_width guest_sysenter_eip;
280 natural_width host_cr0;
281 natural_width host_cr3;
282 natural_width host_cr4;
283 natural_width host_fs_base;
284 natural_width host_gs_base;
285 natural_width host_tr_base;
286 natural_width host_gdtr_base;
287 natural_width host_idtr_base;
288 natural_width host_ia32_sysenter_esp;
289 natural_width host_ia32_sysenter_eip;
290 natural_width host_rsp;
291 natural_width host_rip;
292 natural_width paddingl[8]; /* room for future expansion */
293 u32 pin_based_vm_exec_control;
294 u32 cpu_based_vm_exec_control;
295 u32 exception_bitmap;
296 u32 page_fault_error_code_mask;
297 u32 page_fault_error_code_match;
298 u32 cr3_target_count;
299 u32 vm_exit_controls;
300 u32 vm_exit_msr_store_count;
301 u32 vm_exit_msr_load_count;
302 u32 vm_entry_controls;
303 u32 vm_entry_msr_load_count;
304 u32 vm_entry_intr_info_field;
305 u32 vm_entry_exception_error_code;
306 u32 vm_entry_instruction_len;
307 u32 tpr_threshold;
308 u32 secondary_vm_exec_control;
309 u32 vm_instruction_error;
310 u32 vm_exit_reason;
311 u32 vm_exit_intr_info;
312 u32 vm_exit_intr_error_code;
313 u32 idt_vectoring_info_field;
314 u32 idt_vectoring_error_code;
315 u32 vm_exit_instruction_len;
316 u32 vmx_instruction_info;
317 u32 guest_es_limit;
318 u32 guest_cs_limit;
319 u32 guest_ss_limit;
320 u32 guest_ds_limit;
321 u32 guest_fs_limit;
322 u32 guest_gs_limit;
323 u32 guest_ldtr_limit;
324 u32 guest_tr_limit;
325 u32 guest_gdtr_limit;
326 u32 guest_idtr_limit;
327 u32 guest_es_ar_bytes;
328 u32 guest_cs_ar_bytes;
329 u32 guest_ss_ar_bytes;
330 u32 guest_ds_ar_bytes;
331 u32 guest_fs_ar_bytes;
332 u32 guest_gs_ar_bytes;
333 u32 guest_ldtr_ar_bytes;
334 u32 guest_tr_ar_bytes;
335 u32 guest_interruptibility_info;
336 u32 guest_activity_state;
337 u32 guest_sysenter_cs;
338 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100339 u32 vmx_preemption_timer_value;
340 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300341 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800342 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 guest_es_selector;
344 u16 guest_cs_selector;
345 u16 guest_ss_selector;
346 u16 guest_ds_selector;
347 u16 guest_fs_selector;
348 u16 guest_gs_selector;
349 u16 guest_ldtr_selector;
350 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800351 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300352 u16 host_es_selector;
353 u16 host_cs_selector;
354 u16 host_ss_selector;
355 u16 host_ds_selector;
356 u16 host_fs_selector;
357 u16 host_gs_selector;
358 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300359};
360
361/*
362 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
363 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
364 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
365 */
366#define VMCS12_REVISION 0x11e57ed0
367
368/*
369 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
370 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
371 * current implementation, 4K are reserved to avoid future complications.
372 */
373#define VMCS12_SIZE 0x1000
374
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300375/* Used to remember the last vmcs02 used for some recently used vmcs12s */
376struct vmcs02_list {
377 struct list_head list;
378 gpa_t vmptr;
379 struct loaded_vmcs vmcs02;
380};
381
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300382/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300383 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
384 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
385 */
386struct nested_vmx {
387 /* Has the level1 guest done vmxon? */
388 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400389 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300390
391 /* The guest-physical address of the current VMCS L1 keeps for L2 */
392 gpa_t current_vmptr;
393 /* The host-usable pointer to the above */
394 struct page *current_vmcs12_page;
395 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300396 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300397 /*
398 * Indicates if the shadow vmcs must be updated with the
399 * data hold by vmcs12
400 */
401 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402
403 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
404 struct list_head vmcs02_pool;
405 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300406 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300407 /* L2 must run next, and mustn't decide to exit to L1. */
408 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300409 /*
410 * Guest pages referred to in vmcs02 with host-physical pointers, so
411 * we must keep them pinned while L2 runs.
412 */
413 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800414 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800415 struct page *pi_desc_page;
416 struct pi_desc *pi_desc;
417 bool pi_pending;
418 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800419 u64 msr_ia32_feature_control;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100420
421 struct hrtimer preemption_timer;
422 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200423
424 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
425 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800426
427 u32 nested_vmx_procbased_ctls_low;
428 u32 nested_vmx_procbased_ctls_high;
429 u32 nested_vmx_true_procbased_ctls_low;
430 u32 nested_vmx_secondary_ctls_low;
431 u32 nested_vmx_secondary_ctls_high;
432 u32 nested_vmx_pinbased_ctls_low;
433 u32 nested_vmx_pinbased_ctls_high;
434 u32 nested_vmx_exit_ctls_low;
435 u32 nested_vmx_exit_ctls_high;
436 u32 nested_vmx_true_exit_ctls_low;
437 u32 nested_vmx_entry_ctls_low;
438 u32 nested_vmx_entry_ctls_high;
439 u32 nested_vmx_true_entry_ctls_low;
440 u32 nested_vmx_misc_low;
441 u32 nested_vmx_misc_high;
442 u32 nested_vmx_ept_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300443};
444
Yang Zhang01e439b2013-04-11 19:25:12 +0800445#define POSTED_INTR_ON 0
446/* Posted-Interrupt Descriptor */
447struct pi_desc {
448 u32 pir[8]; /* Posted interrupt requested */
449 u32 control; /* bit 0 of control is outstanding notification bit */
450 u32 rsvd[7];
451} __aligned(64);
452
Yang Zhanga20ed542013-04-11 19:25:15 +0800453static bool pi_test_and_set_on(struct pi_desc *pi_desc)
454{
455 return test_and_set_bit(POSTED_INTR_ON,
456 (unsigned long *)&pi_desc->control);
457}
458
459static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
460{
461 return test_and_clear_bit(POSTED_INTR_ON,
462 (unsigned long *)&pi_desc->control);
463}
464
465static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
466{
467 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
468}
469
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400470struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000471 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300472 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300473 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200474 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300475 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200476 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200477 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300478 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400479 int nmsrs;
480 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800481 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400482#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300483 u64 msr_host_kernel_gs_base;
484 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400485#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200486 u32 vm_entry_controls_shadow;
487 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300488 /*
489 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
490 * non-nested (L1) guest, it always points to vmcs01. For a nested
491 * guest (L2), it points to a different VMCS.
492 */
493 struct loaded_vmcs vmcs01;
494 struct loaded_vmcs *loaded_vmcs;
495 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300496 struct msr_autoload {
497 unsigned nr;
498 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
499 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
500 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400501 struct {
502 int loaded;
503 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300504#ifdef CONFIG_X86_64
505 u16 ds_sel, es_sel;
506#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200507 int gs_ldt_reload_needed;
508 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000509 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700510 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400511 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200512 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300513 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300514 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300515 struct kvm_segment segs[8];
516 } rmode;
517 struct {
518 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300519 struct kvm_save_segment {
520 u16 selector;
521 unsigned long base;
522 u32 limit;
523 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300524 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300525 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800526 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300527 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200528
529 /* Support for vnmi-less CPUs */
530 int soft_vnmi_blocked;
531 ktime_t entry_time;
532 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800533 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800534
535 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300536
Yang Zhang01e439b2013-04-11 19:25:12 +0800537 /* Posted interrupt descriptor */
538 struct pi_desc pi_desc;
539
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300540 /* Support for a guest hypervisor (nested VMX) */
541 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200542
543 /* Dynamic PLE window. */
544 int ple_window;
545 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800546
547 /* Support for PML */
548#define PML_ENTITY_NUM 512
549 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550};
551
Avi Kivity2fb92db2011-04-27 19:42:18 +0300552enum segment_cache_field {
553 SEG_FIELD_SEL = 0,
554 SEG_FIELD_BASE = 1,
555 SEG_FIELD_LIMIT = 2,
556 SEG_FIELD_AR = 3,
557
558 SEG_FIELD_NR = 4
559};
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
562{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564}
565
Nadav Har'El22bd0352011-05-25 23:05:57 +0300566#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
567#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
568#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
569 [number##_HIGH] = VMCS12_OFFSET(name)+4
570
Abel Gordon4607c2d2013-04-18 14:35:55 +0300571
Bandan Dasfe2b2012014-04-21 15:20:14 -0400572static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300573 /*
574 * We do NOT shadow fields that are modified when L0
575 * traps and emulates any vmx instruction (e.g. VMPTRLD,
576 * VMXON...) executed by L1.
577 * For example, VM_INSTRUCTION_ERROR is read
578 * by L1 if a vmx instruction fails (part of the error path).
579 * Note the code assumes this logic. If for some reason
580 * we start shadowing these fields then we need to
581 * force a shadow sync when L0 emulates vmx instructions
582 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
583 * by nested_vmx_failValid)
584 */
585 VM_EXIT_REASON,
586 VM_EXIT_INTR_INFO,
587 VM_EXIT_INSTRUCTION_LEN,
588 IDT_VECTORING_INFO_FIELD,
589 IDT_VECTORING_ERROR_CODE,
590 VM_EXIT_INTR_ERROR_CODE,
591 EXIT_QUALIFICATION,
592 GUEST_LINEAR_ADDRESS,
593 GUEST_PHYSICAL_ADDRESS
594};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400595static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300596 ARRAY_SIZE(shadow_read_only_fields);
597
Bandan Dasfe2b2012014-04-21 15:20:14 -0400598static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800599 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300600 GUEST_RIP,
601 GUEST_RSP,
602 GUEST_CR0,
603 GUEST_CR3,
604 GUEST_CR4,
605 GUEST_INTERRUPTIBILITY_INFO,
606 GUEST_RFLAGS,
607 GUEST_CS_SELECTOR,
608 GUEST_CS_AR_BYTES,
609 GUEST_CS_LIMIT,
610 GUEST_CS_BASE,
611 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100612 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300613 CR0_GUEST_HOST_MASK,
614 CR0_READ_SHADOW,
615 CR4_READ_SHADOW,
616 TSC_OFFSET,
617 EXCEPTION_BITMAP,
618 CPU_BASED_VM_EXEC_CONTROL,
619 VM_ENTRY_EXCEPTION_ERROR_CODE,
620 VM_ENTRY_INTR_INFO_FIELD,
621 VM_ENTRY_INSTRUCTION_LEN,
622 VM_ENTRY_EXCEPTION_ERROR_CODE,
623 HOST_FS_BASE,
624 HOST_GS_BASE,
625 HOST_FS_SELECTOR,
626 HOST_GS_SELECTOR
627};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400628static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300629 ARRAY_SIZE(shadow_read_write_fields);
630
Mathias Krause772e0312012-08-30 01:30:19 +0200631static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300632 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800633 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300634 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
635 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
636 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
637 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
638 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
639 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
640 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
641 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800642 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300643 FIELD(HOST_ES_SELECTOR, host_es_selector),
644 FIELD(HOST_CS_SELECTOR, host_cs_selector),
645 FIELD(HOST_SS_SELECTOR, host_ss_selector),
646 FIELD(HOST_DS_SELECTOR, host_ds_selector),
647 FIELD(HOST_FS_SELECTOR, host_fs_selector),
648 FIELD(HOST_GS_SELECTOR, host_gs_selector),
649 FIELD(HOST_TR_SELECTOR, host_tr_selector),
650 FIELD64(IO_BITMAP_A, io_bitmap_a),
651 FIELD64(IO_BITMAP_B, io_bitmap_b),
652 FIELD64(MSR_BITMAP, msr_bitmap),
653 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
654 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
655 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
656 FIELD64(TSC_OFFSET, tsc_offset),
657 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
658 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800659 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300660 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800661 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
662 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
663 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
664 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800665 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300666 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
667 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
668 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
669 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
670 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
671 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
672 FIELD64(GUEST_PDPTR0, guest_pdptr0),
673 FIELD64(GUEST_PDPTR1, guest_pdptr1),
674 FIELD64(GUEST_PDPTR2, guest_pdptr2),
675 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100676 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300677 FIELD64(HOST_IA32_PAT, host_ia32_pat),
678 FIELD64(HOST_IA32_EFER, host_ia32_efer),
679 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
680 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
681 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
682 FIELD(EXCEPTION_BITMAP, exception_bitmap),
683 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
684 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
685 FIELD(CR3_TARGET_COUNT, cr3_target_count),
686 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
687 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
688 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
689 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
690 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
691 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
692 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
693 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
694 FIELD(TPR_THRESHOLD, tpr_threshold),
695 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
696 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
697 FIELD(VM_EXIT_REASON, vm_exit_reason),
698 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
699 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
700 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
701 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
702 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
703 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
704 FIELD(GUEST_ES_LIMIT, guest_es_limit),
705 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
706 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
707 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
708 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
709 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
710 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
711 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
712 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
713 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
714 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
715 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
716 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
717 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
718 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
719 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
720 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
721 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
722 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
723 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
724 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
725 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100726 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300727 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
728 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
729 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
730 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
731 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
732 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
733 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
734 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
735 FIELD(EXIT_QUALIFICATION, exit_qualification),
736 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
737 FIELD(GUEST_CR0, guest_cr0),
738 FIELD(GUEST_CR3, guest_cr3),
739 FIELD(GUEST_CR4, guest_cr4),
740 FIELD(GUEST_ES_BASE, guest_es_base),
741 FIELD(GUEST_CS_BASE, guest_cs_base),
742 FIELD(GUEST_SS_BASE, guest_ss_base),
743 FIELD(GUEST_DS_BASE, guest_ds_base),
744 FIELD(GUEST_FS_BASE, guest_fs_base),
745 FIELD(GUEST_GS_BASE, guest_gs_base),
746 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
747 FIELD(GUEST_TR_BASE, guest_tr_base),
748 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
749 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
750 FIELD(GUEST_DR7, guest_dr7),
751 FIELD(GUEST_RSP, guest_rsp),
752 FIELD(GUEST_RIP, guest_rip),
753 FIELD(GUEST_RFLAGS, guest_rflags),
754 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
755 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
756 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
757 FIELD(HOST_CR0, host_cr0),
758 FIELD(HOST_CR3, host_cr3),
759 FIELD(HOST_CR4, host_cr4),
760 FIELD(HOST_FS_BASE, host_fs_base),
761 FIELD(HOST_GS_BASE, host_gs_base),
762 FIELD(HOST_TR_BASE, host_tr_base),
763 FIELD(HOST_GDTR_BASE, host_gdtr_base),
764 FIELD(HOST_IDTR_BASE, host_idtr_base),
765 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
766 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
767 FIELD(HOST_RSP, host_rsp),
768 FIELD(HOST_RIP, host_rip),
769};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770
771static inline short vmcs_field_to_offset(unsigned long field)
772{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100773 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
774
775 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
776 vmcs_field_to_offset_table[field] == 0)
777 return -ENOENT;
778
Nadav Har'El22bd0352011-05-25 23:05:57 +0300779 return vmcs_field_to_offset_table[field];
780}
781
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300782static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
783{
784 return to_vmx(vcpu)->nested.current_vmcs12;
785}
786
787static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
788{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200789 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800790 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300791 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800792
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300793 return page;
794}
795
796static void nested_release_page(struct page *page)
797{
798 kvm_release_page_dirty(page);
799}
800
801static void nested_release_page_clean(struct page *page)
802{
803 kvm_release_page_clean(page);
804}
805
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300806static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800807static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800808static void kvm_cpu_vmxon(u64 addr);
809static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100810static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800811static bool vmx_xsaves_supported(void);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200812static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200813static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300814static void vmx_set_segment(struct kvm_vcpu *vcpu,
815 struct kvm_segment *var, int seg);
816static void vmx_get_segment(struct kvm_vcpu *vcpu,
817 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200818static bool guest_state_valid(struct kvm_vcpu *vcpu);
819static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800820static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300821static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300822static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800823static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300824
Avi Kivity6aa8b732006-12-10 02:21:36 -0800825static DEFINE_PER_CPU(struct vmcs *, vmxarea);
826static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300827/*
828 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
829 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
830 */
831static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300832static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800833
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200834static unsigned long *vmx_io_bitmap_a;
835static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200836static unsigned long *vmx_msr_bitmap_legacy;
837static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800838static unsigned long *vmx_msr_bitmap_legacy_x2apic;
839static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800840static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300841static unsigned long *vmx_vmread_bitmap;
842static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300843
Avi Kivity110312c2010-12-21 12:54:20 +0200844static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200845static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200846
Sheng Yang2384d2b2008-01-17 15:14:33 +0800847static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
848static DEFINE_SPINLOCK(vmx_vpid_lock);
849
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300850static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800851 int size;
852 int order;
853 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300854 u32 pin_based_exec_ctrl;
855 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800856 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300857 u32 vmexit_ctrl;
858 u32 vmentry_ctrl;
859} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860
Hannes Ederefff9e52008-11-28 17:02:06 +0100861static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800862 u32 ept;
863 u32 vpid;
864} vmx_capability;
865
Avi Kivity6aa8b732006-12-10 02:21:36 -0800866#define VMX_SEGMENT_FIELD(seg) \
867 [VCPU_SREG_##seg] = { \
868 .selector = GUEST_##seg##_SELECTOR, \
869 .base = GUEST_##seg##_BASE, \
870 .limit = GUEST_##seg##_LIMIT, \
871 .ar_bytes = GUEST_##seg##_AR_BYTES, \
872 }
873
Mathias Krause772e0312012-08-30 01:30:19 +0200874static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800875 unsigned selector;
876 unsigned base;
877 unsigned limit;
878 unsigned ar_bytes;
879} kvm_vmx_segment_fields[] = {
880 VMX_SEGMENT_FIELD(CS),
881 VMX_SEGMENT_FIELD(DS),
882 VMX_SEGMENT_FIELD(ES),
883 VMX_SEGMENT_FIELD(FS),
884 VMX_SEGMENT_FIELD(GS),
885 VMX_SEGMENT_FIELD(SS),
886 VMX_SEGMENT_FIELD(TR),
887 VMX_SEGMENT_FIELD(LDTR),
888};
889
Avi Kivity26bb0982009-09-07 11:14:12 +0300890static u64 host_efer;
891
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300892static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
893
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300894/*
Brian Gerst8c065852010-07-17 09:03:26 -0400895 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300896 * away by decrementing the array size.
897 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800898static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800899#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300900 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800901#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400902 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800903};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800904
Gui Jianfeng31299942010-03-15 17:29:09 +0800905static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800906{
907 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
908 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100909 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800910}
911
Gui Jianfeng31299942010-03-15 17:29:09 +0800912static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300913{
914 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
915 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100916 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300917}
918
Gui Jianfeng31299942010-03-15 17:29:09 +0800919static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500920{
921 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
922 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100923 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500924}
925
Gui Jianfeng31299942010-03-15 17:29:09 +0800926static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800927{
928 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
929 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
930}
931
Gui Jianfeng31299942010-03-15 17:29:09 +0800932static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800933{
934 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
935 INTR_INFO_VALID_MASK)) ==
936 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
937}
938
Gui Jianfeng31299942010-03-15 17:29:09 +0800939static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800940{
Sheng Yang04547152009-04-01 15:52:31 +0800941 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800942}
943
Gui Jianfeng31299942010-03-15 17:29:09 +0800944static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800945{
Sheng Yang04547152009-04-01 15:52:31 +0800946 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800947}
948
Paolo Bonzini35754c92015-07-29 12:05:37 +0200949static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800950{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200951 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800952}
953
Gui Jianfeng31299942010-03-15 17:29:09 +0800954static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800955{
Sheng Yang04547152009-04-01 15:52:31 +0800956 return vmcs_config.cpu_based_exec_ctrl &
957 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800958}
959
Avi Kivity774ead32007-12-26 13:57:04 +0200960static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800961{
Sheng Yang04547152009-04-01 15:52:31 +0800962 return vmcs_config.cpu_based_2nd_exec_ctrl &
963 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
964}
965
Yang Zhang8d146952013-01-25 10:18:50 +0800966static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
967{
968 return vmcs_config.cpu_based_2nd_exec_ctrl &
969 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
970}
971
Yang Zhang83d4c282013-01-25 10:18:49 +0800972static inline bool cpu_has_vmx_apic_register_virt(void)
973{
974 return vmcs_config.cpu_based_2nd_exec_ctrl &
975 SECONDARY_EXEC_APIC_REGISTER_VIRT;
976}
977
Yang Zhangc7c9c562013-01-25 10:18:51 +0800978static inline bool cpu_has_vmx_virtual_intr_delivery(void)
979{
980 return vmcs_config.cpu_based_2nd_exec_ctrl &
981 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
982}
983
Yang Zhang01e439b2013-04-11 19:25:12 +0800984static inline bool cpu_has_vmx_posted_intr(void)
985{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +0200986 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
987 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +0800988}
989
990static inline bool cpu_has_vmx_apicv(void)
991{
992 return cpu_has_vmx_apic_register_virt() &&
993 cpu_has_vmx_virtual_intr_delivery() &&
994 cpu_has_vmx_posted_intr();
995}
996
Sheng Yang04547152009-04-01 15:52:31 +0800997static inline bool cpu_has_vmx_flexpriority(void)
998{
999 return cpu_has_vmx_tpr_shadow() &&
1000 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001001}
1002
Marcelo Tosattie7997942009-06-11 12:07:40 -03001003static inline bool cpu_has_vmx_ept_execute_only(void)
1004{
Gui Jianfeng31299942010-03-15 17:29:09 +08001005 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001006}
1007
Marcelo Tosattie7997942009-06-11 12:07:40 -03001008static inline bool cpu_has_vmx_ept_2m_page(void)
1009{
Gui Jianfeng31299942010-03-15 17:29:09 +08001010 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001011}
1012
Sheng Yang878403b2010-01-05 19:02:29 +08001013static inline bool cpu_has_vmx_ept_1g_page(void)
1014{
Gui Jianfeng31299942010-03-15 17:29:09 +08001015 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001016}
1017
Sheng Yang4bc9b982010-06-02 14:05:24 +08001018static inline bool cpu_has_vmx_ept_4levels(void)
1019{
1020 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1021}
1022
Xudong Hao83c3a332012-05-28 19:33:35 +08001023static inline bool cpu_has_vmx_ept_ad_bits(void)
1024{
1025 return vmx_capability.ept & VMX_EPT_AD_BIT;
1026}
1027
Gui Jianfeng31299942010-03-15 17:29:09 +08001028static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001029{
Gui Jianfeng31299942010-03-15 17:29:09 +08001030 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001031}
1032
Gui Jianfeng31299942010-03-15 17:29:09 +08001033static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001034{
Gui Jianfeng31299942010-03-15 17:29:09 +08001035 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001036}
1037
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001038static inline bool cpu_has_vmx_invvpid_single(void)
1039{
1040 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1041}
1042
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001043static inline bool cpu_has_vmx_invvpid_global(void)
1044{
1045 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1046}
1047
Gui Jianfeng31299942010-03-15 17:29:09 +08001048static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001049{
Sheng Yang04547152009-04-01 15:52:31 +08001050 return vmcs_config.cpu_based_2nd_exec_ctrl &
1051 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001055{
1056 return vmcs_config.cpu_based_2nd_exec_ctrl &
1057 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001061{
1062 return vmcs_config.cpu_based_2nd_exec_ctrl &
1063 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1064}
1065
Paolo Bonzini35754c92015-07-29 12:05:37 +02001066static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001067{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001068 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001069}
1070
Gui Jianfeng31299942010-03-15 17:29:09 +08001071static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001072{
Sheng Yang04547152009-04-01 15:52:31 +08001073 return vmcs_config.cpu_based_2nd_exec_ctrl &
1074 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001075}
1076
Gui Jianfeng31299942010-03-15 17:29:09 +08001077static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001078{
1079 return vmcs_config.cpu_based_2nd_exec_ctrl &
1080 SECONDARY_EXEC_RDTSCP;
1081}
1082
Mao, Junjiead756a12012-07-02 01:18:48 +00001083static inline bool cpu_has_vmx_invpcid(void)
1084{
1085 return vmcs_config.cpu_based_2nd_exec_ctrl &
1086 SECONDARY_EXEC_ENABLE_INVPCID;
1087}
1088
Gui Jianfeng31299942010-03-15 17:29:09 +08001089static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001090{
1091 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1092}
1093
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001094static inline bool cpu_has_vmx_wbinvd_exit(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_WBINVD_EXITING;
1098}
1099
Abel Gordonabc4fc52013-04-18 14:35:25 +03001100static inline bool cpu_has_vmx_shadow_vmcs(void)
1101{
1102 u64 vmx_msr;
1103 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1104 /* check if the cpu supports writing r/o exit information fields */
1105 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1106 return false;
1107
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_SHADOW_VMCS;
1110}
1111
Kai Huang843e4332015-01-28 10:54:28 +08001112static inline bool cpu_has_vmx_pml(void)
1113{
1114 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1115}
1116
Sheng Yang04547152009-04-01 15:52:31 +08001117static inline bool report_flexpriority(void)
1118{
1119 return flexpriority_enabled;
1120}
1121
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001122static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1123{
1124 return vmcs12->cpu_based_vm_exec_control & bit;
1125}
1126
1127static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1128{
1129 return (vmcs12->cpu_based_vm_exec_control &
1130 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1131 (vmcs12->secondary_vm_exec_control & bit);
1132}
1133
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001134static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001135{
1136 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1137}
1138
Jan Kiszkaf41245002014-03-07 20:03:13 +01001139static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1140{
1141 return vmcs12->pin_based_vm_exec_control &
1142 PIN_BASED_VMX_PREEMPTION_TIMER;
1143}
1144
Nadav Har'El155a97a2013-08-05 11:07:16 +03001145static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1146{
1147 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1148}
1149
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001150static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1151{
1152 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1153 vmx_xsaves_supported();
1154}
1155
Wincy Vanf2b93282015-02-03 23:56:03 +08001156static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1157{
1158 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1159}
1160
Wincy Van82f0dd42015-02-03 23:57:18 +08001161static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1162{
1163 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1164}
1165
Wincy Van608406e2015-02-03 23:57:51 +08001166static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1167{
1168 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1169}
1170
Wincy Van705699a2015-02-03 23:58:17 +08001171static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1172{
1173 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1174}
1175
Nadav Har'El644d7112011-05-25 23:12:35 +03001176static inline bool is_exception(u32 intr_info)
1177{
1178 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1179 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1180}
1181
Jan Kiszka533558b2014-01-04 18:47:20 +01001182static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1183 u32 exit_intr_info,
1184 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001185static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1186 struct vmcs12 *vmcs12,
1187 u32 reason, unsigned long qualification);
1188
Rusty Russell8b9cf982007-07-30 16:31:43 +10001189static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001190{
1191 int i;
1192
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001193 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001194 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001195 return i;
1196 return -1;
1197}
1198
Sheng Yang2384d2b2008-01-17 15:14:33 +08001199static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1200{
1201 struct {
1202 u64 vpid : 16;
1203 u64 rsvd : 48;
1204 u64 gva;
1205 } operand = { vpid, 0, gva };
1206
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001207 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001208 /* CF==1 or ZF==1 --> rc = -1 */
1209 "; ja 1f ; ud2 ; 1:"
1210 : : "a"(&operand), "c"(ext) : "cc", "memory");
1211}
1212
Sheng Yang14394422008-04-28 12:24:45 +08001213static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1214{
1215 struct {
1216 u64 eptp, gpa;
1217 } operand = {eptp, gpa};
1218
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001219 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001220 /* CF==1 or ZF==1 --> rc = -1 */
1221 "; ja 1f ; ud2 ; 1:\n"
1222 : : "a" (&operand), "c" (ext) : "cc", "memory");
1223}
1224
Avi Kivity26bb0982009-09-07 11:14:12 +03001225static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001226{
1227 int i;
1228
Rusty Russell8b9cf982007-07-30 16:31:43 +10001229 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001230 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001231 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001232 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001233}
1234
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235static void vmcs_clear(struct vmcs *vmcs)
1236{
1237 u64 phys_addr = __pa(vmcs);
1238 u8 error;
1239
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001240 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001241 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001242 : "cc", "memory");
1243 if (error)
1244 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1245 vmcs, phys_addr);
1246}
1247
Nadav Har'Eld462b812011-05-24 15:26:10 +03001248static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1249{
1250 vmcs_clear(loaded_vmcs->vmcs);
1251 loaded_vmcs->cpu = -1;
1252 loaded_vmcs->launched = 0;
1253}
1254
Dongxiao Xu7725b892010-05-11 18:29:38 +08001255static void vmcs_load(struct vmcs *vmcs)
1256{
1257 u64 phys_addr = __pa(vmcs);
1258 u8 error;
1259
1260 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001261 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001262 : "cc", "memory");
1263 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001264 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001265 vmcs, phys_addr);
1266}
1267
Dave Young2965faa2015-09-09 15:38:55 -07001268#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001269/*
1270 * This bitmap is used to indicate whether the vmclear
1271 * operation is enabled on all cpus. All disabled by
1272 * default.
1273 */
1274static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1275
1276static inline void crash_enable_local_vmclear(int cpu)
1277{
1278 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1279}
1280
1281static inline void crash_disable_local_vmclear(int cpu)
1282{
1283 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1284}
1285
1286static inline int crash_local_vmclear_enabled(int cpu)
1287{
1288 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1289}
1290
1291static void crash_vmclear_local_loaded_vmcss(void)
1292{
1293 int cpu = raw_smp_processor_id();
1294 struct loaded_vmcs *v;
1295
1296 if (!crash_local_vmclear_enabled(cpu))
1297 return;
1298
1299 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1300 loaded_vmcss_on_cpu_link)
1301 vmcs_clear(v->vmcs);
1302}
1303#else
1304static inline void crash_enable_local_vmclear(int cpu) { }
1305static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001306#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001307
Nadav Har'Eld462b812011-05-24 15:26:10 +03001308static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001310 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001311 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001312
Nadav Har'Eld462b812011-05-24 15:26:10 +03001313 if (loaded_vmcs->cpu != cpu)
1314 return; /* vcpu migration can race with cpu offline */
1315 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001317 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001318 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001319
1320 /*
1321 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1322 * is before setting loaded_vmcs->vcpu to -1 which is done in
1323 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1324 * then adds the vmcs into percpu list before it is deleted.
1325 */
1326 smp_wmb();
1327
Nadav Har'Eld462b812011-05-24 15:26:10 +03001328 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001329 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001330}
1331
Nadav Har'Eld462b812011-05-24 15:26:10 +03001332static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001333{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001334 int cpu = loaded_vmcs->cpu;
1335
1336 if (cpu != -1)
1337 smp_call_function_single(cpu,
1338 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001339}
1340
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001341static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001342{
1343 if (vmx->vpid == 0)
1344 return;
1345
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001346 if (cpu_has_vmx_invvpid_single())
1347 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001348}
1349
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001350static inline void vpid_sync_vcpu_global(void)
1351{
1352 if (cpu_has_vmx_invvpid_global())
1353 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1354}
1355
1356static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1357{
1358 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001359 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001360 else
1361 vpid_sync_vcpu_global();
1362}
1363
Sheng Yang14394422008-04-28 12:24:45 +08001364static inline void ept_sync_global(void)
1365{
1366 if (cpu_has_vmx_invept_global())
1367 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1368}
1369
1370static inline void ept_sync_context(u64 eptp)
1371{
Avi Kivity089d0342009-03-23 18:26:32 +02001372 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001373 if (cpu_has_vmx_invept_context())
1374 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1375 else
1376 ept_sync_global();
1377 }
1378}
1379
Avi Kivity96304212011-05-15 10:13:13 -04001380static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001381{
Avi Kivity5e520e62011-05-15 10:13:12 -04001382 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001383
Avi Kivity5e520e62011-05-15 10:13:12 -04001384 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1385 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001386 return value;
1387}
1388
Avi Kivity96304212011-05-15 10:13:13 -04001389static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001390{
1391 return vmcs_readl(field);
1392}
1393
Avi Kivity96304212011-05-15 10:13:13 -04001394static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395{
1396 return vmcs_readl(field);
1397}
1398
Avi Kivity96304212011-05-15 10:13:13 -04001399static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001400{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001401#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001402 return vmcs_readl(field);
1403#else
1404 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1405#endif
1406}
1407
Avi Kivitye52de1b2007-01-05 16:36:56 -08001408static noinline void vmwrite_error(unsigned long field, unsigned long value)
1409{
1410 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1411 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1412 dump_stack();
1413}
1414
Avi Kivity6aa8b732006-12-10 02:21:36 -08001415static void vmcs_writel(unsigned long field, unsigned long value)
1416{
1417 u8 error;
1418
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001419 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001420 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001421 if (unlikely(error))
1422 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001423}
1424
1425static void vmcs_write16(unsigned long field, u16 value)
1426{
1427 vmcs_writel(field, value);
1428}
1429
1430static void vmcs_write32(unsigned long field, u32 value)
1431{
1432 vmcs_writel(field, value);
1433}
1434
1435static void vmcs_write64(unsigned long field, u64 value)
1436{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001437 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001438#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001439 asm volatile ("");
1440 vmcs_writel(field+1, value >> 32);
1441#endif
1442}
1443
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001444static void vmcs_clear_bits(unsigned long field, u32 mask)
1445{
1446 vmcs_writel(field, vmcs_readl(field) & ~mask);
1447}
1448
1449static void vmcs_set_bits(unsigned long field, u32 mask)
1450{
1451 vmcs_writel(field, vmcs_readl(field) | mask);
1452}
1453
Gleb Natapov2961e8762013-11-25 15:37:13 +02001454static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1455{
1456 vmcs_write32(VM_ENTRY_CONTROLS, val);
1457 vmx->vm_entry_controls_shadow = val;
1458}
1459
1460static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1461{
1462 if (vmx->vm_entry_controls_shadow != val)
1463 vm_entry_controls_init(vmx, val);
1464}
1465
1466static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1467{
1468 return vmx->vm_entry_controls_shadow;
1469}
1470
1471
1472static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1473{
1474 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1475}
1476
1477static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1478{
1479 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1480}
1481
1482static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1483{
1484 vmcs_write32(VM_EXIT_CONTROLS, val);
1485 vmx->vm_exit_controls_shadow = val;
1486}
1487
1488static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1489{
1490 if (vmx->vm_exit_controls_shadow != val)
1491 vm_exit_controls_init(vmx, val);
1492}
1493
1494static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1495{
1496 return vmx->vm_exit_controls_shadow;
1497}
1498
1499
1500static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1501{
1502 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1503}
1504
1505static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1506{
1507 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1508}
1509
Avi Kivity2fb92db2011-04-27 19:42:18 +03001510static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1511{
1512 vmx->segment_cache.bitmask = 0;
1513}
1514
1515static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1516 unsigned field)
1517{
1518 bool ret;
1519 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1520
1521 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1522 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1523 vmx->segment_cache.bitmask = 0;
1524 }
1525 ret = vmx->segment_cache.bitmask & mask;
1526 vmx->segment_cache.bitmask |= mask;
1527 return ret;
1528}
1529
1530static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1531{
1532 u16 *p = &vmx->segment_cache.seg[seg].selector;
1533
1534 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1535 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1536 return *p;
1537}
1538
1539static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1540{
1541 ulong *p = &vmx->segment_cache.seg[seg].base;
1542
1543 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1544 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1545 return *p;
1546}
1547
1548static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1549{
1550 u32 *p = &vmx->segment_cache.seg[seg].limit;
1551
1552 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1553 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1554 return *p;
1555}
1556
1557static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1558{
1559 u32 *p = &vmx->segment_cache.seg[seg].ar;
1560
1561 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1562 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1563 return *p;
1564}
1565
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001566static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1567{
1568 u32 eb;
1569
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001570 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1571 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1572 if ((vcpu->guest_debug &
1573 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1574 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1575 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001576 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001577 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001578 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001579 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001580 if (vcpu->fpu_active)
1581 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001582
1583 /* When we are running a nested L2 guest and L1 specified for it a
1584 * certain exception bitmap, we must trap the same exceptions and pass
1585 * them to L1. When running L2, we will only handle the exceptions
1586 * specified above if L1 did not want them.
1587 */
1588 if (is_guest_mode(vcpu))
1589 eb |= get_vmcs12(vcpu)->exception_bitmap;
1590
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001591 vmcs_write32(EXCEPTION_BITMAP, eb);
1592}
1593
Gleb Natapov2961e8762013-11-25 15:37:13 +02001594static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1595 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001596{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001597 vm_entry_controls_clearbit(vmx, entry);
1598 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001599}
1600
Avi Kivity61d2ef22010-04-28 16:40:38 +03001601static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1602{
1603 unsigned i;
1604 struct msr_autoload *m = &vmx->msr_autoload;
1605
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001606 switch (msr) {
1607 case MSR_EFER:
1608 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001609 clear_atomic_switch_msr_special(vmx,
1610 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001611 VM_EXIT_LOAD_IA32_EFER);
1612 return;
1613 }
1614 break;
1615 case MSR_CORE_PERF_GLOBAL_CTRL:
1616 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001617 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001618 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1619 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1620 return;
1621 }
1622 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001623 }
1624
Avi Kivity61d2ef22010-04-28 16:40:38 +03001625 for (i = 0; i < m->nr; ++i)
1626 if (m->guest[i].index == msr)
1627 break;
1628
1629 if (i == m->nr)
1630 return;
1631 --m->nr;
1632 m->guest[i] = m->guest[m->nr];
1633 m->host[i] = m->host[m->nr];
1634 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1635 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1636}
1637
Gleb Natapov2961e8762013-11-25 15:37:13 +02001638static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1639 unsigned long entry, unsigned long exit,
1640 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1641 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001642{
1643 vmcs_write64(guest_val_vmcs, guest_val);
1644 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001645 vm_entry_controls_setbit(vmx, entry);
1646 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001647}
1648
Avi Kivity61d2ef22010-04-28 16:40:38 +03001649static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1650 u64 guest_val, u64 host_val)
1651{
1652 unsigned i;
1653 struct msr_autoload *m = &vmx->msr_autoload;
1654
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001655 switch (msr) {
1656 case MSR_EFER:
1657 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001658 add_atomic_switch_msr_special(vmx,
1659 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001660 VM_EXIT_LOAD_IA32_EFER,
1661 GUEST_IA32_EFER,
1662 HOST_IA32_EFER,
1663 guest_val, host_val);
1664 return;
1665 }
1666 break;
1667 case MSR_CORE_PERF_GLOBAL_CTRL:
1668 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001669 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001670 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1671 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1672 GUEST_IA32_PERF_GLOBAL_CTRL,
1673 HOST_IA32_PERF_GLOBAL_CTRL,
1674 guest_val, host_val);
1675 return;
1676 }
1677 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001678 }
1679
Avi Kivity61d2ef22010-04-28 16:40:38 +03001680 for (i = 0; i < m->nr; ++i)
1681 if (m->guest[i].index == msr)
1682 break;
1683
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001684 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001685 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001686 "Can't add msr %x\n", msr);
1687 return;
1688 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001689 ++m->nr;
1690 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1691 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1692 }
1693
1694 m->guest[i].index = msr;
1695 m->guest[i].value = guest_val;
1696 m->host[i].index = msr;
1697 m->host[i].value = host_val;
1698}
1699
Avi Kivity33ed6322007-05-02 16:54:03 +03001700static void reload_tss(void)
1701{
Avi Kivity33ed6322007-05-02 16:54:03 +03001702 /*
1703 * VT restores TR but not its size. Useless.
1704 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001705 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001706 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001707
Avi Kivityd3591922010-07-26 18:32:39 +03001708 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001709 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1710 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001711}
1712
Avi Kivity92c0d902009-10-29 11:00:16 +02001713static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001714{
Roel Kluin3a34a882009-08-04 02:08:45 -07001715 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001716 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001717
Avi Kivityf6801df2010-01-21 15:31:50 +02001718 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001719
Avi Kivity51c6cf62007-08-29 03:48:05 +03001720 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001721 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001722 * outside long mode
1723 */
1724 ignore_bits = EFER_NX | EFER_SCE;
1725#ifdef CONFIG_X86_64
1726 ignore_bits |= EFER_LMA | EFER_LME;
1727 /* SCE is meaningful only in long mode on Intel */
1728 if (guest_efer & EFER_LMA)
1729 ignore_bits &= ~(u64)EFER_SCE;
1730#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001731 guest_efer &= ~ignore_bits;
1732 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001733 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001734 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001735
1736 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001737
1738 /*
1739 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1740 * On CPUs that support "load IA32_EFER", always switch EFER
1741 * atomically, since it's faster than switching it manually.
1742 */
1743 if (cpu_has_load_ia32_efer ||
1744 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001745 guest_efer = vmx->vcpu.arch.efer;
1746 if (!(guest_efer & EFER_LMA))
1747 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001748 if (guest_efer != host_efer)
1749 add_atomic_switch_msr(vmx, MSR_EFER,
1750 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001751 return false;
1752 }
1753
Avi Kivity26bb0982009-09-07 11:14:12 +03001754 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001755}
1756
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001757static unsigned long segment_base(u16 selector)
1758{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001759 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001760 struct desc_struct *d;
1761 unsigned long table_base;
1762 unsigned long v;
1763
1764 if (!(selector & ~3))
1765 return 0;
1766
Avi Kivityd3591922010-07-26 18:32:39 +03001767 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001768
1769 if (selector & 4) { /* from ldt */
1770 u16 ldt_selector = kvm_read_ldt();
1771
1772 if (!(ldt_selector & ~3))
1773 return 0;
1774
1775 table_base = segment_base(ldt_selector);
1776 }
1777 d = (struct desc_struct *)(table_base + (selector & ~7));
1778 v = get_desc_base(d);
1779#ifdef CONFIG_X86_64
1780 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1781 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1782#endif
1783 return v;
1784}
1785
1786static inline unsigned long kvm_read_tr_base(void)
1787{
1788 u16 tr;
1789 asm("str %0" : "=g"(tr));
1790 return segment_base(tr);
1791}
1792
Avi Kivity04d2cc72007-09-10 18:10:54 +03001793static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001794{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001795 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001796 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001797
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001798 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001799 return;
1800
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001801 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001802 /*
1803 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1804 * allow segment selectors with cpl > 0 or ti == 1.
1805 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001806 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001807 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001808 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001809 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001810 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001811 vmx->host_state.fs_reload_needed = 0;
1812 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001813 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001814 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001815 }
Avi Kivity9581d442010-10-19 16:46:55 +02001816 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001817 if (!(vmx->host_state.gs_sel & 7))
1818 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001819 else {
1820 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001821 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001822 }
1823
1824#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001825 savesegment(ds, vmx->host_state.ds_sel);
1826 savesegment(es, vmx->host_state.es_sel);
1827#endif
1828
1829#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001830 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1831 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1832#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001833 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1834 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001835#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001836
1837#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001838 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1839 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001840 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001841#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001842 if (boot_cpu_has(X86_FEATURE_MPX))
1843 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001844 for (i = 0; i < vmx->save_nmsrs; ++i)
1845 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001846 vmx->guest_msrs[i].data,
1847 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001848}
1849
Avi Kivitya9b21b62008-06-24 11:48:49 +03001850static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001851{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001852 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001853 return;
1854
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001855 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001856 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001857#ifdef CONFIG_X86_64
1858 if (is_long_mode(&vmx->vcpu))
1859 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1860#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001861 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001862 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001863#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001864 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001865#else
1866 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001867#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001868 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001869 if (vmx->host_state.fs_reload_needed)
1870 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001871#ifdef CONFIG_X86_64
1872 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1873 loadsegment(ds, vmx->host_state.ds_sel);
1874 loadsegment(es, vmx->host_state.es_sel);
1875 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001876#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001877 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001878#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001879 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001880#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001881 if (vmx->host_state.msr_host_bndcfgs)
1882 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001883 /*
1884 * If the FPU is not active (through the host task or
1885 * the guest vcpu), then restore the cr0.TS bit.
1886 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001887 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001888 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001889 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001890}
1891
Avi Kivitya9b21b62008-06-24 11:48:49 +03001892static void vmx_load_host_state(struct vcpu_vmx *vmx)
1893{
1894 preempt_disable();
1895 __vmx_load_host_state(vmx);
1896 preempt_enable();
1897}
1898
Avi Kivity6aa8b732006-12-10 02:21:36 -08001899/*
1900 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1901 * vcpu mutex is already taken.
1902 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001903static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001904{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001905 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001906 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001908 if (!vmm_exclusive)
1909 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001910 else if (vmx->loaded_vmcs->cpu != cpu)
1911 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912
Nadav Har'Eld462b812011-05-24 15:26:10 +03001913 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1914 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1915 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001916 }
1917
Nadav Har'Eld462b812011-05-24 15:26:10 +03001918 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05001919 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001920 unsigned long sysenter_esp;
1921
Avi Kivitya8eeb042010-05-10 12:34:53 +03001922 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001923 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001924 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001925
1926 /*
1927 * Read loaded_vmcs->cpu should be before fetching
1928 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1929 * See the comments in __loaded_vmcs_clear().
1930 */
1931 smp_rmb();
1932
Nadav Har'Eld462b812011-05-24 15:26:10 +03001933 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1934 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001935 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001936 local_irq_enable();
1937
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 /*
1939 * Linux uses per-cpu TSS and GDT, so set these when switching
1940 * processors.
1941 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001942 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001943 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944
1945 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1946 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001947 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001949}
1950
1951static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1952{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001953 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001954 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001955 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1956 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001957 kvm_cpu_vmxoff();
1958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001959}
1960
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001961static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1962{
Avi Kivity81231c62010-01-24 16:26:40 +02001963 ulong cr0;
1964
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001965 if (vcpu->fpu_active)
1966 return;
1967 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001968 cr0 = vmcs_readl(GUEST_CR0);
1969 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1970 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1971 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001972 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001973 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001974 if (is_guest_mode(vcpu))
1975 vcpu->arch.cr0_guest_owned_bits &=
1976 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001977 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001978}
1979
Avi Kivityedcafe32009-12-30 18:07:40 +02001980static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1981
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001982/*
1983 * Return the cr0 value that a nested guest would read. This is a combination
1984 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1985 * its hypervisor (cr0_read_shadow).
1986 */
1987static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1988{
1989 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1990 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1991}
1992static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1993{
1994 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1995 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1996}
1997
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001998static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1999{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002000 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2001 * set this *before* calling this function.
2002 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002003 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002004 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002005 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002006 vcpu->arch.cr0_guest_owned_bits = 0;
2007 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002008 if (is_guest_mode(vcpu)) {
2009 /*
2010 * L1's specified read shadow might not contain the TS bit,
2011 * so now that we turned on shadowing of this bit, we need to
2012 * set this bit of the shadow. Like in nested_vmx_run we need
2013 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2014 * up-to-date here because we just decached cr0.TS (and we'll
2015 * only update vmcs12->guest_cr0 on nested exit).
2016 */
2017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2018 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2019 (vcpu->arch.cr0 & X86_CR0_TS);
2020 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2021 } else
2022 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002023}
2024
Avi Kivity6aa8b732006-12-10 02:21:36 -08002025static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2026{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002027 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002028
Avi Kivity6de12732011-03-07 12:51:22 +02002029 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2030 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2031 rflags = vmcs_readl(GUEST_RFLAGS);
2032 if (to_vmx(vcpu)->rmode.vm86_active) {
2033 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2034 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2035 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2036 }
2037 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002038 }
Avi Kivity6de12732011-03-07 12:51:22 +02002039 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002040}
2041
2042static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2043{
Avi Kivity6de12732011-03-07 12:51:22 +02002044 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2045 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002046 if (to_vmx(vcpu)->rmode.vm86_active) {
2047 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002048 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002049 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002050 vmcs_writel(GUEST_RFLAGS, rflags);
2051}
2052
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002053static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002054{
2055 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2056 int ret = 0;
2057
2058 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002059 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002060 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002061 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002062
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002063 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002064}
2065
2066static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2067{
2068 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2069 u32 interruptibility = interruptibility_old;
2070
2071 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2072
Jan Kiszka48005f62010-02-19 19:38:07 +01002073 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002074 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002075 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002076 interruptibility |= GUEST_INTR_STATE_STI;
2077
2078 if ((interruptibility != interruptibility_old))
2079 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2080}
2081
Avi Kivity6aa8b732006-12-10 02:21:36 -08002082static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2083{
2084 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002086 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002087 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002088 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002089
Glauber Costa2809f5d2009-05-12 16:21:05 -04002090 /* skipping an emulated instruction also counts */
2091 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002092}
2093
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002094/*
2095 * KVM wants to inject page-faults which it got to the guest. This function
2096 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002097 */
Gleb Natapove011c662013-09-25 12:51:35 +03002098static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002099{
2100 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2101
Gleb Natapove011c662013-09-25 12:51:35 +03002102 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002103 return 0;
2104
Jan Kiszka533558b2014-01-04 18:47:20 +01002105 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2106 vmcs_read32(VM_EXIT_INTR_INFO),
2107 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002108 return 1;
2109}
2110
Avi Kivity298101d2007-11-25 13:41:11 +02002111static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002112 bool has_error_code, u32 error_code,
2113 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002114{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002115 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002116 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002117
Gleb Natapove011c662013-09-25 12:51:35 +03002118 if (!reinject && is_guest_mode(vcpu) &&
2119 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002120 return;
2121
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002122 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002123 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002124 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2125 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002126
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002127 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002128 int inc_eip = 0;
2129 if (kvm_exception_is_soft(nr))
2130 inc_eip = vcpu->arch.event_exit_inst_len;
2131 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002132 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002133 return;
2134 }
2135
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002136 if (kvm_exception_is_soft(nr)) {
2137 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2138 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002139 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2140 } else
2141 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2142
2143 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002144}
2145
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002146static bool vmx_rdtscp_supported(void)
2147{
2148 return cpu_has_vmx_rdtscp();
2149}
2150
Mao, Junjiead756a12012-07-02 01:18:48 +00002151static bool vmx_invpcid_supported(void)
2152{
2153 return cpu_has_vmx_invpcid() && enable_ept;
2154}
2155
Avi Kivity6aa8b732006-12-10 02:21:36 -08002156/*
Eddie Donga75beee2007-05-17 18:55:15 +03002157 * Swap MSR entry in host/guest MSR entry array.
2158 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002159static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002160{
Avi Kivity26bb0982009-09-07 11:14:12 +03002161 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002162
2163 tmp = vmx->guest_msrs[to];
2164 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2165 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002166}
2167
Yang Zhang8d146952013-01-25 10:18:50 +08002168static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2169{
2170 unsigned long *msr_bitmap;
2171
Wincy Van670125b2015-03-04 14:31:56 +08002172 if (is_guest_mode(vcpu))
2173 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002174 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002175 if (is_long_mode(vcpu))
2176 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2177 else
2178 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2179 } else {
2180 if (is_long_mode(vcpu))
2181 msr_bitmap = vmx_msr_bitmap_longmode;
2182 else
2183 msr_bitmap = vmx_msr_bitmap_legacy;
2184 }
2185
2186 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2187}
2188
Eddie Donga75beee2007-05-17 18:55:15 +03002189/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002190 * Set up the vmcs to automatically save and restore system
2191 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2192 * mode, as fiddling with msrs is very expensive.
2193 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002194static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002195{
Avi Kivity26bb0982009-09-07 11:14:12 +03002196 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002197
Eddie Donga75beee2007-05-17 18:55:15 +03002198 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002199#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002200 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002201 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002202 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002203 move_msr_up(vmx, index, save_nmsrs++);
2204 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002205 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002206 move_msr_up(vmx, index, save_nmsrs++);
2207 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002208 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002209 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002210 index = __find_msr_index(vmx, MSR_TSC_AUX);
2211 if (index >= 0 && vmx->rdtscp_enabled)
2212 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002213 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002214 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002215 * if efer.sce is enabled.
2216 */
Brian Gerst8c065852010-07-17 09:03:26 -04002217 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002218 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002219 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002220 }
Eddie Donga75beee2007-05-17 18:55:15 +03002221#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002222 index = __find_msr_index(vmx, MSR_EFER);
2223 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002224 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002225
Avi Kivity26bb0982009-09-07 11:14:12 +03002226 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002227
Yang Zhang8d146952013-01-25 10:18:50 +08002228 if (cpu_has_vmx_msr_bitmap())
2229 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002230}
2231
2232/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002233 * reads and returns guest's timestamp counter "register"
2234 * guest_tsc = host_tsc + tsc_offset -- 21.3
2235 */
2236static u64 guest_read_tsc(void)
2237{
2238 u64 host_tsc, tsc_offset;
2239
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002240 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241 tsc_offset = vmcs_read64(TSC_OFFSET);
2242 return host_tsc + tsc_offset;
2243}
2244
2245/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002246 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2247 * counter, even if a nested guest (L2) is currently running.
2248 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002249static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002250{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002251 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002252
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002253 tsc_offset = is_guest_mode(vcpu) ?
2254 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2255 vmcs_read64(TSC_OFFSET);
2256 return host_tsc + tsc_offset;
2257}
2258
2259/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002260 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2261 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002262 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002263static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002264{
Zachary Amsdencc578282012-02-03 15:43:50 -02002265 if (!scale)
2266 return;
2267
2268 if (user_tsc_khz > tsc_khz) {
2269 vcpu->arch.tsc_catchup = 1;
2270 vcpu->arch.tsc_always_catchup = 1;
2271 } else
2272 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002273}
2274
Will Auldba904632012-11-29 12:42:50 -08002275static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2276{
2277 return vmcs_read64(TSC_OFFSET);
2278}
2279
Joerg Roedel4051b182011-03-25 09:44:49 +01002280/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002281 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002283static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002285 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002286 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002287 * We're here if L1 chose not to trap WRMSR to TSC. According
2288 * to the spec, this should set L1's TSC; The offset that L1
2289 * set for L2 remains unchanged, and still needs to be added
2290 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002291 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002292 struct vmcs12 *vmcs12;
2293 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2294 /* recalculate vmcs02.TSC_OFFSET: */
2295 vmcs12 = get_vmcs12(vcpu);
2296 vmcs_write64(TSC_OFFSET, offset +
2297 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2298 vmcs12->tsc_offset : 0));
2299 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002300 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2301 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002302 vmcs_write64(TSC_OFFSET, offset);
2303 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002304}
2305
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002306static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002307{
2308 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002309
Zachary Amsdene48672f2010-08-19 22:07:23 -10002310 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002311 if (is_guest_mode(vcpu)) {
2312 /* Even when running L2, the adjustment needs to apply to L1 */
2313 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002314 } else
2315 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2316 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002317}
2318
Joerg Roedel857e4092011-03-25 09:44:50 +01002319static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2320{
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002321 return target_tsc - rdtsc();
Joerg Roedel857e4092011-03-25 09:44:50 +01002322}
2323
Nadav Har'El801d3422011-05-25 23:02:23 +03002324static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2325{
2326 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2327 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2328}
2329
2330/*
2331 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2332 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2333 * all guests if the "nested" module option is off, and can also be disabled
2334 * for a single guest by disabling its VMX cpuid bit.
2335 */
2336static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2337{
2338 return nested && guest_cpuid_has_vmx(vcpu);
2339}
2340
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002342 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2343 * returned for the various VMX controls MSRs when nested VMX is enabled.
2344 * The same values should also be used to verify that vmcs12 control fields are
2345 * valid during nested entry from L1 to L2.
2346 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2347 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2348 * bit in the high half is on if the corresponding bit in the control field
2349 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002350 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002351static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002352{
2353 /*
2354 * Note that as a general rule, the high half of the MSRs (bits in
2355 * the control fields which may be 1) should be initialized by the
2356 * intersection of the underlying hardware's MSR (i.e., features which
2357 * can be supported) and the list of features we want to expose -
2358 * because they are known to be properly supported in our code.
2359 * Also, usually, the low half of the MSRs (bits which must be 1) can
2360 * be set to 0, meaning that L1 may turn off any of these bits. The
2361 * reason is that if one of these bits is necessary, it will appear
2362 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2363 * fields of vmcs01 and vmcs02, will turn these bits off - and
2364 * nested_vmx_exit_handled() will not pass related exits to L1.
2365 * These rules have exceptions below.
2366 */
2367
2368 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002369 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002370 vmx->nested.nested_vmx_pinbased_ctls_low,
2371 vmx->nested.nested_vmx_pinbased_ctls_high);
2372 vmx->nested.nested_vmx_pinbased_ctls_low |=
2373 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2374 vmx->nested.nested_vmx_pinbased_ctls_high &=
2375 PIN_BASED_EXT_INTR_MASK |
2376 PIN_BASED_NMI_EXITING |
2377 PIN_BASED_VIRTUAL_NMIS;
2378 vmx->nested.nested_vmx_pinbased_ctls_high |=
2379 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002380 PIN_BASED_VMX_PREEMPTION_TIMER;
Paolo Bonzini35754c92015-07-29 12:05:37 +02002381 if (vmx_cpu_uses_apicv(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002382 vmx->nested.nested_vmx_pinbased_ctls_high |=
2383 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002384
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002385 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002386 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002387 vmx->nested.nested_vmx_exit_ctls_low,
2388 vmx->nested.nested_vmx_exit_ctls_high);
2389 vmx->nested.nested_vmx_exit_ctls_low =
2390 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002391
Wincy Vanb9c237b2015-02-03 23:56:30 +08002392 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002393#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002394 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002395#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002396 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002397 vmx->nested.nested_vmx_exit_ctls_high |=
2398 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002399 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002400 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2401
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002402 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002403 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002404
Jan Kiszka2996fca2014-06-16 13:59:43 +02002405 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002406 vmx->nested.nested_vmx_true_exit_ctls_low =
2407 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002408 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2409
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002410 /* entry controls */
2411 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002412 vmx->nested.nested_vmx_entry_ctls_low,
2413 vmx->nested.nested_vmx_entry_ctls_high);
2414 vmx->nested.nested_vmx_entry_ctls_low =
2415 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2416 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002417#ifdef CONFIG_X86_64
2418 VM_ENTRY_IA32E_MODE |
2419#endif
2420 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002421 vmx->nested.nested_vmx_entry_ctls_high |=
2422 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002423 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002424 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002425
Jan Kiszka2996fca2014-06-16 13:59:43 +02002426 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002427 vmx->nested.nested_vmx_true_entry_ctls_low =
2428 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002429 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2430
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002431 /* cpu-based controls */
2432 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002433 vmx->nested.nested_vmx_procbased_ctls_low,
2434 vmx->nested.nested_vmx_procbased_ctls_high);
2435 vmx->nested.nested_vmx_procbased_ctls_low =
2436 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2437 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002438 CPU_BASED_VIRTUAL_INTR_PENDING |
2439 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002440 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2441 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2442 CPU_BASED_CR3_STORE_EXITING |
2443#ifdef CONFIG_X86_64
2444 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2445#endif
2446 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002447 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2448 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2449 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2450 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002451 /*
2452 * We can allow some features even when not supported by the
2453 * hardware. For example, L1 can specify an MSR bitmap - and we
2454 * can use it to avoid exits to L1 - even when L0 runs L2
2455 * without MSR bitmaps.
2456 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002457 vmx->nested.nested_vmx_procbased_ctls_high |=
2458 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002459 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002460
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002461 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002462 vmx->nested.nested_vmx_true_procbased_ctls_low =
2463 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002464 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2465
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002466 /* secondary cpu-based controls */
2467 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002468 vmx->nested.nested_vmx_secondary_ctls_low,
2469 vmx->nested.nested_vmx_secondary_ctls_high);
2470 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2471 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002472 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002473 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002474 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002475 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002476 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002477 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002478 SECONDARY_EXEC_XSAVES |
2479 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002480
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002481 if (enable_ept) {
2482 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002483 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002484 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002485 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002486 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2487 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002488 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002489 /*
Bandan Das4b855072014-04-19 18:17:44 -04002490 * For nested guests, we don't do anything specific
2491 * for single context invalidation. Hence, only advertise
2492 * support for global context invalidation.
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002493 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002494 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002495 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002496 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002497
Radim Krčmář0790ec12015-03-17 14:02:32 +01002498 if (enable_unrestricted_guest)
2499 vmx->nested.nested_vmx_secondary_ctls_high |=
2500 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2501
Jan Kiszkac18911a2013-03-13 16:06:41 +01002502 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002503 rdmsr(MSR_IA32_VMX_MISC,
2504 vmx->nested.nested_vmx_misc_low,
2505 vmx->nested.nested_vmx_misc_high);
2506 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2507 vmx->nested.nested_vmx_misc_low |=
2508 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002509 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002510 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002511}
2512
2513static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2514{
2515 /*
2516 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2517 */
2518 return ((control & high) | low) == control;
2519}
2520
2521static inline u64 vmx_control_msr(u32 low, u32 high)
2522{
2523 return low | ((u64)high << 32);
2524}
2525
Jan Kiszkacae50132014-01-04 18:47:22 +01002526/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002527static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2528{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002529 struct vcpu_vmx *vmx = to_vmx(vcpu);
2530
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002531 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002532 case MSR_IA32_VMX_BASIC:
2533 /*
2534 * This MSR reports some information about VMX support. We
2535 * should return information about the VMX we emulate for the
2536 * guest, and the VMCS structure we give it - not about the
2537 * VMX support of the underlying hardware.
2538 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002539 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002540 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2541 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2542 break;
2543 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2544 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002545 *pdata = vmx_control_msr(
2546 vmx->nested.nested_vmx_pinbased_ctls_low,
2547 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002548 break;
2549 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002550 *pdata = vmx_control_msr(
2551 vmx->nested.nested_vmx_true_procbased_ctls_low,
2552 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002553 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002554 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002555 *pdata = vmx_control_msr(
2556 vmx->nested.nested_vmx_procbased_ctls_low,
2557 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002558 break;
2559 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002560 *pdata = vmx_control_msr(
2561 vmx->nested.nested_vmx_true_exit_ctls_low,
2562 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002563 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002564 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002565 *pdata = vmx_control_msr(
2566 vmx->nested.nested_vmx_exit_ctls_low,
2567 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002568 break;
2569 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002570 *pdata = vmx_control_msr(
2571 vmx->nested.nested_vmx_true_entry_ctls_low,
2572 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002573 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002574 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002575 *pdata = vmx_control_msr(
2576 vmx->nested.nested_vmx_entry_ctls_low,
2577 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002578 break;
2579 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002580 *pdata = vmx_control_msr(
2581 vmx->nested.nested_vmx_misc_low,
2582 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002583 break;
2584 /*
2585 * These MSRs specify bits which the guest must keep fixed (on or off)
2586 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2587 * We picked the standard core2 setting.
2588 */
2589#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2590#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2591 case MSR_IA32_VMX_CR0_FIXED0:
2592 *pdata = VMXON_CR0_ALWAYSON;
2593 break;
2594 case MSR_IA32_VMX_CR0_FIXED1:
2595 *pdata = -1ULL;
2596 break;
2597 case MSR_IA32_VMX_CR4_FIXED0:
2598 *pdata = VMXON_CR4_ALWAYSON;
2599 break;
2600 case MSR_IA32_VMX_CR4_FIXED1:
2601 *pdata = -1ULL;
2602 break;
2603 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002604 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002605 break;
2606 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002607 *pdata = vmx_control_msr(
2608 vmx->nested.nested_vmx_secondary_ctls_low,
2609 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002610 break;
2611 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002612 /* Currently, no nested vpid support */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002613 *pdata = vmx->nested.nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002614 break;
2615 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002616 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002617 }
2618
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002619 return 0;
2620}
2621
2622/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002623 * Reads an msr value (of 'msr_index') into 'pdata'.
2624 * Returns 0 on success, non-0 otherwise.
2625 * Assumes vcpu_load() was already called.
2626 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002627static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628{
Avi Kivity26bb0982009-09-07 11:14:12 +03002629 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002630
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002631 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002632#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002634 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635 break;
2636 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002637 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002639 case MSR_KERNEL_GS_BASE:
2640 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002641 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002642 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002643#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002645 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302646 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002647 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648 break;
2649 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002650 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651 break;
2652 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002653 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002654 break;
2655 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002656 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002658 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002659 if (!vmx_mpx_supported())
2660 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002661 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002662 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002663 case MSR_IA32_FEATURE_CONTROL:
2664 if (!nested_vmx_allowed(vcpu))
2665 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002666 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002667 break;
2668 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2669 if (!nested_vmx_allowed(vcpu))
2670 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002671 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002672 case MSR_IA32_XSS:
2673 if (!vmx_xsaves_supported())
2674 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002675 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002676 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002677 case MSR_TSC_AUX:
2678 if (!to_vmx(vcpu)->rdtscp_enabled)
2679 return 1;
2680 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002682 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002683 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002684 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002685 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002687 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688 }
2689
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690 return 0;
2691}
2692
Jan Kiszkacae50132014-01-04 18:47:22 +01002693static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2694
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695/*
2696 * Writes msr value into into the appropriate "register".
2697 * Returns 0 on success, non-0 otherwise.
2698 * Assumes vcpu_load() was already called.
2699 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002700static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002702 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002703 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002704 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002705 u32 msr_index = msr_info->index;
2706 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002707
Avi Kivity6aa8b732006-12-10 02:21:36 -08002708 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002709 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002710 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002711 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002712#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002713 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002714 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002715 vmcs_writel(GUEST_FS_BASE, data);
2716 break;
2717 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002718 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002719 vmcs_writel(GUEST_GS_BASE, data);
2720 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002721 case MSR_KERNEL_GS_BASE:
2722 vmx_load_host_state(vmx);
2723 vmx->msr_guest_kernel_gs_base = data;
2724 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002725#endif
2726 case MSR_IA32_SYSENTER_CS:
2727 vmcs_write32(GUEST_SYSENTER_CS, data);
2728 break;
2729 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002730 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002731 break;
2732 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002733 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002734 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002735 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002736 if (!vmx_mpx_supported())
2737 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002738 vmcs_write64(GUEST_BNDCFGS, data);
2739 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302740 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002741 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002742 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002743 case MSR_IA32_CR_PAT:
2744 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002745 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2746 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002747 vmcs_write64(GUEST_IA32_PAT, data);
2748 vcpu->arch.pat = data;
2749 break;
2750 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002751 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002752 break;
Will Auldba904632012-11-29 12:42:50 -08002753 case MSR_IA32_TSC_ADJUST:
2754 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002755 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002756 case MSR_IA32_FEATURE_CONTROL:
2757 if (!nested_vmx_allowed(vcpu) ||
2758 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2759 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2760 return 1;
2761 vmx->nested.msr_ia32_feature_control = data;
2762 if (msr_info->host_initiated && data == 0)
2763 vmx_leave_nested(vcpu);
2764 break;
2765 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2766 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002767 case MSR_IA32_XSS:
2768 if (!vmx_xsaves_supported())
2769 return 1;
2770 /*
2771 * The only supported bit as of Skylake is bit 8, but
2772 * it is not supported on KVM.
2773 */
2774 if (data != 0)
2775 return 1;
2776 vcpu->arch.ia32_xss = data;
2777 if (vcpu->arch.ia32_xss != host_xss)
2778 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2779 vcpu->arch.ia32_xss, host_xss);
2780 else
2781 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2782 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002783 case MSR_TSC_AUX:
2784 if (!vmx->rdtscp_enabled)
2785 return 1;
2786 /* Check reserved bit, higher 32 bits should be zero */
2787 if ((data >> 32) != 0)
2788 return 1;
2789 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002791 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002792 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002793 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002794 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002795 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2796 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002797 ret = kvm_set_shared_msr(msr->index, msr->data,
2798 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002799 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002800 if (ret)
2801 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002802 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002803 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002805 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806 }
2807
Eddie Dong2cc51562007-05-21 07:28:09 +03002808 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002809}
2810
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002811static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002812{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002813 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2814 switch (reg) {
2815 case VCPU_REGS_RSP:
2816 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2817 break;
2818 case VCPU_REGS_RIP:
2819 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2820 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002821 case VCPU_EXREG_PDPTR:
2822 if (enable_ept)
2823 ept_save_pdptrs(vcpu);
2824 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002825 default:
2826 break;
2827 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828}
2829
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830static __init int cpu_has_kvm_support(void)
2831{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002832 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002833}
2834
2835static __init int vmx_disabled_by_bios(void)
2836{
2837 u64 msr;
2838
2839 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002840 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002841 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002842 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2843 && tboot_enabled())
2844 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002845 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002846 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002847 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002848 && !tboot_enabled()) {
2849 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002850 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002851 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002852 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002853 /* launched w/o TXT and VMX disabled */
2854 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2855 && !tboot_enabled())
2856 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002857 }
2858
2859 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002860}
2861
Dongxiao Xu7725b892010-05-11 18:29:38 +08002862static void kvm_cpu_vmxon(u64 addr)
2863{
2864 asm volatile (ASM_VMX_VMXON_RAX
2865 : : "a"(&addr), "m"(addr)
2866 : "memory", "cc");
2867}
2868
Radim Krčmář13a34e02014-08-28 15:13:03 +02002869static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002870{
2871 int cpu = raw_smp_processor_id();
2872 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002873 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002875 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002876 return -EBUSY;
2877
Nadav Har'Eld462b812011-05-24 15:26:10 +03002878 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002879
2880 /*
2881 * Now we can enable the vmclear operation in kdump
2882 * since the loaded_vmcss_on_cpu list on this cpu
2883 * has been initialized.
2884 *
2885 * Though the cpu is not in VMX operation now, there
2886 * is no problem to enable the vmclear operation
2887 * for the loaded_vmcss_on_cpu list is empty!
2888 */
2889 crash_enable_local_vmclear(cpu);
2890
Avi Kivity6aa8b732006-12-10 02:21:36 -08002891 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002892
2893 test_bits = FEATURE_CONTROL_LOCKED;
2894 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2895 if (tboot_enabled())
2896 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2897
2898 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002899 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002900 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2901 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002902 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02002903
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002904 if (vmm_exclusive) {
2905 kvm_cpu_vmxon(phys_addr);
2906 ept_sync_global();
2907 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002908
Christoph Lameter89cbc762014-08-17 12:30:40 -05002909 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002910
Alexander Graf10474ae2009-09-15 11:37:46 +02002911 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002912}
2913
Nadav Har'Eld462b812011-05-24 15:26:10 +03002914static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002915{
2916 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002917 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002918
Nadav Har'Eld462b812011-05-24 15:26:10 +03002919 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2920 loaded_vmcss_on_cpu_link)
2921 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002922}
2923
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002924
2925/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2926 * tricks.
2927 */
2928static void kvm_cpu_vmxoff(void)
2929{
2930 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002931}
2932
Radim Krčmář13a34e02014-08-28 15:13:03 +02002933static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002934{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002935 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002936 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002937 kvm_cpu_vmxoff();
2938 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002939 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002940}
2941
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002942static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002943 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002944{
2945 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002946 u32 ctl = ctl_min | ctl_opt;
2947
2948 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2949
2950 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2951 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2952
2953 /* Ensure minimum (required) set of control bits are supported. */
2954 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002955 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002956
2957 *result = ctl;
2958 return 0;
2959}
2960
Avi Kivity110312c2010-12-21 12:54:20 +02002961static __init bool allow_1_setting(u32 msr, u32 ctl)
2962{
2963 u32 vmx_msr_low, vmx_msr_high;
2964
2965 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2966 return vmx_msr_high & ctl;
2967}
2968
Yang, Sheng002c7f72007-07-31 14:23:01 +03002969static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002970{
2971 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002972 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002973 u32 _pin_based_exec_control = 0;
2974 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002975 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002976 u32 _vmexit_control = 0;
2977 u32 _vmentry_control = 0;
2978
Raghavendra K T10166742012-02-07 23:19:20 +05302979 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002980#ifdef CONFIG_X86_64
2981 CPU_BASED_CR8_LOAD_EXITING |
2982 CPU_BASED_CR8_STORE_EXITING |
2983#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002984 CPU_BASED_CR3_LOAD_EXITING |
2985 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002986 CPU_BASED_USE_IO_BITMAPS |
2987 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002988 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002989 CPU_BASED_MWAIT_EXITING |
2990 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002991 CPU_BASED_INVLPG_EXITING |
2992 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002993
Sheng Yangf78e0e22007-10-29 09:40:42 +08002994 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002995 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002996 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002997 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2998 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002999 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003000#ifdef CONFIG_X86_64
3001 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3002 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3003 ~CPU_BASED_CR8_STORE_EXITING;
3004#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003005 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003006 min2 = 0;
3007 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003008 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003009 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003010 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003011 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003012 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003013 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003014 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003015 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003016 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003017 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003018 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003019 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003020 SECONDARY_EXEC_ENABLE_PML |
3021 SECONDARY_EXEC_PCOMMIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08003022 if (adjust_vmx_controls(min2, opt2,
3023 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003024 &_cpu_based_2nd_exec_control) < 0)
3025 return -EIO;
3026 }
3027#ifndef CONFIG_X86_64
3028 if (!(_cpu_based_2nd_exec_control &
3029 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3030 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3031#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003032
3033 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3034 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003035 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003036 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3037 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003038
Sheng Yangd56f5462008-04-25 10:13:16 +08003039 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003040 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3041 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003042 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3043 CPU_BASED_CR3_STORE_EXITING |
3044 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003045 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3046 vmx_capability.ept, vmx_capability.vpid);
3047 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003048
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003049 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003050#ifdef CONFIG_X86_64
3051 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3052#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003053 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003054 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003055 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3056 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003057 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003058
Yang Zhang01e439b2013-04-11 19:25:12 +08003059 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3060 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3061 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3062 &_pin_based_exec_control) < 0)
3063 return -EIO;
3064
3065 if (!(_cpu_based_2nd_exec_control &
3066 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3067 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3068 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3069
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003070 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003071 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003072 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3073 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003074 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003075
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003076 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003077
3078 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3079 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003080 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003081
3082#ifdef CONFIG_X86_64
3083 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3084 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003085 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003086#endif
3087
3088 /* Require Write-Back (WB) memory type for VMCS accesses. */
3089 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003090 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003091
Yang, Sheng002c7f72007-07-31 14:23:01 +03003092 vmcs_conf->size = vmx_msr_high & 0x1fff;
3093 vmcs_conf->order = get_order(vmcs_config.size);
3094 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003095
Yang, Sheng002c7f72007-07-31 14:23:01 +03003096 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3097 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003098 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003099 vmcs_conf->vmexit_ctrl = _vmexit_control;
3100 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003101
Avi Kivity110312c2010-12-21 12:54:20 +02003102 cpu_has_load_ia32_efer =
3103 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3104 VM_ENTRY_LOAD_IA32_EFER)
3105 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3106 VM_EXIT_LOAD_IA32_EFER);
3107
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003108 cpu_has_load_perf_global_ctrl =
3109 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3110 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3111 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3112 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3113
3114 /*
3115 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3116 * but due to arrata below it can't be used. Workaround is to use
3117 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3118 *
3119 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3120 *
3121 * AAK155 (model 26)
3122 * AAP115 (model 30)
3123 * AAT100 (model 37)
3124 * BC86,AAY89,BD102 (model 44)
3125 * BA97 (model 46)
3126 *
3127 */
3128 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3129 switch (boot_cpu_data.x86_model) {
3130 case 26:
3131 case 30:
3132 case 37:
3133 case 44:
3134 case 46:
3135 cpu_has_load_perf_global_ctrl = false;
3136 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3137 "does not work properly. Using workaround\n");
3138 break;
3139 default:
3140 break;
3141 }
3142 }
3143
Wanpeng Li20300092014-12-02 19:14:59 +08003144 if (cpu_has_xsaves)
3145 rdmsrl(MSR_IA32_XSS, host_xss);
3146
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003147 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003148}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149
3150static struct vmcs *alloc_vmcs_cpu(int cpu)
3151{
3152 int node = cpu_to_node(cpu);
3153 struct page *pages;
3154 struct vmcs *vmcs;
3155
Vlastimil Babka96db8002015-09-08 15:03:50 -07003156 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003157 if (!pages)
3158 return NULL;
3159 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003160 memset(vmcs, 0, vmcs_config.size);
3161 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003162 return vmcs;
3163}
3164
3165static struct vmcs *alloc_vmcs(void)
3166{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003167 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168}
3169
3170static void free_vmcs(struct vmcs *vmcs)
3171{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003172 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173}
3174
Nadav Har'Eld462b812011-05-24 15:26:10 +03003175/*
3176 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3177 */
3178static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3179{
3180 if (!loaded_vmcs->vmcs)
3181 return;
3182 loaded_vmcs_clear(loaded_vmcs);
3183 free_vmcs(loaded_vmcs->vmcs);
3184 loaded_vmcs->vmcs = NULL;
3185}
3186
Sam Ravnborg39959582007-06-01 00:47:13 -07003187static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188{
3189 int cpu;
3190
Zachary Amsden3230bb42009-09-29 11:38:37 -10003191 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003192 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003193 per_cpu(vmxarea, cpu) = NULL;
3194 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003195}
3196
Bandan Dasfe2b2012014-04-21 15:20:14 -04003197static void init_vmcs_shadow_fields(void)
3198{
3199 int i, j;
3200
3201 /* No checks for read only fields yet */
3202
3203 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3204 switch (shadow_read_write_fields[i]) {
3205 case GUEST_BNDCFGS:
3206 if (!vmx_mpx_supported())
3207 continue;
3208 break;
3209 default:
3210 break;
3211 }
3212
3213 if (j < i)
3214 shadow_read_write_fields[j] =
3215 shadow_read_write_fields[i];
3216 j++;
3217 }
3218 max_shadow_read_write_fields = j;
3219
3220 /* shadowed fields guest access without vmexit */
3221 for (i = 0; i < max_shadow_read_write_fields; i++) {
3222 clear_bit(shadow_read_write_fields[i],
3223 vmx_vmwrite_bitmap);
3224 clear_bit(shadow_read_write_fields[i],
3225 vmx_vmread_bitmap);
3226 }
3227 for (i = 0; i < max_shadow_read_only_fields; i++)
3228 clear_bit(shadow_read_only_fields[i],
3229 vmx_vmread_bitmap);
3230}
3231
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232static __init int alloc_kvm_area(void)
3233{
3234 int cpu;
3235
Zachary Amsden3230bb42009-09-29 11:38:37 -10003236 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 struct vmcs *vmcs;
3238
3239 vmcs = alloc_vmcs_cpu(cpu);
3240 if (!vmcs) {
3241 free_kvm_area();
3242 return -ENOMEM;
3243 }
3244
3245 per_cpu(vmxarea, cpu) = vmcs;
3246 }
3247 return 0;
3248}
3249
Gleb Natapov14168782013-01-21 15:36:49 +02003250static bool emulation_required(struct kvm_vcpu *vcpu)
3251{
3252 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3253}
3254
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003255static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003256 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003258 if (!emulate_invalid_guest_state) {
3259 /*
3260 * CS and SS RPL should be equal during guest entry according
3261 * to VMX spec, but in reality it is not always so. Since vcpu
3262 * is in the middle of the transition from real mode to
3263 * protected mode it is safe to assume that RPL 0 is a good
3264 * default value.
3265 */
3266 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003267 save->selector &= ~SEGMENT_RPL_MASK;
3268 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003269 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003271 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272}
3273
3274static void enter_pmode(struct kvm_vcpu *vcpu)
3275{
3276 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003277 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003278
Gleb Natapovd99e4152012-12-20 16:57:45 +02003279 /*
3280 * Update real mode segment cache. It may be not up-to-date if sement
3281 * register was written while vcpu was in a guest mode.
3282 */
3283 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3284 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3285 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3286 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3287 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3288 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3289
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003290 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291
Avi Kivity2fb92db2011-04-27 19:42:18 +03003292 vmx_segment_cache_clear(vmx);
3293
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003294 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295
3296 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003297 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3298 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003299 vmcs_writel(GUEST_RFLAGS, flags);
3300
Rusty Russell66aee912007-07-17 23:34:16 +10003301 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3302 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303
3304 update_exception_bitmap(vcpu);
3305
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003306 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3307 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3308 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3309 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3310 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3311 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312}
3313
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003314static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003315{
Mathias Krause772e0312012-08-30 01:30:19 +02003316 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003317 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318
Gleb Natapovd99e4152012-12-20 16:57:45 +02003319 var.dpl = 0x3;
3320 if (seg == VCPU_SREG_CS)
3321 var.type = 0x3;
3322
3323 if (!emulate_invalid_guest_state) {
3324 var.selector = var.base >> 4;
3325 var.base = var.base & 0xffff0;
3326 var.limit = 0xffff;
3327 var.g = 0;
3328 var.db = 0;
3329 var.present = 1;
3330 var.s = 1;
3331 var.l = 0;
3332 var.unusable = 0;
3333 var.type = 0x3;
3334 var.avl = 0;
3335 if (save->base & 0xf)
3336 printk_once(KERN_WARNING "kvm: segment base is not "
3337 "paragraph aligned when entering "
3338 "protected mode (seg=%d)", seg);
3339 }
3340
3341 vmcs_write16(sf->selector, var.selector);
3342 vmcs_write32(sf->base, var.base);
3343 vmcs_write32(sf->limit, var.limit);
3344 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345}
3346
3347static void enter_rmode(struct kvm_vcpu *vcpu)
3348{
3349 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003350 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003352 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3353 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3354 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3355 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3356 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003357 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3358 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003359
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003360 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003361
Gleb Natapov776e58e2011-03-13 12:34:27 +02003362 /*
3363 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003364 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003365 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003366 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003367 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3368 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003369
Avi Kivity2fb92db2011-04-27 19:42:18 +03003370 vmx_segment_cache_clear(vmx);
3371
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003372 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003373 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3375
3376 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003377 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003378
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003379 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003380
3381 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003382 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003383 update_exception_bitmap(vcpu);
3384
Gleb Natapovd99e4152012-12-20 16:57:45 +02003385 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3386 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3387 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3388 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3389 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3390 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003391
Eddie Dong8668a3c2007-10-10 14:26:45 +08003392 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393}
3394
Amit Shah401d10d2009-02-20 22:53:37 +05303395static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3396{
3397 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003398 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3399
3400 if (!msr)
3401 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303402
Avi Kivity44ea2b12009-09-06 15:55:37 +03003403 /*
3404 * Force kernel_gs_base reloading before EFER changes, as control
3405 * of this msr depends on is_long_mode().
3406 */
3407 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003408 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303409 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003410 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303411 msr->data = efer;
3412 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003413 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303414
3415 msr->data = efer & ~EFER_LME;
3416 }
3417 setup_msrs(vmx);
3418}
3419
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003420#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421
3422static void enter_lmode(struct kvm_vcpu *vcpu)
3423{
3424 u32 guest_tr_ar;
3425
Avi Kivity2fb92db2011-04-27 19:42:18 +03003426 vmx_segment_cache_clear(to_vmx(vcpu));
3427
Avi Kivity6aa8b732006-12-10 02:21:36 -08003428 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003429 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003430 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3431 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003433 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3434 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435 }
Avi Kivityda38f432010-07-06 11:30:49 +03003436 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437}
3438
3439static void exit_lmode(struct kvm_vcpu *vcpu)
3440{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003441 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003442 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443}
3444
3445#endif
3446
Sheng Yang2384d2b2008-01-17 15:14:33 +08003447static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3448{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003449 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003450 if (enable_ept) {
3451 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3452 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003453 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003454 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003455}
3456
Avi Kivitye8467fd2009-12-29 18:43:06 +02003457static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3458{
3459 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3460
3461 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3462 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3463}
3464
Avi Kivityaff48ba2010-12-05 18:56:11 +02003465static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3466{
3467 if (enable_ept && is_paging(vcpu))
3468 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3469 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3470}
3471
Anthony Liguori25c4c272007-04-27 09:29:21 +03003472static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003473{
Avi Kivityfc78f512009-12-07 12:16:48 +02003474 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3475
3476 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3477 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003478}
3479
Sheng Yang14394422008-04-28 12:24:45 +08003480static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3481{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003482 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3483
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003484 if (!test_bit(VCPU_EXREG_PDPTR,
3485 (unsigned long *)&vcpu->arch.regs_dirty))
3486 return;
3487
Sheng Yang14394422008-04-28 12:24:45 +08003488 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003489 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3490 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3491 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3492 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003493 }
3494}
3495
Avi Kivity8f5d5492009-05-31 18:41:29 +03003496static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3497{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003498 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3499
Avi Kivity8f5d5492009-05-31 18:41:29 +03003500 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003501 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3502 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3503 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3504 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003505 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003506
3507 __set_bit(VCPU_EXREG_PDPTR,
3508 (unsigned long *)&vcpu->arch.regs_avail);
3509 __set_bit(VCPU_EXREG_PDPTR,
3510 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003511}
3512
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003513static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003514
3515static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3516 unsigned long cr0,
3517 struct kvm_vcpu *vcpu)
3518{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003519 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3520 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003521 if (!(cr0 & X86_CR0_PG)) {
3522 /* From paging/starting to nonpaging */
3523 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003524 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003525 (CPU_BASED_CR3_LOAD_EXITING |
3526 CPU_BASED_CR3_STORE_EXITING));
3527 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003528 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003529 } else if (!is_paging(vcpu)) {
3530 /* From nonpaging to paging */
3531 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003532 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003533 ~(CPU_BASED_CR3_LOAD_EXITING |
3534 CPU_BASED_CR3_STORE_EXITING));
3535 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003536 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003537 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003538
3539 if (!(cr0 & X86_CR0_WP))
3540 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003541}
3542
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3544{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003545 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003546 unsigned long hw_cr0;
3547
Gleb Natapov50378782013-02-04 16:00:28 +02003548 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003549 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003550 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003551 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003552 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003553
Gleb Natapov218e7632013-01-21 15:36:45 +02003554 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3555 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556
Gleb Natapov218e7632013-01-21 15:36:45 +02003557 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3558 enter_rmode(vcpu);
3559 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003561#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003562 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003563 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003565 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003566 exit_lmode(vcpu);
3567 }
3568#endif
3569
Avi Kivity089d0342009-03-23 18:26:32 +02003570 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003571 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3572
Avi Kivity02daab22009-12-30 12:40:26 +02003573 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003574 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003575
Avi Kivity6aa8b732006-12-10 02:21:36 -08003576 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003577 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003578 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003579
3580 /* depends on vcpu->arch.cr0 to be set to a new value */
3581 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003582}
3583
Sheng Yang14394422008-04-28 12:24:45 +08003584static u64 construct_eptp(unsigned long root_hpa)
3585{
3586 u64 eptp;
3587
3588 /* TODO write the value reading from MSR */
3589 eptp = VMX_EPT_DEFAULT_MT |
3590 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003591 if (enable_ept_ad_bits)
3592 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003593 eptp |= (root_hpa & PAGE_MASK);
3594
3595 return eptp;
3596}
3597
Avi Kivity6aa8b732006-12-10 02:21:36 -08003598static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3599{
Sheng Yang14394422008-04-28 12:24:45 +08003600 unsigned long guest_cr3;
3601 u64 eptp;
3602
3603 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003604 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003605 eptp = construct_eptp(cr3);
3606 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003607 if (is_paging(vcpu) || is_guest_mode(vcpu))
3608 guest_cr3 = kvm_read_cr3(vcpu);
3609 else
3610 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003611 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003612 }
3613
Sheng Yang2384d2b2008-01-17 15:14:33 +08003614 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003615 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003616}
3617
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003618static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003619{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003620 /*
3621 * Pass through host's Machine Check Enable value to hw_cr4, which
3622 * is in force while we are in guest mode. Do not let guests control
3623 * this bit, even if host CR4.MCE == 0.
3624 */
3625 unsigned long hw_cr4 =
3626 (cr4_read_shadow() & X86_CR4_MCE) |
3627 (cr4 & ~X86_CR4_MCE) |
3628 (to_vmx(vcpu)->rmode.vm86_active ?
3629 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003630
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003631 if (cr4 & X86_CR4_VMXE) {
3632 /*
3633 * To use VMXON (and later other VMX instructions), a guest
3634 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3635 * So basically the check on whether to allow nested VMX
3636 * is here.
3637 */
3638 if (!nested_vmx_allowed(vcpu))
3639 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003640 }
3641 if (to_vmx(vcpu)->nested.vmxon &&
3642 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003643 return 1;
3644
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003645 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003646 if (enable_ept) {
3647 if (!is_paging(vcpu)) {
3648 hw_cr4 &= ~X86_CR4_PAE;
3649 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003650 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003651 * SMEP/SMAP is disabled if CPU is in non-paging mode
3652 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003653 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003654 * To emulate this behavior, SMEP/SMAP needs to be
3655 * manually disabled when guest switches to non-paging
3656 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003657 */
Feng Wue1e746b2014-04-01 17:46:35 +08003658 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003659 } else if (!(cr4 & X86_CR4_PAE)) {
3660 hw_cr4 &= ~X86_CR4_PAE;
3661 }
3662 }
Sheng Yang14394422008-04-28 12:24:45 +08003663
3664 vmcs_writel(CR4_READ_SHADOW, cr4);
3665 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003666 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003667}
3668
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669static void vmx_get_segment(struct kvm_vcpu *vcpu,
3670 struct kvm_segment *var, int seg)
3671{
Avi Kivitya9179492011-01-03 14:28:52 +02003672 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673 u32 ar;
3674
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003675 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003676 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003677 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003678 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003679 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003680 var->base = vmx_read_guest_seg_base(vmx, seg);
3681 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3682 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003683 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003684 var->base = vmx_read_guest_seg_base(vmx, seg);
3685 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3686 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3687 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003688 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003689 var->type = ar & 15;
3690 var->s = (ar >> 4) & 1;
3691 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003692 /*
3693 * Some userspaces do not preserve unusable property. Since usable
3694 * segment has to be present according to VMX spec we can use present
3695 * property to amend userspace bug by making unusable segment always
3696 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3697 * segment as unusable.
3698 */
3699 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700 var->avl = (ar >> 12) & 1;
3701 var->l = (ar >> 13) & 1;
3702 var->db = (ar >> 14) & 1;
3703 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003704}
3705
Avi Kivitya9179492011-01-03 14:28:52 +02003706static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3707{
Avi Kivitya9179492011-01-03 14:28:52 +02003708 struct kvm_segment s;
3709
3710 if (to_vmx(vcpu)->rmode.vm86_active) {
3711 vmx_get_segment(vcpu, &s, seg);
3712 return s.base;
3713 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003714 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003715}
3716
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003717static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003718{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003719 struct vcpu_vmx *vmx = to_vmx(vcpu);
3720
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003721 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003722 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003723 else {
3724 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003725 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003726 }
Avi Kivity69c73022011-03-07 15:26:44 +02003727}
3728
Avi Kivity653e3102007-05-07 10:55:37 +03003729static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003730{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731 u32 ar;
3732
Avi Kivityf0495f92012-06-07 17:06:10 +03003733 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003734 ar = 1 << 16;
3735 else {
3736 ar = var->type & 15;
3737 ar |= (var->s & 1) << 4;
3738 ar |= (var->dpl & 3) << 5;
3739 ar |= (var->present & 1) << 7;
3740 ar |= (var->avl & 1) << 12;
3741 ar |= (var->l & 1) << 13;
3742 ar |= (var->db & 1) << 14;
3743 ar |= (var->g & 1) << 15;
3744 }
Avi Kivity653e3102007-05-07 10:55:37 +03003745
3746 return ar;
3747}
3748
3749static void vmx_set_segment(struct kvm_vcpu *vcpu,
3750 struct kvm_segment *var, int seg)
3751{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003752 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003753 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003754
Avi Kivity2fb92db2011-04-27 19:42:18 +03003755 vmx_segment_cache_clear(vmx);
3756
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003757 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3758 vmx->rmode.segs[seg] = *var;
3759 if (seg == VCPU_SREG_TR)
3760 vmcs_write16(sf->selector, var->selector);
3761 else if (var->s)
3762 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003763 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003764 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003765
Avi Kivity653e3102007-05-07 10:55:37 +03003766 vmcs_writel(sf->base, var->base);
3767 vmcs_write32(sf->limit, var->limit);
3768 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003769
3770 /*
3771 * Fix the "Accessed" bit in AR field of segment registers for older
3772 * qemu binaries.
3773 * IA32 arch specifies that at the time of processor reset the
3774 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003775 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003776 * state vmexit when "unrestricted guest" mode is turned on.
3777 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3778 * tree. Newer qemu binaries with that qemu fix would not need this
3779 * kvm hack.
3780 */
3781 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003782 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003783
Gleb Natapovf924d662012-12-12 19:10:55 +02003784 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003785
3786out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003787 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788}
3789
Avi Kivity6aa8b732006-12-10 02:21:36 -08003790static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3791{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003792 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003793
3794 *db = (ar >> 14) & 1;
3795 *l = (ar >> 13) & 1;
3796}
3797
Gleb Natapov89a27f42010-02-16 10:51:48 +02003798static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003800 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3801 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802}
3803
Gleb Natapov89a27f42010-02-16 10:51:48 +02003804static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003806 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3807 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003808}
3809
Gleb Natapov89a27f42010-02-16 10:51:48 +02003810static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003811{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003812 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3813 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003814}
3815
Gleb Natapov89a27f42010-02-16 10:51:48 +02003816static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003818 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3819 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003820}
3821
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003822static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3823{
3824 struct kvm_segment var;
3825 u32 ar;
3826
3827 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003828 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003829 if (seg == VCPU_SREG_CS)
3830 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003831 ar = vmx_segment_access_rights(&var);
3832
3833 if (var.base != (var.selector << 4))
3834 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003835 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003836 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003837 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003838 return false;
3839
3840 return true;
3841}
3842
3843static bool code_segment_valid(struct kvm_vcpu *vcpu)
3844{
3845 struct kvm_segment cs;
3846 unsigned int cs_rpl;
3847
3848 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003849 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003850
Avi Kivity1872a3f2009-01-04 23:26:52 +02003851 if (cs.unusable)
3852 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003853 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003854 return false;
3855 if (!cs.s)
3856 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003857 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003858 if (cs.dpl > cs_rpl)
3859 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003860 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003861 if (cs.dpl != cs_rpl)
3862 return false;
3863 }
3864 if (!cs.present)
3865 return false;
3866
3867 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3868 return true;
3869}
3870
3871static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3872{
3873 struct kvm_segment ss;
3874 unsigned int ss_rpl;
3875
3876 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003877 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003878
Avi Kivity1872a3f2009-01-04 23:26:52 +02003879 if (ss.unusable)
3880 return true;
3881 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003882 return false;
3883 if (!ss.s)
3884 return false;
3885 if (ss.dpl != ss_rpl) /* DPL != RPL */
3886 return false;
3887 if (!ss.present)
3888 return false;
3889
3890 return true;
3891}
3892
3893static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3894{
3895 struct kvm_segment var;
3896 unsigned int rpl;
3897
3898 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003899 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003900
Avi Kivity1872a3f2009-01-04 23:26:52 +02003901 if (var.unusable)
3902 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003903 if (!var.s)
3904 return false;
3905 if (!var.present)
3906 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003907 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003908 if (var.dpl < rpl) /* DPL < RPL */
3909 return false;
3910 }
3911
3912 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3913 * rights flags
3914 */
3915 return true;
3916}
3917
3918static bool tr_valid(struct kvm_vcpu *vcpu)
3919{
3920 struct kvm_segment tr;
3921
3922 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3923
Avi Kivity1872a3f2009-01-04 23:26:52 +02003924 if (tr.unusable)
3925 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003926 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003927 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003928 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003929 return false;
3930 if (!tr.present)
3931 return false;
3932
3933 return true;
3934}
3935
3936static bool ldtr_valid(struct kvm_vcpu *vcpu)
3937{
3938 struct kvm_segment ldtr;
3939
3940 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3941
Avi Kivity1872a3f2009-01-04 23:26:52 +02003942 if (ldtr.unusable)
3943 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003944 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003945 return false;
3946 if (ldtr.type != 2)
3947 return false;
3948 if (!ldtr.present)
3949 return false;
3950
3951 return true;
3952}
3953
3954static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3955{
3956 struct kvm_segment cs, ss;
3957
3958 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3959 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3960
Nadav Amitb32a9912015-03-29 16:33:04 +03003961 return ((cs.selector & SEGMENT_RPL_MASK) ==
3962 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003963}
3964
3965/*
3966 * Check if guest state is valid. Returns true if valid, false if
3967 * not.
3968 * We assume that registers are always usable
3969 */
3970static bool guest_state_valid(struct kvm_vcpu *vcpu)
3971{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003972 if (enable_unrestricted_guest)
3973 return true;
3974
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003975 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003976 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003977 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3978 return false;
3979 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3980 return false;
3981 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3982 return false;
3983 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3984 return false;
3985 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3986 return false;
3987 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3988 return false;
3989 } else {
3990 /* protected mode guest state checks */
3991 if (!cs_ss_rpl_check(vcpu))
3992 return false;
3993 if (!code_segment_valid(vcpu))
3994 return false;
3995 if (!stack_segment_valid(vcpu))
3996 return false;
3997 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3998 return false;
3999 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4000 return false;
4001 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4002 return false;
4003 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4004 return false;
4005 if (!tr_valid(vcpu))
4006 return false;
4007 if (!ldtr_valid(vcpu))
4008 return false;
4009 }
4010 /* TODO:
4011 * - Add checks on RIP
4012 * - Add checks on RFLAGS
4013 */
4014
4015 return true;
4016}
4017
Mike Dayd77c26f2007-10-08 09:02:08 -04004018static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004019{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004020 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004021 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004022 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004023
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004024 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004025 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004026 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4027 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004028 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004029 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004030 r = kvm_write_guest_page(kvm, fn++, &data,
4031 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004032 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004033 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004034 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4035 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004036 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004037 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4038 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004039 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004040 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004041 r = kvm_write_guest_page(kvm, fn, &data,
4042 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4043 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004044out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004045 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004046 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047}
4048
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004049static int init_rmode_identity_map(struct kvm *kvm)
4050{
Tang Chenf51770e2014-09-16 18:41:59 +08004051 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004052 pfn_t identity_map_pfn;
4053 u32 tmp;
4054
Avi Kivity089d0342009-03-23 18:26:32 +02004055 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004056 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004057
4058 /* Protect kvm->arch.ept_identity_pagetable_done. */
4059 mutex_lock(&kvm->slots_lock);
4060
Tang Chenf51770e2014-09-16 18:41:59 +08004061 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004062 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004063
Sheng Yangb927a3c2009-07-21 10:42:48 +08004064 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004065
4066 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004067 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004068 goto out2;
4069
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004070 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004071 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4072 if (r < 0)
4073 goto out;
4074 /* Set up identity-mapping pagetable for EPT in real mode */
4075 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4076 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4077 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4078 r = kvm_write_guest_page(kvm, identity_map_pfn,
4079 &tmp, i * sizeof(tmp), sizeof(tmp));
4080 if (r < 0)
4081 goto out;
4082 }
4083 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004084
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004085out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004086 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004087
4088out2:
4089 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004090 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004091}
4092
Avi Kivity6aa8b732006-12-10 02:21:36 -08004093static void seg_setup(int seg)
4094{
Mathias Krause772e0312012-08-30 01:30:19 +02004095 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004096 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004097
4098 vmcs_write16(sf->selector, 0);
4099 vmcs_writel(sf->base, 0);
4100 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004101 ar = 0x93;
4102 if (seg == VCPU_SREG_CS)
4103 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004104
4105 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004106}
4107
Sheng Yangf78e0e22007-10-29 09:40:42 +08004108static int alloc_apic_access_page(struct kvm *kvm)
4109{
Xiao Guangrong44841412012-09-07 14:14:20 +08004110 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004111 struct kvm_userspace_memory_region kvm_userspace_mem;
4112 int r = 0;
4113
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004114 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004115 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004116 goto out;
4117 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4118 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004119 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004120 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004121 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004122 if (r)
4123 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004124
Tang Chen73a6d942014-09-11 13:38:00 +08004125 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004126 if (is_error_page(page)) {
4127 r = -EFAULT;
4128 goto out;
4129 }
4130
Tang Chenc24ae0d2014-09-24 15:57:58 +08004131 /*
4132 * Do not pin the page in memory, so that memory hot-unplug
4133 * is able to migrate it.
4134 */
4135 put_page(page);
4136 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004137out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004138 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004139 return r;
4140}
4141
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004142static int alloc_identity_pagetable(struct kvm *kvm)
4143{
Tang Chena255d472014-09-16 18:41:58 +08004144 /* Called with kvm->slots_lock held. */
4145
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004146 struct kvm_userspace_memory_region kvm_userspace_mem;
4147 int r = 0;
4148
Tang Chena255d472014-09-16 18:41:58 +08004149 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4150
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004151 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4152 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004153 kvm_userspace_mem.guest_phys_addr =
4154 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004155 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004156 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004157
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004158 return r;
4159}
4160
Sheng Yang2384d2b2008-01-17 15:14:33 +08004161static void allocate_vpid(struct vcpu_vmx *vmx)
4162{
4163 int vpid;
4164
4165 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004166 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004167 return;
4168 spin_lock(&vmx_vpid_lock);
4169 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4170 if (vpid < VMX_NR_VPIDS) {
4171 vmx->vpid = vpid;
4172 __set_bit(vpid, vmx_vpid_bitmap);
4173 }
4174 spin_unlock(&vmx_vpid_lock);
4175}
4176
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004177static void free_vpid(struct vcpu_vmx *vmx)
4178{
4179 if (!enable_vpid)
4180 return;
4181 spin_lock(&vmx_vpid_lock);
4182 if (vmx->vpid != 0)
4183 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4184 spin_unlock(&vmx_vpid_lock);
4185}
4186
Yang Zhang8d146952013-01-25 10:18:50 +08004187#define MSR_TYPE_R 1
4188#define MSR_TYPE_W 2
4189static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4190 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004191{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004192 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004193
4194 if (!cpu_has_vmx_msr_bitmap())
4195 return;
4196
4197 /*
4198 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4199 * have the write-low and read-high bitmap offsets the wrong way round.
4200 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4201 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004202 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004203 if (type & MSR_TYPE_R)
4204 /* read-low */
4205 __clear_bit(msr, msr_bitmap + 0x000 / f);
4206
4207 if (type & MSR_TYPE_W)
4208 /* write-low */
4209 __clear_bit(msr, msr_bitmap + 0x800 / f);
4210
Sheng Yang25c5f222008-03-28 13:18:56 +08004211 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4212 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004213 if (type & MSR_TYPE_R)
4214 /* read-high */
4215 __clear_bit(msr, msr_bitmap + 0x400 / f);
4216
4217 if (type & MSR_TYPE_W)
4218 /* write-high */
4219 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4220
4221 }
4222}
4223
4224static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4225 u32 msr, int type)
4226{
4227 int f = sizeof(unsigned long);
4228
4229 if (!cpu_has_vmx_msr_bitmap())
4230 return;
4231
4232 /*
4233 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4234 * have the write-low and read-high bitmap offsets the wrong way round.
4235 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4236 */
4237 if (msr <= 0x1fff) {
4238 if (type & MSR_TYPE_R)
4239 /* read-low */
4240 __set_bit(msr, msr_bitmap + 0x000 / f);
4241
4242 if (type & MSR_TYPE_W)
4243 /* write-low */
4244 __set_bit(msr, msr_bitmap + 0x800 / f);
4245
4246 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4247 msr &= 0x1fff;
4248 if (type & MSR_TYPE_R)
4249 /* read-high */
4250 __set_bit(msr, msr_bitmap + 0x400 / f);
4251
4252 if (type & MSR_TYPE_W)
4253 /* write-high */
4254 __set_bit(msr, msr_bitmap + 0xc00 / f);
4255
Sheng Yang25c5f222008-03-28 13:18:56 +08004256 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004257}
4258
Wincy Vanf2b93282015-02-03 23:56:03 +08004259/*
4260 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4261 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4262 */
4263static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4264 unsigned long *msr_bitmap_nested,
4265 u32 msr, int type)
4266{
4267 int f = sizeof(unsigned long);
4268
4269 if (!cpu_has_vmx_msr_bitmap()) {
4270 WARN_ON(1);
4271 return;
4272 }
4273
4274 /*
4275 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4276 * have the write-low and read-high bitmap offsets the wrong way round.
4277 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4278 */
4279 if (msr <= 0x1fff) {
4280 if (type & MSR_TYPE_R &&
4281 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4282 /* read-low */
4283 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4284
4285 if (type & MSR_TYPE_W &&
4286 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4287 /* write-low */
4288 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4289
4290 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4291 msr &= 0x1fff;
4292 if (type & MSR_TYPE_R &&
4293 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4294 /* read-high */
4295 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4296
4297 if (type & MSR_TYPE_W &&
4298 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4299 /* write-high */
4300 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4301
4302 }
4303}
4304
Avi Kivity58972972009-02-24 22:26:47 +02004305static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4306{
4307 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004308 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4309 msr, MSR_TYPE_R | MSR_TYPE_W);
4310 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4311 msr, MSR_TYPE_R | MSR_TYPE_W);
4312}
4313
4314static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4315{
4316 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4317 msr, MSR_TYPE_R);
4318 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4319 msr, MSR_TYPE_R);
4320}
4321
4322static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4323{
4324 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4325 msr, MSR_TYPE_R);
4326 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4327 msr, MSR_TYPE_R);
4328}
4329
4330static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4331{
4332 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4333 msr, MSR_TYPE_W);
4334 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4335 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004336}
4337
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004338static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu)
4339{
Paolo Bonzini35754c92015-07-29 12:05:37 +02004340 return enable_apicv && lapic_in_kernel(vcpu);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004341}
4342
Wincy Van705699a2015-02-03 23:58:17 +08004343static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4344{
4345 struct vcpu_vmx *vmx = to_vmx(vcpu);
4346 int max_irr;
4347 void *vapic_page;
4348 u16 status;
4349
4350 if (vmx->nested.pi_desc &&
4351 vmx->nested.pi_pending) {
4352 vmx->nested.pi_pending = false;
4353 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4354 return 0;
4355
4356 max_irr = find_last_bit(
4357 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4358
4359 if (max_irr == 256)
4360 return 0;
4361
4362 vapic_page = kmap(vmx->nested.virtual_apic_page);
4363 if (!vapic_page) {
4364 WARN_ON(1);
4365 return -ENOMEM;
4366 }
4367 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4368 kunmap(vmx->nested.virtual_apic_page);
4369
4370 status = vmcs_read16(GUEST_INTR_STATUS);
4371 if ((u8)max_irr > ((u8)status & 0xff)) {
4372 status &= ~0xff;
4373 status |= (u8)max_irr;
4374 vmcs_write16(GUEST_INTR_STATUS, status);
4375 }
4376 }
4377 return 0;
4378}
4379
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004380static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4381{
4382#ifdef CONFIG_SMP
4383 if (vcpu->mode == IN_GUEST_MODE) {
4384 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4385 POSTED_INTR_VECTOR);
4386 return true;
4387 }
4388#endif
4389 return false;
4390}
4391
Wincy Van705699a2015-02-03 23:58:17 +08004392static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4393 int vector)
4394{
4395 struct vcpu_vmx *vmx = to_vmx(vcpu);
4396
4397 if (is_guest_mode(vcpu) &&
4398 vector == vmx->nested.posted_intr_nv) {
4399 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004400 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004401 /*
4402 * If a posted intr is not recognized by hardware,
4403 * we will accomplish it in the next vmentry.
4404 */
4405 vmx->nested.pi_pending = true;
4406 kvm_make_request(KVM_REQ_EVENT, vcpu);
4407 return 0;
4408 }
4409 return -1;
4410}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004411/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004412 * Send interrupt to vcpu via posted interrupt way.
4413 * 1. If target vcpu is running(non-root mode), send posted interrupt
4414 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4415 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4416 * interrupt from PIR in next vmentry.
4417 */
4418static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4419{
4420 struct vcpu_vmx *vmx = to_vmx(vcpu);
4421 int r;
4422
Wincy Van705699a2015-02-03 23:58:17 +08004423 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4424 if (!r)
4425 return;
4426
Yang Zhanga20ed542013-04-11 19:25:15 +08004427 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4428 return;
4429
4430 r = pi_test_and_set_on(&vmx->pi_desc);
4431 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004432 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004433 kvm_vcpu_kick(vcpu);
4434}
4435
4436static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4437{
4438 struct vcpu_vmx *vmx = to_vmx(vcpu);
4439
4440 if (!pi_test_and_clear_on(&vmx->pi_desc))
4441 return;
4442
4443 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4444}
4445
4446static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4447{
4448 return;
4449}
4450
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004452 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4453 * will not change in the lifetime of the guest.
4454 * Note that host-state that does change is set elsewhere. E.g., host-state
4455 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4456 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004457static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004458{
4459 u32 low32, high32;
4460 unsigned long tmpl;
4461 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004462 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004463
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004464 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004465 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4466
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004467 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004468 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004469 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4470 vmx->host_state.vmcs_host_cr4 = cr4;
4471
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004472 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004473#ifdef CONFIG_X86_64
4474 /*
4475 * Load null selectors, so we can avoid reloading them in
4476 * __vmx_load_host_state(), in case userspace uses the null selectors
4477 * too (the expected case).
4478 */
4479 vmcs_write16(HOST_DS_SELECTOR, 0);
4480 vmcs_write16(HOST_ES_SELECTOR, 0);
4481#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004482 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4483 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004484#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004485 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4486 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4487
4488 native_store_idt(&dt);
4489 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004490 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004491
Avi Kivity83287ea422012-09-16 15:10:57 +03004492 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004493
4494 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4495 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4496 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4497 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4498
4499 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4500 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4501 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4502 }
4503}
4504
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004505static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4506{
4507 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4508 if (enable_ept)
4509 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004510 if (is_guest_mode(&vmx->vcpu))
4511 vmx->vcpu.arch.cr4_guest_owned_bits &=
4512 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004513 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4514}
4515
Yang Zhang01e439b2013-04-11 19:25:12 +08004516static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4517{
4518 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4519
Paolo Bonzini35754c92015-07-29 12:05:37 +02004520 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004521 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4522 return pin_based_exec_ctrl;
4523}
4524
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004525static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4526{
4527 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004528
4529 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4530 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4531
Paolo Bonzini35754c92015-07-29 12:05:37 +02004532 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004533 exec_control &= ~CPU_BASED_TPR_SHADOW;
4534#ifdef CONFIG_X86_64
4535 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4536 CPU_BASED_CR8_LOAD_EXITING;
4537#endif
4538 }
4539 if (!enable_ept)
4540 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4541 CPU_BASED_CR3_LOAD_EXITING |
4542 CPU_BASED_INVLPG_EXITING;
4543 return exec_control;
4544}
4545
4546static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4547{
4548 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004549 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004550 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4551 if (vmx->vpid == 0)
4552 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4553 if (!enable_ept) {
4554 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4555 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004556 /* Enable INVPCID for non-ept guests may cause performance regression. */
4557 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004558 }
4559 if (!enable_unrestricted_guest)
4560 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4561 if (!ple_gap)
4562 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004563 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004564 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4565 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004566 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004567 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4568 (handle_vmptrld).
4569 We can NOT enable shadow_vmcs here because we don't have yet
4570 a current VMCS12
4571 */
4572 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huang843e4332015-01-28 10:54:28 +08004573 /* PML is enabled/disabled in creating/destorying vcpu */
4574 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
4575
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004576 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4577 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4578
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004579 return exec_control;
4580}
4581
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004582static void ept_set_mmio_spte_mask(void)
4583{
4584 /*
4585 * EPT Misconfigurations can be generated if the value of bits 2:0
4586 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004587 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004588 * spte.
4589 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004590 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004591}
4592
Wanpeng Lif53cd632014-12-02 19:14:58 +08004593#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004594/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004595 * Sets up the vmcs for emulated real mode.
4596 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004597static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004599#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004600 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004601#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004602 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004603
Avi Kivity6aa8b732006-12-10 02:21:36 -08004604 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004605 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4606 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004607
Abel Gordon4607c2d2013-04-18 14:35:55 +03004608 if (enable_shadow_vmcs) {
4609 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4610 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4611 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004612 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004613 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004614
Avi Kivity6aa8b732006-12-10 02:21:36 -08004615 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4616
Avi Kivity6aa8b732006-12-10 02:21:36 -08004617 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004618 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004619
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004620 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004621
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004622 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004623 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4624 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004625
Paolo Bonzini35754c92015-07-29 12:05:37 +02004626 if (vmx_cpu_uses_apicv(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004627 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4628 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4629 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4630 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4631
4632 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004633
4634 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4635 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004636 }
4637
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004638 if (ple_gap) {
4639 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004640 vmx->ple_window = ple_window;
4641 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004642 }
4643
Xiao Guangrongc3707952011-07-12 03:28:04 +08004644 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4645 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004646 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4647
Avi Kivity9581d442010-10-19 16:46:55 +02004648 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4649 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004650 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004651#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004652 rdmsrl(MSR_FS_BASE, a);
4653 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4654 rdmsrl(MSR_GS_BASE, a);
4655 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4656#else
4657 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4658 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4659#endif
4660
Eddie Dong2cc51562007-05-21 07:28:09 +03004661 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4662 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004663 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004664 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004665 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004666
Radim Krčmář74545702015-04-27 15:11:25 +02004667 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4668 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004669
Paolo Bonzini03916db2014-07-24 14:21:57 +02004670 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671 u32 index = vmx_msr_index[i];
4672 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004673 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004674
4675 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4676 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004677 if (wrmsr_safe(index, data_low, data_high) < 0)
4678 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004679 vmx->guest_msrs[j].index = i;
4680 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004681 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004682 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004683 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684
Gleb Natapov2961e8762013-11-25 15:37:13 +02004685
4686 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687
4688 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004689 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004690
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004691 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004692 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004693
Wanpeng Lif53cd632014-12-02 19:14:58 +08004694 if (vmx_xsaves_supported())
4695 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4696
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004697 return 0;
4698}
4699
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004700static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004701{
4702 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004703 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004704 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004705
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004706 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004707
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004708 vmx->soft_vnmi_blocked = 0;
4709
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004710 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004711 kvm_set_cr8(vcpu, 0);
4712
4713 if (!init_event) {
4714 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4715 MSR_IA32_APICBASE_ENABLE;
4716 if (kvm_vcpu_is_reset_bsp(vcpu))
4717 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4718 apic_base_msr.host_initiated = true;
4719 kvm_set_apic_base(vcpu, &apic_base_msr);
4720 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004721
Avi Kivity2fb92db2011-04-27 19:42:18 +03004722 vmx_segment_cache_clear(vmx);
4723
Avi Kivity5706be02008-08-20 15:07:31 +03004724 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004725 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004726 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004727
4728 seg_setup(VCPU_SREG_DS);
4729 seg_setup(VCPU_SREG_ES);
4730 seg_setup(VCPU_SREG_FS);
4731 seg_setup(VCPU_SREG_GS);
4732 seg_setup(VCPU_SREG_SS);
4733
4734 vmcs_write16(GUEST_TR_SELECTOR, 0);
4735 vmcs_writel(GUEST_TR_BASE, 0);
4736 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4737 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4738
4739 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4740 vmcs_writel(GUEST_LDTR_BASE, 0);
4741 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4742 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4743
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004744 if (!init_event) {
4745 vmcs_write32(GUEST_SYSENTER_CS, 0);
4746 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4747 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4748 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4749 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004750
4751 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004752 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004753
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004754 vmcs_writel(GUEST_GDTR_BASE, 0);
4755 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4756
4757 vmcs_writel(GUEST_IDTR_BASE, 0);
4758 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4759
Anthony Liguori443381a2010-12-06 10:53:38 -06004760 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004761 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4762 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4763
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004764 setup_msrs(vmx);
4765
Avi Kivity6aa8b732006-12-10 02:21:36 -08004766 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4767
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004768 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004769 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004770 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004771 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004772 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004773 vmcs_write32(TPR_THRESHOLD, 0);
4774 }
4775
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004776 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004777
Paolo Bonzini35754c92015-07-29 12:05:37 +02004778 if (vmx_cpu_uses_apicv(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004779 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4780
Sheng Yang2384d2b2008-01-17 15:14:33 +08004781 if (vmx->vpid != 0)
4782 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4783
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004784 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4785 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4786 vmx->vcpu.arch.cr0 = cr0;
4787 vmx_set_cr4(vcpu, 0);
4788 if (!init_event)
4789 vmx_set_efer(vcpu, 0);
4790 vmx_fpu_activate(vcpu);
4791 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004792
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004793 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794}
4795
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004796/*
4797 * In nested virtualization, check if L1 asked to exit on external interrupts.
4798 * For most existing hypervisors, this will always return true.
4799 */
4800static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4801{
4802 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4803 PIN_BASED_EXT_INTR_MASK;
4804}
4805
Bandan Das77b0f5d2014-04-19 18:17:45 -04004806/*
4807 * In nested virtualization, check if L1 has set
4808 * VM_EXIT_ACK_INTR_ON_EXIT
4809 */
4810static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4811{
4812 return get_vmcs12(vcpu)->vm_exit_controls &
4813 VM_EXIT_ACK_INTR_ON_EXIT;
4814}
4815
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004816static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4817{
4818 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4819 PIN_BASED_NMI_EXITING;
4820}
4821
Jan Kiszkac9a79532014-03-07 20:03:15 +01004822static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004823{
4824 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004825
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004826 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4827 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4828 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4829}
4830
Jan Kiszkac9a79532014-03-07 20:03:15 +01004831static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004832{
4833 u32 cpu_based_vm_exec_control;
4834
Jan Kiszkac9a79532014-03-07 20:03:15 +01004835 if (!cpu_has_virtual_nmis() ||
4836 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4837 enable_irq_window(vcpu);
4838 return;
4839 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004840
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004841 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4842 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4843 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4844}
4845
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004846static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004847{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004849 uint32_t intr;
4850 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004851
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004852 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004853
Avi Kivityfa89a812008-09-01 15:57:51 +03004854 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004855 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004856 int inc_eip = 0;
4857 if (vcpu->arch.interrupt.soft)
4858 inc_eip = vcpu->arch.event_exit_inst_len;
4859 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004860 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004861 return;
4862 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004863 intr = irq | INTR_INFO_VALID_MASK;
4864 if (vcpu->arch.interrupt.soft) {
4865 intr |= INTR_TYPE_SOFT_INTR;
4866 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4867 vmx->vcpu.arch.event_exit_inst_len);
4868 } else
4869 intr |= INTR_TYPE_EXT_INTR;
4870 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004871}
4872
Sheng Yangf08864b2008-05-15 18:23:25 +08004873static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4874{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004875 struct vcpu_vmx *vmx = to_vmx(vcpu);
4876
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004877 if (is_guest_mode(vcpu))
4878 return;
4879
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004880 if (!cpu_has_virtual_nmis()) {
4881 /*
4882 * Tracking the NMI-blocked state in software is built upon
4883 * finding the next open IRQ window. This, in turn, depends on
4884 * well-behaving guests: They have to keep IRQs disabled at
4885 * least as long as the NMI handler runs. Otherwise we may
4886 * cause NMI nesting, maybe breaking the guest. But as this is
4887 * highly unlikely, we can live with the residual risk.
4888 */
4889 vmx->soft_vnmi_blocked = 1;
4890 vmx->vnmi_blocked_time = 0;
4891 }
4892
Jan Kiszka487b3912008-09-26 09:30:56 +02004893 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004894 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004895 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004896 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004897 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004898 return;
4899 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004900 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4901 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004902}
4903
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004904static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4905{
4906 if (!cpu_has_virtual_nmis())
4907 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004908 if (to_vmx(vcpu)->nmi_known_unmasked)
4909 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004910 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004911}
4912
4913static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4914{
4915 struct vcpu_vmx *vmx = to_vmx(vcpu);
4916
4917 if (!cpu_has_virtual_nmis()) {
4918 if (vmx->soft_vnmi_blocked != masked) {
4919 vmx->soft_vnmi_blocked = masked;
4920 vmx->vnmi_blocked_time = 0;
4921 }
4922 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004923 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004924 if (masked)
4925 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4926 GUEST_INTR_STATE_NMI);
4927 else
4928 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4929 GUEST_INTR_STATE_NMI);
4930 }
4931}
4932
Jan Kiszka2505dc92013-04-14 12:12:47 +02004933static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4934{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004935 if (to_vmx(vcpu)->nested.nested_run_pending)
4936 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004937
Jan Kiszka2505dc92013-04-14 12:12:47 +02004938 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4939 return 0;
4940
4941 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4942 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4943 | GUEST_INTR_STATE_NMI));
4944}
4945
Gleb Natapov78646122009-03-23 12:12:11 +02004946static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4947{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004948 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4949 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004950 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4951 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004952}
4953
Izik Eiduscbc94022007-10-25 00:29:55 +02004954static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4955{
4956 int ret;
4957 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004958 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004959 .guest_phys_addr = addr,
4960 .memory_size = PAGE_SIZE * 3,
4961 .flags = 0,
4962 };
4963
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004964 ret = x86_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004965 if (ret)
4966 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004967 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004968 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004969}
4970
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004971static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004973 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004974 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004975 /*
4976 * Update instruction length as we may reinject the exception
4977 * from user space while in guest debugging mode.
4978 */
4979 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4980 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004981 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004982 return false;
4983 /* fall through */
4984 case DB_VECTOR:
4985 if (vcpu->guest_debug &
4986 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4987 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004988 /* fall through */
4989 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004990 case OF_VECTOR:
4991 case BR_VECTOR:
4992 case UD_VECTOR:
4993 case DF_VECTOR:
4994 case SS_VECTOR:
4995 case GP_VECTOR:
4996 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004997 return true;
4998 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004999 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005000 return false;
5001}
5002
5003static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5004 int vec, u32 err_code)
5005{
5006 /*
5007 * Instruction with address size override prefix opcode 0x67
5008 * Cause the #SS fault with 0 error code in VM86 mode.
5009 */
5010 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5011 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5012 if (vcpu->arch.halt_request) {
5013 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005014 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005015 }
5016 return 1;
5017 }
5018 return 0;
5019 }
5020
5021 /*
5022 * Forward all other exceptions that are valid in real mode.
5023 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5024 * the required debugging infrastructure rework.
5025 */
5026 kvm_queue_exception(vcpu, vec);
5027 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005028}
5029
Andi Kleena0861c02009-06-08 17:37:09 +08005030/*
5031 * Trigger machine check on the host. We assume all the MSRs are already set up
5032 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5033 * We pass a fake environment to the machine check handler because we want
5034 * the guest to be always treated like user space, no matter what context
5035 * it used internally.
5036 */
5037static void kvm_machine_check(void)
5038{
5039#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5040 struct pt_regs regs = {
5041 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5042 .flags = X86_EFLAGS_IF,
5043 };
5044
5045 do_machine_check(&regs, 0);
5046#endif
5047}
5048
Avi Kivity851ba692009-08-24 11:10:17 +03005049static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005050{
5051 /* already handled by vcpu_run */
5052 return 1;
5053}
5054
Avi Kivity851ba692009-08-24 11:10:17 +03005055static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005056{
Avi Kivity1155f762007-11-22 11:30:47 +02005057 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005058 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005059 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005060 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061 u32 vect_info;
5062 enum emulation_result er;
5063
Avi Kivity1155f762007-11-22 11:30:47 +02005064 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005065 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066
Andi Kleena0861c02009-06-08 17:37:09 +08005067 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005068 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005069
Jan Kiszkae4a41882008-09-26 09:30:46 +02005070 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005071 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005072
5073 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005074 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005075 return 1;
5076 }
5077
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005078 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005079 if (is_guest_mode(vcpu)) {
5080 kvm_queue_exception(vcpu, UD_VECTOR);
5081 return 1;
5082 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005083 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005084 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005085 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005086 return 1;
5087 }
5088
Avi Kivity6aa8b732006-12-10 02:21:36 -08005089 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005090 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005091 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005092
5093 /*
5094 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5095 * MMIO, it is better to report an internal error.
5096 * See the comments in vmx_handle_exit.
5097 */
5098 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5099 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5100 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5101 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005102 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005103 vcpu->run->internal.data[0] = vect_info;
5104 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005105 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005106 return 0;
5107 }
5108
Avi Kivity6aa8b732006-12-10 02:21:36 -08005109 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005110 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005111 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005112 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005113 trace_kvm_page_fault(cr2, error_code);
5114
Gleb Natapov3298b752009-05-11 13:35:46 +03005115 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005116 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005117 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005118 }
5119
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005120 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005121
5122 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5123 return handle_rmode_exception(vcpu, ex_no, error_code);
5124
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005125 switch (ex_no) {
5126 case DB_VECTOR:
5127 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5128 if (!(vcpu->guest_debug &
5129 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005130 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005131 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005132 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5133 skip_emulated_instruction(vcpu);
5134
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005135 kvm_queue_exception(vcpu, DB_VECTOR);
5136 return 1;
5137 }
5138 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5139 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5140 /* fall through */
5141 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005142 /*
5143 * Update instruction length as we may reinject #BP from
5144 * user space while in guest debugging mode. Reading it for
5145 * #DB as well causes no harm, it is not used in that case.
5146 */
5147 vmx->vcpu.arch.event_exit_inst_len =
5148 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005149 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005150 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005151 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5152 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005153 break;
5154 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005155 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5156 kvm_run->ex.exception = ex_no;
5157 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005158 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005159 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005160 return 0;
5161}
5162
Avi Kivity851ba692009-08-24 11:10:17 +03005163static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005164{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005165 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005166 return 1;
5167}
5168
Avi Kivity851ba692009-08-24 11:10:17 +03005169static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005170{
Avi Kivity851ba692009-08-24 11:10:17 +03005171 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005172 return 0;
5173}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005174
Avi Kivity851ba692009-08-24 11:10:17 +03005175static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005176{
He, Qingbfdaab02007-09-12 14:18:28 +08005177 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005178 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005179 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005180
He, Qingbfdaab02007-09-12 14:18:28 +08005181 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005182 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005183 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005184
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005185 ++vcpu->stat.io_exits;
5186
5187 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005188 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005189
5190 port = exit_qualification >> 16;
5191 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005192 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005193
5194 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005195}
5196
Ingo Molnar102d8322007-02-19 14:37:47 +02005197static void
5198vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5199{
5200 /*
5201 * Patch in the VMCALL instruction:
5202 */
5203 hypercall[0] = 0x0f;
5204 hypercall[1] = 0x01;
5205 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005206}
5207
Wincy Vanb9c237b2015-02-03 23:56:30 +08005208static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005209{
5210 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005211 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005212
Wincy Vanb9c237b2015-02-03 23:56:30 +08005213 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005214 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5215 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5216 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5217 return (val & always_on) == always_on;
5218}
5219
Guo Chao0fa06072012-06-28 15:16:19 +08005220/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005221static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5222{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005223 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005224 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5225 unsigned long orig_val = val;
5226
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005227 /*
5228 * We get here when L2 changed cr0 in a way that did not change
5229 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005230 * but did change L0 shadowed bits. So we first calculate the
5231 * effective cr0 value that L1 would like to write into the
5232 * hardware. It consists of the L2-owned bits from the new
5233 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005234 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005235 val = (val & ~vmcs12->cr0_guest_host_mask) |
5236 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5237
Wincy Vanb9c237b2015-02-03 23:56:30 +08005238 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005239 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005240
5241 if (kvm_set_cr0(vcpu, val))
5242 return 1;
5243 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005244 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005245 } else {
5246 if (to_vmx(vcpu)->nested.vmxon &&
5247 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5248 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005249 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005250 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005251}
5252
5253static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5254{
5255 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005256 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5257 unsigned long orig_val = val;
5258
5259 /* analogously to handle_set_cr0 */
5260 val = (val & ~vmcs12->cr4_guest_host_mask) |
5261 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5262 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005263 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005264 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005265 return 0;
5266 } else
5267 return kvm_set_cr4(vcpu, val);
5268}
5269
5270/* called to set cr0 as approriate for clts instruction exit. */
5271static void handle_clts(struct kvm_vcpu *vcpu)
5272{
5273 if (is_guest_mode(vcpu)) {
5274 /*
5275 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5276 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5277 * just pretend it's off (also in arch.cr0 for fpu_activate).
5278 */
5279 vmcs_writel(CR0_READ_SHADOW,
5280 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5281 vcpu->arch.cr0 &= ~X86_CR0_TS;
5282 } else
5283 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5284}
5285
Avi Kivity851ba692009-08-24 11:10:17 +03005286static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005287{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005288 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005289 int cr;
5290 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005291 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005292
He, Qingbfdaab02007-09-12 14:18:28 +08005293 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005294 cr = exit_qualification & 15;
5295 reg = (exit_qualification >> 8) & 15;
5296 switch ((exit_qualification >> 4) & 3) {
5297 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005298 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005299 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005300 switch (cr) {
5301 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005302 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005303 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005304 return 1;
5305 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005306 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005307 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005308 return 1;
5309 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005310 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005311 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005312 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005313 case 8: {
5314 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005315 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005316 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005317 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005318 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005319 return 1;
5320 if (cr8_prev <= cr8)
5321 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005322 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005323 return 0;
5324 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005325 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005326 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005327 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005328 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005329 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005330 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005331 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005332 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005333 case 1: /*mov from cr*/
5334 switch (cr) {
5335 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005336 val = kvm_read_cr3(vcpu);
5337 kvm_register_write(vcpu, reg, val);
5338 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005339 skip_emulated_instruction(vcpu);
5340 return 1;
5341 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005342 val = kvm_get_cr8(vcpu);
5343 kvm_register_write(vcpu, reg, val);
5344 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005345 skip_emulated_instruction(vcpu);
5346 return 1;
5347 }
5348 break;
5349 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005350 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005351 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005352 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005353
5354 skip_emulated_instruction(vcpu);
5355 return 1;
5356 default:
5357 break;
5358 }
Avi Kivity851ba692009-08-24 11:10:17 +03005359 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005360 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005361 (int)(exit_qualification >> 4) & 3, cr);
5362 return 0;
5363}
5364
Avi Kivity851ba692009-08-24 11:10:17 +03005365static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005366{
He, Qingbfdaab02007-09-12 14:18:28 +08005367 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005368 int dr, dr7, reg;
5369
5370 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5371 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5372
5373 /* First, if DR does not exist, trigger UD */
5374 if (!kvm_require_dr(vcpu, dr))
5375 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005376
Jan Kiszkaf2483412010-01-20 18:20:20 +01005377 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005378 if (!kvm_require_cpl(vcpu, 0))
5379 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005380 dr7 = vmcs_readl(GUEST_DR7);
5381 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005382 /*
5383 * As the vm-exit takes precedence over the debug trap, we
5384 * need to emulate the latter, either for the host or the
5385 * guest debugging itself.
5386 */
5387 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005388 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005389 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005390 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005391 vcpu->run->debug.arch.exception = DB_VECTOR;
5392 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005393 return 0;
5394 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005395 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005396 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005397 kvm_queue_exception(vcpu, DB_VECTOR);
5398 return 1;
5399 }
5400 }
5401
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005402 if (vcpu->guest_debug == 0) {
5403 u32 cpu_based_vm_exec_control;
5404
5405 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5406 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5407 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5408
5409 /*
5410 * No more DR vmexits; force a reload of the debug registers
5411 * and reenter on this instruction. The next vmexit will
5412 * retrieve the full state of the debug registers.
5413 */
5414 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5415 return 1;
5416 }
5417
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005418 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5419 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005420 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005421
5422 if (kvm_get_dr(vcpu, dr, &val))
5423 return 1;
5424 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005425 } else
Nadav Amit57773922014-06-18 17:19:23 +03005426 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005427 return 1;
5428
Avi Kivity6aa8b732006-12-10 02:21:36 -08005429 skip_emulated_instruction(vcpu);
5430 return 1;
5431}
5432
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005433static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5434{
5435 return vcpu->arch.dr6;
5436}
5437
5438static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5439{
5440}
5441
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005442static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5443{
5444 u32 cpu_based_vm_exec_control;
5445
5446 get_debugreg(vcpu->arch.db[0], 0);
5447 get_debugreg(vcpu->arch.db[1], 1);
5448 get_debugreg(vcpu->arch.db[2], 2);
5449 get_debugreg(vcpu->arch.db[3], 3);
5450 get_debugreg(vcpu->arch.dr6, 6);
5451 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5452
5453 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5454
5455 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5456 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5457 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5458}
5459
Gleb Natapov020df072010-04-13 10:05:23 +03005460static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5461{
5462 vmcs_writel(GUEST_DR7, val);
5463}
5464
Avi Kivity851ba692009-08-24 11:10:17 +03005465static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005466{
Avi Kivity06465c52007-02-28 20:46:53 +02005467 kvm_emulate_cpuid(vcpu);
5468 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005469}
5470
Avi Kivity851ba692009-08-24 11:10:17 +03005471static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005472{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005473 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005474 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005475
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005476 msr_info.index = ecx;
5477 msr_info.host_initiated = false;
5478 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005479 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005480 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005481 return 1;
5482 }
5483
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005484 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005485
Avi Kivity6aa8b732006-12-10 02:21:36 -08005486 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005487 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5488 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005489 skip_emulated_instruction(vcpu);
5490 return 1;
5491}
5492
Avi Kivity851ba692009-08-24 11:10:17 +03005493static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005494{
Will Auld8fe8ab42012-11-29 12:42:12 -08005495 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005496 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5497 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5498 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005499
Will Auld8fe8ab42012-11-29 12:42:12 -08005500 msr.data = data;
5501 msr.index = ecx;
5502 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005503 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005504 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005505 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005506 return 1;
5507 }
5508
Avi Kivity59200272010-01-25 19:47:02 +02005509 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005510 skip_emulated_instruction(vcpu);
5511 return 1;
5512}
5513
Avi Kivity851ba692009-08-24 11:10:17 +03005514static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005515{
Avi Kivity3842d132010-07-27 12:30:24 +03005516 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005517 return 1;
5518}
5519
Avi Kivity851ba692009-08-24 11:10:17 +03005520static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005521{
Eddie Dong85f455f2007-07-06 12:20:49 +03005522 u32 cpu_based_vm_exec_control;
5523
5524 /* clear pending irq */
5525 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5526 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5527 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005528
Avi Kivity3842d132010-07-27 12:30:24 +03005529 kvm_make_request(KVM_REQ_EVENT, vcpu);
5530
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005531 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005532 return 1;
5533}
5534
Avi Kivity851ba692009-08-24 11:10:17 +03005535static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005536{
Avi Kivityd3bef152007-06-05 15:53:05 +03005537 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005538}
5539
Avi Kivity851ba692009-08-24 11:10:17 +03005540static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005541{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005542 kvm_emulate_hypercall(vcpu);
5543 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005544}
5545
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005546static int handle_invd(struct kvm_vcpu *vcpu)
5547{
Andre Przywara51d8b662010-12-21 11:12:02 +01005548 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005549}
5550
Avi Kivity851ba692009-08-24 11:10:17 +03005551static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005552{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005553 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005554
5555 kvm_mmu_invlpg(vcpu, exit_qualification);
5556 skip_emulated_instruction(vcpu);
5557 return 1;
5558}
5559
Avi Kivityfee84b02011-11-10 14:57:25 +02005560static int handle_rdpmc(struct kvm_vcpu *vcpu)
5561{
5562 int err;
5563
5564 err = kvm_rdpmc(vcpu);
5565 kvm_complete_insn_gp(vcpu, err);
5566
5567 return 1;
5568}
5569
Avi Kivity851ba692009-08-24 11:10:17 +03005570static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005571{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005572 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005573 return 1;
5574}
5575
Dexuan Cui2acf9232010-06-10 11:27:12 +08005576static int handle_xsetbv(struct kvm_vcpu *vcpu)
5577{
5578 u64 new_bv = kvm_read_edx_eax(vcpu);
5579 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5580
5581 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5582 skip_emulated_instruction(vcpu);
5583 return 1;
5584}
5585
Wanpeng Lif53cd632014-12-02 19:14:58 +08005586static int handle_xsaves(struct kvm_vcpu *vcpu)
5587{
5588 skip_emulated_instruction(vcpu);
5589 WARN(1, "this should never happen\n");
5590 return 1;
5591}
5592
5593static int handle_xrstors(struct kvm_vcpu *vcpu)
5594{
5595 skip_emulated_instruction(vcpu);
5596 WARN(1, "this should never happen\n");
5597 return 1;
5598}
5599
Avi Kivity851ba692009-08-24 11:10:17 +03005600static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005601{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005602 if (likely(fasteoi)) {
5603 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5604 int access_type, offset;
5605
5606 access_type = exit_qualification & APIC_ACCESS_TYPE;
5607 offset = exit_qualification & APIC_ACCESS_OFFSET;
5608 /*
5609 * Sane guest uses MOV to write EOI, with written value
5610 * not cared. So make a short-circuit here by avoiding
5611 * heavy instruction emulation.
5612 */
5613 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5614 (offset == APIC_EOI)) {
5615 kvm_lapic_set_eoi(vcpu);
5616 skip_emulated_instruction(vcpu);
5617 return 1;
5618 }
5619 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005620 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005621}
5622
Yang Zhangc7c9c562013-01-25 10:18:51 +08005623static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5624{
5625 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5626 int vector = exit_qualification & 0xff;
5627
5628 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5629 kvm_apic_set_eoi_accelerated(vcpu, vector);
5630 return 1;
5631}
5632
Yang Zhang83d4c282013-01-25 10:18:49 +08005633static int handle_apic_write(struct kvm_vcpu *vcpu)
5634{
5635 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5636 u32 offset = exit_qualification & 0xfff;
5637
5638 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5639 kvm_apic_write_nodecode(vcpu, offset);
5640 return 1;
5641}
5642
Avi Kivity851ba692009-08-24 11:10:17 +03005643static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005644{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005645 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005646 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005647 bool has_error_code = false;
5648 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005649 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005650 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005651
5652 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005653 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005654 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005655
5656 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5657
5658 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005659 if (reason == TASK_SWITCH_GATE && idt_v) {
5660 switch (type) {
5661 case INTR_TYPE_NMI_INTR:
5662 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005663 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005664 break;
5665 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005666 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005667 kvm_clear_interrupt_queue(vcpu);
5668 break;
5669 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005670 if (vmx->idt_vectoring_info &
5671 VECTORING_INFO_DELIVER_CODE_MASK) {
5672 has_error_code = true;
5673 error_code =
5674 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5675 }
5676 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005677 case INTR_TYPE_SOFT_EXCEPTION:
5678 kvm_clear_exception_queue(vcpu);
5679 break;
5680 default:
5681 break;
5682 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005683 }
Izik Eidus37817f22008-03-24 23:14:53 +02005684 tss_selector = exit_qualification;
5685
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005686 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5687 type != INTR_TYPE_EXT_INTR &&
5688 type != INTR_TYPE_NMI_INTR))
5689 skip_emulated_instruction(vcpu);
5690
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005691 if (kvm_task_switch(vcpu, tss_selector,
5692 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5693 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005694 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5695 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5696 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005697 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005698 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005699
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005700 /*
5701 * TODO: What about debug traps on tss switch?
5702 * Are we supposed to inject them and update dr6?
5703 */
5704
5705 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005706}
5707
Avi Kivity851ba692009-08-24 11:10:17 +03005708static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005709{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005710 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005711 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005712 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005713 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005714
Sheng Yangf9c617f2009-03-25 10:08:52 +08005715 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005716
Sheng Yang14394422008-04-28 12:24:45 +08005717 gla_validity = (exit_qualification >> 7) & 0x3;
5718 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5719 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5720 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5721 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005722 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005723 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5724 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005725 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5726 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005727 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005728 }
5729
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005730 /*
5731 * EPT violation happened while executing iret from NMI,
5732 * "blocked by NMI" bit has to be set before next VM entry.
5733 * There are errata that may cause this bit to not be set:
5734 * AAK134, BY25.
5735 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005736 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5737 cpu_has_virtual_nmis() &&
5738 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005739 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5740
Sheng Yang14394422008-04-28 12:24:45 +08005741 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005742 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005743
5744 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005745 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005746 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005747 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005748 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005749 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005750
Yang Zhang25d92082013-08-06 12:00:32 +03005751 vcpu->arch.exit_qualification = exit_qualification;
5752
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005753 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005754}
5755
Avi Kivity851ba692009-08-24 11:10:17 +03005756static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005757{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005758 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005759 gpa_t gpa;
5760
5761 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005762 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005763 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08005764 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005765 return 1;
5766 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005767
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005768 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005769 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005770 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5771 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005772
5773 if (unlikely(ret == RET_MMIO_PF_INVALID))
5774 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5775
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005776 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005777 return 1;
5778
5779 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005780 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005781
Avi Kivity851ba692009-08-24 11:10:17 +03005782 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5783 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005784
5785 return 0;
5786}
5787
Avi Kivity851ba692009-08-24 11:10:17 +03005788static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005789{
5790 u32 cpu_based_vm_exec_control;
5791
5792 /* clear pending NMI */
5793 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5794 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5795 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5796 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005797 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005798
5799 return 1;
5800}
5801
Mohammed Gamal80ced182009-09-01 12:48:18 +02005802static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005803{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005804 struct vcpu_vmx *vmx = to_vmx(vcpu);
5805 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005806 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005807 u32 cpu_exec_ctrl;
5808 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005809 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005810
5811 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5812 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005813
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005814 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005815 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005816 return handle_interrupt_window(&vmx->vcpu);
5817
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005818 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5819 return 1;
5820
Gleb Natapov991eebf2013-04-11 12:10:51 +03005821 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005822
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005823 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005824 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005825 ret = 0;
5826 goto out;
5827 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005828
Avi Kivityde5f70e2012-06-12 20:22:28 +03005829 if (err != EMULATE_DONE) {
5830 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5831 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5832 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005833 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005834 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005835
Gleb Natapov8d76c492013-05-08 18:38:44 +03005836 if (vcpu->arch.halt_request) {
5837 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005838 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005839 goto out;
5840 }
5841
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005842 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005843 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005844 if (need_resched())
5845 schedule();
5846 }
5847
Mohammed Gamal80ced182009-09-01 12:48:18 +02005848out:
5849 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005850}
5851
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005852static int __grow_ple_window(int val)
5853{
5854 if (ple_window_grow < 1)
5855 return ple_window;
5856
5857 val = min(val, ple_window_actual_max);
5858
5859 if (ple_window_grow < ple_window)
5860 val *= ple_window_grow;
5861 else
5862 val += ple_window_grow;
5863
5864 return val;
5865}
5866
5867static int __shrink_ple_window(int val, int modifier, int minimum)
5868{
5869 if (modifier < 1)
5870 return ple_window;
5871
5872 if (modifier < ple_window)
5873 val /= modifier;
5874 else
5875 val -= modifier;
5876
5877 return max(val, minimum);
5878}
5879
5880static void grow_ple_window(struct kvm_vcpu *vcpu)
5881{
5882 struct vcpu_vmx *vmx = to_vmx(vcpu);
5883 int old = vmx->ple_window;
5884
5885 vmx->ple_window = __grow_ple_window(old);
5886
5887 if (vmx->ple_window != old)
5888 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005889
5890 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005891}
5892
5893static void shrink_ple_window(struct kvm_vcpu *vcpu)
5894{
5895 struct vcpu_vmx *vmx = to_vmx(vcpu);
5896 int old = vmx->ple_window;
5897
5898 vmx->ple_window = __shrink_ple_window(old,
5899 ple_window_shrink, ple_window);
5900
5901 if (vmx->ple_window != old)
5902 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005903
5904 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005905}
5906
5907/*
5908 * ple_window_actual_max is computed to be one grow_ple_window() below
5909 * ple_window_max. (See __grow_ple_window for the reason.)
5910 * This prevents overflows, because ple_window_max is int.
5911 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5912 * this process.
5913 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5914 */
5915static void update_ple_window_actual_max(void)
5916{
5917 ple_window_actual_max =
5918 __shrink_ple_window(max(ple_window_max, ple_window),
5919 ple_window_grow, INT_MIN);
5920}
5921
Tiejun Chenf2c76482014-10-28 10:14:47 +08005922static __init int hardware_setup(void)
5923{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005924 int r = -ENOMEM, i, msr;
5925
5926 rdmsrl_safe(MSR_EFER, &host_efer);
5927
5928 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
5929 kvm_define_shared_msr(i, vmx_msr_index[i]);
5930
5931 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
5932 if (!vmx_io_bitmap_a)
5933 return r;
5934
5935 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
5936 if (!vmx_io_bitmap_b)
5937 goto out;
5938
5939 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
5940 if (!vmx_msr_bitmap_legacy)
5941 goto out1;
5942
5943 vmx_msr_bitmap_legacy_x2apic =
5944 (unsigned long *)__get_free_page(GFP_KERNEL);
5945 if (!vmx_msr_bitmap_legacy_x2apic)
5946 goto out2;
5947
5948 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
5949 if (!vmx_msr_bitmap_longmode)
5950 goto out3;
5951
5952 vmx_msr_bitmap_longmode_x2apic =
5953 (unsigned long *)__get_free_page(GFP_KERNEL);
5954 if (!vmx_msr_bitmap_longmode_x2apic)
5955 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08005956
5957 if (nested) {
5958 vmx_msr_bitmap_nested =
5959 (unsigned long *)__get_free_page(GFP_KERNEL);
5960 if (!vmx_msr_bitmap_nested)
5961 goto out5;
5962 }
5963
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005964 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
5965 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08005966 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005967
5968 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
5969 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08005970 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005971
5972 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
5973 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
5974
5975 /*
5976 * Allow direct access to the PC debug port (it is often used for I/O
5977 * delays, but the vmexits simply slow things down).
5978 */
5979 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
5980 clear_bit(0x80, vmx_io_bitmap_a);
5981
5982 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
5983
5984 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
5985 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08005986 if (nested)
5987 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005988
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005989 if (setup_vmcs_config(&vmcs_config) < 0) {
5990 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08005991 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08005992 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08005993
5994 if (boot_cpu_has(X86_FEATURE_NX))
5995 kvm_enable_efer_bits(EFER_NX);
5996
5997 if (!cpu_has_vmx_vpid())
5998 enable_vpid = 0;
5999 if (!cpu_has_vmx_shadow_vmcs())
6000 enable_shadow_vmcs = 0;
6001 if (enable_shadow_vmcs)
6002 init_vmcs_shadow_fields();
6003
6004 if (!cpu_has_vmx_ept() ||
6005 !cpu_has_vmx_ept_4levels()) {
6006 enable_ept = 0;
6007 enable_unrestricted_guest = 0;
6008 enable_ept_ad_bits = 0;
6009 }
6010
6011 if (!cpu_has_vmx_ept_ad_bits())
6012 enable_ept_ad_bits = 0;
6013
6014 if (!cpu_has_vmx_unrestricted_guest())
6015 enable_unrestricted_guest = 0;
6016
Paolo Bonziniad15a292015-01-30 16:18:49 +01006017 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006018 flexpriority_enabled = 0;
6019
Paolo Bonziniad15a292015-01-30 16:18:49 +01006020 /*
6021 * set_apic_access_page_addr() is used to reload apic access
6022 * page upon invalidation. No need to do anything if not
6023 * using the APIC_ACCESS_ADDR VMCS field.
6024 */
6025 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006026 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006027
6028 if (!cpu_has_vmx_tpr_shadow())
6029 kvm_x86_ops->update_cr8_intercept = NULL;
6030
6031 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6032 kvm_disable_largepages();
6033
6034 if (!cpu_has_vmx_ple())
6035 ple_gap = 0;
6036
6037 if (!cpu_has_vmx_apicv())
6038 enable_apicv = 0;
6039
6040 if (enable_apicv)
6041 kvm_x86_ops->update_cr8_intercept = NULL;
6042 else {
6043 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006044 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006045 kvm_x86_ops->deliver_posted_interrupt = NULL;
6046 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6047 }
6048
Tiejun Chenbaa03522014-12-23 16:21:11 +08006049 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6050 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6051 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6052 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6053 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6054 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6055 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6056
6057 memcpy(vmx_msr_bitmap_legacy_x2apic,
6058 vmx_msr_bitmap_legacy, PAGE_SIZE);
6059 memcpy(vmx_msr_bitmap_longmode_x2apic,
6060 vmx_msr_bitmap_longmode, PAGE_SIZE);
6061
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006062 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6063
Tiejun Chenbaa03522014-12-23 16:21:11 +08006064 if (enable_apicv) {
6065 for (msr = 0x800; msr <= 0x8ff; msr++)
6066 vmx_disable_intercept_msr_read_x2apic(msr);
6067
6068 /* According SDM, in x2apic mode, the whole id reg is used.
6069 * But in KVM, it only use the highest eight bits. Need to
6070 * intercept it */
6071 vmx_enable_intercept_msr_read_x2apic(0x802);
6072 /* TMCCT */
6073 vmx_enable_intercept_msr_read_x2apic(0x839);
6074 /* TPR */
6075 vmx_disable_intercept_msr_write_x2apic(0x808);
6076 /* EOI */
6077 vmx_disable_intercept_msr_write_x2apic(0x80b);
6078 /* SELF-IPI */
6079 vmx_disable_intercept_msr_write_x2apic(0x83f);
6080 }
6081
6082 if (enable_ept) {
6083 kvm_mmu_set_mask_ptes(0ull,
6084 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6085 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6086 0ull, VMX_EPT_EXECUTABLE_MASK);
6087 ept_set_mmio_spte_mask();
6088 kvm_enable_tdp();
6089 } else
6090 kvm_disable_tdp();
6091
6092 update_ple_window_actual_max();
6093
Kai Huang843e4332015-01-28 10:54:28 +08006094 /*
6095 * Only enable PML when hardware supports PML feature, and both EPT
6096 * and EPT A/D bit features are enabled -- PML depends on them to work.
6097 */
6098 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6099 enable_pml = 0;
6100
6101 if (!enable_pml) {
6102 kvm_x86_ops->slot_enable_log_dirty = NULL;
6103 kvm_x86_ops->slot_disable_log_dirty = NULL;
6104 kvm_x86_ops->flush_log_dirty = NULL;
6105 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6106 }
6107
Tiejun Chenf2c76482014-10-28 10:14:47 +08006108 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006109
Wincy Van3af18d92015-02-03 23:49:31 +08006110out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006111 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006112out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006113 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006114out6:
6115 if (nested)
6116 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006117out5:
6118 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6119out4:
6120 free_page((unsigned long)vmx_msr_bitmap_longmode);
6121out3:
6122 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6123out2:
6124 free_page((unsigned long)vmx_msr_bitmap_legacy);
6125out1:
6126 free_page((unsigned long)vmx_io_bitmap_b);
6127out:
6128 free_page((unsigned long)vmx_io_bitmap_a);
6129
6130 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006131}
6132
6133static __exit void hardware_unsetup(void)
6134{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006135 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6136 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6137 free_page((unsigned long)vmx_msr_bitmap_legacy);
6138 free_page((unsigned long)vmx_msr_bitmap_longmode);
6139 free_page((unsigned long)vmx_io_bitmap_b);
6140 free_page((unsigned long)vmx_io_bitmap_a);
6141 free_page((unsigned long)vmx_vmwrite_bitmap);
6142 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006143 if (nested)
6144 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006145
Tiejun Chenf2c76482014-10-28 10:14:47 +08006146 free_kvm_area();
6147}
6148
Avi Kivity6aa8b732006-12-10 02:21:36 -08006149/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006150 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6151 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6152 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006153static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006154{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006155 if (ple_gap)
6156 grow_ple_window(vcpu);
6157
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006158 skip_emulated_instruction(vcpu);
6159 kvm_vcpu_on_spin(vcpu);
6160
6161 return 1;
6162}
6163
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006164static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006165{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006166 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006167 return 1;
6168}
6169
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006170static int handle_mwait(struct kvm_vcpu *vcpu)
6171{
6172 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6173 return handle_nop(vcpu);
6174}
6175
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006176static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6177{
6178 return 1;
6179}
6180
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006181static int handle_monitor(struct kvm_vcpu *vcpu)
6182{
6183 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6184 return handle_nop(vcpu);
6185}
6186
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006187/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006188 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6189 * We could reuse a single VMCS for all the L2 guests, but we also want the
6190 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6191 * allows keeping them loaded on the processor, and in the future will allow
6192 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6193 * every entry if they never change.
6194 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6195 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6196 *
6197 * The following functions allocate and free a vmcs02 in this pool.
6198 */
6199
6200/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6201static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6202{
6203 struct vmcs02_list *item;
6204 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6205 if (item->vmptr == vmx->nested.current_vmptr) {
6206 list_move(&item->list, &vmx->nested.vmcs02_pool);
6207 return &item->vmcs02;
6208 }
6209
6210 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6211 /* Recycle the least recently used VMCS. */
6212 item = list_entry(vmx->nested.vmcs02_pool.prev,
6213 struct vmcs02_list, list);
6214 item->vmptr = vmx->nested.current_vmptr;
6215 list_move(&item->list, &vmx->nested.vmcs02_pool);
6216 return &item->vmcs02;
6217 }
6218
6219 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006220 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006221 if (!item)
6222 return NULL;
6223 item->vmcs02.vmcs = alloc_vmcs();
6224 if (!item->vmcs02.vmcs) {
6225 kfree(item);
6226 return NULL;
6227 }
6228 loaded_vmcs_init(&item->vmcs02);
6229 item->vmptr = vmx->nested.current_vmptr;
6230 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6231 vmx->nested.vmcs02_num++;
6232 return &item->vmcs02;
6233}
6234
6235/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6236static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6237{
6238 struct vmcs02_list *item;
6239 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6240 if (item->vmptr == vmptr) {
6241 free_loaded_vmcs(&item->vmcs02);
6242 list_del(&item->list);
6243 kfree(item);
6244 vmx->nested.vmcs02_num--;
6245 return;
6246 }
6247}
6248
6249/*
6250 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006251 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6252 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006253 */
6254static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6255{
6256 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006257
6258 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006259 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006260 /*
6261 * Something will leak if the above WARN triggers. Better than
6262 * a use-after-free.
6263 */
6264 if (vmx->loaded_vmcs == &item->vmcs02)
6265 continue;
6266
6267 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006268 list_del(&item->list);
6269 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006270 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006271 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006272}
6273
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006274/*
6275 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6276 * set the success or error code of an emulated VMX instruction, as specified
6277 * by Vol 2B, VMX Instruction Reference, "Conventions".
6278 */
6279static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6280{
6281 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6282 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6283 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6284}
6285
6286static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6287{
6288 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6289 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6290 X86_EFLAGS_SF | X86_EFLAGS_OF))
6291 | X86_EFLAGS_CF);
6292}
6293
Abel Gordon145c28d2013-04-18 14:36:55 +03006294static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006295 u32 vm_instruction_error)
6296{
6297 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6298 /*
6299 * failValid writes the error number to the current VMCS, which
6300 * can't be done there isn't a current VMCS.
6301 */
6302 nested_vmx_failInvalid(vcpu);
6303 return;
6304 }
6305 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6306 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6307 X86_EFLAGS_SF | X86_EFLAGS_OF))
6308 | X86_EFLAGS_ZF);
6309 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6310 /*
6311 * We don't need to force a shadow sync because
6312 * VM_INSTRUCTION_ERROR is not shadowed
6313 */
6314}
Abel Gordon145c28d2013-04-18 14:36:55 +03006315
Wincy Vanff651cb2014-12-11 08:52:58 +03006316static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6317{
6318 /* TODO: not to reset guest simply here. */
6319 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6320 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6321}
6322
Jan Kiszkaf41245002014-03-07 20:03:13 +01006323static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6324{
6325 struct vcpu_vmx *vmx =
6326 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6327
6328 vmx->nested.preemption_timer_expired = true;
6329 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6330 kvm_vcpu_kick(&vmx->vcpu);
6331
6332 return HRTIMER_NORESTART;
6333}
6334
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006335/*
Bandan Das19677e32014-05-06 02:19:15 -04006336 * Decode the memory-address operand of a vmx instruction, as recorded on an
6337 * exit caused by such an instruction (run by a guest hypervisor).
6338 * On success, returns 0. When the operand is invalid, returns 1 and throws
6339 * #UD or #GP.
6340 */
6341static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6342 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006343 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006344{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006345 gva_t off;
6346 bool exn;
6347 struct kvm_segment s;
6348
Bandan Das19677e32014-05-06 02:19:15 -04006349 /*
6350 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6351 * Execution", on an exit, vmx_instruction_info holds most of the
6352 * addressing components of the operand. Only the displacement part
6353 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6354 * For how an actual address is calculated from all these components,
6355 * refer to Vol. 1, "Operand Addressing".
6356 */
6357 int scaling = vmx_instruction_info & 3;
6358 int addr_size = (vmx_instruction_info >> 7) & 7;
6359 bool is_reg = vmx_instruction_info & (1u << 10);
6360 int seg_reg = (vmx_instruction_info >> 15) & 7;
6361 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6362 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6363 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6364 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6365
6366 if (is_reg) {
6367 kvm_queue_exception(vcpu, UD_VECTOR);
6368 return 1;
6369 }
6370
6371 /* Addr = segment_base + offset */
6372 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006373 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006374 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006375 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006376 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006377 off += kvm_register_read(vcpu, index_reg)<<scaling;
6378 vmx_get_segment(vcpu, &s, seg_reg);
6379 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006380
6381 if (addr_size == 1) /* 32 bit */
6382 *ret &= 0xffffffff;
6383
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006384 /* Checks for #GP/#SS exceptions. */
6385 exn = false;
6386 if (is_protmode(vcpu)) {
6387 /* Protected mode: apply checks for segment validity in the
6388 * following order:
6389 * - segment type check (#GP(0) may be thrown)
6390 * - usability check (#GP(0)/#SS(0))
6391 * - limit check (#GP(0)/#SS(0))
6392 */
6393 if (wr)
6394 /* #GP(0) if the destination operand is located in a
6395 * read-only data segment or any code segment.
6396 */
6397 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6398 else
6399 /* #GP(0) if the source operand is located in an
6400 * execute-only code segment
6401 */
6402 exn = ((s.type & 0xa) == 8);
6403 }
6404 if (exn) {
6405 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6406 return 1;
6407 }
6408 if (is_long_mode(vcpu)) {
6409 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6410 * non-canonical form. This is an only check for long mode.
6411 */
6412 exn = is_noncanonical_address(*ret);
6413 } else if (is_protmode(vcpu)) {
6414 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6415 */
6416 exn = (s.unusable != 0);
6417 /* Protected mode: #GP(0)/#SS(0) if the memory
6418 * operand is outside the segment limit.
6419 */
6420 exn = exn || (off + sizeof(u64) > s.limit);
6421 }
6422 if (exn) {
6423 kvm_queue_exception_e(vcpu,
6424 seg_reg == VCPU_SREG_SS ?
6425 SS_VECTOR : GP_VECTOR,
6426 0);
6427 return 1;
6428 }
6429
Bandan Das19677e32014-05-06 02:19:15 -04006430 return 0;
6431}
6432
6433/*
Bandan Das3573e222014-05-06 02:19:16 -04006434 * This function performs the various checks including
6435 * - if it's 4KB aligned
6436 * - No bits beyond the physical address width are set
6437 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006438 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006439 */
Bandan Das4291b582014-05-06 02:19:18 -04006440static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6441 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006442{
6443 gva_t gva;
6444 gpa_t vmptr;
6445 struct x86_exception e;
6446 struct page *page;
6447 struct vcpu_vmx *vmx = to_vmx(vcpu);
6448 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6449
6450 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006451 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006452 return 1;
6453
6454 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6455 sizeof(vmptr), &e)) {
6456 kvm_inject_page_fault(vcpu, &e);
6457 return 1;
6458 }
6459
6460 switch (exit_reason) {
6461 case EXIT_REASON_VMON:
6462 /*
6463 * SDM 3: 24.11.5
6464 * The first 4 bytes of VMXON region contain the supported
6465 * VMCS revision identifier
6466 *
6467 * Note - IA32_VMX_BASIC[48] will never be 1
6468 * for the nested case;
6469 * which replaces physical address width with 32
6470 *
6471 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006472 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006473 nested_vmx_failInvalid(vcpu);
6474 skip_emulated_instruction(vcpu);
6475 return 1;
6476 }
6477
6478 page = nested_get_page(vcpu, vmptr);
6479 if (page == NULL ||
6480 *(u32 *)kmap(page) != VMCS12_REVISION) {
6481 nested_vmx_failInvalid(vcpu);
6482 kunmap(page);
6483 skip_emulated_instruction(vcpu);
6484 return 1;
6485 }
6486 kunmap(page);
6487 vmx->nested.vmxon_ptr = vmptr;
6488 break;
Bandan Das4291b582014-05-06 02:19:18 -04006489 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006490 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006491 nested_vmx_failValid(vcpu,
6492 VMXERR_VMCLEAR_INVALID_ADDRESS);
6493 skip_emulated_instruction(vcpu);
6494 return 1;
6495 }
Bandan Das3573e222014-05-06 02:19:16 -04006496
Bandan Das4291b582014-05-06 02:19:18 -04006497 if (vmptr == vmx->nested.vmxon_ptr) {
6498 nested_vmx_failValid(vcpu,
6499 VMXERR_VMCLEAR_VMXON_POINTER);
6500 skip_emulated_instruction(vcpu);
6501 return 1;
6502 }
6503 break;
6504 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006505 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006506 nested_vmx_failValid(vcpu,
6507 VMXERR_VMPTRLD_INVALID_ADDRESS);
6508 skip_emulated_instruction(vcpu);
6509 return 1;
6510 }
6511
6512 if (vmptr == vmx->nested.vmxon_ptr) {
6513 nested_vmx_failValid(vcpu,
6514 VMXERR_VMCLEAR_VMXON_POINTER);
6515 skip_emulated_instruction(vcpu);
6516 return 1;
6517 }
6518 break;
Bandan Das3573e222014-05-06 02:19:16 -04006519 default:
6520 return 1; /* shouldn't happen */
6521 }
6522
Bandan Das4291b582014-05-06 02:19:18 -04006523 if (vmpointer)
6524 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006525 return 0;
6526}
6527
6528/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006529 * Emulate the VMXON instruction.
6530 * Currently, we just remember that VMX is active, and do not save or even
6531 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6532 * do not currently need to store anything in that guest-allocated memory
6533 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6534 * argument is different from the VMXON pointer (which the spec says they do).
6535 */
6536static int handle_vmon(struct kvm_vcpu *vcpu)
6537{
6538 struct kvm_segment cs;
6539 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006540 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006541 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6542 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006543
6544 /* The Intel VMX Instruction Reference lists a bunch of bits that
6545 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6546 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6547 * Otherwise, we should fail with #UD. We test these now:
6548 */
6549 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6550 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6551 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6552 kvm_queue_exception(vcpu, UD_VECTOR);
6553 return 1;
6554 }
6555
6556 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6557 if (is_long_mode(vcpu) && !cs.l) {
6558 kvm_queue_exception(vcpu, UD_VECTOR);
6559 return 1;
6560 }
6561
6562 if (vmx_get_cpl(vcpu)) {
6563 kvm_inject_gp(vcpu, 0);
6564 return 1;
6565 }
Bandan Das3573e222014-05-06 02:19:16 -04006566
Bandan Das4291b582014-05-06 02:19:18 -04006567 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006568 return 1;
6569
Abel Gordon145c28d2013-04-18 14:36:55 +03006570 if (vmx->nested.vmxon) {
6571 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6572 skip_emulated_instruction(vcpu);
6573 return 1;
6574 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006575
6576 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6577 != VMXON_NEEDED_FEATURES) {
6578 kvm_inject_gp(vcpu, 0);
6579 return 1;
6580 }
6581
Abel Gordon8de48832013-04-18 14:37:25 +03006582 if (enable_shadow_vmcs) {
6583 shadow_vmcs = alloc_vmcs();
6584 if (!shadow_vmcs)
6585 return -ENOMEM;
6586 /* mark vmcs as shadow */
6587 shadow_vmcs->revision_id |= (1u << 31);
6588 /* init shadow vmcs */
6589 vmcs_clear(shadow_vmcs);
6590 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6591 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006592
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006593 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6594 vmx->nested.vmcs02_num = 0;
6595
Jan Kiszkaf41245002014-03-07 20:03:13 +01006596 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6597 HRTIMER_MODE_REL);
6598 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6599
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006600 vmx->nested.vmxon = true;
6601
6602 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006603 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006604 return 1;
6605}
6606
6607/*
6608 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6609 * for running VMX instructions (except VMXON, whose prerequisites are
6610 * slightly different). It also specifies what exception to inject otherwise.
6611 */
6612static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6613{
6614 struct kvm_segment cs;
6615 struct vcpu_vmx *vmx = to_vmx(vcpu);
6616
6617 if (!vmx->nested.vmxon) {
6618 kvm_queue_exception(vcpu, UD_VECTOR);
6619 return 0;
6620 }
6621
6622 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6623 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6624 (is_long_mode(vcpu) && !cs.l)) {
6625 kvm_queue_exception(vcpu, UD_VECTOR);
6626 return 0;
6627 }
6628
6629 if (vmx_get_cpl(vcpu)) {
6630 kvm_inject_gp(vcpu, 0);
6631 return 0;
6632 }
6633
6634 return 1;
6635}
6636
Abel Gordone7953d72013-04-18 14:37:55 +03006637static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6638{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006639 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006640 if (vmx->nested.current_vmptr == -1ull)
6641 return;
6642
6643 /* current_vmptr and current_vmcs12 are always set/reset together */
6644 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6645 return;
6646
Abel Gordon012f83c2013-04-18 14:39:25 +03006647 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006648 /* copy to memory all shadowed fields in case
6649 they were modified */
6650 copy_shadow_to_vmcs12(vmx);
6651 vmx->nested.sync_shadow_vmcs = false;
6652 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6653 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6654 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6655 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006656 }
Wincy Van705699a2015-02-03 23:58:17 +08006657 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006658 kunmap(vmx->nested.current_vmcs12_page);
6659 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006660 vmx->nested.current_vmptr = -1ull;
6661 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006662}
6663
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006664/*
6665 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6666 * just stops using VMX.
6667 */
6668static void free_nested(struct vcpu_vmx *vmx)
6669{
6670 if (!vmx->nested.vmxon)
6671 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006672
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006673 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006674 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006675 if (enable_shadow_vmcs)
6676 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006677 /* Unpin physical memory we referred to in current vmcs02 */
6678 if (vmx->nested.apic_access_page) {
6679 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006680 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006681 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006682 if (vmx->nested.virtual_apic_page) {
6683 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006684 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006685 }
Wincy Van705699a2015-02-03 23:58:17 +08006686 if (vmx->nested.pi_desc_page) {
6687 kunmap(vmx->nested.pi_desc_page);
6688 nested_release_page(vmx->nested.pi_desc_page);
6689 vmx->nested.pi_desc_page = NULL;
6690 vmx->nested.pi_desc = NULL;
6691 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006692
6693 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006694}
6695
6696/* Emulate the VMXOFF instruction */
6697static int handle_vmoff(struct kvm_vcpu *vcpu)
6698{
6699 if (!nested_vmx_check_permission(vcpu))
6700 return 1;
6701 free_nested(to_vmx(vcpu));
6702 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006703 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006704 return 1;
6705}
6706
Nadav Har'El27d6c862011-05-25 23:06:59 +03006707/* Emulate the VMCLEAR instruction */
6708static int handle_vmclear(struct kvm_vcpu *vcpu)
6709{
6710 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006711 gpa_t vmptr;
6712 struct vmcs12 *vmcs12;
6713 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006714
6715 if (!nested_vmx_check_permission(vcpu))
6716 return 1;
6717
Bandan Das4291b582014-05-06 02:19:18 -04006718 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006719 return 1;
6720
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006721 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006722 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006723
6724 page = nested_get_page(vcpu, vmptr);
6725 if (page == NULL) {
6726 /*
6727 * For accurate processor emulation, VMCLEAR beyond available
6728 * physical memory should do nothing at all. However, it is
6729 * possible that a nested vmx bug, not a guest hypervisor bug,
6730 * resulted in this case, so let's shut down before doing any
6731 * more damage:
6732 */
6733 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6734 return 1;
6735 }
6736 vmcs12 = kmap(page);
6737 vmcs12->launch_state = 0;
6738 kunmap(page);
6739 nested_release_page(page);
6740
6741 nested_free_vmcs02(vmx, vmptr);
6742
6743 skip_emulated_instruction(vcpu);
6744 nested_vmx_succeed(vcpu);
6745 return 1;
6746}
6747
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006748static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6749
6750/* Emulate the VMLAUNCH instruction */
6751static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6752{
6753 return nested_vmx_run(vcpu, true);
6754}
6755
6756/* Emulate the VMRESUME instruction */
6757static int handle_vmresume(struct kvm_vcpu *vcpu)
6758{
6759
6760 return nested_vmx_run(vcpu, false);
6761}
6762
Nadav Har'El49f705c2011-05-25 23:08:30 +03006763enum vmcs_field_type {
6764 VMCS_FIELD_TYPE_U16 = 0,
6765 VMCS_FIELD_TYPE_U64 = 1,
6766 VMCS_FIELD_TYPE_U32 = 2,
6767 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6768};
6769
6770static inline int vmcs_field_type(unsigned long field)
6771{
6772 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6773 return VMCS_FIELD_TYPE_U32;
6774 return (field >> 13) & 0x3 ;
6775}
6776
6777static inline int vmcs_field_readonly(unsigned long field)
6778{
6779 return (((field >> 10) & 0x3) == 1);
6780}
6781
6782/*
6783 * Read a vmcs12 field. Since these can have varying lengths and we return
6784 * one type, we chose the biggest type (u64) and zero-extend the return value
6785 * to that size. Note that the caller, handle_vmread, might need to use only
6786 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6787 * 64-bit fields are to be returned).
6788 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006789static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6790 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006791{
6792 short offset = vmcs_field_to_offset(field);
6793 char *p;
6794
6795 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006796 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006797
6798 p = ((char *)(get_vmcs12(vcpu))) + offset;
6799
6800 switch (vmcs_field_type(field)) {
6801 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6802 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006803 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006804 case VMCS_FIELD_TYPE_U16:
6805 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006806 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006807 case VMCS_FIELD_TYPE_U32:
6808 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006809 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006810 case VMCS_FIELD_TYPE_U64:
6811 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006812 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006813 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006814 WARN_ON(1);
6815 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006816 }
6817}
6818
Abel Gordon20b97fe2013-04-18 14:36:25 +03006819
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006820static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6821 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006822 short offset = vmcs_field_to_offset(field);
6823 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6824 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006825 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006826
6827 switch (vmcs_field_type(field)) {
6828 case VMCS_FIELD_TYPE_U16:
6829 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006830 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006831 case VMCS_FIELD_TYPE_U32:
6832 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006833 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006834 case VMCS_FIELD_TYPE_U64:
6835 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006836 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006837 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6838 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006839 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006840 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006841 WARN_ON(1);
6842 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006843 }
6844
6845}
6846
Abel Gordon16f5b902013-04-18 14:38:25 +03006847static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6848{
6849 int i;
6850 unsigned long field;
6851 u64 field_value;
6852 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006853 const unsigned long *fields = shadow_read_write_fields;
6854 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006855
Jan Kiszka282da872014-10-08 18:05:39 +02006856 preempt_disable();
6857
Abel Gordon16f5b902013-04-18 14:38:25 +03006858 vmcs_load(shadow_vmcs);
6859
6860 for (i = 0; i < num_fields; i++) {
6861 field = fields[i];
6862 switch (vmcs_field_type(field)) {
6863 case VMCS_FIELD_TYPE_U16:
6864 field_value = vmcs_read16(field);
6865 break;
6866 case VMCS_FIELD_TYPE_U32:
6867 field_value = vmcs_read32(field);
6868 break;
6869 case VMCS_FIELD_TYPE_U64:
6870 field_value = vmcs_read64(field);
6871 break;
6872 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6873 field_value = vmcs_readl(field);
6874 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006875 default:
6876 WARN_ON(1);
6877 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03006878 }
6879 vmcs12_write_any(&vmx->vcpu, field, field_value);
6880 }
6881
6882 vmcs_clear(shadow_vmcs);
6883 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02006884
6885 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03006886}
6887
Abel Gordonc3114422013-04-18 14:38:55 +03006888static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6889{
Mathias Krausec2bae892013-06-26 20:36:21 +02006890 const unsigned long *fields[] = {
6891 shadow_read_write_fields,
6892 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006893 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006894 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006895 max_shadow_read_write_fields,
6896 max_shadow_read_only_fields
6897 };
6898 int i, q;
6899 unsigned long field;
6900 u64 field_value = 0;
6901 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6902
6903 vmcs_load(shadow_vmcs);
6904
Mathias Krausec2bae892013-06-26 20:36:21 +02006905 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006906 for (i = 0; i < max_fields[q]; i++) {
6907 field = fields[q][i];
6908 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6909
6910 switch (vmcs_field_type(field)) {
6911 case VMCS_FIELD_TYPE_U16:
6912 vmcs_write16(field, (u16)field_value);
6913 break;
6914 case VMCS_FIELD_TYPE_U32:
6915 vmcs_write32(field, (u32)field_value);
6916 break;
6917 case VMCS_FIELD_TYPE_U64:
6918 vmcs_write64(field, (u64)field_value);
6919 break;
6920 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6921 vmcs_writel(field, (long)field_value);
6922 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006923 default:
6924 WARN_ON(1);
6925 break;
Abel Gordonc3114422013-04-18 14:38:55 +03006926 }
6927 }
6928 }
6929
6930 vmcs_clear(shadow_vmcs);
6931 vmcs_load(vmx->loaded_vmcs->vmcs);
6932}
6933
Nadav Har'El49f705c2011-05-25 23:08:30 +03006934/*
6935 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6936 * used before) all generate the same failure when it is missing.
6937 */
6938static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6939{
6940 struct vcpu_vmx *vmx = to_vmx(vcpu);
6941 if (vmx->nested.current_vmptr == -1ull) {
6942 nested_vmx_failInvalid(vcpu);
6943 skip_emulated_instruction(vcpu);
6944 return 0;
6945 }
6946 return 1;
6947}
6948
6949static int handle_vmread(struct kvm_vcpu *vcpu)
6950{
6951 unsigned long field;
6952 u64 field_value;
6953 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6954 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6955 gva_t gva = 0;
6956
6957 if (!nested_vmx_check_permission(vcpu) ||
6958 !nested_vmx_check_vmcs12(vcpu))
6959 return 1;
6960
6961 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006962 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006963 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006964 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006965 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6966 skip_emulated_instruction(vcpu);
6967 return 1;
6968 }
6969 /*
6970 * Now copy part of this value to register or memory, as requested.
6971 * Note that the number of bits actually copied is 32 or 64 depending
6972 * on the guest's mode (32 or 64 bit), not on the given field's length.
6973 */
6974 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006975 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006976 field_value);
6977 } else {
6978 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006979 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03006980 return 1;
6981 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6982 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6983 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6984 }
6985
6986 nested_vmx_succeed(vcpu);
6987 skip_emulated_instruction(vcpu);
6988 return 1;
6989}
6990
6991
6992static int handle_vmwrite(struct kvm_vcpu *vcpu)
6993{
6994 unsigned long field;
6995 gva_t gva;
6996 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6997 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006998 /* The value to write might be 32 or 64 bits, depending on L1's long
6999 * mode, and eventually we need to write that into a field of several
7000 * possible lengths. The code below first zero-extends the value to 64
7001 * bit (field_value), and then copies only the approriate number of
7002 * bits into the vmcs12 field.
7003 */
7004 u64 field_value = 0;
7005 struct x86_exception e;
7006
7007 if (!nested_vmx_check_permission(vcpu) ||
7008 !nested_vmx_check_vmcs12(vcpu))
7009 return 1;
7010
7011 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007012 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007013 (((vmx_instruction_info) >> 3) & 0xf));
7014 else {
7015 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007016 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007017 return 1;
7018 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007019 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007020 kvm_inject_page_fault(vcpu, &e);
7021 return 1;
7022 }
7023 }
7024
7025
Nadav Amit27e6fb52014-06-18 17:19:26 +03007026 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007027 if (vmcs_field_readonly(field)) {
7028 nested_vmx_failValid(vcpu,
7029 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7030 skip_emulated_instruction(vcpu);
7031 return 1;
7032 }
7033
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007034 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007035 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7036 skip_emulated_instruction(vcpu);
7037 return 1;
7038 }
7039
7040 nested_vmx_succeed(vcpu);
7041 skip_emulated_instruction(vcpu);
7042 return 1;
7043}
7044
Nadav Har'El63846662011-05-25 23:07:29 +03007045/* Emulate the VMPTRLD instruction */
7046static int handle_vmptrld(struct kvm_vcpu *vcpu)
7047{
7048 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007049 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007050 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03007051
7052 if (!nested_vmx_check_permission(vcpu))
7053 return 1;
7054
Bandan Das4291b582014-05-06 02:19:18 -04007055 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007056 return 1;
7057
Nadav Har'El63846662011-05-25 23:07:29 +03007058 if (vmx->nested.current_vmptr != vmptr) {
7059 struct vmcs12 *new_vmcs12;
7060 struct page *page;
7061 page = nested_get_page(vcpu, vmptr);
7062 if (page == NULL) {
7063 nested_vmx_failInvalid(vcpu);
7064 skip_emulated_instruction(vcpu);
7065 return 1;
7066 }
7067 new_vmcs12 = kmap(page);
7068 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7069 kunmap(page);
7070 nested_release_page_clean(page);
7071 nested_vmx_failValid(vcpu,
7072 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7073 skip_emulated_instruction(vcpu);
7074 return 1;
7075 }
Nadav Har'El63846662011-05-25 23:07:29 +03007076
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007077 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007078 vmx->nested.current_vmptr = vmptr;
7079 vmx->nested.current_vmcs12 = new_vmcs12;
7080 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007081 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007082 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7083 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
7084 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7085 vmcs_write64(VMCS_LINK_POINTER,
7086 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007087 vmx->nested.sync_shadow_vmcs = true;
7088 }
Nadav Har'El63846662011-05-25 23:07:29 +03007089 }
7090
7091 nested_vmx_succeed(vcpu);
7092 skip_emulated_instruction(vcpu);
7093 return 1;
7094}
7095
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007096/* Emulate the VMPTRST instruction */
7097static int handle_vmptrst(struct kvm_vcpu *vcpu)
7098{
7099 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7100 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7101 gva_t vmcs_gva;
7102 struct x86_exception e;
7103
7104 if (!nested_vmx_check_permission(vcpu))
7105 return 1;
7106
7107 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007108 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007109 return 1;
7110 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7111 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7112 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7113 sizeof(u64), &e)) {
7114 kvm_inject_page_fault(vcpu, &e);
7115 return 1;
7116 }
7117 nested_vmx_succeed(vcpu);
7118 skip_emulated_instruction(vcpu);
7119 return 1;
7120}
7121
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007122/* Emulate the INVEPT instruction */
7123static int handle_invept(struct kvm_vcpu *vcpu)
7124{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007125 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007126 u32 vmx_instruction_info, types;
7127 unsigned long type;
7128 gva_t gva;
7129 struct x86_exception e;
7130 struct {
7131 u64 eptp, gpa;
7132 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007133
Wincy Vanb9c237b2015-02-03 23:56:30 +08007134 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7135 SECONDARY_EXEC_ENABLE_EPT) ||
7136 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007137 kvm_queue_exception(vcpu, UD_VECTOR);
7138 return 1;
7139 }
7140
7141 if (!nested_vmx_check_permission(vcpu))
7142 return 1;
7143
7144 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7145 kvm_queue_exception(vcpu, UD_VECTOR);
7146 return 1;
7147 }
7148
7149 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007150 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007151
Wincy Vanb9c237b2015-02-03 23:56:30 +08007152 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007153
7154 if (!(types & (1UL << type))) {
7155 nested_vmx_failValid(vcpu,
7156 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7157 return 1;
7158 }
7159
7160 /* According to the Intel VMX instruction reference, the memory
7161 * operand is read even if it isn't needed (e.g., for type==global)
7162 */
7163 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007164 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007165 return 1;
7166 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7167 sizeof(operand), &e)) {
7168 kvm_inject_page_fault(vcpu, &e);
7169 return 1;
7170 }
7171
7172 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007173 case VMX_EPT_EXTENT_GLOBAL:
7174 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007175 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007176 nested_vmx_succeed(vcpu);
7177 break;
7178 default:
Bandan Das4b855072014-04-19 18:17:44 -04007179 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007180 BUG_ON(1);
7181 break;
7182 }
7183
7184 skip_emulated_instruction(vcpu);
7185 return 1;
7186}
7187
Petr Matouseka642fc32014-09-23 20:22:30 +02007188static int handle_invvpid(struct kvm_vcpu *vcpu)
7189{
7190 kvm_queue_exception(vcpu, UD_VECTOR);
7191 return 1;
7192}
7193
Kai Huang843e4332015-01-28 10:54:28 +08007194static int handle_pml_full(struct kvm_vcpu *vcpu)
7195{
7196 unsigned long exit_qualification;
7197
7198 trace_kvm_pml_full(vcpu->vcpu_id);
7199
7200 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7201
7202 /*
7203 * PML buffer FULL happened while executing iret from NMI,
7204 * "blocked by NMI" bit has to be set before next VM entry.
7205 */
7206 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7207 cpu_has_virtual_nmis() &&
7208 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7209 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7210 GUEST_INTR_STATE_NMI);
7211
7212 /*
7213 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7214 * here.., and there's no userspace involvement needed for PML.
7215 */
7216 return 1;
7217}
7218
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007219static int handle_pcommit(struct kvm_vcpu *vcpu)
7220{
7221 /* we never catch pcommit instruct for L1 guest. */
7222 WARN_ON(1);
7223 return 1;
7224}
7225
Nadav Har'El0140cae2011-05-25 23:06:28 +03007226/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007227 * The exit handlers return 1 if the exit was handled fully and guest execution
7228 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7229 * to be done to userspace and return 0.
7230 */
Mathias Krause772e0312012-08-30 01:30:19 +02007231static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007232 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7233 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007234 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007235 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007236 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007237 [EXIT_REASON_CR_ACCESS] = handle_cr,
7238 [EXIT_REASON_DR_ACCESS] = handle_dr,
7239 [EXIT_REASON_CPUID] = handle_cpuid,
7240 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7241 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7242 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7243 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007244 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007245 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007246 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007247 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007248 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007249 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007250 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007251 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007252 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007253 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007254 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007255 [EXIT_REASON_VMOFF] = handle_vmoff,
7256 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007257 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7258 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007259 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007260 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007261 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007262 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007263 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007264 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007265 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7266 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007267 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007268 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007269 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007270 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007271 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007272 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007273 [EXIT_REASON_XSAVES] = handle_xsaves,
7274 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007275 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007276 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007277};
7278
7279static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007280 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007281
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007282static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7283 struct vmcs12 *vmcs12)
7284{
7285 unsigned long exit_qualification;
7286 gpa_t bitmap, last_bitmap;
7287 unsigned int port;
7288 int size;
7289 u8 b;
7290
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007291 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007292 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007293
7294 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7295
7296 port = exit_qualification >> 16;
7297 size = (exit_qualification & 7) + 1;
7298
7299 last_bitmap = (gpa_t)-1;
7300 b = -1;
7301
7302 while (size > 0) {
7303 if (port < 0x8000)
7304 bitmap = vmcs12->io_bitmap_a;
7305 else if (port < 0x10000)
7306 bitmap = vmcs12->io_bitmap_b;
7307 else
Joe Perches1d804d02015-03-30 16:46:09 -07007308 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007309 bitmap += (port & 0x7fff) / 8;
7310
7311 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007312 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007313 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007314 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007315 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007316
7317 port++;
7318 size--;
7319 last_bitmap = bitmap;
7320 }
7321
Joe Perches1d804d02015-03-30 16:46:09 -07007322 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007323}
7324
Nadav Har'El644d7112011-05-25 23:12:35 +03007325/*
7326 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7327 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7328 * disinterest in the current event (read or write a specific MSR) by using an
7329 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7330 */
7331static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7332 struct vmcs12 *vmcs12, u32 exit_reason)
7333{
7334 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7335 gpa_t bitmap;
7336
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007337 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007338 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007339
7340 /*
7341 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7342 * for the four combinations of read/write and low/high MSR numbers.
7343 * First we need to figure out which of the four to use:
7344 */
7345 bitmap = vmcs12->msr_bitmap;
7346 if (exit_reason == EXIT_REASON_MSR_WRITE)
7347 bitmap += 2048;
7348 if (msr_index >= 0xc0000000) {
7349 msr_index -= 0xc0000000;
7350 bitmap += 1024;
7351 }
7352
7353 /* Then read the msr_index'th bit from this bitmap: */
7354 if (msr_index < 1024*8) {
7355 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007356 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007357 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007358 return 1 & (b >> (msr_index & 7));
7359 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007360 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007361}
7362
7363/*
7364 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7365 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7366 * intercept (via guest_host_mask etc.) the current event.
7367 */
7368static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7369 struct vmcs12 *vmcs12)
7370{
7371 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7372 int cr = exit_qualification & 15;
7373 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007374 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007375
7376 switch ((exit_qualification >> 4) & 3) {
7377 case 0: /* mov to cr */
7378 switch (cr) {
7379 case 0:
7380 if (vmcs12->cr0_guest_host_mask &
7381 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007382 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007383 break;
7384 case 3:
7385 if ((vmcs12->cr3_target_count >= 1 &&
7386 vmcs12->cr3_target_value0 == val) ||
7387 (vmcs12->cr3_target_count >= 2 &&
7388 vmcs12->cr3_target_value1 == val) ||
7389 (vmcs12->cr3_target_count >= 3 &&
7390 vmcs12->cr3_target_value2 == val) ||
7391 (vmcs12->cr3_target_count >= 4 &&
7392 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007393 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007394 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007395 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007396 break;
7397 case 4:
7398 if (vmcs12->cr4_guest_host_mask &
7399 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007400 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007401 break;
7402 case 8:
7403 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007404 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007405 break;
7406 }
7407 break;
7408 case 2: /* clts */
7409 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7410 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007411 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007412 break;
7413 case 1: /* mov from cr */
7414 switch (cr) {
7415 case 3:
7416 if (vmcs12->cpu_based_vm_exec_control &
7417 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007418 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007419 break;
7420 case 8:
7421 if (vmcs12->cpu_based_vm_exec_control &
7422 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007423 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007424 break;
7425 }
7426 break;
7427 case 3: /* lmsw */
7428 /*
7429 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7430 * cr0. Other attempted changes are ignored, with no exit.
7431 */
7432 if (vmcs12->cr0_guest_host_mask & 0xe &
7433 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007434 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007435 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7436 !(vmcs12->cr0_read_shadow & 0x1) &&
7437 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007438 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007439 break;
7440 }
Joe Perches1d804d02015-03-30 16:46:09 -07007441 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007442}
7443
7444/*
7445 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7446 * should handle it ourselves in L0 (and then continue L2). Only call this
7447 * when in is_guest_mode (L2).
7448 */
7449static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7450{
Nadav Har'El644d7112011-05-25 23:12:35 +03007451 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7452 struct vcpu_vmx *vmx = to_vmx(vcpu);
7453 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007454 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007455
Jan Kiszka542060e2014-01-04 18:47:21 +01007456 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7457 vmcs_readl(EXIT_QUALIFICATION),
7458 vmx->idt_vectoring_info,
7459 intr_info,
7460 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7461 KVM_ISA_VMX);
7462
Nadav Har'El644d7112011-05-25 23:12:35 +03007463 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007464 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007465
7466 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007467 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7468 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007469 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007470 }
7471
7472 switch (exit_reason) {
7473 case EXIT_REASON_EXCEPTION_NMI:
7474 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007475 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007476 else if (is_page_fault(intr_info))
7477 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007478 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007479 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007480 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007481 return vmcs12->exception_bitmap &
7482 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7483 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007484 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007485 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007486 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007487 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007488 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007489 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007490 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007491 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007492 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007493 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007494 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007495 return false;
7496 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007497 case EXIT_REASON_HLT:
7498 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7499 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007500 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007501 case EXIT_REASON_INVLPG:
7502 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7503 case EXIT_REASON_RDPMC:
7504 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007505 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007506 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7507 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7508 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7509 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7510 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7511 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007512 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007513 /*
7514 * VMX instructions trap unconditionally. This allows L1 to
7515 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7516 */
Joe Perches1d804d02015-03-30 16:46:09 -07007517 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007518 case EXIT_REASON_CR_ACCESS:
7519 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7520 case EXIT_REASON_DR_ACCESS:
7521 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7522 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007523 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007524 case EXIT_REASON_MSR_READ:
7525 case EXIT_REASON_MSR_WRITE:
7526 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7527 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007528 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007529 case EXIT_REASON_MWAIT_INSTRUCTION:
7530 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007531 case EXIT_REASON_MONITOR_TRAP_FLAG:
7532 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007533 case EXIT_REASON_MONITOR_INSTRUCTION:
7534 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7535 case EXIT_REASON_PAUSE_INSTRUCTION:
7536 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7537 nested_cpu_has2(vmcs12,
7538 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7539 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007540 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007541 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007542 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007543 case EXIT_REASON_APIC_ACCESS:
7544 return nested_cpu_has2(vmcs12,
7545 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007546 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007547 case EXIT_REASON_EOI_INDUCED:
7548 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007549 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007550 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007551 /*
7552 * L0 always deals with the EPT violation. If nested EPT is
7553 * used, and the nested mmu code discovers that the address is
7554 * missing in the guest EPT table (EPT12), the EPT violation
7555 * will be injected with nested_ept_inject_page_fault()
7556 */
Joe Perches1d804d02015-03-30 16:46:09 -07007557 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007558 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007559 /*
7560 * L2 never uses directly L1's EPT, but rather L0's own EPT
7561 * table (shadow on EPT) or a merged EPT table that L0 built
7562 * (EPT on EPT). So any problems with the structure of the
7563 * table is L0's fault.
7564 */
Joe Perches1d804d02015-03-30 16:46:09 -07007565 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007566 case EXIT_REASON_WBINVD:
7567 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7568 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007569 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007570 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7571 /*
7572 * This should never happen, since it is not possible to
7573 * set XSS to a non-zero value---neither in L1 nor in L2.
7574 * If if it were, XSS would have to be checked against
7575 * the XSS exit bitmap in vmcs12.
7576 */
7577 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007578 case EXIT_REASON_PCOMMIT:
7579 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007580 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007581 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007582 }
7583}
7584
Avi Kivity586f9602010-11-18 13:09:54 +02007585static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7586{
7587 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7588 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7589}
7590
Kai Huang843e4332015-01-28 10:54:28 +08007591static int vmx_enable_pml(struct vcpu_vmx *vmx)
7592{
7593 struct page *pml_pg;
7594 u32 exec_control;
7595
7596 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7597 if (!pml_pg)
7598 return -ENOMEM;
7599
7600 vmx->pml_pg = pml_pg;
7601
7602 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7603 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7604
7605 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7606 exec_control |= SECONDARY_EXEC_ENABLE_PML;
7607 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7608
7609 return 0;
7610}
7611
7612static void vmx_disable_pml(struct vcpu_vmx *vmx)
7613{
7614 u32 exec_control;
7615
7616 ASSERT(vmx->pml_pg);
7617 __free_page(vmx->pml_pg);
7618 vmx->pml_pg = NULL;
7619
7620 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7621 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
7622 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7623}
7624
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007625static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007626{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007627 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007628 u64 *pml_buf;
7629 u16 pml_idx;
7630
7631 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7632
7633 /* Do nothing if PML buffer is empty */
7634 if (pml_idx == (PML_ENTITY_NUM - 1))
7635 return;
7636
7637 /* PML index always points to next available PML buffer entity */
7638 if (pml_idx >= PML_ENTITY_NUM)
7639 pml_idx = 0;
7640 else
7641 pml_idx++;
7642
7643 pml_buf = page_address(vmx->pml_pg);
7644 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7645 u64 gpa;
7646
7647 gpa = pml_buf[pml_idx];
7648 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007649 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007650 }
7651
7652 /* reset PML index */
7653 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7654}
7655
7656/*
7657 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7658 * Called before reporting dirty_bitmap to userspace.
7659 */
7660static void kvm_flush_pml_buffers(struct kvm *kvm)
7661{
7662 int i;
7663 struct kvm_vcpu *vcpu;
7664 /*
7665 * We only need to kick vcpu out of guest mode here, as PML buffer
7666 * is flushed at beginning of all VMEXITs, and it's obvious that only
7667 * vcpus running in guest are possible to have unflushed GPAs in PML
7668 * buffer.
7669 */
7670 kvm_for_each_vcpu(i, vcpu, kvm)
7671 kvm_vcpu_kick(vcpu);
7672}
7673
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007674static void vmx_dump_sel(char *name, uint32_t sel)
7675{
7676 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7677 name, vmcs_read32(sel),
7678 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7679 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7680 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7681}
7682
7683static void vmx_dump_dtsel(char *name, uint32_t limit)
7684{
7685 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7686 name, vmcs_read32(limit),
7687 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7688}
7689
7690static void dump_vmcs(void)
7691{
7692 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7693 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7694 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7695 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7696 u32 secondary_exec_control = 0;
7697 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7698 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7699 int i, n;
7700
7701 if (cpu_has_secondary_exec_ctrls())
7702 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7703
7704 pr_err("*** Guest State ***\n");
7705 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7706 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7707 vmcs_readl(CR0_GUEST_HOST_MASK));
7708 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7709 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7710 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7711 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7712 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7713 {
7714 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7715 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7716 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7717 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7718 }
7719 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7720 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7721 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7722 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7723 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7724 vmcs_readl(GUEST_SYSENTER_ESP),
7725 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7726 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7727 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7728 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7729 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7730 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7731 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7732 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7733 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7734 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7735 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7736 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7737 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7738 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7739 efer, vmcs_readl(GUEST_IA32_PAT));
7740 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7741 vmcs_readl(GUEST_IA32_DEBUGCTL),
7742 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7743 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7744 pr_err("PerfGlobCtl = 0x%016lx\n",
7745 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7746 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7747 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7748 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7749 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7750 vmcs_read32(GUEST_ACTIVITY_STATE));
7751 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7752 pr_err("InterruptStatus = %04x\n",
7753 vmcs_read16(GUEST_INTR_STATUS));
7754
7755 pr_err("*** Host State ***\n");
7756 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7757 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7758 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7759 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7760 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7761 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7762 vmcs_read16(HOST_TR_SELECTOR));
7763 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7764 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7765 vmcs_readl(HOST_TR_BASE));
7766 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7767 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7768 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7769 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7770 vmcs_readl(HOST_CR4));
7771 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7772 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7773 vmcs_read32(HOST_IA32_SYSENTER_CS),
7774 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7775 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7776 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7777 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7778 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7779 pr_err("PerfGlobCtl = 0x%016lx\n",
7780 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7781
7782 pr_err("*** Control State ***\n");
7783 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7784 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7785 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7786 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7787 vmcs_read32(EXCEPTION_BITMAP),
7788 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7789 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7790 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
7791 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7792 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
7793 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
7794 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
7795 vmcs_read32(VM_EXIT_INTR_INFO),
7796 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7797 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
7798 pr_err(" reason=%08x qualification=%016lx\n",
7799 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
7800 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
7801 vmcs_read32(IDT_VECTORING_INFO_FIELD),
7802 vmcs_read32(IDT_VECTORING_ERROR_CODE));
7803 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
7804 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
7805 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
7806 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
7807 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
7808 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
7809 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
7810 n = vmcs_read32(CR3_TARGET_COUNT);
7811 for (i = 0; i + 1 < n; i += 4)
7812 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
7813 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
7814 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
7815 if (i < n)
7816 pr_err("CR3 target%u=%016lx\n",
7817 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
7818 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
7819 pr_err("PLE Gap=%08x Window=%08x\n",
7820 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
7821 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
7822 pr_err("Virtual processor ID = 0x%04x\n",
7823 vmcs_read16(VIRTUAL_PROCESSOR_ID));
7824}
7825
Avi Kivity6aa8b732006-12-10 02:21:36 -08007826/*
7827 * The guest has exited. See if we can fix it or if we need userspace
7828 * assistance.
7829 */
Avi Kivity851ba692009-08-24 11:10:17 +03007830static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007831{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007832 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007833 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007834 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007835
Kai Huang843e4332015-01-28 10:54:28 +08007836 /*
7837 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
7838 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
7839 * querying dirty_bitmap, we only need to kick all vcpus out of guest
7840 * mode as if vcpus is in root mode, the PML buffer must has been
7841 * flushed already.
7842 */
7843 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007844 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007845
Mohammed Gamal80ced182009-09-01 12:48:18 +02007846 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007847 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007848 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007849
Nadav Har'El644d7112011-05-25 23:12:35 +03007850 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007851 nested_vmx_vmexit(vcpu, exit_reason,
7852 vmcs_read32(VM_EXIT_INTR_INFO),
7853 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007854 return 1;
7855 }
7856
Mohammed Gamal51207022010-05-31 22:40:54 +03007857 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007858 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03007859 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7860 vcpu->run->fail_entry.hardware_entry_failure_reason
7861 = exit_reason;
7862 return 0;
7863 }
7864
Avi Kivity29bd8a72007-09-10 17:27:03 +03007865 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007866 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7867 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007868 = vmcs_read32(VM_INSTRUCTION_ERROR);
7869 return 0;
7870 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007871
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007872 /*
7873 * Note:
7874 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7875 * delivery event since it indicates guest is accessing MMIO.
7876 * The vm-exit can be triggered again after return to guest that
7877 * will cause infinite loop.
7878 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007879 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007880 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007881 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007882 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7883 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7884 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7885 vcpu->run->internal.ndata = 2;
7886 vcpu->run->internal.data[0] = vectoring_info;
7887 vcpu->run->internal.data[1] = exit_reason;
7888 return 0;
7889 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007890
Nadav Har'El644d7112011-05-25 23:12:35 +03007891 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7892 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007893 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007894 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007895 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007896 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007897 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007898 /*
7899 * This CPU don't support us in finding the end of an
7900 * NMI-blocked window if the guest runs with IRQs
7901 * disabled. So we pull the trigger after 1 s of
7902 * futile waiting, but inform the user about this.
7903 */
7904 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7905 "state on VCPU %d after 1 s timeout\n",
7906 __func__, vcpu->vcpu_id);
7907 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007908 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007909 }
7910
Avi Kivity6aa8b732006-12-10 02:21:36 -08007911 if (exit_reason < kvm_vmx_max_exit_handlers
7912 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007913 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007914 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03007915 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
7916 kvm_queue_exception(vcpu, UD_VECTOR);
7917 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007918 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007919}
7920
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007921static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007922{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007923 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7924
7925 if (is_guest_mode(vcpu) &&
7926 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7927 return;
7928
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007929 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007930 vmcs_write32(TPR_THRESHOLD, 0);
7931 return;
7932 }
7933
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007934 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007935}
7936
Yang Zhang8d146952013-01-25 10:18:50 +08007937static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7938{
7939 u32 sec_exec_control;
7940
7941 /*
7942 * There is not point to enable virtualize x2apic without enable
7943 * apicv
7944 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007945 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Paolo Bonzini35754c92015-07-29 12:05:37 +02007946 !vmx_cpu_uses_apicv(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08007947 return;
7948
Paolo Bonzini35754c92015-07-29 12:05:37 +02007949 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08007950 return;
7951
7952 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7953
7954 if (set) {
7955 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7956 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7957 } else {
7958 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7959 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7960 }
7961 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7962
7963 vmx_set_msr_bitmap(vcpu);
7964}
7965
Tang Chen38b99172014-09-24 15:57:54 +08007966static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
7967{
7968 struct vcpu_vmx *vmx = to_vmx(vcpu);
7969
7970 /*
7971 * Currently we do not handle the nested case where L2 has an
7972 * APIC access page of its own; that page is still pinned.
7973 * Hence, we skip the case where the VCPU is in guest mode _and_
7974 * L1 prepared an APIC access page for L2.
7975 *
7976 * For the case where L1 and L2 share the same APIC access page
7977 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
7978 * in the vmcs12), this function will only update either the vmcs01
7979 * or the vmcs02. If the former, the vmcs02 will be updated by
7980 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
7981 * the next L2->L1 exit.
7982 */
7983 if (!is_guest_mode(vcpu) ||
7984 !nested_cpu_has2(vmx->nested.current_vmcs12,
7985 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
7986 vmcs_write64(APIC_ACCESS_ADDR, hpa);
7987}
7988
Yang Zhangc7c9c562013-01-25 10:18:51 +08007989static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7990{
7991 u16 status;
7992 u8 old;
7993
Yang Zhangc7c9c562013-01-25 10:18:51 +08007994 if (isr == -1)
7995 isr = 0;
7996
7997 status = vmcs_read16(GUEST_INTR_STATUS);
7998 old = status >> 8;
7999 if (isr != old) {
8000 status &= 0xff;
8001 status |= isr << 8;
8002 vmcs_write16(GUEST_INTR_STATUS, status);
8003 }
8004}
8005
8006static void vmx_set_rvi(int vector)
8007{
8008 u16 status;
8009 u8 old;
8010
Wei Wang4114c272014-11-05 10:53:43 +08008011 if (vector == -1)
8012 vector = 0;
8013
Yang Zhangc7c9c562013-01-25 10:18:51 +08008014 status = vmcs_read16(GUEST_INTR_STATUS);
8015 old = (u8)status & 0xff;
8016 if ((u8)vector != old) {
8017 status &= ~0xff;
8018 status |= (u8)vector;
8019 vmcs_write16(GUEST_INTR_STATUS, status);
8020 }
8021}
8022
8023static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8024{
Wanpeng Li963fee12014-07-17 19:03:00 +08008025 if (!is_guest_mode(vcpu)) {
8026 vmx_set_rvi(max_irr);
8027 return;
8028 }
8029
Wei Wang4114c272014-11-05 10:53:43 +08008030 if (max_irr == -1)
8031 return;
8032
Wanpeng Li963fee12014-07-17 19:03:00 +08008033 /*
Wei Wang4114c272014-11-05 10:53:43 +08008034 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8035 * handles it.
8036 */
8037 if (nested_exit_on_intr(vcpu))
8038 return;
8039
8040 /*
8041 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008042 * is run without virtual interrupt delivery.
8043 */
8044 if (!kvm_event_needs_reinjection(vcpu) &&
8045 vmx_interrupt_allowed(vcpu)) {
8046 kvm_queue_interrupt(vcpu, max_irr, false);
8047 vmx_inject_irq(vcpu);
8048 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008049}
8050
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008051static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008052{
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008053 u64 *eoi_exit_bitmap = vcpu->arch.eoi_exit_bitmap;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008054 if (!vmx_cpu_uses_apicv(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008055 return;
8056
Yang Zhangc7c9c562013-01-25 10:18:51 +08008057 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8058 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8059 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8060 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8061}
8062
Avi Kivity51aa01d2010-07-20 14:31:20 +03008063static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008064{
Avi Kivity00eba012011-03-07 17:24:54 +02008065 u32 exit_intr_info;
8066
8067 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8068 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8069 return;
8070
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008071 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008072 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008073
8074 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008075 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008076 kvm_machine_check();
8077
Gleb Natapov20f65982009-05-11 13:35:55 +03008078 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008079 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008080 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8081 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008082 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008083 kvm_after_handle_nmi(&vmx->vcpu);
8084 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008085}
Gleb Natapov20f65982009-05-11 13:35:55 +03008086
Yang Zhanga547c6d2013-04-11 19:25:10 +08008087static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8088{
8089 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8090
8091 /*
8092 * If external interrupt exists, IF bit is set in rflags/eflags on the
8093 * interrupt stack frame, and interrupt will be enabled on a return
8094 * from interrupt handler.
8095 */
8096 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8097 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8098 unsigned int vector;
8099 unsigned long entry;
8100 gate_desc *desc;
8101 struct vcpu_vmx *vmx = to_vmx(vcpu);
8102#ifdef CONFIG_X86_64
8103 unsigned long tmp;
8104#endif
8105
8106 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8107 desc = (gate_desc *)vmx->host_idt_base + vector;
8108 entry = gate_offset(*desc);
8109 asm volatile(
8110#ifdef CONFIG_X86_64
8111 "mov %%" _ASM_SP ", %[sp]\n\t"
8112 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8113 "push $%c[ss]\n\t"
8114 "push %[sp]\n\t"
8115#endif
8116 "pushf\n\t"
8117 "orl $0x200, (%%" _ASM_SP ")\n\t"
8118 __ASM_SIZE(push) " $%c[cs]\n\t"
8119 "call *%[entry]\n\t"
8120 :
8121#ifdef CONFIG_X86_64
8122 [sp]"=&r"(tmp)
8123#endif
8124 :
8125 [entry]"r"(entry),
8126 [ss]"i"(__KERNEL_DS),
8127 [cs]"i"(__KERNEL_CS)
8128 );
8129 } else
8130 local_irq_enable();
8131}
8132
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008133static bool vmx_has_high_real_mode_segbase(void)
8134{
8135 return enable_unrestricted_guest || emulate_invalid_guest_state;
8136}
8137
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008138static bool vmx_mpx_supported(void)
8139{
8140 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8141 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8142}
8143
Wanpeng Li55412b22014-12-02 19:21:30 +08008144static bool vmx_xsaves_supported(void)
8145{
8146 return vmcs_config.cpu_based_2nd_exec_ctrl &
8147 SECONDARY_EXEC_XSAVES;
8148}
8149
Avi Kivity51aa01d2010-07-20 14:31:20 +03008150static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8151{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008152 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008153 bool unblock_nmi;
8154 u8 vector;
8155 bool idtv_info_valid;
8156
8157 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008158
Avi Kivitycf393f72008-07-01 16:20:21 +03008159 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008160 if (vmx->nmi_known_unmasked)
8161 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008162 /*
8163 * Can't use vmx->exit_intr_info since we're not sure what
8164 * the exit reason is.
8165 */
8166 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008167 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8168 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8169 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008170 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008171 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8172 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008173 * SDM 3: 23.2.2 (September 2008)
8174 * Bit 12 is undefined in any of the following cases:
8175 * If the VM exit sets the valid bit in the IDT-vectoring
8176 * information field.
8177 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008178 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008179 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8180 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008181 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8182 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008183 else
8184 vmx->nmi_known_unmasked =
8185 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8186 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008187 } else if (unlikely(vmx->soft_vnmi_blocked))
8188 vmx->vnmi_blocked_time +=
8189 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008190}
8191
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008192static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008193 u32 idt_vectoring_info,
8194 int instr_len_field,
8195 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008196{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008197 u8 vector;
8198 int type;
8199 bool idtv_info_valid;
8200
8201 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008202
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008203 vcpu->arch.nmi_injected = false;
8204 kvm_clear_exception_queue(vcpu);
8205 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008206
8207 if (!idtv_info_valid)
8208 return;
8209
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008210 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008211
Avi Kivity668f6122008-07-02 09:28:55 +03008212 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8213 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008214
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008215 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008216 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008217 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008218 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008219 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008220 * Clear bit "block by NMI" before VM entry if a NMI
8221 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008222 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008223 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008224 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008225 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008226 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008227 /* fall through */
8228 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008229 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008230 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008231 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008232 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008233 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008234 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008235 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008236 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008237 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008238 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008239 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008240 break;
8241 default:
8242 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008243 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008244}
8245
Avi Kivity83422e12010-07-20 14:43:23 +03008246static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8247{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008248 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008249 VM_EXIT_INSTRUCTION_LEN,
8250 IDT_VECTORING_ERROR_CODE);
8251}
8252
Avi Kivityb463a6f2010-07-20 15:06:17 +03008253static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8254{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008255 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008256 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8257 VM_ENTRY_INSTRUCTION_LEN,
8258 VM_ENTRY_EXCEPTION_ERROR_CODE);
8259
8260 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8261}
8262
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008263static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8264{
8265 int i, nr_msrs;
8266 struct perf_guest_switch_msr *msrs;
8267
8268 msrs = perf_guest_get_msrs(&nr_msrs);
8269
8270 if (!msrs)
8271 return;
8272
8273 for (i = 0; i < nr_msrs; i++)
8274 if (msrs[i].host == msrs[i].guest)
8275 clear_atomic_switch_msr(vmx, msrs[i].msr);
8276 else
8277 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8278 msrs[i].host);
8279}
8280
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008281static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008282{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008283 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008284 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008285
8286 /* Record the guest's net vcpu time for enforced NMI injections. */
8287 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8288 vmx->entry_time = ktime_get();
8289
8290 /* Don't enter VMX if guest state is invalid, let the exit handler
8291 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008292 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008293 return;
8294
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008295 if (vmx->ple_window_dirty) {
8296 vmx->ple_window_dirty = false;
8297 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8298 }
8299
Abel Gordon012f83c2013-04-18 14:39:25 +03008300 if (vmx->nested.sync_shadow_vmcs) {
8301 copy_vmcs12_to_shadow(vmx);
8302 vmx->nested.sync_shadow_vmcs = false;
8303 }
8304
Avi Kivity104f2262010-11-18 13:12:52 +02008305 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8306 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8307 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8308 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8309
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008310 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008311 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8312 vmcs_writel(HOST_CR4, cr4);
8313 vmx->host_state.vmcs_host_cr4 = cr4;
8314 }
8315
Avi Kivity104f2262010-11-18 13:12:52 +02008316 /* When single-stepping over STI and MOV SS, we must clear the
8317 * corresponding interruptibility bits in the guest state. Otherwise
8318 * vmentry fails as it then expects bit 14 (BS) in pending debug
8319 * exceptions being set, but that's not correct for the guest debugging
8320 * case. */
8321 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8322 vmx_set_interrupt_shadow(vcpu, 0);
8323
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008324 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008325 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008326
Nadav Har'Eld462b812011-05-24 15:26:10 +03008327 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008328 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008329 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008330 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8331 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8332 "push %%" _ASM_CX " \n\t"
8333 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008334 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008335 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008336 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008337 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008338 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008339 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8340 "mov %%cr2, %%" _ASM_DX " \n\t"
8341 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008342 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008343 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008344 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008345 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008346 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008347 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008348 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8349 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8350 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8351 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8352 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8353 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008354#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008355 "mov %c[r8](%0), %%r8 \n\t"
8356 "mov %c[r9](%0), %%r9 \n\t"
8357 "mov %c[r10](%0), %%r10 \n\t"
8358 "mov %c[r11](%0), %%r11 \n\t"
8359 "mov %c[r12](%0), %%r12 \n\t"
8360 "mov %c[r13](%0), %%r13 \n\t"
8361 "mov %c[r14](%0), %%r14 \n\t"
8362 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008363#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008364 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008365
Avi Kivity6aa8b732006-12-10 02:21:36 -08008366 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008367 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008368 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008369 "jmp 2f \n\t"
8370 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8371 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008372 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008373 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008374 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008375 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8376 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8377 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8378 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8379 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8380 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8381 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008382#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008383 "mov %%r8, %c[r8](%0) \n\t"
8384 "mov %%r9, %c[r9](%0) \n\t"
8385 "mov %%r10, %c[r10](%0) \n\t"
8386 "mov %%r11, %c[r11](%0) \n\t"
8387 "mov %%r12, %c[r12](%0) \n\t"
8388 "mov %%r13, %c[r13](%0) \n\t"
8389 "mov %%r14, %c[r14](%0) \n\t"
8390 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008391#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008392 "mov %%cr2, %%" _ASM_AX " \n\t"
8393 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008394
Avi Kivityb188c81f2012-09-16 15:10:58 +03008395 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008396 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008397 ".pushsection .rodata \n\t"
8398 ".global vmx_return \n\t"
8399 "vmx_return: " _ASM_PTR " 2b \n\t"
8400 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008401 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008402 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008403 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03008404 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008405 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8406 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8407 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8408 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8409 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8410 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8411 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008412#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008413 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8414 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8415 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8416 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8417 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8418 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8419 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8420 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008421#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008422 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8423 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008424 : "cc", "memory"
8425#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008426 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008427 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008428#else
8429 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008430#endif
8431 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008432
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008433 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8434 if (debugctlmsr)
8435 update_debugctlmsr(debugctlmsr);
8436
Avi Kivityaa67f602012-08-01 16:48:03 +03008437#ifndef CONFIG_X86_64
8438 /*
8439 * The sysexit path does not restore ds/es, so we must set them to
8440 * a reasonable value ourselves.
8441 *
8442 * We can't defer this to vmx_load_host_state() since that function
8443 * may be executed in interrupt context, which saves and restore segments
8444 * around it, nullifying its effect.
8445 */
8446 loadsegment(ds, __USER_DS);
8447 loadsegment(es, __USER_DS);
8448#endif
8449
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008450 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008451 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008452 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008453 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008454 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008455 vcpu->arch.regs_dirty = 0;
8456
Avi Kivity1155f762007-11-22 11:30:47 +02008457 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8458
Nadav Har'Eld462b812011-05-24 15:26:10 +03008459 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008460
Avi Kivity51aa01d2010-07-20 14:31:20 +03008461 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008462 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008463
Gleb Natapove0b890d2013-09-25 12:51:33 +03008464 /*
8465 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8466 * we did not inject a still-pending event to L1 now because of
8467 * nested_run_pending, we need to re-enable this bit.
8468 */
8469 if (vmx->nested.nested_run_pending)
8470 kvm_make_request(KVM_REQ_EVENT, vcpu);
8471
8472 vmx->nested.nested_run_pending = 0;
8473
Avi Kivity51aa01d2010-07-20 14:31:20 +03008474 vmx_complete_atomic_exit(vmx);
8475 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008476 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008477}
8478
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008479static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8480{
8481 struct vcpu_vmx *vmx = to_vmx(vcpu);
8482 int cpu;
8483
8484 if (vmx->loaded_vmcs == &vmx->vmcs01)
8485 return;
8486
8487 cpu = get_cpu();
8488 vmx->loaded_vmcs = &vmx->vmcs01;
8489 vmx_vcpu_put(vcpu);
8490 vmx_vcpu_load(vcpu, cpu);
8491 vcpu->cpu = cpu;
8492 put_cpu();
8493}
8494
Avi Kivity6aa8b732006-12-10 02:21:36 -08008495static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8496{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008497 struct vcpu_vmx *vmx = to_vmx(vcpu);
8498
Kai Huang843e4332015-01-28 10:54:28 +08008499 if (enable_pml)
8500 vmx_disable_pml(vmx);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008501 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008502 leave_guest_mode(vcpu);
8503 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008504 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008505 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008506 kfree(vmx->guest_msrs);
8507 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008508 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008509}
8510
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008511static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008512{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008513 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008514 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008515 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008516
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008517 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008518 return ERR_PTR(-ENOMEM);
8519
Sheng Yang2384d2b2008-01-17 15:14:33 +08008520 allocate_vpid(vmx);
8521
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008522 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8523 if (err)
8524 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008525
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008526 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008527 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8528 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008529
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008530 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008531 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008532 goto uninit_vcpu;
8533 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008534
Nadav Har'Eld462b812011-05-24 15:26:10 +03008535 vmx->loaded_vmcs = &vmx->vmcs01;
8536 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8537 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008538 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008539 if (!vmm_exclusive)
8540 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8541 loaded_vmcs_init(vmx->loaded_vmcs);
8542 if (!vmm_exclusive)
8543 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008544
Avi Kivity15ad7142007-07-11 18:17:21 +03008545 cpu = get_cpu();
8546 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008547 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008548 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008549 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008550 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008551 if (err)
8552 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008553 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008554 err = alloc_apic_access_page(kvm);
8555 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008556 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008557 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008558
Sheng Yangb927a3c2009-07-21 10:42:48 +08008559 if (enable_ept) {
8560 if (!kvm->arch.ept_identity_map_addr)
8561 kvm->arch.ept_identity_map_addr =
8562 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008563 err = init_rmode_identity_map(kvm);
8564 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008565 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008566 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008567
Wincy Vanb9c237b2015-02-03 23:56:30 +08008568 if (nested)
8569 nested_vmx_setup_ctls_msrs(vmx);
8570
Wincy Van705699a2015-02-03 23:58:17 +08008571 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008572 vmx->nested.current_vmptr = -1ull;
8573 vmx->nested.current_vmcs12 = NULL;
8574
Kai Huang843e4332015-01-28 10:54:28 +08008575 /*
8576 * If PML is turned on, failure on enabling PML just results in failure
8577 * of creating the vcpu, therefore we can simplify PML logic (by
8578 * avoiding dealing with cases, such as enabling PML partially on vcpus
8579 * for the guest, etc.
8580 */
8581 if (enable_pml) {
8582 err = vmx_enable_pml(vmx);
8583 if (err)
8584 goto free_vmcs;
8585 }
8586
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008587 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008588
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008589free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008590 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008591free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008592 kfree(vmx->guest_msrs);
8593uninit_vcpu:
8594 kvm_vcpu_uninit(&vmx->vcpu);
8595free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008596 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10008597 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008598 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008599}
8600
Yang, Sheng002c7f72007-07-31 14:23:01 +03008601static void __init vmx_check_processor_compat(void *rtn)
8602{
8603 struct vmcs_config vmcs_conf;
8604
8605 *(int *)rtn = 0;
8606 if (setup_vmcs_config(&vmcs_conf) < 0)
8607 *(int *)rtn = -EIO;
8608 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8609 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8610 smp_processor_id());
8611 *(int *)rtn = -EIO;
8612 }
8613}
8614
Sheng Yang67253af2008-04-25 10:20:22 +08008615static int get_ept_level(void)
8616{
8617 return VMX_EPT_DEFAULT_GAW + 1;
8618}
8619
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008620static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008621{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008622 u8 cache;
8623 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008624
Sheng Yang522c68c2009-04-27 20:35:43 +08008625 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008626 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008627 * 2. EPT with VT-d:
8628 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008629 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008630 * b. VT-d with snooping control feature: snooping control feature of
8631 * VT-d engine can guarantee the cache correctness. Just set it
8632 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008633 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008634 * consistent with host MTRR
8635 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008636 if (is_mmio) {
8637 cache = MTRR_TYPE_UNCACHABLE;
8638 goto exit;
8639 }
8640
8641 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008642 ipat = VMX_EPT_IPAT_BIT;
8643 cache = MTRR_TYPE_WRBACK;
8644 goto exit;
8645 }
8646
8647 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8648 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008649 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008650 cache = MTRR_TYPE_WRBACK;
8651 else
8652 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008653 goto exit;
8654 }
8655
Xiao Guangrongff536042015-06-15 16:55:22 +08008656 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008657
8658exit:
8659 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008660}
8661
Sheng Yang17cc3932010-01-05 19:02:27 +08008662static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008663{
Sheng Yang878403b2010-01-05 19:02:29 +08008664 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8665 return PT_DIRECTORY_LEVEL;
8666 else
8667 /* For shadow and EPT supported 1GB page */
8668 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008669}
8670
Sheng Yang0e851882009-12-18 16:48:46 +08008671static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8672{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008673 struct kvm_cpuid_entry2 *best;
8674 struct vcpu_vmx *vmx = to_vmx(vcpu);
8675 u32 exec_control;
8676
8677 vmx->rdtscp_enabled = false;
8678 if (vmx_rdtscp_supported()) {
8679 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Xiao Guangrongf36201e2015-09-09 14:05:53 +08008680 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
8681 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
8682 vmx->rdtscp_enabled = true;
8683 else {
8684 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8685 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8686 exec_control);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008687 }
Xiao Guangrongf36201e2015-09-09 14:05:53 +08008688
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008689 if (nested && !vmx->rdtscp_enabled)
8690 vmx->nested.nested_vmx_secondary_ctls_high &=
8691 ~SECONDARY_EXEC_RDTSCP;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008692 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008693
Mao, Junjiead756a12012-07-02 01:18:48 +00008694 /* Exposing INVPCID only when PCID is exposed */
8695 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8696 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00008697 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00008698 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008699 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00008700 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
8701 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8702 exec_control);
8703 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008704 if (cpu_has_secondary_exec_ctrls()) {
8705 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8706 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
8707 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8708 exec_control);
8709 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008710 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008711 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008712 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008713
8714 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
8715 if (guest_cpuid_has_pcommit(vcpu))
8716 vmx->nested.nested_vmx_secondary_ctls_high |=
8717 SECONDARY_EXEC_PCOMMIT;
8718 else
8719 vmx->nested.nested_vmx_secondary_ctls_high &=
8720 ~SECONDARY_EXEC_PCOMMIT;
8721 }
Sheng Yang0e851882009-12-18 16:48:46 +08008722}
8723
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008724static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8725{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008726 if (func == 1 && nested)
8727 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008728}
8729
Yang Zhang25d92082013-08-06 12:00:32 +03008730static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8731 struct x86_exception *fault)
8732{
Jan Kiszka533558b2014-01-04 18:47:20 +01008733 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8734 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008735
8736 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008737 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008738 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008739 exit_reason = EXIT_REASON_EPT_VIOLATION;
8740 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008741 vmcs12->guest_physical_address = fault->address;
8742}
8743
Nadav Har'El155a97a2013-08-05 11:07:16 +03008744/* Callbacks for nested_ept_init_mmu_context: */
8745
8746static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8747{
8748 /* return the page table to be shadowed - in our case, EPT12 */
8749 return get_vmcs12(vcpu)->ept_pointer;
8750}
8751
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008752static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008753{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008754 WARN_ON(mmu_is_nested(vcpu));
8755 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008756 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8757 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008758 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8759 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8760 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8761
8762 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008763}
8764
8765static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8766{
8767 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8768}
8769
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008770static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8771 u16 error_code)
8772{
8773 bool inequality, bit;
8774
8775 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8776 inequality =
8777 (error_code & vmcs12->page_fault_error_code_mask) !=
8778 vmcs12->page_fault_error_code_match;
8779 return inequality ^ bit;
8780}
8781
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008782static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
8783 struct x86_exception *fault)
8784{
8785 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8786
8787 WARN_ON(!is_guest_mode(vcpu));
8788
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008789 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01008790 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
8791 vmcs_read32(VM_EXIT_INTR_INFO),
8792 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008793 else
8794 kvm_inject_page_fault(vcpu, fault);
8795}
8796
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008797static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
8798 struct vmcs12 *vmcs12)
8799{
8800 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03008801 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008802
8803 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008804 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
8805 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008806 return false;
8807
8808 /*
8809 * Translate L1 physical address to host physical
8810 * address for vmcs02. Keep the page pinned, so this
8811 * physical address remains valid. We keep a reference
8812 * to it so we can release it later.
8813 */
8814 if (vmx->nested.apic_access_page) /* shouldn't happen */
8815 nested_release_page(vmx->nested.apic_access_page);
8816 vmx->nested.apic_access_page =
8817 nested_get_page(vcpu, vmcs12->apic_access_addr);
8818 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008819
8820 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008821 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
8822 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008823 return false;
8824
8825 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
8826 nested_release_page(vmx->nested.virtual_apic_page);
8827 vmx->nested.virtual_apic_page =
8828 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
8829
8830 /*
8831 * Failing the vm entry is _not_ what the processor does
8832 * but it's basically the only possibility we have.
8833 * We could still enter the guest if CR8 load exits are
8834 * enabled, CR8 store exits are enabled, and virtualize APIC
8835 * access is disabled; in this case the processor would never
8836 * use the TPR shadow and we could simply clear the bit from
8837 * the execution control. But such a configuration is useless,
8838 * so let's keep the code simple.
8839 */
8840 if (!vmx->nested.virtual_apic_page)
8841 return false;
8842 }
8843
Wincy Van705699a2015-02-03 23:58:17 +08008844 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008845 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
8846 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08008847 return false;
8848
8849 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
8850 kunmap(vmx->nested.pi_desc_page);
8851 nested_release_page(vmx->nested.pi_desc_page);
8852 }
8853 vmx->nested.pi_desc_page =
8854 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
8855 if (!vmx->nested.pi_desc_page)
8856 return false;
8857
8858 vmx->nested.pi_desc =
8859 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
8860 if (!vmx->nested.pi_desc) {
8861 nested_release_page_clean(vmx->nested.pi_desc_page);
8862 return false;
8863 }
8864 vmx->nested.pi_desc =
8865 (struct pi_desc *)((void *)vmx->nested.pi_desc +
8866 (unsigned long)(vmcs12->posted_intr_desc_addr &
8867 (PAGE_SIZE - 1)));
8868 }
8869
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008870 return true;
8871}
8872
Jan Kiszkaf41245002014-03-07 20:03:13 +01008873static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
8874{
8875 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
8876 struct vcpu_vmx *vmx = to_vmx(vcpu);
8877
8878 if (vcpu->arch.virtual_tsc_khz == 0)
8879 return;
8880
8881 /* Make sure short timeouts reliably trigger an immediate vmexit.
8882 * hrtimer_start does not guarantee this. */
8883 if (preemption_timeout <= 1) {
8884 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8885 return;
8886 }
8887
8888 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8889 preemption_timeout *= 1000000;
8890 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8891 hrtimer_start(&vmx->nested.preemption_timer,
8892 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8893}
8894
Wincy Van3af18d92015-02-03 23:49:31 +08008895static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
8896 struct vmcs12 *vmcs12)
8897{
8898 int maxphyaddr;
8899 u64 addr;
8900
8901 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
8902 return 0;
8903
8904 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
8905 WARN_ON(1);
8906 return -EINVAL;
8907 }
8908 maxphyaddr = cpuid_maxphyaddr(vcpu);
8909
8910 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
8911 ((addr + PAGE_SIZE) >> maxphyaddr))
8912 return -EINVAL;
8913
8914 return 0;
8915}
8916
8917/*
8918 * Merge L0's and L1's MSR bitmap, return false to indicate that
8919 * we do not use the hardware.
8920 */
8921static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
8922 struct vmcs12 *vmcs12)
8923{
Wincy Van82f0dd42015-02-03 23:57:18 +08008924 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08008925 struct page *page;
8926 unsigned long *msr_bitmap;
8927
8928 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
8929 return false;
8930
8931 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
8932 if (!page) {
8933 WARN_ON(1);
8934 return false;
8935 }
8936 msr_bitmap = (unsigned long *)kmap(page);
8937 if (!msr_bitmap) {
8938 nested_release_page_clean(page);
8939 WARN_ON(1);
8940 return false;
8941 }
8942
8943 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08008944 if (nested_cpu_has_apic_reg_virt(vmcs12))
8945 for (msr = 0x800; msr <= 0x8ff; msr++)
8946 nested_vmx_disable_intercept_for_msr(
8947 msr_bitmap,
8948 vmx_msr_bitmap_nested,
8949 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08008950 /* TPR is allowed */
8951 nested_vmx_disable_intercept_for_msr(msr_bitmap,
8952 vmx_msr_bitmap_nested,
8953 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
8954 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008955 if (nested_cpu_has_vid(vmcs12)) {
8956 /* EOI and self-IPI are allowed */
8957 nested_vmx_disable_intercept_for_msr(
8958 msr_bitmap,
8959 vmx_msr_bitmap_nested,
8960 APIC_BASE_MSR + (APIC_EOI >> 4),
8961 MSR_TYPE_W);
8962 nested_vmx_disable_intercept_for_msr(
8963 msr_bitmap,
8964 vmx_msr_bitmap_nested,
8965 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8966 MSR_TYPE_W);
8967 }
Wincy Van82f0dd42015-02-03 23:57:18 +08008968 } else {
8969 /*
8970 * Enable reading intercept of all the x2apic
8971 * MSRs. We should not rely on vmcs12 to do any
8972 * optimizations here, it may have been modified
8973 * by L1.
8974 */
8975 for (msr = 0x800; msr <= 0x8ff; msr++)
8976 __vmx_enable_intercept_for_msr(
8977 vmx_msr_bitmap_nested,
8978 msr,
8979 MSR_TYPE_R);
8980
Wincy Vanf2b93282015-02-03 23:56:03 +08008981 __vmx_enable_intercept_for_msr(
8982 vmx_msr_bitmap_nested,
8983 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08008984 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008985 __vmx_enable_intercept_for_msr(
8986 vmx_msr_bitmap_nested,
8987 APIC_BASE_MSR + (APIC_EOI >> 4),
8988 MSR_TYPE_W);
8989 __vmx_enable_intercept_for_msr(
8990 vmx_msr_bitmap_nested,
8991 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8992 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08008993 }
Wincy Vanf2b93282015-02-03 23:56:03 +08008994 kunmap(page);
8995 nested_release_page_clean(page);
8996
8997 return true;
8998}
8999
9000static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9001 struct vmcs12 *vmcs12)
9002{
Wincy Van82f0dd42015-02-03 23:57:18 +08009003 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009004 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009005 !nested_cpu_has_vid(vmcs12) &&
9006 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009007 return 0;
9008
9009 /*
9010 * If virtualize x2apic mode is enabled,
9011 * virtualize apic access must be disabled.
9012 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009013 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9014 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009015 return -EINVAL;
9016
Wincy Van608406e2015-02-03 23:57:51 +08009017 /*
9018 * If virtual interrupt delivery is enabled,
9019 * we must exit on external interrupts.
9020 */
9021 if (nested_cpu_has_vid(vmcs12) &&
9022 !nested_exit_on_intr(vcpu))
9023 return -EINVAL;
9024
Wincy Van705699a2015-02-03 23:58:17 +08009025 /*
9026 * bits 15:8 should be zero in posted_intr_nv,
9027 * the descriptor address has been already checked
9028 * in nested_get_vmcs12_pages.
9029 */
9030 if (nested_cpu_has_posted_intr(vmcs12) &&
9031 (!nested_cpu_has_vid(vmcs12) ||
9032 !nested_exit_intr_ack_set(vcpu) ||
9033 vmcs12->posted_intr_nv & 0xff00))
9034 return -EINVAL;
9035
Wincy Vanf2b93282015-02-03 23:56:03 +08009036 /* tpr shadow is needed by all apicv features. */
9037 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9038 return -EINVAL;
9039
9040 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009041}
9042
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009043static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9044 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009045 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009046{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009047 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009048 u64 count, addr;
9049
9050 if (vmcs12_read_any(vcpu, count_field, &count) ||
9051 vmcs12_read_any(vcpu, addr_field, &addr)) {
9052 WARN_ON(1);
9053 return -EINVAL;
9054 }
9055 if (count == 0)
9056 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009057 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009058 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9059 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9060 pr_warn_ratelimited(
9061 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9062 addr_field, maxphyaddr, count, addr);
9063 return -EINVAL;
9064 }
9065 return 0;
9066}
9067
9068static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9069 struct vmcs12 *vmcs12)
9070{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009071 if (vmcs12->vm_exit_msr_load_count == 0 &&
9072 vmcs12->vm_exit_msr_store_count == 0 &&
9073 vmcs12->vm_entry_msr_load_count == 0)
9074 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009075 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009076 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009077 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009078 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009079 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009080 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009081 return -EINVAL;
9082 return 0;
9083}
9084
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009085static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9086 struct vmx_msr_entry *e)
9087{
9088 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009089 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009090 return -EINVAL;
9091 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9092 e->index == MSR_IA32_UCODE_REV)
9093 return -EINVAL;
9094 if (e->reserved != 0)
9095 return -EINVAL;
9096 return 0;
9097}
9098
9099static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9100 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009101{
9102 if (e->index == MSR_FS_BASE ||
9103 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009104 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9105 nested_vmx_msr_check_common(vcpu, e))
9106 return -EINVAL;
9107 return 0;
9108}
9109
9110static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9111 struct vmx_msr_entry *e)
9112{
9113 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9114 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009115 return -EINVAL;
9116 return 0;
9117}
9118
9119/*
9120 * Load guest's/host's msr at nested entry/exit.
9121 * return 0 for success, entry index for failure.
9122 */
9123static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9124{
9125 u32 i;
9126 struct vmx_msr_entry e;
9127 struct msr_data msr;
9128
9129 msr.host_initiated = false;
9130 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009131 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9132 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009133 pr_warn_ratelimited(
9134 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9135 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009136 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009137 }
9138 if (nested_vmx_load_msr_check(vcpu, &e)) {
9139 pr_warn_ratelimited(
9140 "%s check failed (%u, 0x%x, 0x%x)\n",
9141 __func__, i, e.index, e.reserved);
9142 goto fail;
9143 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009144 msr.index = e.index;
9145 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009146 if (kvm_set_msr(vcpu, &msr)) {
9147 pr_warn_ratelimited(
9148 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9149 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009150 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009151 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009152 }
9153 return 0;
9154fail:
9155 return i + 1;
9156}
9157
9158static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9159{
9160 u32 i;
9161 struct vmx_msr_entry e;
9162
9163 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009164 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009165 if (kvm_vcpu_read_guest(vcpu,
9166 gpa + i * sizeof(e),
9167 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009168 pr_warn_ratelimited(
9169 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9170 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009171 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009172 }
9173 if (nested_vmx_store_msr_check(vcpu, &e)) {
9174 pr_warn_ratelimited(
9175 "%s check failed (%u, 0x%x, 0x%x)\n",
9176 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009177 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009178 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009179 msr_info.host_initiated = false;
9180 msr_info.index = e.index;
9181 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009182 pr_warn_ratelimited(
9183 "%s cannot read MSR (%u, 0x%x)\n",
9184 __func__, i, e.index);
9185 return -EINVAL;
9186 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009187 if (kvm_vcpu_write_guest(vcpu,
9188 gpa + i * sizeof(e) +
9189 offsetof(struct vmx_msr_entry, value),
9190 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009191 pr_warn_ratelimited(
9192 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009193 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009194 return -EINVAL;
9195 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009196 }
9197 return 0;
9198}
9199
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009200/*
9201 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9202 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009203 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009204 * guest in a way that will both be appropriate to L1's requests, and our
9205 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9206 * function also has additional necessary side-effects, like setting various
9207 * vcpu->arch fields.
9208 */
9209static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9210{
9211 struct vcpu_vmx *vmx = to_vmx(vcpu);
9212 u32 exec_control;
9213
9214 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9215 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9216 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9217 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9218 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9219 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9220 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9221 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9222 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9223 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9224 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9225 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9226 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9227 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9228 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9229 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9230 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9231 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9232 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9233 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9234 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9235 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9236 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9237 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9238 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9239 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9240 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9241 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9242 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9243 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9244 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9245 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9246 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9247 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9248 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9249 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9250
Jan Kiszka2996fca2014-06-16 13:59:43 +02009251 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9252 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9253 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9254 } else {
9255 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9256 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9257 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009258 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9259 vmcs12->vm_entry_intr_info_field);
9260 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9261 vmcs12->vm_entry_exception_error_code);
9262 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9263 vmcs12->vm_entry_instruction_len);
9264 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9265 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009266 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009267 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009268 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9269 vmcs12->guest_pending_dbg_exceptions);
9270 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9271 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9272
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009273 if (nested_cpu_has_xsaves(vmcs12))
9274 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009275 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9276
Jan Kiszkaf41245002014-03-07 20:03:13 +01009277 exec_control = vmcs12->pin_based_vm_exec_control;
9278 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009279 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9280
9281 if (nested_cpu_has_posted_intr(vmcs12)) {
9282 /*
9283 * Note that we use L0's vector here and in
9284 * vmx_deliver_nested_posted_interrupt.
9285 */
9286 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9287 vmx->nested.pi_pending = false;
9288 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9289 vmcs_write64(POSTED_INTR_DESC_ADDR,
9290 page_to_phys(vmx->nested.pi_desc_page) +
9291 (unsigned long)(vmcs12->posted_intr_desc_addr &
9292 (PAGE_SIZE - 1)));
9293 } else
9294 exec_control &= ~PIN_BASED_POSTED_INTR;
9295
Jan Kiszkaf41245002014-03-07 20:03:13 +01009296 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009297
Jan Kiszkaf41245002014-03-07 20:03:13 +01009298 vmx->nested.preemption_timer_expired = false;
9299 if (nested_cpu_has_preemption_timer(vmcs12))
9300 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009301
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009302 /*
9303 * Whether page-faults are trapped is determined by a combination of
9304 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9305 * If enable_ept, L0 doesn't care about page faults and we should
9306 * set all of these to L1's desires. However, if !enable_ept, L0 does
9307 * care about (at least some) page faults, and because it is not easy
9308 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9309 * to exit on each and every L2 page fault. This is done by setting
9310 * MASK=MATCH=0 and (see below) EB.PF=1.
9311 * Note that below we don't need special code to set EB.PF beyond the
9312 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9313 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9314 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9315 *
9316 * A problem with this approach (when !enable_ept) is that L1 may be
9317 * injected with more page faults than it asked for. This could have
9318 * caused problems, but in practice existing hypervisors don't care.
9319 * To fix this, we will need to emulate the PFEC checking (on the L1
9320 * page tables), using walk_addr(), when injecting PFs to L1.
9321 */
9322 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9323 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9324 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9325 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9326
9327 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +01009328 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009329
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009330 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009331 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009332 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009333 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009334 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9335 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009336 if (nested_cpu_has(vmcs12,
9337 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9338 exec_control |= vmcs12->secondary_vm_exec_control;
9339
9340 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9341 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009342 * If translation failed, no matter: This feature asks
9343 * to exit when accessing the given address, and if it
9344 * can never be accessed, this feature won't do
9345 * anything anyway.
9346 */
9347 if (!vmx->nested.apic_access_page)
9348 exec_control &=
9349 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9350 else
9351 vmcs_write64(APIC_ACCESS_ADDR,
9352 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009353 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009354 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009355 exec_control |=
9356 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009357 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009358 }
9359
Wincy Van608406e2015-02-03 23:57:51 +08009360 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9361 vmcs_write64(EOI_EXIT_BITMAP0,
9362 vmcs12->eoi_exit_bitmap0);
9363 vmcs_write64(EOI_EXIT_BITMAP1,
9364 vmcs12->eoi_exit_bitmap1);
9365 vmcs_write64(EOI_EXIT_BITMAP2,
9366 vmcs12->eoi_exit_bitmap2);
9367 vmcs_write64(EOI_EXIT_BITMAP3,
9368 vmcs12->eoi_exit_bitmap3);
9369 vmcs_write16(GUEST_INTR_STATUS,
9370 vmcs12->guest_intr_status);
9371 }
9372
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009373 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9374 }
9375
9376
9377 /*
9378 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9379 * Some constant fields are set here by vmx_set_constant_host_state().
9380 * Other fields are different per CPU, and will be set later when
9381 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9382 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009383 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009384
9385 /*
9386 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9387 * entry, but only if the current (host) sp changed from the value
9388 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9389 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9390 * here we just force the write to happen on entry.
9391 */
9392 vmx->host_rsp = 0;
9393
9394 exec_control = vmx_exec_control(vmx); /* L0's desires */
9395 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9396 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9397 exec_control &= ~CPU_BASED_TPR_SHADOW;
9398 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009399
9400 if (exec_control & CPU_BASED_TPR_SHADOW) {
9401 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9402 page_to_phys(vmx->nested.virtual_apic_page));
9403 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9404 }
9405
Wincy Van3af18d92015-02-03 23:49:31 +08009406 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009407 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9408 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9409 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009410 } else
9411 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9412
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009413 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009414 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009415 * Rather, exit every time.
9416 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009417 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9418 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9419
9420 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9421
9422 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9423 * bitwise-or of what L1 wants to trap for L2, and what we want to
9424 * trap. Note that CR0.TS also needs updating - we do this later.
9425 */
9426 update_exception_bitmap(vcpu);
9427 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9428 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9429
Nadav Har'El8049d652013-08-05 11:07:06 +03009430 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9431 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9432 * bits are further modified by vmx_set_efer() below.
9433 */
Jan Kiszkaf41245002014-03-07 20:03:13 +01009434 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009435
9436 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9437 * emulated by vmx_set_efer(), below.
9438 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009439 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009440 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9441 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009442 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9443
Jan Kiszka44811c02013-08-04 17:17:27 +02009444 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009445 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009446 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9447 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009448 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9449
9450
9451 set_cr4_guest_host_mask(vmx);
9452
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009453 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9454 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9455
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009456 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9457 vmcs_write64(TSC_OFFSET,
9458 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9459 else
9460 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009461
9462 if (enable_vpid) {
9463 /*
9464 * Trivially support vpid by letting L2s share their parent
9465 * L1's vpid. TODO: move to a more elaborate solution, giving
9466 * each L2 its own vpid and exposing the vpid feature to L1.
9467 */
9468 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9469 vmx_flush_tlb(vcpu);
9470 }
9471
Nadav Har'El155a97a2013-08-05 11:07:16 +03009472 if (nested_cpu_has_ept(vmcs12)) {
9473 kvm_mmu_unload(vcpu);
9474 nested_ept_init_mmu_context(vcpu);
9475 }
9476
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009477 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9478 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009479 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009480 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9481 else
9482 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9483 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9484 vmx_set_efer(vcpu, vcpu->arch.efer);
9485
9486 /*
9487 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9488 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9489 * The CR0_READ_SHADOW is what L2 should have expected to read given
9490 * the specifications by L1; It's not enough to take
9491 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9492 * have more bits than L1 expected.
9493 */
9494 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9495 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9496
9497 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9498 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9499
9500 /* shadow page tables on either EPT or shadow page tables */
9501 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9502 kvm_mmu_reset_context(vcpu);
9503
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009504 if (!enable_ept)
9505 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9506
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009507 /*
9508 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9509 */
9510 if (enable_ept) {
9511 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9512 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9513 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9514 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9515 }
9516
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009517 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9518 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9519}
9520
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009521/*
9522 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9523 * for running an L2 nested guest.
9524 */
9525static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9526{
9527 struct vmcs12 *vmcs12;
9528 struct vcpu_vmx *vmx = to_vmx(vcpu);
9529 int cpu;
9530 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009531 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009532 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009533
9534 if (!nested_vmx_check_permission(vcpu) ||
9535 !nested_vmx_check_vmcs12(vcpu))
9536 return 1;
9537
9538 skip_emulated_instruction(vcpu);
9539 vmcs12 = get_vmcs12(vcpu);
9540
Abel Gordon012f83c2013-04-18 14:39:25 +03009541 if (enable_shadow_vmcs)
9542 copy_shadow_to_vmcs12(vmx);
9543
Nadav Har'El7c177932011-05-25 23:12:04 +03009544 /*
9545 * The nested entry process starts with enforcing various prerequisites
9546 * on vmcs12 as required by the Intel SDM, and act appropriately when
9547 * they fail: As the SDM explains, some conditions should cause the
9548 * instruction to fail, while others will cause the instruction to seem
9549 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9550 * To speed up the normal (success) code path, we should avoid checking
9551 * for misconfigurations which will anyway be caught by the processor
9552 * when using the merged vmcs02.
9553 */
9554 if (vmcs12->launch_state == launch) {
9555 nested_vmx_failValid(vcpu,
9556 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9557 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9558 return 1;
9559 }
9560
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009561 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9562 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009563 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9564 return 1;
9565 }
9566
Wincy Van3af18d92015-02-03 23:49:31 +08009567 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009568 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9569 return 1;
9570 }
9571
Wincy Van3af18d92015-02-03 23:49:31 +08009572 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009573 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9574 return 1;
9575 }
9576
Wincy Vanf2b93282015-02-03 23:56:03 +08009577 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9578 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9579 return 1;
9580 }
9581
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009582 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9583 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9584 return 1;
9585 }
9586
Nadav Har'El7c177932011-05-25 23:12:04 +03009587 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009588 vmx->nested.nested_vmx_true_procbased_ctls_low,
9589 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009590 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009591 vmx->nested.nested_vmx_secondary_ctls_low,
9592 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009593 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009594 vmx->nested.nested_vmx_pinbased_ctls_low,
9595 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009596 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009597 vmx->nested.nested_vmx_true_exit_ctls_low,
9598 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009599 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009600 vmx->nested.nested_vmx_true_entry_ctls_low,
9601 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009602 {
9603 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9604 return 1;
9605 }
9606
9607 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9608 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9609 nested_vmx_failValid(vcpu,
9610 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9611 return 1;
9612 }
9613
Wincy Vanb9c237b2015-02-03 23:56:30 +08009614 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009615 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9616 nested_vmx_entry_failure(vcpu, vmcs12,
9617 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9618 return 1;
9619 }
9620 if (vmcs12->vmcs_link_pointer != -1ull) {
9621 nested_vmx_entry_failure(vcpu, vmcs12,
9622 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9623 return 1;
9624 }
9625
9626 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009627 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009628 * are performed on the field for the IA32_EFER MSR:
9629 * - Bits reserved in the IA32_EFER MSR must be 0.
9630 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9631 * the IA-32e mode guest VM-exit control. It must also be identical
9632 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9633 * CR0.PG) is 1.
9634 */
9635 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9636 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9637 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9638 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9639 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9640 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9641 nested_vmx_entry_failure(vcpu, vmcs12,
9642 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9643 return 1;
9644 }
9645 }
9646
9647 /*
9648 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9649 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9650 * the values of the LMA and LME bits in the field must each be that of
9651 * the host address-space size VM-exit control.
9652 */
9653 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9654 ia32e = (vmcs12->vm_exit_controls &
9655 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9656 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9657 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9658 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9659 nested_vmx_entry_failure(vcpu, vmcs12,
9660 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9661 return 1;
9662 }
9663 }
9664
9665 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009666 * We're finally done with prerequisite checking, and can start with
9667 * the nested entry.
9668 */
9669
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009670 vmcs02 = nested_get_current_vmcs02(vmx);
9671 if (!vmcs02)
9672 return -ENOMEM;
9673
9674 enter_guest_mode(vcpu);
9675
9676 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9677
Jan Kiszka2996fca2014-06-16 13:59:43 +02009678 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9679 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9680
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009681 cpu = get_cpu();
9682 vmx->loaded_vmcs = vmcs02;
9683 vmx_vcpu_put(vcpu);
9684 vmx_vcpu_load(vcpu, cpu);
9685 vcpu->cpu = cpu;
9686 put_cpu();
9687
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009688 vmx_segment_cache_clear(vmx);
9689
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009690 prepare_vmcs02(vcpu, vmcs12);
9691
Wincy Vanff651cb2014-12-11 08:52:58 +03009692 msr_entry_idx = nested_vmx_load_msr(vcpu,
9693 vmcs12->vm_entry_msr_load_addr,
9694 vmcs12->vm_entry_msr_load_count);
9695 if (msr_entry_idx) {
9696 leave_guest_mode(vcpu);
9697 vmx_load_vmcs01(vcpu);
9698 nested_vmx_entry_failure(vcpu, vmcs12,
9699 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9700 return 1;
9701 }
9702
9703 vmcs12->launch_state = 1;
9704
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009705 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009706 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009707
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009708 vmx->nested.nested_run_pending = 1;
9709
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009710 /*
9711 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9712 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9713 * returned as far as L1 is concerned. It will only return (and set
9714 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9715 */
9716 return 1;
9717}
9718
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009719/*
9720 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9721 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9722 * This function returns the new value we should put in vmcs12.guest_cr0.
9723 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9724 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9725 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9726 * didn't trap the bit, because if L1 did, so would L0).
9727 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9728 * been modified by L2, and L1 knows it. So just leave the old value of
9729 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9730 * isn't relevant, because if L0 traps this bit it can set it to anything.
9731 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9732 * changed these bits, and therefore they need to be updated, but L0
9733 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9734 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9735 */
9736static inline unsigned long
9737vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9738{
9739 return
9740 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9741 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9742 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9743 vcpu->arch.cr0_guest_owned_bits));
9744}
9745
9746static inline unsigned long
9747vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9748{
9749 return
9750 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9751 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9752 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9753 vcpu->arch.cr4_guest_owned_bits));
9754}
9755
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009756static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9757 struct vmcs12 *vmcs12)
9758{
9759 u32 idt_vectoring;
9760 unsigned int nr;
9761
Gleb Natapov851eb6672013-09-25 12:51:34 +03009762 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009763 nr = vcpu->arch.exception.nr;
9764 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9765
9766 if (kvm_exception_is_soft(nr)) {
9767 vmcs12->vm_exit_instruction_len =
9768 vcpu->arch.event_exit_inst_len;
9769 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
9770 } else
9771 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
9772
9773 if (vcpu->arch.exception.has_error_code) {
9774 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
9775 vmcs12->idt_vectoring_error_code =
9776 vcpu->arch.exception.error_code;
9777 }
9778
9779 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01009780 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009781 vmcs12->idt_vectoring_info_field =
9782 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
9783 } else if (vcpu->arch.interrupt.pending) {
9784 nr = vcpu->arch.interrupt.nr;
9785 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9786
9787 if (vcpu->arch.interrupt.soft) {
9788 idt_vectoring |= INTR_TYPE_SOFT_INTR;
9789 vmcs12->vm_entry_instruction_len =
9790 vcpu->arch.event_exit_inst_len;
9791 } else
9792 idt_vectoring |= INTR_TYPE_EXT_INTR;
9793
9794 vmcs12->idt_vectoring_info_field = idt_vectoring;
9795 }
9796}
9797
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009798static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
9799{
9800 struct vcpu_vmx *vmx = to_vmx(vcpu);
9801
Jan Kiszkaf41245002014-03-07 20:03:13 +01009802 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
9803 vmx->nested.preemption_timer_expired) {
9804 if (vmx->nested.nested_run_pending)
9805 return -EBUSY;
9806 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
9807 return 0;
9808 }
9809
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009810 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01009811 if (vmx->nested.nested_run_pending ||
9812 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009813 return -EBUSY;
9814 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9815 NMI_VECTOR | INTR_TYPE_NMI_INTR |
9816 INTR_INFO_VALID_MASK, 0);
9817 /*
9818 * The NMI-triggered VM exit counts as injection:
9819 * clear this one and block further NMIs.
9820 */
9821 vcpu->arch.nmi_pending = 0;
9822 vmx_set_nmi_mask(vcpu, true);
9823 return 0;
9824 }
9825
9826 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
9827 nested_exit_on_intr(vcpu)) {
9828 if (vmx->nested.nested_run_pending)
9829 return -EBUSY;
9830 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +08009831 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009832 }
9833
Wincy Van705699a2015-02-03 23:58:17 +08009834 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009835}
9836
Jan Kiszkaf41245002014-03-07 20:03:13 +01009837static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
9838{
9839 ktime_t remaining =
9840 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
9841 u64 value;
9842
9843 if (ktime_to_ns(remaining) <= 0)
9844 return 0;
9845
9846 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
9847 do_div(value, 1000000);
9848 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9849}
9850
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009851/*
9852 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
9853 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
9854 * and this function updates it to reflect the changes to the guest state while
9855 * L2 was running (and perhaps made some exits which were handled directly by L0
9856 * without going back to L1), and to reflect the exit reason.
9857 * Note that we do not have to copy here all VMCS fields, just those that
9858 * could have changed by the L2 guest or the exit - i.e., the guest-state and
9859 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
9860 * which already writes to vmcs12 directly.
9861 */
Jan Kiszka533558b2014-01-04 18:47:20 +01009862static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
9863 u32 exit_reason, u32 exit_intr_info,
9864 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009865{
9866 /* update guest state fields: */
9867 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
9868 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
9869
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009870 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
9871 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
9872 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
9873
9874 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
9875 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
9876 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
9877 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
9878 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
9879 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
9880 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
9881 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
9882 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
9883 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
9884 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
9885 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
9886 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
9887 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
9888 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
9889 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
9890 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
9891 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
9892 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
9893 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
9894 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
9895 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
9896 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
9897 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
9898 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
9899 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
9900 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
9901 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
9902 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
9903 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
9904 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
9905 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
9906 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
9907 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
9908 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
9909 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
9910
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009911 vmcs12->guest_interruptibility_info =
9912 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
9913 vmcs12->guest_pending_dbg_exceptions =
9914 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01009915 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
9916 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
9917 else
9918 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009919
Jan Kiszkaf41245002014-03-07 20:03:13 +01009920 if (nested_cpu_has_preemption_timer(vmcs12)) {
9921 if (vmcs12->vm_exit_controls &
9922 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
9923 vmcs12->vmx_preemption_timer_value =
9924 vmx_get_preemption_timer_value(vcpu);
9925 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
9926 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08009927
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009928 /*
9929 * In some cases (usually, nested EPT), L2 is allowed to change its
9930 * own CR3 without exiting. If it has changed it, we must keep it.
9931 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
9932 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
9933 *
9934 * Additionally, restore L2's PDPTR to vmcs12.
9935 */
9936 if (enable_ept) {
9937 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
9938 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
9939 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
9940 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
9941 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
9942 }
9943
Wincy Van608406e2015-02-03 23:57:51 +08009944 if (nested_cpu_has_vid(vmcs12))
9945 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
9946
Jan Kiszkac18911a2013-03-13 16:06:41 +01009947 vmcs12->vm_entry_controls =
9948 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02009949 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01009950
Jan Kiszka2996fca2014-06-16 13:59:43 +02009951 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
9952 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
9953 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9954 }
9955
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009956 /* TODO: These cannot have changed unless we have MSR bitmaps and
9957 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02009958 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009959 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02009960 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
9961 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009962 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
9963 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
9964 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009965 if (vmx_mpx_supported())
9966 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009967 if (nested_cpu_has_xsaves(vmcs12))
9968 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009969
9970 /* update exit information fields: */
9971
Jan Kiszka533558b2014-01-04 18:47:20 +01009972 vmcs12->vm_exit_reason = exit_reason;
9973 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009974
Jan Kiszka533558b2014-01-04 18:47:20 +01009975 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02009976 if ((vmcs12->vm_exit_intr_info &
9977 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9978 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
9979 vmcs12->vm_exit_intr_error_code =
9980 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009981 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009982 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
9983 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9984
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009985 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
9986 /* vm_entry_intr_info_field is cleared on exit. Emulate this
9987 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009988 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009989
9990 /*
9991 * Transfer the event that L0 or L1 may wanted to inject into
9992 * L2 to IDT_VECTORING_INFO_FIELD.
9993 */
9994 vmcs12_save_pending_event(vcpu, vmcs12);
9995 }
9996
9997 /*
9998 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
9999 * preserved above and would only end up incorrectly in L1.
10000 */
10001 vcpu->arch.nmi_injected = false;
10002 kvm_clear_exception_queue(vcpu);
10003 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010004}
10005
10006/*
10007 * A part of what we need to when the nested L2 guest exits and we want to
10008 * run its L1 parent, is to reset L1's guest state to the host state specified
10009 * in vmcs12.
10010 * This function is to be called not only on normal nested exit, but also on
10011 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10012 * Failures During or After Loading Guest State").
10013 * This function should be called when the active VMCS is L1's (vmcs01).
10014 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010015static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10016 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010017{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010018 struct kvm_segment seg;
10019
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010020 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10021 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010022 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010023 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10024 else
10025 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10026 vmx_set_efer(vcpu, vcpu->arch.efer);
10027
10028 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10029 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010030 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010031 /*
10032 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10033 * actually changed, because it depends on the current state of
10034 * fpu_active (which may have changed).
10035 * Note that vmx_set_cr0 refers to efer set above.
10036 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010037 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010038 /*
10039 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10040 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10041 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10042 */
10043 update_exception_bitmap(vcpu);
10044 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10045 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10046
10047 /*
10048 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10049 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10050 */
10051 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10052 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10053
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010054 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010055
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010056 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10057 kvm_mmu_reset_context(vcpu);
10058
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010059 if (!enable_ept)
10060 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10061
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010062 if (enable_vpid) {
10063 /*
10064 * Trivially support vpid by letting L2s share their parent
10065 * L1's vpid. TODO: move to a more elaborate solution, giving
10066 * each L2 its own vpid and exposing the vpid feature to L1.
10067 */
10068 vmx_flush_tlb(vcpu);
10069 }
10070
10071
10072 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10073 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10074 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10075 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10076 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010077
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010078 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10079 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10080 vmcs_write64(GUEST_BNDCFGS, 0);
10081
Jan Kiszka44811c02013-08-04 17:17:27 +020010082 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010083 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010084 vcpu->arch.pat = vmcs12->host_ia32_pat;
10085 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010086 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10087 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10088 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010089
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010090 /* Set L1 segment info according to Intel SDM
10091 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10092 seg = (struct kvm_segment) {
10093 .base = 0,
10094 .limit = 0xFFFFFFFF,
10095 .selector = vmcs12->host_cs_selector,
10096 .type = 11,
10097 .present = 1,
10098 .s = 1,
10099 .g = 1
10100 };
10101 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10102 seg.l = 1;
10103 else
10104 seg.db = 1;
10105 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10106 seg = (struct kvm_segment) {
10107 .base = 0,
10108 .limit = 0xFFFFFFFF,
10109 .type = 3,
10110 .present = 1,
10111 .s = 1,
10112 .db = 1,
10113 .g = 1
10114 };
10115 seg.selector = vmcs12->host_ds_selector;
10116 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10117 seg.selector = vmcs12->host_es_selector;
10118 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10119 seg.selector = vmcs12->host_ss_selector;
10120 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10121 seg.selector = vmcs12->host_fs_selector;
10122 seg.base = vmcs12->host_fs_base;
10123 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10124 seg.selector = vmcs12->host_gs_selector;
10125 seg.base = vmcs12->host_gs_base;
10126 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10127 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010128 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010129 .limit = 0x67,
10130 .selector = vmcs12->host_tr_selector,
10131 .type = 11,
10132 .present = 1
10133 };
10134 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10135
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010136 kvm_set_dr(vcpu, 7, 0x400);
10137 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010138
Wincy Van3af18d92015-02-03 23:49:31 +080010139 if (cpu_has_vmx_msr_bitmap())
10140 vmx_set_msr_bitmap(vcpu);
10141
Wincy Vanff651cb2014-12-11 08:52:58 +030010142 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10143 vmcs12->vm_exit_msr_load_count))
10144 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010145}
10146
10147/*
10148 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10149 * and modify vmcs12 to make it see what it would expect to see there if
10150 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10151 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010152static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10153 u32 exit_intr_info,
10154 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010155{
10156 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010157 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10158
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010159 /* trying to cancel vmlaunch/vmresume is a bug */
10160 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10161
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010162 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010163 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10164 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010165
Wincy Vanff651cb2014-12-11 08:52:58 +030010166 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10167 vmcs12->vm_exit_msr_store_count))
10168 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10169
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010170 vmx_load_vmcs01(vcpu);
10171
Bandan Das77b0f5d2014-04-19 18:17:45 -040010172 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10173 && nested_exit_intr_ack_set(vcpu)) {
10174 int irq = kvm_cpu_get_interrupt(vcpu);
10175 WARN_ON(irq < 0);
10176 vmcs12->vm_exit_intr_info = irq |
10177 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10178 }
10179
Jan Kiszka542060e2014-01-04 18:47:21 +010010180 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10181 vmcs12->exit_qualification,
10182 vmcs12->idt_vectoring_info_field,
10183 vmcs12->vm_exit_intr_info,
10184 vmcs12->vm_exit_intr_error_code,
10185 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010186
Gleb Natapov2961e8762013-11-25 15:37:13 +020010187 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10188 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010189 vmx_segment_cache_clear(vmx);
10190
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010191 /* if no vmcs02 cache requested, remove the one we used */
10192 if (VMCS02_POOL_SIZE == 0)
10193 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10194
10195 load_vmcs12_host_state(vcpu, vmcs12);
10196
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010197 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010198 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10199
10200 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10201 vmx->host_rsp = 0;
10202
10203 /* Unpin physical memory we referred to in vmcs02 */
10204 if (vmx->nested.apic_access_page) {
10205 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010206 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010207 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010208 if (vmx->nested.virtual_apic_page) {
10209 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010210 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010211 }
Wincy Van705699a2015-02-03 23:58:17 +080010212 if (vmx->nested.pi_desc_page) {
10213 kunmap(vmx->nested.pi_desc_page);
10214 nested_release_page(vmx->nested.pi_desc_page);
10215 vmx->nested.pi_desc_page = NULL;
10216 vmx->nested.pi_desc = NULL;
10217 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010218
10219 /*
Tang Chen38b99172014-09-24 15:57:54 +080010220 * We are now running in L2, mmu_notifier will force to reload the
10221 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10222 */
10223 kvm_vcpu_reload_apic_access_page(vcpu);
10224
10225 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010226 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10227 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10228 * success or failure flag accordingly.
10229 */
10230 if (unlikely(vmx->fail)) {
10231 vmx->fail = 0;
10232 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10233 } else
10234 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010235 if (enable_shadow_vmcs)
10236 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010237
10238 /* in case we halted in L2 */
10239 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010240}
10241
Nadav Har'El7c177932011-05-25 23:12:04 +030010242/*
Jan Kiszka42124922014-01-04 18:47:19 +010010243 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10244 */
10245static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10246{
10247 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010248 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010249 free_nested(to_vmx(vcpu));
10250}
10251
10252/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010253 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10254 * 23.7 "VM-entry failures during or after loading guest state" (this also
10255 * lists the acceptable exit-reason and exit-qualification parameters).
10256 * It should only be called before L2 actually succeeded to run, and when
10257 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10258 */
10259static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10260 struct vmcs12 *vmcs12,
10261 u32 reason, unsigned long qualification)
10262{
10263 load_vmcs12_host_state(vcpu, vmcs12);
10264 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10265 vmcs12->exit_qualification = qualification;
10266 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010267 if (enable_shadow_vmcs)
10268 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010269}
10270
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010271static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10272 struct x86_instruction_info *info,
10273 enum x86_intercept_stage stage)
10274{
10275 return X86EMUL_CONTINUE;
10276}
10277
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010278static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010279{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010280 if (ple_gap)
10281 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010282}
10283
Kai Huang843e4332015-01-28 10:54:28 +080010284static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10285 struct kvm_memory_slot *slot)
10286{
10287 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10288 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10289}
10290
10291static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10292 struct kvm_memory_slot *slot)
10293{
10294 kvm_mmu_slot_set_dirty(kvm, slot);
10295}
10296
10297static void vmx_flush_log_dirty(struct kvm *kvm)
10298{
10299 kvm_flush_pml_buffers(kvm);
10300}
10301
10302static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10303 struct kvm_memory_slot *memslot,
10304 gfn_t offset, unsigned long mask)
10305{
10306 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10307}
10308
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010309static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010310 .cpu_has_kvm_support = cpu_has_kvm_support,
10311 .disabled_by_bios = vmx_disabled_by_bios,
10312 .hardware_setup = hardware_setup,
10313 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010314 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010315 .hardware_enable = hardware_enable,
10316 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010317 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010318 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010319
10320 .vcpu_create = vmx_create_vcpu,
10321 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010322 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010323
Avi Kivity04d2cc72007-09-10 18:10:54 +030010324 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010325 .vcpu_load = vmx_vcpu_load,
10326 .vcpu_put = vmx_vcpu_put,
10327
Jan Kiszkac8639012012-09-21 05:42:55 +020010328 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010329 .get_msr = vmx_get_msr,
10330 .set_msr = vmx_set_msr,
10331 .get_segment_base = vmx_get_segment_base,
10332 .get_segment = vmx_get_segment,
10333 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010334 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010335 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010336 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010337 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010338 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010339 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010340 .set_cr3 = vmx_set_cr3,
10341 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010342 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010343 .get_idt = vmx_get_idt,
10344 .set_idt = vmx_set_idt,
10345 .get_gdt = vmx_get_gdt,
10346 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010347 .get_dr6 = vmx_get_dr6,
10348 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010349 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010350 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010351 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010352 .get_rflags = vmx_get_rflags,
10353 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010354 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010355 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010356
10357 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010358
Avi Kivity6aa8b732006-12-10 02:21:36 -080010359 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010360 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010361 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010362 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10363 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010364 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010365 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010366 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010367 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010368 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010369 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010370 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010371 .get_nmi_mask = vmx_get_nmi_mask,
10372 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010373 .enable_nmi_window = enable_nmi_window,
10374 .enable_irq_window = enable_irq_window,
10375 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010376 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010377 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +020010378 .cpu_uses_apicv = vmx_cpu_uses_apicv,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010379 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10380 .hwapic_irr_update = vmx_hwapic_irr_update,
10381 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010382 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10383 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010384
Izik Eiduscbc94022007-10-25 00:29:55 +020010385 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010386 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010387 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010388
Avi Kivity586f9602010-11-18 13:09:54 +020010389 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010390
Sheng Yang17cc3932010-01-05 19:02:27 +080010391 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010392
10393 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010394
10395 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010396 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010397
10398 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010399
10400 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010401
Joerg Roedel4051b182011-03-25 09:44:49 +010010402 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -080010403 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010404 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010405 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +010010406 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010407 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010408
10409 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010410
10411 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010412 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010413 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010414 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010415
10416 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010417
10418 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010419
10420 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10421 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10422 .flush_log_dirty = vmx_flush_log_dirty,
10423 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010424
10425 .pmu_ops = &intel_pmu_ops,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010426};
10427
10428static int __init vmx_init(void)
10429{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010430 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10431 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010432 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010433 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010434
Dave Young2965faa2015-09-09 15:38:55 -070010435#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010436 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10437 crash_vmclear_local_loaded_vmcss);
10438#endif
10439
He, Qingfdef3ad2007-04-30 09:45:24 +030010440 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010441}
10442
10443static void __exit vmx_exit(void)
10444{
Dave Young2965faa2015-09-09 15:38:55 -070010445#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010446 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010447 synchronize_rcu();
10448#endif
10449
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010450 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010451}
10452
10453module_init(vmx_init)
10454module_exit(vmx_exit)