blob: 36386265b8ab508e872b0f2e336c5355db43726c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Ben Greear462e58f2012-04-12 10:04:00 -070027#include "debug.h"
28#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Sujithcbe61d82009-02-09 13:27:12 +053030static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040032MODULE_AUTHOR("Atheros Communications");
33MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
34MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
35MODULE_LICENSE("Dual BSD/GPL");
36
37static int __init ath9k_init(void)
38{
39 return 0;
40}
41module_init(ath9k_init);
42
43static void __exit ath9k_exit(void)
44{
45 return;
46}
47module_exit(ath9k_exit);
48
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040049/* Private hardware callbacks */
50
51static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
52{
53 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
54}
55
56static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
57{
58 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
59}
60
Luis R. Rodriguez64773962010-04-15 17:38:17 -040061static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
62 struct ath9k_channel *chan)
63{
64 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
65}
66
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040067static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
68{
69 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
70 return;
71
72 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
73}
74
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040075static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
76{
77 /* You will not have this callback if using the old ANI */
78 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
79 return;
80
81 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
82}
83
Sujithf1dc5602008-10-29 10:16:30 +053084/********************/
85/* Helper Functions */
86/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070087
Ben Greear462e58f2012-04-12 10:04:00 -070088#ifdef CONFIG_ATH9K_DEBUGFS
89
90void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
91{
92 struct ath_softc *sc = common->priv;
93 if (sync_cause)
94 sc->debug.stats.istats.sync_cause_all++;
95 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
96 sc->debug.stats.istats.sync_rtc_irq++;
97 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
98 sc->debug.stats.istats.sync_mac_irq++;
99 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
100 sc->debug.stats.istats.eeprom_illegal_access++;
101 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
102 sc->debug.stats.istats.apb_timeout++;
103 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
104 sc->debug.stats.istats.pci_mode_conflict++;
105 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
106 sc->debug.stats.istats.host1_fatal++;
107 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
108 sc->debug.stats.istats.host1_perr++;
109 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
110 sc->debug.stats.istats.trcv_fifo_perr++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
112 sc->debug.stats.istats.radm_cpl_ep++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
114 sc->debug.stats.istats.radm_cpl_dllp_abort++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
116 sc->debug.stats.istats.radm_cpl_tlp_abort++;
117 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
118 sc->debug.stats.istats.radm_cpl_ecrc_err++;
119 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
120 sc->debug.stats.istats.radm_cpl_timeout++;
121 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
122 sc->debug.stats.istats.local_timeout++;
123 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
124 sc->debug.stats.istats.pm_access++;
125 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
126 sc->debug.stats.istats.mac_awake++;
127 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
128 sc->debug.stats.istats.mac_asleep++;
129 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
130 sc->debug.stats.istats.mac_sleep_access++;
131}
132#endif
133
134
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530136{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700137 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200138 struct ath_common *common = ath9k_hw_common(ah);
139 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530140
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700141 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
142 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
143 clockrate = 117;
144 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200145 clockrate = ATH9K_CLOCK_RATE_CCK;
146 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
147 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
148 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
149 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400150 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200151 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
152
153 if (conf_is_ht40(conf))
154 clockrate *= 2;
155
Felix Fietkau906c7202011-07-09 11:12:48 +0700156 if (ah->curchan) {
157 if (IS_CHAN_HALF_RATE(ah->curchan))
158 clockrate /= 2;
159 if (IS_CHAN_QUARTER_RATE(ah->curchan))
160 clockrate /= 4;
161 }
162
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200163 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530164}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujithcbe61d82009-02-09 13:27:12 +0530166static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530167{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200168 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530169
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200170 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530171}
172
Sujith0caa7b12009-02-16 13:23:20 +0530173bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174{
175 int i;
176
Sujith0caa7b12009-02-16 13:23:20 +0530177 BUG_ON(timeout < AH_TIME_QUANTUM);
178
179 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700180 if ((REG_READ(ah, reg) & mask) == val)
181 return true;
182
183 udelay(AH_TIME_QUANTUM);
184 }
Sujith04bd46382008-11-28 22:18:05 +0530185
Joe Perchesd2182b62011-12-15 14:55:53 -0800186 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800187 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
188 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190 return false;
191}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400192EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700193
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
195 int hw_delay)
196{
197 if (IS_CHAN_B(chan))
198 hw_delay = (4 * hw_delay) / 22;
199 else
200 hw_delay /= 10;
201
202 if (IS_CHAN_HALF_RATE(chan))
203 hw_delay *= 2;
204 else if (IS_CHAN_QUARTER_RATE(chan))
205 hw_delay *= 4;
206
207 udelay(hw_delay + BASE_ACTIVATE_DELAY);
208}
209
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100210void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
211 int column, unsigned int *writecnt)
212{
213 int r;
214
215 ENABLE_REGWRITE_BUFFER(ah);
216 for (r = 0; r < array->ia_rows; r++) {
217 REG_WRITE(ah, INI_RA(array, r, 0),
218 INI_RA(array, r, column));
219 DO_DELAY(*writecnt);
220 }
221 REGWRITE_BUFFER_FLUSH(ah);
222}
223
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700224u32 ath9k_hw_reverse_bits(u32 val, u32 n)
225{
226 u32 retval;
227 int i;
228
229 for (i = 0, retval = 0; i < n; i++) {
230 retval = (retval << 1) | (val & 1);
231 val >>= 1;
232 }
233 return retval;
234}
235
Sujithcbe61d82009-02-09 13:27:12 +0530236u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100237 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530238 u32 frameLen, u16 rateix,
239 bool shortPreamble)
240{
241 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530242
243 if (kbps == 0)
244 return 0;
245
Felix Fietkau545750d2009-11-23 22:21:01 +0100246 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530248 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100249 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530250 phyTime >>= 1;
251 numBits = frameLen << 3;
252 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
253 break;
Sujith46d14a52008-11-18 09:08:13 +0530254 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530255 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530256 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
257 numBits = OFDM_PLCP_BITS + (frameLen << 3);
258 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
259 txTime = OFDM_SIFS_TIME_QUARTER
260 + OFDM_PREAMBLE_TIME_QUARTER
261 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530262 } else if (ah->curchan &&
263 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME_HALF +
268 OFDM_PREAMBLE_TIME_HALF
269 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
270 } else {
271 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
272 numBits = OFDM_PLCP_BITS + (frameLen << 3);
273 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
274 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
275 + (numSymbols * OFDM_SYMBOL_TIME);
276 }
277 break;
278 default:
Joe Perches38002762010-12-02 19:12:36 -0800279 ath_err(ath9k_hw_common(ah),
280 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530281 txTime = 0;
282 break;
283 }
284
285 return txTime;
286}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400287EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530288
Sujithcbe61d82009-02-09 13:27:12 +0530289void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530290 struct ath9k_channel *chan,
291 struct chan_centers *centers)
292{
293 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530294
295 if (!IS_CHAN_HT40(chan)) {
296 centers->ctl_center = centers->ext_center =
297 centers->synth_center = chan->channel;
298 return;
299 }
300
301 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
302 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
303 centers->synth_center =
304 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
305 extoff = 1;
306 } else {
307 centers->synth_center =
308 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
309 extoff = -1;
310 }
311
312 centers->ctl_center =
313 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700314 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530315 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700316 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530317}
318
319/******************/
320/* Chip Revisions */
321/******************/
322
Sujithcbe61d82009-02-09 13:27:12 +0530323static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530324{
325 u32 val;
326
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530327 switch (ah->hw_version.devid) {
328 case AR5416_AR9100_DEVID:
329 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
330 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200331 case AR9300_DEVID_AR9330:
332 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
333 if (ah->get_mac_revision) {
334 ah->hw_version.macRev = ah->get_mac_revision();
335 } else {
336 val = REG_READ(ah, AR_SREV);
337 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
338 }
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 case AR9300_DEVID_AR9340:
341 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
342 val = REG_READ(ah, AR_SREV);
343 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
344 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200345 case AR9300_DEVID_QCA955X:
346 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
347 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530348 }
349
Sujithf1dc5602008-10-29 10:16:30 +0530350 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
351
352 if (val == 0xFF) {
353 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530354 ah->hw_version.macVersion =
355 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
356 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530357
Sujith Manoharan77fac462012-09-11 20:09:18 +0530358 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530359 ah->is_pciexpress = true;
360 else
361 ah->is_pciexpress = (val &
362 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530363 } else {
364 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530365 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530366
Sujithd535a422009-02-09 13:27:06 +0530367 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530368
Sujithd535a422009-02-09 13:27:06 +0530369 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530370 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530371 }
372}
373
Sujithf1dc5602008-10-29 10:16:30 +0530374/************************************/
375/* HW Attach, Detach, Init Routines */
376/************************************/
377
Sujithcbe61d82009-02-09 13:27:12 +0530378static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530379{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100380 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530381 return;
382
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
388 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
389 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
390 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
391 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
392
393 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
394}
395
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530397static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530398{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700399 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530401 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800402 static const u32 patternData[4] = {
403 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
404 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400405 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530406
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400407 if (!AR_SREV_9300_20_OR_LATER(ah)) {
408 loop_max = 2;
409 regAddr[1] = AR_PHY_BASE + (8 << 2);
410 } else
411 loop_max = 1;
412
413 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530414 u32 addr = regAddr[i];
415 u32 wrData, rdData;
416
417 regHold[i] = REG_READ(ah, addr);
418 for (j = 0; j < 0x100; j++) {
419 wrData = (j << 16) | j;
420 REG_WRITE(ah, addr, wrData);
421 rdData = REG_READ(ah, addr);
422 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800423 ath_err(common,
424 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
425 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530426 return false;
427 }
428 }
429 for (j = 0; j < 4; j++) {
430 wrData = patternData[j];
431 REG_WRITE(ah, addr, wrData);
432 rdData = REG_READ(ah, addr);
433 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800434 ath_err(common,
435 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
436 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530437 return false;
438 }
439 }
440 REG_WRITE(ah, regAddr[i], regHold[i]);
441 }
442 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530443
Sujithf1dc5602008-10-29 10:16:30 +0530444 return true;
445}
446
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700447static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448{
449 int i;
450
Felix Fietkau689e7562012-04-12 22:35:56 +0200451 ah->config.dma_beacon_response_time = 1;
452 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.additional_swba_backoff = 0;
454 ah->config.ack_6mb = 0x0;
455 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530456 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530457 ah->config.pcie_waen = 0;
458 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400459 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700460
461 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530462 ah->config.spurchans[i][0] = AR_NO_SPUR;
463 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 }
465
Sujith0ce024c2009-12-14 14:57:00 +0530466 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400467 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400468
469 /*
470 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
471 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
472 * This means we use it for all AR5416 devices, and the few
473 * minor PCI AR9280 devices out there.
474 *
475 * Serialization is required because these devices do not handle
476 * well the case of two concurrent reads/writes due to the latency
477 * involved. During one read/write another read/write can be issued
478 * on another CPU while the previous read/write may still be working
479 * on our hardware, if we hit this case the hardware poops in a loop.
480 * We prevent this by serializing reads and writes.
481 *
482 * This issue is not present on PCI-Express devices or pre-AR5416
483 * devices (legacy, 802.11abg).
484 */
485 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700486 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487}
488
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700489static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700490{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700491 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
492
493 regulatory->country_code = CTRY_DEFAULT;
494 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700495
Sujithd535a422009-02-09 13:27:06 +0530496 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530497 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700498
Sujith2660b812009-02-09 13:27:26 +0530499 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200500 ah->sta_id1_defaults =
501 AR_STA_ID1_CRPT_MIC_ENABLE |
502 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100503 if (AR_SREV_9100(ah))
504 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530505 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530506 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200507 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100508 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509}
510
Sujithcbe61d82009-02-09 13:27:12 +0530511static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700513 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530514 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530516 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800517 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Sujithf1dc5602008-10-29 10:16:30 +0530519 sum = 0;
520 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400521 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530522 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700523 common->macaddr[2 * i] = eeval >> 8;
524 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 }
Sujithd8baa932009-03-30 15:28:25 +0530526 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530527 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529 return 0;
530}
531
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700532static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700533{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530534 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700535 int ecode;
536
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530537 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530538 if (!ath9k_hw_chip_test(ah))
539 return -ENODEV;
540 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700541
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400542 if (!AR_SREV_9300_20_OR_LATER(ah)) {
543 ecode = ar9002_hw_rf_claim(ah);
544 if (ecode != 0)
545 return ecode;
546 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700547
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700548 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700549 if (ecode != 0)
550 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530551
Joe Perchesd2182b62011-12-15 14:55:53 -0800552 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800553 ah->eep_ops->get_eeprom_ver(ah),
554 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530555
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400556 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
557 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800558 ath_err(ath9k_hw_common(ah),
559 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530560 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400561 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400562 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700563
Nikolay Martynov42794252011-12-02 22:39:16 -0500564 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700565 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700566 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700567 }
Sujithf1dc5602008-10-29 10:16:30 +0530568
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700569 return 0;
570}
571
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400572static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700573{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400574 if (AR_SREV_9300_20_OR_LATER(ah))
575 ar9003_hw_attach_ops(ah);
576 else
577 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700578}
579
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400580/* Called for all hardware families */
581static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700583 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700584 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530586 ath9k_hw_read_revisions(ah);
587
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530588 /*
589 * Read back AR_WA into a permanent copy and set bits 14 and 17.
590 * We need to do this to avoid RMW of this register. We cannot
591 * read the reg when chip is asleep.
592 */
593 ah->WARegVal = REG_READ(ah, AR_WA);
594 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
595 AR_WA_ASPM_TIMER_BASED_DISABLE);
596
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800598 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700599 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700600 }
601
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530602 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530603 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
604
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400605 ath9k_hw_init_defaults(ah);
606 ath9k_hw_init_config(ah);
607
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400608 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400609
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700610 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800611 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700612 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700613 }
614
Felix Fietkauf3eef642012-03-14 16:40:25 +0100615 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700616 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300617 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400618 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700619 ah->config.serialize_regmode =
620 SER_REG_MODE_ON;
621 } else {
622 ah->config.serialize_regmode =
623 SER_REG_MODE_OFF;
624 }
625 }
626
Joe Perchesd2182b62011-12-15 14:55:53 -0800627 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700628 ah->config.serialize_regmode);
629
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500630 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
631 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
632 else
633 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
634
Felix Fietkau6da5a722010-12-12 00:51:12 +0100635 switch (ah->hw_version.macVersion) {
636 case AR_SREV_VERSION_5416_PCI:
637 case AR_SREV_VERSION_5416_PCIE:
638 case AR_SREV_VERSION_9160:
639 case AR_SREV_VERSION_9100:
640 case AR_SREV_VERSION_9280:
641 case AR_SREV_VERSION_9285:
642 case AR_SREV_VERSION_9287:
643 case AR_SREV_VERSION_9271:
644 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200645 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100646 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530647 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530648 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200649 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530650 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100651 break;
652 default:
Joe Perches38002762010-12-02 19:12:36 -0800653 ath_err(common,
654 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
655 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700656 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700657 }
658
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200659 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200660 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400661 ah->is_pciexpress = false;
662
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700663 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700664 ath9k_hw_init_cal_settings(ah);
665
666 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200667 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700668 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400669 if (!AR_SREV_9300_20_OR_LATER(ah))
670 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700671
672 ath9k_hw_init_mode_regs(ah);
673
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200674 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700675 ath9k_hw_disablepcie(ah);
676
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700677 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700678 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700679 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700680
681 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100682 r = ath9k_hw_fill_cap_info(ah);
683 if (r)
684 return r;
685
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700686 r = ath9k_hw_init_macaddr(ah);
687 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800688 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700689 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700690 }
691
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400692 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530693 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700694 else
Sujith2660b812009-02-09 13:27:26 +0530695 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696
Gabor Juhos88e641d2011-06-21 11:23:30 +0200697 if (AR_SREV_9330(ah))
698 ah->bb_watchdog_timeout_ms = 85;
699 else
700 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700701
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400702 common->state = ATH_HW_INITIALIZED;
703
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700704 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700705}
706
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530708{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400709 int ret;
710 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530711
Sujith Manoharan77fac462012-09-11 20:09:18 +0530712 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400713 switch (ah->hw_version.devid) {
714 case AR5416_DEVID_PCI:
715 case AR5416_DEVID_PCIE:
716 case AR5416_AR9100_DEVID:
717 case AR9160_DEVID_PCI:
718 case AR9280_DEVID_PCI:
719 case AR9280_DEVID_PCIE:
720 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400721 case AR9287_DEVID_PCI:
722 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400723 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400724 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800725 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200726 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530727 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200728 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700729 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530730 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530731 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530732 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400733 break;
734 default:
735 if (common->bus_ops->ath_bus_type == ATH_USB)
736 break;
Joe Perches38002762010-12-02 19:12:36 -0800737 ath_err(common, "Hardware device ID 0x%04x not supported\n",
738 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400739 return -EOPNOTSUPP;
740 }
Sujithf1dc5602008-10-29 10:16:30 +0530741
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400742 ret = __ath9k_hw_init(ah);
743 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800744 ath_err(common,
745 "Unable to initialize hardware; initialization status: %d\n",
746 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400747 return ret;
748 }
Sujithf1dc5602008-10-29 10:16:30 +0530749
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400750 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530751}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400752EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530753
Sujithcbe61d82009-02-09 13:27:12 +0530754static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530755{
Sujith7d0d0df2010-04-16 11:53:57 +0530756 ENABLE_REGWRITE_BUFFER(ah);
757
Sujithf1dc5602008-10-29 10:16:30 +0530758 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
759 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
760
761 REG_WRITE(ah, AR_QOS_NO_ACK,
762 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
763 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
764 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
765
766 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
767 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
768 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
769 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
770 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530771
772 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530773}
774
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530775u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530776{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530777 struct ath_common *common = ath9k_hw_common(ah);
778 int i = 0;
779
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100780 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
781 udelay(100);
782 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
783
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530784 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
785
Vivek Natarajanb1415812011-01-27 14:45:07 +0530786 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530787
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530788 if (WARN_ON_ONCE(i >= 100)) {
789 ath_err(common, "PLL4 meaurement not done\n");
790 break;
791 }
792
793 i++;
794 }
795
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100796 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530797}
798EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
799
Sujithcbe61d82009-02-09 13:27:12 +0530800static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530801 struct ath9k_channel *chan)
802{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800803 u32 pll;
804
Vivek Natarajan22983c32011-01-27 14:45:09 +0530805 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530806
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530807 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
809 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
811 AR_CH0_DPLL2_KD, 0x40);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
813 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530814
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
816 AR_CH0_BB_DPLL1_REFDIV, 0x5);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
818 AR_CH0_BB_DPLL1_NINI, 0x58);
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
820 AR_CH0_BB_DPLL1_NFRAC, 0x0);
821
822 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
823 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
824 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
825 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
828
829 /* program BB PLL phase_shift to 0x6 */
830 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
831 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
832
833 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
834 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530835 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200836 } else if (AR_SREV_9330(ah)) {
837 u32 ddr_dpll2, pll_control2, kd;
838
839 if (ah->is_clk_25mhz) {
840 ddr_dpll2 = 0x18e82f01;
841 pll_control2 = 0xe04a3d;
842 kd = 0x1d;
843 } else {
844 ddr_dpll2 = 0x19e82f01;
845 pll_control2 = 0x886666;
846 kd = 0x3d;
847 }
848
849 /* program DDR PLL ki and kd value */
850 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
851
852 /* program DDR PLL phase_shift */
853 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
854 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
855
856 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
857 udelay(1000);
858
859 /* program refdiv, nint, frac to RTC register */
860 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
861
862 /* program BB PLL kd and ki value */
863 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
864 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
865
866 /* program BB PLL phase_shift */
867 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
868 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200869 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530870 u32 regval, pll2_divint, pll2_divfrac, refdiv;
871
872 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
873 udelay(1000);
874
875 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
876 udelay(100);
877
878 if (ah->is_clk_25mhz) {
879 pll2_divint = 0x54;
880 pll2_divfrac = 0x1eb85;
881 refdiv = 3;
882 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200883 if (AR_SREV_9340(ah)) {
884 pll2_divint = 88;
885 pll2_divfrac = 0;
886 refdiv = 5;
887 } else {
888 pll2_divint = 0x11;
889 pll2_divfrac = 0x26666;
890 refdiv = 1;
891 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530892 }
893
894 regval = REG_READ(ah, AR_PHY_PLL_MODE);
895 regval |= (0x1 << 16);
896 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
897 udelay(100);
898
899 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
900 (pll2_divint << 18) | pll2_divfrac);
901 udelay(100);
902
903 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200904 if (AR_SREV_9340(ah))
905 regval = (regval & 0x80071fff) | (0x1 << 30) |
906 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
907 else
908 regval = (regval & 0x80071fff) | (0x3 << 30) |
909 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530910 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
911 REG_WRITE(ah, AR_PHY_PLL_MODE,
912 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
913 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530914 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800915
916 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530917
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100918 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530919
Gabor Juhosfc05a312012-07-03 19:13:31 +0200920 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
921 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530922 udelay(1000);
923
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400924 /* Switch the core clock for ar9271 to 117Mhz */
925 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530926 udelay(500);
927 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400928 }
929
Sujithf1dc5602008-10-29 10:16:30 +0530930 udelay(RTC_PLL_SETTLE_DELAY);
931
932 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530933
Gabor Juhosfc05a312012-07-03 19:13:31 +0200934 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530935 if (ah->is_clk_25mhz) {
936 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
937 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
938 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
939 } else {
940 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
941 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
942 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
943 }
944 udelay(100);
945 }
Sujithf1dc5602008-10-29 10:16:30 +0530946}
947
Sujithcbe61d82009-02-09 13:27:12 +0530948static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800949 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530950{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530951 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400952 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530953 AR_IMR_TXURN |
954 AR_IMR_RXERR |
955 AR_IMR_RXORN |
956 AR_IMR_BCNMISC;
957
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200958 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530959 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
960
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400961 if (AR_SREV_9300_20_OR_LATER(ah)) {
962 imr_reg |= AR_IMR_RXOK_HP;
963 if (ah->config.rx_intr_mitigation)
964 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
965 else
966 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530967
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400968 } else {
969 if (ah->config.rx_intr_mitigation)
970 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
971 else
972 imr_reg |= AR_IMR_RXOK;
973 }
974
975 if (ah->config.tx_intr_mitigation)
976 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
977 else
978 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530979
Sujith7d0d0df2010-04-16 11:53:57 +0530980 ENABLE_REGWRITE_BUFFER(ah);
981
Pavel Roskin152d5302010-03-31 18:05:37 -0400982 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500983 ah->imrs2_reg |= AR_IMR_S2_GTT;
984 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530985
986 if (!AR_SREV_9100(ah)) {
987 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530988 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530989 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
990 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400991
Sujith7d0d0df2010-04-16 11:53:57 +0530992 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530993
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400994 if (AR_SREV_9300_20_OR_LATER(ah)) {
995 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
996 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
997 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
998 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
999 }
Sujithf1dc5602008-10-29 10:16:30 +05301000}
1001
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001002static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
1003{
1004 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
1005 val = min(val, (u32) 0xFFFF);
1006 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1007}
1008
Felix Fietkau0005baf2010-01-15 02:33:40 +01001009static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301010{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001011 u32 val = ath9k_hw_mac_to_clks(ah, us);
1012 val = min(val, (u32) 0xFFFF);
1013 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301014}
1015
Felix Fietkau0005baf2010-01-15 02:33:40 +01001016static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301017{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001018 u32 val = ath9k_hw_mac_to_clks(ah, us);
1019 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1020 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1021}
1022
1023static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1024{
1025 u32 val = ath9k_hw_mac_to_clks(ah, us);
1026 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1027 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301028}
1029
Sujithcbe61d82009-02-09 13:27:12 +05301030static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301031{
Sujithf1dc5602008-10-29 10:16:30 +05301032 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001033 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1034 tu);
Sujith2660b812009-02-09 13:27:26 +05301035 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301036 return false;
1037 } else {
1038 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301039 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301040 return true;
1041 }
1042}
1043
Felix Fietkau0005baf2010-01-15 02:33:40 +01001044void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301045{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001046 struct ath_common *common = ath9k_hw_common(ah);
1047 struct ieee80211_conf *conf = &common->hw->conf;
1048 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001049 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001050 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001051 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001052 int rx_lat = 0, tx_lat = 0, eifs = 0;
1053 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001054
Joe Perchesd2182b62011-12-15 14:55:53 -08001055 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001056 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301057
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001058 if (!chan)
1059 return;
1060
Sujith2660b812009-02-09 13:27:26 +05301061 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001062 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001063
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301064 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1065 rx_lat = 41;
1066 else
1067 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001068 tx_lat = 54;
1069
Felix Fietkaue88e4862012-04-19 21:18:22 +02001070 if (IS_CHAN_5GHZ(chan))
1071 sifstime = 16;
1072 else
1073 sifstime = 10;
1074
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001075 if (IS_CHAN_HALF_RATE(chan)) {
1076 eifs = 175;
1077 rx_lat *= 2;
1078 tx_lat *= 2;
1079 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1080 tx_lat += 11;
1081
Felix Fietkaue88e4862012-04-19 21:18:22 +02001082 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001083 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001084 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001085 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1086 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301087 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001088 tx_lat *= 4;
1089 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1090 tx_lat += 22;
1091
Felix Fietkaue88e4862012-04-19 21:18:22 +02001092 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001093 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001094 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001095 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301096 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1097 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1098 reg = AR_USEC_ASYNC_FIFO;
1099 } else {
1100 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1101 common->clockrate;
1102 reg = REG_READ(ah, AR_USEC);
1103 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001104 rx_lat = MS(reg, AR_USEC_RX_LAT);
1105 tx_lat = MS(reg, AR_USEC_TX_LAT);
1106
1107 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001108 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001109
Felix Fietkaue239d852010-01-15 02:34:58 +01001110 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001111 acktimeout = slottime + sifstime + 3 * ah->coverage_class + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001112 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001113
1114 /*
1115 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001116 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001117 * This was initially only meant to work around an issue with delayed
1118 * BA frames in some implementations, but it has been found to fix ACK
1119 * timeout issues in other cases as well.
1120 */
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001121 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ &&
1122 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001123 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001124 ctstimeout += 48 - sifstime - ah->slottime;
1125 }
1126
Felix Fietkau42c45682010-02-11 18:07:19 +01001127
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001128 ath9k_hw_set_sifs_time(ah, sifstime);
1129 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001130 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001131 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301132 if (ah->globaltxtimeout != (u32) -1)
1133 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001134
1135 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1136 REG_RMW(ah, AR_USEC,
1137 (common->clockrate - 1) |
1138 SM(rx_lat, AR_USEC_RX_LAT) |
1139 SM(tx_lat, AR_USEC_TX_LAT),
1140 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1141
Sujithf1dc5602008-10-29 10:16:30 +05301142}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001143EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301144
Sujith285f2dd2010-01-08 10:36:07 +05301145void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001146{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001147 struct ath_common *common = ath9k_hw_common(ah);
1148
Sujith736b3a22010-03-17 14:25:24 +05301149 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001150 goto free_hw;
1151
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001152 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001153
1154free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001155 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001156}
Sujith285f2dd2010-01-08 10:36:07 +05301157EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001158
Sujithf1dc5602008-10-29 10:16:30 +05301159/*******/
1160/* INI */
1161/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001162
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001163u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001164{
1165 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1166
1167 if (IS_CHAN_B(chan))
1168 ctl |= CTL_11B;
1169 else if (IS_CHAN_G(chan))
1170 ctl |= CTL_11G;
1171 else
1172 ctl |= CTL_11A;
1173
1174 return ctl;
1175}
1176
Sujithf1dc5602008-10-29 10:16:30 +05301177/****************************************/
1178/* Reset and Channel Switching Routines */
1179/****************************************/
1180
Sujithcbe61d82009-02-09 13:27:12 +05301181static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301182{
Felix Fietkau57b32222010-04-15 17:39:22 -04001183 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301184
Sujith7d0d0df2010-04-16 11:53:57 +05301185 ENABLE_REGWRITE_BUFFER(ah);
1186
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001187 /*
1188 * set AHB_MODE not to do cacheline prefetches
1189 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001190 if (!AR_SREV_9300_20_OR_LATER(ah))
1191 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301192
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001193 /*
1194 * let mac dma reads be in 128 byte chunks
1195 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001196 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301197
Sujith7d0d0df2010-04-16 11:53:57 +05301198 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301199
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001200 /*
1201 * Restore TX Trigger Level to its pre-reset value.
1202 * The initial value depends on whether aggregation is enabled, and is
1203 * adjusted whenever underruns are detected.
1204 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001205 if (!AR_SREV_9300_20_OR_LATER(ah))
1206 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301207
Sujith7d0d0df2010-04-16 11:53:57 +05301208 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301209
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001210 /*
1211 * let mac dma writes be in 128 byte chunks
1212 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001213 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301214
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001215 /*
1216 * Setup receive FIFO threshold to hold off TX activities
1217 */
Sujithf1dc5602008-10-29 10:16:30 +05301218 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1219
Felix Fietkau57b32222010-04-15 17:39:22 -04001220 if (AR_SREV_9300_20_OR_LATER(ah)) {
1221 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1222 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1223
1224 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1225 ah->caps.rx_status_len);
1226 }
1227
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001228 /*
1229 * reduce the number of usable entries in PCU TXBUF to avoid
1230 * wrap around issues.
1231 */
Sujithf1dc5602008-10-29 10:16:30 +05301232 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001233 /* For AR9285 the number of Fifos are reduced to half.
1234 * So set the usable tx buf size also to half to
1235 * avoid data/delimiter underruns
1236 */
Sujithf1dc5602008-10-29 10:16:30 +05301237 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1238 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001239 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301240 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1241 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1242 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001243
Sujith7d0d0df2010-04-16 11:53:57 +05301244 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301245
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001246 if (AR_SREV_9300_20_OR_LATER(ah))
1247 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301248}
1249
Sujithcbe61d82009-02-09 13:27:12 +05301250static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301251{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1253 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301254
Sujithf1dc5602008-10-29 10:16:30 +05301255 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001256 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001257 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001258 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301259 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1260 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001261 case NL80211_IFTYPE_AP:
1262 set |= AR_STA_ID1_STA_AP;
1263 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001264 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001265 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301266 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301267 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001268 if (!ah->is_monitoring)
1269 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301270 break;
Sujithf1dc5602008-10-29 10:16:30 +05301271 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001272 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301273}
1274
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001275void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1276 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277{
1278 u32 coef_exp, coef_man;
1279
1280 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1281 if ((coef_scaled >> coef_exp) & 0x1)
1282 break;
1283
1284 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1285
1286 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1287
1288 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1289 *coef_exponent = coef_exp - 16;
1290}
1291
Sujithcbe61d82009-02-09 13:27:12 +05301292static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301293{
1294 u32 rst_flags;
1295 u32 tmpReg;
1296
Sujith70768492009-02-16 13:23:12 +05301297 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001298 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1299 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301300 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1301 }
1302
Sujith7d0d0df2010-04-16 11:53:57 +05301303 ENABLE_REGWRITE_BUFFER(ah);
1304
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001305 if (AR_SREV_9300_20_OR_LATER(ah)) {
1306 REG_WRITE(ah, AR_WA, ah->WARegVal);
1307 udelay(10);
1308 }
1309
Sujithf1dc5602008-10-29 10:16:30 +05301310 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1311 AR_RTC_FORCE_WAKE_ON_INT);
1312
1313 if (AR_SREV_9100(ah)) {
1314 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1315 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1316 } else {
1317 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1318 if (tmpReg &
1319 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1320 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001321 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301322 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001323
1324 val = AR_RC_HOSTIF;
1325 if (!AR_SREV_9300_20_OR_LATER(ah))
1326 val |= AR_RC_AHB;
1327 REG_WRITE(ah, AR_RC, val);
1328
1329 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301330 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301331
1332 rst_flags = AR_RTC_RC_MAC_WARM;
1333 if (type == ATH9K_RESET_COLD)
1334 rst_flags |= AR_RTC_RC_MAC_COLD;
1335 }
1336
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001337 if (AR_SREV_9330(ah)) {
1338 int npend = 0;
1339 int i;
1340
1341 /* AR9330 WAR:
1342 * call external reset function to reset WMAC if:
1343 * - doing a cold reset
1344 * - we have pending frames in the TX queues
1345 */
1346
1347 for (i = 0; i < AR_NUM_QCU; i++) {
1348 npend = ath9k_hw_numtxpending(ah, i);
1349 if (npend)
1350 break;
1351 }
1352
1353 if (ah->external_reset &&
1354 (npend || type == ATH9K_RESET_COLD)) {
1355 int reset_err = 0;
1356
Joe Perchesd2182b62011-12-15 14:55:53 -08001357 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001358 "reset MAC via external reset\n");
1359
1360 reset_err = ah->external_reset();
1361 if (reset_err) {
1362 ath_err(ath9k_hw_common(ah),
1363 "External reset failed, err=%d\n",
1364 reset_err);
1365 return false;
1366 }
1367
1368 REG_WRITE(ah, AR_RTC_RESET, 1);
1369 }
1370 }
1371
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301372 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301373 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301374
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001375 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301376
1377 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301378
Sujithf1dc5602008-10-29 10:16:30 +05301379 udelay(50);
1380
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001381 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301382 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001383 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301384 return false;
1385 }
1386
1387 if (!AR_SREV_9100(ah))
1388 REG_WRITE(ah, AR_RC, 0);
1389
Sujithf1dc5602008-10-29 10:16:30 +05301390 if (AR_SREV_9100(ah))
1391 udelay(50);
1392
1393 return true;
1394}
1395
Sujithcbe61d82009-02-09 13:27:12 +05301396static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301397{
Sujith7d0d0df2010-04-16 11:53:57 +05301398 ENABLE_REGWRITE_BUFFER(ah);
1399
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001400 if (AR_SREV_9300_20_OR_LATER(ah)) {
1401 REG_WRITE(ah, AR_WA, ah->WARegVal);
1402 udelay(10);
1403 }
1404
Sujithf1dc5602008-10-29 10:16:30 +05301405 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1406 AR_RTC_FORCE_WAKE_ON_INT);
1407
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001408 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301409 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1410
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001411 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301412
Sujith7d0d0df2010-04-16 11:53:57 +05301413 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301414
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001415 if (!AR_SREV_9300_20_OR_LATER(ah))
1416 udelay(2);
1417
1418 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301419 REG_WRITE(ah, AR_RC, 0);
1420
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001421 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301422
1423 if (!ath9k_hw_wait(ah,
1424 AR_RTC_STATUS,
1425 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301426 AR_RTC_STATUS_ON,
1427 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001428 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301429 return false;
1430 }
1431
Sujithf1dc5602008-10-29 10:16:30 +05301432 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1433}
1434
Sujithcbe61d82009-02-09 13:27:12 +05301435static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301436{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301437 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301438
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001439 if (AR_SREV_9300_20_OR_LATER(ah)) {
1440 REG_WRITE(ah, AR_WA, ah->WARegVal);
1441 udelay(10);
1442 }
1443
Sujithf1dc5602008-10-29 10:16:30 +05301444 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1445 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1446
1447 switch (type) {
1448 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301449 ret = ath9k_hw_set_reset_power_on(ah);
1450 break;
Sujithf1dc5602008-10-29 10:16:30 +05301451 case ATH9K_RESET_WARM:
1452 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301453 ret = ath9k_hw_set_reset(ah, type);
1454 break;
Sujithf1dc5602008-10-29 10:16:30 +05301455 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301456 break;
Sujithf1dc5602008-10-29 10:16:30 +05301457 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301458
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301459 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301460}
1461
Sujithcbe61d82009-02-09 13:27:12 +05301462static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301463 struct ath9k_channel *chan)
1464{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001465 int reset_type = ATH9K_RESET_WARM;
1466
1467 if (AR_SREV_9280(ah)) {
1468 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1469 reset_type = ATH9K_RESET_POWER_ON;
1470 else
1471 reset_type = ATH9K_RESET_COLD;
1472 }
1473
1474 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301475 return false;
1476
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001477 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301478 return false;
1479
Sujith2660b812009-02-09 13:27:26 +05301480 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001481
1482 if (AR_SREV_9330(ah))
1483 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301484 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301485 ath9k_hw_set_rfmode(ah, chan);
1486
1487 return true;
1488}
1489
Sujithcbe61d82009-02-09 13:27:12 +05301490static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001491 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301492{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001493 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001494 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001495 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301496 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1497 bool band_switch, mode_diff;
1498 u8 ini_reloaded;
1499
1500 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1501 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1502 CHANNEL_5GHZ));
1503 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301504
1505 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1506 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001507 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001508 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301509 return false;
1510 }
1511 }
1512
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001513 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001514 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301515 return false;
1516 }
1517
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301518 if (edma && (band_switch || mode_diff)) {
1519 ath9k_hw_mark_phy_inactive(ah);
1520 udelay(5);
1521
1522 ath9k_hw_init_pll(ah, NULL);
1523
1524 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1525 ath_err(common, "Failed to do fast channel change\n");
1526 return false;
1527 }
1528 }
1529
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001530 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301531
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001532 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001533 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001534 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001535 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301536 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001537 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001538 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001539 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301540
1541 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1542 ath9k_hw_set_delta_slope(ah, chan);
1543
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001544 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301545
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301546 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301547 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301548 if (band_switch || ini_reloaded)
1549 ah->eep_ops->set_board_values(ah, chan);
1550
1551 ath9k_hw_init_bb(ah, chan);
1552
1553 if (band_switch || ini_reloaded)
1554 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301555 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301556 }
1557
Sujithf1dc5602008-10-29 10:16:30 +05301558 return true;
1559}
1560
Felix Fietkau691680b2011-03-19 13:55:38 +01001561static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1562{
1563 u32 gpio_mask = ah->gpio_mask;
1564 int i;
1565
1566 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1567 if (!(gpio_mask & 1))
1568 continue;
1569
1570 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1571 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1572 }
1573}
1574
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301575static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1576 int *hang_state, int *hang_pos)
1577{
1578 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1579 u32 chain_state, dcs_pos, i;
1580
1581 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1582 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1583 for (i = 0; i < 3; i++) {
1584 if (chain_state == dcu_chain_state[i]) {
1585 *hang_state = chain_state;
1586 *hang_pos = dcs_pos;
1587 return true;
1588 }
1589 }
1590 }
1591 return false;
1592}
1593
1594#define DCU_COMPLETE_STATE 1
1595#define DCU_COMPLETE_STATE_MASK 0x3
1596#define NUM_STATUS_READS 50
1597static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1598{
1599 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1600 u32 i, hang_pos, hang_state, num_state = 6;
1601
1602 comp_state = REG_READ(ah, AR_DMADBG_6);
1603
1604 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1605 ath_dbg(ath9k_hw_common(ah), RESET,
1606 "MAC Hang signature not found at DCU complete\n");
1607 return false;
1608 }
1609
1610 chain_state = REG_READ(ah, dcs_reg);
1611 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1612 goto hang_check_iter;
1613
1614 dcs_reg = AR_DMADBG_5;
1615 num_state = 4;
1616 chain_state = REG_READ(ah, dcs_reg);
1617 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1618 goto hang_check_iter;
1619
1620 ath_dbg(ath9k_hw_common(ah), RESET,
1621 "MAC Hang signature 1 not found\n");
1622 return false;
1623
1624hang_check_iter:
1625 ath_dbg(ath9k_hw_common(ah), RESET,
1626 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1627 chain_state, comp_state, hang_state, hang_pos);
1628
1629 for (i = 0; i < NUM_STATUS_READS; i++) {
1630 chain_state = REG_READ(ah, dcs_reg);
1631 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1632 comp_state = REG_READ(ah, AR_DMADBG_6);
1633
1634 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1635 DCU_COMPLETE_STATE) ||
1636 (chain_state != hang_state))
1637 return false;
1638 }
1639
1640 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1641
1642 return true;
1643}
1644
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001645bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301646{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001647 int count = 50;
1648 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301649
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301650 if (AR_SREV_9300(ah))
1651 return !ath9k_hw_detect_mac_hang(ah);
1652
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001653 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001654 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301655
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001656 do {
1657 reg = REG_READ(ah, AR_OBS_BUS_1);
1658
1659 if ((reg & 0x7E7FFFEF) == 0x00702400)
1660 continue;
1661
1662 switch (reg & 0x7E000B00) {
1663 case 0x1E000000:
1664 case 0x52000B00:
1665 case 0x18000B00:
1666 continue;
1667 default:
1668 return true;
1669 }
1670 } while (count-- > 0);
1671
1672 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301673}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001674EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301675
Sujith Manoharancaed6572012-03-14 14:40:46 +05301676/*
1677 * Fast channel change:
1678 * (Change synthesizer based on channel freq without resetting chip)
1679 *
1680 * Don't do FCC when
1681 * - Flag is not set
1682 * - Chip is just coming out of full sleep
1683 * - Channel to be set is same as current channel
1684 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1685 */
1686static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1687{
1688 struct ath_common *common = ath9k_hw_common(ah);
1689 int ret;
1690
1691 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1692 goto fail;
1693
1694 if (ah->chip_fullsleep)
1695 goto fail;
1696
1697 if (!ah->curchan)
1698 goto fail;
1699
1700 if (chan->channel == ah->curchan->channel)
1701 goto fail;
1702
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001703 if ((ah->curchan->channelFlags | chan->channelFlags) &
1704 (CHANNEL_HALF | CHANNEL_QUARTER))
1705 goto fail;
1706
Sujith Manoharancaed6572012-03-14 14:40:46 +05301707 if ((chan->channelFlags & CHANNEL_ALL) !=
1708 (ah->curchan->channelFlags & CHANNEL_ALL))
1709 goto fail;
1710
1711 if (!ath9k_hw_check_alive(ah))
1712 goto fail;
1713
1714 /*
1715 * For AR9462, make sure that calibration data for
1716 * re-using are present.
1717 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301718 if (AR_SREV_9462(ah) && (ah->caldata &&
1719 (!ah->caldata->done_txiqcal_once ||
1720 !ah->caldata->done_txclcal_once ||
1721 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301722 goto fail;
1723
1724 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1725 ah->curchan->channel, chan->channel);
1726
1727 ret = ath9k_hw_channel_change(ah, chan);
1728 if (!ret)
1729 goto fail;
1730
1731 ath9k_hw_loadnf(ah, ah->curchan);
1732 ath9k_hw_start_nfcal(ah, true);
1733
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301734 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301735 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301736
1737 if (AR_SREV_9271(ah))
1738 ar9002_hw_load_ani_reg(ah, chan);
1739
1740 return 0;
1741fail:
1742 return -EINVAL;
1743}
1744
Sujithcbe61d82009-02-09 13:27:12 +05301745int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301746 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001747{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001748 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001749 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001750 u32 saveDefAntenna;
1751 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301752 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001753 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301754 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301755 bool save_fullsleep = ah->chip_fullsleep;
1756
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301757 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301758 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1759 if (start_mci_reset)
1760 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301761 }
1762
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001763 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001764 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001765
Sujith Manoharancaed6572012-03-14 14:40:46 +05301766 if (ah->curchan && !ah->chip_fullsleep)
1767 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001769 ah->caldata = caldata;
1770 if (caldata &&
1771 (chan->channel != caldata->channel ||
1772 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1773 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1774 /* Operating channel changed, reset channel calibration data */
1775 memset(caldata, 0, sizeof(*caldata));
1776 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001777 } else if (caldata) {
1778 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001779 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001780 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001781
Sujith Manoharancaed6572012-03-14 14:40:46 +05301782 if (fastcc) {
1783 r = ath9k_hw_do_fastcc(ah, chan);
1784 if (!r)
1785 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001786 }
1787
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301788 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301789 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301790
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001791 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1792 if (saveDefAntenna == 0)
1793 saveDefAntenna = 1;
1794
1795 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1796
Sujith46fe7822009-09-17 09:25:25 +05301797 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001798 if (AR_SREV_9100(ah) ||
1799 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301800 tsf = ath9k_hw_gettsf64(ah);
1801
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001802 saveLedState = REG_READ(ah, AR_CFG_LED) &
1803 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1804 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1805
1806 ath9k_hw_mark_phy_inactive(ah);
1807
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001808 ah->paprd_table_write_done = false;
1809
Sujith05020d22010-03-17 14:25:23 +05301810 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001811 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1812 REG_WRITE(ah,
1813 AR9271_RESET_POWER_DOWN_CONTROL,
1814 AR9271_RADIO_RF_RST);
1815 udelay(50);
1816 }
1817
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001818 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001819 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001820 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001821 }
1822
Sujith05020d22010-03-17 14:25:23 +05301823 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001824 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1825 ah->htc_reset_init = false;
1826 REG_WRITE(ah,
1827 AR9271_RESET_POWER_DOWN_CONTROL,
1828 AR9271_GATE_MAC_CTL);
1829 udelay(50);
1830 }
1831
Sujith46fe7822009-09-17 09:25:25 +05301832 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001833 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301834 ath9k_hw_settsf64(ah, tsf);
1835
Felix Fietkau7a370812010-09-22 12:34:52 +02001836 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301837 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001838
Sujithe9141f72010-06-01 15:14:10 +05301839 if (!AR_SREV_9300_20_OR_LATER(ah))
1840 ar9002_hw_enable_async_fifo(ah);
1841
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001842 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001843 if (r)
1844 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001845
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301846 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301847 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1848
Felix Fietkauf860d522010-06-30 02:07:48 +02001849 /*
1850 * Some AR91xx SoC devices frequently fail to accept TSF writes
1851 * right after the chip reset. When that happens, write a new
1852 * value after the initvals have been applied, with an offset
1853 * based on measured time difference
1854 */
1855 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1856 tsf += 1500;
1857 ath9k_hw_settsf64(ah, tsf);
1858 }
1859
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001860 /* Setup MFP options for CCMP */
1861 if (AR_SREV_9280_20_OR_LATER(ah)) {
1862 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1863 * frames when constructing CCMP AAD. */
1864 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1865 0xc7ff);
1866 ah->sw_mgmt_crypto = false;
1867 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1868 /* Disable hardware crypto for management frames */
1869 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1870 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1871 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1872 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1873 ah->sw_mgmt_crypto = true;
1874 } else
1875 ah->sw_mgmt_crypto = true;
1876
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1878 ath9k_hw_set_delta_slope(ah, chan);
1879
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001880 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301881 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001882
Sujith7d0d0df2010-04-16 11:53:57 +05301883 ENABLE_REGWRITE_BUFFER(ah);
1884
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001885 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1886 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001887 | macStaId1
1888 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301889 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301890 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301891 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001892 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001893 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001894 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1897
Sujith7d0d0df2010-04-16 11:53:57 +05301898 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301899
Sujith Manoharan00e00032011-01-26 21:59:05 +05301900 ath9k_hw_set_operating_mode(ah, ah->opmode);
1901
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001902 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001903 if (r)
1904 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001906 ath9k_hw_set_clockrate(ah);
1907
Sujith7d0d0df2010-04-16 11:53:57 +05301908 ENABLE_REGWRITE_BUFFER(ah);
1909
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910 for (i = 0; i < AR_NUM_DCU; i++)
1911 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1912
Sujith7d0d0df2010-04-16 11:53:57 +05301913 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301914
Sujith2660b812009-02-09 13:27:26 +05301915 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001916 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001917 ath9k_hw_resettxqueue(ah, i);
1918
Sujith2660b812009-02-09 13:27:26 +05301919 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001920 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001921 ath9k_hw_init_qos(ah);
1922
Sujith2660b812009-02-09 13:27:26 +05301923 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001924 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301925
Felix Fietkau0005baf2010-01-15 02:33:40 +01001926 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001928 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1929 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1930 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1931 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1932 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1933 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1934 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301935 }
1936
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001937 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938
1939 ath9k_hw_set_dma(ah);
1940
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301941 if (!ath9k_hw_mci_is_enabled(ah))
1942 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943
Sujith0ce024c2009-12-14 14:57:00 +05301944 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1946 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1947 }
1948
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001949 if (ah->config.tx_intr_mitigation) {
1950 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1951 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1952 }
1953
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001954 ath9k_hw_init_bb(ah, chan);
1955
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301956 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301957 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301958 caldata->done_txclcal_once = false;
1959 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001960 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001961 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001962
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301963 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301964 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301965
Sujith7d0d0df2010-04-16 11:53:57 +05301966 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001968 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001969 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1970
Sujith7d0d0df2010-04-16 11:53:57 +05301971 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301972
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001973 /*
1974 * For big endian systems turn on swapping for descriptors
1975 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001976 if (AR_SREV_9100(ah)) {
1977 u32 mask;
1978 mask = REG_READ(ah, AR_CFG);
1979 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001980 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1981 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 } else {
1983 mask =
1984 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1985 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001986 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1987 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988 }
1989 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301990 if (common->bus_ops->ath_bus_type == ATH_USB) {
1991 /* Configure AR9271 target WLAN */
1992 if (AR_SREV_9271(ah))
1993 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1994 else
1995 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1996 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997#ifdef __BIG_ENDIAN
Gabor Juhos2f8d10fd2012-07-03 19:13:21 +02001998 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1999 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05302000 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
2001 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002002 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002003#endif
2004 }
2005
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302006 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302007 ath9k_hw_btcoex_enable(ah);
2008
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302009 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302010 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302011
Rajkumar Manoharan1fe860ed2012-07-01 19:53:51 +05302012 ath9k_hw_loadnf(ah, chan);
2013 ath9k_hw_start_nfcal(ah, true);
2014
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302015 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002016 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04002017
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302018 ar9003_hw_disable_phy_restart(ah);
2019 }
2020
Felix Fietkau691680b2011-03-19 13:55:38 +01002021 ath9k_hw_apply_gpio_override(ah);
2022
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002023 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002025EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002026
Sujithf1dc5602008-10-29 10:16:30 +05302027/******************************/
2028/* Power Management (Chipset) */
2029/******************************/
2030
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002031/*
2032 * Notify Power Mgt is disabled in self-generated frames.
2033 * If requested, force chip to sleep.
2034 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302035static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302036{
2037 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302038
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302039 if (AR_SREV_9462(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302040 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2041 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2042 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302043 /* xxx Required for WLAN only case ? */
2044 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2045 udelay(100);
2046 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302047
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302048 /*
2049 * Clear the RTC force wake bit to allow the
2050 * mac to go to sleep.
2051 */
2052 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302053
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302054 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302055 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302056
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302057 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2058 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2059
2060 /* Shutdown chip. Active low */
2061 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2062 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2063 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302064 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002065
2066 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002067 if (AR_SREV_9300_20_OR_LATER(ah))
2068 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069}
2070
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002071/*
2072 * Notify Power Management is enabled in self-generating
2073 * frames. If request, set power mode of chip to
2074 * auto/normal. Duration in units of 128us (1/8 TU).
2075 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302076static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002077{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302078 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302079
Sujithf1dc5602008-10-29 10:16:30 +05302080 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2083 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2084 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2085 AR_RTC_FORCE_WAKE_ON_INT);
2086 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302087
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302088 /* When chip goes into network sleep, it could be waken
2089 * up by MCI_INT interrupt caused by BT's HW messages
2090 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2091 * rate (~100us). This will cause chip to leave and
2092 * re-enter network sleep mode frequently, which in
2093 * consequence will have WLAN MCI HW to generate lots of
2094 * SYS_WAKING and SYS_SLEEPING messages which will make
2095 * BT CPU to busy to process.
2096 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302097 if (ath9k_hw_mci_is_enabled(ah))
2098 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2099 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302100 /*
2101 * Clear the RTC force wake bit to allow the
2102 * mac to go to sleep.
2103 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302104 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302105
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302106 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302107 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302108 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002109
2110 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2111 if (AR_SREV_9300_20_OR_LATER(ah))
2112 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302113}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002114
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302115static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302116{
2117 u32 val;
2118 int i;
2119
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002120 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2121 if (AR_SREV_9300_20_OR_LATER(ah)) {
2122 REG_WRITE(ah, AR_WA, ah->WARegVal);
2123 udelay(10);
2124 }
2125
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302126 if ((REG_READ(ah, AR_RTC_STATUS) &
2127 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2128 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302129 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302131 if (!AR_SREV_9300_20_OR_LATER(ah))
2132 ath9k_hw_init_pll(ah, NULL);
2133 }
2134 if (AR_SREV_9100(ah))
2135 REG_SET_BIT(ah, AR_RTC_RESET,
2136 AR_RTC_RESET_EN);
2137
2138 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2139 AR_RTC_FORCE_WAKE_EN);
2140 udelay(50);
2141
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05302142 if (ath9k_hw_mci_is_enabled(ah))
2143 ar9003_mci_set_power_awake(ah);
2144
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302145 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2146 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2147 if (val == AR_RTC_STATUS_ON)
2148 break;
2149 udelay(50);
2150 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2151 AR_RTC_FORCE_WAKE_EN);
2152 }
2153 if (i == 0) {
2154 ath_err(ath9k_hw_common(ah),
2155 "Failed to wakeup in %uus\n",
2156 POWER_UP_TIME / 20);
2157 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002158 }
2159
Sujithf1dc5602008-10-29 10:16:30 +05302160 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2161
2162 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163}
2164
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002165bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302166{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002167 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302168 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302169 static const char *modes[] = {
2170 "AWAKE",
2171 "FULL-SLEEP",
2172 "NETWORK SLEEP",
2173 "UNDEFINED"
2174 };
Sujithf1dc5602008-10-29 10:16:30 +05302175
Gabor Juhoscbdec972009-07-24 17:27:22 +02002176 if (ah->power_mode == mode)
2177 return status;
2178
Joe Perchesd2182b62011-12-15 14:55:53 -08002179 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002180 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302181
2182 switch (mode) {
2183 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302184 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302185 break;
2186 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302187 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302188 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302189
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302190 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302191 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302192 break;
2193 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302194 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302195 break;
2196 default:
Joe Perches38002762010-12-02 19:12:36 -08002197 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302198 return false;
2199 }
Sujith2660b812009-02-09 13:27:26 +05302200 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302201
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002202 /*
2203 * XXX: If this warning never comes up after a while then
2204 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2205 * ath9k_hw_setpower() return type void.
2206 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302207
2208 if (!(ah->ah_flags & AH_UNPLUGGED))
2209 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002210
Sujithf1dc5602008-10-29 10:16:30 +05302211 return status;
2212}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002213EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302214
Sujithf1dc5602008-10-29 10:16:30 +05302215/*******************/
2216/* Beacon Handling */
2217/*******************/
2218
Sujithcbe61d82009-02-09 13:27:12 +05302219void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002221 int flags = 0;
2222
Sujith7d0d0df2010-04-16 11:53:57 +05302223 ENABLE_REGWRITE_BUFFER(ah);
2224
Sujith2660b812009-02-09 13:27:26 +05302225 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002226 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002227 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002228 REG_SET_BIT(ah, AR_TXCFG,
2229 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002230 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2231 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002233 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002234 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2235 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2236 TU_TO_USEC(ah->config.dma_beacon_response_time));
2237 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2238 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002239 flags |=
2240 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2241 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002242 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002243 ath_dbg(ath9k_hw_common(ah), BEACON,
2244 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002245 return;
2246 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002247 }
2248
Felix Fietkaudd347f22011-03-22 21:54:17 +01002249 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2250 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2251 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2252 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002253
Sujith7d0d0df2010-04-16 11:53:57 +05302254 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302255
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2257}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002258EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259
Sujithcbe61d82009-02-09 13:27:12 +05302260void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302261 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262{
2263 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302264 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002265 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujith7d0d0df2010-04-16 11:53:57 +05302267 ENABLE_REGWRITE_BUFFER(ah);
2268
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2270
2271 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302272 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302274 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Sujith7d0d0df2010-04-16 11:53:57 +05302276 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302277
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 REG_RMW_FIELD(ah, AR_RSSI_THR,
2279 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2280
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302281 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282
2283 if (bs->bs_sleepduration > beaconintval)
2284 beaconintval = bs->bs_sleepduration;
2285
2286 dtimperiod = bs->bs_dtimperiod;
2287 if (bs->bs_sleepduration > dtimperiod)
2288 dtimperiod = bs->bs_sleepduration;
2289
2290 if (beaconintval == dtimperiod)
2291 nextTbtt = bs->bs_nextdtim;
2292 else
2293 nextTbtt = bs->bs_nexttbtt;
2294
Joe Perchesd2182b62011-12-15 14:55:53 -08002295 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2296 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2297 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2298 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299
Sujith7d0d0df2010-04-16 11:53:57 +05302300 ENABLE_REGWRITE_BUFFER(ah);
2301
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002302 REG_WRITE(ah, AR_NEXT_DTIM,
2303 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2304 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2305
2306 REG_WRITE(ah, AR_SLEEP1,
2307 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2308 | AR_SLEEP1_ASSUME_DTIM);
2309
Sujith60b67f52008-08-07 10:52:38 +05302310 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002311 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2312 else
2313 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2314
2315 REG_WRITE(ah, AR_SLEEP2,
2316 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2317
2318 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2319 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2320
Sujith7d0d0df2010-04-16 11:53:57 +05302321 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302322
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323 REG_SET_BIT(ah, AR_TIMER_MODE,
2324 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2325 AR_DTIM_TIMER_EN);
2326
Sujith4af9cf42009-02-12 10:06:47 +05302327 /* TSF Out of Range Threshold */
2328 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002330EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002331
Sujithf1dc5602008-10-29 10:16:30 +05302332/*******************/
2333/* HW Capabilities */
2334/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335
Felix Fietkau60540692011-07-19 08:46:44 +02002336static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2337{
2338 eeprom_chainmask &= chip_chainmask;
2339 if (eeprom_chainmask)
2340 return eeprom_chainmask;
2341 else
2342 return chip_chainmask;
2343}
2344
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002345/**
2346 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2347 * @ah: the atheros hardware data structure
2348 *
2349 * We enable DFS support upstream on chipsets which have passed a series
2350 * of tests. The testing requirements are going to be documented. Desired
2351 * test requirements are documented at:
2352 *
2353 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2354 *
2355 * Once a new chipset gets properly tested an individual commit can be used
2356 * to document the testing for DFS for that chipset.
2357 */
2358static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2359{
2360
2361 switch (ah->hw_version.macVersion) {
2362 /* AR9580 will likely be our first target to get testing on */
2363 case AR_SREV_VERSION_9580:
2364 default:
2365 return false;
2366 }
2367}
2368
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002369int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370{
Sujith2660b812009-02-09 13:27:26 +05302371 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002372 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002373 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002374 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002375
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302376 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002377 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002378
Sujithf74df6f2009-02-09 13:27:24 +05302379 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002380 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302381
Sujith2660b812009-02-09 13:27:26 +05302382 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302383 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002384 if (regulatory->current_rd == 0x64 ||
2385 regulatory->current_rd == 0x65)
2386 regulatory->current_rd += 5;
2387 else if (regulatory->current_rd == 0x41)
2388 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002389 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2390 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391 }
Sujithdc2222a2008-08-14 13:26:55 +05302392
Sujithf74df6f2009-02-09 13:27:24 +05302393 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002394 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002395 ath_err(common,
2396 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002397 return -EINVAL;
2398 }
2399
Felix Fietkaud4659912010-10-14 16:02:39 +02002400 if (eeval & AR5416_OPFLAGS_11A)
2401 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002402
Felix Fietkaud4659912010-10-14 16:02:39 +02002403 if (eeval & AR5416_OPFLAGS_11G)
2404 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302405
Felix Fietkau60540692011-07-19 08:46:44 +02002406 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2407 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302408 else if (AR_SREV_9462(ah))
2409 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002410 else if (!AR_SREV_9280_20_OR_LATER(ah))
2411 chip_chainmask = 7;
2412 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2413 chip_chainmask = 3;
2414 else
2415 chip_chainmask = 7;
2416
Sujithf74df6f2009-02-09 13:27:24 +05302417 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002418 /*
2419 * For AR9271 we will temporarilly uses the rx chainmax as read from
2420 * the EEPROM.
2421 */
Sujith8147f5d2009-02-20 15:13:23 +05302422 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002423 !(eeval & AR5416_OPFLAGS_11A) &&
2424 !(AR_SREV_9271(ah)))
2425 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302426 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002427 else if (AR_SREV_9100(ah))
2428 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302429 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002430 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302431 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302432
Felix Fietkau60540692011-07-19 08:46:44 +02002433 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2434 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002435 ah->txchainmask = pCap->tx_chainmask;
2436 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002437
Felix Fietkau7a370812010-09-22 12:34:52 +02002438 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302439
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002440 /* enable key search for every frame in an aggregate */
2441 if (AR_SREV_9300_20_OR_LATER(ah))
2442 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2443
Bruno Randolfce2220d2010-09-17 11:36:25 +09002444 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2445
Felix Fietkau0db156e2011-03-23 20:57:29 +01002446 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302447 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2448 else
2449 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2450
Sujith5b5fa352010-03-17 14:25:15 +05302451 if (AR_SREV_9271(ah))
2452 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302453 else if (AR_DEVID_7010(ah))
2454 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302455 else if (AR_SREV_9300_20_OR_LATER(ah))
2456 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2457 else if (AR_SREV_9287_11_OR_LATER(ah))
2458 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002459 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302460 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002461 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302462 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2463 else
2464 pCap->num_gpio_pins = AR_NUM_GPIO;
2465
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302466 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302467 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302468 else
Sujithf1dc5602008-10-29 10:16:30 +05302469 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302470
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302471#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302472 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2473 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2474 ah->rfkill_gpio =
2475 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2476 ah->rfkill_polarity =
2477 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302478
2479 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2480 }
2481#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002482 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302483 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2484 else
2485 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302486
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302487 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302488 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2489 else
2490 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2491
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002492 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002493 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002494 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002495 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2496
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002497 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2498 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2499 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002500 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002501 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002502 if (!ah->config.paprd_disable &&
Felix Fietkau1630d252012-08-27 17:00:06 +02002503 ah->eep_ops->get_eeprom(ah, EEP_PAPRD) &&
2504 !AR_SREV_9462(ah))
Felix Fietkau49352502010-06-12 00:33:59 -04002505 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002506 } else {
2507 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002508 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002509 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002510 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002511
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002512 if (AR_SREV_9300_20_OR_LATER(ah))
2513 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2514
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002515 if (AR_SREV_9300_20_OR_LATER(ah))
2516 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2517
Felix Fietkaua42acef2010-09-22 12:34:54 +02002518 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002519 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2520
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002521 if (AR_SREV_9285(ah))
2522 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2523 ant_div_ctl1 =
2524 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2525 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2526 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2527 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302528 if (AR_SREV_9300_20_OR_LATER(ah)) {
2529 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2530 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2531 }
2532
2533
Gabor Juhos431da562011-06-21 11:23:41 +02002534 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302535 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2536 /*
2537 * enable the diversity-combining algorithm only when
2538 * both enable_lna_div and enable_fast_div are set
2539 * Table for Diversity
2540 * ant_div_alt_lnaconf bit 0-1
2541 * ant_div_main_lnaconf bit 2-3
2542 * ant_div_alt_gaintb bit 4
2543 * ant_div_main_gaintb bit 5
2544 * enable_ant_div_lnadiv bit 6
2545 * enable_ant_fast_div bit 7
2546 */
2547 if ((ant_div_ctl1 >> 0x6) == 0x3)
2548 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2549 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002550
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002551 if (AR_SREV_9485_10(ah)) {
2552 pCap->pcie_lcr_extsync_en = true;
2553 pCap->pcie_lcr_offset = 0x80;
2554 }
2555
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002556 if (ath9k_hw_dfs_tested(ah))
2557 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2558
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002559 tx_chainmask = pCap->tx_chainmask;
2560 rx_chainmask = pCap->rx_chainmask;
2561 while (tx_chainmask || rx_chainmask) {
2562 if (tx_chainmask & BIT(0))
2563 pCap->max_txchains++;
2564 if (rx_chainmask & BIT(0))
2565 pCap->max_rxchains++;
2566
2567 tx_chainmask >>= 1;
2568 rx_chainmask >>= 1;
2569 }
2570
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302571 if (AR_SREV_9300_20_OR_LATER(ah)) {
2572 ah->enabled_cals |= TX_IQ_CAL;
Mohammed Shafi Shajakhan6fea5932011-11-30 21:01:31 +05302573 if (AR_SREV_9485_OR_LATER(ah))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302574 ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2575 }
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302576
2577 if (AR_SREV_9462(ah)) {
2578
2579 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2580 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2581
2582 if (AR_SREV_9462_20(ah))
2583 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
2584
2585 }
2586
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05302587
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302588 if (AR_SREV_9280_20_OR_LATER(ah)) {
2589 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE |
2590 ATH9K_HW_WOW_PATTERN_MATCH_EXACT;
2591
2592 if (AR_SREV_9280(ah))
2593 pCap->hw_caps |= ATH9K_HW_WOW_PATTERN_MATCH_DWORD;
2594 }
2595
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002596 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002597}
2598
Sujithf1dc5602008-10-29 10:16:30 +05302599/****************************/
2600/* GPIO / RFKILL / Antennae */
2601/****************************/
2602
Sujithcbe61d82009-02-09 13:27:12 +05302603static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302604 u32 gpio, u32 type)
2605{
2606 int addr;
2607 u32 gpio_shift, tmp;
2608
2609 if (gpio > 11)
2610 addr = AR_GPIO_OUTPUT_MUX3;
2611 else if (gpio > 5)
2612 addr = AR_GPIO_OUTPUT_MUX2;
2613 else
2614 addr = AR_GPIO_OUTPUT_MUX1;
2615
2616 gpio_shift = (gpio % 6) * 5;
2617
2618 if (AR_SREV_9280_20_OR_LATER(ah)
2619 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2620 REG_RMW(ah, addr, (type << gpio_shift),
2621 (0x1f << gpio_shift));
2622 } else {
2623 tmp = REG_READ(ah, addr);
2624 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2625 tmp &= ~(0x1f << gpio_shift);
2626 tmp |= (type << gpio_shift);
2627 REG_WRITE(ah, addr, tmp);
2628 }
2629}
2630
Sujithcbe61d82009-02-09 13:27:12 +05302631void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302632{
2633 u32 gpio_shift;
2634
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002635 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302636
Sujith88c1f4f2010-06-30 14:46:31 +05302637 if (AR_DEVID_7010(ah)) {
2638 gpio_shift = gpio;
2639 REG_RMW(ah, AR7010_GPIO_OE,
2640 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2641 (AR7010_GPIO_OE_MASK << gpio_shift));
2642 return;
2643 }
Sujithf1dc5602008-10-29 10:16:30 +05302644
Sujith88c1f4f2010-06-30 14:46:31 +05302645 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302646 REG_RMW(ah,
2647 AR_GPIO_OE_OUT,
2648 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2649 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2650}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002651EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302652
Sujithcbe61d82009-02-09 13:27:12 +05302653u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302654{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302655#define MS_REG_READ(x, y) \
2656 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2657
Sujith2660b812009-02-09 13:27:26 +05302658 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302659 return 0xffffffff;
2660
Sujith88c1f4f2010-06-30 14:46:31 +05302661 if (AR_DEVID_7010(ah)) {
2662 u32 val;
2663 val = REG_READ(ah, AR7010_GPIO_IN);
2664 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2665 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002666 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2667 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002668 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302669 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002670 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302671 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002672 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302673 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002674 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302675 return MS_REG_READ(AR928X, gpio) != 0;
2676 else
2677 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302678}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002679EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302680
Sujithcbe61d82009-02-09 13:27:12 +05302681void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302682 u32 ah_signal_type)
2683{
2684 u32 gpio_shift;
2685
Sujith88c1f4f2010-06-30 14:46:31 +05302686 if (AR_DEVID_7010(ah)) {
2687 gpio_shift = gpio;
2688 REG_RMW(ah, AR7010_GPIO_OE,
2689 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2690 (AR7010_GPIO_OE_MASK << gpio_shift));
2691 return;
2692 }
2693
Sujithf1dc5602008-10-29 10:16:30 +05302694 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302695 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302696 REG_RMW(ah,
2697 AR_GPIO_OE_OUT,
2698 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2699 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2700}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002701EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302702
Sujithcbe61d82009-02-09 13:27:12 +05302703void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302704{
Sujith88c1f4f2010-06-30 14:46:31 +05302705 if (AR_DEVID_7010(ah)) {
2706 val = val ? 0 : 1;
2707 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2708 AR_GPIO_BIT(gpio));
2709 return;
2710 }
2711
Sujith5b5fa352010-03-17 14:25:15 +05302712 if (AR_SREV_9271(ah))
2713 val = ~val;
2714
Sujithf1dc5602008-10-29 10:16:30 +05302715 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2716 AR_GPIO_BIT(gpio));
2717}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002718EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302719
Sujithcbe61d82009-02-09 13:27:12 +05302720void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302721{
2722 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2723}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002724EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302725
Sujithf1dc5602008-10-29 10:16:30 +05302726/*********************/
2727/* General Operation */
2728/*********************/
2729
Sujithcbe61d82009-02-09 13:27:12 +05302730u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302731{
2732 u32 bits = REG_READ(ah, AR_RX_FILTER);
2733 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2734
2735 if (phybits & AR_PHY_ERR_RADAR)
2736 bits |= ATH9K_RX_FILTER_PHYRADAR;
2737 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2738 bits |= ATH9K_RX_FILTER_PHYERR;
2739
2740 return bits;
2741}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002742EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302743
Sujithcbe61d82009-02-09 13:27:12 +05302744void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302745{
2746 u32 phybits;
2747
Sujith7d0d0df2010-04-16 11:53:57 +05302748 ENABLE_REGWRITE_BUFFER(ah);
2749
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302750 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302751 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2752
Sujith7ea310b2009-09-03 12:08:43 +05302753 REG_WRITE(ah, AR_RX_FILTER, bits);
2754
Sujithf1dc5602008-10-29 10:16:30 +05302755 phybits = 0;
2756 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2757 phybits |= AR_PHY_ERR_RADAR;
2758 if (bits & ATH9K_RX_FILTER_PHYERR)
2759 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2760 REG_WRITE(ah, AR_PHY_ERR, phybits);
2761
2762 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002763 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302764 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002765 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302766
2767 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302768}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002769EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302770
Sujithcbe61d82009-02-09 13:27:12 +05302771bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302772{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302773 if (ath9k_hw_mci_is_enabled(ah))
2774 ar9003_mci_bt_gain_ctrl(ah);
2775
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302776 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2777 return false;
2778
2779 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002780 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302781 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302782}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002783EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302784
Sujithcbe61d82009-02-09 13:27:12 +05302785bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302786{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002787 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302788 return false;
2789
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302790 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2791 return false;
2792
2793 ath9k_hw_init_pll(ah, NULL);
2794 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302795}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002796EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302797
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002798static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302799{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002800 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002801
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002802 if (IS_CHAN_2GHZ(chan))
2803 gain_param = EEP_ANTENNA_GAIN_2G;
2804 else
2805 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302806
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002807 return ah->eep_ops->get_eeprom(ah, gain_param);
2808}
2809
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002810void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2811 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002812{
2813 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2814 struct ieee80211_channel *channel;
2815 int chan_pwr, new_pwr, max_gain;
2816 int ant_gain, ant_reduction = 0;
2817
2818 if (!chan)
2819 return;
2820
2821 channel = chan->chan;
2822 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2823 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2824 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2825
2826 ant_gain = get_antenna_gain(ah, chan);
2827 if (ant_gain > max_gain)
2828 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302829
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002830 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002831 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002832 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002833}
2834
2835void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2836{
2837 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2838 struct ath9k_channel *chan = ah->curchan;
2839 struct ieee80211_channel *channel = chan->chan;
2840
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002841 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002842 if (test)
2843 channel->max_power = MAX_RATE_POWER / 2;
2844
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002845 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002846
2847 if (test)
2848 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302849}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002850EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302851
Sujithcbe61d82009-02-09 13:27:12 +05302852void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302853{
Sujith2660b812009-02-09 13:27:26 +05302854 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302855}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002856EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302857
Sujithcbe61d82009-02-09 13:27:12 +05302858void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302859{
2860 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2861 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2862}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002863EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302864
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002865void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302866{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002867 struct ath_common *common = ath9k_hw_common(ah);
2868
2869 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2870 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2871 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302872}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002873EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302874
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002875#define ATH9K_MAX_TSF_READ 10
2876
Sujithcbe61d82009-02-09 13:27:12 +05302877u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302878{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002879 u32 tsf_lower, tsf_upper1, tsf_upper2;
2880 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302881
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002882 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2883 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2884 tsf_lower = REG_READ(ah, AR_TSF_L32);
2885 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2886 if (tsf_upper2 == tsf_upper1)
2887 break;
2888 tsf_upper1 = tsf_upper2;
2889 }
Sujithf1dc5602008-10-29 10:16:30 +05302890
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002891 WARN_ON( i == ATH9K_MAX_TSF_READ );
2892
2893 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302894}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002895EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302896
Sujithcbe61d82009-02-09 13:27:12 +05302897void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002898{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002899 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002900 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002901}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002902EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002903
Sujithcbe61d82009-02-09 13:27:12 +05302904void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302905{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002906 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2907 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002908 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002909 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002910
Sujithf1dc5602008-10-29 10:16:30 +05302911 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002912}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002913EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002914
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302915void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002916{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302917 if (set)
Sujith2660b812009-02-09 13:27:26 +05302918 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002919 else
Sujith2660b812009-02-09 13:27:26 +05302920 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002921}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002922EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002923
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002924void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002925{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002926 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302927 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002928
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002929 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302930 macmode = AR_2040_JOINED_RX_CLEAR;
2931 else
2932 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002933
Sujithf1dc5602008-10-29 10:16:30 +05302934 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002935}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302936
2937/* HW Generic timers configuration */
2938
2939static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2940{
2941 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2942 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2943 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2944 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2945 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2946 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2947 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2948 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2949 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2950 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2951 AR_NDP2_TIMER_MODE, 0x0002},
2952 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2953 AR_NDP2_TIMER_MODE, 0x0004},
2954 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2955 AR_NDP2_TIMER_MODE, 0x0008},
2956 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2957 AR_NDP2_TIMER_MODE, 0x0010},
2958 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2959 AR_NDP2_TIMER_MODE, 0x0020},
2960 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2961 AR_NDP2_TIMER_MODE, 0x0040},
2962 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2963 AR_NDP2_TIMER_MODE, 0x0080}
2964};
2965
2966/* HW generic timer primitives */
2967
2968/* compute and clear index of rightmost 1 */
2969static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2970{
2971 u32 b;
2972
2973 b = *mask;
2974 b &= (0-b);
2975 *mask &= ~b;
2976 b *= debruijn32;
2977 b >>= 27;
2978
2979 return timer_table->gen_timer_index[b];
2980}
2981
Felix Fietkaudd347f22011-03-22 21:54:17 +01002982u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302983{
2984 return REG_READ(ah, AR_TSF_L32);
2985}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002986EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302987
2988struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2989 void (*trigger)(void *),
2990 void (*overflow)(void *),
2991 void *arg,
2992 u8 timer_index)
2993{
2994 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2995 struct ath_gen_timer *timer;
2996
2997 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2998
2999 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08003000 ath_err(ath9k_hw_common(ah),
3001 "Failed to allocate memory for hw timer[%d]\n",
3002 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303003 return NULL;
3004 }
3005
3006 /* allocate a hardware generic timer slot */
3007 timer_table->timers[timer_index] = timer;
3008 timer->index = timer_index;
3009 timer->trigger = trigger;
3010 timer->overflow = overflow;
3011 timer->arg = arg;
3012
3013 return timer;
3014}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003015EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303016
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003017void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3018 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303019 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003020 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021{
3022 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303023 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303024
3025 BUG_ON(!timer_period);
3026
3027 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3028
3029 tsf = ath9k_hw_gettsf32(ah);
3030
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303031 timer_next = tsf + trig_timeout;
3032
Joe Perchesd2182b62011-12-15 14:55:53 -08003033 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003034 "current tsf %x period %x timer_next %x\n",
3035 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303036
3037 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303038 * Program generic timer registers
3039 */
3040 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3041 timer_next);
3042 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3043 timer_period);
3044 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3045 gen_tmr_configuration[timer->index].mode_mask);
3046
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303047 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303048 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303049 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303050 * to use. But we still follow the old rule, 0 - 7 use tsf and
3051 * 8 - 15 use tsf2.
3052 */
3053 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3054 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3055 (1 << timer->index));
3056 else
3057 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3058 (1 << timer->index));
3059 }
3060
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303061 /* Enable both trigger and thresh interrupt masks */
3062 REG_SET_BIT(ah, AR_IMR_S5,
3063 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3064 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303065}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003066EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303067
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003068void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303069{
3070 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3071
3072 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3073 (timer->index >= ATH_MAX_GEN_TIMER)) {
3074 return;
3075 }
3076
3077 /* Clear generic timer enable bits. */
3078 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3079 gen_tmr_configuration[timer->index].mode_mask);
3080
3081 /* Disable both trigger and thresh interrupt masks */
3082 REG_CLR_BIT(ah, AR_IMR_S5,
3083 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3084 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3085
3086 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303087}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003088EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303089
3090void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3091{
3092 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3093
3094 /* free the hardware generic timer slot */
3095 timer_table->timers[timer->index] = NULL;
3096 kfree(timer);
3097}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003098EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303099
3100/*
3101 * Generic Timer Interrupts handling
3102 */
3103void ath_gen_timer_isr(struct ath_hw *ah)
3104{
3105 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3106 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003107 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303108 u32 trigger_mask, thresh_mask, index;
3109
3110 /* get hardware generic timer interrupt status */
3111 trigger_mask = ah->intr_gen_timer_trigger;
3112 thresh_mask = ah->intr_gen_timer_thresh;
3113 trigger_mask &= timer_table->timer_mask.val;
3114 thresh_mask &= timer_table->timer_mask.val;
3115
3116 trigger_mask &= ~thresh_mask;
3117
3118 while (thresh_mask) {
3119 index = rightmost_index(timer_table, &thresh_mask);
3120 timer = timer_table->timers[index];
3121 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003122 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
3123 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303124 timer->overflow(timer->arg);
3125 }
3126
3127 while (trigger_mask) {
3128 index = rightmost_index(timer_table, &trigger_mask);
3129 timer = timer_table->timers[index];
3130 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08003131 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08003132 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303133 timer->trigger(timer->arg);
3134 }
3135}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003136EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003137
Sujith05020d22010-03-17 14:25:23 +05303138/********/
3139/* HTC */
3140/********/
3141
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003142static struct {
3143 u32 version;
3144 const char * name;
3145} ath_mac_bb_names[] = {
3146 /* Devices with external radios */
3147 { AR_SREV_VERSION_5416_PCI, "5416" },
3148 { AR_SREV_VERSION_5416_PCIE, "5418" },
3149 { AR_SREV_VERSION_9100, "9100" },
3150 { AR_SREV_VERSION_9160, "9160" },
3151 /* Single-chip solutions */
3152 { AR_SREV_VERSION_9280, "9280" },
3153 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003154 { AR_SREV_VERSION_9287, "9287" },
3155 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003156 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003157 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003158 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303159 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303160 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003161 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303162 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003163};
3164
3165/* For devices with external radios */
3166static struct {
3167 u16 version;
3168 const char * name;
3169} ath_rf_names[] = {
3170 { 0, "5133" },
3171 { AR_RAD5133_SREV_MAJOR, "5133" },
3172 { AR_RAD5122_SREV_MAJOR, "5122" },
3173 { AR_RAD2133_SREV_MAJOR, "2133" },
3174 { AR_RAD2122_SREV_MAJOR, "2122" }
3175};
3176
3177/*
3178 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3179 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003180static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003181{
3182 int i;
3183
3184 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3185 if (ath_mac_bb_names[i].version == mac_bb_version) {
3186 return ath_mac_bb_names[i].name;
3187 }
3188 }
3189
3190 return "????";
3191}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003192
3193/*
3194 * Return the RF name. "????" is returned if the RF is unknown.
3195 * Used for devices with external radios.
3196 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003197static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003198{
3199 int i;
3200
3201 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3202 if (ath_rf_names[i].version == rf_version) {
3203 return ath_rf_names[i].name;
3204 }
3205 }
3206
3207 return "????";
3208}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003209
3210void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3211{
3212 int used;
3213
3214 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003215 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003216 used = snprintf(hw_name, len,
3217 "Atheros AR%s Rev:%x",
3218 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3219 ah->hw_version.macRev);
3220 }
3221 else {
3222 used = snprintf(hw_name, len,
3223 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3224 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3225 ah->hw_version.macRev,
3226 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3227 AR_RADIO_SREV_MAJOR)),
3228 ah->hw_version.phyRev);
3229 }
3230
3231 hw_name[used] = '\0';
3232}
3233EXPORT_SYMBOL(ath9k_hw_name);