blob: ee8170cda93e97ced94f24014c485cc748c7457e [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Jani Nikulace646452017-01-27 17:57:06 +020051#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
52
Chris Wilson5eddb702010-09-11 13:48:45 +010053#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010055#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020056#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
57#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
58#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030059#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020060#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Jani Nikulace646452017-01-27 17:57:06 +020061#define _PIPE3(pipe, ...) _PICK(pipe, __VA_ARGS__)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020062#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulace646452017-01-27 17:57:06 +020063#define _PORT3(port, ...) _PICK(port, __VA_ARGS__)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Jani Nikulace646452017-01-27 17:57:06 +020065#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +020066#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030067
Damien Lespiau98533252014-12-08 17:33:51 +000068#define _MASKED_FIELD(mask, value) ({ \
69 if (__builtin_constant_p(mask)) \
70 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
71 if (__builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
73 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
74 BUILD_BUG_ON_MSG((value) & ~(mask), \
75 "Incorrect value for mask"); \
76 (mask) << 16 | (value); })
77#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
78#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
79
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000080/* Engine ID */
Damien Lespiau98533252014-12-08 17:33:51 +000081
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000082#define RCS_HW 0
83#define VCS_HW 1
84#define BCS_HW 2
85#define VECS_HW 3
86#define VCS2_HW 4
Daniel Vetter6b26c862012-04-24 14:04:12 +020087
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070088/* Engine class */
89
90#define RENDER_CLASS 0
91#define VIDEO_DECODE_CLASS 1
92#define VIDEO_ENHANCEMENT_CLASS 2
93#define COPY_ENGINE_CLASS 3
94#define OTHER_CLASS 4
95
Jesse Barnes585fb112008-07-29 11:54:06 -070096/* PCI config space */
97
Joonas Lahtinene10fa552016-04-15 12:03:39 +030098#define MCHBAR_I915 0x44
99#define MCHBAR_I965 0x48
100#define MCHBAR_SIZE (4 * 4096)
101
102#define DEVEN 0x54
103#define DEVEN_MCHBAR_EN (1 << 28)
104
Joonas Lahtinen40006c42016-10-12 10:18:54 +0300105/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300106
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300107#define HPLLCC 0xc0 /* 85x only */
108#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700109#define GC_CLOCK_133_200 (0 << 0)
110#define GC_CLOCK_100_200 (1 << 0)
111#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +0300112#define GC_CLOCK_133_266 (3 << 0)
113#define GC_CLOCK_133_200_2 (4 << 0)
114#define GC_CLOCK_133_266_2 (5 << 0)
115#define GC_CLOCK_166_266 (6 << 0)
116#define GC_CLOCK_166_250 (7 << 0)
117
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300118#define I915_GDRST 0xc0 /* PCI config register */
119#define GRDOM_FULL (0 << 2)
120#define GRDOM_RENDER (1 << 2)
121#define GRDOM_MEDIA (3 << 2)
122#define GRDOM_MASK (3 << 2)
123#define GRDOM_RESET_STATUS (1 << 1)
124#define GRDOM_RESET_ENABLE (1 << 0)
125
Ville Syrjälä8fdded82016-12-07 19:28:12 +0200126/* BSpec only has register offset, PCI device and bit found empirically */
127#define I830_CLOCK_GATE 0xc8 /* device 0 */
128#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
129
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300130#define GCDGMBUS 0xcc
131
Jesse Barnesf97108d2010-01-29 11:27:07 -0800132#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700133#define GCFGC 0xf0 /* 915+ only */
134#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
135#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
Arthur Heymans62480172017-02-01 00:50:26 +0100136#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200137#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
138#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
139#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
140#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
141#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
142#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700143#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700144#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
145#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
146#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
147#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
148#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
149#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
150#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
151#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
152#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
153#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
154#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
155#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
156#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
157#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
158#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
159#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
160#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
161#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
162#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100163
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300164#define ASLE 0xe4
165#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700166
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300167#define SWSCI 0xe8
168#define SWSCI_SCISEL (1 << 15)
169#define SWSCI_GSSCIE (1 << 0)
170
171#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
172
Jesse Barnes585fb112008-07-29 11:54:06 -0700173
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200174#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300175#define ILK_GRDOM_FULL (0<<1)
176#define ILK_GRDOM_RENDER (1<<1)
177#define ILK_GRDOM_MEDIA (3<<1)
178#define ILK_GRDOM_MASK (3<<1)
179#define ILK_GRDOM_RESET_ENABLE (1<<0)
180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200181#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700182#define GEN6_MBC_SNPCR_SHIFT 21
183#define GEN6_MBC_SNPCR_MASK (3<<21)
184#define GEN6_MBC_SNPCR_MAX (0<<21)
185#define GEN6_MBC_SNPCR_MED (1<<21)
186#define GEN6_MBC_SNPCR_LOW (2<<21)
187#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200189#define VLV_G3DCTL _MMIO(0x9024)
190#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300191
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200192#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100193#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
194#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
195#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
196#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
197#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200199#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800200#define GEN6_GRDOM_FULL (1 << 0)
201#define GEN6_GRDOM_RENDER (1 << 1)
202#define GEN6_GRDOM_MEDIA (1 << 2)
203#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200204#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100205#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200206#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800207
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100208#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
209#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
210#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100211#define PP_DIR_DCLV_2G 0xffffffff
212
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100213#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
214#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200216#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600217#define GEN8_RPCS_ENABLE (1 << 31)
218#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
219#define GEN8_RPCS_S_CNT_SHIFT 15
220#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
221#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
222#define GEN8_RPCS_SS_CNT_SHIFT 8
223#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
224#define GEN8_RPCS_EU_MAX_SHIFT 4
225#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
226#define GEN8_RPCS_EU_MIN_SHIFT 0
227#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
228
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200229#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000230#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100231#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100232#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700233#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100234#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
235#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300236#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
237#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
238#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
239#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
240#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100241
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300242#define GEN8_CONFIG0 _MMIO(0xD00)
243#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
244
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200245#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300246#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200247#define ECOBITS_PPGTT_CACHE64B (3<<8)
248#define ECOBITS_PPGTT_CACHE4B (0<<8)
249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200250#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200251#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
252
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200253#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300254#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
255#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
256#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
257#define GEN6_STOLEN_RESERVED_1M (0 << 4)
258#define GEN6_STOLEN_RESERVED_512K (1 << 4)
259#define GEN6_STOLEN_RESERVED_256K (2 << 4)
260#define GEN6_STOLEN_RESERVED_128K (3 << 4)
261#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
262#define GEN7_STOLEN_RESERVED_1M (0 << 5)
263#define GEN7_STOLEN_RESERVED_256K (1 << 5)
264#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
265#define GEN8_STOLEN_RESERVED_1M (0 << 7)
266#define GEN8_STOLEN_RESERVED_2M (1 << 7)
267#define GEN8_STOLEN_RESERVED_4M (2 << 7)
268#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200269
Jesse Barnes585fb112008-07-29 11:54:06 -0700270/* VGA stuff */
271
272#define VGA_ST01_MDA 0x3ba
273#define VGA_ST01_CGA 0x3da
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700276#define VGA_MSR_WRITE 0x3c2
277#define VGA_MSR_READ 0x3cc
278#define VGA_MSR_MEM_EN (1<<1)
279#define VGA_MSR_CGA_MODE (1<<0)
280
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300281#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100282#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300283#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700284
285#define VGA_AR_INDEX 0x3c0
286#define VGA_AR_VID_EN (1<<5)
287#define VGA_AR_DATA_WRITE 0x3c0
288#define VGA_AR_DATA_READ 0x3c1
289
290#define VGA_GR_INDEX 0x3ce
291#define VGA_GR_DATA 0x3cf
292/* GR05 */
293#define VGA_GR_MEM_READ_MODE_SHIFT 3
294#define VGA_GR_MEM_READ_MODE_PLANE 1
295/* GR06 */
296#define VGA_GR_MEM_MODE_MASK 0xc
297#define VGA_GR_MEM_MODE_SHIFT 2
298#define VGA_GR_MEM_A0000_AFFFF 0
299#define VGA_GR_MEM_A0000_BFFFF 1
300#define VGA_GR_MEM_B0000_B7FFF 2
301#define VGA_GR_MEM_B0000_BFFFF 3
302
303#define VGA_DACMASK 0x3c6
304#define VGA_DACRX 0x3c7
305#define VGA_DACWX 0x3c8
306#define VGA_DACDATA 0x3c9
307
308#define VGA_CR_INDEX_MDA 0x3b4
309#define VGA_CR_DATA_MDA 0x3b5
310#define VGA_CR_INDEX_CGA 0x3d4
311#define VGA_CR_DATA_CGA 0x3d5
312
313/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800314 * Instruction field definitions used by the command parser
315 */
316#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800317#define INSTR_MI_CLIENT 0x0
318#define INSTR_BC_CLIENT 0x2
319#define INSTR_RC_CLIENT 0x3
320#define INSTR_SUBCLIENT_SHIFT 27
321#define INSTR_SUBCLIENT_MASK 0x18000000
322#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800323#define INSTR_26_TO_24_MASK 0x7000000
324#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800325
326/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700327 * Memory interface instructions used by the kernel
328 */
329#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800330/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
331#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700332
333#define MI_NOOP MI_INSTR(0, 0)
334#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
335#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200336#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700337#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
338#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
339#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
340#define MI_FLUSH MI_INSTR(0x04, 0)
341#define MI_READ_FLUSH (1 << 0)
342#define MI_EXE_FLUSH (1 << 1)
343#define MI_NO_WRITE_FLUSH (1 << 2)
344#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
345#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800346#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800347#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
348#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
349#define MI_ARB_ENABLE (1<<0)
350#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700351#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800352#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
353#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800354#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400355#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200356#define MI_OVERLAY_CONTINUE (0x0<<21)
357#define MI_OVERLAY_ON (0x1<<21)
358#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700359#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500360#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700361#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500362#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200363/* IVB has funny definitions for which plane to flip. */
364#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
365#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
366#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
367#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
368#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
369#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000370/* SKL ones */
371#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
372#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
373#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
374#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
375#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
376#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
377#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
378#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
379#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700380#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800381#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
382#define MI_SEMAPHORE_UPDATE (1<<21)
383#define MI_SEMAPHORE_COMPARE (1<<20)
384#define MI_SEMAPHORE_REGISTER (1<<18)
385#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
386#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
387#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
388#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
389#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
390#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
391#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
392#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
393#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
394#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
395#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
396#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100397#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
398#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800399#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
400#define MI_MM_SPACE_GTT (1<<8)
401#define MI_MM_SPACE_PHYSICAL (0<<8)
402#define MI_SAVE_EXT_STATE_EN (1<<3)
403#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800404#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800405#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300406#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
407#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700408#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
409#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700410#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
411#define MI_SEMAPHORE_POLL (1<<15)
412#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700413#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200414#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
415#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
416#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700417#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
418#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000419/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
420 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
421 * simply ignores the register load under certain conditions.
422 * - One can actually load arbitrary many arbitrary registers: Simply issue x
423 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
424 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100425#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100426#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100427#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
428#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800429#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000430#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700431#define MI_FLUSH_DW_STORE_INDEX (1<<21)
432#define MI_INVALIDATE_TLB (1<<18)
433#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800434#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800435#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700436#define MI_INVALIDATE_BSD (1<<7)
437#define MI_FLUSH_DW_USE_GTT (1<<2)
438#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100439#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
440#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700441#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100442#define MI_BATCH_NON_SECURE (1)
443/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800444#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100445#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800446#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700447#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100448#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700449#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300450#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800451
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200452#define MI_PREDICATE_SRC0 _MMIO(0x2400)
453#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
454#define MI_PREDICATE_SRC1 _MMIO(0x2408)
455#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300456
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200457#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300458#define LOWER_SLICE_ENABLED (1<<0)
459#define LOWER_SLICE_DISABLED (0<<0)
460
Jesse Barnes585fb112008-07-29 11:54:06 -0700461/*
462 * 3D instructions used by the kernel
463 */
464#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
465
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100466#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
467#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700468#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
469#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
470#define SC_UPDATE_SCISSOR (0x1<<1)
471#define SC_ENABLE_MASK (0x1<<0)
472#define SC_ENABLE (0x1<<0)
473#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
474#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
475#define SCI_YMIN_MASK (0xffff<<16)
476#define SCI_XMIN_MASK (0xffff<<0)
477#define SCI_YMAX_MASK (0xffff<<16)
478#define SCI_XMAX_MASK (0xffff<<0)
479#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
480#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
481#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
482#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
483#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
484#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
485#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
486#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
487#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100488
489#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
490#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700491#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
492#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100493#define BLT_WRITE_A (2<<20)
494#define BLT_WRITE_RGB (1<<20)
495#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700496#define BLT_DEPTH_8 (0<<24)
497#define BLT_DEPTH_16_565 (1<<24)
498#define BLT_DEPTH_16_1555 (2<<24)
499#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100500#define BLT_ROP_SRC_COPY (0xcc<<16)
501#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700502#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
503#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
504#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
505#define ASYNC_FLIP (1<<22)
506#define DISPLAY_PLANE_A (0<<20)
507#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300508#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100509#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200510#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800511#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800512#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200513#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700514#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000515#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200516#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800517#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200518#define PIPE_CONTROL_DEPTH_STALL (1<<13)
519#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200520#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200521#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
522#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
523#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
524#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700525#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100526#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200527#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
528#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
529#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200530#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200531#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700532#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700533
Brad Volkin3a6fa982014-02-18 10:15:47 -0800534/*
535 * Commands used only by the command parser
536 */
537#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
538#define MI_ARB_CHECK MI_INSTR(0x05, 0)
539#define MI_RS_CONTROL MI_INSTR(0x06, 0)
540#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
541#define MI_PREDICATE MI_INSTR(0x0C, 0)
542#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
543#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800544#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800545#define MI_URB_CLEAR MI_INSTR(0x19, 0)
546#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
547#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800548#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
549#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800550#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
551#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
552#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
553#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
554#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
555
556#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
557#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800558#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
559#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800560#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
561#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
562#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
563 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
564#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
565 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
566#define GFX_OP_3DSTATE_SO_DECL_LIST \
567 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
568
569#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
570 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
571#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
572 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
573#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
574 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
575#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
576 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
577#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
578 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
579
580#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
581
582#define COLOR_BLT ((0x2<<29)|(0x40<<22))
583#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100584
585/*
Brad Volkin5947de92014-02-18 10:15:50 -0800586 * Registers used only by the command parser
587 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200588#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200590#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
591#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
592#define HS_INVOCATION_COUNT _MMIO(0x2300)
593#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
594#define DS_INVOCATION_COUNT _MMIO(0x2308)
595#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
596#define IA_VERTICES_COUNT _MMIO(0x2310)
597#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
598#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
599#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
600#define VS_INVOCATION_COUNT _MMIO(0x2320)
601#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
602#define GS_INVOCATION_COUNT _MMIO(0x2328)
603#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
604#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
605#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
606#define CL_INVOCATION_COUNT _MMIO(0x2338)
607#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
608#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
609#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
610#define PS_INVOCATION_COUNT _MMIO(0x2348)
611#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
612#define PS_DEPTH_COUNT _MMIO(0x2350)
613#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800614
615/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
617#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800618
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200619#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
620#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200622#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
623#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
624#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
625#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
626#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
627#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700628
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200629#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
630#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
631#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700632
Jordan Justen1b850662016-03-06 23:30:29 -0800633/* There are the 16 64-bit CS General Purpose Registers */
634#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
635#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
636
Robert Bragga9417952016-11-07 19:49:48 +0000637#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000638#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
639#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
640#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
641#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
642#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
643#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
644#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
645#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
646#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
647#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
648#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
649#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
650#define GEN7_OACONTROL_FORMAT_SHIFT 2
651#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
652#define GEN7_OACONTROL_ENABLE (1<<0)
653
654#define GEN8_OACTXID _MMIO(0x2364)
655
656#define GEN8_OACONTROL _MMIO(0x2B00)
657#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
658#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
659#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
660#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
661#define GEN8_OA_REPORT_FORMAT_SHIFT 2
662#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
663#define GEN8_OA_COUNTER_ENABLE (1<<0)
664
665#define GEN8_OACTXCONTROL _MMIO(0x2360)
666#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
667#define GEN8_OA_TIMER_PERIOD_SHIFT 2
668#define GEN8_OA_TIMER_ENABLE (1<<1)
669#define GEN8_OA_COUNTER_RESUME (1<<0)
670
671#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
672#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
673#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
674#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
675#define GEN7_OABUFFER_RESUME (1<<0)
676
677#define GEN8_OABUFFER _MMIO(0x2b14)
678
679#define GEN7_OASTATUS1 _MMIO(0x2364)
680#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
681#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
682#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
683#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
684
685#define GEN7_OASTATUS2 _MMIO(0x2368)
686#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
687
688#define GEN8_OASTATUS _MMIO(0x2b08)
689#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
690#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
691#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
692#define GEN8_OASTATUS_REPORT_LOST (1<<0)
693
694#define GEN8_OAHEADPTR _MMIO(0x2B0C)
695#define GEN8_OATAILPTR _MMIO(0x2B10)
696
697#define OABUFFER_SIZE_128K (0<<3)
698#define OABUFFER_SIZE_256K (1<<3)
699#define OABUFFER_SIZE_512K (2<<3)
700#define OABUFFER_SIZE_1M (3<<3)
701#define OABUFFER_SIZE_2M (4<<3)
702#define OABUFFER_SIZE_4M (5<<3)
703#define OABUFFER_SIZE_8M (6<<3)
704#define OABUFFER_SIZE_16M (7<<3)
705
706#define OA_MEM_SELECT_GGTT (1<<0)
707
708#define EU_PERF_CNTL0 _MMIO(0xe458)
709
710#define GDT_CHICKEN_BITS _MMIO(0x9840)
711#define GT_NOA_ENABLE 0x00000080
712
713/*
714 * OA Boolean state
715 */
716
717#define OAREPORTTRIG1 _MMIO(0x2740)
718#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
719#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
720
721#define OAREPORTTRIG2 _MMIO(0x2744)
722#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
723#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
724#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
725#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
726#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
727#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
728#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
729#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
730#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
731#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
732#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
733#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
734#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
735#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
736#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
737#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
738#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
739#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
740#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
741#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
742#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
743#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
744#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
745#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
746#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
747
748#define OAREPORTTRIG3 _MMIO(0x2748)
749#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
750#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
751#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
752#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
753#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
754#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
755#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
756#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
757#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
758
759#define OAREPORTTRIG4 _MMIO(0x274c)
760#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
761#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
762#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
763#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
764#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
765#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
766#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
767#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
768#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
769
770#define OAREPORTTRIG5 _MMIO(0x2750)
771#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
772#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
773
774#define OAREPORTTRIG6 _MMIO(0x2754)
775#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
776#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
777#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
778#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
779#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
780#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
781#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
782#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
783#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
784#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
785#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
786#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
787#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
788#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
789#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
790#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
791#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
792#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
793#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
794#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
795#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
796#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
797#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
798#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
799#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
800
801#define OAREPORTTRIG7 _MMIO(0x2758)
802#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
803#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
804#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
805#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
806#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
807#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
808#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
809#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
810#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
811
812#define OAREPORTTRIG8 _MMIO(0x275c)
813#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
814#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
815#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
816#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
817#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
818#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
819#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
820#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
821#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
822
823#define OASTARTTRIG1 _MMIO(0x2710)
824#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
825#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
826
827#define OASTARTTRIG2 _MMIO(0x2714)
828#define OASTARTTRIG2_INVERT_A_0 (1<<0)
829#define OASTARTTRIG2_INVERT_A_1 (1<<1)
830#define OASTARTTRIG2_INVERT_A_2 (1<<2)
831#define OASTARTTRIG2_INVERT_A_3 (1<<3)
832#define OASTARTTRIG2_INVERT_A_4 (1<<4)
833#define OASTARTTRIG2_INVERT_A_5 (1<<5)
834#define OASTARTTRIG2_INVERT_A_6 (1<<6)
835#define OASTARTTRIG2_INVERT_A_7 (1<<7)
836#define OASTARTTRIG2_INVERT_A_8 (1<<8)
837#define OASTARTTRIG2_INVERT_A_9 (1<<9)
838#define OASTARTTRIG2_INVERT_A_10 (1<<10)
839#define OASTARTTRIG2_INVERT_A_11 (1<<11)
840#define OASTARTTRIG2_INVERT_A_12 (1<<12)
841#define OASTARTTRIG2_INVERT_A_13 (1<<13)
842#define OASTARTTRIG2_INVERT_A_14 (1<<14)
843#define OASTARTTRIG2_INVERT_A_15 (1<<15)
844#define OASTARTTRIG2_INVERT_B_0 (1<<16)
845#define OASTARTTRIG2_INVERT_B_1 (1<<17)
846#define OASTARTTRIG2_INVERT_B_2 (1<<18)
847#define OASTARTTRIG2_INVERT_B_3 (1<<19)
848#define OASTARTTRIG2_INVERT_C_0 (1<<20)
849#define OASTARTTRIG2_INVERT_C_1 (1<<21)
850#define OASTARTTRIG2_INVERT_D_0 (1<<22)
851#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
852#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
853#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
854#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
855#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
856#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
857
858#define OASTARTTRIG3 _MMIO(0x2718)
859#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
860#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
861#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
862#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
863#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
864#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
865#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
866#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
867#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
868
869#define OASTARTTRIG4 _MMIO(0x271c)
870#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
871#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
872#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
873#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
874#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
875#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
876#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
877#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
878#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
879
880#define OASTARTTRIG5 _MMIO(0x2720)
881#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
882#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
883
884#define OASTARTTRIG6 _MMIO(0x2724)
885#define OASTARTTRIG6_INVERT_A_0 (1<<0)
886#define OASTARTTRIG6_INVERT_A_1 (1<<1)
887#define OASTARTTRIG6_INVERT_A_2 (1<<2)
888#define OASTARTTRIG6_INVERT_A_3 (1<<3)
889#define OASTARTTRIG6_INVERT_A_4 (1<<4)
890#define OASTARTTRIG6_INVERT_A_5 (1<<5)
891#define OASTARTTRIG6_INVERT_A_6 (1<<6)
892#define OASTARTTRIG6_INVERT_A_7 (1<<7)
893#define OASTARTTRIG6_INVERT_A_8 (1<<8)
894#define OASTARTTRIG6_INVERT_A_9 (1<<9)
895#define OASTARTTRIG6_INVERT_A_10 (1<<10)
896#define OASTARTTRIG6_INVERT_A_11 (1<<11)
897#define OASTARTTRIG6_INVERT_A_12 (1<<12)
898#define OASTARTTRIG6_INVERT_A_13 (1<<13)
899#define OASTARTTRIG6_INVERT_A_14 (1<<14)
900#define OASTARTTRIG6_INVERT_A_15 (1<<15)
901#define OASTARTTRIG6_INVERT_B_0 (1<<16)
902#define OASTARTTRIG6_INVERT_B_1 (1<<17)
903#define OASTARTTRIG6_INVERT_B_2 (1<<18)
904#define OASTARTTRIG6_INVERT_B_3 (1<<19)
905#define OASTARTTRIG6_INVERT_C_0 (1<<20)
906#define OASTARTTRIG6_INVERT_C_1 (1<<21)
907#define OASTARTTRIG6_INVERT_D_0 (1<<22)
908#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
909#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
910#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
911#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
912#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
913#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
914
915#define OASTARTTRIG7 _MMIO(0x2728)
916#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
917#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
918#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
919#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
920#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
921#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
922#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
923#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
924#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
925
926#define OASTARTTRIG8 _MMIO(0x272c)
927#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
928#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
929#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
930#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
931#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
932#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
933#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
934#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
935#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
936
937/* CECX_0 */
938#define OACEC_COMPARE_LESS_OR_EQUAL 6
939#define OACEC_COMPARE_NOT_EQUAL 5
940#define OACEC_COMPARE_LESS_THAN 4
941#define OACEC_COMPARE_GREATER_OR_EQUAL 3
942#define OACEC_COMPARE_EQUAL 2
943#define OACEC_COMPARE_GREATER_THAN 1
944#define OACEC_COMPARE_ANY_EQUAL 0
945
946#define OACEC_COMPARE_VALUE_MASK 0xffff
947#define OACEC_COMPARE_VALUE_SHIFT 3
948
949#define OACEC_SELECT_NOA (0<<19)
950#define OACEC_SELECT_PREV (1<<19)
951#define OACEC_SELECT_BOOLEAN (2<<19)
952
953/* CECX_1 */
954#define OACEC_MASK_MASK 0xffff
955#define OACEC_CONSIDERATIONS_MASK 0xffff
956#define OACEC_CONSIDERATIONS_SHIFT 16
957
958#define OACEC0_0 _MMIO(0x2770)
959#define OACEC0_1 _MMIO(0x2774)
960#define OACEC1_0 _MMIO(0x2778)
961#define OACEC1_1 _MMIO(0x277c)
962#define OACEC2_0 _MMIO(0x2780)
963#define OACEC2_1 _MMIO(0x2784)
964#define OACEC3_0 _MMIO(0x2788)
965#define OACEC3_1 _MMIO(0x278c)
966#define OACEC4_0 _MMIO(0x2790)
967#define OACEC4_1 _MMIO(0x2794)
968#define OACEC5_0 _MMIO(0x2798)
969#define OACEC5_1 _MMIO(0x279c)
970#define OACEC6_0 _MMIO(0x27a0)
971#define OACEC6_1 _MMIO(0x27a4)
972#define OACEC7_0 _MMIO(0x27a8)
973#define OACEC7_1 _MMIO(0x27ac)
974
Kenneth Graunke180b8132014-03-25 22:52:03 -0700975
Brad Volkin220375a2014-02-18 10:15:51 -0800976#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
977#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200978#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800979
Brad Volkin5947de92014-02-18 10:15:50 -0800980/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100981 * Reset registers
982 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200983#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100984#define DEBUG_RESET_FULL (1<<7)
985#define DEBUG_RESET_RENDER (1<<8)
986#define DEBUG_RESET_DISPLAY (1<<9)
987
Jesse Barnes57f350b2012-03-28 13:39:25 -0700988/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300989 * IOSF sideband
990 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200991#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300992#define IOSF_DEVFN_SHIFT 24
993#define IOSF_OPCODE_SHIFT 16
994#define IOSF_PORT_SHIFT 8
995#define IOSF_BYTE_ENABLES_SHIFT 4
996#define IOSF_BAR_SHIFT 1
997#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200998#define IOSF_PORT_BUNIT 0x03
999#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001000#define IOSF_PORT_NC 0x11
1001#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +03001002#define IOSF_PORT_GPIO_NC 0x13
1003#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +02001004#define IOSF_PORT_DPIO_2 0x1a
1005#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +02001006#define IOSF_PORT_GPIO_SC 0x48
1007#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +02001008#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +02001009#define CHV_IOSF_PORT_GPIO_N 0x13
1010#define CHV_IOSF_PORT_GPIO_SE 0x48
1011#define CHV_IOSF_PORT_GPIO_E 0xa8
1012#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001013#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1014#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001015
Jesse Barnes30a970c2013-11-04 13:48:12 -08001016/* See configdb bunit SB addr map */
1017#define BUNIT_REG_BISOC 0x11
1018
Jesse Barnes30a970c2013-11-04 13:48:12 -08001019#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001020#define DSPFREQSTAT_SHIFT_CHV 24
1021#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1022#define DSPFREQGUAR_SHIFT_CHV 8
1023#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001024#define DSPFREQSTAT_SHIFT 30
1025#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1026#define DSPFREQGUAR_SHIFT 14
1027#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001028#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1029#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1030#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001031#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1032#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1033#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1034#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1035#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1036#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1037#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1038#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1039#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1040#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1041#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1042#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001043
1044/* See the PUNIT HAS v0.8 for the below bits */
1045enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001046 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +02001047 PUNIT_POWER_WELL_RENDER = 0,
1048 PUNIT_POWER_WELL_MEDIA = 1,
1049 PUNIT_POWER_WELL_DISP2D = 3,
1050 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1051 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1052 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1053 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1054 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1055 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1056 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001057 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +02001058
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001059 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001060 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +02001061};
1062
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001063enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001064 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001065 SKL_DISP_PW_MISC_IO,
1066 SKL_DISP_PW_DDI_A_E,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001067 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001068 SKL_DISP_PW_DDI_B,
1069 SKL_DISP_PW_DDI_C,
1070 SKL_DISP_PW_DDI_D,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02001071
1072 GLK_DISP_PW_AUX_A = 8,
1073 GLK_DISP_PW_AUX_B,
1074 GLK_DISP_PW_AUX_C,
1075
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001076 SKL_DISP_PW_1 = 14,
1077 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001078
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001079 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001080 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001081 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001082
1083 BXT_DPIO_CMN_A,
1084 BXT_DPIO_CMN_BC,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001085 GLK_DPIO_CMN_C,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001086};
1087
1088#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1089#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1090
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001091#define PUNIT_REG_PWRGT_CTRL 0x60
1092#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001093#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1094#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1095#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1096#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1097#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001098
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001099#define PUNIT_REG_GPU_LFM 0xd3
1100#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1101#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001102#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001103#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001104#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001105#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001106
1107#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1108#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1109
Deepak S095acd52015-01-17 11:05:59 +05301110#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1111#define FB_GFX_FREQ_FUSE_MASK 0xff
1112#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1113#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1114#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1115
1116#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1117#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1118
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001119#define PUNIT_REG_DDR_SETUP2 0x139
1120#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1121#define FORCE_DDR_LOW_FREQ (1 << 1)
1122#define FORCE_DDR_HIGH_FREQ (1 << 0)
1123
Deepak S2b6b3a02014-05-27 15:59:30 +05301124#define PUNIT_GPU_STATUS_REG 0xdb
1125#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1126#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1127#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1128#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1129
1130#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1131#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1132#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1133
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001134#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1135#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1136#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1137#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1138#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1139#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1140#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1141#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1142#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1143#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1144
Deepak S3ef62342015-04-29 08:36:24 +05301145#define VLV_TURBO_SOC_OVERRIDE 0x04
1146#define VLV_OVERRIDE_EN 1
1147#define VLV_SOC_TDP_EN (1 << 1)
1148#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1149#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1150
ymohanmabe4fc042013-08-27 23:40:56 +03001151/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001152#define CCK_FUSE_REG 0x8
1153#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001154#define CCK_REG_DSI_PLL_FUSE 0x44
1155#define CCK_REG_DSI_PLL_CONTROL 0x48
1156#define DSI_PLL_VCO_EN (1 << 31)
1157#define DSI_PLL_LDO_GATE (1 << 30)
1158#define DSI_PLL_P1_POST_DIV_SHIFT 17
1159#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1160#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1161#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1162#define DSI_PLL_MUX_MASK (3 << 9)
1163#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1164#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1165#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1166#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1167#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1168#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1169#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1170#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1171#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1172#define DSI_PLL_LOCK (1 << 0)
1173#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1174#define DSI_PLL_LFSR (1 << 31)
1175#define DSI_PLL_FRACTION_EN (1 << 30)
1176#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1177#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1178#define DSI_PLL_USYNC_CNT_SHIFT 18
1179#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1180#define DSI_PLL_N1_DIV_SHIFT 16
1181#define DSI_PLL_N1_DIV_MASK (3 << 16)
1182#define DSI_PLL_M1_DIV_SHIFT 0
1183#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001184#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001185#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001186#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001187#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001188#define CCK_TRUNK_FORCE_ON (1 << 17)
1189#define CCK_TRUNK_FORCE_OFF (1 << 16)
1190#define CCK_FREQUENCY_STATUS (0x1f << 8)
1191#define CCK_FREQUENCY_STATUS_SHIFT 8
1192#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001193
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001194/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001195#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001197#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001198#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1199#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1200#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001201#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001202
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001203#define DPIO_PHY(pipe) ((pipe) >> 1)
1204#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1205
Daniel Vetter598fac62013-04-18 22:01:46 +02001206/*
1207 * Per pipe/PLL DPIO regs
1208 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001209#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001210#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001211#define DPIO_POST_DIV_DAC 0
1212#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1213#define DPIO_POST_DIV_LVDS1 2
1214#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001215#define DPIO_K_SHIFT (24) /* 4 bits */
1216#define DPIO_P1_SHIFT (21) /* 3 bits */
1217#define DPIO_P2_SHIFT (16) /* 5 bits */
1218#define DPIO_N_SHIFT (12) /* 4 bits */
1219#define DPIO_ENABLE_CALIBRATION (1<<11)
1220#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1221#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001222#define _VLV_PLL_DW3_CH1 0x802c
1223#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001225#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001226#define DPIO_REFSEL_OVERRIDE 27
1227#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1228#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1229#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301230#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001231#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1232#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001233#define _VLV_PLL_DW5_CH1 0x8034
1234#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001235
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001236#define _VLV_PLL_DW7_CH0 0x801c
1237#define _VLV_PLL_DW7_CH1 0x803c
1238#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001239
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001240#define _VLV_PLL_DW8_CH0 0x8040
1241#define _VLV_PLL_DW8_CH1 0x8060
1242#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001243
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001244#define VLV_PLL_DW9_BCAST 0xc044
1245#define _VLV_PLL_DW9_CH0 0x8044
1246#define _VLV_PLL_DW9_CH1 0x8064
1247#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001248
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001249#define _VLV_PLL_DW10_CH0 0x8048
1250#define _VLV_PLL_DW10_CH1 0x8068
1251#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001252
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001253#define _VLV_PLL_DW11_CH0 0x804c
1254#define _VLV_PLL_DW11_CH1 0x806c
1255#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001256
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001257/* Spec for ref block start counts at DW10 */
1258#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001259
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001260#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001261
Daniel Vetter598fac62013-04-18 22:01:46 +02001262/*
1263 * Per DDI channel DPIO regs
1264 */
1265
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001266#define _VLV_PCS_DW0_CH0 0x8200
1267#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001268#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1269#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001270#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1271#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001272#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001273
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001274#define _VLV_PCS01_DW0_CH0 0x200
1275#define _VLV_PCS23_DW0_CH0 0x400
1276#define _VLV_PCS01_DW0_CH1 0x2600
1277#define _VLV_PCS23_DW0_CH1 0x2800
1278#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1279#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1280
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001281#define _VLV_PCS_DW1_CH0 0x8204
1282#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001283#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001284#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1285#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1286#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1287#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001288#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001289
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001290#define _VLV_PCS01_DW1_CH0 0x204
1291#define _VLV_PCS23_DW1_CH0 0x404
1292#define _VLV_PCS01_DW1_CH1 0x2604
1293#define _VLV_PCS23_DW1_CH1 0x2804
1294#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1295#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1296
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001297#define _VLV_PCS_DW8_CH0 0x8220
1298#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001299#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1300#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001301#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001302
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001303#define _VLV_PCS01_DW8_CH0 0x0220
1304#define _VLV_PCS23_DW8_CH0 0x0420
1305#define _VLV_PCS01_DW8_CH1 0x2620
1306#define _VLV_PCS23_DW8_CH1 0x2820
1307#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1308#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001309
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001310#define _VLV_PCS_DW9_CH0 0x8224
1311#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001312#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1313#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1314#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1315#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1316#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1317#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001318#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001319
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001320#define _VLV_PCS01_DW9_CH0 0x224
1321#define _VLV_PCS23_DW9_CH0 0x424
1322#define _VLV_PCS01_DW9_CH1 0x2624
1323#define _VLV_PCS23_DW9_CH1 0x2824
1324#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1325#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1326
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001327#define _CHV_PCS_DW10_CH0 0x8228
1328#define _CHV_PCS_DW10_CH1 0x8428
1329#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1330#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001331#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1332#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1333#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1334#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1335#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1336#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001337#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1338
Ville Syrjälä1966e592014-04-09 13:29:04 +03001339#define _VLV_PCS01_DW10_CH0 0x0228
1340#define _VLV_PCS23_DW10_CH0 0x0428
1341#define _VLV_PCS01_DW10_CH1 0x2628
1342#define _VLV_PCS23_DW10_CH1 0x2828
1343#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1344#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1345
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001346#define _VLV_PCS_DW11_CH0 0x822c
1347#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001348#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001349#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1350#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1351#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001352#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001353
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001354#define _VLV_PCS01_DW11_CH0 0x022c
1355#define _VLV_PCS23_DW11_CH0 0x042c
1356#define _VLV_PCS01_DW11_CH1 0x262c
1357#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001358#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1359#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001360
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001361#define _VLV_PCS01_DW12_CH0 0x0230
1362#define _VLV_PCS23_DW12_CH0 0x0430
1363#define _VLV_PCS01_DW12_CH1 0x2630
1364#define _VLV_PCS23_DW12_CH1 0x2830
1365#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1366#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1367
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001368#define _VLV_PCS_DW12_CH0 0x8230
1369#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001370#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1371#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1372#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1373#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1374#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001375#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001376
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001377#define _VLV_PCS_DW14_CH0 0x8238
1378#define _VLV_PCS_DW14_CH1 0x8438
1379#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001380
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001381#define _VLV_PCS_DW23_CH0 0x825c
1382#define _VLV_PCS_DW23_CH1 0x845c
1383#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001384
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001385#define _VLV_TX_DW2_CH0 0x8288
1386#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001387#define DPIO_SWING_MARGIN000_SHIFT 16
1388#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001389#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001390#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001391
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001392#define _VLV_TX_DW3_CH0 0x828c
1393#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001394/* The following bit for CHV phy */
1395#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001396#define DPIO_SWING_MARGIN101_SHIFT 16
1397#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001398#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1399
1400#define _VLV_TX_DW4_CH0 0x8290
1401#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001402#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1403#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001404#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1405#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001406#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1407
1408#define _VLV_TX3_DW4_CH0 0x690
1409#define _VLV_TX3_DW4_CH1 0x2a90
1410#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1411
1412#define _VLV_TX_DW5_CH0 0x8294
1413#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001414#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001415#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001416
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001417#define _VLV_TX_DW11_CH0 0x82ac
1418#define _VLV_TX_DW11_CH1 0x84ac
1419#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001420
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001421#define _VLV_TX_DW14_CH0 0x82b8
1422#define _VLV_TX_DW14_CH1 0x84b8
1423#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301424
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001425/* CHV dpPhy registers */
1426#define _CHV_PLL_DW0_CH0 0x8000
1427#define _CHV_PLL_DW0_CH1 0x8180
1428#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1429
1430#define _CHV_PLL_DW1_CH0 0x8004
1431#define _CHV_PLL_DW1_CH1 0x8184
1432#define DPIO_CHV_N_DIV_SHIFT 8
1433#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1434#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1435
1436#define _CHV_PLL_DW2_CH0 0x8008
1437#define _CHV_PLL_DW2_CH1 0x8188
1438#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1439
1440#define _CHV_PLL_DW3_CH0 0x800c
1441#define _CHV_PLL_DW3_CH1 0x818c
1442#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1443#define DPIO_CHV_FIRST_MOD (0 << 8)
1444#define DPIO_CHV_SECOND_MOD (1 << 8)
1445#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301446#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001447#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1448
1449#define _CHV_PLL_DW6_CH0 0x8018
1450#define _CHV_PLL_DW6_CH1 0x8198
1451#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1452#define DPIO_CHV_INT_COEFF_SHIFT 8
1453#define DPIO_CHV_PROP_COEFF_SHIFT 0
1454#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1455
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301456#define _CHV_PLL_DW8_CH0 0x8020
1457#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301458#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1459#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301460#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1461
1462#define _CHV_PLL_DW9_CH0 0x8024
1463#define _CHV_PLL_DW9_CH1 0x81A4
1464#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301465#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301466#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1467#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1468
Ville Syrjälä6669e392015-07-08 23:46:00 +03001469#define _CHV_CMN_DW0_CH0 0x8100
1470#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1471#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1472#define DPIO_ALLDL_POWERDOWN (1 << 1)
1473#define DPIO_ANYDL_POWERDOWN (1 << 0)
1474
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001475#define _CHV_CMN_DW5_CH0 0x8114
1476#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1477#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1478#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1479#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1480#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1481#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1482#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1483#define CHV_BUFLEFTENA1_MASK (3 << 22)
1484
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001485#define _CHV_CMN_DW13_CH0 0x8134
1486#define _CHV_CMN_DW0_CH1 0x8080
1487#define DPIO_CHV_S1_DIV_SHIFT 21
1488#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1489#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1490#define DPIO_CHV_K_DIV_SHIFT 4
1491#define DPIO_PLL_FREQLOCK (1 << 1)
1492#define DPIO_PLL_LOCK (1 << 0)
1493#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1494
1495#define _CHV_CMN_DW14_CH0 0x8138
1496#define _CHV_CMN_DW1_CH1 0x8084
1497#define DPIO_AFC_RECAL (1 << 14)
1498#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001499#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1500#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1501#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1502#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1503#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1504#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1505#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1506#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001507#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1508
Ville Syrjälä9197c882014-04-09 13:29:05 +03001509#define _CHV_CMN_DW19_CH0 0x814c
1510#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001511#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1512#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001513#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001514#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001515
Ville Syrjälä9197c882014-04-09 13:29:05 +03001516#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1517
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001518#define CHV_CMN_DW28 0x8170
1519#define DPIO_CL1POWERDOWNEN (1 << 23)
1520#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001521#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1522#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1523#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1524#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001525
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001526#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001527#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001528#define DPIO_LRC_BYPASS (1 << 3)
1529
1530#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1531 (lane) * 0x200 + (offset))
1532
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001533#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1534#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1535#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1536#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1537#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1538#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1539#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1540#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1541#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1542#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1543#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001544#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1545#define DPIO_FRC_LATENCY_SHFIT 8
1546#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1547#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301548
1549/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001550#define _BXT_PHY0_BASE 0x6C000
1551#define _BXT_PHY1_BASE 0x162000
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001552#define _BXT_PHY2_BASE 0x163000
1553#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1554 _BXT_PHY1_BASE, \
1555 _BXT_PHY2_BASE)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001556
1557#define _BXT_PHY(phy, reg) \
1558 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1559
1560#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1561 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1562 (reg_ch1) - _BXT_PHY0_BASE))
1563#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1564 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001566#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Uma Shankar1881a422017-01-25 19:43:23 +05301567#define MIPIO_RST_CTRL (1 << 2)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301568
Imre Deake93da0a2016-06-13 16:44:37 +03001569#define _BXT_PHY_CTL_DDI_A 0x64C00
1570#define _BXT_PHY_CTL_DDI_B 0x64C10
1571#define _BXT_PHY_CTL_DDI_C 0x64C20
1572#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1573#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1574#define BXT_PHY_LANE_ENABLED (1 << 8)
1575#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1576 _BXT_PHY_CTL_DDI_B)
1577
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301578#define _PHY_CTL_FAMILY_EDP 0x64C80
1579#define _PHY_CTL_FAMILY_DDI 0x64C90
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001580#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301581#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02001582#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1583 _PHY_CTL_FAMILY_EDP, \
1584 _PHY_CTL_FAMILY_DDI_C)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301585
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301586/* BXT PHY PLL registers */
1587#define _PORT_PLL_A 0x46074
1588#define _PORT_PLL_B 0x46078
1589#define _PORT_PLL_C 0x4607c
1590#define PORT_PLL_ENABLE (1 << 31)
1591#define PORT_PLL_LOCK (1 << 30)
1592#define PORT_PLL_REF_SEL (1 << 27)
Madhav Chauhanf7044dd2016-12-02 10:23:53 +02001593#define PORT_PLL_POWER_ENABLE (1 << 26)
1594#define PORT_PLL_POWER_STATE (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001595#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301596
1597#define _PORT_PLL_EBB_0_A 0x162034
1598#define _PORT_PLL_EBB_0_B 0x6C034
1599#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001600#define PORT_PLL_P1_SHIFT 13
1601#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1602#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1603#define PORT_PLL_P2_SHIFT 8
1604#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1605#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001606#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1607 _PORT_PLL_EBB_0_B, \
1608 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301609
1610#define _PORT_PLL_EBB_4_A 0x162038
1611#define _PORT_PLL_EBB_4_B 0x6C038
1612#define _PORT_PLL_EBB_4_C 0x6C344
1613#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1614#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001615#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1616 _PORT_PLL_EBB_4_B, \
1617 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301618
1619#define _PORT_PLL_0_A 0x162100
1620#define _PORT_PLL_0_B 0x6C100
1621#define _PORT_PLL_0_C 0x6C380
1622/* PORT_PLL_0_A */
1623#define PORT_PLL_M2_MASK 0xFF
1624/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001625#define PORT_PLL_N_SHIFT 8
1626#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1627#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301628/* PORT_PLL_2_A */
1629#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1630/* PORT_PLL_3_A */
1631#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1632/* PORT_PLL_6_A */
1633#define PORT_PLL_PROP_COEFF_MASK 0xF
1634#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1635#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1636#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1637#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1638/* PORT_PLL_8_A */
1639#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301640/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001641#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1642#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301643/* PORT_PLL_10_A */
1644#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301645#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301646#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001647#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001648#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1649 _PORT_PLL_0_B, \
1650 _PORT_PLL_0_C)
1651#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1652 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301653
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301654/* BXT PHY common lane registers */
1655#define _PORT_CL1CM_DW0_A 0x162000
1656#define _PORT_CL1CM_DW0_BC 0x6C000
1657#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301658#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001659#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301660
1661#define _PORT_CL1CM_DW9_A 0x162024
1662#define _PORT_CL1CM_DW9_BC 0x6C024
1663#define IREF0RC_OFFSET_SHIFT 8
1664#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001665#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301666
1667#define _PORT_CL1CM_DW10_A 0x162028
1668#define _PORT_CL1CM_DW10_BC 0x6C028
1669#define IREF1RC_OFFSET_SHIFT 8
1670#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001671#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672
1673#define _PORT_CL1CM_DW28_A 0x162070
1674#define _PORT_CL1CM_DW28_BC 0x6C070
1675#define OCL1_POWER_DOWN_EN (1 << 23)
1676#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1677#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001678#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301679
1680#define _PORT_CL1CM_DW30_A 0x162078
1681#define _PORT_CL1CM_DW30_BC 0x6C078
1682#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001683#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301684
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001685/* The spec defines this only for BXT PHY0, but lets assume that this
1686 * would exist for PHY1 too if it had a second channel.
1687 */
1688#define _PORT_CL2CM_DW6_A 0x162358
1689#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001690#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301691#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1692
1693/* BXT PHY Ref registers */
1694#define _PORT_REF_DW3_A 0x16218C
1695#define _PORT_REF_DW3_BC 0x6C18C
1696#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001697#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301698
1699#define _PORT_REF_DW6_A 0x162198
1700#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001701#define GRC_CODE_SHIFT 24
1702#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301703#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001704#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301705#define GRC_CODE_SLOW_SHIFT 8
1706#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1707#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001708#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301709
1710#define _PORT_REF_DW8_A 0x1621A0
1711#define _PORT_REF_DW8_BC 0x6C1A0
1712#define GRC_DIS (1 << 15)
1713#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001714#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301715
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301716/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301717#define _PORT_PCS_DW10_LN01_A 0x162428
1718#define _PORT_PCS_DW10_LN01_B 0x6C428
1719#define _PORT_PCS_DW10_LN01_C 0x6C828
1720#define _PORT_PCS_DW10_GRP_A 0x162C28
1721#define _PORT_PCS_DW10_GRP_B 0x6CC28
1722#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001723#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1724 _PORT_PCS_DW10_LN01_B, \
1725 _PORT_PCS_DW10_LN01_C)
1726#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1727 _PORT_PCS_DW10_GRP_B, \
1728 _PORT_PCS_DW10_GRP_C)
1729
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301730#define TX2_SWING_CALC_INIT (1 << 31)
1731#define TX1_SWING_CALC_INIT (1 << 30)
1732
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301733#define _PORT_PCS_DW12_LN01_A 0x162430
1734#define _PORT_PCS_DW12_LN01_B 0x6C430
1735#define _PORT_PCS_DW12_LN01_C 0x6C830
1736#define _PORT_PCS_DW12_LN23_A 0x162630
1737#define _PORT_PCS_DW12_LN23_B 0x6C630
1738#define _PORT_PCS_DW12_LN23_C 0x6CA30
1739#define _PORT_PCS_DW12_GRP_A 0x162c30
1740#define _PORT_PCS_DW12_GRP_B 0x6CC30
1741#define _PORT_PCS_DW12_GRP_C 0x6CE30
1742#define LANESTAGGER_STRAP_OVRD (1 << 6)
1743#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001744#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1745 _PORT_PCS_DW12_LN01_B, \
1746 _PORT_PCS_DW12_LN01_C)
1747#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1748 _PORT_PCS_DW12_LN23_B, \
1749 _PORT_PCS_DW12_LN23_C)
1750#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1751 _PORT_PCS_DW12_GRP_B, \
1752 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301753
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301754/* BXT PHY TX registers */
1755#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1756 ((lane) & 1) * 0x80)
1757
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301758#define _PORT_TX_DW2_LN0_A 0x162508
1759#define _PORT_TX_DW2_LN0_B 0x6C508
1760#define _PORT_TX_DW2_LN0_C 0x6C908
1761#define _PORT_TX_DW2_GRP_A 0x162D08
1762#define _PORT_TX_DW2_GRP_B 0x6CD08
1763#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001764#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1765 _PORT_TX_DW2_LN0_B, \
1766 _PORT_TX_DW2_LN0_C)
1767#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1768 _PORT_TX_DW2_GRP_B, \
1769 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301770#define MARGIN_000_SHIFT 16
1771#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1772#define UNIQ_TRANS_SCALE_SHIFT 8
1773#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1774
1775#define _PORT_TX_DW3_LN0_A 0x16250C
1776#define _PORT_TX_DW3_LN0_B 0x6C50C
1777#define _PORT_TX_DW3_LN0_C 0x6C90C
1778#define _PORT_TX_DW3_GRP_A 0x162D0C
1779#define _PORT_TX_DW3_GRP_B 0x6CD0C
1780#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001781#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1782 _PORT_TX_DW3_LN0_B, \
1783 _PORT_TX_DW3_LN0_C)
1784#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1785 _PORT_TX_DW3_GRP_B, \
1786 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301787#define SCALE_DCOMP_METHOD (1 << 26)
1788#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301789
1790#define _PORT_TX_DW4_LN0_A 0x162510
1791#define _PORT_TX_DW4_LN0_B 0x6C510
1792#define _PORT_TX_DW4_LN0_C 0x6C910
1793#define _PORT_TX_DW4_GRP_A 0x162D10
1794#define _PORT_TX_DW4_GRP_B 0x6CD10
1795#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001796#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1797 _PORT_TX_DW4_LN0_B, \
1798 _PORT_TX_DW4_LN0_C)
1799#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1800 _PORT_TX_DW4_GRP_B, \
1801 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301802#define DEEMPH_SHIFT 24
1803#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1804
Ander Conselvan de Oliveira51b3ee32016-12-02 10:23:52 +02001805#define _PORT_TX_DW5_LN0_A 0x162514
1806#define _PORT_TX_DW5_LN0_B 0x6C514
1807#define _PORT_TX_DW5_LN0_C 0x6C914
1808#define _PORT_TX_DW5_GRP_A 0x162D14
1809#define _PORT_TX_DW5_GRP_B 0x6CD14
1810#define _PORT_TX_DW5_GRP_C 0x6CF14
1811#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1812 _PORT_TX_DW5_LN0_B, \
1813 _PORT_TX_DW5_LN0_C)
1814#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1815 _PORT_TX_DW5_GRP_B, \
1816 _PORT_TX_DW5_GRP_C)
1817#define DCC_DELAY_RANGE_1 (1 << 9)
1818#define DCC_DELAY_RANGE_2 (1 << 8)
1819
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301820#define _PORT_TX_DW14_LN0_A 0x162538
1821#define _PORT_TX_DW14_LN0_B 0x6C538
1822#define _PORT_TX_DW14_LN0_C 0x6C938
1823#define LATENCY_OPTIM_SHIFT 30
1824#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001825#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1826 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1827 _PORT_TX_DW14_LN0_C) + \
1828 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301829
David Weinehallf8896f52015-06-25 11:11:03 +03001830/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001832/* SKL VccIO mask */
1833#define SKL_VCCIO_MASK 0x1
1834/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001835#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001836/* I_boost values */
1837#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1838#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1839/* Balance leg disable bits */
1840#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001841#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001842
Jesse Barnes585fb112008-07-29 11:54:06 -07001843/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001845 * [0-7] @ 0x2000 gen2,gen3
1846 * [8-15] @ 0x3000 945,g33,pnv
1847 *
1848 * [0-15] @ 0x3000 gen4,gen5
1849 *
1850 * [0-15] @ 0x100000 gen6,vlv,chv
1851 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001852 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001853#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001854#define I830_FENCE_START_MASK 0x07f80000
1855#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001856#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857#define I830_FENCE_PITCH_SHIFT 4
1858#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001859#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001860#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001861#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001862
1863#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001864#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001865
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001866#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1867#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001868#define I965_FENCE_PITCH_SHIFT 2
1869#define I965_FENCE_TILING_Y_SHIFT 1
1870#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001871#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001872
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001873#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1874#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001875#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001876#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001877
Deepak S2b6b3a02014-05-27 15:59:30 +05301878
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001879/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001880#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001881#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001882#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001883#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1884#define TILECTL_BACKSNOOP_DIS (1 << 3)
1885
Jesse Barnesde151cf2008-11-12 10:03:55 -08001886/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001887 * Instruction and interrupt control regs
1888 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001889#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001890#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1891#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001892#define PGTBL_ER _MMIO(0x02024)
1893#define PRB0_BASE (0x2030-0x30)
1894#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1895#define PRB2_BASE (0x2050-0x30) /* gen3 */
1896#define SRB0_BASE (0x2100-0x30) /* gen2 */
1897#define SRB1_BASE (0x2110-0x30) /* gen2 */
1898#define SRB2_BASE (0x2120-0x30) /* 830 */
1899#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001900#define RENDER_RING_BASE 0x02000
1901#define BSD_RING_BASE 0x04000
1902#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001903#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001904#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001905#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001906#define RING_TAIL(base) _MMIO((base)+0x30)
1907#define RING_HEAD(base) _MMIO((base)+0x34)
1908#define RING_START(base) _MMIO((base)+0x38)
1909#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01001910#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001911#define RING_SYNC_0(base) _MMIO((base)+0x40)
1912#define RING_SYNC_1(base) _MMIO((base)+0x44)
1913#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001914#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1915#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1916#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1917#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1918#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1919#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1920#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1921#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1922#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1923#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1924#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1925#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001926#define GEN6_NOSYNC INVALID_MMIO_REG
1927#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1928#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1929#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1930#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1931#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001932#define RESET_CTL_REQUEST_RESET (1 << 0)
1933#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001934
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001935#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001936#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001937#define GEN7_WR_WATERMARK _MMIO(0x4028)
1938#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1939#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001940#define ARB_MODE_SWIZZLE_SNB (1<<4)
1941#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001942#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1943#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001944/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001946#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001947#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1948#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001950#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001951#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001952#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01001954#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001955#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001956#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1957#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001958#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959#define DONE_REG _MMIO(0x40b0)
1960#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1961#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1962#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1963#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1964#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1965#define RING_ACTHD(base) _MMIO((base)+0x74)
1966#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1967#define RING_NOPID(base) _MMIO((base)+0x94)
1968#define RING_IMR(base) _MMIO((base)+0xa8)
1969#define RING_HWSTAM(base) _MMIO((base)+0x98)
1970#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1971#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001972#define TAIL_ADDR 0x001FFFF8
1973#define HEAD_WRAP_COUNT 0xFFE00000
1974#define HEAD_WRAP_ONE 0x00200000
1975#define HEAD_ADDR 0x001FFFFC
1976#define RING_NR_PAGES 0x001FF000
1977#define RING_REPORT_MASK 0x00000006
1978#define RING_REPORT_64K 0x00000002
1979#define RING_REPORT_128K 0x00000004
1980#define RING_NO_REPORT 0x00000000
1981#define RING_VALID_MASK 0x00000001
1982#define RING_VALID 0x00000001
1983#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001984#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1985#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001986#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001987
Arun Siluvery33136b02016-01-21 21:43:47 +00001988#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1989#define RING_MAX_NONPRIV_SLOTS 12
1990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001991#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001992
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001993#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1994#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1995
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001996#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1997#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1998
Chris Wilson8168bd42010-11-11 17:54:52 +00001999#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002000#define PRB0_TAIL _MMIO(0x2030)
2001#define PRB0_HEAD _MMIO(0x2034)
2002#define PRB0_START _MMIO(0x2038)
2003#define PRB0_CTL _MMIO(0x203c)
2004#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2005#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2006#define PRB1_START _MMIO(0x2048) /* 915+ only */
2007#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00002008#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002009#define IPEIR_I965 _MMIO(0x2064)
2010#define IPEHR_I965 _MMIO(0x2068)
2011#define GEN7_SC_INSTDONE _MMIO(0x7100)
2012#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2013#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03002014#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2015#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2016#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2017#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2018#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002019#define RING_IPEIR(base) _MMIO((base)+0x64)
2020#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03002021/*
2022 * On GEN4, only the render ring INSTDONE exists and has a different
2023 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03002024 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03002025 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002026#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2027#define RING_INSTPS(base) _MMIO((base)+0x70)
2028#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2029#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2030#define RING_INSTPM(base) _MMIO((base)+0xc0)
2031#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2032#define INSTPS _MMIO(0x2070) /* 965+ only */
2033#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2034#define ACTHD_I965 _MMIO(0x2074)
2035#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07002036#define HWS_ADDRESS_MASK 0xfffff000
2037#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002038#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07002039#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002040#define IPEIR _MMIO(0x2088)
2041#define IPEHR _MMIO(0x208c)
2042#define GEN2_INSTDONE _MMIO(0x2090)
2043#define NOPID _MMIO(0x2094)
2044#define HWSTAM _MMIO(0x2098)
2045#define DMA_FADD_I8XX _MMIO(0x20d0)
2046#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002047#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002048#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2049#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2050#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2051#define RING_BBADDR(base) _MMIO((base)+0x140)
2052#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2053#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2054#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2055#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2056#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002058#define ERROR_GEN6 _MMIO(0x40a0)
2059#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002060#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002061#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002062#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002063#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002064#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002065#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002066#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002067#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002068#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002069#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002070
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002071#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2072#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002074#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002075#define FPGA_DBG_RM_NOCLAIM (1<<31)
2076
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002077#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2078#define CLAIM_ER_CLR (1 << 31)
2079#define CLAIM_ER_OVERFLOW (1 << 16)
2080#define CLAIM_ER_CTR_MASK 0xffff
2081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002082#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002083/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002084#define DERRMR_PIPEA_SCANLINE (1<<0)
2085#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2086#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2087#define DERRMR_PIPEA_VBLANK (1<<3)
2088#define DERRMR_PIPEA_HBLANK (1<<5)
2089#define DERRMR_PIPEB_SCANLINE (1<<8)
2090#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2091#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2092#define DERRMR_PIPEB_VBLANK (1<<11)
2093#define DERRMR_PIPEB_HBLANK (1<<13)
2094/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2095#define DERRMR_PIPEC_SCANLINE (1<<14)
2096#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2097#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2098#define DERRMR_PIPEC_VBLANK (1<<21)
2099#define DERRMR_PIPEC_HBLANK (1<<22)
2100
Chris Wilson0f3b6842013-01-15 12:05:55 +00002101
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002102/* GM45+ chicken bits -- debug workaround bits that may be required
2103 * for various sorts of correct behavior. The top 16 bits of each are
2104 * the enables for writing to the corresponding low bit.
2105 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002106#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002107#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002108#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002109/* Disables pipelining of read flushes past the SF-WIZ interface.
2110 * Required on all Ironlake steppings according to the B-Spec, but the
2111 * particular danger of not doing so is not specified.
2112 */
2113# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002114#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002115#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002116#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002117#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2118#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002120#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002121# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002122# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002123# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302124# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002125# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002126
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002127#define GEN6_GT_MODE _MMIO(0x20d0)
2128#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002129#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2130#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2131#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2132#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002133#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002134#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002135#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2136#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002137
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002138/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2139#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2140#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2141
Tim Goreb1e429f2016-03-21 14:37:29 +00002142/* WaClearTdlStateAckDirtyBits */
2143#define GEN8_STATE_ACK _MMIO(0x20F0)
2144#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2145#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2146#define GEN9_STATE_ACK_TDL0 (1 << 12)
2147#define GEN9_STATE_ACK_TDL1 (1 << 13)
2148#define GEN9_STATE_ACK_TDL2 (1 << 14)
2149#define GEN9_STATE_ACK_TDL3 (1 << 15)
2150#define GEN9_SUBSLICE_TDL_ACK_BITS \
2151 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2152 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002154#define GFX_MODE _MMIO(0x2520)
2155#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002156#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002157#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002158#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002159#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002160#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2161#define GFX_REPLAY_MODE (1<<11)
2162#define GFX_PSMI_GRANULARITY (1<<10)
2163#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002164#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002165
Dave Gordon4df001d2015-08-12 15:43:42 +01002166#define GFX_FORWARD_VBLANK_MASK (3<<5)
2167#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2168#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2169#define GFX_FORWARD_VBLANK_COND (2<<5)
2170
Daniel Vettera7e806d2012-07-11 16:27:55 +02002171#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302172#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002173#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002175#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2176#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2177#define SCPD0 _MMIO(0x209c) /* 915+ only */
2178#define IER _MMIO(0x20a0)
2179#define IIR _MMIO(0x20a4)
2180#define IMR _MMIO(0x20a8)
2181#define ISR _MMIO(0x20ac)
2182#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002183#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002184#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002185#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2186#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2187#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2188#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2189#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2190#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2191#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302192#define VLV_PCBR_ADDR_SHIFT 12
2193
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002194#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002195#define EIR _MMIO(0x20b0)
2196#define EMR _MMIO(0x20b4)
2197#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002198#define GM45_ERROR_PAGE_TABLE (1<<5)
2199#define GM45_ERROR_MEM_PRIV (1<<4)
2200#define I915_ERROR_PAGE_TABLE (1<<4)
2201#define GM45_ERROR_CP_PRIV (1<<3)
2202#define I915_ERROR_MEMORY_REFRESH (1<<1)
2203#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002204#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002205#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002206#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002207 will not assert AGPBUSY# and will only
2208 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002209#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002210#define INSTPM_TLB_INVALIDATE (1<<9)
2211#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002212#define ACTHD _MMIO(0x20c8)
2213#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002214#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2215#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2216#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002217#define FW_BLC _MMIO(0x20d8)
2218#define FW_BLC2 _MMIO(0x20dc)
2219#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002220#define FW_BLC_SELF_EN_MASK (1<<31)
2221#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2222#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002223#define MM_BURST_LENGTH 0x00700000
2224#define MM_FIFO_WATERMARK 0x0001F000
2225#define LM_BURST_LENGTH 0x00000700
2226#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002227#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002228
2229/* Make render/texture TLB fetches lower priorty than associated data
2230 * fetches. This is not turned on by default
2231 */
2232#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2233
2234/* Isoch request wait on GTT enable (Display A/B/C streams).
2235 * Make isoch requests stall on the TLB update. May cause
2236 * display underruns (test mode only)
2237 */
2238#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2239
2240/* Block grant count for isoch requests when block count is
2241 * set to a finite value.
2242 */
2243#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2244#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2245#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2246#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2247#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2248
2249/* Enable render writes to complete in C2/C3/C4 power states.
2250 * If this isn't enabled, render writes are prevented in low
2251 * power states. That seems bad to me.
2252 */
2253#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2254
2255/* This acknowledges an async flip immediately instead
2256 * of waiting for 2TLB fetches.
2257 */
2258#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2259
2260/* Enables non-sequential data reads through arbiter
2261 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002262#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002263
2264/* Disable FSB snooping of cacheable write cycles from binner/render
2265 * command stream
2266 */
2267#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2268
2269/* Arbiter time slice for non-isoch streams */
2270#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2271#define MI_ARB_TIME_SLICE_1 (0 << 5)
2272#define MI_ARB_TIME_SLICE_2 (1 << 5)
2273#define MI_ARB_TIME_SLICE_4 (2 << 5)
2274#define MI_ARB_TIME_SLICE_6 (3 << 5)
2275#define MI_ARB_TIME_SLICE_8 (4 << 5)
2276#define MI_ARB_TIME_SLICE_10 (5 << 5)
2277#define MI_ARB_TIME_SLICE_14 (6 << 5)
2278#define MI_ARB_TIME_SLICE_16 (7 << 5)
2279
2280/* Low priority grace period page size */
2281#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2282#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2283
2284/* Disable display A/B trickle feed */
2285#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2286
2287/* Set display plane priority */
2288#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2289#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2290
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002291#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002292#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2293#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002295#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002296#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002297#define CM0_IZ_OPT_DISABLE (1<<6)
2298#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002299#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002300#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2301#define CM0_COLOR_EVICT_DISABLE (1<<3)
2302#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2303#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002304#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2305#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002306#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002307#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002308#define ECO_GATING_CX_ONLY (1<<3)
2309#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002310
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002311#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302312#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002313#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002314#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002315#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2316#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002317#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002319#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002320#define GEN6_BLITTER_LOCK_SHIFT 16
2321#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2322
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002323#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002324#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002325#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002326#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002327
Deepak S693d11c2015-01-16 20:42:16 +05302328/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002329#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002330#define CHV_FGT_DISABLE_SS0 (1 << 10)
2331#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302332#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2333#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2334#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2335#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2336#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2337#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2338#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2339#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2340
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002341#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002342#define GEN8_F2_SS_DIS_SHIFT 21
2343#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002344#define GEN8_F2_S_ENA_SHIFT 25
2345#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2346
2347#define GEN9_F2_SS_DIS_SHIFT 20
2348#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2349
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002350#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002351#define GEN8_EU_DIS0_S0_MASK 0xffffff
2352#define GEN8_EU_DIS0_S1_SHIFT 24
2353#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2354
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002355#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002356#define GEN8_EU_DIS1_S1_MASK 0xffff
2357#define GEN8_EU_DIS1_S2_SHIFT 16
2358#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002360#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002361#define GEN8_EU_DIS2_S2_MASK 0xff
2362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002363#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002365#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002366#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2367#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2368#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2369#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002370
Ben Widawskycc609d52013-05-28 19:22:29 -07002371/* On modern GEN architectures interrupt control consists of two sets
2372 * of registers. The first set pertains to the ring generating the
2373 * interrupt. The second control is for the functional block generating the
2374 * interrupt. These are PM, GT, DE, etc.
2375 *
2376 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2377 * GT interrupt bits, so we don't need to duplicate the defines.
2378 *
2379 * These defines should cover us well from SNB->HSW with minor exceptions
2380 * it can also work on ILK.
2381 */
2382#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2383#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2384#define GT_BLT_USER_INTERRUPT (1 << 22)
2385#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2386#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002387#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002388#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002389#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2390#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2391#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2392#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2393#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2394#define GT_RENDER_USER_INTERRUPT (1 << 0)
2395
Ben Widawsky12638c52013-05-28 19:22:31 -07002396#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2397#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2398
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002399#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002400 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002401 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002402
Ben Widawskycc609d52013-05-28 19:22:29 -07002403/* These are all the "old" interrupts */
2404#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002405
2406#define I915_PM_INTERRUPT (1<<31)
2407#define I915_ISP_INTERRUPT (1<<22)
2408#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2409#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002410#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002411#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002412#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2413#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002414#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2415#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002416#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002417#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002418#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002419#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002420#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002421#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002422#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002423#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002424#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002425#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002426#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002427#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002428#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002429#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002430#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2431#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2432#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2433#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2434#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002435#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2436#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002437#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002438#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002439#define I915_USER_INTERRUPT (1<<1)
2440#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002441#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002442
Jerome Anandeef57322017-01-25 04:27:49 +05302443#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2444#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2445
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002446/* DisplayPort Audio w/ LPE */
Takashi Iwai9db13e52017-02-02 11:03:48 +01002447#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2448#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2449
Pierre-Louis Bossartd5d8c3a2017-01-31 14:16:49 -06002450#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2451#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2452#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2453#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2454 _VLV_AUD_PORT_EN_B_DBG, \
2455 _VLV_AUD_PORT_EN_C_DBG, \
2456 _VLV_AUD_PORT_EN_D_DBG)
2457#define VLV_AMP_MUTE (1 << 1)
2458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002459#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002461#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002462#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002463#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002464#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2465#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2466#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2467#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002468#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002469#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2470#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2471#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2472#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2473#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2474#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2475#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2476#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2477
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002478/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002479 * Framebuffer compression (915+ only)
2480 */
2481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002482#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2483#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2484#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002485#define FBC_CTL_EN (1<<31)
2486#define FBC_CTL_PERIODIC (1<<30)
2487#define FBC_CTL_INTERVAL_SHIFT (16)
2488#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002489#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002490#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002491#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002492#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002493#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002494#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002495#define FBC_STAT_COMPRESSING (1<<31)
2496#define FBC_STAT_COMPRESSED (1<<30)
2497#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002498#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002499#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002500#define FBC_CTL_FENCE_DBL (0<<4)
2501#define FBC_CTL_IDLE_IMM (0<<2)
2502#define FBC_CTL_IDLE_FULL (1<<2)
2503#define FBC_CTL_IDLE_LINE (2<<2)
2504#define FBC_CTL_IDLE_DEBUG (3<<2)
2505#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002506#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002507#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2508#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002509
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02002510#define FBC_STATUS2 _MMIO(0x43214)
2511#define IVB_FBC_COMPRESSION_MASK 0x7ff
2512#define BDW_FBC_COMPRESSION_MASK 0xfff
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002513
Jesse Barnes585fb112008-07-29 11:54:06 -07002514#define FBC_LL_SIZE (1536)
2515
Mika Kuoppala44fff992016-06-07 17:19:09 +03002516#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2517#define FBC_LLC_FULLY_OPEN (1<<30)
2518
Jesse Barnes74dff282009-09-14 15:39:40 -07002519/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002520#define DPFC_CB_BASE _MMIO(0x3200)
2521#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002522#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002523#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2524#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002525#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002526#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002527#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002528#define DPFC_SR_EN (1<<10)
2529#define DPFC_CTL_LIMIT_1X (0<<6)
2530#define DPFC_CTL_LIMIT_2X (1<<6)
2531#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002532#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002533#define DPFC_RECOMP_STALL_EN (1<<27)
2534#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2535#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2536#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2537#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002538#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002539#define DPFC_INVAL_SEG_SHIFT (16)
2540#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2541#define DPFC_COMP_SEG_SHIFT (0)
2542#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002543#define DPFC_STATUS2 _MMIO(0x3214)
2544#define DPFC_FENCE_YOFF _MMIO(0x3218)
2545#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002546#define DPFC_HT_MODIFY (1<<31)
2547
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002548/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002549#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2550#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002551#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002552/* The bit 28-8 is reserved */
2553#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002554#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2555#define ILK_DPFC_STATUS _MMIO(0x43210)
2556#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2557#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002558#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002559#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002560#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002561#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002562#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002563
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002564#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002565#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002566#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002567
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002568
Jesse Barnes585fb112008-07-29 11:54:06 -07002569/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002570 * Framebuffer compression for Sandybridge
2571 *
2572 * The following two registers are of type GTTMMADR
2573 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002574#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002575#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002576#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002577
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002578/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002579#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002580
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002581#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002582#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002583
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002584#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002585#define FBC_REND_NUKE (1<<2)
2586#define FBC_REND_CACHE_CLEAN (1<<1)
2587
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002588/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002589 * GPIO regs
2590 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002591#define GPIOA _MMIO(0x5010)
2592#define GPIOB _MMIO(0x5014)
2593#define GPIOC _MMIO(0x5018)
2594#define GPIOD _MMIO(0x501c)
2595#define GPIOE _MMIO(0x5020)
2596#define GPIOF _MMIO(0x5024)
2597#define GPIOG _MMIO(0x5028)
2598#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002599# define GPIO_CLOCK_DIR_MASK (1 << 0)
2600# define GPIO_CLOCK_DIR_IN (0 << 1)
2601# define GPIO_CLOCK_DIR_OUT (1 << 1)
2602# define GPIO_CLOCK_VAL_MASK (1 << 2)
2603# define GPIO_CLOCK_VAL_OUT (1 << 3)
2604# define GPIO_CLOCK_VAL_IN (1 << 4)
2605# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2606# define GPIO_DATA_DIR_MASK (1 << 8)
2607# define GPIO_DATA_DIR_IN (0 << 9)
2608# define GPIO_DATA_DIR_OUT (1 << 9)
2609# define GPIO_DATA_VAL_MASK (1 << 10)
2610# define GPIO_DATA_VAL_OUT (1 << 11)
2611# define GPIO_DATA_VAL_IN (1 << 12)
2612# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002614#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002615#define GMBUS_RATE_100KHZ (0<<8)
2616#define GMBUS_RATE_50KHZ (1<<8)
2617#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2618#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2619#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002620#define GMBUS_PIN_DISABLED 0
2621#define GMBUS_PIN_SSC 1
2622#define GMBUS_PIN_VGADDC 2
2623#define GMBUS_PIN_PANEL 3
2624#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2625#define GMBUS_PIN_DPC 4 /* HDMIC */
2626#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2627#define GMBUS_PIN_DPD 6 /* HDMID */
2628#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002629#define GMBUS_PIN_1_BXT 1
2630#define GMBUS_PIN_2_BXT 2
2631#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002632#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002633#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002634#define GMBUS_SW_CLR_INT (1<<31)
2635#define GMBUS_SW_RDY (1<<30)
2636#define GMBUS_ENT (1<<29) /* enable timeout */
2637#define GMBUS_CYCLE_NONE (0<<25)
2638#define GMBUS_CYCLE_WAIT (1<<25)
2639#define GMBUS_CYCLE_INDEX (2<<25)
2640#define GMBUS_CYCLE_STOP (4<<25)
2641#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002642#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002643#define GMBUS_SLAVE_INDEX_SHIFT 8
2644#define GMBUS_SLAVE_ADDR_SHIFT 1
2645#define GMBUS_SLAVE_READ (1<<0)
2646#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002647#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002648#define GMBUS_INUSE (1<<15)
2649#define GMBUS_HW_WAIT_PHASE (1<<14)
2650#define GMBUS_STALL_TIMEOUT (1<<13)
2651#define GMBUS_INT (1<<12)
2652#define GMBUS_HW_RDY (1<<11)
2653#define GMBUS_SATOER (1<<10)
2654#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002655#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2656#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002657#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2658#define GMBUS_NAK_EN (1<<3)
2659#define GMBUS_IDLE_EN (1<<2)
2660#define GMBUS_HW_WAIT_EN (1<<1)
2661#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002662#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002663#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002664
Jesse Barnes585fb112008-07-29 11:54:06 -07002665/*
2666 * Clock control & power management
2667 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002668#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2669#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2670#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002671#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define VGA0 _MMIO(0x6000)
2674#define VGA1 _MMIO(0x6004)
2675#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002676#define VGA0_PD_P2_DIV_4 (1 << 7)
2677#define VGA0_PD_P1_DIV_2 (1 << 5)
2678#define VGA0_PD_P1_SHIFT 0
2679#define VGA0_PD_P1_MASK (0x1f << 0)
2680#define VGA1_PD_P2_DIV_4 (1 << 15)
2681#define VGA1_PD_P1_DIV_2 (1 << 13)
2682#define VGA1_PD_P1_SHIFT 8
2683#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002684#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002685#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2686#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002687#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002688#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002689#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002690#define DPLL_VGA_MODE_DIS (1 << 28)
2691#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2692#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2693#define DPLL_MODE_MASK (3 << 26)
2694#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2695#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2696#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2697#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2698#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2699#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002700#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002701#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002702#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002703#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2704#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002705#define DPLL_PORTC_READY_MASK (0xf << 4)
2706#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002707
Jesse Barnes585fb112008-07-29 11:54:06 -07002708#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002709
2710/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002711#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002712#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002713#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002714#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002715#define PHY_LDO_DELAY_0NS 0x0
2716#define PHY_LDO_DELAY_200NS 0x1
2717#define PHY_LDO_DELAY_600NS 0x2
2718#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002719#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002720#define PHY_CH_SU_PSR 0x1
2721#define PHY_CH_DEEP_PSR 0x7
2722#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2723#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002724#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002725#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002726#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2727#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002728
Jesse Barnes585fb112008-07-29 11:54:06 -07002729/*
2730 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2731 * this field (only one bit may be set).
2732 */
2733#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2734#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002735#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002736/* i830, required in DVO non-gang */
2737#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2738#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2739#define PLL_REF_INPUT_DREFCLK (0 << 13)
2740#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2741#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2742#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2743#define PLL_REF_INPUT_MASK (3 << 13)
2744#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002745/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002746# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2747# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2748# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2749# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2750# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2751
Jesse Barnes585fb112008-07-29 11:54:06 -07002752/*
2753 * Parallel to Serial Load Pulse phase selection.
2754 * Selects the phase for the 10X DPLL clock for the PCIe
2755 * digital display port. The range is 4 to 13; 10 or more
2756 * is just a flip delay. The default is 6
2757 */
2758#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2759#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2760/*
2761 * SDVO multiplier for 945G/GM. Not used on 965.
2762 */
2763#define SDVO_MULTIPLIER_MASK 0x000000ff
2764#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2765#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002766
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002767#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2768#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2769#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002770#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002771
Jesse Barnes585fb112008-07-29 11:54:06 -07002772/*
2773 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2774 *
2775 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2776 */
2777#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2778#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2779/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2780#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2781#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2782/*
2783 * SDVO/UDI pixel multiplier.
2784 *
2785 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2786 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2787 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2788 * dummy bytes in the datastream at an increased clock rate, with both sides of
2789 * the link knowing how many bytes are fill.
2790 *
2791 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2792 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2793 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2794 * through an SDVO command.
2795 *
2796 * This register field has values of multiplication factor minus 1, with
2797 * a maximum multiplier of 5 for SDVO.
2798 */
2799#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2800#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2801/*
2802 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2803 * This best be set to the default value (3) or the CRT won't work. No,
2804 * I don't entirely understand what this does...
2805 */
2806#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2807#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002808
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002809#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2810
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002811#define _FPA0 0x6040
2812#define _FPA1 0x6044
2813#define _FPB0 0x6048
2814#define _FPB1 0x604c
2815#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2816#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002817#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002818#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002819#define FP_N_DIV_SHIFT 16
2820#define FP_M1_DIV_MASK 0x00003f00
2821#define FP_M1_DIV_SHIFT 8
2822#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002823#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002824#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002825#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002826#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2827#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2828#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2829#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2830#define DPLLB_TEST_N_BYPASS (1 << 19)
2831#define DPLLB_TEST_M_BYPASS (1 << 18)
2832#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2833#define DPLLA_TEST_N_BYPASS (1 << 3)
2834#define DPLLA_TEST_M_BYPASS (1 << 2)
2835#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002836#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002837#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002838#define DSTATE_PLL_D3_OFF (1<<3)
2839#define DSTATE_GFX_CLOCK_GATING (1<<1)
2840#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002841#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002842# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2843# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2844# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2845# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2846# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2847# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2848# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2849# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2850# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2851# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2852# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2853# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2854# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2855# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2856# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2857# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2858# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2859# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2860# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2861# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2862# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2863# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2864# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2865# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2866# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2867# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2868# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2869# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002870/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002871 * This bit must be set on the 830 to prevent hangs when turning off the
2872 * overlay scaler.
2873 */
2874# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2875# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2876# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2877# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2878# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2879
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002880#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002881# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2882# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2883# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2884# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2885# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2886# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2887# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2888# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2889# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002890/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002891# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2892# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2893# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2894# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002895/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002896# define SV_CLOCK_GATE_DISABLE (1 << 0)
2897# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2898# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2899# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2900# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2901# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2902# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2903# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2904# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2905# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2906# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2907# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2908# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2909# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2910# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2911# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2912# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2913# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2914
2915# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002916/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002917# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2918# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2919# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2920# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2921# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2922# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002923/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002924# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2925# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2926# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2927# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2928# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2929# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2930# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2931# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2932# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2933# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2934# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2935# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2936# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2937# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2938# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2939# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2940# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2941# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2942# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002944#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002945#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2946#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2947#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002948
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002949#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002950#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002952#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2953#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002955#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002956#define FW_CSPWRDWNEN (1<<15)
2957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002958#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002959
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002960#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002961#define CDCLK_FREQ_SHIFT 4
2962#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2963#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002965#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002966#define PFI_CREDIT_63 (9 << 28) /* chv only */
2967#define PFI_CREDIT_31 (8 << 28) /* chv only */
2968#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2969#define PFI_CREDIT_RESEND (1 << 27)
2970#define VGA_FAST_MODE_DISABLE (1 << 14)
2971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002972#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002973
Jesse Barnes585fb112008-07-29 11:54:06 -07002974/*
2975 * Palette regs
2976 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002977#define PALETTE_A_OFFSET 0xa000
2978#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002979#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002980#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2981 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002982
Eric Anholt673a3942008-07-30 12:06:12 -07002983/* MCH MMIO space */
2984
2985/*
2986 * MCHBAR mirror.
2987 *
2988 * This mirrors the MCHBAR MMIO space whose location is determined by
2989 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2990 * every way. It is not accessible from the CP register read instructions.
2991 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002992 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2993 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002994 */
2995#define MCHBAR_MIRROR_BASE 0x10000
2996
Yuanhan Liu13982612010-12-15 15:42:31 +08002997#define MCHBAR_MIRROR_BASE_SNB 0x140000
2998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3000#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03003001#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3002#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3003
Chris Wilson3ebecd02013-04-12 19:10:13 +01003004/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003005#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01003006
Ville Syrjälä646b4262014-04-25 20:14:30 +03003007/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003008#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07003009#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3010#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3011#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3012#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3013#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08003014#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01003016#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07003017
Ville Syrjälä646b4262014-04-25 20:14:30 +03003018/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003019#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08003020#define CSHRDDR3CTL_DDR3 (1 << 2)
3021
Ville Syrjälä646b4262014-04-25 20:14:30 +03003022/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003023#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3024#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07003025
Ville Syrjälä646b4262014-04-25 20:14:30 +03003026/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003027#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3028#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3029#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003030#define MAD_DIMM_ECC_MASK (0x3 << 24)
3031#define MAD_DIMM_ECC_OFF (0x0 << 24)
3032#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3033#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3034#define MAD_DIMM_ECC_ON (0x3 << 24)
3035#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3036#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3037#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3038#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3039#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3040#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3041#define MAD_DIMM_A_SELECT (0x1 << 16)
3042/* DIMM sizes are in multiples of 256mb. */
3043#define MAD_DIMM_B_SIZE_SHIFT 8
3044#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3045#define MAD_DIMM_A_SIZE_SHIFT 0
3046#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3047
Ville Syrjälä646b4262014-04-25 20:14:30 +03003048/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003049#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01003050#define MCH_SSKPD_WM0_MASK 0x3f
3051#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003052
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003053#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01003054
Keith Packardb11248d2009-06-11 22:28:56 -07003055/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003056#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003057#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07003058#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3059#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3060#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3061#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3062#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003063/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07003064#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003065#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07003066#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003067#define CLKCFG_MEM_533 (1 << 4)
3068#define CLKCFG_MEM_667 (2 << 4)
3069#define CLKCFG_MEM_800 (3 << 4)
3070#define CLKCFG_MEM_MASK (7 << 4)
3071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003072#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3073#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003075#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003076#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003077#define TR1 _MMIO(0x11006)
3078#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003079#define TSFS_SLOPE_MASK 0x0000ff00
3080#define TSFS_SLOPE_SHIFT 8
3081#define TSFS_INTR_MASK 0x000000ff
3082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003083#define CRSTANDVID _MMIO(0x11100)
3084#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003085#define PXVFREQ_PX_MASK 0x7f000000
3086#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003087#define VIDFREQ_BASE _MMIO(0x11110)
3088#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3089#define VIDFREQ2 _MMIO(0x11114)
3090#define VIDFREQ3 _MMIO(0x11118)
3091#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003092#define VIDFREQ_P0_MASK 0x1f000000
3093#define VIDFREQ_P0_SHIFT 24
3094#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3095#define VIDFREQ_P0_CSCLK_SHIFT 20
3096#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3097#define VIDFREQ_P0_CRCLK_SHIFT 16
3098#define VIDFREQ_P1_MASK 0x00001f00
3099#define VIDFREQ_P1_SHIFT 8
3100#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3101#define VIDFREQ_P1_CSCLK_SHIFT 4
3102#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003103#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3104#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003105#define INTTOEXT_MAP3_SHIFT 24
3106#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3107#define INTTOEXT_MAP2_SHIFT 16
3108#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3109#define INTTOEXT_MAP1_SHIFT 8
3110#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3111#define INTTOEXT_MAP0_SHIFT 0
3112#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003113#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003114#define MEMCTL_CMD_MASK 0xe000
3115#define MEMCTL_CMD_SHIFT 13
3116#define MEMCTL_CMD_RCLK_OFF 0
3117#define MEMCTL_CMD_RCLK_ON 1
3118#define MEMCTL_CMD_CHFREQ 2
3119#define MEMCTL_CMD_CHVID 3
3120#define MEMCTL_CMD_VMMOFF 4
3121#define MEMCTL_CMD_VMMON 5
3122#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3123 when command complete */
3124#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3125#define MEMCTL_FREQ_SHIFT 8
3126#define MEMCTL_SFCAVM (1<<7)
3127#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003128#define MEMIHYST _MMIO(0x1117c)
3129#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003130#define MEMINT_RSEXIT_EN (1<<8)
3131#define MEMINT_CX_SUPR_EN (1<<7)
3132#define MEMINT_CONT_BUSY_EN (1<<6)
3133#define MEMINT_AVG_BUSY_EN (1<<5)
3134#define MEMINT_EVAL_CHG_EN (1<<4)
3135#define MEMINT_MON_IDLE_EN (1<<3)
3136#define MEMINT_UP_EVAL_EN (1<<2)
3137#define MEMINT_DOWN_EVAL_EN (1<<1)
3138#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003139#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003140#define MEM_RSEXIT_MASK 0xc000
3141#define MEM_RSEXIT_SHIFT 14
3142#define MEM_CONT_BUSY_MASK 0x3000
3143#define MEM_CONT_BUSY_SHIFT 12
3144#define MEM_AVG_BUSY_MASK 0x0c00
3145#define MEM_AVG_BUSY_SHIFT 10
3146#define MEM_EVAL_CHG_MASK 0x0300
3147#define MEM_EVAL_BUSY_SHIFT 8
3148#define MEM_MON_IDLE_MASK 0x00c0
3149#define MEM_MON_IDLE_SHIFT 6
3150#define MEM_UP_EVAL_MASK 0x0030
3151#define MEM_UP_EVAL_SHIFT 4
3152#define MEM_DOWN_EVAL_MASK 0x000c
3153#define MEM_DOWN_EVAL_SHIFT 2
3154#define MEM_SW_CMD_MASK 0x0003
3155#define MEM_INT_STEER_GFX 0
3156#define MEM_INT_STEER_CMR 1
3157#define MEM_INT_STEER_SMI 2
3158#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003159#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003160#define MEMINT_RSEXIT (1<<7)
3161#define MEMINT_CONT_BUSY (1<<6)
3162#define MEMINT_AVG_BUSY (1<<5)
3163#define MEMINT_EVAL_CHG (1<<4)
3164#define MEMINT_MON_IDLE (1<<3)
3165#define MEMINT_UP_EVAL (1<<2)
3166#define MEMINT_DOWN_EVAL (1<<1)
3167#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003168#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003169#define MEMMODE_BOOST_EN (1<<31)
3170#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3171#define MEMMODE_BOOST_FREQ_SHIFT 24
3172#define MEMMODE_IDLE_MODE_MASK 0x00030000
3173#define MEMMODE_IDLE_MODE_SHIFT 16
3174#define MEMMODE_IDLE_MODE_EVAL 0
3175#define MEMMODE_IDLE_MODE_CONT 1
3176#define MEMMODE_HWIDLE_EN (1<<15)
3177#define MEMMODE_SWMODE_EN (1<<14)
3178#define MEMMODE_RCLK_GATE (1<<13)
3179#define MEMMODE_HW_UPDATE (1<<12)
3180#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3181#define MEMMODE_FSTART_SHIFT 8
3182#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3183#define MEMMODE_FMAX_SHIFT 4
3184#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003185#define RCBMAXAVG _MMIO(0x1119c)
3186#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003187#define SWMEMCMD_RENDER_OFF (0 << 13)
3188#define SWMEMCMD_RENDER_ON (1 << 13)
3189#define SWMEMCMD_SWFREQ (2 << 13)
3190#define SWMEMCMD_TARVID (3 << 13)
3191#define SWMEMCMD_VRM_OFF (4 << 13)
3192#define SWMEMCMD_VRM_ON (5 << 13)
3193#define CMDSTS (1<<12)
3194#define SFCAVM (1<<11)
3195#define SWFREQ_MASK 0x0380 /* P0-7 */
3196#define SWFREQ_SHIFT 7
3197#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003198#define MEMSTAT_CTG _MMIO(0x111a0)
3199#define RCBMINAVG _MMIO(0x111a0)
3200#define RCUPEI _MMIO(0x111b0)
3201#define RCDNEI _MMIO(0x111b4)
3202#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003203#define RS1EN (1<<31)
3204#define RS2EN (1<<30)
3205#define RS3EN (1<<29)
3206#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3207#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3208#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3209#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3210#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3211#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3212#define RSX_STATUS_MASK (7<<20)
3213#define RSX_STATUS_ON (0<<20)
3214#define RSX_STATUS_RC1 (1<<20)
3215#define RSX_STATUS_RC1E (2<<20)
3216#define RSX_STATUS_RS1 (3<<20)
3217#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3218#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3219#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3220#define RSX_STATUS_RSVD2 (7<<20)
3221#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3222#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3223#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3224#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3225#define RS1CONTSAV_MASK (3<<14)
3226#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3227#define RS1CONTSAV_RSVD (1<<14)
3228#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3229#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3230#define NORMSLEXLAT_MASK (3<<12)
3231#define SLOW_RS123 (0<<12)
3232#define SLOW_RS23 (1<<12)
3233#define SLOW_RS3 (2<<12)
3234#define NORMAL_RS123 (3<<12)
3235#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3236#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3237#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3238#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3239#define RS_CSTATE_MASK (3<<4)
3240#define RS_CSTATE_C367_RS1 (0<<4)
3241#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3242#define RS_CSTATE_RSVD (2<<4)
3243#define RS_CSTATE_C367_RS2 (3<<4)
3244#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3245#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003246#define VIDCTL _MMIO(0x111c0)
3247#define VIDSTS _MMIO(0x111c8)
3248#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3249#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003250#define MEMSTAT_VID_MASK 0x7f00
3251#define MEMSTAT_VID_SHIFT 8
3252#define MEMSTAT_PSTATE_MASK 0x00f8
3253#define MEMSTAT_PSTATE_SHIFT 3
3254#define MEMSTAT_MON_ACTV (1<<2)
3255#define MEMSTAT_SRC_CTL_MASK 0x0003
3256#define MEMSTAT_SRC_CTL_CORE 0
3257#define MEMSTAT_SRC_CTL_TRB 1
3258#define MEMSTAT_SRC_CTL_THM 2
3259#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003260#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3261#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3262#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003263#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003264#define SDEW _MMIO(0x1124c)
3265#define CSIEW0 _MMIO(0x11250)
3266#define CSIEW1 _MMIO(0x11254)
3267#define CSIEW2 _MMIO(0x11258)
3268#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3269#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3270#define MCHAFE _MMIO(0x112c0)
3271#define CSIEC _MMIO(0x112e0)
3272#define DMIEC _MMIO(0x112e4)
3273#define DDREC _MMIO(0x112e8)
3274#define PEG0EC _MMIO(0x112ec)
3275#define PEG1EC _MMIO(0x112f0)
3276#define GFXEC _MMIO(0x112f4)
3277#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3278#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3279#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003280#define ECR_GPFE (1<<31)
3281#define ECR_IMONE (1<<30)
3282#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003283#define OGW0 _MMIO(0x11608)
3284#define OGW1 _MMIO(0x1160c)
3285#define EG0 _MMIO(0x11610)
3286#define EG1 _MMIO(0x11614)
3287#define EG2 _MMIO(0x11618)
3288#define EG3 _MMIO(0x1161c)
3289#define EG4 _MMIO(0x11620)
3290#define EG5 _MMIO(0x11624)
3291#define EG6 _MMIO(0x11628)
3292#define EG7 _MMIO(0x1162c)
3293#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3294#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3295#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003296#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003297#define CSIPLL0 _MMIO(0x12c10)
3298#define DDRMPLL1 _MMIO(0X12c20)
3299#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003301#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003302#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003304#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3305#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3306#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3307#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3308#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003309
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003310/*
3311 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3312 * 8300) freezing up around GPU hangs. Looks as if even
3313 * scheduling/timer interrupts start misbehaving if the RPS
3314 * EI/thresholds are "bad", leading to a very sluggish or even
3315 * frozen machine.
3316 */
3317#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303318#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303319#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05303320#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003321 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303322 INTERVAL_0_833_US(us) : \
3323 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303324 INTERVAL_1_28_US(us))
3325
Akash Goel52530cb2016-04-23 00:05:44 +05303326#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3327#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3328#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3329#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003330 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303331 INTERVAL_0_833_TO_US(interval) : \
3332 INTERVAL_1_33_TO_US(interval)) : \
3333 INTERVAL_1_28_TO_US(interval))
3334
Jesse Barnes585fb112008-07-29 11:54:06 -07003335/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003336 * Logical Context regs
3337 */
Chris Wilsonec62ed32017-02-07 15:24:37 +00003338#define CCID _MMIO(0x2180)
3339#define CCID_EN BIT(0)
3340#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3341#define CCID_EXTENDED_STATE_SAVE BIT(3)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003342/*
3343 * Notes on SNB/IVB/VLV context size:
3344 * - Power context is saved elsewhere (LLC or stolen)
3345 * - Ring/execlist context is saved on SNB, not on IVB
3346 * - Extended context size already includes render context size
3347 * - We always need to follow the extended context size.
3348 * SNB BSpec has comments indicating that we should use the
3349 * render context size instead if execlists are disabled, but
3350 * based on empirical testing that's just nonsense.
3351 * - Pipelined/VF state is saved on SNB/IVB respectively
3352 * - GT1 size just indicates how much of render context
3353 * doesn't need saving on GT1
3354 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003355#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003356#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3357#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3358#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3359#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3360#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003361#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003362 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3363 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003364#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003365#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3366#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3367#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3368#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3369#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3370#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003371#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003372 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky88976442013-11-02 21:07:05 -07003373
Zhi Wangc01fc532016-06-16 08:07:02 -04003374enum {
3375 INTEL_ADVANCED_CONTEXT = 0,
3376 INTEL_LEGACY_32B_CONTEXT,
3377 INTEL_ADVANCED_AD_CONTEXT,
3378 INTEL_LEGACY_64B_CONTEXT
3379};
3380
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003381enum {
3382 FAULT_AND_HANG = 0,
3383 FAULT_AND_HALT, /* Debug only */
3384 FAULT_AND_STREAM,
3385 FAULT_AND_CONTINUE /* Unsupported */
3386};
3387
3388#define GEN8_CTX_VALID (1<<0)
3389#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3390#define GEN8_CTX_FORCE_RESTORE (1<<2)
3391#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3392#define GEN8_CTX_PRIVILEGE (1<<8)
Zhi Wangc01fc532016-06-16 08:07:02 -04003393#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
Zhi Wangc01fc532016-06-16 08:07:02 -04003394
Mika Kuoppala2355cf02017-01-27 15:03:09 +02003395#define GEN8_CTX_ID_SHIFT 32
3396#define GEN8_CTX_ID_WIDTH 21
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003397
3398#define CHV_CLK_CTL1 _MMIO(0x101100)
3399#define VLV_CLK_CTL2 _MMIO(0x101104)
3400#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3401
3402/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003403 * Overlay regs
3404 */
Imre Deakd965e7ac2015-12-01 10:23:52 +02003405
3406#define OVADD _MMIO(0x30000)
3407#define DOVSTA _MMIO(0x30008)
3408#define OC_BUF (0x3<<20)
3409#define OGAMC5 _MMIO(0x30010)
3410#define OGAMC4 _MMIO(0x30014)
3411#define OGAMC3 _MMIO(0x30018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003412#define OGAMC2 _MMIO(0x3001c)
3413#define OGAMC1 _MMIO(0x30020)
3414#define OGAMC0 _MMIO(0x30024)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003415
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003416/*
Shuang He8bf1e9f2013-10-15 18:55:27 +01003417 * GEN9 clock gating regs
Daniel Vetterb4437a42013-10-16 22:55:54 +02003418 */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003419#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3420#define PWM2_GATING_DIS (1 << 14)
3421#define PWM1_GATING_DIS (1 << 13)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003422
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003423/*
3424 * Display engine regs
3425 */
3426
3427/* Pipe A CRC regs */
3428#define _PIPE_CRC_CTL_A 0x60050
Daniel Vetterb4437a42013-10-16 22:55:54 +02003429#define PIPE_CRC_ENABLE (1 << 31)
3430/* ivb+ source selection */
3431#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3432#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3433#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3434/* ilk+ source selection */
3435#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3436#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3437#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3438/* embedded DP port on the north display block, reserved on ivb */
3439#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3440#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
3441/* vlv source selection */
3442#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3443#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3444#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3445/* with DP port the pipe source is invalid */
3446#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3447#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
Daniel Vetter52f843f2013-10-21 17:26:38 +02003448#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003449/* gen3+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003450#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3451#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3452#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3453/* with DP/TV port the pipe source is invalid */
3454#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3455#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003456#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3457#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3458#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3459/* gen2 doesn't have source selection bits */
3460#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003461
3462#define _PIPE_CRC_RES_1_A_IVB 0x60064
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003463#define _PIPE_CRC_RES_2_A_IVB 0x60068
3464#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3465#define _PIPE_CRC_RES_4_A_IVB 0x60070
3466#define _PIPE_CRC_RES_5_A_IVB 0x60074
3467
Shuang He8bf1e9f2013-10-15 18:55:27 +01003468#define _PIPE_CRC_RES_RED_A 0x60060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003469#define _PIPE_CRC_RES_GREEN_A 0x60064
3470#define _PIPE_CRC_RES_BLUE_A 0x60068
3471#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3472#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
3473
3474/* Pipe B CRC regs */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003475#define _PIPE_CRC_RES_1_B_IVB 0x61064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003476#define _PIPE_CRC_RES_2_B_IVB 0x61068
3477#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3478#define _PIPE_CRC_RES_4_B_IVB 0x61070
3479#define _PIPE_CRC_RES_5_B_IVB 0x61074
3480
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003481#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
Jesse Barnes585fb112008-07-29 11:54:06 -07003482#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003483#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3484#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3485#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3486#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3487
3488#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3489#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3490#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3491#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Clint Taylorebb69c92014-09-30 10:30:22 -07003492#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07003493
3494/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003495#define _HTOTAL_A 0x60000
3496#define _HBLANK_A 0x60004
3497#define _HSYNC_A 0x60008
3498#define _VTOTAL_A 0x6000c
3499#define _VBLANK_A 0x60010
3500#define _VSYNC_A 0x60014
3501#define _PIPEASRC 0x6001c
3502#define _BCLRPAT_A 0x60020
3503#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003504#define _PIPE_MULT_A 0x6002c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003505
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003506/* Pipe B timing regs */
3507#define _HTOTAL_B 0x61000
3508#define _HBLANK_B 0x61004
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003509#define _HSYNC_B 0x61008
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003510#define _VTOTAL_B 0x6100c
3511#define _VBLANK_B 0x61010
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003512#define _VSYNC_B 0x61014
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003513#define _PIPEBSRC 0x6101c
3514#define _BCLRPAT_B 0x61020
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003515#define _VSYNCSHIFT_B 0x61028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003516#define _PIPE_MULT_B 0x6102c
3517
3518#define TRANSCODER_A_OFFSET 0x60000
3519#define TRANSCODER_B_OFFSET 0x61000
3520#define TRANSCODER_C_OFFSET 0x62000
3521#define CHV_TRANSCODER_C_OFFSET 0x63000
3522#define TRANSCODER_EDP_OFFSET 0x6f000
3523
3524#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
3525 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 dev_priv->info.display_mmio_offset)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003527
3528#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3529#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3530#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3531#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3532#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3533#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3534#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3535#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3536#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3537#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
3538
3539/* VLV eDP PSR registers */
3540#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003541#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003542#define VLV_EDP_PSR_ENABLE (1<<0)
3543#define VLV_EDP_PSR_RESET (1<<1)
3544#define VLV_EDP_PSR_MODE_MASK (7<<2)
3545#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3546#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3547#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003548#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003549#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3550#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3551#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3552#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3553#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
3554
3555#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3556#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3557#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3558#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3559#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3560#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003561
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003562#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
Ben Widawskyed8546a2013-11-04 22:45:05 -08003563#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
Ville Syrjälä443a3892015-11-11 20:34:15 +02003564#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3565#define VLV_EDP_PSR_CURR_STATE_MASK 7
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566#define VLV_EDP_PSR_DISABLED (0<<0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003567#define VLV_EDP_PSR_INACTIVE (1<<0)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003568#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003569#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3570#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3571#define VLV_EDP_PSR_EXIT (5<<0)
3572#define VLV_EDP_PSR_IN_TRANS (1<<7)
3573#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
3574
3575/* HSW+ eDP PSR registers */
3576#define HSW_EDP_PSR_BASE 0x64800
3577#define BDW_EDP_PSR_BASE 0x6f800
3578#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
3579#define EDP_PSR_ENABLE (1<<31)
3580#define BDW_PSR_SINGLE_FRAME (1<<30)
3581#define EDP_PSR_LINK_STANDBY (1<<27)
3582#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3583#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3584#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3585#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3586#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3587#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3588#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003589#define EDP_PSR_TP1_TP2_SEL (0<<11)
3590#define EDP_PSR_TP1_TP3_SEL (1<<11)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003591#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003592#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003593#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003594#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3595#define EDP_PSR_TP1_TIME_500us (0<<4)
3596#define EDP_PSR_TP1_TIME_100us (1<<4)
3597#define EDP_PSR_TP1_TIME_2500us (2<<4)
3598#define EDP_PSR_TP1_TIME_0us (3<<4)
3599#define EDP_PSR_IDLE_FRAME_SHIFT 0
3600
3601#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3602#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
3603
3604#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
3605#define EDP_PSR_STATUS_STATE_MASK (7<<29)
3606#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3607#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3608#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3609#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3610#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3611#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3612#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3613#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3614#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3615#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003616#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003617#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003618#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003619#define EDP_PSR_STATUS_COUNT_SHIFT 16
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003620#define EDP_PSR_STATUS_COUNT_MASK 0xf
3621#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3622#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3623#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003624#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303625#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3626#define EDP_PSR_STATUS_IDLE_MASK 0xf
3627
3628#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
3629#define EDP_PSR_PERF_CNT_MASK 0xffffff
3630
3631#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303632#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3633#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3634#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3635#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3636#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
3637#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003638
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303639#define EDP_PSR2_CTL _MMIO(0x6f900)
3640#define EDP_PSR2_ENABLE (1<<31)
3641#define EDP_SU_TRACK_ENABLE (1<<30)
3642#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3643#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3644#define EDP_PSR2_TP2_TIME_500 (0<<8)
3645#define EDP_PSR2_TP2_TIME_100 (1<<8)
3646#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3647#define EDP_PSR2_TP2_TIME_50 (3<<8)
3648#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3649#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3650#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3651#define EDP_PSR2_IDLE_MASK 0xf
Nagaraju, Vathsala64332262017-01-13 06:01:24 +05303652#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303653
Nagaraju, Vathsala3fcb0ca2017-01-12 23:30:59 +05303654#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
3655#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05303656#define EDP_PSR2_STATUS_STATE_SHIFT 28
Jesse Barnes585fb112008-07-29 11:54:06 -07003657
3658/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003659#define ADPA _MMIO(0x61100)
3660#define PCH_ADPA _MMIO(0xe1100)
3661#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003662
Jesse Barnes585fb112008-07-29 11:54:06 -07003663#define ADPA_DAC_ENABLE (1<<31)
3664#define ADPA_DAC_DISABLE 0
3665#define ADPA_PIPE_SELECT_MASK (1<<30)
3666#define ADPA_PIPE_A_SELECT 0
3667#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003668#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003669/* CPT uses bits 29:30 for pch transcoder select */
3670#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3671#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3672#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3673#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3674#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3675#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3676#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3677#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3678#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3679#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3680#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3681#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3682#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3683#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3684#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3685#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3686#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3687#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3688#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003689#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3690#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003691#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003692#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003693#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003694#define ADPA_HSYNC_CNTL_ENABLE 0
3695#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3696#define ADPA_VSYNC_ACTIVE_LOW 0
3697#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3698#define ADPA_HSYNC_ACTIVE_LOW 0
3699#define ADPA_DPMS_MASK (~(3<<10))
3700#define ADPA_DPMS_ON (0<<10)
3701#define ADPA_DPMS_SUSPEND (1<<10)
3702#define ADPA_DPMS_STANDBY (2<<10)
3703#define ADPA_DPMS_OFF (3<<10)
3704
Chris Wilson939fe4d2010-10-09 10:33:26 +01003705
Jesse Barnes585fb112008-07-29 11:54:06 -07003706/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003707#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003708#define PORTB_HOTPLUG_INT_EN (1 << 29)
3709#define PORTC_HOTPLUG_INT_EN (1 << 28)
3710#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003711#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3712#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3713#define TV_HOTPLUG_INT_EN (1 << 18)
3714#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003715#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3716 PORTC_HOTPLUG_INT_EN | \
3717 PORTD_HOTPLUG_INT_EN | \
3718 SDVOC_HOTPLUG_INT_EN | \
3719 SDVOB_HOTPLUG_INT_EN | \
3720 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003721#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003722#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3723/* must use period 64 on GM45 according to docs */
3724#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3725#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3726#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3727#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3728#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3729#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3730#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3731#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3732#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3733#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3734#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3735#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003736
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003737#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003738/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003739 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003740 *
3741 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3742 * Please check the detailed lore in the commit message for for experimental
3743 * evidence.
3744 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003745/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3746#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3747#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3748#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3749/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3750#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003751#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003752#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003753#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003754#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3755#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003756#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003757#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3758#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003759#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003760#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3761#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003762/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003763#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3764#define TV_HOTPLUG_INT_STATUS (1 << 10)
3765#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3766#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3767#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3768#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003769#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3770#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3771#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003772#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3773
Chris Wilson084b6122012-05-11 18:01:33 +01003774/* SDVO is different across gen3/4 */
3775#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3776#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003777/*
3778 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3779 * since reality corrobates that they're the same as on gen3. But keep these
3780 * bits here (and the comment!) to help any other lost wanderers back onto the
3781 * right tracks.
3782 */
Chris Wilson084b6122012-05-11 18:01:33 +01003783#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3784#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3785#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3786#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003787#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3788 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3789 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3790 PORTB_HOTPLUG_INT_STATUS | \
3791 PORTC_HOTPLUG_INT_STATUS | \
3792 PORTD_HOTPLUG_INT_STATUS)
3793
Egbert Eiche5868a32013-02-28 04:17:12 -05003794#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3795 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3796 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3797 PORTB_HOTPLUG_INT_STATUS | \
3798 PORTC_HOTPLUG_INT_STATUS | \
3799 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003800
Paulo Zanonic20cd312013-02-19 16:21:45 -03003801/* SDVO and HDMI port control.
3802 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003803#define _GEN3_SDVOB 0x61140
3804#define _GEN3_SDVOC 0x61160
3805#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3806#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003807#define GEN4_HDMIB GEN3_SDVOB
3808#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003809#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3810#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3811#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3812#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003813#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003814#define PCH_HDMIC _MMIO(0xe1150)
3815#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003816
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003817#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003818#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003820#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003821#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3822#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003823#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3824#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3825
Paulo Zanonic20cd312013-02-19 16:21:45 -03003826/* Gen 3 SDVO bits: */
3827#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003828#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3829#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003830#define SDVO_PIPE_B_SELECT (1 << 30)
3831#define SDVO_STALL_SELECT (1 << 29)
3832#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003833/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003834 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003835 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003836 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3837 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003838#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003839#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003840#define SDVO_PHASE_SELECT_MASK (15 << 19)
3841#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3842#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3843#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3844#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3845#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3846#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003847/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003848#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3849 SDVO_INTERRUPT_ENABLE)
3850#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3851
3852/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003853#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003854#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003855#define SDVO_ENCODING_SDVO (0 << 10)
3856#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003857#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3858#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003859#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003860#define SDVO_AUDIO_ENABLE (1 << 6)
3861/* VSYNC/HSYNC bits new with 965, default is to be set */
3862#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3863#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3864
3865/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003866#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003867#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3868
3869/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003870#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3871#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003872
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003873/* CHV SDVO/HDMI bits: */
3874#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3875#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3876
Jesse Barnes585fb112008-07-29 11:54:06 -07003877
3878/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003879#define _DVOA 0x61120
3880#define DVOA _MMIO(_DVOA)
3881#define _DVOB 0x61140
3882#define DVOB _MMIO(_DVOB)
3883#define _DVOC 0x61160
3884#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003885#define DVO_ENABLE (1 << 31)
3886#define DVO_PIPE_B_SELECT (1 << 30)
3887#define DVO_PIPE_STALL_UNUSED (0 << 28)
3888#define DVO_PIPE_STALL (1 << 28)
3889#define DVO_PIPE_STALL_TV (2 << 28)
3890#define DVO_PIPE_STALL_MASK (3 << 28)
3891#define DVO_USE_VGA_SYNC (1 << 15)
3892#define DVO_DATA_ORDER_I740 (0 << 14)
3893#define DVO_DATA_ORDER_FP (1 << 14)
3894#define DVO_VSYNC_DISABLE (1 << 11)
3895#define DVO_HSYNC_DISABLE (1 << 10)
3896#define DVO_VSYNC_TRISTATE (1 << 9)
3897#define DVO_HSYNC_TRISTATE (1 << 8)
3898#define DVO_BORDER_ENABLE (1 << 7)
3899#define DVO_DATA_ORDER_GBRG (1 << 6)
3900#define DVO_DATA_ORDER_RGGB (0 << 6)
3901#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3902#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3903#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3904#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3905#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3906#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3907#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3908#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003909#define DVOA_SRCDIM _MMIO(0x61124)
3910#define DVOB_SRCDIM _MMIO(0x61144)
3911#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003912#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3913#define DVO_SRCDIM_VERTICAL_SHIFT 0
3914
3915/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003916#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003917/*
3918 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3919 * the DPLL semantics change when the LVDS is assigned to that pipe.
3920 */
3921#define LVDS_PORT_EN (1 << 31)
3922/* Selects pipe B for LVDS data. Must be set on pre-965. */
3923#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003924#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003925#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003926/* LVDS dithering flag on 965/g4x platform */
3927#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003928/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3929#define LVDS_VSYNC_POLARITY (1 << 21)
3930#define LVDS_HSYNC_POLARITY (1 << 20)
3931
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003932/* Enable border for unscaled (or aspect-scaled) display */
3933#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003934/*
3935 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3936 * pixel.
3937 */
3938#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3939#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3940#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3941/*
3942 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3943 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3944 * on.
3945 */
3946#define LVDS_A3_POWER_MASK (3 << 6)
3947#define LVDS_A3_POWER_DOWN (0 << 6)
3948#define LVDS_A3_POWER_UP (3 << 6)
3949/*
3950 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3951 * is set.
3952 */
3953#define LVDS_CLKB_POWER_MASK (3 << 4)
3954#define LVDS_CLKB_POWER_DOWN (0 << 4)
3955#define LVDS_CLKB_POWER_UP (3 << 4)
3956/*
3957 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3958 * setting for whether we are in dual-channel mode. The B3 pair will
3959 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3960 */
3961#define LVDS_B0B3_POWER_MASK (3 << 2)
3962#define LVDS_B0B3_POWER_DOWN (0 << 2)
3963#define LVDS_B0B3_POWER_UP (3 << 2)
3964
David Härdeman3c17fe42010-09-24 21:44:32 +02003965/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003966#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003967/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003968 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3969 * of the infoframe structure specified by CEA-861. */
3970#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003971#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003972#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003973/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003974#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003975#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003976#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003977#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003978#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3979#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003980#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003981#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3982#define VIDEO_DIP_SELECT_AVI (0 << 19)
3983#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3984#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003985#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003986#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3987#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3988#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003989#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003990/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003991#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3992#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003993#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003994#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3995#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003996#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003997
Jesse Barnes585fb112008-07-29 11:54:06 -07003998/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03003999#define PPS_BASE 0x61200
4000#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4001#define PCH_PPS_BASE 0xC7200
4002
4003#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4004 PPS_BASE + (reg) + \
4005 (pps_idx) * 0x100)
4006
4007#define _PP_STATUS 0x61200
4008#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4009#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07004010/*
4011 * Indicates that all dependencies of the panel are on:
4012 *
4013 * - PLL enabled
4014 * - pipe enabled
4015 * - LVDS/DVOB/DVOC on
4016 */
Imre Deak44cb7342016-08-10 14:07:29 +03004017#define PP_READY (1 << 30)
4018#define PP_SEQUENCE_NONE (0 << 28)
4019#define PP_SEQUENCE_POWER_UP (1 << 28)
4020#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4021#define PP_SEQUENCE_MASK (3 << 28)
4022#define PP_SEQUENCE_SHIFT 28
4023#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4024#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07004025#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4026#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4027#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4028#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4029#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4030#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4031#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4032#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4033#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004034
4035#define _PP_CONTROL 0x61204
4036#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4037#define PANEL_UNLOCK_REGS (0xabcd << 16)
4038#define PANEL_UNLOCK_MASK (0xffff << 16)
4039#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4040#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4041#define EDP_FORCE_VDD (1 << 3)
4042#define EDP_BLC_ENABLE (1 << 2)
4043#define PANEL_POWER_RESET (1 << 1)
4044#define PANEL_POWER_OFF (0 << 0)
4045#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03004046
4047#define _PP_ON_DELAYS 0x61208
4048#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03004049#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03004050#define PANEL_PORT_SELECT_MASK (3 << 30)
4051#define PANEL_PORT_SELECT_LVDS (0 << 30)
4052#define PANEL_PORT_SELECT_DPA (1 << 30)
4053#define PANEL_PORT_SELECT_DPC (2 << 30)
4054#define PANEL_PORT_SELECT_DPD (3 << 30)
4055#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4056#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4057#define PANEL_POWER_UP_DELAY_SHIFT 16
4058#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4059#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4060
4061#define _PP_OFF_DELAYS 0x6120C
4062#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4063#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4064#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4065#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4066#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4067
4068#define _PP_DIVISOR 0x61210
4069#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4070#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4071#define PP_REFERENCE_DIVIDER_SHIFT 8
4072#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4073#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004074
4075/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004076#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004077#define PFIT_ENABLE (1 << 31)
4078#define PFIT_PIPE_MASK (3 << 29)
4079#define PFIT_PIPE_SHIFT 29
4080#define VERT_INTERP_DISABLE (0 << 10)
4081#define VERT_INTERP_BILINEAR (1 << 10)
4082#define VERT_INTERP_MASK (3 << 10)
4083#define VERT_AUTO_SCALE (1 << 9)
4084#define HORIZ_INTERP_DISABLE (0 << 6)
4085#define HORIZ_INTERP_BILINEAR (1 << 6)
4086#define HORIZ_INTERP_MASK (3 << 6)
4087#define HORIZ_AUTO_SCALE (1 << 5)
4088#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004089#define PFIT_FILTER_FUZZY (0 << 24)
4090#define PFIT_SCALING_AUTO (0 << 26)
4091#define PFIT_SCALING_PROGRAMMED (1 << 26)
4092#define PFIT_SCALING_PILLAR (2 << 26)
4093#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004094#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004095/* Pre-965 */
4096#define PFIT_VERT_SCALE_SHIFT 20
4097#define PFIT_VERT_SCALE_MASK 0xfff00000
4098#define PFIT_HORIZ_SCALE_SHIFT 4
4099#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4100/* 965+ */
4101#define PFIT_VERT_SCALE_SHIFT_965 16
4102#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4103#define PFIT_HORIZ_SCALE_SHIFT_965 0
4104#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4105
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004106#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004107
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004108#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4109#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004110#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4111 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004112
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004113#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4114#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4116 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004117
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004118#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4119#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4121 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004122
Jesse Barnes585fb112008-07-29 11:54:06 -07004123/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004124#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004125#define BLM_PWM_ENABLE (1 << 31)
4126#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4127#define BLM_PIPE_SELECT (1 << 29)
4128#define BLM_PIPE_SELECT_IVB (3 << 29)
4129#define BLM_PIPE_A (0 << 29)
4130#define BLM_PIPE_B (1 << 29)
4131#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004132#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4133#define BLM_TRANSCODER_B BLM_PIPE_B
4134#define BLM_TRANSCODER_C BLM_PIPE_C
4135#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004136#define BLM_PIPE(pipe) ((pipe) << 29)
4137#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4138#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4139#define BLM_PHASE_IN_ENABLE (1 << 25)
4140#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4141#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4142#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4143#define BLM_PHASE_IN_COUNT_SHIFT (8)
4144#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4145#define BLM_PHASE_IN_INCR_SHIFT (0)
4146#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004147#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004148/*
4149 * This is the most significant 15 bits of the number of backlight cycles in a
4150 * complete cycle of the modulated backlight control.
4151 *
4152 * The actual value is this field multiplied by two.
4153 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004154#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4155#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4156#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004157/*
4158 * This is the number of cycles out of the backlight modulation cycle for which
4159 * the backlight is on.
4160 *
4161 * This field must be no greater than the number of cycles in the complete
4162 * backlight modulation cycle.
4163 */
4164#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4165#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004166#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4167#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004169#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004170#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004171
Daniel Vetter7cf41602012-06-05 10:07:09 +02004172/* New registers for PCH-split platforms. Safe where new bits show up, the
4173 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004174#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4175#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004176
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004177#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004178
Daniel Vetter7cf41602012-06-05 10:07:09 +02004179/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4180 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004181#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004182#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004183#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4184#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004185#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004187#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004188#define UTIL_PIN_ENABLE (1 << 31)
4189
Sunil Kamath022e4e52015-09-30 22:34:57 +05304190#define UTIL_PIN_PIPE(x) ((x) << 29)
4191#define UTIL_PIN_PIPE_MASK (3 << 29)
4192#define UTIL_PIN_MODE_PWM (1 << 24)
4193#define UTIL_PIN_MODE_MASK (0xf << 24)
4194#define UTIL_PIN_POLARITY (1 << 22)
4195
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304196/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304197#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304198#define BXT_BLC_PWM_ENABLE (1 << 31)
4199#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304200#define _BXT_BLC_PWM_FREQ1 0xC8254
4201#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304202
Sunil Kamath022e4e52015-09-30 22:34:57 +05304203#define _BXT_BLC_PWM_CTL2 0xC8350
4204#define _BXT_BLC_PWM_FREQ2 0xC8354
4205#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004207#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304208 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004209#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304210 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004211#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304212 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304213
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004215#define PCH_GTC_ENABLE (1 << 31)
4216
Jesse Barnes585fb112008-07-29 11:54:06 -07004217/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004218#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004219/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004220# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004221/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004222# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004223/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004224# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004225/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004226# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004227/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004228# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004229/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004230# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4231# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004232/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004233# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004234/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004235# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004236/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004237# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004238/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004239# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004240/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004241# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004242/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004243# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004244/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004245# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004246/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004247# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004248/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004249# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004251 * Enables a fix for the 915GM only.
4252 *
4253 * Not sure what it does.
4254 */
4255# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004256/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004257# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004258# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004259/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004260# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004261/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004262# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004263/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004264# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004265/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004266# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004267/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004268# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004269/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004270# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004271/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004272# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004273/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004274# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004275/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004276# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004277/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004278 * This test mode forces the DACs to 50% of full output.
4279 *
4280 * This is used for load detection in combination with TVDAC_SENSE_MASK
4281 */
4282# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4283# define TV_TEST_MODE_MASK (7 << 0)
4284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004285#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004286# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004287/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004288 * Reports that DAC state change logic has reported change (RO).
4289 *
4290 * This gets cleared when TV_DAC_STATE_EN is cleared
4291*/
4292# define TVDAC_STATE_CHG (1 << 31)
4293# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004294/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004295# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004296/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004297# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004298/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004299# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004300/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004301 * Enables DAC state detection logic, for load-based TV detection.
4302 *
4303 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4304 * to off, for load detection to work.
4305 */
4306# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004307/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004308# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004309/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004310# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004311/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004312# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004313/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004314# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004315/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004316# define ENC_TVDAC_SLEW_FAST (1 << 6)
4317# define DAC_A_1_3_V (0 << 4)
4318# define DAC_A_1_1_V (1 << 4)
4319# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004320# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004321# define DAC_B_1_3_V (0 << 2)
4322# define DAC_B_1_1_V (1 << 2)
4323# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004324# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004325# define DAC_C_1_3_V (0 << 0)
4326# define DAC_C_1_1_V (1 << 0)
4327# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004328# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004329
Ville Syrjälä646b4262014-04-25 20:14:30 +03004330/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004331 * CSC coefficients are stored in a floating point format with 9 bits of
4332 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4333 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4334 * -1 (0x3) being the only legal negative value.
4335 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004336#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004337# define TV_RY_MASK 0x07ff0000
4338# define TV_RY_SHIFT 16
4339# define TV_GY_MASK 0x00000fff
4340# define TV_GY_SHIFT 0
4341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004342#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004343# define TV_BY_MASK 0x07ff0000
4344# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004345/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004346 * Y attenuation for component video.
4347 *
4348 * Stored in 1.9 fixed point.
4349 */
4350# define TV_AY_MASK 0x000003ff
4351# define TV_AY_SHIFT 0
4352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004353#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004354# define TV_RU_MASK 0x07ff0000
4355# define TV_RU_SHIFT 16
4356# define TV_GU_MASK 0x000007ff
4357# define TV_GU_SHIFT 0
4358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004359#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004360# define TV_BU_MASK 0x07ff0000
4361# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004362/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004363 * U attenuation for component video.
4364 *
4365 * Stored in 1.9 fixed point.
4366 */
4367# define TV_AU_MASK 0x000003ff
4368# define TV_AU_SHIFT 0
4369
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004370#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004371# define TV_RV_MASK 0x0fff0000
4372# define TV_RV_SHIFT 16
4373# define TV_GV_MASK 0x000007ff
4374# define TV_GV_SHIFT 0
4375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004376#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004377# define TV_BV_MASK 0x07ff0000
4378# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004379/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004380 * V attenuation for component video.
4381 *
4382 * Stored in 1.9 fixed point.
4383 */
4384# define TV_AV_MASK 0x000007ff
4385# define TV_AV_SHIFT 0
4386
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004387#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004388/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004389# define TV_BRIGHTNESS_MASK 0xff000000
4390# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004391/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004392# define TV_CONTRAST_MASK 0x00ff0000
4393# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004394/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004395# define TV_SATURATION_MASK 0x0000ff00
4396# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004397/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004398# define TV_HUE_MASK 0x000000ff
4399# define TV_HUE_SHIFT 0
4400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004401#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004402/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004403# define TV_BLACK_LEVEL_MASK 0x01ff0000
4404# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004405/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004406# define TV_BLANK_LEVEL_MASK 0x000001ff
4407# define TV_BLANK_LEVEL_SHIFT 0
4408
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004409#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004410/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004411# define TV_HSYNC_END_MASK 0x1fff0000
4412# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004413/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004414# define TV_HTOTAL_MASK 0x00001fff
4415# define TV_HTOTAL_SHIFT 0
4416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004417#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004418/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004419# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004420/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004421# define TV_HBURST_START_SHIFT 16
4422# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004423/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004424# define TV_HBURST_LEN_SHIFT 0
4425# define TV_HBURST_LEN_MASK 0x0001fff
4426
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004427#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004428/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004429# define TV_HBLANK_END_SHIFT 16
4430# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004431/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004432# define TV_HBLANK_START_SHIFT 0
4433# define TV_HBLANK_START_MASK 0x0001fff
4434
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004435#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004436/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004437# define TV_NBR_END_SHIFT 16
4438# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004439/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004440# define TV_VI_END_F1_SHIFT 8
4441# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004442/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004443# define TV_VI_END_F2_SHIFT 0
4444# define TV_VI_END_F2_MASK 0x0000003f
4445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004446#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004447/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004448# define TV_VSYNC_LEN_MASK 0x07ff0000
4449# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004450/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004451 * number of half lines.
4452 */
4453# define TV_VSYNC_START_F1_MASK 0x00007f00
4454# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004455/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004456 * Offset of the start of vsync in field 2, measured in one less than the
4457 * number of half lines.
4458 */
4459# define TV_VSYNC_START_F2_MASK 0x0000007f
4460# define TV_VSYNC_START_F2_SHIFT 0
4461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004462#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004463/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004464# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004465/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004466# define TV_VEQ_LEN_MASK 0x007f0000
4467# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004468/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004469 * the number of half lines.
4470 */
4471# define TV_VEQ_START_F1_MASK 0x0007f00
4472# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004473/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004474 * Offset of the start of equalization in field 2, measured in one less than
4475 * the number of half lines.
4476 */
4477# define TV_VEQ_START_F2_MASK 0x000007f
4478# define TV_VEQ_START_F2_SHIFT 0
4479
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004480#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004481/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004482 * Offset to start of vertical colorburst, measured in one less than the
4483 * number of lines from vertical start.
4484 */
4485# define TV_VBURST_START_F1_MASK 0x003f0000
4486# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004487/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004488 * Offset to the end of vertical colorburst, measured in one less than the
4489 * number of lines from the start of NBR.
4490 */
4491# define TV_VBURST_END_F1_MASK 0x000000ff
4492# define TV_VBURST_END_F1_SHIFT 0
4493
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004494#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004495/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004496 * Offset to start of vertical colorburst, measured in one less than the
4497 * number of lines from vertical start.
4498 */
4499# define TV_VBURST_START_F2_MASK 0x003f0000
4500# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004501/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004502 * Offset to the end of vertical colorburst, measured in one less than the
4503 * number of lines from the start of NBR.
4504 */
4505# define TV_VBURST_END_F2_MASK 0x000000ff
4506# define TV_VBURST_END_F2_SHIFT 0
4507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004508#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004509/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004510 * Offset to start of vertical colorburst, measured in one less than the
4511 * number of lines from vertical start.
4512 */
4513# define TV_VBURST_START_F3_MASK 0x003f0000
4514# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004515/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004516 * Offset to the end of vertical colorburst, measured in one less than the
4517 * number of lines from the start of NBR.
4518 */
4519# define TV_VBURST_END_F3_MASK 0x000000ff
4520# define TV_VBURST_END_F3_SHIFT 0
4521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004522#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004523/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004524 * Offset to start of vertical colorburst, measured in one less than the
4525 * number of lines from vertical start.
4526 */
4527# define TV_VBURST_START_F4_MASK 0x003f0000
4528# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004529/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004530 * Offset to the end of vertical colorburst, measured in one less than the
4531 * number of lines from the start of NBR.
4532 */
4533# define TV_VBURST_END_F4_MASK 0x000000ff
4534# define TV_VBURST_END_F4_SHIFT 0
4535
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004536#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004537/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004538# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004539/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004540# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004541/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004542# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004543/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004544# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004545/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004546# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004547/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004548# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004549/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004550# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004551/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004552# define TV_BURST_LEVEL_MASK 0x00ff0000
4553# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004554/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004555# define TV_SCDDA1_INC_MASK 0x00000fff
4556# define TV_SCDDA1_INC_SHIFT 0
4557
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004558#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004559/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004560# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4561# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004562/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004563# define TV_SCDDA2_INC_MASK 0x00007fff
4564# define TV_SCDDA2_INC_SHIFT 0
4565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004566#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004567/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004568# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4569# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004570/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004571# define TV_SCDDA3_INC_MASK 0x00007fff
4572# define TV_SCDDA3_INC_SHIFT 0
4573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004574#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004575/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004576# define TV_XPOS_MASK 0x1fff0000
4577# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004578/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004579# define TV_YPOS_MASK 0x00000fff
4580# define TV_YPOS_SHIFT 0
4581
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004582#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004583/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004584# define TV_XSIZE_MASK 0x1fff0000
4585# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004586/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004587 * Vertical size of the display window, measured in pixels.
4588 *
4589 * Must be even for interlaced modes.
4590 */
4591# define TV_YSIZE_MASK 0x00000fff
4592# define TV_YSIZE_SHIFT 0
4593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004594#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004595/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004596 * Enables automatic scaling calculation.
4597 *
4598 * If set, the rest of the registers are ignored, and the calculated values can
4599 * be read back from the register.
4600 */
4601# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004602/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004603 * Disables the vertical filter.
4604 *
4605 * This is required on modes more than 1024 pixels wide */
4606# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004607/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004608# define TV_VADAPT (1 << 28)
4609# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004610/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004611# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004612/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004613# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004614/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004615# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004616/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004617 * Sets the horizontal scaling factor.
4618 *
4619 * This should be the fractional part of the horizontal scaling factor divided
4620 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4621 *
4622 * (src width - 1) / ((oversample * dest width) - 1)
4623 */
4624# define TV_HSCALE_FRAC_MASK 0x00003fff
4625# define TV_HSCALE_FRAC_SHIFT 0
4626
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004627#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004628/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004629 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4630 *
4631 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4632 */
4633# define TV_VSCALE_INT_MASK 0x00038000
4634# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004635/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004636 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4637 *
4638 * \sa TV_VSCALE_INT_MASK
4639 */
4640# define TV_VSCALE_FRAC_MASK 0x00007fff
4641# define TV_VSCALE_FRAC_SHIFT 0
4642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004643#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004644/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004645 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4646 *
4647 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4648 *
4649 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4650 */
4651# define TV_VSCALE_IP_INT_MASK 0x00038000
4652# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004653/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004654 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4655 *
4656 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4657 *
4658 * \sa TV_VSCALE_IP_INT_MASK
4659 */
4660# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4661# define TV_VSCALE_IP_FRAC_SHIFT 0
4662
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004663#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004664# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004665/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004666 * Specifies which field to send the CC data in.
4667 *
4668 * CC data is usually sent in field 0.
4669 */
4670# define TV_CC_FID_MASK (1 << 27)
4671# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004672/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004673# define TV_CC_HOFF_MASK 0x03ff0000
4674# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004675/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004676# define TV_CC_LINE_MASK 0x0000003f
4677# define TV_CC_LINE_SHIFT 0
4678
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004679#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004680# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004681/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004682# define TV_CC_DATA_2_MASK 0x007f0000
4683# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004684/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004685# define TV_CC_DATA_1_MASK 0x0000007f
4686# define TV_CC_DATA_1_SHIFT 0
4687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004688#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4689#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4690#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4691#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004692
Keith Packard040d87f2009-05-30 20:42:33 -07004693/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004694#define DP_A _MMIO(0x64000) /* eDP */
4695#define DP_B _MMIO(0x64100)
4696#define DP_C _MMIO(0x64200)
4697#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004699#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4700#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4701#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004702
Keith Packard040d87f2009-05-30 20:42:33 -07004703#define DP_PORT_EN (1 << 31)
4704#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004705#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004706#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4707#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004708
Keith Packard040d87f2009-05-30 20:42:33 -07004709/* Link training mode - select a suitable mode for each stage */
4710#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4711#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4712#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4713#define DP_LINK_TRAIN_OFF (3 << 28)
4714#define DP_LINK_TRAIN_MASK (3 << 28)
4715#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004716#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4717#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004718
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004719/* CPT Link training mode */
4720#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4721#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4722#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4723#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4724#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4725#define DP_LINK_TRAIN_SHIFT_CPT 8
4726
Keith Packard040d87f2009-05-30 20:42:33 -07004727/* Signal voltages. These are mostly controlled by the other end */
4728#define DP_VOLTAGE_0_4 (0 << 25)
4729#define DP_VOLTAGE_0_6 (1 << 25)
4730#define DP_VOLTAGE_0_8 (2 << 25)
4731#define DP_VOLTAGE_1_2 (3 << 25)
4732#define DP_VOLTAGE_MASK (7 << 25)
4733#define DP_VOLTAGE_SHIFT 25
4734
4735/* Signal pre-emphasis levels, like voltages, the other end tells us what
4736 * they want
4737 */
4738#define DP_PRE_EMPHASIS_0 (0 << 22)
4739#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4740#define DP_PRE_EMPHASIS_6 (2 << 22)
4741#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4742#define DP_PRE_EMPHASIS_MASK (7 << 22)
4743#define DP_PRE_EMPHASIS_SHIFT 22
4744
4745/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004746#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004747#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004748#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004749
4750/* Mystic DPCD version 1.1 special mode */
4751#define DP_ENHANCED_FRAMING (1 << 18)
4752
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004753/* eDP */
4754#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004755#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004756#define DP_PLL_FREQ_MASK (3 << 16)
4757
Ville Syrjälä646b4262014-04-25 20:14:30 +03004758/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004759#define DP_PORT_REVERSAL (1 << 15)
4760
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004761/* eDP */
4762#define DP_PLL_ENABLE (1 << 14)
4763
Ville Syrjälä646b4262014-04-25 20:14:30 +03004764/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004765#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4766
4767#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004768#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004769
Ville Syrjälä646b4262014-04-25 20:14:30 +03004770/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004771#define DP_COLOR_RANGE_16_235 (1 << 8)
4772
Ville Syrjälä646b4262014-04-25 20:14:30 +03004773/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004774#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4775
Ville Syrjälä646b4262014-04-25 20:14:30 +03004776/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004777#define DP_SYNC_VS_HIGH (1 << 4)
4778#define DP_SYNC_HS_HIGH (1 << 3)
4779
Ville Syrjälä646b4262014-04-25 20:14:30 +03004780/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004781#define DP_DETECTED (1 << 2)
4782
Ville Syrjälä646b4262014-04-25 20:14:30 +03004783/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004784 * signal sink for DDC etc. Max packet size supported
4785 * is 20 bytes in each direction, hence the 5 fixed
4786 * data registers
4787 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004788#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4789#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4790#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4791#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4792#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4793#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004794
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004795#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4796#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4797#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4798#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4799#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4800#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004801
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004802#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4803#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4804#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4805#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4806#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4807#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004808
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004809#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4810#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4811#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4812#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4813#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4814#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004815
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004816#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4817#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004818
4819#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4820#define DP_AUX_CH_CTL_DONE (1 << 30)
4821#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4822#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4823#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4824#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4825#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4826#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4827#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4828#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4829#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4830#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4831#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4832#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4833#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4834#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4835#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4836#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4837#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4838#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4839#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304840#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4841#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4842#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004843#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304844#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004845#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004846
4847/*
4848 * Computing GMCH M and N values for the Display Port link
4849 *
4850 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4851 *
4852 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4853 *
4854 * The GMCH value is used internally
4855 *
4856 * bytes_per_pixel is the number of bytes coming out of the plane,
4857 * which is after the LUTs, so we want the bytes for our color format.
4858 * For our current usage, this is always 3, one byte for R, G and B.
4859 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004860#define _PIPEA_DATA_M_G4X 0x70050
4861#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004862
4863/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004864#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004865#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004866#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004867
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004868#define DATA_LINK_M_N_MASK (0xffffff)
4869#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004870
Daniel Vettere3b95f12013-05-03 11:49:49 +02004871#define _PIPEA_DATA_N_G4X 0x70054
4872#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004873#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4874
4875/*
4876 * Computing Link M and N values for the Display Port link
4877 *
4878 * Link M / N = pixel_clock / ls_clk
4879 *
4880 * (the DP spec calls pixel_clock the 'strm_clk')
4881 *
4882 * The Link value is transmitted in the Main Stream
4883 * Attributes and VB-ID.
4884 */
4885
Daniel Vettere3b95f12013-05-03 11:49:49 +02004886#define _PIPEA_LINK_M_G4X 0x70060
4887#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004888#define PIPEA_DP_LINK_M_MASK (0xffffff)
4889
Daniel Vettere3b95f12013-05-03 11:49:49 +02004890#define _PIPEA_LINK_N_G4X 0x70064
4891#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004892#define PIPEA_DP_LINK_N_MASK (0xffffff)
4893
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004894#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4895#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4896#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4897#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004898
Jesse Barnes585fb112008-07-29 11:54:06 -07004899/* Display & cursor control */
4900
4901/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004902#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004903#define DSL_LINEMASK_GEN2 0x00000fff
4904#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004905#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004906#define PIPECONF_ENABLE (1<<31)
4907#define PIPECONF_DISABLE 0
4908#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004909#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004910#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004911#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004912#define PIPECONF_SINGLE_WIDE 0
4913#define PIPECONF_PIPE_UNLOCKED 0
4914#define PIPECONF_PIPE_LOCKED (1<<25)
4915#define PIPECONF_PALETTE 0
4916#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004917#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004918#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004919#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004920/* Note that pre-gen3 does not support interlaced display directly. Panel
4921 * fitting must be disabled on pre-ilk for interlaced. */
4922#define PIPECONF_PROGRESSIVE (0 << 21)
4923#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4924#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4925#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4926#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4927/* Ironlake and later have a complete new set of values for interlaced. PFIT
4928 * means panel fitter required, PF means progressive fetch, DBL means power
4929 * saving pixel doubling. */
4930#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4931#define PIPECONF_INTERLACED_ILK (3 << 21)
4932#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4933#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004934#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304935#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004936#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304937#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004938#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004939#define PIPECONF_BPC_MASK (0x7 << 5)
4940#define PIPECONF_8BPC (0<<5)
4941#define PIPECONF_10BPC (1<<5)
4942#define PIPECONF_6BPC (2<<5)
4943#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004944#define PIPECONF_DITHER_EN (1<<4)
4945#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4946#define PIPECONF_DITHER_TYPE_SP (0<<2)
4947#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4948#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4949#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004950#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004951#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004952#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004953#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4954#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004955#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004956#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004957#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004958#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4959#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4960#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4961#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004962#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004963#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4964#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4965#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004966#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004967#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004968#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4969#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004970#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004971#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004972#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004973#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004974#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4975#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004976#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4977#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004978#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004979#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004980#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004981#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4982#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4983#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4984#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004985#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004986#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004987#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4988#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004989#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004990#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004991#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4992#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004993#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004994#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004995#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004996#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4997
Imre Deak755e9012014-02-10 18:42:47 +02004998#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4999#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03005001#define PIPE_A_OFFSET 0x70000
5002#define PIPE_B_OFFSET 0x71000
5003#define PIPE_C_OFFSET 0x72000
5004#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005005/*
5006 * There's actually no pipe EDP. Some pipe registers have
5007 * simply shifted from the pipe to the transcoder, while
5008 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5009 * to access such registers in transcoder EDP.
5010 */
5011#define PIPE_EDP_OFFSET 0x7f000
5012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005013#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005014 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5015 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005017#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5018#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5019#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5020#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5021#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01005022
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005023#define _PIPE_MISC_A 0x70030
5024#define _PIPE_MISC_B 0x71030
5025#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5026#define PIPEMISC_DITHER_8_BPC (0<<5)
5027#define PIPEMISC_DITHER_10_BPC (1<<5)
5028#define PIPEMISC_DITHER_6_BPC (2<<5)
5029#define PIPEMISC_DITHER_12_BPC (3<<5)
5030#define PIPEMISC_DITHER_ENABLE (1<<4)
5031#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5032#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005033#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07005034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005035#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07005036#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005037#define PIPEB_HLINE_INT_EN (1<<28)
5038#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02005039#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5040#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5041#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005042#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07005043#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005044#define PIPEA_HLINE_INT_EN (1<<20)
5045#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02005046#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5047#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005048#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03005049#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5050#define PIPEC_HLINE_INT_EN (1<<12)
5051#define PIPEC_VBLANK_INT_EN (1<<11)
5052#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5053#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5054#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005055
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005056#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005057#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5058#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5059#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5060#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005061#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5062#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5063#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5064#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5065#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5066#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5067#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5068#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5069#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005070#define DPINVGTT_EN_MASK_CHV 0xfff0000
5071#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5072#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5073#define PLANEC_INVALID_GTT_STATUS (1<<9)
5074#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005075#define CURSORB_INVALID_GTT_STATUS (1<<7)
5076#define CURSORA_INVALID_GTT_STATUS (1<<6)
5077#define SPRITED_INVALID_GTT_STATUS (1<<5)
5078#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5079#define PLANEB_INVALID_GTT_STATUS (1<<3)
5080#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5081#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5082#define PLANEA_INVALID_GTT_STATUS (1<<0)
5083#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005084#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005086#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005087#define DSPARB_CSTART_MASK (0x7f << 7)
5088#define DSPARB_CSTART_SHIFT 7
5089#define DSPARB_BSTART_MASK (0x7f)
5090#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005091#define DSPARB_BEND_SHIFT 9 /* on 855 */
5092#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005093#define DSPARB_SPRITEA_SHIFT_VLV 0
5094#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5095#define DSPARB_SPRITEB_SHIFT_VLV 8
5096#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5097#define DSPARB_SPRITEC_SHIFT_VLV 16
5098#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5099#define DSPARB_SPRITED_SHIFT_VLV 24
5100#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005101#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005102#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5103#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5104#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5105#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5106#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5107#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5108#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5109#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5110#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5111#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5112#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5113#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005114#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005115#define DSPARB_SPRITEE_SHIFT_VLV 0
5116#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5117#define DSPARB_SPRITEF_SHIFT_VLV 8
5118#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005119
Ville Syrjälä0a560672014-06-11 16:51:18 +03005120/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005121#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005122#define DSPFW_SR_SHIFT 23
5123#define DSPFW_SR_MASK (0x1ff<<23)
5124#define DSPFW_CURSORB_SHIFT 16
5125#define DSPFW_CURSORB_MASK (0x3f<<16)
5126#define DSPFW_PLANEB_SHIFT 8
5127#define DSPFW_PLANEB_MASK (0x7f<<8)
5128#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5129#define DSPFW_PLANEA_SHIFT 0
5130#define DSPFW_PLANEA_MASK (0x7f<<0)
5131#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005132#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005133#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5134#define DSPFW_FBC_SR_SHIFT 28
5135#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5136#define DSPFW_FBC_HPLL_SR_SHIFT 24
5137#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5138#define DSPFW_SPRITEB_SHIFT (16)
5139#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5140#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5141#define DSPFW_CURSORA_SHIFT 8
5142#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005143#define DSPFW_PLANEC_OLD_SHIFT 0
5144#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005145#define DSPFW_SPRITEA_SHIFT 0
5146#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5147#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005148#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005149#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005150#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005151#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005152#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5153#define DSPFW_HPLL_CURSOR_SHIFT 16
5154#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005155#define DSPFW_HPLL_SR_SHIFT 0
5156#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5157
5158/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005159#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005160#define DSPFW_SPRITEB_WM1_SHIFT 16
5161#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5162#define DSPFW_CURSORA_WM1_SHIFT 8
5163#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5164#define DSPFW_SPRITEA_WM1_SHIFT 0
5165#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005166#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005167#define DSPFW_PLANEB_WM1_SHIFT 24
5168#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5169#define DSPFW_PLANEA_WM1_SHIFT 16
5170#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5171#define DSPFW_CURSORB_WM1_SHIFT 8
5172#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5173#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5174#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005175#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005176#define DSPFW_SR_WM1_SHIFT 0
5177#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005178#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5179#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005180#define DSPFW_SPRITED_WM1_SHIFT 24
5181#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5182#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005183#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005184#define DSPFW_SPRITEC_WM1_SHIFT 8
5185#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5186#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005187#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005188#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005189#define DSPFW_SPRITEF_WM1_SHIFT 24
5190#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5191#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005192#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005193#define DSPFW_SPRITEE_WM1_SHIFT 8
5194#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5195#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005196#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005197#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005198#define DSPFW_PLANEC_WM1_SHIFT 24
5199#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5200#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005201#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005202#define DSPFW_CURSORC_WM1_SHIFT 8
5203#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5204#define DSPFW_CURSORC_SHIFT 0
5205#define DSPFW_CURSORC_MASK (0x3f<<0)
5206
5207/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005208#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005209#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005210#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005211#define DSPFW_SPRITEF_HI_SHIFT 23
5212#define DSPFW_SPRITEF_HI_MASK (1<<23)
5213#define DSPFW_SPRITEE_HI_SHIFT 22
5214#define DSPFW_SPRITEE_HI_MASK (1<<22)
5215#define DSPFW_PLANEC_HI_SHIFT 21
5216#define DSPFW_PLANEC_HI_MASK (1<<21)
5217#define DSPFW_SPRITED_HI_SHIFT 20
5218#define DSPFW_SPRITED_HI_MASK (1<<20)
5219#define DSPFW_SPRITEC_HI_SHIFT 16
5220#define DSPFW_SPRITEC_HI_MASK (1<<16)
5221#define DSPFW_PLANEB_HI_SHIFT 12
5222#define DSPFW_PLANEB_HI_MASK (1<<12)
5223#define DSPFW_SPRITEB_HI_SHIFT 8
5224#define DSPFW_SPRITEB_HI_MASK (1<<8)
5225#define DSPFW_SPRITEA_HI_SHIFT 4
5226#define DSPFW_SPRITEA_HI_MASK (1<<4)
5227#define DSPFW_PLANEA_HI_SHIFT 0
5228#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005229#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005230#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005231#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005232#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5233#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5234#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5235#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5236#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5237#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5238#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5239#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5240#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5241#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5242#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5243#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5244#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5245#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5246#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5247#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5248#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5249#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005250
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005251/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005252#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005253#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305254#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005255#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005256#define DDL_PRECISION_HIGH (1<<7)
5257#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305258#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005260#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005261#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005262#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005263
Ville Syrjäläc2317752016-03-15 16:39:56 +02005264#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5265#define CBR_DPLLBMD_PIPE_C (1<<29)
5266#define CBR_DPLLBMD_PIPE_B (1<<18)
5267
Shaohua Li7662c8b2009-06-26 11:23:55 +08005268/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005269#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005270#define I915_FIFO_LINE_SIZE 64
5271#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005272
Jesse Barnesceb04242012-03-28 13:39:22 -07005273#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005274#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005275#define I965_FIFO_SIZE 512
5276#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005277#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005278#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005279#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005280
Jesse Barnesceb04242012-03-28 13:39:22 -07005281#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005282#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005283#define I915_MAX_WM 0x3f
5284
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005285#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5286#define PINEVIEW_FIFO_LINE_SIZE 64
5287#define PINEVIEW_MAX_WM 0x1ff
5288#define PINEVIEW_DFT_WM 0x3f
5289#define PINEVIEW_DFT_HPLLOFF_WM 0
5290#define PINEVIEW_GUARD_WM 10
5291#define PINEVIEW_CURSOR_FIFO 64
5292#define PINEVIEW_CURSOR_MAX_WM 0x3f
5293#define PINEVIEW_CURSOR_DFT_WM 0
5294#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005295
Jesse Barnesceb04242012-03-28 13:39:22 -07005296#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005297#define I965_CURSOR_FIFO 64
5298#define I965_CURSOR_MAX_WM 32
5299#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005300
Pradeep Bhatfae12672014-11-04 17:06:39 +00005301/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005302#define _CUR_WM_A_0 0x70140
5303#define _CUR_WM_B_0 0x71140
5304#define _PLANE_WM_1_A_0 0x70240
5305#define _PLANE_WM_1_B_0 0x71240
5306#define _PLANE_WM_2_A_0 0x70340
5307#define _PLANE_WM_2_B_0 0x71340
5308#define _PLANE_WM_TRANS_1_A_0 0x70268
5309#define _PLANE_WM_TRANS_1_B_0 0x71268
5310#define _PLANE_WM_TRANS_2_A_0 0x70368
5311#define _PLANE_WM_TRANS_2_B_0 0x71368
5312#define _CUR_WM_TRANS_A_0 0x70168
5313#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005314#define PLANE_WM_EN (1 << 31)
5315#define PLANE_WM_LINES_SHIFT 14
5316#define PLANE_WM_LINES_MASK 0x1f
5317#define PLANE_WM_BLOCKS_MASK 0x3ff
5318
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005319#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005320#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5321#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005322
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005323#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5324#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005325#define _PLANE_WM_BASE(pipe, plane) \
5326 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5327#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005328 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005329#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005330 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005331#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005332 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005333#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005334 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005335
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005336/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005337#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005338#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005339#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005340#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005341#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005342#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005343
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005344#define WM0_PIPEB_ILK _MMIO(0x45104)
5345#define WM0_PIPEC_IVB _MMIO(0x45200)
5346#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005347#define WM1_LP_SR_EN (1<<31)
5348#define WM1_LP_LATENCY_SHIFT 24
5349#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005350#define WM1_LP_FBC_MASK (0xf<<20)
5351#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005352#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005353#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005354#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005355#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005356#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005357#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005358#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005359#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005360#define WM1S_LP_ILK _MMIO(0x45120)
5361#define WM2S_LP_IVB _MMIO(0x45124)
5362#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005363#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005364
Paulo Zanonicca32e92013-05-31 11:45:06 -03005365#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5366 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5367 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5368
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005369/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005370#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005371#define MLTR_WM1_SHIFT 0
5372#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005373/* the unit of memory self-refresh latency time is 0.5us */
5374#define ILK_SRLT_MASK 0x3f
5375
Yuanhan Liu13982612010-12-15 15:42:31 +08005376
5377/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005378#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005379#define SSKPD_WM_MASK 0x3f
5380#define SSKPD_WM0_SHIFT 0
5381#define SSKPD_WM1_SHIFT 8
5382#define SSKPD_WM2_SHIFT 16
5383#define SSKPD_WM3_SHIFT 24
5384
Jesse Barnes585fb112008-07-29 11:54:06 -07005385/*
5386 * The two pipe frame counter registers are not synchronized, so
5387 * reading a stable value is somewhat tricky. The following code
5388 * should work:
5389 *
5390 * do {
5391 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5392 * PIPE_FRAME_HIGH_SHIFT;
5393 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5394 * PIPE_FRAME_LOW_SHIFT);
5395 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5396 * PIPE_FRAME_HIGH_SHIFT);
5397 * } while (high1 != high2);
5398 * frame = (high1 << 8) | low1;
5399 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005400#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005401#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5402#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005403#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005404#define PIPE_FRAME_LOW_MASK 0xff000000
5405#define PIPE_FRAME_LOW_SHIFT 24
5406#define PIPE_PIXEL_MASK 0x00ffffff
5407#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005408/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005409#define _PIPEA_FRMCOUNT_G4X 0x70040
5410#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005411#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5412#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005413
5414/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005415#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005416/* Old style CUR*CNTR flags (desktop 8xx) */
5417#define CURSOR_ENABLE 0x80000000
5418#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005419#define CURSOR_STRIDE_SHIFT 28
5420#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005421#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005422#define CURSOR_FORMAT_SHIFT 24
5423#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5424#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5425#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5426#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5427#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5428#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5429/* New style CUR*CNTR flags */
5430#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005431#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305432#define CURSOR_MODE_128_32B_AX 0x02
5433#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005434#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305435#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5436#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005437#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04005438#define MCURSOR_PIPE_SELECT (1 << 28)
5439#define MCURSOR_PIPE_A 0x00
5440#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005441#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005442#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005443#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005444#define _CURABASE 0x70084
5445#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005446#define CURSOR_POS_MASK 0x007FF
5447#define CURSOR_POS_SIGN 0x8000
5448#define CURSOR_X_SHIFT 0
5449#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005450#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005451#define _CURBCNTR 0x700c0
5452#define _CURBBASE 0x700c4
5453#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005454
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005455#define _CURBCNTR_IVB 0x71080
5456#define _CURBBASE_IVB 0x71084
5457#define _CURBPOS_IVB 0x71088
5458
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005459#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005460 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5461 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005462
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005463#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5464#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5465#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5466
5467#define CURSOR_A_OFFSET 0x70080
5468#define CURSOR_B_OFFSET 0x700c0
5469#define CHV_CURSOR_C_OFFSET 0x700e0
5470#define IVB_CURSOR_B_OFFSET 0x71080
5471#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005472
Jesse Barnes585fb112008-07-29 11:54:06 -07005473/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005474#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005475#define DISPLAY_PLANE_ENABLE (1<<31)
5476#define DISPLAY_PLANE_DISABLE 0
5477#define DISPPLANE_GAMMA_ENABLE (1<<30)
5478#define DISPPLANE_GAMMA_DISABLE 0
5479#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005480#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005481#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005482#define DISPPLANE_BGRA555 (0x3<<26)
5483#define DISPPLANE_BGRX555 (0x4<<26)
5484#define DISPPLANE_BGRX565 (0x5<<26)
5485#define DISPPLANE_BGRX888 (0x6<<26)
5486#define DISPPLANE_BGRA888 (0x7<<26)
5487#define DISPPLANE_RGBX101010 (0x8<<26)
5488#define DISPPLANE_RGBA101010 (0x9<<26)
5489#define DISPPLANE_BGRX101010 (0xa<<26)
5490#define DISPPLANE_RGBX161616 (0xc<<26)
5491#define DISPPLANE_RGBX888 (0xe<<26)
5492#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005493#define DISPPLANE_STEREO_ENABLE (1<<25)
5494#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005495#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005496#define DISPPLANE_SEL_PIPE_SHIFT 24
5497#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005498#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005499#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005500#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5501#define DISPPLANE_SRC_KEY_DISABLE 0
5502#define DISPPLANE_LINE_DOUBLE (1<<20)
5503#define DISPPLANE_NO_LINE_DOUBLE 0
5504#define DISPPLANE_STEREO_POLARITY_FIRST 0
5505#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005506#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5507#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005508#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005509#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005510#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005511#define _DSPAADDR 0x70184
5512#define _DSPASTRIDE 0x70188
5513#define _DSPAPOS 0x7018C /* reserved */
5514#define _DSPASIZE 0x70190
5515#define _DSPASURF 0x7019C /* 965+ only */
5516#define _DSPATILEOFF 0x701A4 /* 965+ only */
5517#define _DSPAOFFSET 0x701A4 /* HSW */
5518#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005520#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5521#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5522#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5523#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5524#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5525#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5526#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5527#define DSPLINOFF(plane) DSPADDR(plane)
5528#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5529#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005530
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005531/* CHV pipe B blender and primary plane */
5532#define _CHV_BLEND_A 0x60a00
5533#define CHV_BLEND_LEGACY (0<<30)
5534#define CHV_BLEND_ANDROID (1<<30)
5535#define CHV_BLEND_MPO (2<<30)
5536#define CHV_BLEND_MASK (3<<30)
5537#define _CHV_CANVAS_A 0x60a04
5538#define _PRIMPOS_A 0x60a08
5539#define _PRIMSIZE_A 0x60a0c
5540#define _PRIMCNSTALPHA_A 0x60a10
5541#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005543#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5544#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5545#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5546#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5547#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005548
Armin Reese446f2542012-03-30 16:20:16 -07005549/* Display/Sprite base address macros */
5550#define DISP_BASEADDR_MASK (0xfffff000)
5551#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5552#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005553
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005554/*
5555 * VBIOS flags
5556 * gen2:
5557 * [00:06] alm,mgm
5558 * [10:16] all
5559 * [30:32] alm,mgm
5560 * gen3+:
5561 * [00:0f] all
5562 * [10:1f] all
5563 * [30:32] all
5564 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005565#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5566#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5567#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5568#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005569
5570/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005571#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5572#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5573#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005574#define _PIPEBFRAMEHIGH 0x71040
5575#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005576#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5577#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005578
Jesse Barnes585fb112008-07-29 11:54:06 -07005579
5580/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005581#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005582#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5583#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5584#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5585#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005586#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5587#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5588#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5589#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5590#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5591#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5592#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5593#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005594
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005595/* Sprite A control */
5596#define _DVSACNTR 0x72180
5597#define DVS_ENABLE (1<<31)
5598#define DVS_GAMMA_ENABLE (1<<30)
5599#define DVS_PIXFORMAT_MASK (3<<25)
5600#define DVS_FORMAT_YUV422 (0<<25)
5601#define DVS_FORMAT_RGBX101010 (1<<25)
5602#define DVS_FORMAT_RGBX888 (2<<25)
5603#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005604#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005605#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005606#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005607#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5608#define DVS_YUV_ORDER_YUYV (0<<16)
5609#define DVS_YUV_ORDER_UYVY (1<<16)
5610#define DVS_YUV_ORDER_YVYU (2<<16)
5611#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305612#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005613#define DVS_DEST_KEY (1<<2)
5614#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5615#define DVS_TILED (1<<10)
5616#define _DVSALINOFF 0x72184
5617#define _DVSASTRIDE 0x72188
5618#define _DVSAPOS 0x7218c
5619#define _DVSASIZE 0x72190
5620#define _DVSAKEYVAL 0x72194
5621#define _DVSAKEYMSK 0x72198
5622#define _DVSASURF 0x7219c
5623#define _DVSAKEYMAXVAL 0x721a0
5624#define _DVSATILEOFF 0x721a4
5625#define _DVSASURFLIVE 0x721ac
5626#define _DVSASCALE 0x72204
5627#define DVS_SCALE_ENABLE (1<<31)
5628#define DVS_FILTER_MASK (3<<29)
5629#define DVS_FILTER_MEDIUM (0<<29)
5630#define DVS_FILTER_ENHANCING (1<<29)
5631#define DVS_FILTER_SOFTENING (2<<29)
5632#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5633#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5634#define _DVSAGAMC 0x72300
5635
5636#define _DVSBCNTR 0x73180
5637#define _DVSBLINOFF 0x73184
5638#define _DVSBSTRIDE 0x73188
5639#define _DVSBPOS 0x7318c
5640#define _DVSBSIZE 0x73190
5641#define _DVSBKEYVAL 0x73194
5642#define _DVSBKEYMSK 0x73198
5643#define _DVSBSURF 0x7319c
5644#define _DVSBKEYMAXVAL 0x731a0
5645#define _DVSBTILEOFF 0x731a4
5646#define _DVSBSURFLIVE 0x731ac
5647#define _DVSBSCALE 0x73204
5648#define _DVSBGAMC 0x73300
5649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005650#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5651#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5652#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5653#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5654#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5655#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5656#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5657#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5658#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5659#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5660#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5661#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005662
5663#define _SPRA_CTL 0x70280
5664#define SPRITE_ENABLE (1<<31)
5665#define SPRITE_GAMMA_ENABLE (1<<30)
5666#define SPRITE_PIXFORMAT_MASK (7<<25)
5667#define SPRITE_FORMAT_YUV422 (0<<25)
5668#define SPRITE_FORMAT_RGBX101010 (1<<25)
5669#define SPRITE_FORMAT_RGBX888 (2<<25)
5670#define SPRITE_FORMAT_RGBX161616 (3<<25)
5671#define SPRITE_FORMAT_YUV444 (4<<25)
5672#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005673#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005674#define SPRITE_SOURCE_KEY (1<<22)
5675#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5676#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5677#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5678#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5679#define SPRITE_YUV_ORDER_YUYV (0<<16)
5680#define SPRITE_YUV_ORDER_UYVY (1<<16)
5681#define SPRITE_YUV_ORDER_YVYU (2<<16)
5682#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305683#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005684#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5685#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5686#define SPRITE_TILED (1<<10)
5687#define SPRITE_DEST_KEY (1<<2)
5688#define _SPRA_LINOFF 0x70284
5689#define _SPRA_STRIDE 0x70288
5690#define _SPRA_POS 0x7028c
5691#define _SPRA_SIZE 0x70290
5692#define _SPRA_KEYVAL 0x70294
5693#define _SPRA_KEYMSK 0x70298
5694#define _SPRA_SURF 0x7029c
5695#define _SPRA_KEYMAX 0x702a0
5696#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005697#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005698#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005699#define _SPRA_SCALE 0x70304
5700#define SPRITE_SCALE_ENABLE (1<<31)
5701#define SPRITE_FILTER_MASK (3<<29)
5702#define SPRITE_FILTER_MEDIUM (0<<29)
5703#define SPRITE_FILTER_ENHANCING (1<<29)
5704#define SPRITE_FILTER_SOFTENING (2<<29)
5705#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5706#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5707#define _SPRA_GAMC 0x70400
5708
5709#define _SPRB_CTL 0x71280
5710#define _SPRB_LINOFF 0x71284
5711#define _SPRB_STRIDE 0x71288
5712#define _SPRB_POS 0x7128c
5713#define _SPRB_SIZE 0x71290
5714#define _SPRB_KEYVAL 0x71294
5715#define _SPRB_KEYMSK 0x71298
5716#define _SPRB_SURF 0x7129c
5717#define _SPRB_KEYMAX 0x712a0
5718#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005719#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005720#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005721#define _SPRB_SCALE 0x71304
5722#define _SPRB_GAMC 0x71400
5723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005724#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5725#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5726#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5727#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5728#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5729#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5730#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5731#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5732#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5733#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5734#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5735#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5736#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5737#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005738
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005739#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005740#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005741#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005742#define SP_PIXFORMAT_MASK (0xf<<26)
5743#define SP_FORMAT_YUV422 (0<<26)
5744#define SP_FORMAT_BGR565 (5<<26)
5745#define SP_FORMAT_BGRX8888 (6<<26)
5746#define SP_FORMAT_BGRA8888 (7<<26)
5747#define SP_FORMAT_RGBX1010102 (8<<26)
5748#define SP_FORMAT_RGBA1010102 (9<<26)
5749#define SP_FORMAT_RGBX8888 (0xe<<26)
5750#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005751#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005752#define SP_SOURCE_KEY (1<<22)
5753#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5754#define SP_YUV_ORDER_YUYV (0<<16)
5755#define SP_YUV_ORDER_UYVY (1<<16)
5756#define SP_YUV_ORDER_YVYU (2<<16)
5757#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305758#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005759#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005760#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005761#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5762#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5763#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5764#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5765#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5766#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5767#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5768#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5769#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5770#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005771#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005772#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005773
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005774#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5775#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5776#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5777#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5778#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5779#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5780#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5781#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5782#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5783#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5784#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5785#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005786
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005787#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5788 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5789
5790#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5791#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5792#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5793#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5794#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5795#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5796#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5797#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5798#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5799#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5800#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5801#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005802
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005803/*
5804 * CHV pipe B sprite CSC
5805 *
5806 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5807 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5808 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5809 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005810#define _MMIO_CHV_SPCSC(plane_id, reg) \
5811 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5812
5813#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5814#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5815#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005816#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5817#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5818
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005819#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5820#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5821#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5822#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5823#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005824#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5825#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5826
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005827#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
5828#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
5829#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005830#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5831#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5832
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005833#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
5834#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
5835#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005836#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5837#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5838
Damien Lespiau70d21f02013-07-03 21:06:04 +01005839/* Skylake plane registers */
5840
5841#define _PLANE_CTL_1_A 0x70180
5842#define _PLANE_CTL_2_A 0x70280
5843#define _PLANE_CTL_3_A 0x70380
5844#define PLANE_CTL_ENABLE (1 << 31)
5845#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5846#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5847#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5848#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5849#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5850#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5851#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5852#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5853#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5854#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5855#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005856#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5857#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5858#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005859#define PLANE_CTL_ORDER_BGRX (0 << 20)
5860#define PLANE_CTL_ORDER_RGBX (1 << 20)
5861#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5862#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5863#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5864#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5865#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5866#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5867#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5868#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5869#define PLANE_CTL_TILED_MASK (0x7 << 10)
5870#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5871#define PLANE_CTL_TILED_X ( 1 << 10)
5872#define PLANE_CTL_TILED_Y ( 4 << 10)
5873#define PLANE_CTL_TILED_YF ( 5 << 10)
5874#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5875#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5876#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5877#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005878#define PLANE_CTL_ROTATE_MASK 0x3
5879#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305880#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005881#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305882#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005883#define _PLANE_STRIDE_1_A 0x70188
5884#define _PLANE_STRIDE_2_A 0x70288
5885#define _PLANE_STRIDE_3_A 0x70388
5886#define _PLANE_POS_1_A 0x7018c
5887#define _PLANE_POS_2_A 0x7028c
5888#define _PLANE_POS_3_A 0x7038c
5889#define _PLANE_SIZE_1_A 0x70190
5890#define _PLANE_SIZE_2_A 0x70290
5891#define _PLANE_SIZE_3_A 0x70390
5892#define _PLANE_SURF_1_A 0x7019c
5893#define _PLANE_SURF_2_A 0x7029c
5894#define _PLANE_SURF_3_A 0x7039c
5895#define _PLANE_OFFSET_1_A 0x701a4
5896#define _PLANE_OFFSET_2_A 0x702a4
5897#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005898#define _PLANE_KEYVAL_1_A 0x70194
5899#define _PLANE_KEYVAL_2_A 0x70294
5900#define _PLANE_KEYMSK_1_A 0x70198
5901#define _PLANE_KEYMSK_2_A 0x70298
5902#define _PLANE_KEYMAX_1_A 0x701a0
5903#define _PLANE_KEYMAX_2_A 0x702a0
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005904#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
5905#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
5906#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
5907#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
5908#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
5909#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005910#define _PLANE_BUF_CFG_1_A 0x7027c
5911#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005912#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5913#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005914
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02005915
Damien Lespiau70d21f02013-07-03 21:06:04 +01005916#define _PLANE_CTL_1_B 0x71180
5917#define _PLANE_CTL_2_B 0x71280
5918#define _PLANE_CTL_3_B 0x71380
5919#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5920#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5921#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5922#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005923 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005924
5925#define _PLANE_STRIDE_1_B 0x71188
5926#define _PLANE_STRIDE_2_B 0x71288
5927#define _PLANE_STRIDE_3_B 0x71388
5928#define _PLANE_STRIDE_1(pipe) \
5929 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5930#define _PLANE_STRIDE_2(pipe) \
5931 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5932#define _PLANE_STRIDE_3(pipe) \
5933 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5934#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005935 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005936
5937#define _PLANE_POS_1_B 0x7118c
5938#define _PLANE_POS_2_B 0x7128c
5939#define _PLANE_POS_3_B 0x7138c
5940#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5941#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5942#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5943#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005944 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005945
5946#define _PLANE_SIZE_1_B 0x71190
5947#define _PLANE_SIZE_2_B 0x71290
5948#define _PLANE_SIZE_3_B 0x71390
5949#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5950#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5951#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5952#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005953 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005954
5955#define _PLANE_SURF_1_B 0x7119c
5956#define _PLANE_SURF_2_B 0x7129c
5957#define _PLANE_SURF_3_B 0x7139c
5958#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5959#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5960#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5961#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005962 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005963
5964#define _PLANE_OFFSET_1_B 0x711a4
5965#define _PLANE_OFFSET_2_B 0x712a4
5966#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5967#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5968#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005969 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005970
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005971#define _PLANE_KEYVAL_1_B 0x71194
5972#define _PLANE_KEYVAL_2_B 0x71294
5973#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5974#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5975#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005976 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005977
5978#define _PLANE_KEYMSK_1_B 0x71198
5979#define _PLANE_KEYMSK_2_B 0x71298
5980#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5981#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5982#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005983 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005984
5985#define _PLANE_KEYMAX_1_B 0x711a0
5986#define _PLANE_KEYMAX_2_B 0x712a0
5987#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5988#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5989#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005990 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005991
Damien Lespiau8211bd52014-11-04 17:06:44 +00005992#define _PLANE_BUF_CFG_1_B 0x7127c
5993#define _PLANE_BUF_CFG_2_B 0x7137c
5994#define _PLANE_BUF_CFG_1(pipe) \
5995 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5996#define _PLANE_BUF_CFG_2(pipe) \
5997 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5998#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005999 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00006000
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006001#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6002#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6003#define _PLANE_NV12_BUF_CFG_1(pipe) \
6004 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6005#define _PLANE_NV12_BUF_CFG_2(pipe) \
6006 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6007#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006008 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07006009
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +02006010#define _PLANE_COLOR_CTL_1_B 0x711CC
6011#define _PLANE_COLOR_CTL_2_B 0x712CC
6012#define _PLANE_COLOR_CTL_3_B 0x713CC
6013#define _PLANE_COLOR_CTL_1(pipe) \
6014 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6015#define _PLANE_COLOR_CTL_2(pipe) \
6016 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6017#define PLANE_COLOR_CTL(pipe, plane) \
6018 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6019
6020#/* SKL new cursor registers */
Damien Lespiau8211bd52014-11-04 17:06:44 +00006021#define _CUR_BUF_CFG_A 0x7017c
6022#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006023#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00006024
Jesse Barnes585fb112008-07-29 11:54:06 -07006025/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006026#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07006027# define VGA_DISP_DISABLE (1 << 31)
6028# define VGA_2X_MODE (1 << 30)
6029# define VGA_PIPE_B_SELECT (1 << 29)
6030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006031#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02006032
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006033/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006035#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006037#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006038#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6039#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6040#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6041#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6042#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6043#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6044#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6045#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6046#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6047#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006048
6049/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006050#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006051#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6052#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006054#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01006055#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006056#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6057#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6058#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6059#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6060#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006061
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006062#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07006063# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6064# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6065
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006066#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08006067# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006069#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006070#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6071#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6072#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6073
6074
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006075#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01006076#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006077#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01006078#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006079
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006080#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01006081#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006082#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01006083#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006084
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006085#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01006086#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006087#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01006088#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006089
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006090#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006091#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006092#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006093#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006094
6095/* PIPEB timing regs are same start from 0x61000 */
6096
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006097#define _PIPEB_DATA_M1 0x61030
6098#define _PIPEB_DATA_N1 0x61034
6099#define _PIPEB_DATA_M2 0x61038
6100#define _PIPEB_DATA_N2 0x6103c
6101#define _PIPEB_LINK_M1 0x61040
6102#define _PIPEB_LINK_N1 0x61044
6103#define _PIPEB_LINK_M2 0x61048
6104#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006105
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006106#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6107#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6108#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6109#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6110#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6111#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6112#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6113#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006114
6115/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006116/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6117#define _PFA_CTL_1 0x68080
6118#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006119#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006120#define PF_PIPE_SEL_MASK_IVB (3<<29)
6121#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006122#define PF_FILTER_MASK (3<<23)
6123#define PF_FILTER_PROGRAMMED (0<<23)
6124#define PF_FILTER_MED_3x3 (1<<23)
6125#define PF_FILTER_EDGE_ENHANCE (2<<23)
6126#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006127#define _PFA_WIN_SZ 0x68074
6128#define _PFB_WIN_SZ 0x68874
6129#define _PFA_WIN_POS 0x68070
6130#define _PFB_WIN_POS 0x68870
6131#define _PFA_VSCALE 0x68084
6132#define _PFB_VSCALE 0x68884
6133#define _PFA_HSCALE 0x68090
6134#define _PFB_HSCALE 0x68890
6135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006136#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6137#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6138#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6139#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6140#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006141
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006142#define _PSA_CTL 0x68180
6143#define _PSB_CTL 0x68980
6144#define PS_ENABLE (1<<31)
6145#define _PSA_WIN_SZ 0x68174
6146#define _PSB_WIN_SZ 0x68974
6147#define _PSA_WIN_POS 0x68170
6148#define _PSB_WIN_POS 0x68970
6149
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006150#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6151#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6152#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006153
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006154/*
6155 * Skylake scalers
6156 */
6157#define _PS_1A_CTRL 0x68180
6158#define _PS_2A_CTRL 0x68280
6159#define _PS_1B_CTRL 0x68980
6160#define _PS_2B_CTRL 0x68A80
6161#define _PS_1C_CTRL 0x69180
6162#define PS_SCALER_EN (1 << 31)
6163#define PS_SCALER_MODE_MASK (3 << 28)
6164#define PS_SCALER_MODE_DYN (0 << 28)
6165#define PS_SCALER_MODE_HQ (1 << 28)
6166#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006167#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006168#define PS_FILTER_MASK (3 << 23)
6169#define PS_FILTER_MEDIUM (0 << 23)
6170#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6171#define PS_FILTER_BILINEAR (3 << 23)
6172#define PS_VERT3TAP (1 << 21)
6173#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6174#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6175#define PS_PWRUP_PROGRESS (1 << 17)
6176#define PS_V_FILTER_BYPASS (1 << 8)
6177#define PS_VADAPT_EN (1 << 7)
6178#define PS_VADAPT_MODE_MASK (3 << 5)
6179#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6180#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6181#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6182
6183#define _PS_PWR_GATE_1A 0x68160
6184#define _PS_PWR_GATE_2A 0x68260
6185#define _PS_PWR_GATE_1B 0x68960
6186#define _PS_PWR_GATE_2B 0x68A60
6187#define _PS_PWR_GATE_1C 0x69160
6188#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6189#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6190#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6191#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6192#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6193#define PS_PWR_GATE_SLPEN_8 0
6194#define PS_PWR_GATE_SLPEN_16 1
6195#define PS_PWR_GATE_SLPEN_24 2
6196#define PS_PWR_GATE_SLPEN_32 3
6197
6198#define _PS_WIN_POS_1A 0x68170
6199#define _PS_WIN_POS_2A 0x68270
6200#define _PS_WIN_POS_1B 0x68970
6201#define _PS_WIN_POS_2B 0x68A70
6202#define _PS_WIN_POS_1C 0x69170
6203
6204#define _PS_WIN_SZ_1A 0x68174
6205#define _PS_WIN_SZ_2A 0x68274
6206#define _PS_WIN_SZ_1B 0x68974
6207#define _PS_WIN_SZ_2B 0x68A74
6208#define _PS_WIN_SZ_1C 0x69174
6209
6210#define _PS_VSCALE_1A 0x68184
6211#define _PS_VSCALE_2A 0x68284
6212#define _PS_VSCALE_1B 0x68984
6213#define _PS_VSCALE_2B 0x68A84
6214#define _PS_VSCALE_1C 0x69184
6215
6216#define _PS_HSCALE_1A 0x68190
6217#define _PS_HSCALE_2A 0x68290
6218#define _PS_HSCALE_1B 0x68990
6219#define _PS_HSCALE_2B 0x68A90
6220#define _PS_HSCALE_1C 0x69190
6221
6222#define _PS_VPHASE_1A 0x68188
6223#define _PS_VPHASE_2A 0x68288
6224#define _PS_VPHASE_1B 0x68988
6225#define _PS_VPHASE_2B 0x68A88
6226#define _PS_VPHASE_1C 0x69188
6227
6228#define _PS_HPHASE_1A 0x68194
6229#define _PS_HPHASE_2A 0x68294
6230#define _PS_HPHASE_1B 0x68994
6231#define _PS_HPHASE_2B 0x68A94
6232#define _PS_HPHASE_1C 0x69194
6233
6234#define _PS_ECC_STAT_1A 0x681D0
6235#define _PS_ECC_STAT_2A 0x682D0
6236#define _PS_ECC_STAT_1B 0x689D0
6237#define _PS_ECC_STAT_2B 0x68AD0
6238#define _PS_ECC_STAT_1C 0x691D0
6239
6240#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006241#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006242 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6243 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006244#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006245 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6246 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006247#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006248 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6249 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006250#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006251 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6252 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006253#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006254 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6255 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006256#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006257 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6258 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006259#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006260 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6261 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006262#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006263 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6264 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006265#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006266 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006267 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006268
Zhenyu Wangb9055052009-06-05 15:38:38 +08006269/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006270#define _LGC_PALETTE_A 0x4a000
6271#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006272#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006273
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006274#define _GAMMA_MODE_A 0x4a480
6275#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006276#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006277#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006278#define GAMMA_MODE_MODE_8BIT (0 << 0)
6279#define GAMMA_MODE_MODE_10BIT (1 << 0)
6280#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006281#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6282
Damien Lespiau83372062015-10-30 17:53:32 +02006283/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006284#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006285#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6286#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006287#define CSR_SSP_BASE _MMIO(0x8F074)
6288#define CSR_HTP_SKL _MMIO(0x8F004)
6289#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006290#define CSR_LAST_WRITE_VALUE 0xc003b400
6291/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6292#define CSR_MMIO_START_RANGE 0x80000
6293#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006294#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6295#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6296#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006297
Zhenyu Wangb9055052009-06-05 15:38:38 +08006298/* interrupts */
6299#define DE_MASTER_IRQ_CONTROL (1 << 31)
6300#define DE_SPRITEB_FLIP_DONE (1 << 29)
6301#define DE_SPRITEA_FLIP_DONE (1 << 28)
6302#define DE_PLANEB_FLIP_DONE (1 << 27)
6303#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006304#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006305#define DE_PCU_EVENT (1 << 25)
6306#define DE_GTT_FAULT (1 << 24)
6307#define DE_POISON (1 << 23)
6308#define DE_PERFORM_COUNTER (1 << 22)
6309#define DE_PCH_EVENT (1 << 21)
6310#define DE_AUX_CHANNEL_A (1 << 20)
6311#define DE_DP_A_HOTPLUG (1 << 19)
6312#define DE_GSE (1 << 18)
6313#define DE_PIPEB_VBLANK (1 << 15)
6314#define DE_PIPEB_EVEN_FIELD (1 << 14)
6315#define DE_PIPEB_ODD_FIELD (1 << 13)
6316#define DE_PIPEB_LINE_COMPARE (1 << 12)
6317#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006318#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006319#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6320#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006321#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006322#define DE_PIPEA_EVEN_FIELD (1 << 6)
6323#define DE_PIPEA_ODD_FIELD (1 << 5)
6324#define DE_PIPEA_LINE_COMPARE (1 << 4)
6325#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006326#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006327#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006328#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006329#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006330
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006331/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006332#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006333#define DE_GSE_IVB (1<<29)
6334#define DE_PCH_EVENT_IVB (1<<28)
6335#define DE_DP_A_HOTPLUG_IVB (1<<27)
6336#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006337#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6338#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6339#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006340#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006341#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006342#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006343#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6344#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006345#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006346#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006347#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006348
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006349#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006350#define MASTER_INTERRUPT_ENABLE (1<<31)
6351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006352#define DEISR _MMIO(0x44000)
6353#define DEIMR _MMIO(0x44004)
6354#define DEIIR _MMIO(0x44008)
6355#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006357#define GTISR _MMIO(0x44010)
6358#define GTIMR _MMIO(0x44014)
6359#define GTIIR _MMIO(0x44018)
6360#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006361
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006362#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006363#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6364#define GEN8_PCU_IRQ (1<<30)
6365#define GEN8_DE_PCH_IRQ (1<<23)
6366#define GEN8_DE_MISC_IRQ (1<<22)
6367#define GEN8_DE_PORT_IRQ (1<<20)
6368#define GEN8_DE_PIPE_C_IRQ (1<<18)
6369#define GEN8_DE_PIPE_B_IRQ (1<<17)
6370#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006371#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006372#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306373#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006374#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006375#define GEN8_GT_VCS2_IRQ (1<<3)
6376#define GEN8_GT_VCS1_IRQ (1<<2)
6377#define GEN8_GT_BCS_IRQ (1<<1)
6378#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006379
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006380#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6381#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6382#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6383#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006384
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306385#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6386#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6387#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6388#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6389#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6390#define GEN9_GUC_DB_RING_EVENT (1<<26)
6391#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6392#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6393#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6394
Ben Widawskyabd58f02013-11-02 21:07:09 -07006395#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006396#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006397#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006398#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006399#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006400#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006401
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006402#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6403#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6404#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6405#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006406#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006407#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6408#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6409#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6410#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6411#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6412#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006413#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006414#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6415#define GEN8_PIPE_VSYNC (1 << 1)
6416#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00006417#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006418#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00006419#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6420#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6421#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006422#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00006423#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6424#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6425#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006426#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006427#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6428 (GEN8_PIPE_CURSOR_FAULT | \
6429 GEN8_PIPE_SPRITE_FAULT | \
6430 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006431#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6432 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006433 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006434 GEN9_PIPE_PLANE3_FAULT | \
6435 GEN9_PIPE_PLANE2_FAULT | \
6436 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006437
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006438#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6439#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6440#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6441#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006442#define GEN9_AUX_CHANNEL_D (1 << 27)
6443#define GEN9_AUX_CHANNEL_C (1 << 26)
6444#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006445#define BXT_DE_PORT_HP_DDIC (1 << 5)
6446#define BXT_DE_PORT_HP_DDIB (1 << 4)
6447#define BXT_DE_PORT_HP_DDIA (1 << 3)
6448#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6449 BXT_DE_PORT_HP_DDIB | \
6450 BXT_DE_PORT_HP_DDIC)
6451#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306452#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006453#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006454
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006455#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6456#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6457#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6458#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006459#define GEN8_DE_MISC_GSE (1 << 27)
6460
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006461#define GEN8_PCU_ISR _MMIO(0x444e0)
6462#define GEN8_PCU_IMR _MMIO(0x444e4)
6463#define GEN8_PCU_IIR _MMIO(0x444e8)
6464#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006465
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006466#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006467/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6468#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006469#define ILK_DPARB_GATE (1<<22)
6470#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006471#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006472#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6473#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6474#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006475#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006476#define ILK_HDCP_DISABLE (1 << 25)
6477#define ILK_eDP_A_DISABLE (1 << 24)
6478#define HSW_CDCLK_LIMIT (1 << 24)
6479#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006480
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006481#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006482#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6483#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6484#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6485#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6486#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006488#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006489# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6490# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006492#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006493#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006494#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006495#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006496
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006497#define CHICKEN_PAR2_1 _MMIO(0x42090)
6498#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6499
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02006500#define CHICKEN_MISC_2 _MMIO(0x42084)
6501#define GLK_CL0_PWR_DOWN (1 << 10)
6502#define GLK_CL1_PWR_DOWN (1 << 11)
6503#define GLK_CL2_PWR_DOWN (1 << 12)
6504
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006505#define _CHICKEN_PIPESL_1_A 0x420b0
6506#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006507#define HSW_FBCQ_DIS (1 << 22)
6508#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006509#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006510
Nagaraju, Vathsalad86f0482017-01-13 00:31:31 +05306511#define CHICKEN_TRANS_A 0x420c0
6512#define CHICKEN_TRANS_B 0x420c4
6513#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6514#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6515#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6516
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006517#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006518#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006519#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006520#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006521#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006522#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006523#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306524#define DBUF_POWER_REQUEST (1<<31)
6525#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006526#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006527#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6528#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006529#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006530#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006531
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006532#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6533#define MASK_WAKEMEM (1<<13)
6534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006535#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006536#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6537#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6538#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6539#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6540#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006541#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6542#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6543#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006544
Arun Siluverya78536e2016-01-21 21:43:53 +00006545#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6546#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006548#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006549#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006550#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006551
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006552#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006553#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006554#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6555
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006556/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006557#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006558# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006559# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006560#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006561# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006562# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006563# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006565#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006566# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6567# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006569#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006570#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6571
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006572#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006573#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6574
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006575#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006576/*
6577 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6578 * Using the formula in BSpec leads to a hang, while the formula here works
6579 * fine and matches the formulas for all other platforms. A BSpec change
6580 * request has been filed to clarify this.
6581 */
Imre Deak36579cb2016-05-03 15:54:20 +03006582#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6583#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006585#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006586#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006587#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006588#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6589#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006591#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006592#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6593
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006594#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006595#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006597#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006598#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006599#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006600
Ben Widawsky63801f22013-12-12 17:26:03 -08006601/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006602#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006603#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006604#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006605#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6606#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6607#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006608#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006609
Arun Siluvery3669ab62016-01-21 21:43:49 +00006610#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6611
Ben Widawsky38a39a72015-03-11 10:54:53 +02006612/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006613#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006614#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6615
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006616/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006617#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006618#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006620#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006621#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6622
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006623#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006624#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6625
Zhenyu Wangb9055052009-06-05 15:38:38 +08006626/* PCH */
6627
Adam Jackson23e81d62012-06-06 15:45:44 -04006628/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006629#define SDE_AUDIO_POWER_D (1 << 27)
6630#define SDE_AUDIO_POWER_C (1 << 26)
6631#define SDE_AUDIO_POWER_B (1 << 25)
6632#define SDE_AUDIO_POWER_SHIFT (25)
6633#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6634#define SDE_GMBUS (1 << 24)
6635#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6636#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6637#define SDE_AUDIO_HDCP_MASK (3 << 22)
6638#define SDE_AUDIO_TRANSB (1 << 21)
6639#define SDE_AUDIO_TRANSA (1 << 20)
6640#define SDE_AUDIO_TRANS_MASK (3 << 20)
6641#define SDE_POISON (1 << 19)
6642/* 18 reserved */
6643#define SDE_FDI_RXB (1 << 17)
6644#define SDE_FDI_RXA (1 << 16)
6645#define SDE_FDI_MASK (3 << 16)
6646#define SDE_AUXD (1 << 15)
6647#define SDE_AUXC (1 << 14)
6648#define SDE_AUXB (1 << 13)
6649#define SDE_AUX_MASK (7 << 13)
6650/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006651#define SDE_CRT_HOTPLUG (1 << 11)
6652#define SDE_PORTD_HOTPLUG (1 << 10)
6653#define SDE_PORTC_HOTPLUG (1 << 9)
6654#define SDE_PORTB_HOTPLUG (1 << 8)
6655#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006656#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6657 SDE_SDVOB_HOTPLUG | \
6658 SDE_PORTB_HOTPLUG | \
6659 SDE_PORTC_HOTPLUG | \
6660 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006661#define SDE_TRANSB_CRC_DONE (1 << 5)
6662#define SDE_TRANSB_CRC_ERR (1 << 4)
6663#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6664#define SDE_TRANSA_CRC_DONE (1 << 2)
6665#define SDE_TRANSA_CRC_ERR (1 << 1)
6666#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6667#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006668
6669/* south display engine interrupt: CPT/PPT */
6670#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6671#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6672#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6673#define SDE_AUDIO_POWER_SHIFT_CPT 29
6674#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6675#define SDE_AUXD_CPT (1 << 27)
6676#define SDE_AUXC_CPT (1 << 26)
6677#define SDE_AUXB_CPT (1 << 25)
6678#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006679#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006680#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006681#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6682#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6683#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006684#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006685#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006686#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006687 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006688 SDE_PORTD_HOTPLUG_CPT | \
6689 SDE_PORTC_HOTPLUG_CPT | \
6690 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006691#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6692 SDE_PORTD_HOTPLUG_CPT | \
6693 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006694 SDE_PORTB_HOTPLUG_CPT | \
6695 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006696#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006697#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006698#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6699#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6700#define SDE_FDI_RXC_CPT (1 << 8)
6701#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6702#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6703#define SDE_FDI_RXB_CPT (1 << 4)
6704#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6705#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6706#define SDE_FDI_RXA_CPT (1 << 0)
6707#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6708 SDE_AUDIO_CP_REQ_B_CPT | \
6709 SDE_AUDIO_CP_REQ_A_CPT)
6710#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6711 SDE_AUDIO_CP_CHG_B_CPT | \
6712 SDE_AUDIO_CP_CHG_A_CPT)
6713#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6714 SDE_FDI_RXB_CPT | \
6715 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006716
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006717#define SDEISR _MMIO(0xc4000)
6718#define SDEIMR _MMIO(0xc4004)
6719#define SDEIIR _MMIO(0xc4008)
6720#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006721
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006722#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006723#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006724#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6725#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6726#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006727#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006728
Zhenyu Wangb9055052009-06-05 15:38:38 +08006729/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006730#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006731#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306732#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006733#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6734#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6735#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6736#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006737#define PORTD_HOTPLUG_ENABLE (1 << 20)
6738#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6739#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6740#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6741#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6742#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6743#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006744#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6745#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6746#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006747#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306748#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006749#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6750#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6751#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6752#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6753#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6754#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006755#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6756#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6757#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006758#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306759#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006760#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6761#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6762#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6763#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6764#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6765#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006766#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6767#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6768#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306769#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6770 BXT_DDIB_HPD_INVERT | \
6771 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006772
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006773#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006774#define PORTE_HOTPLUG_ENABLE (1 << 4)
6775#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006776#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6777#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6778#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6779
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006780#define PCH_GPIOA _MMIO(0xc5010)
6781#define PCH_GPIOB _MMIO(0xc5014)
6782#define PCH_GPIOC _MMIO(0xc5018)
6783#define PCH_GPIOD _MMIO(0xc501c)
6784#define PCH_GPIOE _MMIO(0xc5020)
6785#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006786
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006787#define PCH_GMBUS0 _MMIO(0xc5100)
6788#define PCH_GMBUS1 _MMIO(0xc5104)
6789#define PCH_GMBUS2 _MMIO(0xc5108)
6790#define PCH_GMBUS3 _MMIO(0xc510c)
6791#define PCH_GMBUS4 _MMIO(0xc5110)
6792#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006793
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006794#define _PCH_DPLL_A 0xc6014
6795#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006796#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006797
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006798#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006799#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006800#define _PCH_FPA1 0xc6044
6801#define _PCH_FPB0 0xc6048
6802#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006803#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6804#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006805
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006806#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006807
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006808#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006809#define DREF_CONTROL_MASK 0x7fc3
6810#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6811#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6812#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6813#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6814#define DREF_SSC_SOURCE_DISABLE (0<<11)
6815#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006816#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006817#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6818#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6819#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006820#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006821#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6822#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006823#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006824#define DREF_SSC4_DOWNSPREAD (0<<6)
6825#define DREF_SSC4_CENTERSPREAD (1<<6)
6826#define DREF_SSC1_DISABLE (0<<1)
6827#define DREF_SSC1_ENABLE (1<<1)
6828#define DREF_SSC4_DISABLE (0)
6829#define DREF_SSC4_ENABLE (1)
6830
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006831#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006832#define FDL_TP1_TIMER_SHIFT 12
6833#define FDL_TP1_TIMER_MASK (3<<12)
6834#define FDL_TP2_TIMER_SHIFT 10
6835#define FDL_TP2_TIMER_MASK (3<<10)
6836#define RAWCLK_FREQ_MASK 0x3ff
6837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006838#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006839
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006840#define PCH_SSC4_PARMS _MMIO(0xc6210)
6841#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006842
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006843#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006844#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006845#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006846#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006847
Zhenyu Wangb9055052009-06-05 15:38:38 +08006848/* transcoder */
6849
Daniel Vetter275f01b22013-05-03 11:49:47 +02006850#define _PCH_TRANS_HTOTAL_A 0xe0000
6851#define TRANS_HTOTAL_SHIFT 16
6852#define TRANS_HACTIVE_SHIFT 0
6853#define _PCH_TRANS_HBLANK_A 0xe0004
6854#define TRANS_HBLANK_END_SHIFT 16
6855#define TRANS_HBLANK_START_SHIFT 0
6856#define _PCH_TRANS_HSYNC_A 0xe0008
6857#define TRANS_HSYNC_END_SHIFT 16
6858#define TRANS_HSYNC_START_SHIFT 0
6859#define _PCH_TRANS_VTOTAL_A 0xe000c
6860#define TRANS_VTOTAL_SHIFT 16
6861#define TRANS_VACTIVE_SHIFT 0
6862#define _PCH_TRANS_VBLANK_A 0xe0010
6863#define TRANS_VBLANK_END_SHIFT 16
6864#define TRANS_VBLANK_START_SHIFT 0
6865#define _PCH_TRANS_VSYNC_A 0xe0014
6866#define TRANS_VSYNC_END_SHIFT 16
6867#define TRANS_VSYNC_START_SHIFT 0
6868#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006869
Daniel Vettere3b95f12013-05-03 11:49:49 +02006870#define _PCH_TRANSA_DATA_M1 0xe0030
6871#define _PCH_TRANSA_DATA_N1 0xe0034
6872#define _PCH_TRANSA_DATA_M2 0xe0038
6873#define _PCH_TRANSA_DATA_N2 0xe003c
6874#define _PCH_TRANSA_LINK_M1 0xe0040
6875#define _PCH_TRANSA_LINK_N1 0xe0044
6876#define _PCH_TRANSA_LINK_M2 0xe0048
6877#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006878
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006879/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006880#define _VIDEO_DIP_CTL_A 0xe0200
6881#define _VIDEO_DIP_DATA_A 0xe0208
6882#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006883#define GCP_COLOR_INDICATION (1 << 2)
6884#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6885#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006886
6887#define _VIDEO_DIP_CTL_B 0xe1200
6888#define _VIDEO_DIP_DATA_B 0xe1208
6889#define _VIDEO_DIP_GCP_B 0xe1210
6890
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006891#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6892#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6893#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006894
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006895/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006896#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6897#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6898#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006899
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006900#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6901#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6902#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006903
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006904#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6905#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6906#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006907
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006908#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006909 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006910 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006911#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006912 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006913 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006914#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006915 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006916 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006917
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006918/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006919
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006920#define _HSW_VIDEO_DIP_CTL_A 0x60200
6921#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6922#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6923#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6924#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6925#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6926#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6927#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6928#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6929#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6930#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6931#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006932
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006933#define _HSW_VIDEO_DIP_CTL_B 0x61200
6934#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6935#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6936#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6937#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6938#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6939#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6940#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6941#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6942#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6943#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6944#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006946#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6947#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6948#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6949#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6950#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6951#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define _HSW_STEREO_3D_CTL_A 0x70020
6954#define S3D_ENABLE (1<<31)
6955#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006957#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006958
Daniel Vetter275f01b22013-05-03 11:49:47 +02006959#define _PCH_TRANS_HTOTAL_B 0xe1000
6960#define _PCH_TRANS_HBLANK_B 0xe1004
6961#define _PCH_TRANS_HSYNC_B 0xe1008
6962#define _PCH_TRANS_VTOTAL_B 0xe100c
6963#define _PCH_TRANS_VBLANK_B 0xe1010
6964#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006965#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006966
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006967#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6968#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6969#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6970#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6971#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6972#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6973#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006974
Daniel Vettere3b95f12013-05-03 11:49:49 +02006975#define _PCH_TRANSB_DATA_M1 0xe1030
6976#define _PCH_TRANSB_DATA_N1 0xe1034
6977#define _PCH_TRANSB_DATA_M2 0xe1038
6978#define _PCH_TRANSB_DATA_N2 0xe103c
6979#define _PCH_TRANSB_LINK_M1 0xe1040
6980#define _PCH_TRANSB_LINK_N1 0xe1044
6981#define _PCH_TRANSB_LINK_M2 0xe1048
6982#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006983
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006984#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6985#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6986#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6987#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6988#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6989#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6990#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6991#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006992
Daniel Vetterab9412b2013-05-03 11:49:46 +02006993#define _PCH_TRANSACONF 0xf0008
6994#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006995#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6996#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006997#define TRANS_DISABLE (0<<31)
6998#define TRANS_ENABLE (1<<31)
6999#define TRANS_STATE_MASK (1<<30)
7000#define TRANS_STATE_DISABLE (0<<30)
7001#define TRANS_STATE_ENABLE (1<<30)
7002#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7003#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7004#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7005#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007006#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007007#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02007008#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02007009#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007010#define TRANS_8BPC (0<<5)
7011#define TRANS_10BPC (1<<5)
7012#define TRANS_6BPC (2<<5)
7013#define TRANS_12BPC (3<<5)
7014
Daniel Vetterce401412012-10-31 22:52:30 +01007015#define _TRANSA_CHICKEN1 0xf0060
7016#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007017#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03007018#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01007019#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007020#define _TRANSA_CHICKEN2 0xf0064
7021#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007022#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007023#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7024#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7025#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7026#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7027#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07007028
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007029#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07007030#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7031#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02007032#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7033#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7034#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007035#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007036#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007037#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7038#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03007039#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007040#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07007041
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007042#define _FDI_RXA_CHICKEN 0xc200c
7043#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08007044#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7045#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007046#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007047
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007048#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07007049#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07007050#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07007051#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007052#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07007053
Zhenyu Wangb9055052009-06-05 15:38:38 +08007054/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007055#define _FDI_TXA_CTL 0x60100
7056#define _FDI_TXB_CTL 0x61100
7057#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007058#define FDI_TX_DISABLE (0<<31)
7059#define FDI_TX_ENABLE (1<<31)
7060#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7061#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7062#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7063#define FDI_LINK_TRAIN_NONE (3<<28)
7064#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7065#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7066#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7067#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7068#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7069#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7070#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7071#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007072/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7073 SNB has different settings. */
7074/* SNB A-stepping */
7075#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7076#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7077#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7078#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7079/* SNB B-stepping */
7080#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7081#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7082#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7083#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7084#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007085#define FDI_DP_PORT_WIDTH_SHIFT 19
7086#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7087#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007088#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007089/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08007090#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07007091
7092/* Ivybridge has different bits for lolz */
7093#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7094#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7095#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7096#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7097
Zhenyu Wangb9055052009-06-05 15:38:38 +08007098/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07007099#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07007100#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007101#define FDI_SCRAMBLING_ENABLE (0<<7)
7102#define FDI_SCRAMBLING_DISABLE (1<<7)
7103
7104/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007105#define _FDI_RXA_CTL 0xf000c
7106#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007107#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007108#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007109/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007110#define FDI_FS_ERRC_ENABLE (1<<27)
7111#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007112#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007113#define FDI_8BPC (0<<16)
7114#define FDI_10BPC (1<<16)
7115#define FDI_6BPC (2<<16)
7116#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007117#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007118#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7119#define FDI_RX_PLL_ENABLE (1<<13)
7120#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7121#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7122#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7123#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7124#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007125#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007126/* CPT */
7127#define FDI_AUTO_TRAINING (1<<10)
7128#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7129#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7130#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7131#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7132#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007133
Paulo Zanoni04945642012-11-01 21:00:59 -02007134#define _FDI_RXA_MISC 0xf0010
7135#define _FDI_RXB_MISC 0xf1010
7136#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7137#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7138#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7139#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7140#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7141#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7142#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007143#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007145#define _FDI_RXA_TUSIZE1 0xf0030
7146#define _FDI_RXA_TUSIZE2 0xf0038
7147#define _FDI_RXB_TUSIZE1 0xf1030
7148#define _FDI_RXB_TUSIZE2 0xf1038
7149#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7150#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007151
7152/* FDI_RX interrupt register format */
7153#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7154#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7155#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7156#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7157#define FDI_RX_FS_CODE_ERR (1<<6)
7158#define FDI_RX_FE_CODE_ERR (1<<5)
7159#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7160#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7161#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7162#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7163#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007165#define _FDI_RXA_IIR 0xf0014
7166#define _FDI_RXA_IMR 0xf0018
7167#define _FDI_RXB_IIR 0xf1014
7168#define _FDI_RXB_IMR 0xf1018
7169#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7170#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007172#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7173#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007174
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007175#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007176#define LVDS_DETECTED (1 << 1)
7177
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007178#define _PCH_DP_B 0xe4100
7179#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007180#define _PCH_DPB_AUX_CH_CTL 0xe4110
7181#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7182#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7183#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7184#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7185#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007186
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007187#define _PCH_DP_C 0xe4200
7188#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007189#define _PCH_DPC_AUX_CH_CTL 0xe4210
7190#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7191#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7192#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7193#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7194#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007196#define _PCH_DP_D 0xe4300
7197#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007198#define _PCH_DPD_AUX_CH_CTL 0xe4310
7199#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7200#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7201#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7202#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7203#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007205#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7206#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007207
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007208/* CPT */
7209#define PORT_TRANS_A_SEL_CPT 0
7210#define PORT_TRANS_B_SEL_CPT (1<<29)
7211#define PORT_TRANS_C_SEL_CPT (2<<29)
7212#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007213#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007214#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7215#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007216#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7217#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007218
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007219#define _TRANS_DP_CTL_A 0xe0300
7220#define _TRANS_DP_CTL_B 0xe1300
7221#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007222#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007223#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7224#define TRANS_DP_PORT_SEL_B (0<<29)
7225#define TRANS_DP_PORT_SEL_C (1<<29)
7226#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007227#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007228#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007229#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007230#define TRANS_DP_AUDIO_ONLY (1<<26)
7231#define TRANS_DP_ENH_FRAMING (1<<18)
7232#define TRANS_DP_8BPC (0<<9)
7233#define TRANS_DP_10BPC (1<<9)
7234#define TRANS_DP_6BPC (2<<9)
7235#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007236#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007237#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7238#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7239#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7240#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007241#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007242
7243/* SNB eDP training params */
7244/* SNB A-stepping */
7245#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7246#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7247#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7248#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7249/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007250#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7251#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7252#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7253#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7254#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007255#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7256
Keith Packard1a2eb462011-11-16 16:26:07 -08007257/* IVB */
7258#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7259#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7260#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7261#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7262#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7263#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007264#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007265
7266/* legacy values */
7267#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7268#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7269#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7270#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7271#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7272
7273#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007275#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007276
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307277#define RC6_LOCATION _MMIO(0xD40)
7278#define RC6_CTX_IN_DRAM (1 << 0)
7279#define RC6_CTX_BASE _MMIO(0xD48)
7280#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7281#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7282#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7283#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7284#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7285#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7286#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007287#define FORCEWAKE _MMIO(0xA18C)
7288#define FORCEWAKE_VLV _MMIO(0x1300b0)
7289#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7290#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7291#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7292#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7293#define FORCEWAKE_ACK _MMIO(0x130090)
7294#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007295#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7296#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7297#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007299#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007300#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7301#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7302#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7303#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007304#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7305#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7306#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7307#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7308#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7309#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7310#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007311#define FORCEWAKE_KERNEL 0x1
7312#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007313#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7314#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007315#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007316#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307317#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7318#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7319#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007320
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007321#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007322#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7323#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007324#define GT_FIFO_SBDROPERR (1<<6)
7325#define GT_FIFO_BLOBDROPERR (1<<5)
7326#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7327#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007328#define GT_FIFO_OVFERR (1<<2)
7329#define GT_FIFO_IAWRERR (1<<1)
7330#define GT_FIFO_IARDERR (1<<0)
7331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007332#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007333#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007334#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307335#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7336#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007337
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007338#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007339#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007340#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007341#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007342#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7343#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7344#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007347# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007348# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007349# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007350# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007351
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007353# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007354# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007355# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007356# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007357# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007358# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007359
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007360#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007361# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007362
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007363#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007364#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007365#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007367#define GEN6_RCGCTL1 _MMIO(0x9410)
7368#define GEN6_RCGCTL2 _MMIO(0x9414)
7369#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007370
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007371#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007372#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007373#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007374#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007376#define GEN6_GFXPAUSE _MMIO(0xA000)
7377#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007378#define GEN6_TURBO_DISABLE (1<<31)
7379#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007380#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307381#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007382#define GEN6_OFFSET(x) ((x)<<19)
7383#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007384#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7385#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007386#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7387#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7388#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7389#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7390#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007391#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007392#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007393#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7394#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007395#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7396#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7397#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007398#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007399#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307400#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007401#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007402#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307403#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007405#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007406#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7407#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7408#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7409#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7410#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007411#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7412#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007413#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7414#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7415#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007416#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007417#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007418#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7419#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7420#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007421#define GEN6_RP_EI_MASK 0xffffff
7422#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007423#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007424#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007425#define GEN6_RP_PREV_UP _MMIO(0xA058)
7426#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007427#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007428#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7429#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7430#define GEN6_RP_UP_EI _MMIO(0xA068)
7431#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7432#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7433#define GEN6_RPDEUHWTC _MMIO(0xA080)
7434#define GEN6_RPDEUC _MMIO(0xA084)
7435#define GEN6_RPDEUCSW _MMIO(0xA088)
7436#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007437#define RC_SW_TARGET_STATE_SHIFT 16
7438#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007439#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7440#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7441#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7442#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7443#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7444#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7445#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7446#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7447#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7448#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7449#define VLV_RCEDATA _MMIO(0xA0BC)
7450#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7451#define GEN6_PMINTRMSK _MMIO(0xA168)
Chris Wilson655d49e2017-03-12 13:27:45 +00007452#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
Sagar Arun Kamble9735b042017-03-07 10:22:35 +05307453#define ARAT_EXPIRED_INTRMSK (1<<9)
Imre Deakfc619842016-06-29 19:13:55 +03007454#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007455#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7456#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7457#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7458#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307459#define GEN9_RENDER_PG_ENABLE (1<<0)
7460#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007461#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7462#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7463#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007464
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007465#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307466#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7467#define PIXEL_OVERLAP_CNT_SHIFT 30
7468
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007469#define GEN6_PMISR _MMIO(0x44020)
7470#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7471#define GEN6_PMIIR _MMIO(0x44028)
7472#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007473#define GEN6_PM_MBOX_EVENT (1<<25)
7474#define GEN6_PM_THERMAL_EVENT (1<<24)
7475#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7476#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7477#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7478#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7479#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007480#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007481 GEN6_PM_RP_DOWN_THRESHOLD | \
7482 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007484#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007485#define GEN7_GT_SCRATCH_REG_NUM 8
7486
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007487#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307488#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7489#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007491#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7492#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007493#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007494#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7495#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007496#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7497#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007498#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7499#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7500#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007502#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7503#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7504#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7505#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007506
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007507#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007508#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007509#define GEN6_PCODE_ERROR_MASK 0xFF
7510#define GEN6_PCODE_SUCCESS 0x0
7511#define GEN6_PCODE_ILLEGAL_CMD 0x1
7512#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7513#define GEN6_PCODE_TIMEOUT 0x3
7514#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7515#define GEN7_PCODE_TIMEOUT 0x2
7516#define GEN7_PCODE_ILLEGAL_DATA 0x3
7517#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007518#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7519#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007520#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7521#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007522#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007523#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7524#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7525#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7526#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7527#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007528#define SKL_PCODE_CDCLK_CONTROL 0x7
7529#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7530#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007531#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7532#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7533#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007534#define GEN6_PCODE_READ_D_COMP 0x10
7535#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307536#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007537#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007538#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007539#define GEN9_PCODE_SAGV_CONTROL 0x21
7540#define GEN9_SAGV_DISABLE 0x0
7541#define GEN9_SAGV_IS_DISABLED 0x1
7542#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007543#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007544#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007545#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007546#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007547
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007548#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007549#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7550#define GEN6_RCn_MASK 7
7551#define GEN6_RC0 0
7552#define GEN6_RC3 2
7553#define GEN6_RC6 3
7554#define GEN6_RC7 4
7555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007556#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007557#define GEN8_LSLICESTAT_MASK 0x7
7558
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007559#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7560#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007561#define CHV_SS_PG_ENABLE (1<<1)
7562#define CHV_EU08_PG_ENABLE (1<<9)
7563#define CHV_EU19_PG_ENABLE (1<<17)
7564#define CHV_EU210_PG_ENABLE (1<<25)
7565
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007566#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7567#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007568#define CHV_EU311_PG_ENABLE (1<<1)
7569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007570#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007571#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007572#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007574#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7575#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007576#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7577#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7578#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7579#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7580#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7581#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7582#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7583#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7584
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007585#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007586#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7587#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7588#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007589#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007591#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007592#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7593
Ben Widawskye3689192012-05-25 16:56:22 -07007594/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007595#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007596#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7597#define GEN7_PARITY_ERROR_VALID (1<<13)
7598#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7599#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7600#define GEN7_PARITY_ERROR_ROW(reg) \
7601 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7602#define GEN7_PARITY_ERROR_BANK(reg) \
7603 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7604#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7605 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7606#define GEN7_L3CDERRST1_ENABLE (1<<7)
7607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007608#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007609#define GEN7_L3LOG_SIZE 0x80
7610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007611#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7612#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007613#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007614#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007615#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007616#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007618#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007619#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007620#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007621
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007622#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007623#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007624#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007625#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007626
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007627#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7628#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007629#define DOP_CLOCK_GATING_DISABLE (1<<0)
7630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007631#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007632#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7633
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007634#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007635#define GEN8_ST_PO_DISABLE (1<<13)
7636
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007637#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007638#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007639#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007640#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007641#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007642
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007643#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007644#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007645#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007646
Jani Nikulac46f1112014-10-27 16:26:52 +02007647/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007648#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007649#define INTEL_AUDIO_DEVCL 0x808629FB
7650#define INTEL_AUDIO_DEVBLC 0x80862801
7651#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007652
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007653#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007654#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7655#define G4X_ELDV_DEVCTG (1 << 14)
7656#define G4X_ELD_ADDR_MASK (0xf << 5)
7657#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007658#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007659
Jani Nikulac46f1112014-10-27 16:26:52 +02007660#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7661#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007662#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7663 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007664#define _IBX_AUD_CNTL_ST_A 0xE20B4
7665#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007666#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7667 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007668#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7669#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7670#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007671#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007672#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7673#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007674
Jani Nikulac46f1112014-10-27 16:26:52 +02007675#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7676#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007677#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007678#define _CPT_AUD_CNTL_ST_A 0xE50B4
7679#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007680#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7681#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007682
Jani Nikulac46f1112014-10-27 16:26:52 +02007683#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7684#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007685#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007686#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7687#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007688#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7689#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007690
Eric Anholtae662d32012-01-03 09:23:29 -08007691/* These are the 4 32-bit write offset registers for each stream
7692 * output buffer. It determines the offset from the
7693 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7694 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007695#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007696
Jani Nikulac46f1112014-10-27 16:26:52 +02007697#define _IBX_AUD_CONFIG_A 0xe2000
7698#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007699#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007700#define _CPT_AUD_CONFIG_A 0xe5000
7701#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007702#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007703#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7704#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007705#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007706
Wu Fengguangb6daa022012-01-06 14:41:31 -06007707#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7708#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7709#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007710#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007711#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007712#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007713#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7714#define AUD_CONFIG_N(n) \
7715 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7716 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007717#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007718#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7719#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7720#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7721#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7722#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7723#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7724#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7725#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7726#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7727#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7728#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007729#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7730
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007731/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007732#define _HSW_AUD_CONFIG_A 0x65000
7733#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007734#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007735
Jani Nikulac46f1112014-10-27 16:26:52 +02007736#define _HSW_AUD_MISC_CTRL_A 0x65010
7737#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007738#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007739
Libin Yang6014ac12016-10-25 17:54:18 +03007740#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7741#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7742#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7743#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7744#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7745#define AUD_CONFIG_M_MASK 0xfffff
7746
Jani Nikulac46f1112014-10-27 16:26:52 +02007747#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7748#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007749#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007750
7751/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007752#define _HSW_AUD_DIG_CNVT_1 0x65080
7753#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007754#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007755#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007756
Jani Nikulac46f1112014-10-27 16:26:52 +02007757#define _HSW_AUD_EDID_DATA_A 0x65050
7758#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007759#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007760
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007761#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7762#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007763#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7764#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7765#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7766#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007767
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007768#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007769#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7770
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007771/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007772#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7773#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7774#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7775#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007776#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7777#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007778#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007779#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7780#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007781#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007782#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007783
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007784/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007785#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007786#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7787#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7788#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7789#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7790
Praveen Paneri85ee17e2016-11-15 22:49:20 +05307791/* Decoupled MMIO register pair for kernel driver */
7792#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7793#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7794#define GEN9_DECOUPLED_DW1_GO (1<<31)
7795#define GEN9_DECOUPLED_PD_SHIFT 28
7796#define GEN9_DECOUPLED_OP_SHIFT 24
7797
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007798/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007799#define _TRANS_DDI_FUNC_CTL_A 0x60400
7800#define _TRANS_DDI_FUNC_CTL_B 0x61400
7801#define _TRANS_DDI_FUNC_CTL_C 0x62400
7802#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007803#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007804
Paulo Zanoniad80a812012-10-24 16:06:19 -02007805#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007806/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007807#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007808#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007809#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7810#define TRANS_DDI_PORT_NONE (0<<28)
7811#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7812#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7813#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7814#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7815#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7816#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7817#define TRANS_DDI_BPC_MASK (7<<20)
7818#define TRANS_DDI_BPC_8 (0<<20)
7819#define TRANS_DDI_BPC_10 (1<<20)
7820#define TRANS_DDI_BPC_6 (2<<20)
7821#define TRANS_DDI_BPC_12 (3<<20)
7822#define TRANS_DDI_PVSYNC (1<<17)
7823#define TRANS_DDI_PHSYNC (1<<16)
7824#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7825#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7826#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7827#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7828#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007829#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Shashank Sharma15953632017-03-13 16:54:03 +05307830#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
7831#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007832#define TRANS_DDI_BFI_ENABLE (1<<4)
Shashank Sharma15953632017-03-13 16:54:03 +05307833#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
7834#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
7835#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
7836 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
7837 | TRANS_DDI_HDMI_SCRAMBLING)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007838
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007839/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007840#define _DP_TP_CTL_A 0x64040
7841#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007842#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007843#define DP_TP_CTL_ENABLE (1<<31)
7844#define DP_TP_CTL_MODE_SST (0<<27)
7845#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007846#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007847#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007848#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007849#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7850#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7851#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007852#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7853#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007854#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007855#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007856
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007857/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007858#define _DP_TP_STATUS_A 0x64044
7859#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007860#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007861#define DP_TP_STATUS_IDLE_DONE (1<<25)
7862#define DP_TP_STATUS_ACT_SENT (1<<24)
7863#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7864#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7865#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7866#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7867#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007868
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007869/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007870#define _DDI_BUF_CTL_A 0x64000
7871#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007872#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007873#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307874#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007875#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007876#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007877#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007878#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007879#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007880#define DDI_PORT_WIDTH_MASK (7 << 1)
7881#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007882#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7883
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007884/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007885#define _DDI_BUF_TRANS_A 0x64E00
7886#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007887#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03007888#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007889#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007890
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007891/* Sideband Interface (SBI) is programmed indirectly, via
7892 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7893 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007894#define SBI_ADDR _MMIO(0xC6000)
7895#define SBI_DATA _MMIO(0xC6004)
7896#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007897#define SBI_CTL_DEST_ICLK (0x0<<16)
7898#define SBI_CTL_DEST_MPHY (0x1<<16)
7899#define SBI_CTL_OP_IORD (0x2<<8)
7900#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007901#define SBI_CTL_OP_CRRD (0x6<<8)
7902#define SBI_CTL_OP_CRWR (0x7<<8)
7903#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007904#define SBI_RESPONSE_SUCCESS (0x0<<1)
7905#define SBI_BUSY (0x1<<0)
7906#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007907
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007908/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007909#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007910#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007911#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7912#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007913#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007914#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7915#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007916#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007917#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007918#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007919#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007920#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007921#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007922#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007923#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007924#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007925#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7926#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007927#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007928#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007929#define SBI_GEN0 0x1f00
7930#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007931
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007932/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007933#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007934#define PIXCLK_GATE_UNGATE (1<<0)
7935#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007936
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007937/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007938#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007939#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007940#define SPLL_PLL_SSC (1<<28)
7941#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007942#define SPLL_PLL_LCPLL (3<<28)
7943#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007944#define SPLL_PLL_FREQ_810MHz (0<<26)
7945#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007946#define SPLL_PLL_FREQ_2700MHz (2<<26)
7947#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007948
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007949/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007950#define _WRPLL_CTL1 0x46040
7951#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007952#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007953#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007954#define WRPLL_PLL_SSC (1<<28)
7955#define WRPLL_PLL_NON_SSC (2<<28)
7956#define WRPLL_PLL_LCPLL (3<<28)
7957#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007958/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007959#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007960#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007961#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007962#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7963#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007964#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007965#define WRPLL_DIVIDER_FB_SHIFT 16
7966#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007967
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007968/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007969#define _PORT_CLK_SEL_A 0x46100
7970#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007971#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007972#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7973#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7974#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007975#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007976#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007977#define PORT_CLK_SEL_WRPLL1 (4<<29)
7978#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007979#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007980#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007981
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007982/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007983#define _TRANS_CLK_SEL_A 0x46140
7984#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007985#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007986/* For each transcoder, we need to select the corresponding port clock */
7987#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007988#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007989
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007990#define CDCLK_FREQ _MMIO(0x46200)
7991
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007992#define _TRANSA_MSA_MISC 0x60410
7993#define _TRANSB_MSA_MISC 0x61410
7994#define _TRANSC_MSA_MISC 0x62410
7995#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007996#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007997
Paulo Zanonic9809792012-10-23 18:30:00 -02007998#define TRANS_MSA_SYNC_CLK (1<<0)
7999#define TRANS_MSA_6_BPC (0<<5)
8000#define TRANS_MSA_8_BPC (1<<5)
8001#define TRANS_MSA_10_BPC (2<<5)
8002#define TRANS_MSA_12_BPC (3<<5)
8003#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03008004
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008005/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008006#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008007#define LCPLL_PLL_DISABLE (1<<31)
8008#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008009#define LCPLL_CLK_FREQ_MASK (3<<26)
8010#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07008011#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8012#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8013#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008014#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03008015#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008016#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008017#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008018#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008019#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8020
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008021/*
8022 * SKL Clocks
8023 */
8024
8025/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008026#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008027#define CDCLK_FREQ_SEL_MASK (3<<26)
8028#define CDCLK_FREQ_450_432 (0<<26)
8029#define CDCLK_FREQ_540 (1<<26)
8030#define CDCLK_FREQ_337_308 (2<<26)
8031#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308032#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8033#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8034#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8035#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8036#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008037#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8038#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308039#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03008040#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308041
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008042/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008043#define LCPLL1_CTL _MMIO(0x46010)
8044#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008045#define LCPLL_PLL_ENABLE (1<<31)
8046
8047/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008048#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008049#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8050#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008051#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8052#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8053#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008054#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01008055#define DPLL_CTRL1_LINK_RATE_2700 0
8056#define DPLL_CTRL1_LINK_RATE_1350 1
8057#define DPLL_CTRL1_LINK_RATE_810 2
8058#define DPLL_CTRL1_LINK_RATE_1620 3
8059#define DPLL_CTRL1_LINK_RATE_1080 4
8060#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008061
8062/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008063#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008064#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008065#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008066#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008067#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008068#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8069
8070/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008071#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008072#define DPLL_LOCK(id) (1<<((id)*8))
8073
8074/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008075#define _DPLL1_CFGCR1 0x6C040
8076#define _DPLL2_CFGCR1 0x6C048
8077#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008078#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8079#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008080#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008081#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8082
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008083#define _DPLL1_CFGCR2 0x6C044
8084#define _DPLL2_CFGCR2 0x6C04C
8085#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008086#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008087#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8088#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008089#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008090#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008091#define DPLL_CFGCR2_KDIV_5 (0<<5)
8092#define DPLL_CFGCR2_KDIV_2 (1<<5)
8093#define DPLL_CFGCR2_KDIV_3 (2<<5)
8094#define DPLL_CFGCR2_KDIV_1 (3<<5)
8095#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03008096#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00008097#define DPLL_CFGCR2_PDIV_1 (0<<2)
8098#define DPLL_CFGCR2_PDIV_2 (1<<2)
8099#define DPLL_CFGCR2_PDIV_3 (2<<2)
8100#define DPLL_CFGCR2_PDIV_7 (4<<2)
8101#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8102
Lyudeda3b8912016-02-04 10:43:21 -05008103#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008104#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00008105
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308106/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008107#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308108#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8109#define BXT_DE_PLL_RATIO_MASK 0xff
8110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008111#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308112#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8113#define BXT_DE_PLL_LOCK (1 << 30)
8114
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308115/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008116#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008117#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308118#define DC_STATE_EN_UPTO_DC5 (1<<0)
8119#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308120#define DC_STATE_EN_UPTO_DC6 (2<<0)
8121#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008123#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008124#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308125#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8126
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008127/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8128 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008129#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8130#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008131#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8132#define D_COMP_COMP_FORCE (1<<8)
8133#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008134
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008135/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008136#define _PIPE_WM_LINETIME_A 0x45270
8137#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008138#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008139#define PIPE_WM_LINETIME_MASK (0x1ff)
8140#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008141#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008142#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008143
8144/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008145#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008146#define SFUSE_STRAP_FUSE_LOCK (1<<13)
8147#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008148#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008149#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8150#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8151#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8152
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008153#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008154#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8155
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008156#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008157#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8158#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8159#define WM_DBG_DISALLOW_SPRITE (1<<2)
8160
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008161/* pipe CSC */
8162#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8163#define _PIPE_A_CSC_COEFF_BY 0x49014
8164#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8165#define _PIPE_A_CSC_COEFF_BU 0x4901c
8166#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8167#define _PIPE_A_CSC_COEFF_BV 0x49024
8168#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008169#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8170#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8171#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008172#define _PIPE_A_CSC_PREOFF_HI 0x49030
8173#define _PIPE_A_CSC_PREOFF_ME 0x49034
8174#define _PIPE_A_CSC_PREOFF_LO 0x49038
8175#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8176#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8177#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8178
8179#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8180#define _PIPE_B_CSC_COEFF_BY 0x49114
8181#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8182#define _PIPE_B_CSC_COEFF_BU 0x4911c
8183#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8184#define _PIPE_B_CSC_COEFF_BV 0x49124
8185#define _PIPE_B_CSC_MODE 0x49128
8186#define _PIPE_B_CSC_PREOFF_HI 0x49130
8187#define _PIPE_B_CSC_PREOFF_ME 0x49134
8188#define _PIPE_B_CSC_PREOFF_LO 0x49138
8189#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8190#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8191#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008193#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8194#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8195#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8196#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8197#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8198#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8199#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8200#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8201#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8202#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8203#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8204#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8205#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008206
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008207/* pipe degamma/gamma LUTs on IVB+ */
8208#define _PAL_PREC_INDEX_A 0x4A400
8209#define _PAL_PREC_INDEX_B 0x4AC00
8210#define _PAL_PREC_INDEX_C 0x4B400
8211#define PAL_PREC_10_12_BIT (0 << 31)
8212#define PAL_PREC_SPLIT_MODE (1 << 31)
8213#define PAL_PREC_AUTO_INCREMENT (1 << 15)
Ander Conselvan de Oliveira2fcb2062017-01-26 13:24:23 +02008214#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008215#define _PAL_PREC_DATA_A 0x4A404
8216#define _PAL_PREC_DATA_B 0x4AC04
8217#define _PAL_PREC_DATA_C 0x4B404
8218#define _PAL_PREC_GC_MAX_A 0x4A410
8219#define _PAL_PREC_GC_MAX_B 0x4AC10
8220#define _PAL_PREC_GC_MAX_C 0x4B410
8221#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8222#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8223#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008224#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8225#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8226#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008227
8228#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8229#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8230#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8231#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8232
Ander Conselvan de Oliveira9751baf2017-01-27 11:02:30 +02008233#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8234#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8235#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8236#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8237#define _PRE_CSC_GAMC_DATA_A 0x4A488
8238#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8239#define _PRE_CSC_GAMC_DATA_C 0x4B488
8240
8241#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8242#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8243
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008244/* pipe CSC & degamma/gamma LUTs on CHV */
8245#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8246#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8247#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8248#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8249#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8250#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8251#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8252#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8253#define CGM_PIPE_MODE_GAMMA (1 << 2)
8254#define CGM_PIPE_MODE_CSC (1 << 1)
8255#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8256
8257#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8258#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8259#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8260#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8261#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8262#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8263#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8264#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8265
8266#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8267#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8268#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8269#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8270#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8271#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8272#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8273#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8274
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008275/* MIPI DSI registers */
8276
Chris Wilsonf4c3a882017-02-28 14:55:19 +00008277#define _MIPI_PORT(port, a, c) ((port) ? c : a) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008278#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008279
Deepak Mbcc65702017-02-17 18:13:34 +05308280#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8281#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8282#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8283#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8284
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308285/* BXT MIPI clock controls */
8286#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8287
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008288#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308289#define BXT_MIPI1_DIV_SHIFT 26
8290#define BXT_MIPI2_DIV_SHIFT 10
8291#define BXT_MIPI_DIV_SHIFT(port) \
8292 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8293 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308294
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308295/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308296#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8297#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308298#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8299 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8300 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308301#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8302#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308303#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8304 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308305 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8306#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8307 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8308/* RX upper control divider to select actual RX clock output from 8x */
8309#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8310#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8311#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8312 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8313 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8314#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8315#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8316#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8317 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8318 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8319#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8320 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8321/* 8/3X divider to select the actual 8/3X clock output from 8x */
8322#define BXT_MIPI1_8X_BY3_SHIFT 19
8323#define BXT_MIPI2_8X_BY3_SHIFT 3
8324#define BXT_MIPI_8X_BY3_SHIFT(port) \
8325 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8326 BXT_MIPI2_8X_BY3_SHIFT)
8327#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8328#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8329#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8330 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8331 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8332#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8333 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8334/* RX lower control divider to select actual RX clock output from 8x */
8335#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8336#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8337#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8338 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8339 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8340#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8341#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8342#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8343 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8344 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8345#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8346 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8347
8348#define RX_DIVIDER_BIT_1_2 0x3
8349#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308350
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308351/* BXT MIPI mode configure */
8352#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8353#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008354#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308355 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8356
8357#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8358#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008359#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308360 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8361
8362#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8363#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008364#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308365 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8366
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008367#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308368#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8369#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8370#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
Deepak Mf340c2f2017-02-17 18:13:32 +05308371#define BXT_DSIC_16X_BY1 (0 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308372#define BXT_DSIC_16X_BY2 (1 << 10)
8373#define BXT_DSIC_16X_BY3 (2 << 10)
8374#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008375#define BXT_DSIC_16X_MASK (3 << 10)
Deepak Mf340c2f2017-02-17 18:13:32 +05308376#define BXT_DSIA_16X_BY1 (0 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308377#define BXT_DSIA_16X_BY2 (1 << 8)
8378#define BXT_DSIA_16X_BY3 (2 << 8)
8379#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008380#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308381#define BXT_DSI_FREQ_SEL_SHIFT 8
8382#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8383
8384#define BXT_DSI_PLL_RATIO_MAX 0x7D
8385#define BXT_DSI_PLL_RATIO_MIN 0x22
Deepak Mf340c2f2017-02-17 18:13:32 +05308386#define GLK_DSI_PLL_RATIO_MAX 0x6F
8387#define GLK_DSI_PLL_RATIO_MIN 0x22
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308388#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308389#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008391#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308392#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8393#define BXT_DSI_PLL_LOCKED (1 << 30)
8394
Jani Nikula3230bf12013-08-27 15:12:16 +03008395#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008396#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008397#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308398
8399 /* BXT port control */
8400#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8401#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008402#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308403
Uma Shankar1881a422017-01-25 19:43:23 +05308404#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8405#define STAP_SELECT (1 << 0)
8406
8407#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8408#define HS_IO_CTRL_SELECT (1 << 0)
8409
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008410#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008411#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8412#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308413#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008414#define DUAL_LINK_MODE_MASK (1 << 26)
8415#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8416#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008417#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008418#define FLOPPED_HSTX (1 << 23)
8419#define DE_INVERT (1 << 19) /* XXX */
8420#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8421#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8422#define AFE_LATCHOUT (1 << 17)
8423#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008424#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8425#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8426#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8427#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008428#define CSB_SHIFT 9
8429#define CSB_MASK (3 << 9)
8430#define CSB_20MHZ (0 << 9)
8431#define CSB_10MHZ (1 << 9)
8432#define CSB_40MHZ (2 << 9)
8433#define BANDGAP_MASK (1 << 8)
8434#define BANDGAP_PNW_CIRCUIT (0 << 8)
8435#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008436#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8437#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8438#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8439#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008440#define TEARING_EFFECT_MASK (3 << 2)
8441#define TEARING_EFFECT_OFF (0 << 2)
8442#define TEARING_EFFECT_DSI (1 << 2)
8443#define TEARING_EFFECT_GPIO (2 << 2)
8444#define LANE_CONFIGURATION_SHIFT 0
8445#define LANE_CONFIGURATION_MASK (3 << 0)
8446#define LANE_CONFIGURATION_4LANE (0 << 0)
8447#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8448#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8449
8450#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008451#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008452#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008453#define TEARING_EFFECT_DELAY_SHIFT 0
8454#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8455
8456/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308457#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008458
8459/* MIPI DSI Controller and D-PHY registers */
8460
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308461#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008462#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008463#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008464#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8465#define ULPS_STATE_MASK (3 << 1)
8466#define ULPS_STATE_ENTER (2 << 1)
8467#define ULPS_STATE_EXIT (1 << 1)
8468#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8469#define DEVICE_READY (1 << 0)
8470
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308471#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008472#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008473#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308474#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008475#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008476#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008477#define TEARING_EFFECT (1 << 31)
8478#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8479#define GEN_READ_DATA_AVAIL (1 << 29)
8480#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8481#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8482#define RX_PROT_VIOLATION (1 << 26)
8483#define RX_INVALID_TX_LENGTH (1 << 25)
8484#define ACK_WITH_NO_ERROR (1 << 24)
8485#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8486#define LP_RX_TIMEOUT (1 << 22)
8487#define HS_TX_TIMEOUT (1 << 21)
8488#define DPI_FIFO_UNDERRUN (1 << 20)
8489#define LOW_CONTENTION (1 << 19)
8490#define HIGH_CONTENTION (1 << 18)
8491#define TXDSI_VC_ID_INVALID (1 << 17)
8492#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8493#define TXCHECKSUM_ERROR (1 << 15)
8494#define TXECC_MULTIBIT_ERROR (1 << 14)
8495#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8496#define TXFALSE_CONTROL_ERROR (1 << 12)
8497#define RXDSI_VC_ID_INVALID (1 << 11)
8498#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8499#define RXCHECKSUM_ERROR (1 << 9)
8500#define RXECC_MULTIBIT_ERROR (1 << 8)
8501#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8502#define RXFALSE_CONTROL_ERROR (1 << 6)
8503#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8504#define RX_LP_TX_SYNC_ERROR (1 << 4)
8505#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8506#define RXEOT_SYNC_ERROR (1 << 2)
8507#define RXSOT_SYNC_ERROR (1 << 1)
8508#define RXSOT_ERROR (1 << 0)
8509
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308510#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008511#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008512#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008513#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8514#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8515#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8516#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8517#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8518#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8519#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8520#define VID_MODE_FORMAT_MASK (0xf << 7)
8521#define VID_MODE_NOT_SUPPORTED (0 << 7)
8522#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008523#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8524#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008525#define VID_MODE_FORMAT_RGB888 (4 << 7)
8526#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8527#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8528#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8529#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8530#define DATA_LANES_PRG_REG_SHIFT 0
8531#define DATA_LANES_PRG_REG_MASK (7 << 0)
8532
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308533#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008534#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008535#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008536#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8537
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308538#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008539#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008540#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008541#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8542
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308543#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008544#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008545#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008546#define TURN_AROUND_TIMEOUT_MASK 0x3f
8547
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308548#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008549#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008550#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008551#define DEVICE_RESET_TIMER_MASK 0xffff
8552
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308553#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008554#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008555#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008556#define VERTICAL_ADDRESS_SHIFT 16
8557#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8558#define HORIZONTAL_ADDRESS_SHIFT 0
8559#define HORIZONTAL_ADDRESS_MASK 0xffff
8560
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308561#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008562#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008563#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008564#define DBI_FIFO_EMPTY_HALF (0 << 0)
8565#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8566#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8567
8568/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308569#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008570#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008571#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008572
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308573#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008574#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008575#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008576
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308577#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008578#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008579#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008580
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308581#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008582#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008583#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008584
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308585#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008586#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008587#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008588
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308589#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008590#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008591#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008592
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308593#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008594#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008595#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008596
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308597#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008598#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008599#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308600
Jani Nikula3230bf12013-08-27 15:12:16 +03008601/* regs above are bits 15:0 */
8602
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308603#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008604#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008605#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008606#define DPI_LP_MODE (1 << 6)
8607#define BACKLIGHT_OFF (1 << 5)
8608#define BACKLIGHT_ON (1 << 4)
8609#define COLOR_MODE_OFF (1 << 3)
8610#define COLOR_MODE_ON (1 << 2)
8611#define TURN_ON (1 << 1)
8612#define SHUTDOWN (1 << 0)
8613
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308614#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008615#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008616#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008617#define COMMAND_BYTE_SHIFT 0
8618#define COMMAND_BYTE_MASK (0x3f << 0)
8619
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308620#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008621#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008622#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008623#define MASTER_INIT_TIMER_SHIFT 0
8624#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8625
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308626#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008627#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008628#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008629 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008630#define MAX_RETURN_PKT_SIZE_SHIFT 0
8631#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8632
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308633#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008634#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008635#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008636#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8637#define DISABLE_VIDEO_BTA (1 << 3)
8638#define IP_TG_CONFIG (1 << 2)
8639#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8640#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8641#define VIDEO_MODE_BURST (3 << 0)
8642
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308643#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008644#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008645#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008646#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8647#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008648#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8649#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8650#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8651#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8652#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8653#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8654#define CLOCKSTOP (1 << 1)
8655#define EOT_DISABLE (1 << 0)
8656
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308657#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008658#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008659#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008660#define LP_BYTECLK_SHIFT 0
8661#define LP_BYTECLK_MASK (0xffff << 0)
8662
Deepak Mb426f982017-02-17 18:13:30 +05308663#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
8664#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
8665#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
8666
8667#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
8668#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
8669#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
8670
Jani Nikula3230bf12013-08-27 15:12:16 +03008671/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308672#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008673#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008674#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008675
8676/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308677#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008678#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008679#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008680
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308681#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008682#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008683#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308684#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008685#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008686#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008687#define LONG_PACKET_WORD_COUNT_SHIFT 8
8688#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8689#define SHORT_PACKET_PARAM_SHIFT 8
8690#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8691#define VIRTUAL_CHANNEL_SHIFT 6
8692#define VIRTUAL_CHANNEL_MASK (3 << 6)
8693#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008694#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008695/* data type values, see include/video/mipi_display.h */
8696
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308697#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008698#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008699#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008700#define DPI_FIFO_EMPTY (1 << 28)
8701#define DBI_FIFO_EMPTY (1 << 27)
8702#define LP_CTRL_FIFO_EMPTY (1 << 26)
8703#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8704#define LP_CTRL_FIFO_FULL (1 << 24)
8705#define HS_CTRL_FIFO_EMPTY (1 << 18)
8706#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8707#define HS_CTRL_FIFO_FULL (1 << 16)
8708#define LP_DATA_FIFO_EMPTY (1 << 10)
8709#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8710#define LP_DATA_FIFO_FULL (1 << 8)
8711#define HS_DATA_FIFO_EMPTY (1 << 2)
8712#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8713#define HS_DATA_FIFO_FULL (1 << 0)
8714
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308715#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008716#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008717#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008718#define DBI_HS_LP_MODE_MASK (1 << 0)
8719#define DBI_LP_MODE (1 << 0)
8720#define DBI_HS_MODE (0 << 0)
8721
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308722#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008723#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008724#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008725#define EXIT_ZERO_COUNT_SHIFT 24
8726#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8727#define TRAIL_COUNT_SHIFT 16
8728#define TRAIL_COUNT_MASK (0x1f << 16)
8729#define CLK_ZERO_COUNT_SHIFT 8
8730#define CLK_ZERO_COUNT_MASK (0xff << 8)
8731#define PREPARE_COUNT_SHIFT 0
8732#define PREPARE_COUNT_MASK (0x3f << 0)
8733
8734/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308735#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008736#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008737#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008739#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8740#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8741#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008742#define LP_HS_SSW_CNT_SHIFT 16
8743#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8744#define HS_LP_PWR_SW_CNT_SHIFT 0
8745#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8746
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308747#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008748#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008749#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008750#define STOP_STATE_STALL_COUNTER_SHIFT 0
8751#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8752
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308753#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008754#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008755#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308756#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008757#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008758#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008759#define RX_CONTENTION_DETECTED (1 << 0)
8760
8761/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308762#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008763#define DBI_TYPEC_ENABLE (1 << 31)
8764#define DBI_TYPEC_WIP (1 << 30)
8765#define DBI_TYPEC_OPTION_SHIFT 28
8766#define DBI_TYPEC_OPTION_MASK (3 << 28)
8767#define DBI_TYPEC_FREQ_SHIFT 24
8768#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8769#define DBI_TYPEC_OVERRIDE (1 << 8)
8770#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8771#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8772
8773
8774/* MIPI adapter registers */
8775
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308776#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008777#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008778#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008779#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8780#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8781#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8782#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8783#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8784#define READ_REQUEST_PRIORITY_SHIFT 3
8785#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8786#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8787#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8788#define RGB_FLIP_TO_BGR (1 << 2)
8789
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008790#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308791#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308792#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Deepak M093d6802016-12-15 14:31:32 +05308793#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
8794#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
8795#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
8796#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
8797#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
8798#define GLK_LP_WAKE (1 << 22)
8799#define GLK_LP11_LOW_PWR_MODE (1 << 21)
8800#define GLK_LP00_LOW_PWR_MODE (1 << 20)
8801#define GLK_FIREWALL_ENABLE (1 << 16)
8802#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
8803#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
8804#define BXT_DSC_ENABLE (1 << 3)
8805#define BXT_RGB_FLIP (1 << 2)
8806#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
8807#define GLK_MIPIIO_ENABLE (1 << 0)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308808
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308809#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008810#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008811#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008812#define DATA_MEM_ADDRESS_SHIFT 5
8813#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8814#define DATA_VALID (1 << 0)
8815
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308816#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008817#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008818#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008819#define DATA_LENGTH_SHIFT 0
8820#define DATA_LENGTH_MASK (0xfffff << 0)
8821
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308822#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008823#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008824#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008825#define COMMAND_MEM_ADDRESS_SHIFT 5
8826#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8827#define AUTO_PWG_ENABLE (1 << 2)
8828#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8829#define COMMAND_VALID (1 << 0)
8830
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308831#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008832#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008833#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008834#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8835#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8836
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308837#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008838#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008839#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008840
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308841#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008842#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008843#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008844#define READ_DATA_VALID(n) (1 << (n))
8845
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008846/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008847#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8848#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008849
Peter Antoine3bbaba02015-07-10 20:13:11 +03008850/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008851#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008852
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008853#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8854#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8855#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8856#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8857#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008858
Tim Gored5165eb2016-02-04 11:49:34 +00008859/* gamt regs */
8860#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8861#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8862#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8863#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8864#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8865
Jesse Barnes585fb112008-07-29 11:54:06 -07008866#endif /* _I915_REG_H_ */