blob: 0b14b537378345870f7aec058b791add80f8fa95 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
Andres Rodriguez78c16832017-02-02 00:38:22 -050049#include <kgd_kfd_interface.h>
50
yanyang15fc3aee2015-05-22 14:39:35 -040051#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040052#include "amdgpu_mode.h"
53#include "amdgpu_ih.h"
54#include "amdgpu_irq.h"
55#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080056#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050057#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020059#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020060#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020061#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050062#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040063#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040064#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050065#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050066#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040067#include "amdgpu_vcn.h"
Christian König9a189992017-09-12 14:29:07 -040068#include "amdgpu_mn.h"
Harry Wentland45622362017-09-12 15:58:20 -040069#include "amdgpu_dm.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040070
Alex Deucherb80d8472015-08-16 22:55:02 -040071#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080072#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020073#include "amdgpu_gart.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040074
Alex Deucher97b2e202015-04-20 16:51:00 -040075/*
76 * Modules parameters.
77 */
78extern int amdgpu_modeset;
79extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040080extern int amdgpu_vis_vram_limit;
Alex Deucher83e74db2017-08-21 11:58:25 -040081extern int amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020082extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020083extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040084extern int amdgpu_benchmarking;
85extern int amdgpu_testing;
86extern int amdgpu_audio;
87extern int amdgpu_disp_priority;
88extern int amdgpu_hw_i2c;
89extern int amdgpu_pcie_gen2;
90extern int amdgpu_msi;
91extern int amdgpu_lockup_timeout;
92extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080093extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040094extern int amdgpu_aspm;
95extern int amdgpu_runtime_pm;
Rex Zhu0b693f02017-09-19 14:36:08 +080096extern uint amdgpu_ip_block_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -040097extern int amdgpu_bapm;
98extern int amdgpu_deep_color;
99extern int amdgpu_vm_size;
100extern int amdgpu_vm_block_size;
Roger Hed07f14b2017-08-15 16:05:59 +0800101extern int amdgpu_vm_fragment_size;
Christian Königd9c13152015-09-28 12:31:26 +0200102extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200103extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400104extern int amdgpu_vm_update_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400105extern int amdgpu_dc;
Harry Wentland02e749d2017-09-12 20:02:11 -0400106extern int amdgpu_dc_log;
Jammy Zhou1333f722015-07-30 16:36:58 +0800107extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800108extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800109extern int amdgpu_no_evict;
110extern int amdgpu_direct_gma_size;
Rex Zhu0b693f02017-09-19 14:36:08 +0800111extern uint amdgpu_pcie_gen_cap;
112extern uint amdgpu_pcie_lane_cap;
113extern uint amdgpu_cg_mask;
114extern uint amdgpu_pg_mask;
115extern uint amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200116extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800117extern char *amdgpu_virtual_display;
Rex Zhu0b693f02017-09-19 14:36:08 +0800118extern uint amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200119extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400120extern int amdgpu_ngg;
121extern int amdgpu_prim_buf_per_se;
122extern int amdgpu_pos_buf_per_se;
123extern int amdgpu_cntl_sb_buf_per_se;
124extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800125extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800126extern int amdgpu_lbpw;
Andres Rodriguez4a75aef2017-09-26 12:22:46 -0400127extern int amdgpu_compute_multipipe;
Alex Deucher97b2e202015-04-20 16:51:00 -0400128
Felix Kuehling6dd13092017-06-05 18:53:55 +0900129#ifdef CONFIG_DRM_AMDGPU_SI
130extern int amdgpu_si_support;
131#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900132#ifdef CONFIG_DRM_AMDGPU_CIK
133extern int amdgpu_cik_support;
134#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400135
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800136#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800137#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400138#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
139#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
140/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
141#define AMDGPU_IB_POOL_SIZE 16
142#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
143#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400144#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400145
Jammy Zhou36f523a2015-09-01 12:54:27 +0800146/* max number of IP instances */
147#define AMDGPU_MAX_SDMA_INSTANCES 2
148
Alex Deucher97b2e202015-04-20 16:51:00 -0400149/* hard reset data */
150#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
151
152/* reset flags */
153#define AMDGPU_RESET_GFX (1 << 0)
154#define AMDGPU_RESET_COMPUTE (1 << 1)
155#define AMDGPU_RESET_DMA (1 << 2)
156#define AMDGPU_RESET_CP (1 << 3)
157#define AMDGPU_RESET_GRBM (1 << 4)
158#define AMDGPU_RESET_DMA1 (1 << 5)
159#define AMDGPU_RESET_RLC (1 << 6)
160#define AMDGPU_RESET_SEM (1 << 7)
161#define AMDGPU_RESET_IH (1 << 8)
162#define AMDGPU_RESET_VMC (1 << 9)
163#define AMDGPU_RESET_MC (1 << 10)
164#define AMDGPU_RESET_DISPLAY (1 << 11)
165#define AMDGPU_RESET_UVD (1 << 12)
166#define AMDGPU_RESET_VCE (1 << 13)
167#define AMDGPU_RESET_VCE1 (1 << 14)
168
Alex Deucher97b2e202015-04-20 16:51:00 -0400169/* GFX current status */
170#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
171#define AMDGPU_GFX_SAFE_MODE 0x00000001L
172#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
173#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
174#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
175
176/* max cursor sizes (in pixels) */
177#define CIK_CURSOR_WIDTH 128
178#define CIK_CURSOR_HEIGHT 128
179
180struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400181struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400182struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800183struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400184struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400185struct amdgpu_fpriv;
Christian König9cca0b82017-09-06 16:15:28 +0200186struct amdgpu_bo_va_mapping;
Alex Deucher97b2e202015-04-20 16:51:00 -0400187
188enum amdgpu_cp_irq {
189 AMDGPU_CP_IRQ_GFX_EOP = 0,
190 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
191 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
192 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
194 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
198
199 AMDGPU_CP_IRQ_LAST
200};
201
202enum amdgpu_sdma_irq {
203 AMDGPU_SDMA_IRQ_TRAP0 = 0,
204 AMDGPU_SDMA_IRQ_TRAP1,
205
206 AMDGPU_SDMA_IRQ_LAST
207};
208
209enum amdgpu_thermal_irq {
210 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
211 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
212
213 AMDGPU_THERMAL_IRQ_LAST
214};
215
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800216enum amdgpu_kiq_irq {
217 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
218 AMDGPU_CP_KIQ_IRQ_LAST
219};
220
Alex Deucher97b2e202015-04-20 16:51:00 -0400221int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400222 enum amd_ip_block_type block_type,
223 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400224int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400225 enum amd_ip_block_type block_type,
226 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800227void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400228int amdgpu_wait_for_idle(struct amdgpu_device *adev,
229 enum amd_ip_block_type block_type);
230bool amdgpu_is_idle(struct amdgpu_device *adev,
231 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400232
Alex Deuchera1255102016-10-13 17:41:13 -0400233#define AMDGPU_MAX_IP_NUM 16
234
235struct amdgpu_ip_block_status {
236 bool valid;
237 bool sw;
238 bool hw;
239 bool late_initialized;
240 bool hang;
241};
242
Alex Deucher97b2e202015-04-20 16:51:00 -0400243struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400244 const enum amd_ip_block_type type;
245 const u32 major;
246 const u32 minor;
247 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400248 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400249};
250
Alex Deuchera1255102016-10-13 17:41:13 -0400251struct amdgpu_ip_block {
252 struct amdgpu_ip_block_status status;
253 const struct amdgpu_ip_block_version *version;
254};
255
Alex Deucher97b2e202015-04-20 16:51:00 -0400256int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400257 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400258 u32 major, u32 minor);
259
Alex Deuchera1255102016-10-13 17:41:13 -0400260struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
261 enum amd_ip_block_type type);
262
263int amdgpu_ip_block_add(struct amdgpu_device *adev,
264 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400265
266/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
267struct amdgpu_buffer_funcs {
268 /* maximum bytes in a single operation */
269 uint32_t copy_max_bytes;
270
271 /* number of dw to reserve per operation */
272 unsigned copy_num_dw;
273
274 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800275 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400276 /* src addr in bytes */
277 uint64_t src_offset,
278 /* dst addr in bytes */
279 uint64_t dst_offset,
280 /* number of byte to transfer */
281 uint32_t byte_count);
282
283 /* maximum bytes in a single operation */
284 uint32_t fill_max_bytes;
285
286 /* number of dw to reserve per operation */
287 unsigned fill_num_dw;
288
289 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800290 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400291 /* value to write to memory */
292 uint32_t src_data,
293 /* dst addr in bytes */
294 uint64_t dst_offset,
295 /* number of byte to fill */
296 uint32_t byte_count);
297};
298
299/* provided by hw blocks that can write ptes, e.g., sdma */
300struct amdgpu_vm_pte_funcs {
Yong Zhaoe6d92192017-09-19 12:58:15 -0400301 /* number of dw to reserve per operation */
302 unsigned copy_pte_num_dw;
303
Alex Deucher97b2e202015-04-20 16:51:00 -0400304 /* copy pte entries from GART */
305 void (*copy_pte)(struct amdgpu_ib *ib,
306 uint64_t pe, uint64_t src,
307 unsigned count);
Yong Zhaoe6d92192017-09-19 12:58:15 -0400308
Alex Deucher97b2e202015-04-20 16:51:00 -0400309 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200310 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
311 uint64_t value, unsigned count,
312 uint32_t incr);
Yong Zhao7bdc53f2017-09-15 18:20:37 -0400313
314 /* maximum nums of PTEs/PDEs in a single operation */
315 uint32_t set_max_nums_pte_pde;
316
317 /* number of dw to reserve per operation */
318 unsigned set_pte_pde_num_dw;
319
Alex Deucher97b2e202015-04-20 16:51:00 -0400320 /* for linear pte/pde updates without addr mapping */
321 void (*set_pte_pde)(struct amdgpu_ib *ib,
322 uint64_t pe,
323 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800324 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400325};
326
327/* provided by the gmc block */
328struct amdgpu_gart_funcs {
329 /* flush the vm tlb via mmio */
330 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
331 uint32_t vmid);
332 /* write pte/pde updates using the cpu */
333 int (*set_pte_pde)(struct amdgpu_device *adev,
334 void *cpu_pt_addr, /* cpu addr of page table */
335 uint32_t gpu_page_idx, /* pte/pde to update */
336 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800337 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100338 /* enable/disable PRT support */
339 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500340 /* set pte flags based per asic */
341 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
342 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200343 /* get the pde for a given mc addr */
344 u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
Christian König03f89fe2017-04-04 16:07:45 +0200345 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500346};
347
Alex Deucher97b2e202015-04-20 16:51:00 -0400348/* provided by the ih block */
349struct amdgpu_ih_funcs {
350 /* ring read/write ptr handling, called from interrupt context */
351 u32 (*get_wptr)(struct amdgpu_device *adev);
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400352 bool (*prescreen_iv)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400353 void (*decode_iv)(struct amdgpu_device *adev,
354 struct amdgpu_iv_entry *entry);
355 void (*set_rptr)(struct amdgpu_device *adev);
356};
357
Alex Deucher97b2e202015-04-20 16:51:00 -0400358/*
359 * BIOS.
360 */
361bool amdgpu_get_bios(struct amdgpu_device *adev);
362bool amdgpu_read_bios(struct amdgpu_device *adev);
363
364/*
365 * Dummy page
366 */
367struct amdgpu_dummy_page {
368 struct page *page;
369 dma_addr_t addr;
370};
371int amdgpu_dummy_page_init(struct amdgpu_device *adev);
372void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
373
374
375/*
376 * Clocks
377 */
378
379#define AMDGPU_MAX_PPLL 3
380
381struct amdgpu_clock {
382 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
383 struct amdgpu_pll spll;
384 struct amdgpu_pll mpll;
385 /* 10 Khz units */
386 uint32_t default_mclk;
387 uint32_t default_sclk;
388 uint32_t default_dispclk;
389 uint32_t current_dispclk;
390 uint32_t dp_extclk;
391 uint32_t max_pixel_clock;
392};
393
394/*
Christian König9124a392017-07-21 00:16:21 +0200395 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400396 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400397
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800398#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400399#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
400
401void amdgpu_gem_object_free(struct drm_gem_object *obj);
402int amdgpu_gem_object_open(struct drm_gem_object *obj,
403 struct drm_file *file_priv);
404void amdgpu_gem_object_close(struct drm_gem_object *obj,
405 struct drm_file *file_priv);
406unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
407struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200408struct drm_gem_object *
409amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
410 struct dma_buf_attachment *attach,
411 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400412struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
413 struct drm_gem_object *gobj,
414 int flags);
415int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
416void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
417struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
418void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
419void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Samuel Lidfced2e2017-08-22 15:25:33 -0400420int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Alex Deucher97b2e202015-04-20 16:51:00 -0400421int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
422
423/* sub-allocation manager, it has to be protected by another lock.
424 * By conception this is an helper for other part of the driver
425 * like the indirect buffer or semaphore, which both have their
426 * locking.
427 *
428 * Principe is simple, we keep a list of sub allocation in offset
429 * order (first entry has offset == 0, last entry has the highest
430 * offset).
431 *
432 * When allocating new object we first check if there is room at
433 * the end total_size - (last_object_offset + last_object_size) >=
434 * alloc_size. If so we allocate new object there.
435 *
436 * When there is not enough room at the end, we start waiting for
437 * each sub object until we reach object_offset+object_size >=
438 * alloc_size, this object then become the sub object we return.
439 *
440 * Alignment can't be bigger than page size.
441 *
442 * Hole are not considered for allocation to keep things simple.
443 * Assumption is that there won't be hole (all object on same
444 * alignment).
445 */
Christian König6ba60b82016-03-11 14:50:08 +0100446
447#define AMDGPU_SA_NUM_FENCE_LISTS 32
448
Alex Deucher97b2e202015-04-20 16:51:00 -0400449struct amdgpu_sa_manager {
450 wait_queue_head_t wq;
451 struct amdgpu_bo *bo;
452 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100453 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400454 struct list_head olist;
455 unsigned size;
456 uint64_t gpu_addr;
457 void *cpu_ptr;
458 uint32_t domain;
459 uint32_t align;
460};
461
Alex Deucher97b2e202015-04-20 16:51:00 -0400462/* sub-allocation buffer */
463struct amdgpu_sa_bo {
464 struct list_head olist;
465 struct list_head flist;
466 struct amdgpu_sa_manager *manager;
467 unsigned soffset;
468 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100469 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400470};
471
472/*
473 * GEM objects.
474 */
Christian König418aa0c2016-02-15 16:59:57 +0100475void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400476int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +0200477 int alignment, u32 initial_domain,
478 u64 flags, bool kernel,
479 struct reservation_object *resv,
480 struct drm_gem_object **obj);
Alex Deucher97b2e202015-04-20 16:51:00 -0400481
482int amdgpu_mode_dumb_create(struct drm_file *file_priv,
483 struct drm_device *dev,
484 struct drm_mode_create_dumb *args);
485int amdgpu_mode_dumb_mmap(struct drm_file *filp,
486 struct drm_device *dev,
487 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800488int amdgpu_fence_slab_init(void);
489void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400490
491/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500492 * VMHUB structures, functions & helpers
493 */
494struct amdgpu_vmhub {
495 uint32_t ctx0_ptb_addr_lo32;
496 uint32_t ctx0_ptb_addr_hi32;
497 uint32_t vm_inv_eng0_req;
498 uint32_t vm_inv_eng0_ack;
499 uint32_t vm_context0_cntl;
500 uint32_t vm_l2_pro_fault_status;
501 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500502};
503
504/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400505 * GPU MC structures, functions & helpers
506 */
507struct amdgpu_mc {
508 resource_size_t aper_size;
509 resource_size_t aper_base;
510 resource_size_t agp_base;
511 /* for some chips with <= 32MB we need to lie
512 * about vram size near mc fb location */
513 u64 mc_vram_size;
514 u64 visible_vram_size;
Christian König6f02a692017-07-07 11:56:59 +0200515 u64 gart_size;
516 u64 gart_start;
517 u64 gart_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400518 u64 vram_start;
519 u64 vram_end;
520 unsigned vram_width;
521 u64 real_vram_size;
522 int vram_mtrr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400523 u64 mc_mask;
524 const struct firmware *fw; /* MC firmware */
525 uint32_t fw_version;
526 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800527 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800528 uint32_t srbm_soft_reset;
Christian Königf7c35ab2017-01-27 11:56:05 +0100529 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800530 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800531 /* apertures */
532 u64 shared_aperture_start;
533 u64 shared_aperture_end;
534 u64 private_aperture_start;
535 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500536 /* protects concurrent invalidation */
537 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400538};
539
540/*
541 * GPU doorbell structures, functions & helpers
542 */
543typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
544{
545 AMDGPU_DOORBELL_KIQ = 0x000,
546 AMDGPU_DOORBELL_HIQ = 0x001,
547 AMDGPU_DOORBELL_DIQ = 0x002,
548 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
549 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
550 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
551 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
552 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
553 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
554 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
555 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
556 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
557 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
558 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
559 AMDGPU_DOORBELL_IH = 0x1E8,
560 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
561 AMDGPU_DOORBELL_INVALID = 0xFFFF
562} AMDGPU_DOORBELL_ASSIGNMENT;
563
564struct amdgpu_doorbell {
565 /* doorbell mmio */
566 resource_size_t base;
567 resource_size_t size;
568 u32 __iomem *ptr;
569 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
570};
571
Ken Wang39807b92016-03-18 15:41:42 +0800572/*
573 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
574 */
575typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
576{
577 /*
578 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
579 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
580 * Compute related doorbells are allocated from 0x00 to 0x8a
581 */
582
583
584 /* kernel scheduling */
585 AMDGPU_DOORBELL64_KIQ = 0x00,
586
587 /* HSA interface queue and debug queue */
588 AMDGPU_DOORBELL64_HIQ = 0x01,
589 AMDGPU_DOORBELL64_DIQ = 0x02,
590
591 /* Compute engines */
592 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
593 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
594 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
595 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
596 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
597 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
598 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
599 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
600
601 /* User queue doorbell range (128 doorbells) */
602 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
603 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
604
605 /* Graphics engine */
606 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
607
608 /*
609 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
610 * Graphics voltage island aperture 1
611 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
612 */
613
614 /* sDMA engines */
615 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
616 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
617 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
618 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
619
620 /* Interrupt handler */
621 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
622 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
623 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
624
Monk Liue6b3ecb2016-12-30 16:18:56 +0800625 /* VCN engine use 32 bits doorbell */
626 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
627 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
628 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
629 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
630
631 /* overlap the doorbell assignment with VCN as they are mutually exclusive
632 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
633 */
Frank Min4ed11d72017-06-12 10:57:43 +0800634 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
635 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
636 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
637 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800638
Frank Min4ed11d72017-06-12 10:57:43 +0800639 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
640 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
641 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
642 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800643
644 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
645 AMDGPU_DOORBELL64_INVALID = 0xFFFF
646} AMDGPU_DOORBELL64_ASSIGNMENT;
647
648
Alex Deucher97b2e202015-04-20 16:51:00 -0400649void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
650 phys_addr_t *aperture_base,
651 size_t *aperture_size,
652 size_t *start_offset);
653
654/*
655 * IRQS.
656 */
657
658struct amdgpu_flip_work {
Michel Dänzer325cbba12016-08-04 12:39:37 +0900659 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400660 struct work_struct unpin_work;
661 struct amdgpu_device *adev;
662 int crtc_id;
Michel Dänzer325cbba12016-08-04 12:39:37 +0900663 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400664 uint64_t base;
665 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200666 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100667 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200668 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100669 struct dma_fence **shared;
670 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400671 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400672};
673
674
675/*
676 * CP & rings.
677 */
678
679struct amdgpu_ib {
680 struct amdgpu_sa_bo *sa_bo;
681 uint32_t length_dw;
682 uint64_t gpu_addr;
683 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800684 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400685};
686
Nils Wallménius62250a92016-04-10 16:30:00 +0200687extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800688
Christian König50838c82016-02-03 13:44:52 +0100689int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800690 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100691int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
692 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800693
Christian Königa5fb4ec2016-06-29 15:10:31 +0200694void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100695void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100696int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100697 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100698 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100699
Alex Deucher97b2e202015-04-20 16:51:00 -0400700/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500701 * Queue manager
702 */
703struct amdgpu_queue_mapper {
704 int hw_ip;
705 struct mutex lock;
706 /* protected by lock */
707 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
708};
709
710struct amdgpu_queue_mgr {
711 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
712};
713
714int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
715 struct amdgpu_queue_mgr *mgr);
716int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
717 struct amdgpu_queue_mgr *mgr);
718int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
719 struct amdgpu_queue_mgr *mgr,
Michel Dänzerfa7c7932017-11-22 15:55:21 +0100720 u32 hw_ip, u32 instance, u32 ring,
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500721 struct amdgpu_ring **out_ring);
722
723/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400724 * context related structures
725 */
726
Christian König21c16bf2015-07-07 17:24:49 +0200727struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200728 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100729 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200730 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200731};
732
Alex Deucher97b2e202015-04-20 16:51:00 -0400733struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400734 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800735 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500736 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400737 unsigned reset_counter;
Christian Könige55f2b62017-10-09 15:18:43 +0200738 uint32_t vram_lost_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200739 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100740 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200741 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Christian Könige55f2b62017-10-09 15:18:43 +0200742 bool preamble_presented;
Andres Rodriguezc23be4a2017-06-06 20:20:38 -0400743 enum amd_sched_priority init_priority;
744 enum amd_sched_priority override_priority;
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400745 struct mutex lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400746};
747
748struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400749 struct amdgpu_device *adev;
750 struct mutex lock;
751 /* protected by lock */
752 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400753};
754
Alex Deucher0b492a42015-08-16 22:48:26 -0400755struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
756int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
757
Monk Liueb01abc2017-09-15 13:40:31 +0800758int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
759 struct dma_fence *fence, uint64_t *seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100760struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200761 struct amdgpu_ring *ring, uint64_t seq);
Andres Rodriguezc23be4a2017-06-06 20:20:38 -0400762void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
763 enum amd_sched_priority priority);
Christian König21c16bf2015-07-07 17:24:49 +0200764
Alex Deucher0b492a42015-08-16 22:48:26 -0400765int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
766 struct drm_file *filp);
767
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400768int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
769
Christian Königefd4ccb2015-08-04 16:20:31 +0200770void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
771void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400772
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400773
Alex Deucher97b2e202015-04-20 16:51:00 -0400774/*
775 * file private structure
776 */
777
778struct amdgpu_fpriv {
779 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800780 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200781 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400782 struct mutex bo_list_lock;
783 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400784 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400785};
786
787/*
788 * residency list
789 */
Christian König9124a392017-07-21 00:16:21 +0200790struct amdgpu_bo_list_entry {
791 struct amdgpu_bo *robj;
792 struct ttm_validate_buffer tv;
793 struct amdgpu_bo_va *bo_va;
794 uint32_t priority;
795 struct page **user_pages;
796 int user_invalidated;
797};
Alex Deucher97b2e202015-04-20 16:51:00 -0400798
799struct amdgpu_bo_list {
800 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400801 struct rcu_head rhead;
802 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400803 struct amdgpu_bo *gds_obj;
804 struct amdgpu_bo *gws_obj;
805 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100806 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400807 unsigned num_entries;
808 struct amdgpu_bo_list_entry *array;
809};
810
811struct amdgpu_bo_list *
812amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100813void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
814 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400815void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
816void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
817
818/*
819 * GFX stuff
820 */
821#include "clearstate_defs.h"
822
Alex Deucher79e54122016-04-08 15:45:13 -0400823struct amdgpu_rlc_funcs {
824 void (*enter_safe_mode)(struct amdgpu_device *adev);
825 void (*exit_safe_mode)(struct amdgpu_device *adev);
826};
827
Alex Deucher97b2e202015-04-20 16:51:00 -0400828struct amdgpu_rlc {
829 /* for power gating */
830 struct amdgpu_bo *save_restore_obj;
831 uint64_t save_restore_gpu_addr;
832 volatile uint32_t *sr_ptr;
833 const u32 *reg_list;
834 u32 reg_list_size;
835 /* for clear state */
836 struct amdgpu_bo *clear_state_obj;
837 uint64_t clear_state_gpu_addr;
838 volatile uint32_t *cs_ptr;
839 const struct cs_section_def *cs_data;
840 u32 clear_state_size;
841 /* for cp tables */
842 struct amdgpu_bo *cp_table_obj;
843 uint64_t cp_table_gpu_addr;
844 volatile uint32_t *cp_table_ptr;
845 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400846
847 /* safe mode for updating CG/PG state */
848 bool in_safe_mode;
849 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400850
851 /* for firmware data */
852 u32 save_and_restore_offset;
853 u32 clear_state_descriptor_offset;
854 u32 avail_scratch_ram_locations;
855 u32 reg_restore_list_size;
856 u32 reg_list_format_start;
857 u32 reg_list_format_separate_start;
858 u32 starting_offsets_start;
859 u32 reg_list_format_size_bytes;
860 u32 reg_list_size_bytes;
861
862 u32 *register_list_format;
863 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400864};
865
Andres Rodriguez78c16832017-02-02 00:38:22 -0500866#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
867
Alex Deucher97b2e202015-04-20 16:51:00 -0400868struct amdgpu_mec {
869 struct amdgpu_bo *hpd_eop_obj;
870 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500871 struct amdgpu_bo *mec_fw_obj;
872 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400873 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500874 u32 num_pipe_per_mec;
875 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800876 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500877
878 /* These are the resources for which amdgpu takes ownership */
879 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400880};
881
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800882struct amdgpu_kiq {
883 u64 eop_gpu_addr;
884 struct amdgpu_bo *eop_obj;
pding43ca8ef2017-10-13 15:38:35 +0800885 spinlock_t ring_lock;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800886 struct amdgpu_ring ring;
887 struct amdgpu_irq_src irq;
888};
889
Alex Deucher97b2e202015-04-20 16:51:00 -0400890/*
891 * GPU scratch registers structures, functions & helpers
892 */
893struct amdgpu_scratch {
894 unsigned num_reg;
895 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100896 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400897};
898
899/*
900 * GFX configurations
901 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400902#define AMDGPU_GFX_MAX_SE 4
903#define AMDGPU_GFX_MAX_SH_PER_SE 2
904
905struct amdgpu_rb_config {
906 uint32_t rb_backend_disable;
907 uint32_t user_rb_backend_disable;
908 uint32_t raster_config;
909 uint32_t raster_config_1;
910};
911
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500912struct gb_addr_config {
913 uint16_t pipe_interleave_size;
914 uint8_t num_pipes;
915 uint8_t max_compress_frags;
916 uint8_t num_banks;
917 uint8_t num_se;
918 uint8_t num_rb_per_se;
919};
920
Junwei Zhangea323f82017-02-21 10:32:37 +0800921struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400922 unsigned max_shader_engines;
923 unsigned max_tile_pipes;
924 unsigned max_cu_per_sh;
925 unsigned max_sh_per_se;
926 unsigned max_backends_per_se;
927 unsigned max_texture_channel_caches;
928 unsigned max_gprs;
929 unsigned max_gs_threads;
930 unsigned max_hw_contexts;
931 unsigned sc_prim_fifo_size_frontend;
932 unsigned sc_prim_fifo_size_backend;
933 unsigned sc_hiz_tile_fifo_size;
934 unsigned sc_earlyz_tile_fifo_size;
935
936 unsigned num_tile_pipes;
937 unsigned backend_enable_mask;
938 unsigned mem_max_burst_length_bytes;
939 unsigned mem_row_size_in_kb;
940 unsigned shader_engine_tile_size;
941 unsigned num_gpus;
942 unsigned multi_gpu_tile_size;
943 unsigned mc_arb_ramcfg;
944 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500945 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800946 unsigned gs_vgt_table_depth;
947 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400948
949 uint32_t tile_mode_array[32];
950 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400951
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500952 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400953 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800954
955 /* gfx configure feature */
956 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400957};
958
Alex Deucher7dae69a2016-05-03 16:25:53 -0400959struct amdgpu_cu_info {
Hawking Zhang51fd0372017-06-09 22:30:52 +0800960 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800961 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800962 uint32_t max_scratch_slots_per_cu;
963 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800964
965 /* total active CU number */
966 uint32_t number;
967 uint32_t ao_cu_mask;
968 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400969 uint32_t bitmap[4][4];
970};
971
Alex Deucherb95e31f2016-07-07 15:01:42 -0400972struct amdgpu_gfx_funcs {
973 /* get the gpu clock counter */
974 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400975 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400976 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500977 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
978 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400979};
980
Alex Deucherbce23e02017-03-28 12:52:08 -0400981struct amdgpu_ngg_buf {
982 struct amdgpu_bo *bo;
983 uint64_t gpu_addr;
984 uint32_t size;
985 uint32_t bo_size;
986};
987
988enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700989 NGG_PRIM = 0,
990 NGG_POS,
991 NGG_CNTL,
992 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400993 NGG_BUF_MAX
994};
995
996struct amdgpu_ngg {
997 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
998 uint32_t gds_reserve_addr;
999 uint32_t gds_reserve_size;
1000 bool init;
1001};
1002
Alex Deucher97b2e202015-04-20 16:51:00 -04001003struct amdgpu_gfx {
1004 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +08001005 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001006 struct amdgpu_rlc rlc;
1007 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +08001008 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -04001009 struct amdgpu_scratch scratch;
1010 const struct firmware *me_fw; /* ME firmware */
1011 uint32_t me_fw_version;
1012 const struct firmware *pfp_fw; /* PFP firmware */
1013 uint32_t pfp_fw_version;
1014 const struct firmware *ce_fw; /* CE firmware */
1015 uint32_t ce_fw_version;
1016 const struct firmware *rlc_fw; /* RLC firmware */
1017 uint32_t rlc_fw_version;
1018 const struct firmware *mec_fw; /* MEC firmware */
1019 uint32_t mec_fw_version;
1020 const struct firmware *mec2_fw; /* MEC2 firmware */
1021 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001022 uint32_t me_feature_version;
1023 uint32_t ce_feature_version;
1024 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001025 uint32_t rlc_feature_version;
1026 uint32_t mec_feature_version;
1027 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001028 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1029 unsigned num_gfx_rings;
1030 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1031 unsigned num_compute_rings;
1032 struct amdgpu_irq_src eop_irq;
1033 struct amdgpu_irq_src priv_reg_irq;
1034 struct amdgpu_irq_src priv_inst_irq;
1035 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001036 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001037 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001038 unsigned ce_ram_size;
1039 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001040 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001041
1042 /* reset mask */
1043 uint32_t grbm_soft_reset;
1044 uint32_t srbm_soft_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001045 /* s3/s4 mask */
1046 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001047 /* NGG */
1048 struct amdgpu_ngg ngg;
Andres Rodriguezb8866c22017-04-28 20:05:51 -04001049
1050 /* pipe reservation */
1051 struct mutex pipe_reserve_mutex;
1052 DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -04001053};
1054
Christian Königb07c60c2016-01-31 12:29:04 +01001055int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001056 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001057void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001058 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001059int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001060 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1061 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001062int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1063void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1064int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001065
1066/*
1067 * CS.
1068 */
1069struct amdgpu_cs_chunk {
1070 uint32_t chunk_id;
1071 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001072 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001073};
1074
1075struct amdgpu_cs_parser {
1076 struct amdgpu_device *adev;
1077 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001078 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001079
Alex Deucher97b2e202015-04-20 16:51:00 -04001080 /* chunks */
1081 unsigned nchunks;
1082 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001083
Christian König50838c82016-02-03 13:44:52 +01001084 /* scheduler job object */
1085 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001086
Christian Königc3cca412015-12-15 14:41:33 +01001087 /* buffer objects */
1088 struct ww_acquire_ctx ticket;
1089 struct amdgpu_bo_list *bo_list;
Christian König3fe89772017-09-12 14:25:14 -04001090 struct amdgpu_mn *mn;
Christian Königc3cca412015-12-15 14:41:33 +01001091 struct amdgpu_bo_list_entry vm_pd;
1092 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001093 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001094 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001095 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001096 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001097 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001098 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001099
1100 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001101 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001102
1103 unsigned num_post_dep_syncobjs;
1104 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001105};
1106
Monk Liu753ad492016-08-26 13:28:28 +08001107#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1108#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1109#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1110
Chunming Zhoubb977d32015-08-18 15:16:40 +08001111struct amdgpu_job {
1112 struct amd_sched_job base;
1113 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001114 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001115 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001116 struct amdgpu_sync sync;
Chunming Zhoua340c7b2017-05-18 15:19:03 +08001117 struct amdgpu_sync dep_sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001118 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001119 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001120 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001121 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001122 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001123 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001124 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001125 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001126 unsigned vm_id;
1127 uint64_t vm_pd_addr;
1128 uint32_t gds_base, gds_size;
1129 uint32_t gws_base, gws_size;
1130 uint32_t oa_base, oa_size;
Christian König14e47f92017-10-09 15:04:41 +02001131 uint32_t vram_lost_counter;
Christian König758ac172016-05-06 22:14:00 +02001132
1133 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001134 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001135 uint64_t uf_sequence;
1136
Chunming Zhoubb977d32015-08-18 15:16:40 +08001137};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001138#define to_amdgpu_job(sched_job) \
1139 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001140
Christian König7270f832016-01-31 11:00:41 +01001141static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1142 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001143{
Christian König50838c82016-02-03 13:44:52 +01001144 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001145}
1146
Christian König7270f832016-01-31 11:00:41 +01001147static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1148 uint32_t ib_idx, int idx,
1149 uint32_t value)
1150{
Christian König50838c82016-02-03 13:44:52 +01001151 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001152}
1153
Alex Deucher97b2e202015-04-20 16:51:00 -04001154/*
1155 * Writeback
1156 */
Monk Liu896a6642017-10-17 19:23:42 +08001157#define AMDGPU_MAX_WB 512 /* Reserve at most 512 WB slots for amdgpu-owned rings. */
Alex Deucher97b2e202015-04-20 16:51:00 -04001158
1159struct amdgpu_wb {
1160 struct amdgpu_bo *wb_obj;
1161 volatile uint32_t *wb;
1162 uint64_t gpu_addr;
1163 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1164 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1165};
1166
1167int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1168void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1169
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001170void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1171
Alex Deucher97b2e202015-04-20 16:51:00 -04001172/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001173 * SDMA
1174 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001175struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001176 /* SDMA firmware */
1177 const struct firmware *fw;
1178 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001179 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001180
1181 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001182 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001183};
1184
Alex Deucherc113ea12015-10-08 16:30:37 -04001185struct amdgpu_sdma {
1186 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001187#ifdef CONFIG_DRM_AMDGPU_SI
1188 //SI DMA has a difference trap irq number for the second engine
1189 struct amdgpu_irq_src trap_irq_1;
1190#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001191 struct amdgpu_irq_src trap_irq;
1192 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001193 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001194 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001195};
1196
Alex Deucher97b2e202015-04-20 16:51:00 -04001197/*
1198 * Firmware
1199 */
Huang Ruie635ee02016-11-01 15:35:38 +08001200enum amdgpu_firmware_load_type {
1201 AMDGPU_FW_LOAD_DIRECT = 0,
1202 AMDGPU_FW_LOAD_SMU,
1203 AMDGPU_FW_LOAD_PSP,
1204};
1205
Alex Deucher97b2e202015-04-20 16:51:00 -04001206struct amdgpu_firmware {
1207 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001208 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001209 struct amdgpu_bo *fw_buf;
1210 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001211 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001212 /* firmwares are loaded by psp instead of smu from vega10 */
1213 const struct amdgpu_psp_funcs *funcs;
1214 struct amdgpu_bo *rbuf;
1215 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001216
1217 /* gpu info firmware data pointer */
1218 const struct firmware *gpu_info_fw;
Monk Liud59c0262017-09-15 14:35:09 +08001219
1220 void *fw_buf_ptr;
1221 uint64_t fw_buf_mc;
Alex Deucher97b2e202015-04-20 16:51:00 -04001222};
1223
1224/*
1225 * Benchmarking
1226 */
1227void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1228
1229
1230/*
1231 * Testing
1232 */
1233void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001234
1235/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001236 * Debugfs
1237 */
1238struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001239 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001240 unsigned num_files;
1241};
1242
1243int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001244 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001245 unsigned nfiles);
1246int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1247
1248#if defined(CONFIG_DEBUG_FS)
1249int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001250#endif
1251
Huang Rui50ab2532016-06-12 15:51:09 +08001252int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1253
Alex Deucher97b2e202015-04-20 16:51:00 -04001254/*
1255 * amdgpu smumgr functions
1256 */
1257struct amdgpu_smumgr_funcs {
1258 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1259 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1260 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1261};
1262
1263/*
1264 * amdgpu smumgr
1265 */
1266struct amdgpu_smumgr {
1267 struct amdgpu_bo *toc_buf;
1268 struct amdgpu_bo *smu_buf;
1269 /* asic priv smu data */
1270 void *priv;
1271 spinlock_t smu_lock;
1272 /* smumgr functions */
1273 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1274 /* ucode loading complete flag */
1275 uint32_t fw_flags;
1276};
1277
1278/*
1279 * ASIC specific register table accessible by UMD
1280 */
1281struct amdgpu_allowed_register_entry {
1282 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001283 bool grbm_indexed;
1284};
1285
Alex Deucher97b2e202015-04-20 16:51:00 -04001286/*
1287 * ASIC specific functions.
1288 */
1289struct amdgpu_asic_funcs {
1290 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001291 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1292 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001293 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1294 u32 sh_num, u32 reg_offset, u32 *value);
1295 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1296 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001297 /* get the reference clock */
1298 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001299 /* MM block clocks */
1300 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1301 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001302 /* static power management */
1303 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1304 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001305 /* get config memsize register */
1306 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001307};
1308
1309/*
1310 * IOCTL.
1311 */
1312int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1313 struct drm_file *filp);
1314int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1315 struct drm_file *filp);
1316
1317int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1318 struct drm_file *filp);
1319int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1320 struct drm_file *filp);
1321int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1322 struct drm_file *filp);
1323int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1324 struct drm_file *filp);
1325int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1326 struct drm_file *filp);
1327int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1328 struct drm_file *filp);
1329int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001330int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1331 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001332int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001333int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1334 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001335
1336int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1337 struct drm_file *filp);
1338
1339/* VRAM scratch page for HDP bug, default vram page */
1340struct amdgpu_vram_scratch {
1341 struct amdgpu_bo *robj;
1342 volatile uint32_t *ptr;
1343 u64 gpu_addr;
1344};
1345
1346/*
1347 * ACPI
1348 */
1349struct amdgpu_atif_notification_cfg {
1350 bool enabled;
1351 int command_code;
1352};
1353
1354struct amdgpu_atif_notifications {
1355 bool display_switch;
1356 bool expansion_mode_change;
1357 bool thermal_state;
1358 bool forced_power_state;
1359 bool system_power_state;
1360 bool display_conf_change;
1361 bool px_gfx_switch;
1362 bool brightness_change;
1363 bool dgpu_display_event;
1364};
1365
1366struct amdgpu_atif_functions {
1367 bool system_params;
1368 bool sbios_requests;
1369 bool select_active_disp;
1370 bool lid_state;
1371 bool get_tv_standard;
1372 bool set_tv_standard;
1373 bool get_panel_expansion_mode;
1374 bool set_panel_expansion_mode;
1375 bool temperature_change;
1376 bool graphics_device_types;
1377};
1378
1379struct amdgpu_atif {
1380 struct amdgpu_atif_notifications notifications;
1381 struct amdgpu_atif_functions functions;
1382 struct amdgpu_atif_notification_cfg notification_cfg;
1383 struct amdgpu_encoder *encoder_for_bl;
1384};
1385
1386struct amdgpu_atcs_functions {
1387 bool get_ext_state;
1388 bool pcie_perf_req;
1389 bool pcie_dev_rdy;
1390 bool pcie_bus_width;
1391};
1392
1393struct amdgpu_atcs {
1394 struct amdgpu_atcs_functions functions;
1395};
1396
Alex Deucher97b2e202015-04-20 16:51:00 -04001397/*
Horace Chena05502e2017-09-29 14:41:57 +08001398 * Firmware VRAM reservation
1399 */
1400struct amdgpu_fw_vram_usage {
1401 u64 start_offset;
1402 u64 size;
1403 struct amdgpu_bo *reserved_bo;
1404 void *va;
1405};
1406
1407int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev);
1408
1409/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001410 * CGS
1411 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001412struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1413void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001414
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001415/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001416 * Core structure, functions and helpers.
1417 */
1418typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1419typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1420
1421typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1422typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1423
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001424#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001425struct amdgpu_device {
1426 struct device *dev;
1427 struct drm_device *ddev;
1428 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001429
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001430#ifdef CONFIG_DRM_AMD_ACP
1431 struct amdgpu_acp acp;
1432#endif
1433
Alex Deucher97b2e202015-04-20 16:51:00 -04001434 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001435 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001436 uint32_t family;
1437 uint32_t rev_id;
1438 uint32_t external_rev_id;
1439 unsigned long flags;
1440 int usec_timeout;
1441 const struct amdgpu_asic_funcs *asic_funcs;
1442 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001443 bool need_dma32;
1444 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001445 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001446 struct notifier_block acpi_nb;
1447 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1448 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001449 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001450#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001451 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001452#endif
1453 struct amdgpu_atif atif;
1454 struct amdgpu_atcs atcs;
1455 struct mutex srbm_mutex;
1456 /* GRBM index mutex. Protects concurrent access to GRBM index */
1457 struct mutex grbm_idx_mutex;
1458 struct dev_pm_domain vga_pm_domain;
1459 bool have_disp_power_ref;
1460
1461 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001462 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001463 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001464 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001465 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001466 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001467 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1468
1469 /* Register/doorbell mmio */
1470 resource_size_t rmmio_base;
1471 resource_size_t rmmio_size;
1472 void __iomem *rmmio;
1473 /* protects concurrent MM_INDEX/DATA based register access */
1474 spinlock_t mmio_idx_lock;
1475 /* protects concurrent SMC based register access */
1476 spinlock_t smc_idx_lock;
1477 amdgpu_rreg_t smc_rreg;
1478 amdgpu_wreg_t smc_wreg;
1479 /* protects concurrent PCIE register access */
1480 spinlock_t pcie_idx_lock;
1481 amdgpu_rreg_t pcie_rreg;
1482 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001483 amdgpu_rreg_t pciep_rreg;
1484 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001485 /* protects concurrent UVD register access */
1486 spinlock_t uvd_ctx_idx_lock;
1487 amdgpu_rreg_t uvd_ctx_rreg;
1488 amdgpu_wreg_t uvd_ctx_wreg;
1489 /* protects concurrent DIDT register access */
1490 spinlock_t didt_idx_lock;
1491 amdgpu_rreg_t didt_rreg;
1492 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001493 /* protects concurrent gc_cac register access */
1494 spinlock_t gc_cac_idx_lock;
1495 amdgpu_rreg_t gc_cac_rreg;
1496 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001497 /* protects concurrent se_cac register access */
1498 spinlock_t se_cac_idx_lock;
1499 amdgpu_rreg_t se_cac_rreg;
1500 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001501 /* protects concurrent ENDPOINT (audio) register access */
1502 spinlock_t audio_endpt_idx_lock;
1503 amdgpu_block_rreg_t audio_endpt_rreg;
1504 amdgpu_block_wreg_t audio_endpt_wreg;
1505 void __iomem *rio_mem;
1506 resource_size_t rio_mem_size;
1507 struct amdgpu_doorbell doorbell;
1508
1509 /* clock/pll info */
1510 struct amdgpu_clock clock;
1511
1512 /* MC */
1513 struct amdgpu_mc mc;
1514 struct amdgpu_gart gart;
1515 struct amdgpu_dummy_page dummy_page;
1516 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001517 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001518
1519 /* memory management */
1520 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001521 struct amdgpu_vram_scratch vram_scratch;
1522 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001523 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001524 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001525 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001526 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001527 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001528
Marek Olšák95844d22016-08-17 23:49:27 +02001529 /* data for buffer migration throttling */
1530 struct {
1531 spinlock_t lock;
1532 s64 last_update_us;
1533 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001534 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001535 u32 log2_max_MBps;
1536 } mm_stats;
1537
Alex Deucher97b2e202015-04-20 16:51:00 -04001538 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001539 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001540 struct amdgpu_mode_info mode_info;
Harry Wentland45622362017-09-12 15:58:20 -04001541 /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
Alex Deucher97b2e202015-04-20 16:51:00 -04001542 struct work_struct hotplug_work;
1543 struct amdgpu_irq_src crtc_irq;
1544 struct amdgpu_irq_src pageflip_irq;
1545 struct amdgpu_irq_src hpd_irq;
1546
1547 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001548 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001549 unsigned num_rings;
1550 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1551 bool ib_pool_ready;
1552 struct amdgpu_sa_manager ring_tmp_bo;
1553
1554 /* interrupts */
1555 struct amdgpu_irq irq;
1556
Alex Deucher1f7371b2015-12-02 17:46:21 -05001557 /* powerplay */
1558 struct amd_powerplay powerplay;
Eric Huangf3898ea2015-12-11 16:24:34 -05001559 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001560
Alex Deucher97b2e202015-04-20 16:51:00 -04001561 /* dpm */
1562 struct amdgpu_pm pm;
1563 u32 cg_flags;
1564 u32 pg_flags;
1565
1566 /* amdgpu smumgr */
1567 struct amdgpu_smumgr smu;
1568
1569 /* gfx */
1570 struct amdgpu_gfx gfx;
1571
1572 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001573 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001574
Leo Liub43aaee2017-11-21 09:08:07 -05001575 /* uvd */
1576 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001577
Leo Liub43aaee2017-11-21 09:08:07 -05001578 /* vce */
1579 struct amdgpu_vce vce;
Leo Liu95d09062016-12-21 13:21:52 -05001580
Leo Liub43aaee2017-11-21 09:08:07 -05001581 /* vcn */
1582 struct amdgpu_vcn vcn;
Alex Deucher97b2e202015-04-20 16:51:00 -04001583
1584 /* firmwares */
1585 struct amdgpu_firmware firmware;
1586
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001587 /* PSP */
1588 struct psp_context psp;
1589
Alex Deucher97b2e202015-04-20 16:51:00 -04001590 /* GDS */
1591 struct amdgpu_gds gds;
1592
Harry Wentland45622362017-09-12 15:58:20 -04001593 /* display related functionality */
1594 struct amdgpu_display_manager dm;
1595
Alex Deuchera1255102016-10-13 17:41:13 -04001596 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001597 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001598 struct mutex mn_lock;
1599 DECLARE_HASHTABLE(mn_hash, 7);
1600
1601 /* tracking pinned memory */
1602 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001603 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001604 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001605
1606 /* amdkfd interface */
1607 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001608
Shirish S2dc80b02017-05-25 10:05:25 +05301609 /* delayed work_func for deferring clockgating during resume */
1610 struct delayed_work late_init_work;
1611
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001612 struct amdgpu_virt virt;
Horace Chena05502e2017-09-29 14:41:57 +08001613 /* firmware VRAM reservation */
1614 struct amdgpu_fw_vram_usage fw_vram_usage;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001615
1616 /* link all shadow bo */
1617 struct list_head shadow_list;
1618 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001619 /* link all gtt */
1620 spinlock_t gtt_list_lock;
1621 struct list_head gtt_list;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001622 /* keep an lru list of rings by HW IP */
1623 struct list_head ring_lru_list;
1624 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001625
Jim Quc836fec2017-02-10 15:59:59 +08001626 /* record hw reset is performed */
1627 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001628 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001629
Ken Wang47ed4e12017-07-04 13:11:52 +08001630 /* record last mm index being written through WREG32*/
1631 unsigned long last_mm_index;
Monk Liu3224a12b2017-09-15 18:57:12 +08001632 bool in_sriov_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001633};
1634
Christian Königa7d64de2016-09-15 14:58:48 +02001635static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1636{
1637 return container_of(bdev, struct amdgpu_device, mman.bdev);
1638}
1639
Alex Deucher97b2e202015-04-20 16:51:00 -04001640int amdgpu_device_init(struct amdgpu_device *adev,
1641 struct drm_device *ddev,
1642 struct pci_dev *pdev,
1643 uint32_t flags);
1644void amdgpu_device_fini(struct amdgpu_device *adev);
1645int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1646
1647uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001648 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001649void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001650 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001651u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1652void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1653
1654u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1655void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001656u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1657void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001658
Harry Wentland45622362017-09-12 15:58:20 -04001659bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1660bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1661
Alex Deucher97b2e202015-04-20 16:51:00 -04001662/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001663 * Registers read & write functions.
1664 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001665
1666#define AMDGPU_REGS_IDX (1<<0)
1667#define AMDGPU_REGS_NO_KIQ (1<<1)
1668
1669#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1670#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1671
1672#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1673#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1674#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1675#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1676#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001677#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1678#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1679#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1680#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001681#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1682#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001683#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1684#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1685#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1686#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1687#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1688#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001689#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1690#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001691#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1692#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001693#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1694#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1695#define WREG32_P(reg, val, mask) \
1696 do { \
1697 uint32_t tmp_ = RREG32(reg); \
1698 tmp_ &= (mask); \
1699 tmp_ |= ((val) & ~(mask)); \
1700 WREG32(reg, tmp_); \
1701 } while (0)
1702#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1703#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1704#define WREG32_PLL_P(reg, val, mask) \
1705 do { \
1706 uint32_t tmp_ = RREG32_PLL(reg); \
1707 tmp_ &= (mask); \
1708 tmp_ |= ((val) & ~(mask)); \
1709 WREG32_PLL(reg, tmp_); \
1710 } while (0)
1711#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1712#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1713#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1714
1715#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1716#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001717#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1718#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001719
1720#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1721#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1722
1723#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1724 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1725 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1726
1727#define REG_GET_FIELD(value, reg, field) \
1728 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1729
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001730#define WREG32_FIELD(reg, field, val) \
1731 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1732
Tom St Denisccaf3572017-04-04 09:14:13 -04001733#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1734 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1735
Alex Deucher97b2e202015-04-20 16:51:00 -04001736/*
1737 * BIOS helpers.
1738 */
1739#define RBIOS8(i) (adev->bios[i])
1740#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1741#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1742
Alex Deucherc113ea12015-10-08 16:30:37 -04001743static inline struct amdgpu_sdma_instance *
1744amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001745{
1746 struct amdgpu_device *adev = ring->adev;
1747 int i;
1748
Alex Deucherc113ea12015-10-08 16:30:37 -04001749 for (i = 0; i < adev->sdma.num_instances; i++)
1750 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001751 break;
1752
1753 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001754 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001755 else
1756 return NULL;
1757}
1758
Alex Deucher97b2e202015-04-20 16:51:00 -04001759/*
1760 * ASICs macro.
1761 */
1762#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1763#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001764#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1765#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1766#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001767#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1768#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1769#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001770#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001771#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001772#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001773#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001774#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1775#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian Königb1166322017-05-12 15:39:39 +02001776#define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
Alex Deucher97b2e202015-04-20 16:51:00 -04001777#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001778#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001779#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001780#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001781#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1782#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001783#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001784#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1785#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1786#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001787#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001788#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001789#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001790#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001791#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001792#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001793#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001794#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001795#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001796#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1797#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001798#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001799#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001800#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1801#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001802#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
Felix Kuehling00ecd8a2017-08-26 02:40:45 -04001803#define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001804#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1805#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001806#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1807#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001808#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1809#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1810#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1811#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1812#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1813#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001814#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001815#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1816#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1817#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001818#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001819#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001820#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001821#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001822#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001823#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001824
1825/* Common functions */
1826int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001827bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001828void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001829bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001830void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001831
John Brooks00f06b22017-06-27 22:33:18 -04001832void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1833 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001834void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001835bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Alex Deucher97b2e202015-04-20 16:51:00 -04001836void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
Christian König6f02a692017-07-07 11:56:59 +02001837void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
Alex Deucher97b2e202015-04-20 16:51:00 -04001838void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b2016-09-15 21:43:26 +08001839int amdgpu_ttm_init(struct amdgpu_device *adev);
1840void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001841void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1842 const u32 *registers,
1843 const u32 array_size);
1844
1845bool amdgpu_device_is_px(struct drm_device *dev);
1846/* atpx handler */
1847#if defined(CONFIG_VGA_SWITCHEROO)
1848void amdgpu_register_atpx_handler(void);
1849void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001850bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001851bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001852bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001853bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001854#else
1855static inline void amdgpu_register_atpx_handler(void) {}
1856static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001857static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001858static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001859static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001860static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001861#endif
1862
1863/*
1864 * KMS
1865 */
1866extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001867extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001868
1869int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001870void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001871void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1872int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1873void amdgpu_driver_postclose_kms(struct drm_device *dev,
1874 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001875int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001876int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1877int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001878u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1879int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1880void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001881long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1882 unsigned long arg);
1883
1884/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001885 * functions used by amdgpu_encoder.c
1886 */
1887struct amdgpu_afmt_acr {
1888 u32 clock;
1889
1890 int n_32khz;
1891 int cts_32khz;
1892
1893 int n_44_1khz;
1894 int cts_44_1khz;
1895
1896 int n_48khz;
1897 int cts_48khz;
1898
1899};
1900
1901struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1902
1903/* amdgpu_acpi.c */
1904#if defined(CONFIG_ACPI)
1905int amdgpu_acpi_init(struct amdgpu_device *adev);
1906void amdgpu_acpi_fini(struct amdgpu_device *adev);
1907bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1908int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1909 u8 perf_req, bool advertise);
1910int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1911#else
1912static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1913static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1914#endif
1915
Christian König9cca0b82017-09-06 16:15:28 +02001916int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1917 uint64_t addr, struct amdgpu_bo **bo,
1918 struct amdgpu_bo_va_mapping **mapping);
Alex Deucher97b2e202015-04-20 16:51:00 -04001919
Harry Wentland45622362017-09-12 15:58:20 -04001920#if defined(CONFIG_DRM_AMD_DC)
1921int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1922#else
1923static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1924#endif
1925
Alex Deucher97b2e202015-04-20 16:51:00 -04001926#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001927#endif