blob: 13ea68a81ac1b45979f31dfe4c1d98a34230541d [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080054#include "amdgpu_ttm.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020056#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020057#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020058#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050059#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040060#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040061#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050062#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050063#include "amdgpu_vce.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040064
Alex Deucherb80d8472015-08-16 22:55:02 -040065#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080066#include "amdgpu_virt.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040067
Alex Deucher97b2e202015-04-20 16:51:00 -040068/*
69 * Modules parameters.
70 */
71extern int amdgpu_modeset;
72extern int amdgpu_vram_limit;
73extern int amdgpu_gart_size;
Marek Olšák95844d22016-08-17 23:49:27 +020074extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040075extern int amdgpu_benchmarking;
76extern int amdgpu_testing;
77extern int amdgpu_audio;
78extern int amdgpu_disp_priority;
79extern int amdgpu_hw_i2c;
80extern int amdgpu_pcie_gen2;
81extern int amdgpu_msi;
82extern int amdgpu_lockup_timeout;
83extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080084extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040085extern int amdgpu_aspm;
86extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040087extern unsigned amdgpu_ip_block_mask;
88extern int amdgpu_bapm;
89extern int amdgpu_deep_color;
90extern int amdgpu_vm_size;
91extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020092extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020093extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080094extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080095extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +080096extern int amdgpu_no_evict;
97extern int amdgpu_direct_gma_size;
Alex Deuchercd474ba2016-02-04 10:21:23 -050098extern unsigned amdgpu_pcie_gen_cap;
99extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200100extern unsigned amdgpu_cg_mask;
101extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200102extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800103extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800104extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200105extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400106extern int amdgpu_ngg;
107extern int amdgpu_prim_buf_per_se;
108extern int amdgpu_pos_buf_per_se;
109extern int amdgpu_cntl_sb_buf_per_se;
110extern int amdgpu_param_buf_per_se;
Alex Deucher97b2e202015-04-20 16:51:00 -0400111
Chunming Zhou4b559c92015-07-21 15:53:04 +0800112#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400113#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
114#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
115/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
116#define AMDGPU_IB_POOL_SIZE 16
117#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
118#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400119#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400120
Jammy Zhou36f523a2015-09-01 12:54:27 +0800121/* max number of IP instances */
122#define AMDGPU_MAX_SDMA_INSTANCES 2
123
Alex Xiee60f8db2017-03-09 11:36:26 -0500124/* max number of VMHUB */
125#define AMDGPU_MAX_VMHUBS 2
126#define AMDGPU_MMHUB 0
127#define AMDGPU_GFXHUB 1
128
Alex Deucher97b2e202015-04-20 16:51:00 -0400129/* hardcode that limit for now */
130#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
131
132/* hard reset data */
133#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
134
135/* reset flags */
136#define AMDGPU_RESET_GFX (1 << 0)
137#define AMDGPU_RESET_COMPUTE (1 << 1)
138#define AMDGPU_RESET_DMA (1 << 2)
139#define AMDGPU_RESET_CP (1 << 3)
140#define AMDGPU_RESET_GRBM (1 << 4)
141#define AMDGPU_RESET_DMA1 (1 << 5)
142#define AMDGPU_RESET_RLC (1 << 6)
143#define AMDGPU_RESET_SEM (1 << 7)
144#define AMDGPU_RESET_IH (1 << 8)
145#define AMDGPU_RESET_VMC (1 << 9)
146#define AMDGPU_RESET_MC (1 << 10)
147#define AMDGPU_RESET_DISPLAY (1 << 11)
148#define AMDGPU_RESET_UVD (1 << 12)
149#define AMDGPU_RESET_VCE (1 << 13)
150#define AMDGPU_RESET_VCE1 (1 << 14)
151
Alex Deucher97b2e202015-04-20 16:51:00 -0400152/* GFX current status */
153#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
154#define AMDGPU_GFX_SAFE_MODE 0x00000001L
155#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
156#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
157#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
158
159/* max cursor sizes (in pixels) */
160#define CIK_CURSOR_WIDTH 128
161#define CIK_CURSOR_HEIGHT 128
162
163struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400164struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400165struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800166struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400167struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400168struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400169
170enum amdgpu_cp_irq {
171 AMDGPU_CP_IRQ_GFX_EOP = 0,
172 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
173 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
174 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
175 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
176 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
177 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
178 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
179 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
180
181 AMDGPU_CP_IRQ_LAST
182};
183
184enum amdgpu_sdma_irq {
185 AMDGPU_SDMA_IRQ_TRAP0 = 0,
186 AMDGPU_SDMA_IRQ_TRAP1,
187
188 AMDGPU_SDMA_IRQ_LAST
189};
190
191enum amdgpu_thermal_irq {
192 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
193 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
194
195 AMDGPU_THERMAL_IRQ_LAST
196};
197
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800198enum amdgpu_kiq_irq {
199 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
200 AMDGPU_CP_KIQ_IRQ_LAST
201};
202
Alex Deucher97b2e202015-04-20 16:51:00 -0400203int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400204 enum amd_ip_block_type block_type,
205 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400206int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400207 enum amd_ip_block_type block_type,
208 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800209void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400210int amdgpu_wait_for_idle(struct amdgpu_device *adev,
211 enum amd_ip_block_type block_type);
212bool amdgpu_is_idle(struct amdgpu_device *adev,
213 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400214
Alex Deuchera1255102016-10-13 17:41:13 -0400215#define AMDGPU_MAX_IP_NUM 16
216
217struct amdgpu_ip_block_status {
218 bool valid;
219 bool sw;
220 bool hw;
221 bool late_initialized;
222 bool hang;
223};
224
Alex Deucher97b2e202015-04-20 16:51:00 -0400225struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400226 const enum amd_ip_block_type type;
227 const u32 major;
228 const u32 minor;
229 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400230 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400231};
232
Alex Deuchera1255102016-10-13 17:41:13 -0400233struct amdgpu_ip_block {
234 struct amdgpu_ip_block_status status;
235 const struct amdgpu_ip_block_version *version;
236};
237
Alex Deucher97b2e202015-04-20 16:51:00 -0400238int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400239 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400240 u32 major, u32 minor);
241
Alex Deuchera1255102016-10-13 17:41:13 -0400242struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
243 enum amd_ip_block_type type);
244
245int amdgpu_ip_block_add(struct amdgpu_device *adev,
246 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400247
248/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
249struct amdgpu_buffer_funcs {
250 /* maximum bytes in a single operation */
251 uint32_t copy_max_bytes;
252
253 /* number of dw to reserve per operation */
254 unsigned copy_num_dw;
255
256 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800257 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400258 /* src addr in bytes */
259 uint64_t src_offset,
260 /* dst addr in bytes */
261 uint64_t dst_offset,
262 /* number of byte to transfer */
263 uint32_t byte_count);
264
265 /* maximum bytes in a single operation */
266 uint32_t fill_max_bytes;
267
268 /* number of dw to reserve per operation */
269 unsigned fill_num_dw;
270
271 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800272 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400273 /* value to write to memory */
274 uint32_t src_data,
275 /* dst addr in bytes */
276 uint64_t dst_offset,
277 /* number of byte to fill */
278 uint32_t byte_count);
279};
280
281/* provided by hw blocks that can write ptes, e.g., sdma */
282struct amdgpu_vm_pte_funcs {
283 /* copy pte entries from GART */
284 void (*copy_pte)(struct amdgpu_ib *ib,
285 uint64_t pe, uint64_t src,
286 unsigned count);
287 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200288 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
289 uint64_t value, unsigned count,
290 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400291 /* for linear pte/pde updates without addr mapping */
292 void (*set_pte_pde)(struct amdgpu_ib *ib,
293 uint64_t pe,
294 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800295 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400296};
297
298/* provided by the gmc block */
299struct amdgpu_gart_funcs {
300 /* flush the vm tlb via mmio */
301 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
302 uint32_t vmid);
303 /* write pte/pde updates using the cpu */
304 int (*set_pte_pde)(struct amdgpu_device *adev,
305 void *cpu_pt_addr, /* cpu addr of page table */
306 uint32_t gpu_page_idx, /* pte/pde to update */
307 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800308 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100309 /* enable/disable PRT support */
310 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500311 /* set pte flags based per asic */
312 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
313 uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400314};
315
Alex Xiee60f8db2017-03-09 11:36:26 -0500316/* provided by the mc block */
317struct amdgpu_mc_funcs {
318 /* adjust mc addr in fb for APU case */
319 u64 (*adjust_mc_addr)(struct amdgpu_device *adev, u64 addr);
320};
321
Alex Deucher97b2e202015-04-20 16:51:00 -0400322/* provided by the ih block */
323struct amdgpu_ih_funcs {
324 /* ring read/write ptr handling, called from interrupt context */
325 u32 (*get_wptr)(struct amdgpu_device *adev);
326 void (*decode_iv)(struct amdgpu_device *adev,
327 struct amdgpu_iv_entry *entry);
328 void (*set_rptr)(struct amdgpu_device *adev);
329};
330
Alex Deucher97b2e202015-04-20 16:51:00 -0400331/*
332 * BIOS.
333 */
334bool amdgpu_get_bios(struct amdgpu_device *adev);
335bool amdgpu_read_bios(struct amdgpu_device *adev);
336
337/*
338 * Dummy page
339 */
340struct amdgpu_dummy_page {
341 struct page *page;
342 dma_addr_t addr;
343};
344int amdgpu_dummy_page_init(struct amdgpu_device *adev);
345void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
346
347
348/*
349 * Clocks
350 */
351
352#define AMDGPU_MAX_PPLL 3
353
354struct amdgpu_clock {
355 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
356 struct amdgpu_pll spll;
357 struct amdgpu_pll mpll;
358 /* 10 Khz units */
359 uint32_t default_mclk;
360 uint32_t default_sclk;
361 uint32_t default_dispclk;
362 uint32_t current_dispclk;
363 uint32_t dp_extclk;
364 uint32_t max_pixel_clock;
365};
366
367/*
Flora Cuic632d792016-08-02 11:32:41 +0800368 * BO.
Alex Deucher97b2e202015-04-20 16:51:00 -0400369 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400370struct amdgpu_bo_list_entry {
371 struct amdgpu_bo *robj;
372 struct ttm_validate_buffer tv;
373 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400374 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100375 struct page **user_pages;
376 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400377};
378
379struct amdgpu_bo_va_mapping {
380 struct list_head list;
381 struct interval_tree_node it;
382 uint64_t offset;
Christian König268c3002017-01-18 14:49:43 +0100383 uint64_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400384};
385
386/* bo virtual addresses in a specific vm */
387struct amdgpu_bo_va {
388 /* protected by bo being reserved */
389 struct list_head bo_list;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100390 struct dma_fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400391 unsigned ref_count;
392
Christian König7fc11952015-07-30 11:53:42 +0200393 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400394 struct list_head vm_status;
395
Christian König7fc11952015-07-30 11:53:42 +0200396 /* mappings for this bo_va */
397 struct list_head invalids;
398 struct list_head valids;
399
Alex Deucher97b2e202015-04-20 16:51:00 -0400400 /* constant after initialization */
401 struct amdgpu_vm *vm;
402 struct amdgpu_bo *bo;
403};
404
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800405#define AMDGPU_GEM_DOMAIN_MAX 0x3
406
Alex Deucher97b2e202015-04-20 16:51:00 -0400407struct amdgpu_bo {
Alex Deucher97b2e202015-04-20 16:51:00 -0400408 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100409 u32 prefered_domains;
410 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800411 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400412 struct ttm_placement placement;
413 struct ttm_buffer_object tbo;
414 struct ttm_bo_kmap_obj kmap;
415 u64 flags;
416 unsigned pin_count;
417 void *kptr;
418 u64 tiling_flags;
419 u64 metadata_flags;
420 void *metadata;
421 u32 metadata_size;
Mario Kleiner8e94a462016-11-09 02:25:15 +0100422 unsigned prime_shared_count;
Alex Deucher97b2e202015-04-20 16:51:00 -0400423 /* list of all virtual address to which this bo
424 * is associated to
425 */
426 struct list_head va;
427 /* Constant after initialization */
Alex Deucher97b2e202015-04-20 16:51:00 -0400428 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100429 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800430 struct amdgpu_bo *shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400431
432 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400433 struct amdgpu_mn *mn;
434 struct list_head mn_list;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800435 struct list_head shadow_list;
Alex Deucher97b2e202015-04-20 16:51:00 -0400436};
437#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
438
439void amdgpu_gem_object_free(struct drm_gem_object *obj);
440int amdgpu_gem_object_open(struct drm_gem_object *obj,
441 struct drm_file *file_priv);
442void amdgpu_gem_object_close(struct drm_gem_object *obj,
443 struct drm_file *file_priv);
444unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
445struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200446struct drm_gem_object *
447amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
448 struct dma_buf_attachment *attach,
449 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400450struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
451 struct drm_gem_object *gobj,
452 int flags);
453int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
454void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
455struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
456void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
457void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
458int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
459
460/* sub-allocation manager, it has to be protected by another lock.
461 * By conception this is an helper for other part of the driver
462 * like the indirect buffer or semaphore, which both have their
463 * locking.
464 *
465 * Principe is simple, we keep a list of sub allocation in offset
466 * order (first entry has offset == 0, last entry has the highest
467 * offset).
468 *
469 * When allocating new object we first check if there is room at
470 * the end total_size - (last_object_offset + last_object_size) >=
471 * alloc_size. If so we allocate new object there.
472 *
473 * When there is not enough room at the end, we start waiting for
474 * each sub object until we reach object_offset+object_size >=
475 * alloc_size, this object then become the sub object we return.
476 *
477 * Alignment can't be bigger than page size.
478 *
479 * Hole are not considered for allocation to keep things simple.
480 * Assumption is that there won't be hole (all object on same
481 * alignment).
482 */
Christian König6ba60b82016-03-11 14:50:08 +0100483
484#define AMDGPU_SA_NUM_FENCE_LISTS 32
485
Alex Deucher97b2e202015-04-20 16:51:00 -0400486struct amdgpu_sa_manager {
487 wait_queue_head_t wq;
488 struct amdgpu_bo *bo;
489 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100490 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400491 struct list_head olist;
492 unsigned size;
493 uint64_t gpu_addr;
494 void *cpu_ptr;
495 uint32_t domain;
496 uint32_t align;
497};
498
Alex Deucher97b2e202015-04-20 16:51:00 -0400499/* sub-allocation buffer */
500struct amdgpu_sa_bo {
501 struct list_head olist;
502 struct list_head flist;
503 struct amdgpu_sa_manager *manager;
504 unsigned soffset;
505 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100506 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400507};
508
509/*
510 * GEM objects.
511 */
Christian König418aa0c2016-02-15 16:59:57 +0100512void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400513int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
514 int alignment, u32 initial_domain,
515 u64 flags, bool kernel,
516 struct drm_gem_object **obj);
517
518int amdgpu_mode_dumb_create(struct drm_file *file_priv,
519 struct drm_device *dev,
520 struct drm_mode_create_dumb *args);
521int amdgpu_mode_dumb_mmap(struct drm_file *filp,
522 struct drm_device *dev,
523 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800524int amdgpu_fence_slab_init(void);
525void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400526
527/*
528 * GART structures, functions & helpers
529 */
530struct amdgpu_mc;
531
532#define AMDGPU_GPU_PAGE_SIZE 4096
533#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
534#define AMDGPU_GPU_PAGE_SHIFT 12
535#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
536
537struct amdgpu_gart {
538 dma_addr_t table_addr;
539 struct amdgpu_bo *robj;
540 void *ptr;
541 unsigned num_gpu_pages;
542 unsigned num_cpu_pages;
543 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200544#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400545 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200546#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400547 bool ready;
Alex Xie4b98e0c2017-02-14 12:31:36 -0500548
549 /* Asic default pte flags */
550 uint64_t gart_pte_flags;
551
Alex Deucher97b2e202015-04-20 16:51:00 -0400552 const struct amdgpu_gart_funcs *gart_funcs;
553};
554
555int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
556void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
557int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
558void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
559int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
560void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
561int amdgpu_gart_init(struct amdgpu_device *adev);
562void amdgpu_gart_fini(struct amdgpu_device *adev);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400563void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400564 int pages);
Felix Kuehlingcab0b8d2016-08-12 19:25:21 -0400565int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
Alex Deucher97b2e202015-04-20 16:51:00 -0400566 int pages, struct page **pagelist,
Chunming Zhou6b777602016-09-21 16:19:19 +0800567 dma_addr_t *dma_addr, uint64_t flags);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800568int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400569
570/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500571 * VMHUB structures, functions & helpers
572 */
573struct amdgpu_vmhub {
574 uint32_t ctx0_ptb_addr_lo32;
575 uint32_t ctx0_ptb_addr_hi32;
576 uint32_t vm_inv_eng0_req;
577 uint32_t vm_inv_eng0_ack;
578 uint32_t vm_context0_cntl;
579 uint32_t vm_l2_pro_fault_status;
580 uint32_t vm_l2_pro_fault_cntl;
581 uint32_t (*get_invalidate_req)(unsigned int vm_id);
582 uint32_t (*get_vm_protection_bits)(void);
583};
584
585/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400586 * GPU MC structures, functions & helpers
587 */
588struct amdgpu_mc {
589 resource_size_t aper_size;
590 resource_size_t aper_base;
591 resource_size_t agp_base;
592 /* for some chips with <= 32MB we need to lie
593 * about vram size near mc fb location */
594 u64 mc_vram_size;
595 u64 visible_vram_size;
596 u64 gtt_size;
597 u64 gtt_start;
598 u64 gtt_end;
599 u64 vram_start;
600 u64 vram_end;
601 unsigned vram_width;
602 u64 real_vram_size;
603 int vram_mtrr;
604 u64 gtt_base_align;
605 u64 mc_mask;
606 const struct firmware *fw; /* MC firmware */
607 uint32_t fw_version;
608 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800609 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800610 uint32_t srbm_soft_reset;
611 struct amdgpu_mode_mc_save save;
Christian Königf7c35ab2017-01-27 11:56:05 +0100612 bool prt_warning;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800613 /* apertures */
614 u64 shared_aperture_start;
615 u64 shared_aperture_end;
616 u64 private_aperture_start;
617 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500618 /* protects concurrent invalidation */
619 spinlock_t invalidate_lock;
620 const struct amdgpu_mc_funcs *mc_funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400621};
622
623/*
624 * GPU doorbell structures, functions & helpers
625 */
626typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
627{
628 AMDGPU_DOORBELL_KIQ = 0x000,
629 AMDGPU_DOORBELL_HIQ = 0x001,
630 AMDGPU_DOORBELL_DIQ = 0x002,
631 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
632 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
633 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
634 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
635 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
636 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
637 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
638 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
639 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
640 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
641 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
642 AMDGPU_DOORBELL_IH = 0x1E8,
643 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
644 AMDGPU_DOORBELL_INVALID = 0xFFFF
645} AMDGPU_DOORBELL_ASSIGNMENT;
646
647struct amdgpu_doorbell {
648 /* doorbell mmio */
649 resource_size_t base;
650 resource_size_t size;
651 u32 __iomem *ptr;
652 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
653};
654
Ken Wang39807b92016-03-18 15:41:42 +0800655/*
656 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
657 */
658typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
659{
660 /*
661 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
662 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
663 * Compute related doorbells are allocated from 0x00 to 0x8a
664 */
665
666
667 /* kernel scheduling */
668 AMDGPU_DOORBELL64_KIQ = 0x00,
669
670 /* HSA interface queue and debug queue */
671 AMDGPU_DOORBELL64_HIQ = 0x01,
672 AMDGPU_DOORBELL64_DIQ = 0x02,
673
674 /* Compute engines */
675 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
676 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
677 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
678 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
679 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
680 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
681 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
682 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
683
684 /* User queue doorbell range (128 doorbells) */
685 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
686 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
687
688 /* Graphics engine */
689 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
690
691 /*
692 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
693 * Graphics voltage island aperture 1
694 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
695 */
696
697 /* sDMA engines */
698 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
699 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
700 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
701 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
702
703 /* Interrupt handler */
704 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
705 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
706 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
707
708 /* VCN engine */
709 AMDGPU_DOORBELL64_VCN0 = 0xF8,
710 AMDGPU_DOORBELL64_VCN1 = 0xF9,
711 AMDGPU_DOORBELL64_VCN2 = 0xFA,
712 AMDGPU_DOORBELL64_VCN3 = 0xFB,
713 AMDGPU_DOORBELL64_VCN4 = 0xFC,
714 AMDGPU_DOORBELL64_VCN5 = 0xFD,
715 AMDGPU_DOORBELL64_VCN6 = 0xFE,
716 AMDGPU_DOORBELL64_VCN7 = 0xFF,
717
718 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
719 AMDGPU_DOORBELL64_INVALID = 0xFFFF
720} AMDGPU_DOORBELL64_ASSIGNMENT;
721
722
Alex Deucher97b2e202015-04-20 16:51:00 -0400723void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
724 phys_addr_t *aperture_base,
725 size_t *aperture_size,
726 size_t *start_offset);
727
728/*
729 * IRQS.
730 */
731
732struct amdgpu_flip_work {
Michel Dänzer325cbba12016-08-04 12:39:37 +0900733 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400734 struct work_struct unpin_work;
735 struct amdgpu_device *adev;
736 int crtc_id;
Michel Dänzer325cbba12016-08-04 12:39:37 +0900737 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400738 uint64_t base;
739 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200740 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100741 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200742 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100743 struct dma_fence **shared;
744 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400745 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400746};
747
748
749/*
750 * CP & rings.
751 */
752
753struct amdgpu_ib {
754 struct amdgpu_sa_bo *sa_bo;
755 uint32_t length_dw;
756 uint64_t gpu_addr;
757 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800758 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400759};
760
Nils Wallménius62250a92016-04-10 16:30:00 +0200761extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800762
Christian König50838c82016-02-03 13:44:52 +0100763int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800764 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100765int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
766 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800767
Christian Königa5fb4ec2016-06-29 15:10:31 +0200768void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100769void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100770int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100771 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100772 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100773
Alex Deucher97b2e202015-04-20 16:51:00 -0400774/*
775 * context related structures
776 */
777
Christian König21c16bf2015-07-07 17:24:49 +0200778struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200779 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100780 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200781 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200782};
783
Alex Deucher97b2e202015-04-20 16:51:00 -0400784struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400785 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800786 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400787 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200788 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100789 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200790 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800791 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400792};
793
794struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400795 struct amdgpu_device *adev;
796 struct mutex lock;
797 /* protected by lock */
798 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400799};
800
Alex Deucher0b492a42015-08-16 22:48:26 -0400801struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
802int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
803
Christian König21c16bf2015-07-07 17:24:49 +0200804uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100805 struct dma_fence *fence);
806struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200807 struct amdgpu_ring *ring, uint64_t seq);
808
Alex Deucher0b492a42015-08-16 22:48:26 -0400809int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
810 struct drm_file *filp);
811
Christian Königefd4ccb2015-08-04 16:20:31 +0200812void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
813void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400814
Alex Deucher97b2e202015-04-20 16:51:00 -0400815/*
816 * file private structure
817 */
818
819struct amdgpu_fpriv {
820 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800821 struct amdgpu_bo_va *prt_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400822 struct mutex bo_list_lock;
823 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400824 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400825};
826
827/*
828 * residency list
829 */
830
831struct amdgpu_bo_list {
832 struct mutex lock;
833 struct amdgpu_bo *gds_obj;
834 struct amdgpu_bo *gws_obj;
835 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100836 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400837 unsigned num_entries;
838 struct amdgpu_bo_list_entry *array;
839};
840
841struct amdgpu_bo_list *
842amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100843void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
844 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400845void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
846void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
847
848/*
849 * GFX stuff
850 */
851#include "clearstate_defs.h"
852
Alex Deucher79e54122016-04-08 15:45:13 -0400853struct amdgpu_rlc_funcs {
854 void (*enter_safe_mode)(struct amdgpu_device *adev);
855 void (*exit_safe_mode)(struct amdgpu_device *adev);
856};
857
Alex Deucher97b2e202015-04-20 16:51:00 -0400858struct amdgpu_rlc {
859 /* for power gating */
860 struct amdgpu_bo *save_restore_obj;
861 uint64_t save_restore_gpu_addr;
862 volatile uint32_t *sr_ptr;
863 const u32 *reg_list;
864 u32 reg_list_size;
865 /* for clear state */
866 struct amdgpu_bo *clear_state_obj;
867 uint64_t clear_state_gpu_addr;
868 volatile uint32_t *cs_ptr;
869 const struct cs_section_def *cs_data;
870 u32 clear_state_size;
871 /* for cp tables */
872 struct amdgpu_bo *cp_table_obj;
873 uint64_t cp_table_gpu_addr;
874 volatile uint32_t *cp_table_ptr;
875 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400876
877 /* safe mode for updating CG/PG state */
878 bool in_safe_mode;
879 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400880
881 /* for firmware data */
882 u32 save_and_restore_offset;
883 u32 clear_state_descriptor_offset;
884 u32 avail_scratch_ram_locations;
885 u32 reg_restore_list_size;
886 u32 reg_list_format_start;
887 u32 reg_list_format_separate_start;
888 u32 starting_offsets_start;
889 u32 reg_list_format_size_bytes;
890 u32 reg_list_size_bytes;
891
892 u32 *register_list_format;
893 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400894};
895
896struct amdgpu_mec {
897 struct amdgpu_bo *hpd_eop_obj;
898 u64 hpd_eop_gpu_addr;
899 u32 num_pipe;
900 u32 num_mec;
901 u32 num_queue;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800902 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400903};
904
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800905struct amdgpu_kiq {
906 u64 eop_gpu_addr;
907 struct amdgpu_bo *eop_obj;
908 struct amdgpu_ring ring;
909 struct amdgpu_irq_src irq;
910};
911
Alex Deucher97b2e202015-04-20 16:51:00 -0400912/*
913 * GPU scratch registers structures, functions & helpers
914 */
915struct amdgpu_scratch {
916 unsigned num_reg;
917 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100918 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400919};
920
921/*
922 * GFX configurations
923 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400924#define AMDGPU_GFX_MAX_SE 4
925#define AMDGPU_GFX_MAX_SH_PER_SE 2
926
927struct amdgpu_rb_config {
928 uint32_t rb_backend_disable;
929 uint32_t user_rb_backend_disable;
930 uint32_t raster_config;
931 uint32_t raster_config_1;
932};
933
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500934struct gb_addr_config {
935 uint16_t pipe_interleave_size;
936 uint8_t num_pipes;
937 uint8_t max_compress_frags;
938 uint8_t num_banks;
939 uint8_t num_se;
940 uint8_t num_rb_per_se;
941};
942
Junwei Zhangea323f82017-02-21 10:32:37 +0800943struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400944 unsigned max_shader_engines;
945 unsigned max_tile_pipes;
946 unsigned max_cu_per_sh;
947 unsigned max_sh_per_se;
948 unsigned max_backends_per_se;
949 unsigned max_texture_channel_caches;
950 unsigned max_gprs;
951 unsigned max_gs_threads;
952 unsigned max_hw_contexts;
953 unsigned sc_prim_fifo_size_frontend;
954 unsigned sc_prim_fifo_size_backend;
955 unsigned sc_hiz_tile_fifo_size;
956 unsigned sc_earlyz_tile_fifo_size;
957
958 unsigned num_tile_pipes;
959 unsigned backend_enable_mask;
960 unsigned mem_max_burst_length_bytes;
961 unsigned mem_row_size_in_kb;
962 unsigned shader_engine_tile_size;
963 unsigned num_gpus;
964 unsigned multi_gpu_tile_size;
965 unsigned mc_arb_ramcfg;
966 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500967 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400968
969 uint32_t tile_mode_array[32];
970 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400971
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500972 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400973 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800974
975 /* gfx configure feature */
976 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400977};
978
Alex Deucher7dae69a2016-05-03 16:25:53 -0400979struct amdgpu_cu_info {
980 uint32_t number; /* total active CU number */
981 uint32_t ao_cu_mask;
982 uint32_t bitmap[4][4];
983};
984
Alex Deucherb95e31f2016-07-07 15:01:42 -0400985struct amdgpu_gfx_funcs {
986 /* get the gpu clock counter */
987 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400988 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400989 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500990 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
991 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400992};
993
Alex Deucherbce23e02017-03-28 12:52:08 -0400994struct amdgpu_ngg_buf {
995 struct amdgpu_bo *bo;
996 uint64_t gpu_addr;
997 uint32_t size;
998 uint32_t bo_size;
999};
1000
1001enum {
1002 PRIM = 0,
1003 POS,
1004 CNTL,
1005 PARAM,
1006 NGG_BUF_MAX
1007};
1008
1009struct amdgpu_ngg {
1010 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
1011 uint32_t gds_reserve_addr;
1012 uint32_t gds_reserve_size;
1013 bool init;
1014};
1015
Alex Deucher97b2e202015-04-20 16:51:00 -04001016struct amdgpu_gfx {
1017 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +08001018 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001019 struct amdgpu_rlc rlc;
1020 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +08001021 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -04001022 struct amdgpu_scratch scratch;
1023 const struct firmware *me_fw; /* ME firmware */
1024 uint32_t me_fw_version;
1025 const struct firmware *pfp_fw; /* PFP firmware */
1026 uint32_t pfp_fw_version;
1027 const struct firmware *ce_fw; /* CE firmware */
1028 uint32_t ce_fw_version;
1029 const struct firmware *rlc_fw; /* RLC firmware */
1030 uint32_t rlc_fw_version;
1031 const struct firmware *mec_fw; /* MEC firmware */
1032 uint32_t mec_fw_version;
1033 const struct firmware *mec2_fw; /* MEC2 firmware */
1034 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001035 uint32_t me_feature_version;
1036 uint32_t ce_feature_version;
1037 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001038 uint32_t rlc_feature_version;
1039 uint32_t mec_feature_version;
1040 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001041 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1042 unsigned num_gfx_rings;
1043 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1044 unsigned num_compute_rings;
1045 struct amdgpu_irq_src eop_irq;
1046 struct amdgpu_irq_src priv_reg_irq;
1047 struct amdgpu_irq_src priv_inst_irq;
1048 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001049 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001050 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001051 unsigned ce_ram_size;
1052 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001053 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001054
1055 /* reset mask */
1056 uint32_t grbm_soft_reset;
1057 uint32_t srbm_soft_reset;
Monk Liu223049c2017-01-26 15:32:16 +08001058 bool in_reset;
Alex Deucherbce23e02017-03-28 12:52:08 -04001059 /* NGG */
1060 struct amdgpu_ngg ngg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001061};
1062
Christian Königb07c60c2016-01-31 12:29:04 +01001063int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001064 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001065void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001066 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001067int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001068 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1069 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001070int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1071void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1072int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001073
1074/*
1075 * CS.
1076 */
1077struct amdgpu_cs_chunk {
1078 uint32_t chunk_id;
1079 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001080 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001081};
1082
1083struct amdgpu_cs_parser {
1084 struct amdgpu_device *adev;
1085 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001086 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001087
Alex Deucher97b2e202015-04-20 16:51:00 -04001088 /* chunks */
1089 unsigned nchunks;
1090 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001091
Christian König50838c82016-02-03 13:44:52 +01001092 /* scheduler job object */
1093 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001094
Christian Königc3cca412015-12-15 14:41:33 +01001095 /* buffer objects */
1096 struct ww_acquire_ctx ticket;
1097 struct amdgpu_bo_list *bo_list;
1098 struct amdgpu_bo_list_entry vm_pd;
1099 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001100 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001101 uint64_t bytes_moved_threshold;
1102 uint64_t bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +02001103 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001104
1105 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001106 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001107};
1108
Monk Liu753ad492016-08-26 13:28:28 +08001109#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1110#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1111#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
Monk Liu7e6bf802017-01-17 10:55:42 +08001112#define AMDGPU_VM_DOMAIN (1 << 3) /* bit set means in virtual memory context */
Monk Liu753ad492016-08-26 13:28:28 +08001113
Chunming Zhoubb977d32015-08-18 15:16:40 +08001114struct amdgpu_job {
1115 struct amd_sched_job base;
1116 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001117 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001118 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001119 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001120 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001121 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001122 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001123 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001124 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001125 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001126 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001127 unsigned vm_id;
1128 uint64_t vm_pd_addr;
1129 uint32_t gds_base, gds_size;
1130 uint32_t gws_base, gws_size;
1131 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001132
1133 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001134 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001135 uint64_t uf_sequence;
1136
Chunming Zhoubb977d32015-08-18 15:16:40 +08001137};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001138#define to_amdgpu_job(sched_job) \
1139 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001140
Christian König7270f832016-01-31 11:00:41 +01001141static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1142 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001143{
Christian König50838c82016-02-03 13:44:52 +01001144 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001145}
1146
Christian König7270f832016-01-31 11:00:41 +01001147static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1148 uint32_t ib_idx, int idx,
1149 uint32_t value)
1150{
Christian König50838c82016-02-03 13:44:52 +01001151 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001152}
1153
Alex Deucher97b2e202015-04-20 16:51:00 -04001154/*
1155 * Writeback
1156 */
1157#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1158
1159struct amdgpu_wb {
1160 struct amdgpu_bo *wb_obj;
1161 volatile uint32_t *wb;
1162 uint64_t gpu_addr;
1163 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1164 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1165};
1166
1167int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1168void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
Ken Wang70142852016-03-18 15:08:49 +08001169int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
1170void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
Alex Deucher97b2e202015-04-20 16:51:00 -04001171
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001172void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1173
Alex Deucher97b2e202015-04-20 16:51:00 -04001174/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001175 * SDMA
1176 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001177struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001178 /* SDMA firmware */
1179 const struct firmware *fw;
1180 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001181 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001182
1183 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001184 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001185};
1186
Alex Deucherc113ea12015-10-08 16:30:37 -04001187struct amdgpu_sdma {
1188 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001189#ifdef CONFIG_DRM_AMDGPU_SI
1190 //SI DMA has a difference trap irq number for the second engine
1191 struct amdgpu_irq_src trap_irq_1;
1192#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001193 struct amdgpu_irq_src trap_irq;
1194 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001195 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001196 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001197};
1198
Alex Deucher97b2e202015-04-20 16:51:00 -04001199/*
1200 * Firmware
1201 */
Huang Ruie635ee02016-11-01 15:35:38 +08001202enum amdgpu_firmware_load_type {
1203 AMDGPU_FW_LOAD_DIRECT = 0,
1204 AMDGPU_FW_LOAD_SMU,
1205 AMDGPU_FW_LOAD_PSP,
1206};
1207
Alex Deucher97b2e202015-04-20 16:51:00 -04001208struct amdgpu_firmware {
1209 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001210 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001211 struct amdgpu_bo *fw_buf;
1212 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001213 unsigned int max_ucodes;
Alex Deucher97b2e202015-04-20 16:51:00 -04001214};
1215
1216/*
1217 * Benchmarking
1218 */
1219void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1220
1221
1222/*
1223 * Testing
1224 */
1225void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001226
1227/*
1228 * MMU Notifier
1229 */
1230#if defined(CONFIG_MMU_NOTIFIER)
1231int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1232void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1233#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001234static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001235{
1236 return -ENODEV;
1237}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001238static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001239#endif
1240
1241/*
1242 * Debugfs
1243 */
1244struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001245 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001246 unsigned num_files;
1247};
1248
1249int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001250 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001251 unsigned nfiles);
1252int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1253
1254#if defined(CONFIG_DEBUG_FS)
1255int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001256#endif
1257
Huang Rui50ab2532016-06-12 15:51:09 +08001258int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1259
Alex Deucher97b2e202015-04-20 16:51:00 -04001260/*
1261 * amdgpu smumgr functions
1262 */
1263struct amdgpu_smumgr_funcs {
1264 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1265 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1266 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1267};
1268
1269/*
1270 * amdgpu smumgr
1271 */
1272struct amdgpu_smumgr {
1273 struct amdgpu_bo *toc_buf;
1274 struct amdgpu_bo *smu_buf;
1275 /* asic priv smu data */
1276 void *priv;
1277 spinlock_t smu_lock;
1278 /* smumgr functions */
1279 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1280 /* ucode loading complete flag */
1281 uint32_t fw_flags;
1282};
1283
1284/*
1285 * ASIC specific register table accessible by UMD
1286 */
1287struct amdgpu_allowed_register_entry {
1288 uint32_t reg_offset;
1289 bool untouched;
1290 bool grbm_indexed;
1291};
1292
Alex Deucher97b2e202015-04-20 16:51:00 -04001293/*
1294 * ASIC specific functions.
1295 */
1296struct amdgpu_asic_funcs {
1297 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001298 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1299 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001300 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1301 u32 sh_num, u32 reg_offset, u32 *value);
1302 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1303 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001304 /* get the reference clock */
1305 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001306 /* MM block clocks */
1307 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1308 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001309 /* static power management */
1310 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1311 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001312 /* get config memsize register */
1313 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001314};
1315
1316/*
1317 * IOCTL.
1318 */
1319int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1320 struct drm_file *filp);
1321int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1322 struct drm_file *filp);
1323
1324int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1325 struct drm_file *filp);
1326int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1327 struct drm_file *filp);
1328int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1329 struct drm_file *filp);
1330int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1331 struct drm_file *filp);
1332int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1333 struct drm_file *filp);
1334int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1335 struct drm_file *filp);
1336int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1337int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001338int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1339 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001340
1341int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1342 struct drm_file *filp);
1343
1344/* VRAM scratch page for HDP bug, default vram page */
1345struct amdgpu_vram_scratch {
1346 struct amdgpu_bo *robj;
1347 volatile uint32_t *ptr;
1348 u64 gpu_addr;
1349};
1350
1351/*
1352 * ACPI
1353 */
1354struct amdgpu_atif_notification_cfg {
1355 bool enabled;
1356 int command_code;
1357};
1358
1359struct amdgpu_atif_notifications {
1360 bool display_switch;
1361 bool expansion_mode_change;
1362 bool thermal_state;
1363 bool forced_power_state;
1364 bool system_power_state;
1365 bool display_conf_change;
1366 bool px_gfx_switch;
1367 bool brightness_change;
1368 bool dgpu_display_event;
1369};
1370
1371struct amdgpu_atif_functions {
1372 bool system_params;
1373 bool sbios_requests;
1374 bool select_active_disp;
1375 bool lid_state;
1376 bool get_tv_standard;
1377 bool set_tv_standard;
1378 bool get_panel_expansion_mode;
1379 bool set_panel_expansion_mode;
1380 bool temperature_change;
1381 bool graphics_device_types;
1382};
1383
1384struct amdgpu_atif {
1385 struct amdgpu_atif_notifications notifications;
1386 struct amdgpu_atif_functions functions;
1387 struct amdgpu_atif_notification_cfg notification_cfg;
1388 struct amdgpu_encoder *encoder_for_bl;
1389};
1390
1391struct amdgpu_atcs_functions {
1392 bool get_ext_state;
1393 bool pcie_perf_req;
1394 bool pcie_dev_rdy;
1395 bool pcie_bus_width;
1396};
1397
1398struct amdgpu_atcs {
1399 struct amdgpu_atcs_functions functions;
1400};
1401
Alex Deucher97b2e202015-04-20 16:51:00 -04001402/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001403 * CGS
1404 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001405struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1406void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001407
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001408/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001409 * Core structure, functions and helpers.
1410 */
1411typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1412typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1413
1414typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1415typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1416
1417struct amdgpu_device {
1418 struct device *dev;
1419 struct drm_device *ddev;
1420 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001421
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001422#ifdef CONFIG_DRM_AMD_ACP
1423 struct amdgpu_acp acp;
1424#endif
1425
Alex Deucher97b2e202015-04-20 16:51:00 -04001426 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001427 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001428 uint32_t family;
1429 uint32_t rev_id;
1430 uint32_t external_rev_id;
1431 unsigned long flags;
1432 int usec_timeout;
1433 const struct amdgpu_asic_funcs *asic_funcs;
1434 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001435 bool need_dma32;
1436 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001437 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001438 struct notifier_block acpi_nb;
1439 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1440 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001441 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001442#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001443 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001444#endif
1445 struct amdgpu_atif atif;
1446 struct amdgpu_atcs atcs;
1447 struct mutex srbm_mutex;
1448 /* GRBM index mutex. Protects concurrent access to GRBM index */
1449 struct mutex grbm_idx_mutex;
1450 struct dev_pm_domain vga_pm_domain;
1451 bool have_disp_power_ref;
1452
1453 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001454 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001455 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001456 uint32_t bios_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001457 struct amdgpu_bo *stollen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001458 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001459 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1460
1461 /* Register/doorbell mmio */
1462 resource_size_t rmmio_base;
1463 resource_size_t rmmio_size;
1464 void __iomem *rmmio;
1465 /* protects concurrent MM_INDEX/DATA based register access */
1466 spinlock_t mmio_idx_lock;
1467 /* protects concurrent SMC based register access */
1468 spinlock_t smc_idx_lock;
1469 amdgpu_rreg_t smc_rreg;
1470 amdgpu_wreg_t smc_wreg;
1471 /* protects concurrent PCIE register access */
1472 spinlock_t pcie_idx_lock;
1473 amdgpu_rreg_t pcie_rreg;
1474 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001475 amdgpu_rreg_t pciep_rreg;
1476 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001477 /* protects concurrent UVD register access */
1478 spinlock_t uvd_ctx_idx_lock;
1479 amdgpu_rreg_t uvd_ctx_rreg;
1480 amdgpu_wreg_t uvd_ctx_wreg;
1481 /* protects concurrent DIDT register access */
1482 spinlock_t didt_idx_lock;
1483 amdgpu_rreg_t didt_rreg;
1484 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001485 /* protects concurrent gc_cac register access */
1486 spinlock_t gc_cac_idx_lock;
1487 amdgpu_rreg_t gc_cac_rreg;
1488 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001489 /* protects concurrent ENDPOINT (audio) register access */
1490 spinlock_t audio_endpt_idx_lock;
1491 amdgpu_block_rreg_t audio_endpt_rreg;
1492 amdgpu_block_wreg_t audio_endpt_wreg;
1493 void __iomem *rio_mem;
1494 resource_size_t rio_mem_size;
1495 struct amdgpu_doorbell doorbell;
1496
1497 /* clock/pll info */
1498 struct amdgpu_clock clock;
1499
1500 /* MC */
1501 struct amdgpu_mc mc;
1502 struct amdgpu_gart gart;
1503 struct amdgpu_dummy_page dummy_page;
1504 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001505 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001506
1507 /* memory management */
1508 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001509 struct amdgpu_vram_scratch vram_scratch;
1510 struct amdgpu_wb wb;
1511 atomic64_t vram_usage;
1512 atomic64_t vram_vis_usage;
1513 atomic64_t gtt_usage;
1514 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001515 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02001516 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001517
Marek Olšák95844d22016-08-17 23:49:27 +02001518 /* data for buffer migration throttling */
1519 struct {
1520 spinlock_t lock;
1521 s64 last_update_us;
1522 s64 accum_us; /* accumulated microseconds */
1523 u32 log2_max_MBps;
1524 } mm_stats;
1525
Alex Deucher97b2e202015-04-20 16:51:00 -04001526 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001527 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001528 struct amdgpu_mode_info mode_info;
1529 struct work_struct hotplug_work;
1530 struct amdgpu_irq_src crtc_irq;
1531 struct amdgpu_irq_src pageflip_irq;
1532 struct amdgpu_irq_src hpd_irq;
1533
1534 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001535 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001536 unsigned num_rings;
1537 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1538 bool ib_pool_ready;
1539 struct amdgpu_sa_manager ring_tmp_bo;
1540
1541 /* interrupts */
1542 struct amdgpu_irq irq;
1543
Alex Deucher1f7371b2015-12-02 17:46:21 -05001544 /* powerplay */
1545 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001546 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001547 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001548
Alex Deucher97b2e202015-04-20 16:51:00 -04001549 /* dpm */
1550 struct amdgpu_pm pm;
1551 u32 cg_flags;
1552 u32 pg_flags;
1553
1554 /* amdgpu smumgr */
1555 struct amdgpu_smumgr smu;
1556
1557 /* gfx */
1558 struct amdgpu_gfx gfx;
1559
1560 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001561 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001562
1563 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04001564 struct amdgpu_uvd uvd;
1565
1566 /* vce */
1567 struct amdgpu_vce vce;
1568
1569 /* firmwares */
1570 struct amdgpu_firmware firmware;
1571
1572 /* GDS */
1573 struct amdgpu_gds gds;
1574
Alex Deuchera1255102016-10-13 17:41:13 -04001575 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001576 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001577 struct mutex mn_lock;
1578 DECLARE_HASHTABLE(mn_hash, 7);
1579
1580 /* tracking pinned memory */
1581 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001582 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001583 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001584
1585 /* amdkfd interface */
1586 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001587
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001588 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001589
1590 /* link all shadow bo */
1591 struct list_head shadow_list;
1592 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001593 /* link all gtt */
1594 spinlock_t gtt_list_lock;
1595 struct list_head gtt_list;
1596
Jim Quc836fec2017-02-10 15:59:59 +08001597 /* record hw reset is performed */
1598 bool has_hw_reset;
1599
Alex Deucher97b2e202015-04-20 16:51:00 -04001600};
1601
Christian Königa7d64de2016-09-15 14:58:48 +02001602static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1603{
1604 return container_of(bdev, struct amdgpu_device, mman.bdev);
1605}
1606
Alex Deucher97b2e202015-04-20 16:51:00 -04001607bool amdgpu_device_is_px(struct drm_device *dev);
1608int amdgpu_device_init(struct amdgpu_device *adev,
1609 struct drm_device *ddev,
1610 struct pci_dev *pdev,
1611 uint32_t flags);
1612void amdgpu_device_fini(struct amdgpu_device *adev);
1613int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1614
1615uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001616 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001617void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001618 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001619u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1620void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1621
1622u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1623void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001624u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1625void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001626
1627/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001628 * Registers read & write functions.
1629 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001630
1631#define AMDGPU_REGS_IDX (1<<0)
1632#define AMDGPU_REGS_NO_KIQ (1<<1)
1633
1634#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1635#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1636
1637#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1638#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1639#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1640#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1641#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001642#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1643#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1644#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1645#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001646#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1647#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001648#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1649#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1650#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1651#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1652#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1653#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001654#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1655#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001656#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1657#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1658#define WREG32_P(reg, val, mask) \
1659 do { \
1660 uint32_t tmp_ = RREG32(reg); \
1661 tmp_ &= (mask); \
1662 tmp_ |= ((val) & ~(mask)); \
1663 WREG32(reg, tmp_); \
1664 } while (0)
1665#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1666#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1667#define WREG32_PLL_P(reg, val, mask) \
1668 do { \
1669 uint32_t tmp_ = RREG32_PLL(reg); \
1670 tmp_ &= (mask); \
1671 tmp_ |= ((val) & ~(mask)); \
1672 WREG32_PLL(reg, tmp_); \
1673 } while (0)
1674#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1675#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1676#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1677
1678#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1679#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001680#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1681#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001682
1683#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1684#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1685
1686#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1687 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1688 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1689
1690#define REG_GET_FIELD(value, reg, field) \
1691 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1692
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001693#define WREG32_FIELD(reg, field, val) \
1694 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1695
Alex Deucher97b2e202015-04-20 16:51:00 -04001696/*
1697 * BIOS helpers.
1698 */
1699#define RBIOS8(i) (adev->bios[i])
1700#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1701#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1702
1703/*
1704 * RING helpers.
1705 */
1706static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
1707{
1708 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08001709 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Ken Wang536fbf92016-03-12 09:32:30 +08001710 ring->ring[ring->wptr++ & ring->buf_mask] = v;
Alex Deucher97b2e202015-04-20 16:51:00 -04001711 ring->wptr &= ring->ptr_mask;
1712 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04001713}
1714
Monk Liu0a8e1472017-01-17 10:52:33 +08001715static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring, void *src, int count_dw)
1716{
1717 unsigned occupied, chunk1, chunk2;
1718 void *dst;
1719
1720 if (ring->count_dw < count_dw) {
1721 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
1722 } else {
1723 occupied = ring->wptr & ring->ptr_mask;
1724 dst = (void *)&ring->ring[occupied];
1725 chunk1 = ring->ptr_mask + 1 - occupied;
1726 chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
1727 chunk2 = count_dw - chunk1;
1728 chunk1 <<= 2;
1729 chunk2 <<= 2;
1730
1731 if (chunk1)
1732 memcpy(dst, src, chunk1);
1733
1734 if (chunk2) {
1735 src += chunk1;
1736 dst = (void *)ring->ring;
1737 memcpy(dst, src, chunk2);
1738 }
1739
1740 ring->wptr += count_dw;
1741 ring->wptr &= ring->ptr_mask;
1742 ring->count_dw -= count_dw;
1743 }
1744}
1745
Alex Deucherc113ea12015-10-08 16:30:37 -04001746static inline struct amdgpu_sdma_instance *
1747amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001748{
1749 struct amdgpu_device *adev = ring->adev;
1750 int i;
1751
Alex Deucherc113ea12015-10-08 16:30:37 -04001752 for (i = 0; i < adev->sdma.num_instances; i++)
1753 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001754 break;
1755
1756 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001757 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001758 else
1759 return NULL;
1760}
1761
Alex Deucher97b2e202015-04-20 16:51:00 -04001762/*
1763 * ASICs macro.
1764 */
1765#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1766#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001767#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1768#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1769#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001770#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1771#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1772#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001773#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001774#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001775#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001776#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001777#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1778#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
1779#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001780#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001781#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001782#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001783#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1784#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001785#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001786#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1787#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1788#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001789#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001790#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001791#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001792#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001793#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001794#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001795#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001796#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001797#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001798#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1799#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Christian König9e5d53092016-01-31 12:20:55 +01001800#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001801#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1802#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001803#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1804#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1805#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
1806#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
1807#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1808#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001809#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1810#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1811#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1812#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1813#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1814#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001815#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001816#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1817#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1818#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
1819#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
1820#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001821#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001822#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001823#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001824#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001825#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
1826
1827/* Common functions */
1828int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001829bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001830void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001831bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001832void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001833
Alex Deucher97b2e202015-04-20 16:51:00 -04001834int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
1835int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
1836 u32 ip_instance, u32 ring,
1837 struct amdgpu_ring **out_ring);
Samuel Pitoisetfad06122017-02-09 11:33:37 +01001838void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001839void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001840bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001841int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001842int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1843 uint32_t flags);
1844bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001845struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001846bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1847 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001848bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1849 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001850bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
Chunming Zhou6b777602016-09-21 16:19:19 +08001851uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001852 struct ttm_mem_reg *mem);
1853void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
1854void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
1855void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b2016-09-15 21:43:26 +08001856int amdgpu_ttm_init(struct amdgpu_device *adev);
1857void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001858void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1859 const u32 *registers,
1860 const u32 array_size);
1861
1862bool amdgpu_device_is_px(struct drm_device *dev);
1863/* atpx handler */
1864#if defined(CONFIG_VGA_SWITCHEROO)
1865void amdgpu_register_atpx_handler(void);
1866void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001867bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001868bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001869bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001870#else
1871static inline void amdgpu_register_atpx_handler(void) {}
1872static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001873static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001874static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001875static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001876#endif
1877
1878/*
1879 * KMS
1880 */
1881extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001882extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001883
1884int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001885void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001886void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1887int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1888void amdgpu_driver_postclose_kms(struct drm_device *dev,
1889 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001890int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001891int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1892int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001893u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1894int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1895void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1896int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04001897 int *max_error,
1898 struct timeval *vblank_time,
1899 unsigned flags);
1900long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1901 unsigned long arg);
1902
1903/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001904 * functions used by amdgpu_encoder.c
1905 */
1906struct amdgpu_afmt_acr {
1907 u32 clock;
1908
1909 int n_32khz;
1910 int cts_32khz;
1911
1912 int n_44_1khz;
1913 int cts_44_1khz;
1914
1915 int n_48khz;
1916 int cts_48khz;
1917
1918};
1919
1920struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1921
1922/* amdgpu_acpi.c */
1923#if defined(CONFIG_ACPI)
1924int amdgpu_acpi_init(struct amdgpu_device *adev);
1925void amdgpu_acpi_fini(struct amdgpu_device *adev);
1926bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1927int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1928 u8 perf_req, bool advertise);
1929int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1930#else
1931static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1932static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1933#endif
1934
1935struct amdgpu_bo_va_mapping *
1936amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1937 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02001938int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04001939
1940#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001941#endif