blob: 12e71bbfd2228ebeaccd9188142c276653edb938 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
Andres Rodriguez78c16832017-02-02 00:38:22 -050049#include <kgd_kfd_interface.h>
50
yanyang15fc3aee2015-05-22 14:39:35 -040051#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040052#include "amdgpu_mode.h"
53#include "amdgpu_ih.h"
54#include "amdgpu_irq.h"
55#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080056#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050057#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020059#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020060#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020061#include "amdgpu_vm.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050062#include "amd_powerplay.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040063#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040064#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050065#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050066#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040067#include "amdgpu_vcn.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040068
Alex Deucherb80d8472015-08-16 22:55:02 -040069#include "gpu_scheduler.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080070#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020071#include "amdgpu_gart.h"
Alex Deucherb80d8472015-08-16 22:55:02 -040072
Alex Deucher97b2e202015-04-20 16:51:00 -040073/*
74 * Modules parameters.
75 */
76extern int amdgpu_modeset;
77extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040078extern int amdgpu_vis_vram_limit;
Christian Königf9321cc2017-07-07 13:44:05 +020079extern unsigned amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020080extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020081extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040082extern int amdgpu_benchmarking;
83extern int amdgpu_testing;
84extern int amdgpu_audio;
85extern int amdgpu_disp_priority;
86extern int amdgpu_hw_i2c;
87extern int amdgpu_pcie_gen2;
88extern int amdgpu_msi;
89extern int amdgpu_lockup_timeout;
90extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080091extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040092extern int amdgpu_aspm;
93extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040094extern unsigned amdgpu_ip_block_mask;
95extern int amdgpu_bapm;
96extern int amdgpu_deep_color;
97extern int amdgpu_vm_size;
98extern int amdgpu_vm_block_size;
Roger Hed07f14b2017-08-15 16:05:59 +080099extern int amdgpu_vm_fragment_size;
Christian Königd9c13152015-09-28 12:31:26 +0200100extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200101extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400102extern int amdgpu_vm_update_mode;
Jammy Zhou1333f722015-07-30 16:36:58 +0800103extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800104extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800105extern int amdgpu_no_evict;
106extern int amdgpu_direct_gma_size;
Alex Deuchercd474ba2016-02-04 10:21:23 -0500107extern unsigned amdgpu_pcie_gen_cap;
108extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200109extern unsigned amdgpu_cg_mask;
110extern unsigned amdgpu_pg_mask;
Felix Kuehlinga6673862016-07-15 18:37:05 -0400111extern unsigned amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200112extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800113extern char *amdgpu_virtual_display;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800114extern unsigned amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200115extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400116extern int amdgpu_ngg;
117extern int amdgpu_prim_buf_per_se;
118extern int amdgpu_pos_buf_per_se;
119extern int amdgpu_cntl_sb_buf_per_se;
120extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800121extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800122extern int amdgpu_lbpw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400123
Felix Kuehling6dd13092017-06-05 18:53:55 +0900124#ifdef CONFIG_DRM_AMDGPU_SI
125extern int amdgpu_si_support;
126#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900127#ifdef CONFIG_DRM_AMDGPU_CIK
128extern int amdgpu_cik_support;
129#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400130
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800131#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800132#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400133#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
134#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
135/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
136#define AMDGPU_IB_POOL_SIZE 16
137#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
138#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400139#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400140
Jammy Zhou36f523a2015-09-01 12:54:27 +0800141/* max number of IP instances */
142#define AMDGPU_MAX_SDMA_INSTANCES 2
143
Alex Deucher97b2e202015-04-20 16:51:00 -0400144/* hard reset data */
145#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
146
147/* reset flags */
148#define AMDGPU_RESET_GFX (1 << 0)
149#define AMDGPU_RESET_COMPUTE (1 << 1)
150#define AMDGPU_RESET_DMA (1 << 2)
151#define AMDGPU_RESET_CP (1 << 3)
152#define AMDGPU_RESET_GRBM (1 << 4)
153#define AMDGPU_RESET_DMA1 (1 << 5)
154#define AMDGPU_RESET_RLC (1 << 6)
155#define AMDGPU_RESET_SEM (1 << 7)
156#define AMDGPU_RESET_IH (1 << 8)
157#define AMDGPU_RESET_VMC (1 << 9)
158#define AMDGPU_RESET_MC (1 << 10)
159#define AMDGPU_RESET_DISPLAY (1 << 11)
160#define AMDGPU_RESET_UVD (1 << 12)
161#define AMDGPU_RESET_VCE (1 << 13)
162#define AMDGPU_RESET_VCE1 (1 << 14)
163
Alex Deucher97b2e202015-04-20 16:51:00 -0400164/* GFX current status */
165#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
166#define AMDGPU_GFX_SAFE_MODE 0x00000001L
167#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
168#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
169#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
170
171/* max cursor sizes (in pixels) */
172#define CIK_CURSOR_WIDTH 128
173#define CIK_CURSOR_HEIGHT 128
174
175struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400176struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400177struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800178struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400179struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400180struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400181
182enum amdgpu_cp_irq {
183 AMDGPU_CP_IRQ_GFX_EOP = 0,
184 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
185 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
186 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
187 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
188 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
189 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
190 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
191 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
192
193 AMDGPU_CP_IRQ_LAST
194};
195
196enum amdgpu_sdma_irq {
197 AMDGPU_SDMA_IRQ_TRAP0 = 0,
198 AMDGPU_SDMA_IRQ_TRAP1,
199
200 AMDGPU_SDMA_IRQ_LAST
201};
202
203enum amdgpu_thermal_irq {
204 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
205 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
206
207 AMDGPU_THERMAL_IRQ_LAST
208};
209
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800210enum amdgpu_kiq_irq {
211 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
212 AMDGPU_CP_KIQ_IRQ_LAST
213};
214
Alex Deucher97b2e202015-04-20 16:51:00 -0400215int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400216 enum amd_ip_block_type block_type,
217 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400218int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400219 enum amd_ip_block_type block_type,
220 enum amd_powergating_state state);
Huang Rui6cb2d4e2017-01-05 18:44:41 +0800221void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400222int amdgpu_wait_for_idle(struct amdgpu_device *adev,
223 enum amd_ip_block_type block_type);
224bool amdgpu_is_idle(struct amdgpu_device *adev,
225 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400226
Alex Deuchera1255102016-10-13 17:41:13 -0400227#define AMDGPU_MAX_IP_NUM 16
228
229struct amdgpu_ip_block_status {
230 bool valid;
231 bool sw;
232 bool hw;
233 bool late_initialized;
234 bool hang;
235};
236
Alex Deucher97b2e202015-04-20 16:51:00 -0400237struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400238 const enum amd_ip_block_type type;
239 const u32 major;
240 const u32 minor;
241 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400242 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400243};
244
Alex Deuchera1255102016-10-13 17:41:13 -0400245struct amdgpu_ip_block {
246 struct amdgpu_ip_block_status status;
247 const struct amdgpu_ip_block_version *version;
248};
249
Alex Deucher97b2e202015-04-20 16:51:00 -0400250int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400251 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400252 u32 major, u32 minor);
253
Alex Deuchera1255102016-10-13 17:41:13 -0400254struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
255 enum amd_ip_block_type type);
256
257int amdgpu_ip_block_add(struct amdgpu_device *adev,
258 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400259
260/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
261struct amdgpu_buffer_funcs {
262 /* maximum bytes in a single operation */
263 uint32_t copy_max_bytes;
264
265 /* number of dw to reserve per operation */
266 unsigned copy_num_dw;
267
268 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800269 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400270 /* src addr in bytes */
271 uint64_t src_offset,
272 /* dst addr in bytes */
273 uint64_t dst_offset,
274 /* number of byte to transfer */
275 uint32_t byte_count);
276
277 /* maximum bytes in a single operation */
278 uint32_t fill_max_bytes;
279
280 /* number of dw to reserve per operation */
281 unsigned fill_num_dw;
282
283 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800284 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400285 /* value to write to memory */
286 uint32_t src_data,
287 /* dst addr in bytes */
288 uint64_t dst_offset,
289 /* number of byte to fill */
290 uint32_t byte_count);
291};
292
293/* provided by hw blocks that can write ptes, e.g., sdma */
294struct amdgpu_vm_pte_funcs {
295 /* copy pte entries from GART */
296 void (*copy_pte)(struct amdgpu_ib *ib,
297 uint64_t pe, uint64_t src,
298 unsigned count);
299 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200300 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
301 uint64_t value, unsigned count,
302 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400303 /* for linear pte/pde updates without addr mapping */
304 void (*set_pte_pde)(struct amdgpu_ib *ib,
305 uint64_t pe,
306 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800307 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400308};
309
310/* provided by the gmc block */
311struct amdgpu_gart_funcs {
312 /* flush the vm tlb via mmio */
313 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
314 uint32_t vmid);
315 /* write pte/pde updates using the cpu */
316 int (*set_pte_pde)(struct amdgpu_device *adev,
317 void *cpu_pt_addr, /* cpu addr of page table */
318 uint32_t gpu_page_idx, /* pte/pde to update */
319 uint64_t addr, /* addr to write into pte/pde */
Chunming Zhou6b777602016-09-21 16:19:19 +0800320 uint64_t flags); /* access flags */
Christian König284710f2017-01-30 11:09:31 +0100321 /* enable/disable PRT support */
322 void (*set_prt)(struct amdgpu_device *adev, bool enable);
Alex Xie54635452017-02-14 12:22:57 -0500323 /* set pte flags based per asic */
324 uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
325 uint32_t flags);
Christian Königb1166322017-05-12 15:39:39 +0200326 /* get the pde for a given mc addr */
327 u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
Christian König03f89fe2017-04-04 16:07:45 +0200328 uint32_t (*get_invalidate_req)(unsigned int vm_id);
Alex Xiee60f8db2017-03-09 11:36:26 -0500329};
330
Alex Deucher97b2e202015-04-20 16:51:00 -0400331/* provided by the ih block */
332struct amdgpu_ih_funcs {
333 /* ring read/write ptr handling, called from interrupt context */
334 u32 (*get_wptr)(struct amdgpu_device *adev);
335 void (*decode_iv)(struct amdgpu_device *adev,
336 struct amdgpu_iv_entry *entry);
337 void (*set_rptr)(struct amdgpu_device *adev);
338};
339
Alex Deucher97b2e202015-04-20 16:51:00 -0400340/*
341 * BIOS.
342 */
343bool amdgpu_get_bios(struct amdgpu_device *adev);
344bool amdgpu_read_bios(struct amdgpu_device *adev);
345
346/*
347 * Dummy page
348 */
349struct amdgpu_dummy_page {
350 struct page *page;
351 dma_addr_t addr;
352};
353int amdgpu_dummy_page_init(struct amdgpu_device *adev);
354void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
355
356
357/*
358 * Clocks
359 */
360
361#define AMDGPU_MAX_PPLL 3
362
363struct amdgpu_clock {
364 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
365 struct amdgpu_pll spll;
366 struct amdgpu_pll mpll;
367 /* 10 Khz units */
368 uint32_t default_mclk;
369 uint32_t default_sclk;
370 uint32_t default_dispclk;
371 uint32_t current_dispclk;
372 uint32_t dp_extclk;
373 uint32_t max_pixel_clock;
374};
375
376/*
Christian König9124a392017-07-21 00:16:21 +0200377 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400378 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400379
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800380#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400381#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
382
383void amdgpu_gem_object_free(struct drm_gem_object *obj);
384int amdgpu_gem_object_open(struct drm_gem_object *obj,
385 struct drm_file *file_priv);
386void amdgpu_gem_object_close(struct drm_gem_object *obj,
387 struct drm_file *file_priv);
388unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
389struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200390struct drm_gem_object *
391amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
392 struct dma_buf_attachment *attach,
393 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400394struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
395 struct drm_gem_object *gobj,
396 int flags);
397int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
398void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
399struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
400void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
401void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
402int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
403
404/* sub-allocation manager, it has to be protected by another lock.
405 * By conception this is an helper for other part of the driver
406 * like the indirect buffer or semaphore, which both have their
407 * locking.
408 *
409 * Principe is simple, we keep a list of sub allocation in offset
410 * order (first entry has offset == 0, last entry has the highest
411 * offset).
412 *
413 * When allocating new object we first check if there is room at
414 * the end total_size - (last_object_offset + last_object_size) >=
415 * alloc_size. If so we allocate new object there.
416 *
417 * When there is not enough room at the end, we start waiting for
418 * each sub object until we reach object_offset+object_size >=
419 * alloc_size, this object then become the sub object we return.
420 *
421 * Alignment can't be bigger than page size.
422 *
423 * Hole are not considered for allocation to keep things simple.
424 * Assumption is that there won't be hole (all object on same
425 * alignment).
426 */
Christian König6ba60b82016-03-11 14:50:08 +0100427
428#define AMDGPU_SA_NUM_FENCE_LISTS 32
429
Alex Deucher97b2e202015-04-20 16:51:00 -0400430struct amdgpu_sa_manager {
431 wait_queue_head_t wq;
432 struct amdgpu_bo *bo;
433 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100434 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400435 struct list_head olist;
436 unsigned size;
437 uint64_t gpu_addr;
438 void *cpu_ptr;
439 uint32_t domain;
440 uint32_t align;
441};
442
Alex Deucher97b2e202015-04-20 16:51:00 -0400443/* sub-allocation buffer */
444struct amdgpu_sa_bo {
445 struct list_head olist;
446 struct list_head flist;
447 struct amdgpu_sa_manager *manager;
448 unsigned soffset;
449 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100450 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400451};
452
453/*
454 * GEM objects.
455 */
Christian König418aa0c2016-02-15 16:59:57 +0100456void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400457int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
458 int alignment, u32 initial_domain,
459 u64 flags, bool kernel,
460 struct drm_gem_object **obj);
461
462int amdgpu_mode_dumb_create(struct drm_file *file_priv,
463 struct drm_device *dev,
464 struct drm_mode_create_dumb *args);
465int amdgpu_mode_dumb_mmap(struct drm_file *filp,
466 struct drm_device *dev,
467 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800468int amdgpu_fence_slab_init(void);
469void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400470
471/*
Alex Xiee60f8db2017-03-09 11:36:26 -0500472 * VMHUB structures, functions & helpers
473 */
474struct amdgpu_vmhub {
475 uint32_t ctx0_ptb_addr_lo32;
476 uint32_t ctx0_ptb_addr_hi32;
477 uint32_t vm_inv_eng0_req;
478 uint32_t vm_inv_eng0_ack;
479 uint32_t vm_context0_cntl;
480 uint32_t vm_l2_pro_fault_status;
481 uint32_t vm_l2_pro_fault_cntl;
Alex Xiee60f8db2017-03-09 11:36:26 -0500482};
483
484/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400485 * GPU MC structures, functions & helpers
486 */
487struct amdgpu_mc {
488 resource_size_t aper_size;
489 resource_size_t aper_base;
490 resource_size_t agp_base;
491 /* for some chips with <= 32MB we need to lie
492 * about vram size near mc fb location */
493 u64 mc_vram_size;
494 u64 visible_vram_size;
Christian König6f02a692017-07-07 11:56:59 +0200495 u64 gart_size;
496 u64 gart_start;
497 u64 gart_end;
Alex Deucher97b2e202015-04-20 16:51:00 -0400498 u64 vram_start;
499 u64 vram_end;
500 unsigned vram_width;
501 u64 real_vram_size;
502 int vram_mtrr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400503 u64 mc_mask;
504 const struct firmware *fw; /* MC firmware */
505 uint32_t fw_version;
506 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800507 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800508 uint32_t srbm_soft_reset;
Christian Königf7c35ab2017-01-27 11:56:05 +0100509 bool prt_warning;
Huang Rui916910a2017-05-31 10:35:42 +0800510 uint64_t stolen_size;
Junwei Zhang8fe73322016-03-10 14:20:39 +0800511 /* apertures */
512 u64 shared_aperture_start;
513 u64 shared_aperture_end;
514 u64 private_aperture_start;
515 u64 private_aperture_end;
Alex Xiee60f8db2017-03-09 11:36:26 -0500516 /* protects concurrent invalidation */
517 spinlock_t invalidate_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400518};
519
520/*
521 * GPU doorbell structures, functions & helpers
522 */
523typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
524{
525 AMDGPU_DOORBELL_KIQ = 0x000,
526 AMDGPU_DOORBELL_HIQ = 0x001,
527 AMDGPU_DOORBELL_DIQ = 0x002,
528 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
529 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
530 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
531 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
532 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
533 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
534 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
535 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
536 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
537 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
538 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
539 AMDGPU_DOORBELL_IH = 0x1E8,
540 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
541 AMDGPU_DOORBELL_INVALID = 0xFFFF
542} AMDGPU_DOORBELL_ASSIGNMENT;
543
544struct amdgpu_doorbell {
545 /* doorbell mmio */
546 resource_size_t base;
547 resource_size_t size;
548 u32 __iomem *ptr;
549 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
550};
551
Ken Wang39807b92016-03-18 15:41:42 +0800552/*
553 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
554 */
555typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
556{
557 /*
558 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
559 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
560 * Compute related doorbells are allocated from 0x00 to 0x8a
561 */
562
563
564 /* kernel scheduling */
565 AMDGPU_DOORBELL64_KIQ = 0x00,
566
567 /* HSA interface queue and debug queue */
568 AMDGPU_DOORBELL64_HIQ = 0x01,
569 AMDGPU_DOORBELL64_DIQ = 0x02,
570
571 /* Compute engines */
572 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
573 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
574 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
575 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
576 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
577 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
578 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
579 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
580
581 /* User queue doorbell range (128 doorbells) */
582 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
583 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
584
585 /* Graphics engine */
586 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
587
588 /*
589 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
590 * Graphics voltage island aperture 1
591 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
592 */
593
594 /* sDMA engines */
595 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
596 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
597 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
598 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
599
600 /* Interrupt handler */
601 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
602 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
603 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
604
Monk Liue6b3ecb2016-12-30 16:18:56 +0800605 /* VCN engine use 32 bits doorbell */
606 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
607 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
608 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
609 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
610
611 /* overlap the doorbell assignment with VCN as they are mutually exclusive
612 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
613 */
Frank Min4ed11d72017-06-12 10:57:43 +0800614 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
615 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
616 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
617 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800618
Frank Min4ed11d72017-06-12 10:57:43 +0800619 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
620 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
621 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
622 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800623
624 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
625 AMDGPU_DOORBELL64_INVALID = 0xFFFF
626} AMDGPU_DOORBELL64_ASSIGNMENT;
627
628
Alex Deucher97b2e202015-04-20 16:51:00 -0400629void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
630 phys_addr_t *aperture_base,
631 size_t *aperture_size,
632 size_t *start_offset);
633
634/*
635 * IRQS.
636 */
637
638struct amdgpu_flip_work {
Michel Dänzer325cbba12016-08-04 12:39:37 +0900639 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400640 struct work_struct unpin_work;
641 struct amdgpu_device *adev;
642 int crtc_id;
Michel Dänzer325cbba12016-08-04 12:39:37 +0900643 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400644 uint64_t base;
645 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200646 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100647 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200648 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100649 struct dma_fence **shared;
650 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400651 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400652};
653
654
655/*
656 * CP & rings.
657 */
658
659struct amdgpu_ib {
660 struct amdgpu_sa_bo *sa_bo;
661 uint32_t length_dw;
662 uint64_t gpu_addr;
663 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800664 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400665};
666
Nils Wallménius62250a92016-04-10 16:30:00 +0200667extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800668
Christian König50838c82016-02-03 13:44:52 +0100669int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800670 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100671int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
672 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800673
Christian Königa5fb4ec2016-06-29 15:10:31 +0200674void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100675void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100676int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100677 struct amd_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100678 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100679
Alex Deucher97b2e202015-04-20 16:51:00 -0400680/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500681 * Queue manager
682 */
683struct amdgpu_queue_mapper {
684 int hw_ip;
685 struct mutex lock;
686 /* protected by lock */
687 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
688};
689
690struct amdgpu_queue_mgr {
691 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
692};
693
694int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
695 struct amdgpu_queue_mgr *mgr);
696int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
697 struct amdgpu_queue_mgr *mgr);
698int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
699 struct amdgpu_queue_mgr *mgr,
700 int hw_ip, int instance, int ring,
701 struct amdgpu_ring **out_ring);
702
703/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400704 * context related structures
705 */
706
Christian König21c16bf2015-07-07 17:24:49 +0200707struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200708 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100709 struct dma_fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200710 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200711};
712
Alex Deucher97b2e202015-04-20 16:51:00 -0400713struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400714 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800715 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500716 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400717 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200718 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100719 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200720 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Monk Liu753ad492016-08-26 13:28:28 +0800721 bool preamble_presented;
Alex Deucher97b2e202015-04-20 16:51:00 -0400722};
723
724struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400725 struct amdgpu_device *adev;
726 struct mutex lock;
727 /* protected by lock */
728 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400729};
730
Alex Deucher0b492a42015-08-16 22:48:26 -0400731struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
732int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
733
Christian König21c16bf2015-07-07 17:24:49 +0200734uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100735 struct dma_fence *fence);
736struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200737 struct amdgpu_ring *ring, uint64_t seq);
738
Alex Deucher0b492a42015-08-16 22:48:26 -0400739int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
740 struct drm_file *filp);
741
Christian Königefd4ccb2015-08-04 16:20:31 +0200742void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
743void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400744
Alex Deucher97b2e202015-04-20 16:51:00 -0400745/*
746 * file private structure
747 */
748
749struct amdgpu_fpriv {
750 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800751 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200752 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400753 struct mutex bo_list_lock;
754 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400755 struct amdgpu_ctx_mgr ctx_mgr;
Chunming Zhouf1892132017-05-15 16:48:27 +0800756 u32 vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400757};
758
759/*
760 * residency list
761 */
Christian König9124a392017-07-21 00:16:21 +0200762struct amdgpu_bo_list_entry {
763 struct amdgpu_bo *robj;
764 struct ttm_validate_buffer tv;
765 struct amdgpu_bo_va *bo_va;
766 uint32_t priority;
767 struct page **user_pages;
768 int user_invalidated;
769};
Alex Deucher97b2e202015-04-20 16:51:00 -0400770
771struct amdgpu_bo_list {
772 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400773 struct rcu_head rhead;
774 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400775 struct amdgpu_bo *gds_obj;
776 struct amdgpu_bo *gws_obj;
777 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100778 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400779 unsigned num_entries;
780 struct amdgpu_bo_list_entry *array;
781};
782
783struct amdgpu_bo_list *
784amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100785void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
786 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400787void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
788void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
789
790/*
791 * GFX stuff
792 */
793#include "clearstate_defs.h"
794
Alex Deucher79e54122016-04-08 15:45:13 -0400795struct amdgpu_rlc_funcs {
796 void (*enter_safe_mode)(struct amdgpu_device *adev);
797 void (*exit_safe_mode)(struct amdgpu_device *adev);
798};
799
Alex Deucher97b2e202015-04-20 16:51:00 -0400800struct amdgpu_rlc {
801 /* for power gating */
802 struct amdgpu_bo *save_restore_obj;
803 uint64_t save_restore_gpu_addr;
804 volatile uint32_t *sr_ptr;
805 const u32 *reg_list;
806 u32 reg_list_size;
807 /* for clear state */
808 struct amdgpu_bo *clear_state_obj;
809 uint64_t clear_state_gpu_addr;
810 volatile uint32_t *cs_ptr;
811 const struct cs_section_def *cs_data;
812 u32 clear_state_size;
813 /* for cp tables */
814 struct amdgpu_bo *cp_table_obj;
815 uint64_t cp_table_gpu_addr;
816 volatile uint32_t *cp_table_ptr;
817 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400818
819 /* safe mode for updating CG/PG state */
820 bool in_safe_mode;
821 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400822
823 /* for firmware data */
824 u32 save_and_restore_offset;
825 u32 clear_state_descriptor_offset;
826 u32 avail_scratch_ram_locations;
827 u32 reg_restore_list_size;
828 u32 reg_list_format_start;
829 u32 reg_list_format_separate_start;
830 u32 starting_offsets_start;
831 u32 reg_list_format_size_bytes;
832 u32 reg_list_size_bytes;
833
834 u32 *register_list_format;
835 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400836};
837
Andres Rodriguez78c16832017-02-02 00:38:22 -0500838#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
839
Alex Deucher97b2e202015-04-20 16:51:00 -0400840struct amdgpu_mec {
841 struct amdgpu_bo *hpd_eop_obj;
842 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500843 struct amdgpu_bo *mec_fw_obj;
844 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400845 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500846 u32 num_pipe_per_mec;
847 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800848 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500849
850 /* These are the resources for which amdgpu takes ownership */
851 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400852};
853
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800854struct amdgpu_kiq {
855 u64 eop_gpu_addr;
856 struct amdgpu_bo *eop_obj;
Shaoyun Liucdf6adb2017-04-28 17:18:26 -0400857 struct mutex ring_mutex;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800858 struct amdgpu_ring ring;
859 struct amdgpu_irq_src irq;
860};
861
Alex Deucher97b2e202015-04-20 16:51:00 -0400862/*
863 * GPU scratch registers structures, functions & helpers
864 */
865struct amdgpu_scratch {
866 unsigned num_reg;
867 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100868 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400869};
870
871/*
872 * GFX configurations
873 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400874#define AMDGPU_GFX_MAX_SE 4
875#define AMDGPU_GFX_MAX_SH_PER_SE 2
876
877struct amdgpu_rb_config {
878 uint32_t rb_backend_disable;
879 uint32_t user_rb_backend_disable;
880 uint32_t raster_config;
881 uint32_t raster_config_1;
882};
883
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500884struct gb_addr_config {
885 uint16_t pipe_interleave_size;
886 uint8_t num_pipes;
887 uint8_t max_compress_frags;
888 uint8_t num_banks;
889 uint8_t num_se;
890 uint8_t num_rb_per_se;
891};
892
Junwei Zhangea323f82017-02-21 10:32:37 +0800893struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400894 unsigned max_shader_engines;
895 unsigned max_tile_pipes;
896 unsigned max_cu_per_sh;
897 unsigned max_sh_per_se;
898 unsigned max_backends_per_se;
899 unsigned max_texture_channel_caches;
900 unsigned max_gprs;
901 unsigned max_gs_threads;
902 unsigned max_hw_contexts;
903 unsigned sc_prim_fifo_size_frontend;
904 unsigned sc_prim_fifo_size_backend;
905 unsigned sc_hiz_tile_fifo_size;
906 unsigned sc_earlyz_tile_fifo_size;
907
908 unsigned num_tile_pipes;
909 unsigned backend_enable_mask;
910 unsigned mem_max_burst_length_bytes;
911 unsigned mem_row_size_in_kb;
912 unsigned shader_engine_tile_size;
913 unsigned num_gpus;
914 unsigned multi_gpu_tile_size;
915 unsigned mc_arb_ramcfg;
916 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500917 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800918 unsigned gs_vgt_table_depth;
919 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400920
921 uint32_t tile_mode_array[32];
922 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400923
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500924 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400925 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800926
927 /* gfx configure feature */
928 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400929};
930
Alex Deucher7dae69a2016-05-03 16:25:53 -0400931struct amdgpu_cu_info {
Hawking Zhang51fd0372017-06-09 22:30:52 +0800932 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800933 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800934 uint32_t max_scratch_slots_per_cu;
935 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800936
937 /* total active CU number */
938 uint32_t number;
939 uint32_t ao_cu_mask;
940 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400941 uint32_t bitmap[4][4];
942};
943
Alex Deucherb95e31f2016-07-07 15:01:42 -0400944struct amdgpu_gfx_funcs {
945 /* get the gpu clock counter */
946 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400947 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400948 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500949 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
950 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400951};
952
Alex Deucherbce23e02017-03-28 12:52:08 -0400953struct amdgpu_ngg_buf {
954 struct amdgpu_bo *bo;
955 uint64_t gpu_addr;
956 uint32_t size;
957 uint32_t bo_size;
958};
959
960enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700961 NGG_PRIM = 0,
962 NGG_POS,
963 NGG_CNTL,
964 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400965 NGG_BUF_MAX
966};
967
968struct amdgpu_ngg {
969 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
970 uint32_t gds_reserve_addr;
971 uint32_t gds_reserve_size;
972 bool init;
973};
974
Alex Deucher97b2e202015-04-20 16:51:00 -0400975struct amdgpu_gfx {
976 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +0800977 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -0400978 struct amdgpu_rlc rlc;
979 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800980 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400981 struct amdgpu_scratch scratch;
982 const struct firmware *me_fw; /* ME firmware */
983 uint32_t me_fw_version;
984 const struct firmware *pfp_fw; /* PFP firmware */
985 uint32_t pfp_fw_version;
986 const struct firmware *ce_fw; /* CE firmware */
987 uint32_t ce_fw_version;
988 const struct firmware *rlc_fw; /* RLC firmware */
989 uint32_t rlc_fw_version;
990 const struct firmware *mec_fw; /* MEC firmware */
991 uint32_t mec_fw_version;
992 const struct firmware *mec2_fw; /* MEC2 firmware */
993 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800994 uint32_t me_feature_version;
995 uint32_t ce_feature_version;
996 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800997 uint32_t rlc_feature_version;
998 uint32_t mec_feature_version;
999 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001000 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1001 unsigned num_gfx_rings;
1002 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1003 unsigned num_compute_rings;
1004 struct amdgpu_irq_src eop_irq;
1005 struct amdgpu_irq_src priv_reg_irq;
1006 struct amdgpu_irq_src priv_inst_irq;
1007 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001008 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001009 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001010 unsigned ce_ram_size;
1011 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001012 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001013
1014 /* reset mask */
1015 uint32_t grbm_soft_reset;
1016 uint32_t srbm_soft_reset;
Monk Liu223049c2017-01-26 15:32:16 +08001017 bool in_reset;
David Panaritib4e40672017-03-28 12:57:31 -04001018 /* s3/s4 mask */
1019 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -04001020 /* NGG */
1021 struct amdgpu_ngg ngg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001022};
1023
Christian Königb07c60c2016-01-31 12:29:04 +01001024int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001025 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001026void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001027 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001028int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001029 struct amdgpu_ib *ibs, struct amdgpu_job *job,
1030 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001031int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1032void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1033int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001034
1035/*
1036 * CS.
1037 */
1038struct amdgpu_cs_chunk {
1039 uint32_t chunk_id;
1040 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001041 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001042};
1043
1044struct amdgpu_cs_parser {
1045 struct amdgpu_device *adev;
1046 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001047 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001048
Alex Deucher97b2e202015-04-20 16:51:00 -04001049 /* chunks */
1050 unsigned nchunks;
1051 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001052
Christian König50838c82016-02-03 13:44:52 +01001053 /* scheduler job object */
1054 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001055
Christian Königc3cca412015-12-15 14:41:33 +01001056 /* buffer objects */
1057 struct ww_acquire_ctx ticket;
1058 struct amdgpu_bo_list *bo_list;
1059 struct amdgpu_bo_list_entry vm_pd;
1060 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001061 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001062 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001063 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001064 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001065 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001066 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001067
1068 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001069 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001070
1071 unsigned num_post_dep_syncobjs;
1072 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001073};
1074
Monk Liu753ad492016-08-26 13:28:28 +08001075#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1076#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1077#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1078
Chunming Zhoubb977d32015-08-18 15:16:40 +08001079struct amdgpu_job {
1080 struct amd_sched_job base;
1081 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001082 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001083 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001084 struct amdgpu_sync sync;
Chunming Zhoua340c7b2017-05-18 15:19:03 +08001085 struct amdgpu_sync dep_sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001086 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001087 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001088 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001089 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001090 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001091 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001092 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001093 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001094 unsigned vm_id;
1095 uint64_t vm_pd_addr;
1096 uint32_t gds_base, gds_size;
1097 uint32_t gws_base, gws_size;
1098 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001099
1100 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001101 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001102 uint64_t uf_sequence;
1103
Chunming Zhoubb977d32015-08-18 15:16:40 +08001104};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001105#define to_amdgpu_job(sched_job) \
1106 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001107
Christian König7270f832016-01-31 11:00:41 +01001108static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1109 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001110{
Christian König50838c82016-02-03 13:44:52 +01001111 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001112}
1113
Christian König7270f832016-01-31 11:00:41 +01001114static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1115 uint32_t ib_idx, int idx,
1116 uint32_t value)
1117{
Christian König50838c82016-02-03 13:44:52 +01001118 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001119}
1120
Alex Deucher97b2e202015-04-20 16:51:00 -04001121/*
1122 * Writeback
1123 */
1124#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1125
1126struct amdgpu_wb {
1127 struct amdgpu_bo *wb_obj;
1128 volatile uint32_t *wb;
1129 uint64_t gpu_addr;
1130 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1131 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1132};
1133
1134int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1135void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1136
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001137void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1138
Alex Deucher97b2e202015-04-20 16:51:00 -04001139/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001140 * SDMA
1141 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001142struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001143 /* SDMA firmware */
1144 const struct firmware *fw;
1145 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001146 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001147
1148 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001149 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001150};
1151
Alex Deucherc113ea12015-10-08 16:30:37 -04001152struct amdgpu_sdma {
1153 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001154#ifdef CONFIG_DRM_AMDGPU_SI
1155 //SI DMA has a difference trap irq number for the second engine
1156 struct amdgpu_irq_src trap_irq_1;
1157#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001158 struct amdgpu_irq_src trap_irq;
1159 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001160 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001161 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001162};
1163
Alex Deucher97b2e202015-04-20 16:51:00 -04001164/*
1165 * Firmware
1166 */
Huang Ruie635ee02016-11-01 15:35:38 +08001167enum amdgpu_firmware_load_type {
1168 AMDGPU_FW_LOAD_DIRECT = 0,
1169 AMDGPU_FW_LOAD_SMU,
1170 AMDGPU_FW_LOAD_PSP,
1171};
1172
Alex Deucher97b2e202015-04-20 16:51:00 -04001173struct amdgpu_firmware {
1174 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001175 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001176 struct amdgpu_bo *fw_buf;
1177 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001178 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001179 /* firmwares are loaded by psp instead of smu from vega10 */
1180 const struct amdgpu_psp_funcs *funcs;
1181 struct amdgpu_bo *rbuf;
1182 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001183
1184 /* gpu info firmware data pointer */
1185 const struct firmware *gpu_info_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001186};
1187
1188/*
1189 * Benchmarking
1190 */
1191void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1192
1193
1194/*
1195 * Testing
1196 */
1197void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001198
1199/*
1200 * MMU Notifier
1201 */
1202#if defined(CONFIG_MMU_NOTIFIER)
1203int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1204void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1205#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001206static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001207{
1208 return -ENODEV;
1209}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001210static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001211#endif
1212
1213/*
1214 * Debugfs
1215 */
1216struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001217 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001218 unsigned num_files;
1219};
1220
1221int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001222 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001223 unsigned nfiles);
1224int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1225
1226#if defined(CONFIG_DEBUG_FS)
1227int amdgpu_debugfs_init(struct drm_minor *minor);
Alex Deucher97b2e202015-04-20 16:51:00 -04001228#endif
1229
Huang Rui50ab2532016-06-12 15:51:09 +08001230int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1231
Alex Deucher97b2e202015-04-20 16:51:00 -04001232/*
1233 * amdgpu smumgr functions
1234 */
1235struct amdgpu_smumgr_funcs {
1236 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1237 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1238 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1239};
1240
1241/*
1242 * amdgpu smumgr
1243 */
1244struct amdgpu_smumgr {
1245 struct amdgpu_bo *toc_buf;
1246 struct amdgpu_bo *smu_buf;
1247 /* asic priv smu data */
1248 void *priv;
1249 spinlock_t smu_lock;
1250 /* smumgr functions */
1251 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1252 /* ucode loading complete flag */
1253 uint32_t fw_flags;
1254};
1255
1256/*
1257 * ASIC specific register table accessible by UMD
1258 */
1259struct amdgpu_allowed_register_entry {
1260 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001261 bool grbm_indexed;
1262};
1263
Alex Deucher97b2e202015-04-20 16:51:00 -04001264/*
1265 * ASIC specific functions.
1266 */
1267struct amdgpu_asic_funcs {
1268 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001269 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1270 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001271 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1272 u32 sh_num, u32 reg_offset, u32 *value);
1273 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1274 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001275 /* get the reference clock */
1276 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001277 /* MM block clocks */
1278 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1279 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001280 /* static power management */
1281 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1282 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001283 /* get config memsize register */
1284 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001285};
1286
1287/*
1288 * IOCTL.
1289 */
1290int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1291 struct drm_file *filp);
1292int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1293 struct drm_file *filp);
1294
1295int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1296 struct drm_file *filp);
1297int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1298 struct drm_file *filp);
1299int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1300 struct drm_file *filp);
1301int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1302 struct drm_file *filp);
1303int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1304 struct drm_file *filp);
1305int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *filp);
1307int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1308int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001309int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1310 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001311
1312int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1313 struct drm_file *filp);
1314
1315/* VRAM scratch page for HDP bug, default vram page */
1316struct amdgpu_vram_scratch {
1317 struct amdgpu_bo *robj;
1318 volatile uint32_t *ptr;
1319 u64 gpu_addr;
1320};
1321
1322/*
1323 * ACPI
1324 */
1325struct amdgpu_atif_notification_cfg {
1326 bool enabled;
1327 int command_code;
1328};
1329
1330struct amdgpu_atif_notifications {
1331 bool display_switch;
1332 bool expansion_mode_change;
1333 bool thermal_state;
1334 bool forced_power_state;
1335 bool system_power_state;
1336 bool display_conf_change;
1337 bool px_gfx_switch;
1338 bool brightness_change;
1339 bool dgpu_display_event;
1340};
1341
1342struct amdgpu_atif_functions {
1343 bool system_params;
1344 bool sbios_requests;
1345 bool select_active_disp;
1346 bool lid_state;
1347 bool get_tv_standard;
1348 bool set_tv_standard;
1349 bool get_panel_expansion_mode;
1350 bool set_panel_expansion_mode;
1351 bool temperature_change;
1352 bool graphics_device_types;
1353};
1354
1355struct amdgpu_atif {
1356 struct amdgpu_atif_notifications notifications;
1357 struct amdgpu_atif_functions functions;
1358 struct amdgpu_atif_notification_cfg notification_cfg;
1359 struct amdgpu_encoder *encoder_for_bl;
1360};
1361
1362struct amdgpu_atcs_functions {
1363 bool get_ext_state;
1364 bool pcie_perf_req;
1365 bool pcie_dev_rdy;
1366 bool pcie_bus_width;
1367};
1368
1369struct amdgpu_atcs {
1370 struct amdgpu_atcs_functions functions;
1371};
1372
Alex Deucher97b2e202015-04-20 16:51:00 -04001373/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001374 * CGS
1375 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001376struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1377void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001378
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001379/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001380 * Core structure, functions and helpers.
1381 */
1382typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1383typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1384
1385typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1386typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1387
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001388#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001389struct amdgpu_device {
1390 struct device *dev;
1391 struct drm_device *ddev;
1392 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001393
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001394#ifdef CONFIG_DRM_AMD_ACP
1395 struct amdgpu_acp acp;
1396#endif
1397
Alex Deucher97b2e202015-04-20 16:51:00 -04001398 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001399 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001400 uint32_t family;
1401 uint32_t rev_id;
1402 uint32_t external_rev_id;
1403 unsigned long flags;
1404 int usec_timeout;
1405 const struct amdgpu_asic_funcs *asic_funcs;
1406 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001407 bool need_dma32;
1408 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001409 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001410 struct notifier_block acpi_nb;
1411 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1412 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001413 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001414#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001415 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001416#endif
1417 struct amdgpu_atif atif;
1418 struct amdgpu_atcs atcs;
1419 struct mutex srbm_mutex;
1420 /* GRBM index mutex. Protects concurrent access to GRBM index */
1421 struct mutex grbm_idx_mutex;
1422 struct dev_pm_domain vga_pm_domain;
1423 bool have_disp_power_ref;
1424
1425 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001426 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001427 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001428 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001429 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001430 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001431 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1432
1433 /* Register/doorbell mmio */
1434 resource_size_t rmmio_base;
1435 resource_size_t rmmio_size;
1436 void __iomem *rmmio;
1437 /* protects concurrent MM_INDEX/DATA based register access */
1438 spinlock_t mmio_idx_lock;
1439 /* protects concurrent SMC based register access */
1440 spinlock_t smc_idx_lock;
1441 amdgpu_rreg_t smc_rreg;
1442 amdgpu_wreg_t smc_wreg;
1443 /* protects concurrent PCIE register access */
1444 spinlock_t pcie_idx_lock;
1445 amdgpu_rreg_t pcie_rreg;
1446 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001447 amdgpu_rreg_t pciep_rreg;
1448 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001449 /* protects concurrent UVD register access */
1450 spinlock_t uvd_ctx_idx_lock;
1451 amdgpu_rreg_t uvd_ctx_rreg;
1452 amdgpu_wreg_t uvd_ctx_wreg;
1453 /* protects concurrent DIDT register access */
1454 spinlock_t didt_idx_lock;
1455 amdgpu_rreg_t didt_rreg;
1456 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001457 /* protects concurrent gc_cac register access */
1458 spinlock_t gc_cac_idx_lock;
1459 amdgpu_rreg_t gc_cac_rreg;
1460 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001461 /* protects concurrent se_cac register access */
1462 spinlock_t se_cac_idx_lock;
1463 amdgpu_rreg_t se_cac_rreg;
1464 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001465 /* protects concurrent ENDPOINT (audio) register access */
1466 spinlock_t audio_endpt_idx_lock;
1467 amdgpu_block_rreg_t audio_endpt_rreg;
1468 amdgpu_block_wreg_t audio_endpt_wreg;
1469 void __iomem *rio_mem;
1470 resource_size_t rio_mem_size;
1471 struct amdgpu_doorbell doorbell;
1472
1473 /* clock/pll info */
1474 struct amdgpu_clock clock;
1475
1476 /* MC */
1477 struct amdgpu_mc mc;
1478 struct amdgpu_gart gart;
1479 struct amdgpu_dummy_page dummy_page;
1480 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001481 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001482
1483 /* memory management */
1484 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001485 struct amdgpu_vram_scratch vram_scratch;
1486 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001487 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001488 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001489 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001490 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001491 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001492
Marek Olšák95844d22016-08-17 23:49:27 +02001493 /* data for buffer migration throttling */
1494 struct {
1495 spinlock_t lock;
1496 s64 last_update_us;
1497 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001498 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001499 u32 log2_max_MBps;
1500 } mm_stats;
1501
Alex Deucher97b2e202015-04-20 16:51:00 -04001502 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001503 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001504 struct amdgpu_mode_info mode_info;
1505 struct work_struct hotplug_work;
1506 struct amdgpu_irq_src crtc_irq;
1507 struct amdgpu_irq_src pageflip_irq;
1508 struct amdgpu_irq_src hpd_irq;
1509
1510 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001511 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001512 unsigned num_rings;
1513 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1514 bool ib_pool_ready;
1515 struct amdgpu_sa_manager ring_tmp_bo;
1516
1517 /* interrupts */
1518 struct amdgpu_irq irq;
1519
Alex Deucher1f7371b2015-12-02 17:46:21 -05001520 /* powerplay */
1521 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05001522 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05001523 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001524
Alex Deucher97b2e202015-04-20 16:51:00 -04001525 /* dpm */
1526 struct amdgpu_pm pm;
1527 u32 cg_flags;
1528 u32 pg_flags;
1529
1530 /* amdgpu smumgr */
1531 struct amdgpu_smumgr smu;
1532
1533 /* gfx */
1534 struct amdgpu_gfx gfx;
1535
1536 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001537 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001538
Leo Liu95d09062016-12-21 13:21:52 -05001539 union {
1540 struct {
1541 /* uvd */
1542 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001543
Leo Liu95d09062016-12-21 13:21:52 -05001544 /* vce */
1545 struct amdgpu_vce vce;
1546 };
1547
1548 /* vcn */
1549 struct amdgpu_vcn vcn;
1550 };
Alex Deucher97b2e202015-04-20 16:51:00 -04001551
1552 /* firmwares */
1553 struct amdgpu_firmware firmware;
1554
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001555 /* PSP */
1556 struct psp_context psp;
1557
Alex Deucher97b2e202015-04-20 16:51:00 -04001558 /* GDS */
1559 struct amdgpu_gds gds;
1560
Alex Deuchera1255102016-10-13 17:41:13 -04001561 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001562 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001563 struct mutex mn_lock;
1564 DECLARE_HASHTABLE(mn_hash, 7);
1565
1566 /* tracking pinned memory */
1567 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001568 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001569 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001570
1571 /* amdkfd interface */
1572 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001573
Shirish S2dc80b02017-05-25 10:05:25 +05301574 /* delayed work_func for deferring clockgating during resume */
1575 struct delayed_work late_init_work;
1576
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001577 struct amdgpu_virt virt;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001578
1579 /* link all shadow bo */
1580 struct list_head shadow_list;
1581 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001582 /* link all gtt */
1583 spinlock_t gtt_list_lock;
1584 struct list_head gtt_list;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001585 /* keep an lru list of rings by HW IP */
1586 struct list_head ring_lru_list;
1587 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001588
Jim Quc836fec2017-02-10 15:59:59 +08001589 /* record hw reset is performed */
1590 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001591 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001592
Ken Wang47ed4e12017-07-04 13:11:52 +08001593 /* record last mm index being written through WREG32*/
1594 unsigned long last_mm_index;
Alex Deucher97b2e202015-04-20 16:51:00 -04001595};
1596
Christian Königa7d64de2016-09-15 14:58:48 +02001597static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1598{
1599 return container_of(bdev, struct amdgpu_device, mman.bdev);
1600}
1601
Alex Deucher97b2e202015-04-20 16:51:00 -04001602int amdgpu_device_init(struct amdgpu_device *adev,
1603 struct drm_device *ddev,
1604 struct pci_dev *pdev,
1605 uint32_t flags);
1606void amdgpu_device_fini(struct amdgpu_device *adev);
1607int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1608
1609uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001610 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001611void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001612 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001613u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1614void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1615
1616u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1617void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001618u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1619void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001620
1621/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001622 * Registers read & write functions.
1623 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001624
1625#define AMDGPU_REGS_IDX (1<<0)
1626#define AMDGPU_REGS_NO_KIQ (1<<1)
1627
1628#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1629#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1630
1631#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1632#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1633#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1634#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1635#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001636#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1637#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1638#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1639#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001640#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1641#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001642#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1643#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1644#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1645#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1646#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1647#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001648#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1649#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001650#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1651#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001652#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1653#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1654#define WREG32_P(reg, val, mask) \
1655 do { \
1656 uint32_t tmp_ = RREG32(reg); \
1657 tmp_ &= (mask); \
1658 tmp_ |= ((val) & ~(mask)); \
1659 WREG32(reg, tmp_); \
1660 } while (0)
1661#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1662#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1663#define WREG32_PLL_P(reg, val, mask) \
1664 do { \
1665 uint32_t tmp_ = RREG32_PLL(reg); \
1666 tmp_ &= (mask); \
1667 tmp_ |= ((val) & ~(mask)); \
1668 WREG32_PLL(reg, tmp_); \
1669 } while (0)
1670#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1671#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1672#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1673
1674#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1675#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001676#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1677#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001678
1679#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1680#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1681
1682#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1683 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1684 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1685
1686#define REG_GET_FIELD(value, reg, field) \
1687 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1688
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001689#define WREG32_FIELD(reg, field, val) \
1690 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1691
Tom St Denisccaf3572017-04-04 09:14:13 -04001692#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1693 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1694
Alex Deucher97b2e202015-04-20 16:51:00 -04001695/*
1696 * BIOS helpers.
1697 */
1698#define RBIOS8(i) (adev->bios[i])
1699#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1700#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1701
Alex Deucherc113ea12015-10-08 16:30:37 -04001702static inline struct amdgpu_sdma_instance *
1703amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001704{
1705 struct amdgpu_device *adev = ring->adev;
1706 int i;
1707
Alex Deucherc113ea12015-10-08 16:30:37 -04001708 for (i = 0; i < adev->sdma.num_instances; i++)
1709 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001710 break;
1711
1712 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001713 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001714 else
1715 return NULL;
1716}
1717
Alex Deucher97b2e202015-04-20 16:51:00 -04001718/*
1719 * ASICs macro.
1720 */
1721#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1722#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001723#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1724#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1725#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001726#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1727#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1728#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001729#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001730#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001731#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001732#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001733#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
1734#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
Christian Königb1166322017-05-12 15:39:39 +02001735#define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
Alex Deucher97b2e202015-04-20 16:51:00 -04001736#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001737#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001738#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Xie54635452017-02-14 12:22:57 -05001739#define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001740#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1741#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001742#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001743#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1744#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1745#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02001746#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001747#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04001748#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001749#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001750#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001751#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08001752#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001753#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001754#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001755#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1756#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001757#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001758#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001759#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1760#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001761#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
1762#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1763#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001764#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
1765#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001766#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1767#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1768#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1769#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1770#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1771#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001772#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001773#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1774#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1775#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001776#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001777#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001778#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001779#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001780#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001781#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001782
1783/* Common functions */
1784int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08001785bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001786void amdgpu_pci_config_reset(struct amdgpu_device *adev);
Jim Quc836fec2017-02-10 15:59:59 +08001787bool amdgpu_need_post(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001788void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001789
John Brooks00f06b22017-06-27 22:33:18 -04001790void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1791 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001792void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001793bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01001794int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04001795int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1796 uint32_t flags);
1797bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01001798struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01001799bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1800 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01001801bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1802 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001803bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
Chunming Zhou6b777602016-09-21 16:19:19 +08001804uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001805 struct ttm_mem_reg *mem);
1806void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
Christian König6f02a692017-07-07 11:56:59 +02001807void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
Alex Deucher97b2e202015-04-20 16:51:00 -04001808void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b2016-09-15 21:43:26 +08001809int amdgpu_ttm_init(struct amdgpu_device *adev);
1810void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001811void amdgpu_program_register_sequence(struct amdgpu_device *adev,
1812 const u32 *registers,
1813 const u32 array_size);
1814
1815bool amdgpu_device_is_px(struct drm_device *dev);
1816/* atpx handler */
1817#if defined(CONFIG_VGA_SWITCHEROO)
1818void amdgpu_register_atpx_handler(void);
1819void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001820bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001821bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001822bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001823bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001824#else
1825static inline void amdgpu_register_atpx_handler(void) {}
1826static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001827static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001828static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001829static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001830static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001831#endif
1832
1833/*
1834 * KMS
1835 */
1836extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001837extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001838
Chunming Zhouf1892132017-05-15 16:48:27 +08001839bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
1840 struct amdgpu_fpriv *fpriv);
Alex Deucher97b2e202015-04-20 16:51:00 -04001841int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001842void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001843void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1844int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1845void amdgpu_driver_postclose_kms(struct drm_device *dev,
1846 struct drm_file *file_priv);
Alex Deucherfaefba92016-12-06 10:38:29 -05001847int amdgpu_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001848int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1849int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001850u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1851int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1852void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001853long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1854 unsigned long arg);
1855
1856/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001857 * functions used by amdgpu_encoder.c
1858 */
1859struct amdgpu_afmt_acr {
1860 u32 clock;
1861
1862 int n_32khz;
1863 int cts_32khz;
1864
1865 int n_44_1khz;
1866 int cts_44_1khz;
1867
1868 int n_48khz;
1869 int cts_48khz;
1870
1871};
1872
1873struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1874
1875/* amdgpu_acpi.c */
1876#if defined(CONFIG_ACPI)
1877int amdgpu_acpi_init(struct amdgpu_device *adev);
1878void amdgpu_acpi_fini(struct amdgpu_device *adev);
1879bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1880int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1881 u8 perf_req, bool advertise);
1882int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1883#else
1884static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1885static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1886#endif
1887
1888struct amdgpu_bo_va_mapping *
1889amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1890 uint64_t addr, struct amdgpu_bo **bo);
Christian Königc855e252016-09-05 17:00:57 +02001891int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
Alex Deucher97b2e202015-04-20 16:51:00 -04001892
1893#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001894#endif