blob: 241f007169797b8a21e4496610b700698bd1d8c1 [file] [log] [blame]
Thomas Gleixner8fe76f52019-05-28 09:57:22 -07001// SPDX-License-Identifier: GPL-2.0-only
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002/*
3 * New driver for Marvell Yukon 2 chipset.
4 * Based on earlier sk98lin, and skge driver.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
10 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070011 */
12
Joe Perchesada1db52010-02-17 15:01:59 +000013#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14
Stephen Hemminger793b8832005-09-14 16:06:14 -070015#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070016#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070017#include <linux/module.h>
18#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080019#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070020#include <linux/etherdevice.h>
21#include <linux/ethtool.h>
22#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000023#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070024#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030026#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/tcp.h>
28#include <linux/in.h>
29#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080030#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070031#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080032#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070033#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080034#include <linux/mii.h>
Tim Harvey3ee2f8c2014-03-07 20:59:53 -080035#include <linux/of_device.h>
36#include <linux/of_net.h>
Kai-Heng Fengb33b7cd2019-03-04 15:00:03 +080037#include <linux/dmi.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070038
39#include <asm/irq.h>
40
41#include "sky2.h"
42
43#define DRV_NAME "sky2"
stephen hemmingerd9fa7c82011-11-16 13:43:00 +000044#define DRV_VERSION "1.30"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46/*
47 * The Yukon II chipset takes 64 bit command blocks (called list elements)
48 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070049 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050 */
51
Stephen Hemminger14d02632006-09-26 11:57:43 -070052#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070053#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070054#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080055#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000057/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000058 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
59#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000060#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000061#define TX_MAX_PENDING 1024
stephen hemmingerb1cb8252011-11-16 13:42:58 +000062#define TX_DEF_PENDING 63
Stephen Hemminger793b8832005-09-14 16:06:14 -070063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define TX_WATCHDOG (5 * HZ)
65#define NAPI_WEIGHT 64
66#define PHY_RETRIES 1000
67
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070068#define SKY2_EEPROM_MAGIC 0x9955aabb
69
Mike McCormack060b9462010-07-29 03:34:52 +000070#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070072static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070073 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
74 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080075 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076
Stephen Hemminger793b8832005-09-14 16:06:14 -070077static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070078module_param(debug, int, 0);
79MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
80
Stephen Hemminger14d02632006-09-26 11:57:43 -070081static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080082module_param(copybreak, int, 0);
83MODULE_PARM_DESC(copybreak, "Receive copy threshold");
84
Kai-Heng Fengb33b7cd2019-03-04 15:00:03 +080085static int disable_msi = -1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080086module_param(disable_msi, int, 0);
87MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
88
stephen hemminger5676cc72012-03-21 05:32:05 +000089static int legacy_pme = 0;
90module_param(legacy_pme, int, 0);
91MODULE_PARM_DESC(legacy_pme, "Legacy power management");
92
Benoit Taine9baa3c32014-08-08 15:56:03 +020093static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080094 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
95 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +000096 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070097 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -070098 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -080099 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800100 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800101 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
102 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
103 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
104 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
105 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Mirko Lindner0e767322012-07-03 23:38:41 +0000135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136 { 0 }
137};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139MODULE_DEVICE_TABLE(pci, sky2_id_table);
140
141/* Avoid conditionals by using array */
142static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
143static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700144static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100146static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000147static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100148
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800149/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800150static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151{
152 int i;
153
154 gma_write16(hw, port, GM_SMI_DATA, val);
155 gma_write16(hw, port, GM_SMI_CTRL,
156 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
157
158 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800159 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
160 if (ctrl == 0xffff)
161 goto io_error;
162
163 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800164 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800165
166 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700167 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168
Mike McCormack060b9462010-07-29 03:34:52 +0000169 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800171
172io_error:
173 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
174 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175}
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178{
179 int i;
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
183
184 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800185 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
186 if (ctrl == 0xffff)
187 goto io_error;
188
189 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800190 *val = gma_read16(hw, port, GM_SMI_DATA);
191 return 0;
192 }
193
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800194 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800198 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199io_error:
200 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
201 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202}
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205{
206 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700209}
210
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800211
212static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700213{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214 /* switch power to VCC (WA for VAUX problem) */
215 sky2_write8(hw, B0_POWER_CTRL,
216 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218 /* disable Core Clock Division, */
219 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000221 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* enable bits are inverted */
223 sky2_write8(hw, B2_Y2_CLK_GATE,
224 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
225 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
226 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
227 else
228 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700230 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700231 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800233 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700234
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800235 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 /* set all bits to 0 except bits 15..12 and 8 */
237 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 28 & 27 */
242 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700246
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000247 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
248
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
250 reg = sky2_read32(hw, B2_GP_IO);
251 reg |= GLB_GPIO_STAT_RACE_DIS;
252 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700253
254 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700255 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000256
257 /* Turn on "driver loaded" LED */
258 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800261static void sky2_power_aux(struct sky2_hw *hw)
262{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000263 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
265 else
266 /* enable bits are inverted */
267 sky2_write8(hw, B2_Y2_CLK_GATE,
268 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
269 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
270 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
271
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000272 /* switch power to VAUX if supported and PME from D3cold */
273 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
274 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800275 sky2_write8(hw, B0_POWER_CTRL,
276 (PC_VAUX_ENA | PC_VCC_ENA |
277 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000278
279 /* turn off "driver loaded LED" */
280 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700281}
282
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700283static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284{
285 u16 reg;
286
287 /* disable all GMAC IRQ's */
288 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700289
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700290 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
291 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
292 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
293 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
294
295 reg = gma_read16(hw, port, GM_RX_CTRL);
296 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
297 gma_write16(hw, port, GM_RX_CTRL, reg);
298}
299
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700300/* flow control to advertise bits */
301static const u16 copper_fc_adv[] = {
302 [FC_NONE] = 0,
303 [FC_TX] = PHY_M_AN_ASP,
304 [FC_RX] = PHY_M_AN_PC,
305 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
306};
307
308/* flow control to advertise bits when using 1000BaseX */
309static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700310 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700311 [FC_TX] = PHY_M_P_ASYM_MD_X,
312 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314};
315
316/* flow control to GMA disable bits */
317static const u16 gm_fc_disable[] = {
318 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
319 [FC_TX] = GM_GPCR_FC_RX_DIS,
320 [FC_RX] = GM_GPCR_FC_TX_DIS,
321 [FC_BOTH] = 0,
322};
323
324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700325static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
326{
327 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700328 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700330 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700331 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
333
334 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700335 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
337
Stephen Hemminger53419c62007-05-14 12:38:11 -0700338 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700340 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
342 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set master & slave downshift counter to 1x */
344 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345
346 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
347 }
348
349 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700350 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700351 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 /* enable automatic crossover */
353 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700354
355 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
356 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
357 u16 spec;
358
359 /* Enable Class A driver for FE+ A0 */
360 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
361 spec |= PHY_M_FESC_SEL_CL_A;
362 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
363 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700364 } else {
365 /* disable energy detect */
366 ctrl &= ~PHY_M_PC_EN_DET_MSK;
367
368 /* enable automatic crossover */
369 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
370
Stephen Hemminger53419c62007-05-14 12:38:11 -0700371 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000372 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
373 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 ctrl &= ~PHY_M_PC_DSC_MSK;
376 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
377 }
378 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 } else {
380 /* workaround for deviation #4.88 (CRC errors) */
381 /* disable Automatic Crossover */
382
383 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700384 }
385
386 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
387
388 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700389 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700390 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
391
392 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
393 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
394 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
395 ctrl &= ~PHY_M_MAC_MD_MSK;
396 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
398
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700399 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 /* select page 1 to access Fiber registers */
401 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402
403 /* for SFP-module set SIGDET polarity to low */
404 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
405 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700406 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700408
409 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
411
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700412 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 ct1000 = 0;
414 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700415 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700417 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700418 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419 if (sky2->advertising & ADVERTISED_1000baseT_Full)
420 ct1000 |= PHY_M_1000C_AFD;
421 if (sky2->advertising & ADVERTISED_1000baseT_Half)
422 ct1000 |= PHY_M_1000C_AHD;
423 if (sky2->advertising & ADVERTISED_100baseT_Full)
424 adv |= PHY_M_AN_100_FD;
425 if (sky2->advertising & ADVERTISED_100baseT_Half)
426 adv |= PHY_M_AN_100_HD;
427 if (sky2->advertising & ADVERTISED_10baseT_Full)
428 adv |= PHY_M_AN_10_FD;
429 if (sky2->advertising & ADVERTISED_10baseT_Half)
430 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700431
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700432 } else { /* special defines for FIBER (88E1040S only) */
433 if (sky2->advertising & ADVERTISED_1000baseT_Full)
434 adv |= PHY_M_AN_1000X_AFD;
435 if (sky2->advertising & ADVERTISED_1000baseT_Half)
436 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700437 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700438
439 /* Restart Auto-negotiation */
440 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
441 } else {
442 /* forced speed/duplex settings */
443 ct1000 = PHY_M_1000C_MSE;
444
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700445 /* Disable auto update for duplex flow control and duplex */
446 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447
448 switch (sky2->speed) {
449 case SPEED_1000:
450 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452 break;
453 case SPEED_100:
454 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456 break;
457 }
458
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 if (sky2->duplex == DUPLEX_FULL) {
460 reg |= GM_GPCR_DUP_FULL;
461 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700462 } else if (sky2->speed < SPEED_1000)
463 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700464 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700466 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
467 if (sky2_is_copper(hw))
468 adv |= copper_fc_adv[sky2->flow_mode];
469 else
470 adv |= fiber_fc_adv[sky2->flow_mode];
471 } else {
472 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700473 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700474
475 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
478 else
479 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700480 }
481
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482 gma_write16(hw, port, GM_GP_CTRL, reg);
483
Stephen Hemminger05745c42007-09-19 15:36:45 -0700484 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
486
487 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
488 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
489
490 /* Setup Phy LED's */
491 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
492 ledover = 0;
493
494 switch (hw->chip_id) {
495 case CHIP_ID_YUKON_FE:
496 /* on 88E3082 these bits are at 11..9 (shifted left) */
497 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
498
499 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
500
501 /* delete ACT LED control bits */
502 ctrl &= ~PHY_M_FELP_LED1_MSK;
503 /* change ACT LED control to blink mode */
504 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
505 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 break;
507
Stephen Hemminger05745c42007-09-19 15:36:45 -0700508 case CHIP_ID_YUKON_FE_P:
509 /* Enable Link Partner Next Page */
510 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
511 ctrl |= PHY_M_PC_ENA_LIP_NP;
512
513 /* disable Energy Detect and enable scrambler */
514 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
516
517 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
518 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
519 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
520 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
521
522 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
523 break;
524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700526 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527
528 /* select page 3 to access LED control register */
529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
530
531 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700532 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
533 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
534 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
535 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
536 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700537
538 /* set Polarity Control register */
539 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700540 (PHY_M_POLC_LS1_P_MIX(4) |
541 PHY_M_POLC_IS0_P_MIX(4) |
542 PHY_M_POLC_LOS_CTRL(2) |
543 PHY_M_POLC_INIT_CTRL(2) |
544 PHY_M_POLC_STA1_CTRL(2) |
545 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546
547 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700548 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800550
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700551 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800552 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800553 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
555
556 /* select page 3 to access LED control register */
557 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
558
559 /* set LED Function Control register */
560 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
561 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
562 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
563 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
564 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
565
566 /* set Blink Rate in LED Timer Control Register */
567 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
568 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
569 /* restore page register */
570 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
571 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
573 default:
574 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
575 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800576
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800578 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579 }
580
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700581 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800582 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700583 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
584
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700586 gm_phy_write(hw, port, 0x18, 0xaa99);
587 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700588
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700589 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
590 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
591 gm_phy_write(hw, port, 0x18, 0xa204);
592 gm_phy_write(hw, port, 0x17, 0x2002);
593 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800594
595 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700596 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700597 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
598 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
599 /* apply workaround for integrated resistors calibration */
600 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
601 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000602 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
603 /* apply fixes in PHY AFE */
604 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
605
606 /* apply RDAC termination workaround */
607 gm_phy_write(hw, port, 24, 0x2800);
608 gm_phy_write(hw, port, 23, 0x2001);
609
610 /* set page register back to 0 */
611 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700612 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
613 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700614 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800615 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
616
Joe Perches8e95a202009-12-03 07:58:21 +0000617 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
618 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800619 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800620 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800621 }
622
623 if (ledover)
624 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
625
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000626 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
627 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
628 int i;
629 /* This a phy register setup workaround copied from vendor driver. */
630 static const struct {
631 u16 reg, val;
632 } eee_afe[] = {
633 { 0x156, 0x58ce },
634 { 0x153, 0x99eb },
635 { 0x141, 0x8064 },
636 /* { 0x155, 0x130b },*/
637 { 0x000, 0x0000 },
638 { 0x151, 0x8433 },
639 { 0x14b, 0x8c44 },
640 { 0x14c, 0x0f90 },
641 { 0x14f, 0x39aa },
642 /* { 0x154, 0x2f39 },*/
643 { 0x14d, 0xba33 },
644 { 0x144, 0x0048 },
645 { 0x152, 0x2010 },
646 /* { 0x158, 0x1223 },*/
647 { 0x140, 0x4444 },
648 { 0x154, 0x2f3b },
649 { 0x158, 0xb203 },
650 { 0x157, 0x2029 },
651 };
652
653 /* Start Workaround for OptimaEEE Rev.Z0 */
654 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
655
656 gm_phy_write(hw, port, 1, 0x4099);
657 gm_phy_write(hw, port, 3, 0x1120);
658 gm_phy_write(hw, port, 11, 0x113c);
659 gm_phy_write(hw, port, 14, 0x8100);
660 gm_phy_write(hw, port, 15, 0x112a);
661 gm_phy_write(hw, port, 17, 0x1008);
662
663 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
664 gm_phy_write(hw, port, 1, 0x20b0);
665
666 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
667
668 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
669 /* apply AFE settings */
670 gm_phy_write(hw, port, 17, eee_afe[i].val);
671 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
672 }
673
674 /* End Workaround for OptimaEEE */
675 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
676
677 /* Enable 10Base-Te (EEE) */
678 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
679 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
680 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
681 reg | PHY_M_10B_TE_ENABLE);
682 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700684
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700685 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700686 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700687 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
688 else
689 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
690}
691
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700692static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
693static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
694
695static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700696{
697 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700698
stephen hemmingera40ccc62010-01-24 18:46:06 +0000699 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800700 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700701 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700702
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000703 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700704 reg1 |= coma_mode[port];
705
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800706 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000707 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800708 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700709
710 if (hw->chip_id == CHIP_ID_YUKON_FE)
711 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
712 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
713 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700714}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700715
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700716static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
717{
718 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700719 u16 ctrl;
720
721 /* release GPHY Control reset */
722 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
723
724 /* release GMAC reset */
725 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
726
727 if (hw->flags & SKY2_HW_NEWER_PHY) {
728 /* select page 2 to access MAC control register */
729 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
730
731 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
732 /* allow GMII Power Down */
733 ctrl &= ~PHY_M_MAC_GMIF_PUP;
734 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
735
736 /* set page register back to 0 */
737 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
738 }
739
740 /* setup General Purpose Control Register */
741 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700742 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
743 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
744 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700745
746 if (hw->chip_id != CHIP_ID_YUKON_EC) {
747 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200748 /* select page 2 to access MAC control register */
749 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700750
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200751 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700752 /* enable Power Down */
753 ctrl |= PHY_M_PC_POW_D_ENA;
754 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200755
756 /* set page register back to 0 */
757 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700758 }
759
760 /* set IEEE compatible Power Down Mode (dev. #4.99) */
761 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
762 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700763
stephen hemmingera40ccc62010-01-24 18:46:06 +0000764 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700765 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700766 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700767 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000768 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700769}
770
stephen hemminger8e116802011-07-07 05:50:58 +0000771/* configure IPG according to used link speed */
772static void sky2_set_ipg(struct sky2_port *sky2)
773{
774 u16 reg;
775
776 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
777 reg &= ~GM_SMOD_IPG_MSK;
778 if (sky2->speed > SPEED_100)
779 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
780 else
781 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
782 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
783}
784
Brandon Philips38000a92010-06-16 16:21:58 +0000785/* Enable Rx/Tx */
786static void sky2_enable_rx_tx(struct sky2_port *sky2)
787{
788 struct sky2_hw *hw = sky2->hw;
789 unsigned port = sky2->port;
790 u16 reg;
791
792 reg = gma_read16(hw, port, GM_GP_CTRL);
793 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
794 gma_write16(hw, port, GM_GP_CTRL, reg);
795}
796
Stephen Hemminger1b537562005-12-20 15:08:07 -0800797/* Force a renegotiation */
798static void sky2_phy_reinit(struct sky2_port *sky2)
799{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800800 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800801 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000802 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800803 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800804}
805
Stephen Hemmingere3173832007-02-06 10:45:39 -0800806/* Put device in state to listen for Wake On Lan */
807static void sky2_wol_init(struct sky2_port *sky2)
808{
809 struct sky2_hw *hw = sky2->hw;
810 unsigned port = sky2->port;
811 enum flow_control save_mode;
812 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800813
814 /* Bring hardware out of reset */
815 sky2_write16(hw, B0_CTST, CS_RST_CLR);
816 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
817
818 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
819 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
820
821 /* Force to 10/100
822 * sky2_reset will re-enable on resume
823 */
824 save_mode = sky2->flow_mode;
825 ctrl = sky2->advertising;
826
827 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
828 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700829
830 spin_lock_bh(&sky2->phy_lock);
831 sky2_phy_power_up(hw, port);
832 sky2_phy_init(hw, port);
833 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800834
835 sky2->flow_mode = save_mode;
836 sky2->advertising = ctrl;
837
838 /* Set GMAC to no flow control and auto update for speed/duplex */
839 gma_write16(hw, port, GM_GP_CTRL,
840 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
841 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
842
843 /* Set WOL address */
844 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
845 sky2->netdev->dev_addr, ETH_ALEN);
846
847 /* Turn on appropriate WOL control bits */
848 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
849 ctrl = 0;
850 if (sky2->wol & WAKE_PHY)
851 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
852 else
853 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
854
855 if (sky2->wol & WAKE_MAGIC)
856 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
857 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700858 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800859
860 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
861 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
862
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000863 /* Disable PiG firmware */
864 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
865
stephen hemminger5676cc72012-03-21 05:32:05 +0000866 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
867 if (legacy_pme) {
868 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
869 reg1 |= PCI_Y2_PME_LEGACY;
870 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
871 }
872
Stephen Hemmingere3173832007-02-06 10:45:39 -0800873 /* block receiver */
874 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000875 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800876}
877
Stephen Hemminger69161612007-06-04 17:23:26 -0700878static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
879{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700880 struct net_device *dev = hw->dev[port];
881
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800882 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
883 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000884 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800885 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000886 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
887 } else if (dev->mtu > ETH_DATA_LEN) {
888 /* set Tx GMAC FIFO Almost Empty Threshold */
889 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
890 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700891
stephen hemminger44dde562010-02-12 06:58:01 +0000892 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
893 } else
894 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700895}
896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
898{
899 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
900 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100901 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902 int i;
903 const u8 *addr = hw->dev[port]->dev_addr;
904
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700905 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
906 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700907
908 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
909
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000910 if (hw->chip_id == CHIP_ID_YUKON_XL &&
911 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
912 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913 /* WA DEV_472 -- looks like crossed wires on port 2 */
914 /* clear GMAC 1 Control reset */
915 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
916 do {
917 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
918 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
919 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
920 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
921 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
922 }
923
Stephen Hemminger793b8832005-09-14 16:06:14 -0700924 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700926 /* Enable Transmit FIFO Underrun */
927 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
928
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800929 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700930 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800932 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700933
934 /* MIB clear */
935 reg = gma_read16(hw, port, GM_PHY_ADDR);
936 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
937
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700938 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
939 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940 gma_write16(hw, port, GM_PHY_ADDR, reg);
941
942 /* transmit control */
943 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
944
945 /* receive control reg: unicast + multicast + no FCS */
946 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700947 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700948
949 /* transmit flow control */
950 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
951
952 /* transmit parameter */
953 gma_write16(hw, port, GM_TX_PARAM,
954 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
955 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
956 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
957 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
958
959 /* serial mode register */
960 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000961 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700963 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700964 reg |= GM_SMOD_JUMBO_ENA;
965
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000966 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
967 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
968 reg |= GM_NEW_FLOW_CTRL;
969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970 gma_write16(hw, port, GM_SERIAL_MODE, reg);
971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972 /* virtual address for data */
973 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
974
Stephen Hemminger793b8832005-09-14 16:06:14 -0700975 /* physical address: used for pause frames */
976 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
977
978 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
980 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
981 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
982
983 /* Configure Rx MAC FIFO */
984 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100985 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700986 if (hw->chip_id == CHIP_ID_YUKON_EX ||
987 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100988 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700989
Al Viro25cccec2007-07-20 16:07:33 +0100990 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800992 if (hw->chip_id == CHIP_ID_YUKON_XL) {
993 /* Hardware errata - clear flush mask */
994 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
995 } else {
996 /* Flush Rx MAC FIFO on any flow control or error */
997 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
998 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001000 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -07001001 reg = RX_GMF_FL_THR_DEF + 1;
1002 /* Another magic mystery workaround from sk98lin */
1003 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1004 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1005 reg = 0x178;
1006 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007
1008 /* Configure Tx MAC FIFO */
1009 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1010 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001011
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001012 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001013 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001014 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001015 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1016 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001017 reg = 1568 / 8;
1018 else
1019 reg = 1024 / 8;
1020 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1021 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001022
Stephen Hemminger69161612007-06-04 17:23:26 -07001023 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001024 }
1025
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001026 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1027 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1028 /* disable dynamic watermark */
1029 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1030 reg &= ~TX_DYN_WM_ENA;
1031 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1032 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033}
1034
Stephen Hemminger67712902006-12-04 15:53:45 -08001035/* Assign Ram Buffer allocation to queue */
1036static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037{
Stephen Hemminger67712902006-12-04 15:53:45 -08001038 u32 end;
1039
1040 /* convert from K bytes to qwords used for hw register */
1041 start *= 1024/8;
1042 space *= 1024/8;
1043 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001044
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1046 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1047 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1048 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1049 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1050
1051 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001052 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001053
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001054 /* On receive queue's set the thresholds
1055 * give receiver priority when > 3/4 full
1056 * send pause when down to 2K
1057 */
1058 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1059 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001060
Mirko Lindner74f9f422013-03-26 06:38:42 +00001061 tp = space - 8192/8;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001062 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1063 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064 } else {
1065 /* Enable store & forward on Tx queue's because
1066 * Tx FIFO is only 1K on Yukon
1067 */
1068 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1069 }
1070
1071 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001072 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073}
1074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001076static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001077{
1078 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1079 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1080 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001081 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082}
1083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084/* Setup prefetch unit registers. This is the interface between
1085 * hardware and driver list elements
1086 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001087static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001088 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001089{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1091 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001092 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1093 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1095 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001096
1097 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098}
1099
Mike McCormack9b289c32009-08-14 05:15:12 +00001100static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001101{
Mike McCormack9b289c32009-08-14 05:15:12 +00001102 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001104 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001105 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001106 return le;
1107}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001109static void tx_init(struct sky2_port *sky2)
1110{
1111 struct sky2_tx_le *le;
1112
1113 sky2->tx_prod = sky2->tx_cons = 0;
1114 sky2->tx_tcpsum = 0;
1115 sky2->tx_last_mss = 0;
stephen hemmingerec2a5462011-11-29 15:15:33 +00001116 netdev_reset_queue(sky2->netdev);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001117
Mike McCormack9b289c32009-08-14 05:15:12 +00001118 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001119 le->addr = 0;
1120 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001121 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001122}
1123
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001124/* Update chip's next pointer */
1125static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001127 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001128 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001129 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001130}
1131
Stephen Hemminger793b8832005-09-14 16:06:14 -07001132
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001133static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1134{
1135 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001136 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001137 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138 return le;
1139}
1140
Mike McCormack060b9462010-07-29 03:34:52 +00001141static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001142{
1143 unsigned size;
1144
1145 /* Space needed for frame data + headers rounded up */
1146 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1147
1148 /* Stopping point for hardware truncation */
1149 return (size - 8) / sizeof(u32);
1150}
1151
Mike McCormack060b9462010-07-29 03:34:52 +00001152static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001153{
1154 struct rx_ring_info *re;
1155 unsigned size;
1156
1157 /* Space needed for frame data + headers rounded up */
1158 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1159
1160 sky2->rx_nfrags = size >> PAGE_SHIFT;
1161 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1162
1163 /* Compute residue after pages */
1164 size -= sky2->rx_nfrags << PAGE_SHIFT;
1165
1166 /* Optimize to handle small packets and headers */
1167 if (size < copybreak)
1168 size = copybreak;
1169 if (size < ETH_HLEN)
1170 size = ETH_HLEN;
1171
1172 return size;
1173}
1174
Stephen Hemminger14d02632006-09-26 11:57:43 -07001175/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001176static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001177 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178{
1179 struct sky2_rx_le *le;
1180
Stephen Hemminger86c68872008-01-10 16:14:12 -08001181 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001183 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001184 le->opcode = OP_ADDR64 | HW_OWNER;
1185 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001186
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001188 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001189 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001190 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001191}
1192
Stephen Hemminger14d02632006-09-26 11:57:43 -07001193/* Build description to hardware for one possibly fragmented skb */
1194static void sky2_rx_submit(struct sky2_port *sky2,
1195 const struct rx_ring_info *re)
1196{
1197 int i;
1198
1199 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1200
1201 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1202 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1203}
1204
1205
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001206static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207 unsigned size)
1208{
1209 struct sk_buff *skb = re->skb;
1210 int i;
1211
1212 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001213 if (pci_dma_mapping_error(pdev, re->data_addr))
1214 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001215
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001216 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001217
stephen hemminger3fbd9182010-02-01 13:45:41 +00001218 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001219 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001220
Ian Campbell950a5a42011-09-21 21:53:18 +00001221 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001222 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001223 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001224
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001225 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001226 goto map_page_error;
1227 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001228 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001229
1230map_page_error:
1231 while (--i >= 0) {
1232 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001233 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001234 PCI_DMA_FROMDEVICE);
1235 }
1236
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001237 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001238 PCI_DMA_FROMDEVICE);
1239
1240mapping_error:
1241 if (net_ratelimit())
1242 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1243 skb->dev->name);
1244 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001245}
1246
1247static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1248{
1249 struct sk_buff *skb = re->skb;
1250 int i;
1251
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001252 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001253 PCI_DMA_FROMDEVICE);
1254
1255 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1256 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001257 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001258 PCI_DMA_FROMDEVICE);
1259}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001260
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261/* Tell chip where to start receive checksum.
1262 * Actually has two checksums, but set both same to avoid possible byte
1263 * order problems.
1264 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001265static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001267 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001268
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001269 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1270 le->ctrl = 0;
1271 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001272
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001273 sky2_write32(sky2->hw,
1274 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001275 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001276 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277}
1278
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001279/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001280static void rx_set_rss(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001281{
1282 struct sky2_port *sky2 = netdev_priv(dev);
1283 struct sky2_hw *hw = sky2->hw;
1284 int i, nkeys = 4;
1285
1286 /* Supports IPv6 and other modes */
1287 if (hw->flags & SKY2_HW_NEW_LE) {
1288 nkeys = 10;
1289 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1290 }
1291
1292 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001293 if (features & NETIF_F_RXHASH) {
Ian Morris2e95b2a2014-11-19 09:06:51 +00001294 u32 rss_key[10];
1295
1296 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001297 for (i = 0; i < nkeys; i++)
1298 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
Ian Morris2e95b2a2014-11-19 09:06:51 +00001299 rss_key[i]);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001300
1301 /* Need to turn on (undocumented) flag to make hashing work */
1302 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1303 RX_STFW_ENA);
1304
1305 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1306 BMU_ENA_RX_RSS_HASH);
1307 } else
1308 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1309 BMU_DIS_RX_RSS_HASH);
1310}
1311
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001312/*
1313 * The RX Stop command will not work for Yukon-2 if the BMU does not
1314 * reach the end of packet and since we can't make sure that we have
1315 * incoming data, we must reset the BMU while it is not doing a DMA
1316 * transfer. Since it is possible that the RX path is still active,
1317 * the RX RAM buffer will be stopped first, so any possible incoming
1318 * data will not trigger a DMA. After the RAM buffer is stopped, the
1319 * BMU is polled until any DMA in progress is ended and only then it
1320 * will be reset.
1321 */
1322static void sky2_rx_stop(struct sky2_port *sky2)
1323{
1324 struct sky2_hw *hw = sky2->hw;
1325 unsigned rxq = rxqaddr[sky2->port];
1326 int i;
1327
1328 /* disable the RAM Buffer receive queue */
1329 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1330
1331 for (i = 0; i < 0xffff; i++)
1332 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1333 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1334 goto stopped;
1335
Joe Perchesada1db52010-02-17 15:01:59 +00001336 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001337stopped:
1338 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1339
1340 /* reset the Rx prefetch unit */
1341 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1342}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001343
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001344/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345static void sky2_rx_clean(struct sky2_port *sky2)
1346{
1347 unsigned i;
1348
Mirko Lindner799d2ff2014-11-26 15:13:38 +01001349 if (sky2->rx_le)
1350 memset(sky2->rx_le, 0, RX_LE_BYTES);
1351
Stephen Hemminger793b8832005-09-14 16:06:14 -07001352 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001353 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354
1355 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001356 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001357 kfree_skb(re->skb);
1358 re->skb = NULL;
1359 }
1360 }
1361}
1362
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001363/* Basic MII support */
1364static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1365{
1366 struct mii_ioctl_data *data = if_mii(ifr);
1367 struct sky2_port *sky2 = netdev_priv(dev);
1368 struct sky2_hw *hw = sky2->hw;
1369 int err = -EOPNOTSUPP;
1370
1371 if (!netif_running(dev))
1372 return -ENODEV; /* Phy still in reset */
1373
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001374 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001375 case SIOCGMIIPHY:
1376 data->phy_id = PHY_ADDR_MARV;
1377
1378 /* fallthru */
1379 case SIOCGMIIREG: {
1380 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001381
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001382 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001383 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001384 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001385
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001386 data->val_out = val;
1387 break;
1388 }
1389
1390 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001391 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001392 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1393 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001394 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001395 break;
1396 }
1397 return err;
1398}
1399
Michał Mirosławf5d64032011-04-10 03:13:21 +00001400#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001401
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001402static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001403{
1404 struct sky2_port *sky2 = netdev_priv(dev);
1405 struct sky2_hw *hw = sky2->hw;
1406 u16 port = sky2->port;
1407
Patrick McHardyf6469682013-04-19 02:04:27 +00001408 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001409 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1410 RX_VLAN_STRIP_ON);
1411 else
1412 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1413 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001414
Patrick McHardyf6469682013-04-19 02:04:27 +00001415 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001416 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1417 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001418
1419 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1420 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001421 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1422 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001423
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001424 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001425 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001426 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001427}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001428
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001429/* Amount of required worst case padding in rx buffer */
1430static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1431{
1432 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1433}
1434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001436 * Allocate an skb for receiving. If the MTU is large enough
1437 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001438 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001439static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001440{
1441 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001442 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001443
Eric Dumazet68ac3192011-07-07 06:13:32 -07001444 skb = __netdev_alloc_skb(sky2->netdev,
1445 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1446 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001447 if (!skb)
1448 goto nomem;
1449
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001450 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001451 unsigned char *start;
1452 /*
1453 * Workaround for a bug in FIFO that cause hang
1454 * if the FIFO if the receive buffer is not 64 byte aligned.
1455 * The buffer returned from netdev_alloc_skb is
1456 * aligned except if slab debugging is enabled.
1457 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001458 start = PTR_ALIGN(skb->data, 8);
1459 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001460 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001461 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001462
1463 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001464 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001465
1466 if (!page)
1467 goto free_partial;
1468 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001469 }
1470
1471 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001472free_partial:
1473 kfree_skb(skb);
1474nomem:
1475 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001476}
1477
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001478static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1479{
1480 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1481}
1482
Mike McCormack200ac492010-02-12 06:58:03 +00001483static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1484{
1485 struct sky2_hw *hw = sky2->hw;
1486 unsigned i;
1487
1488 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1489
1490 /* Fill Rx ring */
1491 for (i = 0; i < sky2->rx_pending; i++) {
1492 struct rx_ring_info *re = sky2->rx_ring + i;
1493
Eric Dumazet68ac3192011-07-07 06:13:32 -07001494 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001495 if (!re->skb)
1496 return -ENOMEM;
1497
1498 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1499 dev_kfree_skb(re->skb);
1500 re->skb = NULL;
1501 return -ENOMEM;
1502 }
1503 }
1504 return 0;
1505}
1506
Stephen Hemminger82788c72006-01-17 13:43:10 -08001507/*
Mike McCormack200ac492010-02-12 06:58:03 +00001508 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001509 * Normal case this ends up creating one list element for skb
1510 * in the receive ring. Worst case if using large MTU and each
1511 * allocation falls on a different 64 bit region, that results
1512 * in 6 list elements per ring entry.
1513 * One element is used for checksum enable/disable, and one
1514 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001515 */
Mike McCormack200ac492010-02-12 06:58:03 +00001516static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001518 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001519 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001520 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001521 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001522
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001523 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001524 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001525
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001526 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001527 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001528 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1529
1530 /* These chips have no ram buffer?
1531 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001532 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001533 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001534 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001535
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001536 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1537
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001538 if (!(hw->flags & SKY2_HW_NEW_LE))
1539 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001541 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001542 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001543
Mike McCormack200ac492010-02-12 06:58:03 +00001544 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001545 for (i = 0; i < sky2->rx_pending; i++) {
1546 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001547 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001548 }
1549
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001550 /*
1551 * The receiver hangs if it receives frames larger than the
1552 * packet buffer. As a workaround, truncate oversize frames, but
1553 * the register is limited to 9 bits, so if you do frames > 2052
1554 * you better get the MTU right!
1555 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001556 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001557 if (thresh > 0x1ff)
1558 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1559 else {
1560 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1561 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1562 }
1563
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001564 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001565 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001566
1567 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1568 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1569 /*
1570 * Disable flushing of non ASF packets;
1571 * must be done after initializing the BMUs;
1572 * drivers without ASF support should do this too, otherwise
1573 * it may happen that they cannot run on ASF devices;
1574 * remember that the MAC FIFO isn't reset during initialization.
1575 */
1576 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1577 }
1578
1579 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1580 /* Enable RX Home Address & Routing Header checksum fix */
1581 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1582 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1583
1584 /* Enable TX Home Address & Routing Header checksum fix */
1585 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1586 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1587 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588}
1589
Mike McCormack90bbebb2009-09-01 03:21:35 +00001590static int sky2_alloc_buffers(struct sky2_port *sky2)
1591{
1592 struct sky2_hw *hw = sky2->hw;
1593
1594 /* must be power of 2 */
1595 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1596 sky2->tx_ring_size *
1597 sizeof(struct sky2_tx_le),
1598 &sky2->tx_le_map);
1599 if (!sky2->tx_le)
1600 goto nomem;
1601
1602 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1603 GFP_KERNEL);
1604 if (!sky2->tx_ring)
1605 goto nomem;
1606
Joe Perches12fe08b2014-08-08 14:24:29 -07001607 sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES,
1608 &sky2->rx_le_map);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001609 if (!sky2->rx_le)
1610 goto nomem;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001611
1612 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1613 GFP_KERNEL);
1614 if (!sky2->rx_ring)
1615 goto nomem;
1616
Mike McCormack200ac492010-02-12 06:58:03 +00001617 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001618nomem:
1619 return -ENOMEM;
1620}
1621
1622static void sky2_free_buffers(struct sky2_port *sky2)
1623{
1624 struct sky2_hw *hw = sky2->hw;
1625
Mike McCormack200ac492010-02-12 06:58:03 +00001626 sky2_rx_clean(sky2);
1627
Mike McCormack90bbebb2009-09-01 03:21:35 +00001628 if (sky2->rx_le) {
1629 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1630 sky2->rx_le, sky2->rx_le_map);
1631 sky2->rx_le = NULL;
1632 }
1633 if (sky2->tx_le) {
1634 pci_free_consistent(hw->pdev,
1635 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1636 sky2->tx_le, sky2->tx_le_map);
1637 sky2->tx_le = NULL;
1638 }
1639 kfree(sky2->tx_ring);
1640 kfree(sky2->rx_ring);
1641
1642 sky2->tx_ring = NULL;
1643 sky2->rx_ring = NULL;
1644}
1645
Mike McCormackea0f71e2010-02-12 06:58:04 +00001646static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 struct sky2_hw *hw = sky2->hw;
1649 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001650 u32 ramsize;
1651 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001652 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653
Mike McCormackea0f71e2010-02-12 06:58:04 +00001654 tx_init(sky2);
1655
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001656 /*
1657 * On dual port PCI-X card, there is an problem where status
1658 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001659 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001660 if (otherdev && netif_running(otherdev) &&
1661 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001662 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001663
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001664 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001665 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001666 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001667 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669 sky2_mac_init(hw, port);
1670
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001671 /* Register is number of 4K blocks on internal RAM buffer. */
1672 ramsize = sky2_read8(hw, B2_E_0) * 4;
1673 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001674 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675
Joe Perchesada1db52010-02-17 15:01:59 +00001676 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001677 if (ramsize < 16)
1678 rxspace = ramsize / 2;
1679 else
1680 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681
Stephen Hemminger67712902006-12-04 15:53:45 -08001682 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1683 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1684
1685 /* Make sure SyncQ is disabled */
1686 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1687 RB_RST_SET);
1688 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001689
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001690 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001691
Stephen Hemminger69161612007-06-04 17:23:26 -07001692 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1693 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1694 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1695
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001696 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001697 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1698 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001699 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001700
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001702 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703
Michał Mirosławf5d64032011-04-10 03:13:21 +00001704 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1705 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001706
Mike McCormack200ac492010-02-12 06:58:03 +00001707 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001708}
1709
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001710/* Setup device IRQ and enable napi to process */
1711static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1712{
1713 struct pci_dev *pdev = hw->pdev;
1714 int err;
1715
1716 err = request_irq(pdev->irq, sky2_intr,
1717 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1718 name, hw);
1719 if (err)
1720 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1721 else {
stephen hemminger282edce2011-11-17 14:37:35 +00001722 hw->flags |= SKY2_HW_IRQ_SETUP;
1723
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001724 napi_enable(&hw->napi);
1725 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1726 sky2_read32(hw, B0_IMSK);
1727 }
1728
1729 return err;
1730}
1731
1732
Mike McCormackea0f71e2010-02-12 06:58:04 +00001733/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001734static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001735{
1736 struct sky2_port *sky2 = netdev_priv(dev);
1737 struct sky2_hw *hw = sky2->hw;
1738 unsigned port = sky2->port;
1739 u32 imask;
1740 int err;
1741
1742 netif_carrier_off(dev);
1743
1744 err = sky2_alloc_buffers(sky2);
1745 if (err)
1746 goto err_out;
1747
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001748 /* With single port, IRQ is setup when device is brought up */
1749 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1750 goto err_out;
1751
Mike McCormackea0f71e2010-02-12 06:58:04 +00001752 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001753
Lino Sanfilippo2240eb42012-03-30 07:28:59 +00001754 /* Enable interrupts from phy/mac for port */
1755 imask = sky2_read32(hw, B0_IMSK);
1756
stephen hemminger1401a802011-11-16 13:42:55 +00001757 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1758 hw->chip_id == CHIP_ID_YUKON_PRM ||
1759 hw->chip_id == CHIP_ID_YUKON_OP_2)
1760 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1761
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001762 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001763 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001764 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001765
Joe Perches6c35aba2010-02-15 08:34:21 +00001766 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001767
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768 return 0;
1769
1770err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001771 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772 return err;
1773}
1774
Stephen Hemminger793b8832005-09-14 16:06:14 -07001775/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001776static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001777{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001778 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001779}
1780
1781/* Number of list elements available for next tx */
1782static inline int tx_avail(const struct sky2_port *sky2)
1783{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001784 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785}
1786
1787/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001788static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001789{
1790 unsigned count;
1791
Stephen Hemminger07e31632009-09-14 06:12:55 +00001792 count = (skb_shinfo(skb)->nr_frags + 1)
1793 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001794
Herbert Xu89114af2006-07-08 13:34:32 -07001795 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001797 else if (sizeof(dma_addr_t) == sizeof(u32))
1798 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001799
Patrick McHardy84fa7932006-08-29 16:44:56 -07001800 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001801 ++count;
1802
1803 return count;
1804}
1805
stephen hemmingerf6815072010-02-01 13:41:47 +00001806static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001807{
1808 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001809 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1810 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001811 PCI_DMA_TODEVICE);
1812 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001813 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1814 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001815 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001816 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001817}
1818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001820 * Put one packet in ring for transmit.
1821 * A single packet can generate multiple list elements, and
1822 * the number of ring elements will probably be less than the number
1823 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001825static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1826 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827{
1828 struct sky2_port *sky2 = netdev_priv(dev);
1829 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001830 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001831 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001832 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001834 u32 upper;
1835 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 u16 mss;
1837 u8 ctrl;
1838
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001839 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1840 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842 len = skb_headlen(skb);
1843 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001844
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001845 if (pci_dma_mapping_error(hw->pdev, mapping))
1846 goto mapping_error;
1847
Mike McCormack9b289c32009-08-14 05:15:12 +00001848 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001849 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1850 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001851
Stephen Hemminger86c68872008-01-10 16:14:12 -08001852 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001853 upper = upper_32_bits(mapping);
1854 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001855 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001856 le->addr = cpu_to_le32(upper);
1857 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001858 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860
1861 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001862 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001863 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001864
1865 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001866 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867
Stephen Hemminger69161612007-06-04 17:23:26 -07001868 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001869 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001870 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001871
1872 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001873 le->opcode = OP_MSS | HW_OWNER;
1874 else
1875 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001876 sky2->tx_last_mss = mss;
1877 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 }
1879
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001881
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001882 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001883 if (skb_vlan_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001884 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001885 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001886 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001887 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001888 } else
1889 le->opcode |= OP_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001890 le->length = cpu_to_be16(skb_vlan_tag_get(skb));
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001891 ctrl |= INS_VLAN;
1892 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001893
1894 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001895 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001896 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001897 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001898 ctrl |= CALSUM; /* auto checksum */
1899 else {
1900 const unsigned offset = skb_transport_offset(skb);
1901 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001902
Stephen Hemminger69161612007-06-04 17:23:26 -07001903 tcpsum = offset << 16; /* sum start */
1904 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905
Stephen Hemminger69161612007-06-04 17:23:26 -07001906 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1907 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1908 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909
Stephen Hemminger69161612007-06-04 17:23:26 -07001910 if (tcpsum != sky2->tx_tcpsum) {
1911 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001912
Mike McCormack9b289c32009-08-14 05:15:12 +00001913 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001914 le->addr = cpu_to_le32(tcpsum);
1915 le->length = 0; /* initial checksum value */
1916 le->ctrl = 1; /* one packet */
1917 le->opcode = OP_TCPLISW | HW_OWNER;
1918 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001919 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920 }
1921
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001922 re = sky2->tx_ring + slot;
1923 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001924 dma_unmap_addr_set(re, mapaddr, mapping);
1925 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001926
Mike McCormack9b289c32009-08-14 05:15:12 +00001927 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001928 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929 le->length = cpu_to_le16(len);
1930 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001931 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933
1934 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001935 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936
Ian Campbell950a5a42011-09-21 21:53:18 +00001937 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001938 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001939
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001940 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001941 goto mapping_unwind;
1942
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001943 upper = upper_32_bits(mapping);
1944 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001945 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001946 le->addr = cpu_to_le32(upper);
1947 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001948 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 }
1950
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001951 re = sky2->tx_ring + slot;
1952 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001953 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001954 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001955
Mike McCormack9b289c32009-08-14 05:15:12 +00001956 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001957 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001958 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001960 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001962
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001963 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 le->ctrl |= EOP;
1965
Mike McCormack9b289c32009-08-14 05:15:12 +00001966 sky2->tx_prod = slot;
1967
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001968 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1969 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001970
stephen hemmingerec2a5462011-11-29 15:15:33 +00001971 netdev_sent_queue(dev, skb->len);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001972 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001975
1976mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001977 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001978 re = sky2->tx_ring + i;
1979
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001980 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001981 }
1982
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001983mapping_error:
1984 if (net_ratelimit())
1985 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
Eric W. Biederman2d4186c2014-03-15 17:40:17 -07001986 dev_kfree_skb_any(skb);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001987 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988}
1989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001991 * Free ring elements from starting at tx_cons until "done"
1992 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001993 * NB:
1994 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001995 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001996 * 2. This may run in parallel start_xmit because the it only
1997 * looks at the tail of the queue of FIFO (tx_cons), not
1998 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002000static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002002 struct net_device *dev = sky2->netdev;
stephen hemmingerec2a5462011-11-29 15:15:33 +00002003 u16 idx;
2004 unsigned int bytes_compl = 0, pkts_compl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002006 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002007
Stephen Hemminger291ea612006-09-26 11:57:41 -07002008 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002009 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002010 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002011 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002013 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002015 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002016 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2017 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002018
stephen hemmingerec2a5462011-11-29 15:15:33 +00002019 pkts_compl++;
2020 bytes_compl += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002021
stephen hemmingerf6815072010-02-01 13:41:47 +00002022 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002023 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002024
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002025 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002026 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002027 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002028
Stephen Hemminger291ea612006-09-26 11:57:41 -07002029 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002030 smp_mb();
stephen hemmingerec2a5462011-11-29 15:15:33 +00002031
2032 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2033
2034 u64_stats_update_begin(&sky2->tx_stats.syncp);
2035 sky2->tx_stats.packets += pkts_compl;
2036 sky2->tx_stats.bytes += bytes_compl;
2037 u64_stats_update_end(&sky2->tx_stats.syncp);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002038}
2039
Mike McCormack264bb4f2009-08-14 05:15:14 +00002040static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002041{
Mike McCormacka5109962009-08-14 05:15:13 +00002042 /* Disable Force Sync bit and Enable Alloc bit */
2043 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2044 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2045
2046 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2047 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2048 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2049
2050 /* Reset the PCI FIFO of the async Tx queue */
2051 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2052 BMU_RST_SET | BMU_FIFO_RST);
2053
2054 /* Reset the Tx prefetch units */
2055 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2056 PREF_UNIT_RST_SET);
2057
2058 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2059 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002060
2061 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002062}
2063
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002064static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002066 struct sky2_hw *hw = sky2->hw;
2067 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002068 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002069
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002070 /* Force flow control off */
2071 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002073 /* Stop transmitter */
2074 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2075 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2076
2077 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002078 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079
2080 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2083
2084 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2085
2086 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002087 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2088 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002089 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2090
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002093 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002094 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2095 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2096 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2097 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2098
Mike McCormacka947a392009-07-21 20:57:56 -07002099 sky2_rx_stop(sky2);
2100
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002101 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002102 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002103 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002104
Mike McCormack264bb4f2009-08-14 05:15:14 +00002105 sky2_tx_reset(hw, port);
2106
Stephen Hemminger481cea42009-08-14 15:33:19 -07002107 /* Free any pending frames stuck in HW queue */
2108 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002109}
2110
2111/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002112static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002113{
2114 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002115 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002116
2117 /* Never really got started! */
2118 if (!sky2->tx_le)
2119 return 0;
2120
Joe Perches6c35aba2010-02-15 08:34:21 +00002121 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002122
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002123 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002124 sky2_write32(hw, B0_IMSK, 0);
2125 sky2_read32(hw, B0_IMSK);
2126
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002127 napi_disable(&hw->napi);
2128 free_irq(hw->pdev->irq, hw);
stephen hemminger282edce2011-11-17 14:37:35 +00002129 hw->flags &= ~SKY2_HW_IRQ_SETUP;
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002130 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002131 u32 imask;
2132
2133 /* Disable port IRQ */
2134 imask = sky2_read32(hw, B0_IMSK);
2135 imask &= ~portirq_msk[sky2->port];
2136 sky2_write32(hw, B0_IMSK, imask);
2137 sky2_read32(hw, B0_IMSK);
2138
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002139 synchronize_irq(hw->pdev->irq);
2140 napi_synchronize(&hw->napi);
2141 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002142
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002143 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002144
Mike McCormack90bbebb2009-09-01 03:21:35 +00002145 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 return 0;
2148}
2149
2150static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2151{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002152 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002153 return SPEED_1000;
2154
Stephen Hemminger05745c42007-09-19 15:36:45 -07002155 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2156 if (aux & PHY_M_PS_SPEED_100)
2157 return SPEED_100;
2158 else
2159 return SPEED_10;
2160 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161
2162 switch (aux & PHY_M_PS_SPEED_MSK) {
2163 case PHY_M_PS_SPEED_1000:
2164 return SPEED_1000;
2165 case PHY_M_PS_SPEED_100:
2166 return SPEED_100;
2167 default:
2168 return SPEED_10;
2169 }
2170}
2171
2172static void sky2_link_up(struct sky2_port *sky2)
2173{
2174 struct sky2_hw *hw = sky2->hw;
2175 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002176 static const char *fc_name[] = {
2177 [FC_NONE] = "none",
2178 [FC_TX] = "tx",
2179 [FC_RX] = "rx",
2180 [FC_BOTH] = "both",
2181 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182
stephen hemminger8e116802011-07-07 05:50:58 +00002183 sky2_set_ipg(sky2);
2184
Brandon Philips38000a92010-06-16 16:21:58 +00002185 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186
2187 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2188
2189 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002190
Stephen Hemminger75e80682007-09-19 15:36:46 -07002191 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002192
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002194 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2196
Joe Perches6c35aba2010-02-15 08:34:21 +00002197 netif_info(sky2, link, sky2->netdev,
2198 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2199 sky2->speed,
2200 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2201 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202}
2203
2204static void sky2_link_down(struct sky2_port *sky2)
2205{
2206 struct sky2_hw *hw = sky2->hw;
2207 unsigned port = sky2->port;
2208 u16 reg;
2209
2210 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2211
2212 reg = gma_read16(hw, port, GM_GP_CTRL);
2213 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2214 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217
Brandon Philips809aaaa2009-10-29 17:01:49 -07002218 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2220
Joe Perches6c35aba2010-02-15 08:34:21 +00002221 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002222
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223 sky2_phy_init(hw, port);
2224}
2225
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002226static enum flow_control sky2_flow(int rx, int tx)
2227{
2228 if (rx)
2229 return tx ? FC_BOTH : FC_RX;
2230 else
2231 return tx ? FC_TX : FC_NONE;
2232}
2233
Stephen Hemminger793b8832005-09-14 16:06:14 -07002234static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2235{
2236 struct sky2_hw *hw = sky2->hw;
2237 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002238 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002239
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002240 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002241 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002242 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002243 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002244 return -1;
2245 }
2246
Stephen Hemminger793b8832005-09-14 16:06:14 -07002247 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002248 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002249 return -1;
2250 }
2251
Stephen Hemminger793b8832005-09-14 16:06:14 -07002252 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002253 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002254
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002255 /* Since the pause result bits seem to in different positions on
2256 * different chips. look at registers.
2257 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002258 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002259 /* Shift for bits in fiber PHY */
2260 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2261 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002262
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002263 if (advert & ADVERTISE_1000XPAUSE)
2264 advert |= ADVERTISE_PAUSE_CAP;
2265 if (advert & ADVERTISE_1000XPSE_ASYM)
2266 advert |= ADVERTISE_PAUSE_ASYM;
2267 if (lpa & LPA_1000XPAUSE)
2268 lpa |= LPA_PAUSE_CAP;
2269 if (lpa & LPA_1000XPAUSE_ASYM)
2270 lpa |= LPA_PAUSE_ASYM;
2271 }
2272
2273 sky2->flow_status = FC_NONE;
2274 if (advert & ADVERTISE_PAUSE_CAP) {
2275 if (lpa & LPA_PAUSE_CAP)
2276 sky2->flow_status = FC_BOTH;
2277 else if (advert & ADVERTISE_PAUSE_ASYM)
2278 sky2->flow_status = FC_RX;
2279 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2280 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2281 sky2->flow_status = FC_TX;
2282 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002283
Joe Perches8e95a202009-12-03 07:58:21 +00002284 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2285 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002286 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002287
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002288 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002289 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2290 else
2291 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2292
2293 return 0;
2294}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002296/* Interrupt from PHY */
2297static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002298{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002299 struct net_device *dev = hw->dev[port];
2300 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301 u16 istatus, phystat;
2302
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002303 if (!netif_running(dev))
2304 return;
2305
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002306 spin_lock(&sky2->phy_lock);
2307 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2308 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2309
Joe Perches6c35aba2010-02-15 08:34:21 +00002310 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2311 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002312
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002313 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002314 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2315 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002317 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318 }
2319
Stephen Hemminger793b8832005-09-14 16:06:14 -07002320 if (istatus & PHY_M_IS_LSP_CHANGE)
2321 sky2->speed = sky2_phy_speed(hw, phystat);
2322
2323 if (istatus & PHY_M_IS_DUP_CHANGE)
2324 sky2->duplex =
2325 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2326
2327 if (istatus & PHY_M_IS_LST_CHANGE) {
2328 if (phystat & PHY_M_PS_LINK_UP)
2329 sky2_link_up(sky2);
2330 else
2331 sky2_link_down(sky2);
2332 }
2333out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002334 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335}
2336
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002337/* Special quick link interrupt (Yukon-2 Optima only) */
2338static void sky2_qlink_intr(struct sky2_hw *hw)
2339{
2340 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2341 u32 imask;
2342 u16 phy;
2343
2344 /* disable irq */
2345 imask = sky2_read32(hw, B0_IMSK);
2346 imask &= ~Y2_IS_PHY_QLNK;
2347 sky2_write32(hw, B0_IMSK, imask);
2348
2349 /* reset PHY Link Detect */
2350 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002351 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002352 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002353 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002354
2355 sky2_link_up(sky2);
2356}
2357
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002358/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002359 * and tx queue is full (stopped).
2360 */
Michael S. Tsirkin0290bd22019-12-10 09:23:51 -05002361static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362{
2363 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002364 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365
Joe Perches6c35aba2010-02-15 08:34:21 +00002366 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367
Joe Perchesada1db52010-02-17 15:01:59 +00002368 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2369 sky2->tx_cons, sky2->tx_prod,
2370 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2371 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002372
Stephen Hemminger81906792007-02-15 16:40:33 -08002373 /* can't restart safely under softirq */
2374 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002375}
2376
2377static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2378{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002379 struct sky2_port *sky2 = netdev_priv(dev);
2380 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002381 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002382 int err;
2383 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002384 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002386 if (!netif_running(dev)) {
2387 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002388 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002389 return 0;
2390 }
2391
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002392 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002393 sky2_write32(hw, B0_IMSK, 0);
Lino Sanfilippoea589e92014-11-30 12:56:51 +01002394 sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002395
Florian Westphal860e9532016-05-03 16:33:13 +02002396 netif_trans_update(dev); /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002397 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002398 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002399
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002400 synchronize_irq(hw->pdev->irq);
2401
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002402 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002403 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002404
2405 ctl = gma_read16(hw, port, GM_GP_CTRL);
2406 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002407 sky2_rx_stop(sky2);
2408 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409
2410 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002411 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002412
stephen hemminger8e116802011-07-07 05:50:58 +00002413 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2414 if (sky2->speed > SPEED_100)
2415 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2416 else
2417 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002419 if (dev->mtu > ETH_DATA_LEN)
2420 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002422 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002423
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002424 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002425
Mike McCormack200ac492010-02-12 06:58:03 +00002426 err = sky2_alloc_rx_skbs(sky2);
2427 if (!err)
2428 sky2_rx_start(sky2);
2429 else
2430 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002431 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002432
David S. Millerd1d08d12008-01-07 20:53:33 -08002433 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002434 napi_enable(&hw->napi);
2435
Stephen Hemminger1b537562005-12-20 15:08:07 -08002436 if (err)
2437 dev_close(dev);
2438 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002439 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002440
Stephen Hemminger1b537562005-12-20 15:08:07 -08002441 netif_wake_queue(dev);
2442 }
2443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 return err;
2445}
2446
stephen hemminger857504d2012-04-04 12:10:27 +00002447static inline bool needs_copy(const struct rx_ring_info *re,
2448 unsigned length)
2449{
2450#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2451 /* Some architectures need the IP header to be aligned */
2452 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2453 return true;
2454#endif
2455 return length < copybreak;
2456}
2457
Stephen Hemminger14d02632006-09-26 11:57:43 -07002458/* For small just reuse existing skb for next receive */
2459static struct sk_buff *receive_copy(struct sky2_port *sky2,
2460 const struct rx_ring_info *re,
2461 unsigned length)
2462{
2463 struct sk_buff *skb;
2464
Eric Dumazet89d71a62009-10-13 05:34:20 +00002465 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002466 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002467 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2468 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002469 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002470 skb->ip_summed = re->skb->ip_summed;
2471 skb->csum = re->skb->csum;
Tom Herbertb408f942013-12-17 23:28:13 -08002472 skb_copy_hash(skb, re->skb);
Michał Mirosław3149a272018-11-09 00:18:06 +01002473 __vlan_hwaccel_copy_tag(skb, re->skb);
stephen hemminger3f429412012-04-30 05:49:45 +00002474
Stephen Hemminger14d02632006-09-26 11:57:43 -07002475 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2476 length, PCI_DMA_FROMDEVICE);
Michał Mirosław3149a272018-11-09 00:18:06 +01002477 __vlan_hwaccel_clear_tag(re->skb);
Tom Herbertb408f942013-12-17 23:28:13 -08002478 skb_clear_hash(re->skb);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002479 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002480 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002481 }
2482 return skb;
2483}
2484
2485/* Adjust length of skb with fragments to match received data */
2486static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2487 unsigned int length)
2488{
2489 int i, num_frags;
2490 unsigned int size;
2491
2492 /* put header into skb */
2493 size = min(length, hdr_space);
2494 skb->tail += size;
2495 skb->len += size;
2496 length -= size;
2497
2498 num_frags = skb_shinfo(skb)->nr_frags;
2499 for (i = 0; i < num_frags; i++) {
2500 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2501
2502 if (length == 0) {
2503 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002504 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002505 --skb_shinfo(skb)->nr_frags;
2506 } else {
2507 size = min(length, (unsigned) PAGE_SIZE);
2508
Eric Dumazet9e903e02011-10-18 21:00:24 +00002509 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002510 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002511 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002512 skb->len += size;
2513 length -= size;
2514 }
2515 }
2516}
2517
2518/* Normal packet - take skb from ring element and put in a new one */
2519static struct sk_buff *receive_new(struct sky2_port *sky2,
2520 struct rx_ring_info *re,
2521 unsigned int length)
2522{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002523 struct sk_buff *skb;
2524 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002525 unsigned hdr_space = sky2->rx_data_size;
2526
Eric Dumazet68ac3192011-07-07 06:13:32 -07002527 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002528 if (unlikely(!nre.skb))
2529 goto nobuf;
2530
2531 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2532 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002533
2534 skb = re->skb;
2535 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002536 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002537 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002538
2539 if (skb_shinfo(skb)->nr_frags)
2540 skb_put_frags(skb, hdr_space, length);
2541 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002542 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002543 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002544
2545nomap:
2546 dev_kfree_skb(nre.skb);
2547nobuf:
2548 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002549}
2550
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551/*
2552 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002553 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002555static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002556 u16 length, u32 status)
2557{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002558 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002559 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002560 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002561 u16 count = (status & GMR_FS_LEN) >> 16;
2562
Joe Perches6c35aba2010-02-15 08:34:21 +00002563 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2564 "rx slot %u status 0x%x len %d\n",
2565 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566
Stephen Hemminger793b8832005-09-14 16:06:14 -07002567 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002568 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002570 if (skb_vlan_tag_present(re->skb))
stephen hemmingere072b3f2012-04-30 06:47:37 +00002571 count -= VLAN_HLEN; /* Account for vlan tag */
2572
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002573 /* This chip has hardware problems that generates bogus status.
2574 * So do only marginal checking and expect higher level protocols
2575 * to handle crap frames.
2576 */
2577 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2578 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2579 length != count)
2580 goto okay;
2581
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002582 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583 goto error;
2584
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002585 if (!(status & GMR_FS_RX_OK))
2586 goto resubmit;
2587
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002588 /* if length reported by DMA does not match PHY, packet was truncated */
2589 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002590 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002591
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002592okay:
stephen hemminger857504d2012-04-04 12:10:27 +00002593 if (needs_copy(re, length))
Stephen Hemminger14d02632006-09-26 11:57:43 -07002594 skb = receive_copy(sky2, re, length);
2595 else
2596 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002597
2598 dev->stats.rx_dropped += (skb == NULL);
2599
Stephen Hemminger793b8832005-09-14 16:06:14 -07002600resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002601 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002602
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603 return skb;
2604
2605error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002606 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002607
Joe Perches6c35aba2010-02-15 08:34:21 +00002608 if (net_ratelimit())
2609 netif_info(sky2, rx_err, dev,
2610 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002611
Stephen Hemminger793b8832005-09-14 16:06:14 -07002612 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613}
2614
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002615/* Transmit complete */
2616static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002617{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002618 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002619
Mike McCormack8a0c9222010-02-12 06:58:06 +00002620 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002621 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002622
stephen hemminger926d0972011-11-16 13:42:57 +00002623 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002624 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2625 netif_wake_queue(dev);
2626 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627}
2628
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002629static inline void sky2_skb_rx(const struct sky2_port *sky2,
stephen hemmingere072b3f2012-04-30 06:47:37 +00002630 struct sk_buff *skb)
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002631{
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002632 if (skb->ip_summed == CHECKSUM_NONE)
2633 netif_receive_skb(skb);
2634 else
2635 napi_gro_receive(&sky2->hw->napi, skb);
2636}
2637
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002638static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2639 unsigned packets, unsigned bytes)
2640{
stephen hemminger0885a302010-12-31 15:34:27 +00002641 struct net_device *dev = hw->dev[port];
2642 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002643
stephen hemminger0885a302010-12-31 15:34:27 +00002644 if (packets == 0)
2645 return;
2646
2647 u64_stats_update_begin(&sky2->rx_stats.syncp);
2648 sky2->rx_stats.packets += packets;
2649 sky2->rx_stats.bytes += bytes;
2650 u64_stats_update_end(&sky2->rx_stats.syncp);
2651
Tobias Klauser4a7c9722017-01-18 17:45:01 +01002652 sky2->last_rx = jiffies;
stephen hemminger0885a302010-12-31 15:34:27 +00002653 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002654}
2655
stephen hemminger375c5682010-02-07 06:28:36 +00002656static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2657{
2658 /* If this happens then driver assuming wrong format for chip type */
2659 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2660
2661 /* Both checksum counters are programmed to start at
2662 * the same offset, so unless there is a problem they
2663 * should match. This failure is an early indication that
2664 * hardware receive checksumming won't work.
2665 */
2666 if (likely((u16)(status >> 16) == (u16)status)) {
2667 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2668 skb->ip_summed = CHECKSUM_COMPLETE;
2669 skb->csum = le16_to_cpu(status);
2670 } else {
2671 dev_notice(&sky2->hw->pdev->dev,
2672 "%s: receive checksum problem (status = %#x)\n",
2673 sky2->netdev->name, status);
2674
Michał Mirosławf5d64032011-04-10 03:13:21 +00002675 /* Disable checksum offload
2676 * It will be reenabled on next ndo_set_features, but if it's
2677 * really broken, will get disabled again
2678 */
2679 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002680 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2681 BMU_DIS_RX_CHKSUM);
2682 }
2683}
2684
stephen hemmingere072b3f2012-04-30 06:47:37 +00002685static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2686{
2687 struct sk_buff *skb;
2688
2689 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002690 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
stephen hemmingere072b3f2012-04-30 06:47:37 +00002691}
2692
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002693static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2694{
2695 struct sk_buff *skb;
2696
2697 skb = sky2->rx_ring[sky2->rx_next].skb;
Tom Herbertb408f942013-12-17 23:28:13 -08002698 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002699}
2700
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002701/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002702static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002704 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002705 unsigned int total_bytes[2] = { 0 };
2706 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002707
Eric W. Biederman21ceda22014-03-14 18:05:26 -07002708 if (to_do <= 0)
2709 return work_done;
2710
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002711 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002712 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002713 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002714 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002715 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002716 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 u32 status;
2719 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002720 u8 opcode = le->opcode;
2721
2722 if (!(opcode & HW_OWNER))
2723 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002724
stephen hemmingerefe91932010-04-22 13:42:56 +00002725 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002726
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002727 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002728 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002729 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002730 length = le16_to_cpu(le->length);
2731 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002732
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002733 le->opcode = 0;
2734 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002736 total_packets[port]++;
2737 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002738
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002739 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002740 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002741 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002742
Stephen Hemminger69161612007-06-04 17:23:26 -07002743 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002744 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002745 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002746 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2747 (le->css & CSS_TCPUDPCSOK))
2748 skb->ip_summed = CHECKSUM_UNNECESSARY;
2749 else
2750 skb->ip_summed = CHECKSUM_NONE;
2751 }
2752
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002753 skb->protocol = eth_type_trans(skb, dev);
stephen hemmingere072b3f2012-04-30 06:47:37 +00002754 sky2_skb_rx(sky2, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002755
Stephen Hemminger22e11702006-07-12 15:23:48 -07002756 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002757 if (++work_done >= to_do)
2758 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 break;
2760
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002761 case OP_RXVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002762 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002763 break;
2764
2765 case OP_RXCHKSVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002766 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002767 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002768 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002769 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002770 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 break;
2772
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002773 case OP_RSS_HASH:
2774 sky2_rx_hash(sky2, status);
2775 break;
2776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002778 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002779 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002780 if (hw->dev[1])
2781 sky2_tx_done(hw->dev[1],
2782 ((status >> 24) & 0xff)
2783 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002784 break;
2785
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786 default:
2787 if (net_ratelimit())
Joe Perchesfe3881c2014-09-09 20:27:44 -07002788 pr_warn("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002790 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002791
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002792 /* Fully processed status ring so clear irq */
2793 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2794
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002795exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002796 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2797 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002798
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002799 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800}
2801
2802static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2803{
2804 struct net_device *dev = hw->dev[port];
2805
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002806 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002807 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808
2809 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002810 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002811 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 /* Clear IRQ */
2813 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2814 }
2815
2816 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002817 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002818 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819
2820 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2821 }
2822
2823 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002824 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002825 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2827 }
2828
2829 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002830 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002831 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2833 }
2834
2835 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002836 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002837 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2839 }
2840}
2841
2842static void sky2_hw_intr(struct sky2_hw *hw)
2843{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002844 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002846 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2847
2848 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
Stephen Hemminger793b8832005-09-14 16:06:14 -07002850 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852
2853 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002854 u16 pci_err;
2855
stephen hemmingera40ccc62010-01-24 18:46:06 +00002856 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002857 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002858 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002859 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002860 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002862 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002863 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002864 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865 }
2866
2867 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002868 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002869 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
stephen hemmingera40ccc62010-01-24 18:46:06 +00002871 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002872 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2873 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2874 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002875 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002876 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002877
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002878 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002879 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002880 }
2881
2882 if (status & Y2_HWE_L1_MASK)
2883 sky2_hw_error(hw, 0, status);
2884 status >>= 8;
2885 if (status & Y2_HWE_L1_MASK)
2886 sky2_hw_error(hw, 1, status);
2887}
2888
2889static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2890{
2891 struct net_device *dev = hw->dev[port];
2892 struct sky2_port *sky2 = netdev_priv(dev);
2893 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2894
Joe Perches6c35aba2010-02-15 08:34:21 +00002895 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002897 if (status & GM_IS_RX_CO_OV)
2898 gma_read16(hw, port, GM_RX_IRQ_SRC);
2899
2900 if (status & GM_IS_TX_CO_OV)
2901 gma_read16(hw, port, GM_TX_IRQ_SRC);
2902
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002904 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2906 }
2907
2908 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002909 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2911 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912}
2913
Stephen Hemminger40b01722007-04-11 14:47:59 -07002914/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002915static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002916{
2917 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002918 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002919
Joe Perchesada1db52010-02-17 15:01:59 +00002920 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002921 dev->name, (unsigned) q, (unsigned) idx,
2922 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002923
Stephen Hemminger40b01722007-04-11 14:47:59 -07002924 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002925}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002926
Stephen Hemminger75e80682007-09-19 15:36:46 -07002927static int sky2_rx_hung(struct net_device *dev)
2928{
2929 struct sky2_port *sky2 = netdev_priv(dev);
2930 struct sky2_hw *hw = sky2->hw;
2931 unsigned port = sky2->port;
2932 unsigned rxq = rxqaddr[port];
2933 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2934 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2935 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2936 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2937
2938 /* If idle and MAC or PCI is stuck */
Tobias Klauser4a7c9722017-01-18 17:45:01 +01002939 if (sky2->check.last == sky2->last_rx &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002940 ((mac_rp == sky2->check.mac_rp &&
2941 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2942 /* Check if the PCI RX hang */
2943 (fifo_rp == sky2->check.fifo_rp &&
2944 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002945 netdev_printk(KERN_DEBUG, dev,
2946 "hung mac %d:%d fifo %d (%d:%d)\n",
2947 mac_lev, mac_rp, fifo_lev,
2948 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002949 return 1;
2950 } else {
Tobias Klauser4a7c9722017-01-18 17:45:01 +01002951 sky2->check.last = sky2->last_rx;
Stephen Hemminger75e80682007-09-19 15:36:46 -07002952 sky2->check.mac_rp = mac_rp;
2953 sky2->check.mac_lev = mac_lev;
2954 sky2->check.fifo_rp = fifo_rp;
2955 sky2->check.fifo_lev = fifo_lev;
2956 return 0;
2957 }
2958}
2959
Kees Cooke99e88a2017-10-16 14:43:17 -07002960static void sky2_watchdog(struct timer_list *t)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002961{
Kees Cooke99e88a2017-10-16 14:43:17 -07002962 struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002963
Stephen Hemminger75e80682007-09-19 15:36:46 -07002964 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002965 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002966 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002967 } else {
2968 int i, active = 0;
2969
2970 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002971 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002972 if (!netif_running(dev))
2973 continue;
2974 ++active;
2975
2976 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002977 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002978 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002979 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002980 schedule_work(&hw->restart_work);
2981 return;
2982 }
2983 }
2984
2985 if (active == 0)
2986 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002987 }
2988
Stephen Hemminger75e80682007-09-19 15:36:46 -07002989 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002990}
2991
Stephen Hemminger40b01722007-04-11 14:47:59 -07002992/* Hardware/software error handling */
2993static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002995 if (net_ratelimit())
2996 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002998 if (status & Y2_IS_HW_ERR)
2999 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003001 if (status & Y2_IS_IRQ_MAC1)
3002 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003004 if (status & Y2_IS_IRQ_MAC2)
3005 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003006
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003007 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003008 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003009
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003010 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003011 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003012
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003013 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003014 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003015
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003016 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003017 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003018}
3019
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003020static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07003021{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003022 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003023 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07003024 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07003025 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003026
3027 if (unlikely(status & Y2_IS_ERROR))
3028 sky2_err_intr(hw, status);
3029
3030 if (status & Y2_IS_IRQ_PHY1)
3031 sky2_phy_intr(hw, 0);
3032
3033 if (status & Y2_IS_IRQ_PHY2)
3034 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003036 if (status & Y2_IS_PHY_QLNK)
3037 sky2_qlink_intr(hw);
3038
Stephen Hemminger26691832007-10-11 18:31:13 -07003039 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3040 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003041
David S. Miller6f535762007-10-11 18:08:29 -07003042 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003043 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003044 }
David S. Miller6f535762007-10-11 18:08:29 -07003045
stephen hemmingerf4b63ea2016-08-29 10:16:37 -07003046 napi_complete_done(napi, work_done);
Stephen Hemminger26691832007-10-11 18:31:13 -07003047 sky2_read32(hw, B0_Y2_SP_LISR);
3048done:
3049
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003050 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003051}
3052
David Howells7d12e782006-10-05 14:55:46 +01003053static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003054{
3055 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003056 u32 status;
3057
3058 /* Reading this mask interrupts as side effect */
3059 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Mirko Lindnerd663d182012-07-03 23:38:46 +00003060 if (status == 0 || status == ~0) {
3061 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003062 return IRQ_NONE;
Mirko Lindnerd663d182012-07-03 23:38:46 +00003063 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003064
3065 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003066
3067 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003068
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069 return IRQ_HANDLED;
3070}
3071
3072#ifdef CONFIG_NET_POLL_CONTROLLER
3073static void sky2_netpoll(struct net_device *dev)
3074{
3075 struct sky2_port *sky2 = netdev_priv(dev);
3076
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003077 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078}
3079#endif
3080
3081/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003082static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003084 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003085 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003086 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003087 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003088 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003089 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003090 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003091 case CHIP_ID_YUKON_PRM:
3092 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003093 return 125;
3094
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003096 return 100;
3097
3098 case CHIP_ID_YUKON_FE_P:
3099 return 50;
3100
3101 case CHIP_ID_YUKON_XL:
3102 return 156;
3103
3104 default:
3105 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106 }
3107}
3108
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003109static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3110{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003111 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112}
3113
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003114static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3115{
3116 return clk / sky2_mhz(hw);
3117}
3118
3119
Bill Pemberton853e3f42012-12-03 09:23:14 -05003120static int sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003121{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003122 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003124 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003125 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003127 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003128
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003129 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003130 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3131
Mike McCormack060b9462010-07-29 03:34:52 +00003132 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003133 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003134 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003135 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3136 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003137 break;
3138
3139 case CHIP_ID_YUKON_EC_U:
3140 hw->flags = SKY2_HW_GIGABIT
3141 | SKY2_HW_NEWER_PHY
3142 | SKY2_HW_ADV_POWER_CTL;
3143 break;
3144
3145 case CHIP_ID_YUKON_EX:
3146 hw->flags = SKY2_HW_GIGABIT
3147 | SKY2_HW_NEWER_PHY
3148 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003149 | SKY2_HW_ADV_POWER_CTL
3150 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003151
3152 /* New transmit checksum */
3153 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3154 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3155 break;
3156
3157 case CHIP_ID_YUKON_EC:
3158 /* This rev is really old, and requires untested workarounds */
3159 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3160 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3161 return -EOPNOTSUPP;
3162 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003163 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003164 break;
3165
3166 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003167 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003168 break;
3169
Stephen Hemminger05745c42007-09-19 15:36:45 -07003170 case CHIP_ID_YUKON_FE_P:
3171 hw->flags = SKY2_HW_NEWER_PHY
3172 | SKY2_HW_NEW_LE
3173 | SKY2_HW_AUTO_TX_SUM
3174 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003175
3176 /* The workaround for status conflicts VLAN tag detection. */
3177 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003178 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003179 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003180
3181 case CHIP_ID_YUKON_SUPR:
3182 hw->flags = SKY2_HW_GIGABIT
3183 | SKY2_HW_NEWER_PHY
3184 | SKY2_HW_NEW_LE
3185 | SKY2_HW_AUTO_TX_SUM
3186 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003187
3188 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3189 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003190 break;
3191
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003192 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003193 hw->flags = SKY2_HW_GIGABIT
3194 | SKY2_HW_ADV_POWER_CTL;
3195 break;
3196
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003197 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003198 case CHIP_ID_YUKON_PRM:
3199 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003200 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003201 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003202 | SKY2_HW_ADV_POWER_CTL;
3203 break;
3204
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003205 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003206 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3207 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003208 return -EOPNOTSUPP;
3209 }
3210
Stephen Hemmingere3173832007-02-06 10:45:39 -08003211 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003212 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3213 hw->flags |= SKY2_HW_FIBRE_PHY;
3214
Stephen Hemmingere3173832007-02-06 10:45:39 -08003215 hw->ports = 1;
3216 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3217 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3218 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3219 ++hw->ports;
3220 }
3221
Mike McCormack74a61eb2009-09-21 04:08:52 +00003222 if (sky2_read8(hw, B2_E_0))
3223 hw->flags |= SKY2_HW_RAM_BUFFER;
3224
Stephen Hemmingere3173832007-02-06 10:45:39 -08003225 return 0;
3226}
3227
3228static void sky2_reset(struct sky2_hw *hw)
3229{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003230 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003231 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003232 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003233 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003234
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003235 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003236 if (hw->chip_id == CHIP_ID_YUKON_EX
3237 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3238 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003239 status = sky2_read16(hw, HCU_CCSR);
3240 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3241 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003242 /*
3243 * CPU clock divider shouldn't be used because
3244 * - ASF firmware may malfunction
3245 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3246 */
3247 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003248 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003249 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003250 } else
3251 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3252 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253
3254 /* do a SW reset */
3255 sky2_write8(hw, B0_CTST, CS_RST_SET);
3256 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3257
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003258 /* allow writes to PCI config */
3259 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3260
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003261 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003262 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003263 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003264 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265
3266 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3267
Jon Mason1a10cca2011-06-27 07:46:56 +00003268 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003269 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3270 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003271
Stephen Hemminger555382c2007-08-29 12:58:14 -07003272 /* If error bit is stuck on ignore it */
3273 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3274 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003275 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003276 hwe_mask |= Y2_IS_PCI_EXP;
3277 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003279 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003280 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281
3282 for (i = 0; i < hw->ports; i++) {
3283 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3284 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003285
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003286 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3287 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003288 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3289 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3290 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003291
3292 }
3293
3294 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3295 /* enable MACSec clock gating */
3296 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 }
3298
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003299 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3300 hw->chip_id == CHIP_ID_YUKON_PRM ||
3301 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003302 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003303
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003304 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003305 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3306 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3307
3308 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3309 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003310
3311 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3312 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003313 } else {
3314 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3315 reg = 3;
3316 }
3317
3318 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003319 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003320
3321 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003322 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003323 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3324
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003325 /* check if PSMv2 was running before */
3326 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003327 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003328 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003329 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3330 reg);
3331
Mirko Lindner0e767322012-07-03 23:38:41 +00003332 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3333 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3334 /* change PHY Interrupt polarity to low active */
3335 reg = sky2_read16(hw, GPHY_CTRL);
3336 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3337
3338 /* adapt HW for low active PHY Interrupt */
3339 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3340 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3341 }
3342
stephen hemmingera40ccc62010-01-24 18:46:06 +00003343 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003344
3345 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3346 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3347 }
3348
Stephen Hemminger793b8832005-09-14 16:06:14 -07003349 /* Clear I2C IRQ noise */
3350 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351
3352 /* turn off hardware timer (unused) */
3353 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3354 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003356 /* Turn off descriptor polling */
3357 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358
3359 /* Turn off receive timestamp */
3360 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003361 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362
3363 /* enable the Tx Arbiters */
3364 for (i = 0; i < hw->ports; i++)
3365 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3366
3367 /* Initialize ram interface */
3368 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003369 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370
3371 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3372 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3373 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3374 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3375 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3376 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3377 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3378 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3379 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3380 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3381 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3382 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3383 }
3384
Stephen Hemminger555382c2007-08-29 12:58:14 -07003385 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003388 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389
stephen hemmingerefe91932010-04-22 13:42:56 +00003390 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391 hw->st_idx = 0;
3392
3393 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3394 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3395
3396 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003397 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398
3399 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003400 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003402 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3403 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003405 /* set Status-FIFO ISR watermark */
3406 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3407 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3408 else
3409 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003411 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003412 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3413 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414
Stephen Hemminger793b8832005-09-14 16:06:14 -07003415 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3417
3418 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3419 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3420 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003421}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003423/* Take device down (offline).
3424 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003425 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003426 */
3427static void sky2_detach(struct net_device *dev)
3428{
3429 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003430 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003431 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003432 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003433 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003434 }
3435}
3436
3437/* Bring device back after doing sky2_detach */
3438static int sky2_reattach(struct net_device *dev)
3439{
3440 int err = 0;
3441
3442 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003443 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003444 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003445 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003446 dev_close(dev);
3447 } else {
3448 netif_device_attach(dev);
3449 sky2_set_multicast(dev);
3450 }
3451 }
3452
3453 return err;
3454}
3455
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003456static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003457{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003458 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003459
stephen hemminger282edce2011-11-17 14:37:35 +00003460 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger282edce2011-11-17 14:37:35 +00003461 sky2_write32(hw, B0_IMSK, 0);
Lino Sanfilippoea589e92014-11-30 12:56:51 +01003462 sky2_read32(hw, B0_IMSK);
stephen hemminger1401a802011-11-16 13:42:55 +00003463
stephen hemminger1401a802011-11-16 13:42:55 +00003464 synchronize_irq(hw->pdev->irq);
stephen hemminger282edce2011-11-17 14:37:35 +00003465 napi_disable(&hw->napi);
3466 }
Stephen Hemminger81906792007-02-15 16:40:33 -08003467
Mike McCormack8a0c9222010-02-12 06:58:06 +00003468 for (i = 0; i < hw->ports; i++) {
3469 struct net_device *dev = hw->dev[i];
3470 struct sky2_port *sky2 = netdev_priv(dev);
3471
3472 if (!netif_running(dev))
3473 continue;
3474
3475 netif_carrier_off(dev);
3476 netif_tx_disable(dev);
3477 sky2_hw_down(sky2);
3478 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003479}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003480
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003481static void sky2_all_up(struct sky2_hw *hw)
3482{
3483 u32 imask = Y2_IS_BASE;
3484 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003485
3486 for (i = 0; i < hw->ports; i++) {
3487 struct net_device *dev = hw->dev[i];
3488 struct sky2_port *sky2 = netdev_priv(dev);
3489
3490 if (!netif_running(dev))
3491 continue;
3492
3493 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003494 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003495 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003496 netif_wake_queue(dev);
3497 }
3498
stephen hemminger282edce2011-11-17 14:37:35 +00003499 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger1401a802011-11-16 13:42:55 +00003500 sky2_write32(hw, B0_IMSK, imask);
3501 sky2_read32(hw, B0_IMSK);
3502 sky2_read32(hw, B0_Y2_SP_LISR);
3503 napi_enable(&hw->napi);
3504 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003505}
3506
3507static void sky2_restart(struct work_struct *work)
3508{
3509 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3510
3511 rtnl_lock();
3512
3513 sky2_all_down(hw);
3514 sky2_reset(hw);
3515 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003516
Stephen Hemminger81906792007-02-15 16:40:33 -08003517 rtnl_unlock();
3518}
3519
Stephen Hemmingere3173832007-02-06 10:45:39 -08003520static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3521{
3522 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3523}
3524
3525static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3526{
3527 const struct sky2_port *sky2 = netdev_priv(dev);
3528
3529 wol->supported = sky2_wol_supported(sky2->hw);
3530 wol->wolopts = sky2->wol;
3531}
3532
3533static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3534{
3535 struct sky2_port *sky2 = netdev_priv(dev);
3536 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003537 bool enable_wakeup = false;
3538 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003539
Joe Perches8e95a202009-12-03 07:58:21 +00003540 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3541 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003542 return -EOPNOTSUPP;
3543
3544 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003545
3546 for (i = 0; i < hw->ports; i++) {
3547 struct net_device *dev = hw->dev[i];
3548 struct sky2_port *sky2 = netdev_priv(dev);
3549
3550 if (sky2->wol)
3551 enable_wakeup = true;
3552 }
3553 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3554
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003555 return 0;
3556}
3557
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003558static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003560 if (sky2_is_copper(hw)) {
3561 u32 modes = SUPPORTED_10baseT_Half
3562 | SUPPORTED_10baseT_Full
3563 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003564 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003565
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003566 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003567 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003568 | SUPPORTED_1000baseT_Full;
3569 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003571 return SUPPORTED_1000baseT_Half
3572 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003573}
3574
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003575static int sky2_get_link_ksettings(struct net_device *dev,
3576 struct ethtool_link_ksettings *cmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003577{
3578 struct sky2_port *sky2 = netdev_priv(dev);
3579 struct sky2_hw *hw = sky2->hw;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003580 u32 supported, advertising;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003581
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003582 supported = sky2_supported_modes(hw);
3583 cmd->base.phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003584 if (sky2_is_copper(hw)) {
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003585 cmd->base.port = PORT_TP;
3586 cmd->base.speed = sky2->speed;
3587 supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003588 } else {
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003589 cmd->base.speed = SPEED_1000;
3590 cmd->base.port = PORT_FIBRE;
3591 supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003592 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003594 advertising = sky2->advertising;
3595 cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003596 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003597 cmd->base.duplex = sky2->duplex;
3598
3599 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
3600 supported);
3601 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
3602 advertising);
3603
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604 return 0;
3605}
3606
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003607static int sky2_set_link_ksettings(struct net_device *dev,
3608 const struct ethtool_link_ksettings *cmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609{
3610 struct sky2_port *sky2 = netdev_priv(dev);
3611 const struct sky2_hw *hw = sky2->hw;
3612 u32 supported = sky2_supported_modes(hw);
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003613 u32 new_advertising;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003615 ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
3616 cmd->link_modes.advertising);
3617
3618 if (cmd->base.autoneg == AUTONEG_ENABLE) {
3619 if (new_advertising & ~supported)
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003620 return -EINVAL;
3621
3622 if (sky2_is_copper(hw))
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003623 sky2->advertising = new_advertising |
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003624 ADVERTISED_TP |
3625 ADVERTISED_Autoneg;
3626 else
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003627 sky2->advertising = new_advertising |
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003628 ADVERTISED_FIBRE |
3629 ADVERTISED_Autoneg;
3630
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003631 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003632 sky2->duplex = -1;
3633 sky2->speed = -1;
3634 } else {
3635 u32 setting;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003636 u32 speed = cmd->base.speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003637
David Decotigny25db0332011-04-27 18:32:39 +00003638 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003639 case SPEED_1000:
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003640 if (cmd->base.duplex == DUPLEX_FULL)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003641 setting = SUPPORTED_1000baseT_Full;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003642 else if (cmd->base.duplex == DUPLEX_HALF)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003643 setting = SUPPORTED_1000baseT_Half;
3644 else
3645 return -EINVAL;
3646 break;
3647 case SPEED_100:
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003648 if (cmd->base.duplex == DUPLEX_FULL)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003649 setting = SUPPORTED_100baseT_Full;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003650 else if (cmd->base.duplex == DUPLEX_HALF)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003651 setting = SUPPORTED_100baseT_Half;
3652 else
3653 return -EINVAL;
3654 break;
3655
3656 case SPEED_10:
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003657 if (cmd->base.duplex == DUPLEX_FULL)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003658 setting = SUPPORTED_10baseT_Full;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003659 else if (cmd->base.duplex == DUPLEX_HALF)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003660 setting = SUPPORTED_10baseT_Half;
3661 else
3662 return -EINVAL;
3663 break;
3664 default:
3665 return -EINVAL;
3666 }
3667
3668 if ((setting & supported) == 0)
3669 return -EINVAL;
3670
David Decotigny25db0332011-04-27 18:32:39 +00003671 sky2->speed = speed;
Philippe Reynes55f78fc2017-01-14 23:26:22 +01003672 sky2->duplex = cmd->base.duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003673 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003674 }
3675
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003676 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003677 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003678 sky2_set_multicast(dev);
3679 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003680
3681 return 0;
3682}
3683
3684static void sky2_get_drvinfo(struct net_device *dev,
3685 struct ethtool_drvinfo *info)
3686{
3687 struct sky2_port *sky2 = netdev_priv(dev);
3688
Rick Jones68aad782011-11-07 13:29:27 +00003689 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3690 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +00003691 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3692 sizeof(info->bus_info));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003693}
3694
3695static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003696 char name[ETH_GSTRING_LEN];
3697 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003698} sky2_stats[] = {
3699 { "tx_bytes", GM_TXO_OK_HI },
3700 { "rx_bytes", GM_RXO_OK_HI },
3701 { "tx_broadcast", GM_TXF_BC_OK },
3702 { "rx_broadcast", GM_RXF_BC_OK },
3703 { "tx_multicast", GM_TXF_MC_OK },
3704 { "rx_multicast", GM_RXF_MC_OK },
3705 { "tx_unicast", GM_TXF_UC_OK },
3706 { "rx_unicast", GM_RXF_UC_OK },
3707 { "tx_mac_pause", GM_TXF_MPAUSE },
3708 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003709 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003710 { "late_collision",GM_TXF_LAT_COL },
3711 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003712 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003713 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003714
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003715 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003716 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003717 { "rx_64_byte_packets", GM_RXF_64B },
3718 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3719 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3720 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3721 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3722 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3723 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003724 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003725 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3726 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003727 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003728
3729 { "tx_64_byte_packets", GM_TXF_64B },
3730 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3731 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3732 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3733 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3734 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3735 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3736 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003737};
3738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003739static u32 sky2_get_msglevel(struct net_device *netdev)
3740{
3741 struct sky2_port *sky2 = netdev_priv(netdev);
3742 return sky2->msg_enable;
3743}
3744
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003745static int sky2_nway_reset(struct net_device *dev)
3746{
3747 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003748
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003749 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003750 return -EINVAL;
3751
Stephen Hemminger1b537562005-12-20 15:08:07 -08003752 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003753 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003754
3755 return 0;
3756}
3757
Stephen Hemminger793b8832005-09-14 16:06:14 -07003758static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003759{
3760 struct sky2_hw *hw = sky2->hw;
3761 unsigned port = sky2->port;
3762 int i;
3763
stephen hemminger0885a302010-12-31 15:34:27 +00003764 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3765 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003766
Stephen Hemminger793b8832005-09-14 16:06:14 -07003767 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003768 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003769}
3770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003771static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3772{
3773 struct sky2_port *sky2 = netdev_priv(netdev);
3774 sky2->msg_enable = value;
3775}
3776
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003777static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003778{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003779 switch (sset) {
3780 case ETH_SS_STATS:
3781 return ARRAY_SIZE(sky2_stats);
3782 default:
3783 return -EOPNOTSUPP;
3784 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003785}
3786
3787static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003788 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003789{
3790 struct sky2_port *sky2 = netdev_priv(dev);
3791
Stephen Hemminger793b8832005-09-14 16:06:14 -07003792 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003793}
3794
Stephen Hemminger793b8832005-09-14 16:06:14 -07003795static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003796{
3797 int i;
3798
3799 switch (stringset) {
3800 case ETH_SS_STATS:
3801 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3802 memcpy(data + i * ETH_GSTRING_LEN,
3803 sky2_stats[i].name, ETH_GSTRING_LEN);
3804 break;
3805 }
3806}
3807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003808static int sky2_set_mac_address(struct net_device *dev, void *p)
3809{
3810 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003811 struct sky2_hw *hw = sky2->hw;
3812 unsigned port = sky2->port;
3813 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003814
3815 if (!is_valid_ether_addr(addr->sa_data))
3816 return -EADDRNOTAVAIL;
3817
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003818 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003819 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003820 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003821 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003822 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003823
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003824 /* virtual address for data */
3825 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3826
3827 /* physical address: used for pause frames */
3828 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003829
3830 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003831}
3832
Mike McCormack060b9462010-07-29 03:34:52 +00003833static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003834{
3835 u32 bit;
3836
3837 bit = ether_crc(ETH_ALEN, addr) & 63;
3838 filter[bit >> 3] |= 1 << (bit & 7);
3839}
3840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003841static void sky2_set_multicast(struct net_device *dev)
3842{
3843 struct sky2_port *sky2 = netdev_priv(dev);
3844 struct sky2_hw *hw = sky2->hw;
3845 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003846 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003847 u16 reg;
3848 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003849 int rx_pause;
3850 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003851
Stephen Hemmingera052b522006-10-17 10:24:23 -07003852 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003853 memset(filter, 0, sizeof(filter));
3854
3855 reg = gma_read16(hw, port, GM_RX_CTRL);
3856 reg |= GM_RXCR_UCF_ENA;
3857
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003858 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003859 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003860 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003861 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003862 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003863 reg &= ~GM_RXCR_MCF_ENA;
3864 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003865 reg |= GM_RXCR_MCF_ENA;
3866
Stephen Hemmingera052b522006-10-17 10:24:23 -07003867 if (rx_pause)
3868 sky2_add_filter(filter, pause_mc_addr);
3869
Jiri Pirko22bedad32010-04-01 21:22:57 +00003870 netdev_for_each_mc_addr(ha, dev)
3871 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003872 }
3873
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003874 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003875 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003876 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003877 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003878 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003879 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003880 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003881 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003882
3883 gma_write16(hw, port, GM_RX_CTRL, reg);
3884}
3885
stephen hemmingerbc1f4472017-01-06 19:12:52 -08003886static void sky2_get_stats(struct net_device *dev,
3887 struct rtnl_link_stats64 *stats)
stephen hemminger0885a302010-12-31 15:34:27 +00003888{
3889 struct sky2_port *sky2 = netdev_priv(dev);
3890 struct sky2_hw *hw = sky2->hw;
3891 unsigned port = sky2->port;
3892 unsigned int start;
3893 u64 _bytes, _packets;
3894
3895 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003896 start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003897 _bytes = sky2->rx_stats.bytes;
3898 _packets = sky2->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003899 } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003900
3901 stats->rx_packets = _packets;
3902 stats->rx_bytes = _bytes;
3903
3904 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003905 start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003906 _bytes = sky2->tx_stats.bytes;
3907 _packets = sky2->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003908 } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003909
3910 stats->tx_packets = _packets;
3911 stats->tx_bytes = _bytes;
3912
3913 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3914 + get_stats32(hw, port, GM_RXF_BC_OK);
3915
3916 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3917
3918 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3919 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3920 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3921 + get_stats32(hw, port, GM_RXE_FRAG);
3922 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3923
3924 stats->rx_dropped = dev->stats.rx_dropped;
3925 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3926 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
stephen hemminger0885a302010-12-31 15:34:27 +00003927}
3928
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003929/* Can have one global because blinking is controlled by
3930 * ethtool and that is always under RTNL mutex
3931 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003932static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003933{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003934 struct sky2_hw *hw = sky2->hw;
3935 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003936
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003937 spin_lock_bh(&sky2->phy_lock);
3938 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3939 hw->chip_id == CHIP_ID_YUKON_EX ||
3940 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3941 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003942 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3943 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003944
3945 switch (mode) {
3946 case MO_LED_OFF:
3947 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3948 PHY_M_LEDC_LOS_CTRL(8) |
3949 PHY_M_LEDC_INIT_CTRL(8) |
3950 PHY_M_LEDC_STA1_CTRL(8) |
3951 PHY_M_LEDC_STA0_CTRL(8));
3952 break;
3953 case MO_LED_ON:
3954 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3955 PHY_M_LEDC_LOS_CTRL(9) |
3956 PHY_M_LEDC_INIT_CTRL(9) |
3957 PHY_M_LEDC_STA1_CTRL(9) |
3958 PHY_M_LEDC_STA0_CTRL(9));
3959 break;
3960 case MO_LED_BLINK:
3961 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3962 PHY_M_LEDC_LOS_CTRL(0xa) |
3963 PHY_M_LEDC_INIT_CTRL(0xa) |
3964 PHY_M_LEDC_STA1_CTRL(0xa) |
3965 PHY_M_LEDC_STA0_CTRL(0xa));
3966 break;
3967 case MO_LED_NORM:
3968 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3969 PHY_M_LEDC_LOS_CTRL(1) |
3970 PHY_M_LEDC_INIT_CTRL(8) |
3971 PHY_M_LEDC_STA1_CTRL(7) |
3972 PHY_M_LEDC_STA0_CTRL(7));
3973 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003974
3975 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003976 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003977 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003978 PHY_M_LED_MO_DUP(mode) |
3979 PHY_M_LED_MO_10(mode) |
3980 PHY_M_LED_MO_100(mode) |
3981 PHY_M_LED_MO_1000(mode) |
3982 PHY_M_LED_MO_RX(mode) |
3983 PHY_M_LED_MO_TX(mode));
3984
3985 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003986}
3987
3988/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00003989static int sky2_set_phys_id(struct net_device *dev,
3990 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003991{
3992 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003993
stephen hemminger74e532f2011-04-04 08:43:41 +00003994 switch (state) {
3995 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003996 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00003997 case ETHTOOL_ID_INACTIVE:
3998 sky2_led(sky2, MO_LED_NORM);
3999 break;
4000 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004001 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00004002 break;
4003 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004004 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00004005 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004006 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004007
4008 return 0;
4009}
4010
4011static void sky2_get_pauseparam(struct net_device *dev,
4012 struct ethtool_pauseparam *ecmd)
4013{
4014 struct sky2_port *sky2 = netdev_priv(dev);
4015
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004016 switch (sky2->flow_mode) {
4017 case FC_NONE:
4018 ecmd->tx_pause = ecmd->rx_pause = 0;
4019 break;
4020 case FC_TX:
4021 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4022 break;
4023 case FC_RX:
4024 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4025 break;
4026 case FC_BOTH:
4027 ecmd->tx_pause = ecmd->rx_pause = 1;
4028 }
4029
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004030 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4031 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004032}
4033
4034static int sky2_set_pauseparam(struct net_device *dev,
4035 struct ethtool_pauseparam *ecmd)
4036{
4037 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004038
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004039 if (ecmd->autoneg == AUTONEG_ENABLE)
4040 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4041 else
4042 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4043
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004044 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004046 if (netif_running(dev))
4047 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004048
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004049 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004050}
4051
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004052static int sky2_get_coalesce(struct net_device *dev,
4053 struct ethtool_coalesce *ecmd)
4054{
4055 struct sky2_port *sky2 = netdev_priv(dev);
4056 struct sky2_hw *hw = sky2->hw;
4057
4058 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4059 ecmd->tx_coalesce_usecs = 0;
4060 else {
4061 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4062 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4063 }
4064 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4065
4066 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4067 ecmd->rx_coalesce_usecs = 0;
4068 else {
4069 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4070 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4071 }
4072 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4073
4074 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4075 ecmd->rx_coalesce_usecs_irq = 0;
4076 else {
4077 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4078 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4079 }
4080
4081 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4082
4083 return 0;
4084}
4085
4086/* Note: this affect both ports */
4087static int sky2_set_coalesce(struct net_device *dev,
4088 struct ethtool_coalesce *ecmd)
4089{
4090 struct sky2_port *sky2 = netdev_priv(dev);
4091 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004092 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004093
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004094 if (ecmd->tx_coalesce_usecs > tmax ||
4095 ecmd->rx_coalesce_usecs > tmax ||
4096 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004097 return -EINVAL;
4098
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004099 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004100 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004101 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004102 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004103 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004104 return -EINVAL;
4105
4106 if (ecmd->tx_coalesce_usecs == 0)
4107 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4108 else {
4109 sky2_write32(hw, STAT_TX_TIMER_INI,
4110 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4111 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4112 }
4113 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4114
4115 if (ecmd->rx_coalesce_usecs == 0)
4116 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4117 else {
4118 sky2_write32(hw, STAT_LEV_TIMER_INI,
4119 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4120 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4121 }
4122 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4123
4124 if (ecmd->rx_coalesce_usecs_irq == 0)
4125 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4126 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004127 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004128 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4129 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4130 }
4131 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4132 return 0;
4133}
4134
stephen hemminger738a8492011-11-17 14:37:23 +00004135/*
4136 * Hardware is limited to min of 128 and max of 2048 for ring size
4137 * and rounded up to next power of two
4138 * to avoid division in modulus calclation
4139 */
4140static unsigned long roundup_ring_size(unsigned long pending)
4141{
4142 return max(128ul, roundup_pow_of_two(pending+1));
4143}
4144
Stephen Hemminger793b8832005-09-14 16:06:14 -07004145static void sky2_get_ringparam(struct net_device *dev,
4146 struct ethtool_ringparam *ering)
4147{
4148 struct sky2_port *sky2 = netdev_priv(dev);
4149
4150 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004151 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004152
4153 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004154 ering->tx_pending = sky2->tx_pending;
4155}
4156
4157static int sky2_set_ringparam(struct net_device *dev,
4158 struct ethtool_ringparam *ering)
4159{
4160 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004161
4162 if (ering->rx_pending > RX_MAX_PENDING ||
4163 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004164 ering->tx_pending < TX_MIN_PENDING ||
4165 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004166 return -EINVAL;
4167
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004168 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004169
4170 sky2->rx_pending = ering->rx_pending;
4171 sky2->tx_pending = ering->tx_pending;
stephen hemminger738a8492011-11-17 14:37:23 +00004172 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004173
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004174 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004175}
4176
Stephen Hemminger793b8832005-09-14 16:06:14 -07004177static int sky2_get_regs_len(struct net_device *dev)
4178{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004179 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004180}
4181
Mike McCormackc32bbff2009-12-31 00:49:43 +00004182static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4183{
4184 /* This complicated switch statement is to make sure and
4185 * only access regions that are unreserved.
4186 * Some blocks are only valid on dual port cards.
4187 */
4188 switch (b) {
4189 /* second port */
4190 case 5: /* Tx Arbiter 2 */
4191 case 9: /* RX2 */
4192 case 14 ... 15: /* TX2 */
4193 case 17: case 19: /* Ram Buffer 2 */
4194 case 22 ... 23: /* Tx Ram Buffer 2 */
4195 case 25: /* Rx MAC Fifo 1 */
4196 case 27: /* Tx MAC Fifo 2 */
4197 case 31: /* GPHY 2 */
4198 case 40 ... 47: /* Pattern Ram 2 */
4199 case 52: case 54: /* TCP Segmentation 2 */
4200 case 112 ... 116: /* GMAC 2 */
4201 return hw->ports > 1;
4202
4203 case 0: /* Control */
4204 case 2: /* Mac address */
4205 case 4: /* Tx Arbiter 1 */
4206 case 7: /* PCI express reg */
4207 case 8: /* RX1 */
4208 case 12 ... 13: /* TX1 */
4209 case 16: case 18:/* Rx Ram Buffer 1 */
4210 case 20 ... 21: /* Tx Ram Buffer 1 */
4211 case 24: /* Rx MAC Fifo 1 */
4212 case 26: /* Tx MAC Fifo 1 */
4213 case 28 ... 29: /* Descriptor and status unit */
4214 case 30: /* GPHY 1*/
4215 case 32 ... 39: /* Pattern Ram 1 */
4216 case 48: case 50: /* TCP Segmentation 1 */
4217 case 56 ... 60: /* PCI space */
4218 case 80 ... 84: /* GMAC 1 */
4219 return 1;
4220
4221 default:
4222 return 0;
4223 }
4224}
4225
Stephen Hemminger793b8832005-09-14 16:06:14 -07004226/*
4227 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004228 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004229 */
4230static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4231 void *p)
4232{
4233 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004234 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004235 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004236
4237 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004238
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004239 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004240 /* skip poisonous diagnostic ram region in block 3 */
4241 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004242 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004243 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004244 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004245 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004246 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004247
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004248 p += 128;
4249 io += 128;
4250 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004252
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004253static int sky2_get_eeprom_len(struct net_device *dev)
4254{
4255 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004256 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004257 u16 reg2;
4258
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004259 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004260 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4261}
4262
Stephen Hemminger14132352008-08-27 20:46:26 -07004263static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004264{
Stephen Hemminger14132352008-08-27 20:46:26 -07004265 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004266
Stephen Hemminger14132352008-08-27 20:46:26 -07004267 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4268 /* Can take up to 10.6 ms for write */
4269 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004270 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004271 return -ETIMEDOUT;
4272 }
Jia-Ju Bai75ce7192017-12-24 11:54:33 +08004273 msleep(1);
Stephen Hemminger14132352008-08-27 20:46:26 -07004274 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004275
Stephen Hemminger14132352008-08-27 20:46:26 -07004276 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004277}
4278
Stephen Hemminger14132352008-08-27 20:46:26 -07004279static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4280 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004281{
Stephen Hemminger14132352008-08-27 20:46:26 -07004282 int rc = 0;
4283
4284 while (length > 0) {
4285 u32 val;
4286
4287 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4288 rc = sky2_vpd_wait(hw, cap, 0);
4289 if (rc)
4290 break;
4291
4292 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4293
4294 memcpy(data, &val, min(sizeof(val), length));
4295 offset += sizeof(u32);
4296 data += sizeof(u32);
4297 length -= sizeof(u32);
4298 }
4299
4300 return rc;
4301}
4302
4303static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4304 u16 offset, unsigned int length)
4305{
4306 unsigned int i;
4307 int rc = 0;
4308
4309 for (i = 0; i < length; i += sizeof(u32)) {
4310 u32 val = *(u32 *)(data + i);
4311
4312 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4313 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4314
4315 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4316 if (rc)
4317 break;
4318 }
4319 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004320}
4321
4322static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4323 u8 *data)
4324{
4325 struct sky2_port *sky2 = netdev_priv(dev);
4326 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004327
4328 if (!cap)
4329 return -EINVAL;
4330
4331 eeprom->magic = SKY2_EEPROM_MAGIC;
4332
Stephen Hemminger14132352008-08-27 20:46:26 -07004333 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004334}
4335
4336static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4337 u8 *data)
4338{
4339 struct sky2_port *sky2 = netdev_priv(dev);
4340 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004341
4342 if (!cap)
4343 return -EINVAL;
4344
4345 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4346 return -EINVAL;
4347
Stephen Hemminger14132352008-08-27 20:46:26 -07004348 /* Partial writes not supported */
4349 if ((eeprom->offset & 3) || (eeprom->len & 3))
4350 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004351
Stephen Hemminger14132352008-08-27 20:46:26 -07004352 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004353}
4354
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004355static netdev_features_t sky2_fix_features(struct net_device *dev,
4356 netdev_features_t features)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004357{
4358 const struct sky2_port *sky2 = netdev_priv(dev);
4359 const struct sky2_hw *hw = sky2->hw;
4360
4361 /* In order to do Jumbo packets on these chips, need to turn off the
4362 * transmit store/forward. Therefore checksum offload won't work.
4363 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004364 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4365 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Tom Herberta1882222015-12-14 11:19:43 -08004366 features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004367 }
4368
4369 /* Some hardware requires receive checksum for RSS to work. */
4370 if ( (features & NETIF_F_RXHASH) &&
4371 !(features & NETIF_F_RXCSUM) &&
4372 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4373 netdev_info(dev, "receive hashing forces receive checksum\n");
4374 features |= NETIF_F_RXCSUM;
4375 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004376
4377 return features;
4378}
4379
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004380static int sky2_set_features(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004381{
4382 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004383 netdev_features_t changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004384
stephen hemminger5ff0fea2012-06-06 10:01:30 +00004385 if ((changed & NETIF_F_RXCSUM) &&
4386 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4387 sky2_write32(sky2->hw,
4388 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4389 (features & NETIF_F_RXCSUM)
4390 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004391 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004392
Michał Mirosławf5d64032011-04-10 03:13:21 +00004393 if (changed & NETIF_F_RXHASH)
4394 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004395
Patrick McHardyf6469682013-04-19 02:04:27 +00004396 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004397 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004398
4399 return 0;
4400}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004401
Jeff Garzik7282d492006-09-13 14:30:00 -04004402static const struct ethtool_ops sky2_ethtool_ops = {
Jakub Kicinskia1edda32020-03-12 21:07:55 -07004403 .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
4404 ETHTOOL_COALESCE_MAX_FRAMES |
4405 ETHTOOL_COALESCE_RX_USECS_IRQ |
4406 ETHTOOL_COALESCE_RX_MAX_FRAMES_IRQ,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004407 .get_drvinfo = sky2_get_drvinfo,
4408 .get_wol = sky2_get_wol,
4409 .set_wol = sky2_set_wol,
4410 .get_msglevel = sky2_get_msglevel,
4411 .set_msglevel = sky2_set_msglevel,
4412 .nway_reset = sky2_nway_reset,
4413 .get_regs_len = sky2_get_regs_len,
4414 .get_regs = sky2_get_regs,
4415 .get_link = ethtool_op_get_link,
4416 .get_eeprom_len = sky2_get_eeprom_len,
4417 .get_eeprom = sky2_get_eeprom,
4418 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004419 .get_strings = sky2_get_strings,
4420 .get_coalesce = sky2_get_coalesce,
4421 .set_coalesce = sky2_set_coalesce,
4422 .get_ringparam = sky2_get_ringparam,
4423 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004424 .get_pauseparam = sky2_get_pauseparam,
4425 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004426 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004427 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004428 .get_ethtool_stats = sky2_get_ethtool_stats,
Philippe Reynes55f78fc2017-01-14 23:26:22 +01004429 .get_link_ksettings = sky2_get_link_ksettings,
4430 .set_link_ksettings = sky2_set_link_ksettings,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004431};
4432
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004433#ifdef CONFIG_SKY2_DEBUG
4434
4435static struct dentry *sky2_debug;
4436
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004437
4438/*
4439 * Read and parse the first part of Vital Product Data
4440 */
4441#define VPD_SIZE 128
4442#define VPD_MAGIC 0x82
4443
4444static const struct vpd_tag {
4445 char tag[2];
4446 char *label;
4447} vpd_tags[] = {
4448 { "PN", "Part Number" },
4449 { "EC", "Engineering Level" },
4450 { "MN", "Manufacturer" },
4451 { "SN", "Serial Number" },
4452 { "YA", "Asset Tag" },
4453 { "VL", "First Error Log Message" },
4454 { "VF", "Second Error Log Message" },
4455 { "VB", "Boot Agent ROM Configuration" },
4456 { "VE", "EFI UNDI Configuration" },
4457};
4458
4459static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4460{
4461 size_t vpd_size;
4462 loff_t offs;
4463 u8 len;
4464 unsigned char *buf;
4465 u16 reg2;
4466
4467 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4468 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4469
4470 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4471 buf = kmalloc(vpd_size, GFP_KERNEL);
4472 if (!buf) {
4473 seq_puts(seq, "no memory!\n");
4474 return;
4475 }
4476
4477 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4478 seq_puts(seq, "VPD read failed\n");
4479 goto out;
4480 }
4481
4482 if (buf[0] != VPD_MAGIC) {
4483 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4484 goto out;
4485 }
4486 len = buf[1];
4487 if (len == 0 || len > vpd_size - 4) {
4488 seq_printf(seq, "Invalid id length: %d\n", len);
4489 goto out;
4490 }
4491
4492 seq_printf(seq, "%.*s\n", len, buf + 3);
4493 offs = len + 3;
4494
4495 while (offs < vpd_size - 4) {
4496 int i;
4497
4498 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4499 break;
4500 len = buf[offs + 2];
4501 if (offs + len + 3 >= vpd_size)
4502 break;
4503
4504 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4505 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4506 seq_printf(seq, " %s: %.*s\n",
4507 vpd_tags[i].label, len, buf + offs + 3);
4508 break;
4509 }
4510 }
4511 offs += len + 3;
4512 }
4513out:
4514 kfree(buf);
4515}
4516
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004517static int sky2_debug_show(struct seq_file *seq, void *v)
4518{
4519 struct net_device *dev = seq->private;
4520 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004521 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004522 unsigned port = sky2->port;
4523 unsigned idx, last;
4524 int sop;
4525
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004526 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004527
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004528 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004529 sky2_read32(hw, B0_ISRC),
4530 sky2_read32(hw, B0_IMSK),
4531 sky2_read32(hw, B0_Y2_SP_ICR));
4532
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004533 if (!netif_running(dev)) {
Markus Elfringa0c51cf2017-04-17 16:15:12 +02004534 seq_puts(seq, "network not running\n");
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004535 return 0;
4536 }
4537
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004538 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004539 last = sky2_read16(hw, STAT_PUT_IDX);
4540
stephen hemmingerefe91932010-04-22 13:42:56 +00004541 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004542 if (hw->st_idx == last)
4543 seq_puts(seq, "Status ring (empty)\n");
4544 else {
4545 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004546 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4547 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004548 const struct sky2_status_le *le = hw->st_le + idx;
4549 seq_printf(seq, "[%d] %#x %d %#x\n",
4550 idx, le->opcode, le->length, le->status);
4551 }
4552 seq_puts(seq, "\n");
4553 }
4554
4555 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4556 sky2->tx_cons, sky2->tx_prod,
4557 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4558 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4559
4560 /* Dump contents of tx ring */
4561 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004562 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4563 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004564 const struct sky2_tx_le *le = sky2->tx_le + idx;
4565 u32 a = le32_to_cpu(le->addr);
4566
4567 if (sop)
4568 seq_printf(seq, "%u:", idx);
4569 sop = 0;
4570
Mike McCormack060b9462010-07-29 03:34:52 +00004571 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004572 case OP_ADDR64:
4573 seq_printf(seq, " %#x:", a);
4574 break;
4575 case OP_LRGLEN:
4576 seq_printf(seq, " mtu=%d", a);
4577 break;
4578 case OP_VLAN:
4579 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4580 break;
4581 case OP_TCPLISW:
4582 seq_printf(seq, " csum=%#x", a);
4583 break;
4584 case OP_LARGESEND:
4585 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4586 break;
4587 case OP_PACKET:
4588 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4589 break;
4590 case OP_BUFFER:
4591 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4592 break;
4593 default:
4594 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4595 a, le16_to_cpu(le->length));
4596 }
4597
4598 if (le->ctrl & EOP) {
4599 seq_putc(seq, '\n');
4600 sop = 1;
4601 }
4602 }
4603
4604 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4605 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004606 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004607 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4608
David S. Millerd1d08d12008-01-07 20:53:33 -08004609 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004610 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004611 return 0;
4612}
Yangtao Lid9bbd6a2018-12-03 09:34:11 -05004613DEFINE_SHOW_ATTRIBUTE(sky2_debug);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004614
4615/*
4616 * Use network device events to create/remove/rename
4617 * debugfs file entries
4618 */
4619static int sky2_device_event(struct notifier_block *unused,
4620 unsigned long event, void *ptr)
4621{
Jiri Pirko351638e2013-05-28 01:30:21 +00004622 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004623 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004624
stephen hemminger926d0972011-11-16 13:42:57 +00004625 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004626 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004627
Mike McCormack060b9462010-07-29 03:34:52 +00004628 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004629 case NETDEV_CHANGENAME:
4630 if (sky2->debugfs) {
4631 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4632 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004633 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004634 break;
4635
4636 case NETDEV_GOING_DOWN:
4637 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004638 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004639 debugfs_remove(sky2->debugfs);
4640 sky2->debugfs = NULL;
4641 }
4642 break;
4643
4644 case NETDEV_UP:
Joe Perchesd3757ba2018-03-23 16:34:44 -07004645 sky2->debugfs = debugfs_create_file(dev->name, 0444,
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004646 sky2_debug, dev,
4647 &sky2_debug_fops);
4648 if (IS_ERR(sky2->debugfs))
4649 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004650 }
4651
4652 return NOTIFY_DONE;
4653}
4654
4655static struct notifier_block sky2_notifier = {
4656 .notifier_call = sky2_device_event,
4657};
4658
4659
4660static __init void sky2_debug_init(void)
4661{
4662 struct dentry *ent;
4663
4664 ent = debugfs_create_dir("sky2", NULL);
4665 if (!ent || IS_ERR(ent))
4666 return;
4667
4668 sky2_debug = ent;
4669 register_netdevice_notifier(&sky2_notifier);
4670}
4671
4672static __exit void sky2_debug_cleanup(void)
4673{
4674 if (sky2_debug) {
4675 unregister_netdevice_notifier(&sky2_notifier);
4676 debugfs_remove(sky2_debug);
4677 sky2_debug = NULL;
4678 }
4679}
4680
4681#else
4682#define sky2_debug_init()
4683#define sky2_debug_cleanup()
4684#endif
4685
Stephen Hemminger1436b302008-11-19 21:59:54 -08004686/* Two copies of network device operations to handle special case of
4687 not allowing netpoll on second port */
4688static const struct net_device_ops sky2_netdev_ops[2] = {
4689 {
stephen hemminger926d0972011-11-16 13:42:57 +00004690 .ndo_open = sky2_open,
4691 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004692 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004693 .ndo_do_ioctl = sky2_ioctl,
4694 .ndo_validate_addr = eth_validate_addr,
4695 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004696 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004697 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004698 .ndo_fix_features = sky2_fix_features,
4699 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004700 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004701 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004702#ifdef CONFIG_NET_POLL_CONTROLLER
4703 .ndo_poll_controller = sky2_netpoll,
4704#endif
4705 },
4706 {
stephen hemminger926d0972011-11-16 13:42:57 +00004707 .ndo_open = sky2_open,
4708 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004709 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004710 .ndo_do_ioctl = sky2_ioctl,
4711 .ndo_validate_addr = eth_validate_addr,
4712 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004713 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004714 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004715 .ndo_fix_features = sky2_fix_features,
4716 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004717 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004718 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004719 },
4720};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004721
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004722/* Initialize network device */
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004723static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4724 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004725{
4726 struct sky2_port *sky2;
4727 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004728 const void *iap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004729
Joe Perches41de8d42012-01-29 13:47:52 +00004730 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731 return NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004733 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004734 dev->irq = hw->pdev->irq;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00004735 dev->ethtool_ops = &sky2_ethtool_ops;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004736 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004737 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738
4739 sky2 = netdev_priv(dev);
4740 sky2->netdev = dev;
4741 sky2->hw = hw;
4742 sky2->msg_enable = netif_msg_init(debug, default_msg);
4743
John Stultz827da442013-10-07 15:51:58 -07004744 u64_stats_init(&sky2->tx_stats.syncp);
4745 u64_stats_init(&sky2->rx_stats.syncp);
4746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004747 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004748 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4749 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004750 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004751
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004752 sky2->flow_mode = FC_BOTH;
4753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004754 sky2->duplex = -1;
4755 sky2->speed = -1;
4756 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004757 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004758
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004759 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004760
Stephen Hemminger793b8832005-09-14 16:06:14 -07004761 sky2->tx_pending = TX_DEF_PENDING;
stephen hemminger738a8492011-11-17 14:37:23 +00004762 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004763 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004764
4765 hw->dev[port] = dev;
4766
4767 sky2->port = port;
4768
Michał Mirosławf5d64032011-04-10 03:13:21 +00004769 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771 if (highmem)
4772 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004773
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004774 /* Enable receive hashing unless hardware is known broken */
4775 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004776 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004777
Michał Mirosławf5d64032011-04-10 03:13:21 +00004778 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
Patrick McHardyf6469682013-04-19 02:04:27 +00004779 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4780 NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławf5d64032011-04-10 03:13:21 +00004781 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4782 }
4783
4784 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004785
Jarod Wilson57779872016-10-17 15:54:06 -04004786 /* MTU range: 60 - 1500 or 9000 */
4787 dev->min_mtu = ETH_ZLEN;
4788 if (hw->chip_id == CHIP_ID_YUKON_FE ||
4789 hw->chip_id == CHIP_ID_YUKON_FE_P)
4790 dev->max_mtu = ETH_DATA_LEN;
4791 else
4792 dev->max_mtu = ETH_JUMBO_MTU;
4793
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004794 /* try to get mac address in the following order:
4795 * 1) from device tree data
4796 * 2) from internal registers set by bootloader
4797 */
4798 iap = of_get_mac_address(hw->pdev->dev.of_node);
Petr Å tetiara51645f2019-05-06 23:27:04 +02004799 if (!IS_ERR(iap))
Petr Å tetiar2d2924a2019-05-10 11:35:17 +02004800 ether_addr_copy(dev->dev_addr, iap);
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004801 else
4802 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4803 ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004804
Liviu Dudau0f50c102015-09-28 17:51:51 +01004805 /* if the address is invalid, use a random value */
4806 if (!is_valid_ether_addr(dev->dev_addr)) {
4807 struct sockaddr sa = { AF_UNSPEC };
4808
4809 netdev_warn(dev,
4810 "Invalid MAC address, defaulting to random\n");
4811 eth_hw_addr_random(dev);
4812 memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4813 if (sky2_set_mac_address(dev, &sa))
4814 netdev_warn(dev, "Failed to set MAC address.\n");
4815 }
4816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004817 return dev;
4818}
4819
Bill Pemberton853e3f42012-12-03 09:23:14 -05004820static void sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004821{
4822 const struct sky2_port *sky2 = netdev_priv(dev);
4823
Joe Perches6c35aba2010-02-15 08:34:21 +00004824 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004825}
4826
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004827/* Handle software interrupt used during MSI test */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004828static irqreturn_t sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004829{
4830 struct sky2_hw *hw = dev_id;
4831 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4832
4833 if (status == 0)
4834 return IRQ_NONE;
4835
4836 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004837 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004838 wake_up(&hw->msi_wait);
4839 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4840 }
4841 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4842
4843 return IRQ_HANDLED;
4844}
4845
4846/* Test interrupt path by forcing a a software IRQ */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004847static int sky2_test_msi(struct sky2_hw *hw)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004848{
4849 struct pci_dev *pdev = hw->pdev;
4850 int err;
4851
Mike McCormack060b9462010-07-29 03:34:52 +00004852 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004853
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004854 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004855 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004856 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004857 return err;
4858 }
4859
Lino Sanfilippoede71932012-03-30 07:36:16 +00004860 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4861
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004862 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004863 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004864
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004865 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004866
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004867 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004868 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004869 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4870 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004871
4872 err = -EOPNOTSUPP;
4873 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4874 }
4875
4876 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004877 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004878
4879 free_irq(pdev->irq, hw);
4880
4881 return err;
4882}
4883
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004884/* This driver supports yukon2 chipset only */
4885static const char *sky2_name(u8 chipid, char *buf, int sz)
4886{
4887 const char *name[] = {
4888 "XL", /* 0xb3 */
4889 "EC Ultra", /* 0xb4 */
4890 "Extreme", /* 0xb5 */
4891 "EC", /* 0xb6 */
4892 "FE", /* 0xb7 */
4893 "FE+", /* 0xb8 */
4894 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004895 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004896 "Unknown", /* 0xbb */
4897 "Optima", /* 0xbc */
Mirko Lindner0e767322012-07-03 23:38:41 +00004898 "OptimaEEE", /* 0xbd */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004899 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004900 };
4901
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004902 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004903 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4904 else
4905 snprintf(buf, sz, "(chip %#x)", chipid);
4906 return buf;
4907}
4908
Kai-Heng Fengb33b7cd2019-03-04 15:00:03 +08004909static const struct dmi_system_id msi_blacklist[] = {
4910 {
4911 .ident = "Dell Inspiron 1545",
4912 .matches = {
4913 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
4914 DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
4915 },
4916 },
4917 {
4918 .ident = "Gateway P-79",
4919 .matches = {
4920 DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
4921 DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
4922 },
4923 },
Tasos Sahanidis76104862019-07-14 13:31:11 +03004924 {
4925 .ident = "ASUS P5W DH Deluxe",
4926 .matches = {
4927 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTEK COMPUTER INC"),
4928 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
4929 },
4930 },
Takashi Iwaia261e372019-07-23 17:15:25 +02004931 {
4932 .ident = "ASUS P6T",
4933 .matches = {
4934 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4935 DMI_MATCH(DMI_BOARD_NAME, "P6T"),
4936 },
4937 },
Takashi Iwai189308d2019-08-28 08:31:19 +02004938 {
4939 .ident = "ASUS P6X",
4940 .matches = {
4941 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4942 DMI_MATCH(DMI_BOARD_NAME, "P6X"),
4943 },
4944 },
Kai-Heng Fengb33b7cd2019-03-04 15:00:03 +08004945 {}
4946};
4947
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004948static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004949{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004950 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004951 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004952 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004953 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004954 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004955
Stephen Hemminger793b8832005-09-14 16:06:14 -07004956 err = pci_enable_device(pdev);
4957 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004958 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004959 goto err_out;
4960 }
4961
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004962 /* Get configuration information
4963 * Note: only regular PCI config access once to test for HW issues
4964 * other PCI access through shared memory for speed and to
4965 * avoid MMCONFIG problems.
4966 */
4967 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4968 if (err) {
4969 dev_err(&pdev->dev, "PCI read config failed\n");
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004970 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004971 }
4972
4973 if (~reg == 0) {
4974 dev_err(&pdev->dev, "PCI configuration read error\n");
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004975 err = -EIO;
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004976 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004977 }
4978
Stephen Hemminger793b8832005-09-14 16:06:14 -07004979 err = pci_request_regions(pdev, DRV_NAME);
4980 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004981 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004982 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004983 }
4984
4985 pci_set_master(pdev);
4986
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004987 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004988 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004989 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004990 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004991 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004992 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4993 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004994 goto err_out_free_regions;
4995 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004996 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004997 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004998 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004999 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005000 goto err_out_free_regions;
5001 }
5002 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08005003
Stephen Hemminger38345072009-02-03 11:27:30 +00005004
5005#ifdef __BIG_ENDIAN
5006 /* The sk98lin vendor driver uses hardware byte swapping but
5007 * this driver uses software swapping.
5008 */
5009 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00005010 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00005011 if (err) {
5012 dev_err(&pdev->dev, "PCI write config failed\n");
5013 goto err_out_free_regions;
5014 }
5015#endif
5016
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07005017 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005019 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00005020
5021 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5022 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00005023 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005024 goto err_out_free_regions;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005025
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005026 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00005027 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005028
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +01005029 hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005030 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005031 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005032 goto err_out_free_hw;
5033 }
5034
Stephen Hemmingere3173832007-02-06 10:45:39 -08005035 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005036 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07005037 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005038
stephen hemmingerefe91932010-04-22 13:42:56 +00005039 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07005040 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00005041 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5042 &hw->st_dma);
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005043 if (!hw->st_le) {
5044 err = -ENOMEM;
stephen hemmingerefe91932010-04-22 13:42:56 +00005045 goto err_out_reset;
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005046 }
stephen hemmingerefe91932010-04-22 13:42:56 +00005047
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005048 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5049 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005050
Stephen Hemmingere3173832007-02-06 10:45:39 -08005051 sky2_reset(hw);
5052
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005053 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005054 if (!dev) {
5055 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005056 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005057 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005058
Kai-Heng Fengb33b7cd2019-03-04 15:00:03 +08005059 if (disable_msi == -1)
5060 disable_msi = !!dmi_check_system(msi_blacklist);
5061
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005062 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5063 err = sky2_test_msi(hw);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005064 if (err) {
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005065 pci_disable_msi(pdev);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005066 if (err != -EOPNOTSUPP)
5067 goto err_out_free_netdev;
5068 }
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005069 }
5070
Stanislaw Gruszka731073b2014-01-25 11:34:54 +01005071 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5072
Stephen Hemminger793b8832005-09-14 16:06:14 -07005073 err = register_netdev(dev);
5074 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005075 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005076 goto err_out_free_netdev;
5077 }
5078
Brandon Philips33cb7d32009-10-29 13:58:07 +00005079 netif_carrier_off(dev);
5080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005081 sky2_show_addr(dev);
5082
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005083 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005084 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005085 if (!dev1) {
5086 err = -ENOMEM;
5087 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00005088 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005089
5090 err = register_netdev(dev1);
5091 if (err) {
5092 dev_err(&pdev->dev, "cannot register second net device\n");
5093 goto err_out_free_dev1;
5094 }
5095
5096 err = sky2_setup_irq(hw, hw->irq_name);
5097 if (err)
5098 goto err_out_unregister_dev1;
5099
5100 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005101 }
5102
Kees Cooke99e88a2017-10-16 14:43:17 -07005103 timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08005104 INIT_WORK(&hw->restart_work, sky2_restart);
5105
Stephen Hemminger793b8832005-09-14 16:06:14 -07005106 pci_set_drvdata(pdev, hw);
Kai-Heng Feng1765f5d2019-02-19 23:45:29 +08005107 pdev->d3_delay = 300;
Stephen Hemminger793b8832005-09-14 16:06:14 -07005108
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005109 return 0;
5110
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005111err_out_unregister_dev1:
5112 unregister_netdev(dev1);
5113err_out_free_dev1:
5114 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005115err_out_unregister:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005116 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005117err_out_free_netdev:
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005118 if (hw->flags & SKY2_HW_USE_MSI)
5119 pci_disable_msi(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005120 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005121err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00005122 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5123 hw->st_le, hw->st_dma);
5124err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005125 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005126err_out_iounmap:
5127 iounmap(hw->regs);
5128err_out_free_hw:
5129 kfree(hw);
5130err_out_free_regions:
5131 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005132err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005133 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005134err_out:
5135 return err;
5136}
5137
Bill Pemberton853e3f42012-12-03 09:23:14 -05005138static void sky2_remove(struct pci_dev *pdev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005139{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005140 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005141 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005142
Stephen Hemminger793b8832005-09-14 16:06:14 -07005143 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005144 return;
5145
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005146 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005147 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005148
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005149 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005150 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005151
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005152 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005153 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005154
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005155 sky2_power_aux(hw);
5156
Stephen Hemminger793b8832005-09-14 16:06:14 -07005157 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005158 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005159
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005160 if (hw->ports > 1) {
5161 napi_disable(&hw->napi);
5162 free_irq(pdev->irq, hw);
5163 }
5164
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005165 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005166 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005167 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5168 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005169 pci_release_regions(pdev);
5170 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005171
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005172 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005173 free_netdev(hw->dev[i]);
5174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005175 iounmap(hw->regs);
5176 kfree(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005177}
5178
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005179static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005180{
Chuhong Yuan7bdb9232019-07-24 19:26:34 +08005181 struct sky2_hw *hw = dev_get_drvdata(dev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005182 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005183
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005184 if (!hw)
5185 return 0;
5186
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005187 del_timer_sync(&hw->watchdog_timer);
5188 cancel_work_sync(&hw->restart_work);
5189
Stephen Hemminger19720732009-08-14 05:15:16 +00005190 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005191
5192 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005193 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005194 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005195 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005196
Stephen Hemmingere3173832007-02-06 10:45:39 -08005197 if (sky2->wol)
5198 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005199 }
5200
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005201 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005202 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005203
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005204 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005205}
5206
Michel Lespinasse94252762011-03-06 16:14:50 +00005207#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005208static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005209{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005210 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005211 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005212 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005213
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005214 if (!hw)
5215 return 0;
5216
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005217 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005218 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5219 if (err) {
5220 dev_err(&pdev->dev, "PCI write config failed\n");
5221 goto out;
5222 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005223
Mike McCormack3403aca2010-05-13 06:12:52 +00005224 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005225 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005226 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005227 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005229 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005230out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005231
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005232 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005233 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005234 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005235}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005236
5237static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5238#define SKY2_PM_OPS (&sky2_pm_ops)
5239
5240#else
5241
5242#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005243#endif
5244
Stephen Hemmingere3173832007-02-06 10:45:39 -08005245static void sky2_shutdown(struct pci_dev *pdev)
5246{
Jeremy Linton06ba3b22016-11-17 09:14:25 -06005247 struct sky2_hw *hw = pci_get_drvdata(pdev);
5248 int port;
5249
5250 for (port = 0; port < hw->ports; port++) {
5251 struct net_device *ndev = hw->dev[port];
5252
5253 rtnl_lock();
5254 if (netif_running(ndev)) {
5255 dev_close(ndev);
5256 netif_device_detach(ndev);
5257 }
5258 rtnl_unlock();
5259 }
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005260 sky2_suspend(&pdev->dev);
5261 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5262 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005263}
5264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005265static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005266 .name = DRV_NAME,
5267 .id_table = sky2_id_table,
5268 .probe = sky2_probe,
Bill Pemberton853e3f42012-12-03 09:23:14 -05005269 .remove = sky2_remove,
Stephen Hemmingere3173832007-02-06 10:45:39 -08005270 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005271 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005272};
5273
5274static int __init sky2_init_module(void)
5275{
Joe Perchesada1db52010-02-17 15:01:59 +00005276 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005277
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005278 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005279 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005280}
5281
5282static void __exit sky2_cleanup_module(void)
5283{
5284 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005285 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005286}
5287
5288module_init(sky2_init_module);
5289module_exit(sky2_cleanup_module);
5290
5291MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005292MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005293MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005294MODULE_VERSION(DRV_VERSION);