blob: 8a87e16e732f93702c1acaaffe1fc685636b7b42 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerac9581542009-10-29 06:37:10 +000053#define DRV_VERSION "1.26"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144 { 0 }
145};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147MODULE_DEVICE_TABLE(pci, sky2_id_table);
148
149/* Avoid conditionals by using array */
150static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
151static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700152static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100154static void sky2_set_multicast(struct net_device *dev);
155
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800156/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800166 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
167 if (ctrl == 0xffff)
168 goto io_error;
169
170 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172
173 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179io_error:
180 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
181 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185{
186 int i;
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
190
191 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800192 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
193 if (ctrl == 0xffff)
194 goto io_error;
195
196 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800197 *val = gma_read16(hw, port, GM_SMI_DATA);
198 return 0;
199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206io_error:
207 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
208 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209}
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212{
213 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700216}
217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218
219static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* switch power to VCC (WA for VAUX problem) */
222 sky2_write8(hw, B0_POWER_CTRL,
223 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* disable Core Clock Division, */
226 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
229 /* enable bits are inverted */
230 sky2_write8(hw, B2_Y2_CLK_GATE,
231 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
232 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
233 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
234 else
235 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700237 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 15..12 and 8 */
244 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 28 & 27 */
249 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000254 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
255
Stephen Hemminger8f709202007-06-04 17:23:25 -0700256 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
257 reg = sky2_read32(hw, B2_GP_IO);
258 reg |= GLB_GPIO_STAT_RACE_DIS;
259 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700260
261 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000263
264 /* Turn on "driver loaded" LED */
265 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268static void sky2_power_aux(struct sky2_hw *hw)
269{
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 else
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000279 /* switch power to VAUX if supported and PME from D3cold */
280 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
281 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800282 sky2_write8(hw, B0_POWER_CTRL,
283 (PC_VAUX_ENA | PC_VCC_ENA |
284 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000285
286 /* turn off "driver loaded LED" */
287 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700288}
289
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700290static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291{
292 u16 reg;
293
294 /* disable all GMAC IRQ's */
295 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
298 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
299 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
300 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
301
302 reg = gma_read16(hw, port, GM_RX_CTRL);
303 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
304 gma_write16(hw, port, GM_RX_CTRL, reg);
305}
306
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307/* flow control to advertise bits */
308static const u16 copper_fc_adv[] = {
309 [FC_NONE] = 0,
310 [FC_TX] = PHY_M_AN_ASP,
311 [FC_RX] = PHY_M_AN_PC,
312 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
313};
314
315/* flow control to advertise bits when using 1000BaseX */
316static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318 [FC_TX] = PHY_M_P_ASYM_MD_X,
319 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700320 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700321};
322
323/* flow control to GMA disable bits */
324static const u16 gm_fc_disable[] = {
325 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
326 [FC_TX] = GM_GPCR_FC_RX_DIS,
327 [FC_RX] = GM_GPCR_FC_TX_DIS,
328 [FC_BOTH] = 0,
329};
330
331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
333{
334 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700335 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700337 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700338 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
340
341 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700342 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
344
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
349 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700350 /* set master & slave downshift counter to 1x */
351 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352
353 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
354 }
355
356 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700358 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 /* enable automatic crossover */
360 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700361
362 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
363 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
364 u16 spec;
365
366 /* Enable Class A driver for FE+ A0 */
367 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
368 spec |= PHY_M_FESC_SEL_CL_A;
369 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
370 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 } else {
372 /* disable energy detect */
373 ctrl &= ~PHY_M_PC_EN_DET_MSK;
374
375 /* enable automatic crossover */
376 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
377
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000379 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
380 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700381 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 ctrl &= ~PHY_M_PC_DSC_MSK;
383 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
384 }
385 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 } else {
387 /* workaround for deviation #4.88 (CRC errors) */
388 /* disable Automatic Crossover */
389
390 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700391 }
392
393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
395 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700396 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
398
399 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
400 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
401 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
402 ctrl &= ~PHY_M_MAC_MD_MSK;
403 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
405
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 /* select page 1 to access Fiber registers */
408 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700409
410 /* for SFP-module set SIGDET polarity to low */
411 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
412 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700413 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700415
416 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 }
418
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700419 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420 ct1000 = 0;
421 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700422 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700424 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700425 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 if (sky2->advertising & ADVERTISED_1000baseT_Full)
427 ct1000 |= PHY_M_1000C_AFD;
428 if (sky2->advertising & ADVERTISED_1000baseT_Half)
429 ct1000 |= PHY_M_1000C_AHD;
430 if (sky2->advertising & ADVERTISED_100baseT_Full)
431 adv |= PHY_M_AN_100_FD;
432 if (sky2->advertising & ADVERTISED_100baseT_Half)
433 adv |= PHY_M_AN_100_HD;
434 if (sky2->advertising & ADVERTISED_10baseT_Full)
435 adv |= PHY_M_AN_10_FD;
436 if (sky2->advertising & ADVERTISED_10baseT_Half)
437 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700438
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700439 } else { /* special defines for FIBER (88E1040S only) */
440 if (sky2->advertising & ADVERTISED_1000baseT_Full)
441 adv |= PHY_M_AN_1000X_AFD;
442 if (sky2->advertising & ADVERTISED_1000baseT_Half)
443 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700444 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* Restart Auto-negotiation */
447 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 } else {
449 /* forced speed/duplex settings */
450 ct1000 = PHY_M_1000C_MSE;
451
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700452 /* Disable auto update for duplex flow control and duplex */
453 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 switch (sky2->speed) {
456 case SPEED_1000:
457 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 case SPEED_100:
461 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 if (sky2->duplex == DUPLEX_FULL) {
467 reg |= GM_GPCR_DUP_FULL;
468 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 } else if (sky2->speed < SPEED_1000)
470 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700471 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700473 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
474 if (sky2_is_copper(hw))
475 adv |= copper_fc_adv[sky2->flow_mode];
476 else
477 adv |= fiber_fc_adv[sky2->flow_mode];
478 } else {
479 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481
482 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700483 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700484 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
485 else
486 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487 }
488
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700489 gma_write16(hw, port, GM_GP_CTRL, reg);
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
493
494 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
495 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
496
497 /* Setup Phy LED's */
498 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
499 ledover = 0;
500
501 switch (hw->chip_id) {
502 case CHIP_ID_YUKON_FE:
503 /* on 88E3082 these bits are at 11..9 (shifted left) */
504 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
505
506 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
507
508 /* delete ACT LED control bits */
509 ctrl &= ~PHY_M_FELP_LED1_MSK;
510 /* change ACT LED control to blink mode */
511 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
513 break;
514
Stephen Hemminger05745c42007-09-19 15:36:45 -0700515 case CHIP_ID_YUKON_FE_P:
516 /* Enable Link Partner Next Page */
517 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
518 ctrl |= PHY_M_PC_ENA_LIP_NP;
519
520 /* disable Energy Detect and enable scrambler */
521 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
523
524 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
525 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
526 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
527 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
528
529 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
530 break;
531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534
535 /* select page 3 to access LED control register */
536 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
537
538 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700539 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
540 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
541 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
542 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
543 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* set Polarity Control register */
546 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700547 (PHY_M_POLC_LS1_P_MIX(4) |
548 PHY_M_POLC_IS0_P_MIX(4) |
549 PHY_M_POLC_LOS_CTRL(2) |
550 PHY_M_POLC_INIT_CTRL(2) |
551 PHY_M_POLC_STA1_CTRL(2) |
552 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553
554 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700555 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800557
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800559 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800560 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700561 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
562
563 /* select page 3 to access LED control register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
565
566 /* set LED Function Control register */
567 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
568 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
569 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
570 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
571 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
572
573 /* set Blink Rate in LED Timer Control Register */
574 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
575 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
576 /* restore page register */
577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
578 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
580 default:
581 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
582 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800585 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 }
587
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700588 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
591
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800592 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700593 gm_phy_write(hw, port, 0x18, 0xaa99);
594 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700595
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700596 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
597 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
598 gm_phy_write(hw, port, 0x18, 0xa204);
599 gm_phy_write(hw, port, 0x17, 0x2002);
600 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601
602 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700603 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700604 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
605 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
606 /* apply workaround for integrated resistors calibration */
607 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
608 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000609 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
610 /* apply fixes in PHY AFE */
611 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
612
613 /* apply RDAC termination workaround */
614 gm_phy_write(hw, port, 24, 0x2800);
615 gm_phy_write(hw, port, 23, 0x2001);
616
617 /* set page register back to 0 */
618 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700619 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
620 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700621 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800622 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
623
Joe Perches8e95a202009-12-03 07:58:21 +0000624 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
625 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800627 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800628 }
629
630 if (ledover)
631 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700634
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700635 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700636 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700637 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
638 else
639 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
640}
641
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700642static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
643static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
644
645static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700646{
647 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700648
stephen hemmingera40ccc62010-01-24 18:46:06 +0000649 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800650 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700651 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700652
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700653 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700654 reg1 |= coma_mode[port];
655
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800656 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000657 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800658 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700659
660 if (hw->chip_id == CHIP_ID_YUKON_FE)
661 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
662 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
663 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700664}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700665
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700666static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
667{
668 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700669 u16 ctrl;
670
671 /* release GPHY Control reset */
672 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
673
674 /* release GMAC reset */
675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
676
677 if (hw->flags & SKY2_HW_NEWER_PHY) {
678 /* select page 2 to access MAC control register */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
680
681 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
682 /* allow GMII Power Down */
683 ctrl &= ~PHY_M_MAC_GMIF_PUP;
684 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
685
686 /* set page register back to 0 */
687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
688 }
689
690 /* setup General Purpose Control Register */
691 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700692 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
693 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
694 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695
696 if (hw->chip_id != CHIP_ID_YUKON_EC) {
697 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200698 /* select page 2 to access MAC control register */
699 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700700
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200701 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700702 /* enable Power Down */
703 ctrl |= PHY_M_PC_POW_D_ENA;
704 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200705
706 /* set page register back to 0 */
707 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700708 }
709
710 /* set IEEE compatible Power Down Mode (dev. #4.99) */
711 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
712 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700713
stephen hemmingera40ccc62010-01-24 18:46:06 +0000714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700715 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700716 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700719}
720
Stephen Hemminger1b537562005-12-20 15:08:07 -0800721/* Force a renegotiation */
722static void sky2_phy_reinit(struct sky2_port *sky2)
723{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800724 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800725 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800726 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800727}
728
Stephen Hemmingere3173832007-02-06 10:45:39 -0800729/* Put device in state to listen for Wake On Lan */
730static void sky2_wol_init(struct sky2_port *sky2)
731{
732 struct sky2_hw *hw = sky2->hw;
733 unsigned port = sky2->port;
734 enum flow_control save_mode;
735 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800736
737 /* Bring hardware out of reset */
738 sky2_write16(hw, B0_CTST, CS_RST_CLR);
739 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
740
741 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
742 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
743
744 /* Force to 10/100
745 * sky2_reset will re-enable on resume
746 */
747 save_mode = sky2->flow_mode;
748 ctrl = sky2->advertising;
749
750 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
751 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700752
753 spin_lock_bh(&sky2->phy_lock);
754 sky2_phy_power_up(hw, port);
755 sky2_phy_init(hw, port);
756 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800757
758 sky2->flow_mode = save_mode;
759 sky2->advertising = ctrl;
760
761 /* Set GMAC to no flow control and auto update for speed/duplex */
762 gma_write16(hw, port, GM_GP_CTRL,
763 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
764 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
765
766 /* Set WOL address */
767 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
768 sky2->netdev->dev_addr, ETH_ALEN);
769
770 /* Turn on appropriate WOL control bits */
771 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
772 ctrl = 0;
773 if (sky2->wol & WAKE_PHY)
774 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
775 else
776 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
777
778 if (sky2->wol & WAKE_MAGIC)
779 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
780 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700781 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800782
783 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
784 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
785
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000786 /* Disable PiG firmware */
787 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
788
Stephen Hemmingere3173832007-02-06 10:45:39 -0800789 /* block receiver */
790 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800791}
792
Stephen Hemminger69161612007-06-04 17:23:26 -0700793static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
794{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700795 struct net_device *dev = hw->dev[port];
796
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800797 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
798 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000799 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000801 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
802 } else if (dev->mtu > ETH_DATA_LEN) {
803 /* set Tx GMAC FIFO Almost Empty Threshold */
804 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
805 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700806
stephen hemminger44dde562010-02-12 06:58:01 +0000807 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
808 } else
809 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700810}
811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
813{
814 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
815 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100816 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817 int i;
818 const u8 *addr = hw->dev[port]->dev_addr;
819
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700820 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
821 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822
823 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
824
Stephen Hemminger793b8832005-09-14 16:06:14 -0700825 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826 /* WA DEV_472 -- looks like crossed wires on port 2 */
827 /* clear GMAC 1 Control reset */
828 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
829 do {
830 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
831 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
832 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
833 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
834 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
835 }
836
Stephen Hemminger793b8832005-09-14 16:06:14 -0700837 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700839 /* Enable Transmit FIFO Underrun */
840 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
841
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800842 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700843 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800845 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846
847 /* MIB clear */
848 reg = gma_read16(hw, port, GM_PHY_ADDR);
849 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
850
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700851 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
852 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700853 gma_write16(hw, port, GM_PHY_ADDR, reg);
854
855 /* transmit control */
856 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
857
858 /* receive control reg: unicast + multicast + no FCS */
859 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700860 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700861
862 /* transmit flow control */
863 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
864
865 /* transmit parameter */
866 gma_write16(hw, port, GM_TX_PARAM,
867 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
868 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
869 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
870 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
871
872 /* serial mode register */
873 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700874 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700876 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 reg |= GM_SMOD_JUMBO_ENA;
878
879 gma_write16(hw, port, GM_SERIAL_MODE, reg);
880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881 /* virtual address for data */
882 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
883
Stephen Hemminger793b8832005-09-14 16:06:14 -0700884 /* physical address: used for pause frames */
885 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
886
887 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
889 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
890 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
891
892 /* Configure Rx MAC FIFO */
893 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100894 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700895 if (hw->chip_id == CHIP_ID_YUKON_EX ||
896 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100897 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700898
Al Viro25cccec2007-07-20 16:07:33 +0100899 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800901 if (hw->chip_id == CHIP_ID_YUKON_XL) {
902 /* Hardware errata - clear flush mask */
903 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
904 } else {
905 /* Flush Rx MAC FIFO on any flow control or error */
906 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
907 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800909 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700910 reg = RX_GMF_FL_THR_DEF + 1;
911 /* Another magic mystery workaround from sk98lin */
912 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
913 hw->chip_rev == CHIP_REV_YU_FE2_A0)
914 reg = 0x178;
915 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
917 /* Configure Tx MAC FIFO */
918 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
919 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800920
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700921 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800922 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000923 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000924 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
925 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000926 reg = 1568 / 8;
927 else
928 reg = 1024 / 8;
929 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
930 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -0700931
Stephen Hemminger69161612007-06-04 17:23:26 -0700932 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800933 }
934
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800935 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
936 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
937 /* disable dynamic watermark */
938 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
939 reg &= ~TX_DYN_WM_ENA;
940 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
941 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942}
943
Stephen Hemminger67712902006-12-04 15:53:45 -0800944/* Assign Ram Buffer allocation to queue */
945static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946{
Stephen Hemminger67712902006-12-04 15:53:45 -0800947 u32 end;
948
949 /* convert from K bytes to qwords used for hw register */
950 start *= 1024/8;
951 space *= 1024/8;
952 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
955 sky2_write32(hw, RB_ADDR(q, RB_START), start);
956 sky2_write32(hw, RB_ADDR(q, RB_END), end);
957 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
958 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
959
960 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800961 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800963 /* On receive queue's set the thresholds
964 * give receiver priority when > 3/4 full
965 * send pause when down to 2K
966 */
967 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
968 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700969
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800970 tp = space - 2048/8;
971 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
972 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 } else {
974 /* Enable store & forward on Tx queue's because
975 * Tx FIFO is only 1K on Yukon
976 */
977 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
978 }
979
980 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700981 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982}
983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800985static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986{
987 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
988 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
989 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800990 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991}
992
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993/* Setup prefetch unit registers. This is the interface between
994 * hardware and driver list elements
995 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800996static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000997 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1000 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001001 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1002 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1004 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005
1006 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007}
1008
Mike McCormack9b289c32009-08-14 05:15:12 +00001009static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010{
Mike McCormack9b289c32009-08-14 05:15:12 +00001011 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001013 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001014 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015 return le;
1016}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001018static void tx_init(struct sky2_port *sky2)
1019{
1020 struct sky2_tx_le *le;
1021
1022 sky2->tx_prod = sky2->tx_cons = 0;
1023 sky2->tx_tcpsum = 0;
1024 sky2->tx_last_mss = 0;
1025
Mike McCormack9b289c32009-08-14 05:15:12 +00001026 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001027 le->addr = 0;
1028 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001029 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001030}
1031
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001032/* Update chip's next pointer */
1033static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001035 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001036 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001037 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1038
1039 /* Synchronize I/O on since next processor may write to tail */
1040 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041}
1042
Stephen Hemminger793b8832005-09-14 16:06:14 -07001043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1045{
1046 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001047 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001048 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 return le;
1050}
1051
Stephen Hemminger14d02632006-09-26 11:57:43 -07001052/* Build description to hardware for one receive segment */
1053static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1054 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055{
1056 struct sky2_rx_le *le;
1057
Stephen Hemminger86c68872008-01-10 16:14:12 -08001058 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001060 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061 le->opcode = OP_ADDR64 | HW_OWNER;
1062 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001065 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001066 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001067 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068}
1069
Stephen Hemminger14d02632006-09-26 11:57:43 -07001070/* Build description to hardware for one possibly fragmented skb */
1071static void sky2_rx_submit(struct sky2_port *sky2,
1072 const struct rx_ring_info *re)
1073{
1074 int i;
1075
1076 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1077
1078 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1079 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1080}
1081
1082
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001083static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001084 unsigned size)
1085{
1086 struct sk_buff *skb = re->skb;
1087 int i;
1088
1089 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001090 if (pci_dma_mapping_error(pdev, re->data_addr))
1091 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001092
Stephen Hemminger14d02632006-09-26 11:57:43 -07001093 pci_unmap_len_set(re, data_size, size);
1094
stephen hemminger3fbd9182010-02-01 13:45:41 +00001095 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1096 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1097
1098 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1099 frag->page_offset,
1100 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001102
1103 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1104 goto map_page_error;
1105 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001106 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001107
1108map_page_error:
1109 while (--i >= 0) {
1110 pci_unmap_page(pdev, re->frag_addr[i],
1111 skb_shinfo(skb)->frags[i].size,
1112 PCI_DMA_FROMDEVICE);
1113 }
1114
1115 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1116 PCI_DMA_FROMDEVICE);
1117
1118mapping_error:
1119 if (net_ratelimit())
1120 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1121 skb->dev->name);
1122 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001123}
1124
1125static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1126{
1127 struct sk_buff *skb = re->skb;
1128 int i;
1129
1130 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1131 PCI_DMA_FROMDEVICE);
1132
1133 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1134 pci_unmap_page(pdev, re->frag_addr[i],
1135 skb_shinfo(skb)->frags[i].size,
1136 PCI_DMA_FROMDEVICE);
1137}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001139/* Tell chip where to start receive checksum.
1140 * Actually has two checksums, but set both same to avoid possible byte
1141 * order problems.
1142 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001143static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001145 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001146
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001147 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1148 le->ctrl = 0;
1149 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001150
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001151 sky2_write32(sky2->hw,
1152 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001153 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1154 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001155}
1156
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001157/*
1158 * The RX Stop command will not work for Yukon-2 if the BMU does not
1159 * reach the end of packet and since we can't make sure that we have
1160 * incoming data, we must reset the BMU while it is not doing a DMA
1161 * transfer. Since it is possible that the RX path is still active,
1162 * the RX RAM buffer will be stopped first, so any possible incoming
1163 * data will not trigger a DMA. After the RAM buffer is stopped, the
1164 * BMU is polled until any DMA in progress is ended and only then it
1165 * will be reset.
1166 */
1167static void sky2_rx_stop(struct sky2_port *sky2)
1168{
1169 struct sky2_hw *hw = sky2->hw;
1170 unsigned rxq = rxqaddr[sky2->port];
1171 int i;
1172
1173 /* disable the RAM Buffer receive queue */
1174 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1175
1176 for (i = 0; i < 0xffff; i++)
1177 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1178 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1179 goto stopped;
1180
1181 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1182 sky2->netdev->name);
1183stopped:
1184 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1185
1186 /* reset the Rx prefetch unit */
1187 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001188 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001189}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001190
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001191/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192static void sky2_rx_clean(struct sky2_port *sky2)
1193{
1194 unsigned i;
1195
1196 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001197 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001198 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199
1200 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001201 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202 kfree_skb(re->skb);
1203 re->skb = NULL;
1204 }
1205 }
1206}
1207
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001208/* Basic MII support */
1209static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1210{
1211 struct mii_ioctl_data *data = if_mii(ifr);
1212 struct sky2_port *sky2 = netdev_priv(dev);
1213 struct sky2_hw *hw = sky2->hw;
1214 int err = -EOPNOTSUPP;
1215
1216 if (!netif_running(dev))
1217 return -ENODEV; /* Phy still in reset */
1218
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001219 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001220 case SIOCGMIIPHY:
1221 data->phy_id = PHY_ADDR_MARV;
1222
1223 /* fallthru */
1224 case SIOCGMIIREG: {
1225 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001226
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001227 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001228 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001229 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001230
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001231 data->val_out = val;
1232 break;
1233 }
1234
1235 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001236 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001237 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1238 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001239 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001240 break;
1241 }
1242 return err;
1243}
1244
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001245#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001246static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001247{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001248 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001249 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1250 RX_VLAN_STRIP_ON);
1251 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1252 TX_VLAN_TAG_ON);
1253 } else {
1254 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1255 RX_VLAN_STRIP_OFF);
1256 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1257 TX_VLAN_TAG_OFF);
1258 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001259}
1260
1261static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1262{
1263 struct sky2_port *sky2 = netdev_priv(dev);
1264 struct sky2_hw *hw = sky2->hw;
1265 u16 port = sky2->port;
1266
1267 netif_tx_lock_bh(dev);
1268 napi_disable(&hw->napi);
1269
1270 sky2->vlgrp = grp;
1271 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001272
David S. Millerd1d08d12008-01-07 20:53:33 -08001273 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001274 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001275 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001276}
1277#endif
1278
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001279/* Amount of required worst case padding in rx buffer */
1280static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1281{
1282 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1283}
1284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001285/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001286 * Allocate an skb for receiving. If the MTU is large enough
1287 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001288 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001289static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001290{
1291 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001292 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001293
Stephen Hemminger724b6942009-08-18 15:17:10 +00001294 skb = netdev_alloc_skb(sky2->netdev,
1295 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001296 if (!skb)
1297 goto nomem;
1298
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001299 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001300 unsigned char *start;
1301 /*
1302 * Workaround for a bug in FIFO that cause hang
1303 * if the FIFO if the receive buffer is not 64 byte aligned.
1304 * The buffer returned from netdev_alloc_skb is
1305 * aligned except if slab debugging is enabled.
1306 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001307 start = PTR_ALIGN(skb->data, 8);
1308 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001309 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001310 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001311
1312 for (i = 0; i < sky2->rx_nfrags; i++) {
1313 struct page *page = alloc_page(GFP_ATOMIC);
1314
1315 if (!page)
1316 goto free_partial;
1317 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001318 }
1319
1320 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001321free_partial:
1322 kfree_skb(skb);
1323nomem:
1324 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001325}
1326
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001327static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1328{
1329 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1330}
1331
Stephen Hemminger82788c72006-01-17 13:43:10 -08001332/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001334 * Normal case this ends up creating one list element for skb
1335 * in the receive ring. Worst case if using large MTU and each
1336 * allocation falls on a different 64 bit region, that results
1337 * in 6 list elements per ring entry.
1338 * One element is used for checksum enable/disable, and one
1339 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001341static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001343 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001344 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001345 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001346 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001348 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001349 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001350
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001351 /* On PCI express lowering the watermark gives better performance */
1352 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1353 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1354
1355 /* These chips have no ram buffer?
1356 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001357 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Joe Perches8e95a202009-12-03 07:58:21 +00001358 (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
1359 hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001360 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001361
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001362 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1363
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001364 if (!(hw->flags & SKY2_HW_NEW_LE))
1365 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366
Stephen Hemminger14d02632006-09-26 11:57:43 -07001367 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001368 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369
1370 /* Stopping point for hardware truncation */
1371 thresh = (size - 8) / sizeof(u32);
1372
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001373 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001374 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1375
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001376 /* Compute residue after pages */
1377 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001378
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001379 /* Optimize to handle small packets and headers */
1380 if (size < copybreak)
1381 size = copybreak;
1382 if (size < ETH_HLEN)
1383 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001384
Stephen Hemminger14d02632006-09-26 11:57:43 -07001385 sky2->rx_data_size = size;
1386
1387 /* Fill Rx ring */
1388 for (i = 0; i < sky2->rx_pending; i++) {
1389 re = sky2->rx_ring + i;
1390
1391 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001392 if (!re->skb)
1393 goto nomem;
1394
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001395 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1396 dev_kfree_skb(re->skb);
1397 re->skb = NULL;
1398 goto nomem;
1399 }
1400
Stephen Hemminger14d02632006-09-26 11:57:43 -07001401 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402 }
1403
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001404 /*
1405 * The receiver hangs if it receives frames larger than the
1406 * packet buffer. As a workaround, truncate oversize frames, but
1407 * the register is limited to 9 bits, so if you do frames > 2052
1408 * you better get the MTU right!
1409 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001410 if (thresh > 0x1ff)
1411 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1412 else {
1413 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1414 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1415 }
1416
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001417 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001418 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001419
1420 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1421 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1422 /*
1423 * Disable flushing of non ASF packets;
1424 * must be done after initializing the BMUs;
1425 * drivers without ASF support should do this too, otherwise
1426 * it may happen that they cannot run on ASF devices;
1427 * remember that the MAC FIFO isn't reset during initialization.
1428 */
1429 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1430 }
1431
1432 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1433 /* Enable RX Home Address & Routing Header checksum fix */
1434 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1435 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1436
1437 /* Enable TX Home Address & Routing Header checksum fix */
1438 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1439 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1440 }
1441
1442
1443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001444 return 0;
1445nomem:
1446 sky2_rx_clean(sky2);
1447 return -ENOMEM;
1448}
1449
Mike McCormack90bbebb2009-09-01 03:21:35 +00001450static int sky2_alloc_buffers(struct sky2_port *sky2)
1451{
1452 struct sky2_hw *hw = sky2->hw;
1453
1454 /* must be power of 2 */
1455 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1456 sky2->tx_ring_size *
1457 sizeof(struct sky2_tx_le),
1458 &sky2->tx_le_map);
1459 if (!sky2->tx_le)
1460 goto nomem;
1461
1462 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1463 GFP_KERNEL);
1464 if (!sky2->tx_ring)
1465 goto nomem;
1466
1467 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1468 &sky2->rx_le_map);
1469 if (!sky2->rx_le)
1470 goto nomem;
1471 memset(sky2->rx_le, 0, RX_LE_BYTES);
1472
1473 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1474 GFP_KERNEL);
1475 if (!sky2->rx_ring)
1476 goto nomem;
1477
1478 return 0;
1479nomem:
1480 return -ENOMEM;
1481}
1482
1483static void sky2_free_buffers(struct sky2_port *sky2)
1484{
1485 struct sky2_hw *hw = sky2->hw;
1486
1487 if (sky2->rx_le) {
1488 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1489 sky2->rx_le, sky2->rx_le_map);
1490 sky2->rx_le = NULL;
1491 }
1492 if (sky2->tx_le) {
1493 pci_free_consistent(hw->pdev,
1494 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1495 sky2->tx_le, sky2->tx_le_map);
1496 sky2->tx_le = NULL;
1497 }
1498 kfree(sky2->tx_ring);
1499 kfree(sky2->rx_ring);
1500
1501 sky2->tx_ring = NULL;
1502 sky2->rx_ring = NULL;
1503}
1504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001505/* Bring up network interface. */
1506static int sky2_up(struct net_device *dev)
1507{
1508 struct sky2_port *sky2 = netdev_priv(dev);
1509 struct sky2_hw *hw = sky2->hw;
1510 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001511 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001512 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001513 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001515 /*
1516 * On dual port PCI-X card, there is an problem where status
1517 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001518 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001519 if (otherdev && netif_running(otherdev) &&
1520 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001521 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001522
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001523 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001524 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001525 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1526
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001527 }
1528
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001529 netif_carrier_off(dev);
1530
Mike McCormack90bbebb2009-09-01 03:21:35 +00001531 err = sky2_alloc_buffers(sky2);
1532 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001534
1535 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537 sky2_mac_init(hw, port);
1538
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001539 /* Register is number of 4K blocks on internal RAM buffer. */
1540 ramsize = sky2_read8(hw, B2_E_0) * 4;
1541 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001542 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001544 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001545 if (ramsize < 16)
1546 rxspace = ramsize / 2;
1547 else
1548 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001549
Stephen Hemminger67712902006-12-04 15:53:45 -08001550 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1551 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1552
1553 /* Make sure SyncQ is disabled */
1554 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1555 RB_RST_SET);
1556 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001557
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001558 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001559
Stephen Hemminger69161612007-06-04 17:23:26 -07001560 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1561 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1562 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1563
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001564 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001565 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1566 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001567 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001568
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001570 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001572#ifdef SKY2_VLAN_TAG_USED
1573 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1574#endif
1575
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001576 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001577 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001578 goto err_out;
1579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001580 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001581 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001582 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001583 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001584 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001585
Alexey Dobriyana11da892009-01-30 13:45:31 -08001586 if (netif_msg_ifup(sky2))
1587 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 return 0;
1590
1591err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001592 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 return err;
1594}
1595
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001597static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001599 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600}
1601
1602/* Number of list elements available for next tx */
1603static inline int tx_avail(const struct sky2_port *sky2)
1604{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001605 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606}
1607
1608/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001609static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001610{
1611 unsigned count;
1612
Stephen Hemminger07e31632009-09-14 06:12:55 +00001613 count = (skb_shinfo(skb)->nr_frags + 1)
1614 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001615
Herbert Xu89114af2006-07-08 13:34:32 -07001616 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001617 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001618 else if (sizeof(dma_addr_t) == sizeof(u32))
1619 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620
Patrick McHardy84fa7932006-08-29 16:44:56 -07001621 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001622 ++count;
1623
1624 return count;
1625}
1626
stephen hemmingerf6815072010-02-01 13:41:47 +00001627static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001628{
1629 if (re->flags & TX_MAP_SINGLE)
1630 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1631 pci_unmap_len(re, maplen),
1632 PCI_DMA_TODEVICE);
1633 else if (re->flags & TX_MAP_PAGE)
1634 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1635 pci_unmap_len(re, maplen),
1636 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001637 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001638}
1639
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 * Put one packet in ring for transmit.
1642 * A single packet can generate multiple list elements, and
1643 * the number of ring elements will probably be less than the number
1644 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001646static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1647 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648{
1649 struct sky2_port *sky2 = netdev_priv(dev);
1650 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001651 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001652 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001653 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001655 u32 upper;
1656 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657 u16 mss;
1658 u8 ctrl;
1659
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001660 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1661 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663 len = skb_headlen(skb);
1664 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001666 if (pci_dma_mapping_error(hw->pdev, mapping))
1667 goto mapping_error;
1668
Mike McCormack9b289c32009-08-14 05:15:12 +00001669 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001670 if (unlikely(netif_msg_tx_queued(sky2)))
1671 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001672 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001673
Stephen Hemminger86c68872008-01-10 16:14:12 -08001674 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001675 upper = upper_32_bits(mapping);
1676 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001677 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001678 le->addr = cpu_to_le32(upper);
1679 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001680 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001681 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682
1683 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001684 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001685 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001686
1687 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001688 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689
Stephen Hemminger69161612007-06-04 17:23:26 -07001690 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001691 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001692 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001693
1694 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001695 le->opcode = OP_MSS | HW_OWNER;
1696 else
1697 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001698 sky2->tx_last_mss = mss;
1699 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 }
1701
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001703#ifdef SKY2_VLAN_TAG_USED
1704 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1705 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1706 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001707 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001708 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001709 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001710 } else
1711 le->opcode |= OP_VLAN;
1712 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1713 ctrl |= INS_VLAN;
1714 }
1715#endif
1716
1717 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001718 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001719 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001720 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001721 ctrl |= CALSUM; /* auto checksum */
1722 else {
1723 const unsigned offset = skb_transport_offset(skb);
1724 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001725
Stephen Hemminger69161612007-06-04 17:23:26 -07001726 tcpsum = offset << 16; /* sum start */
1727 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728
Stephen Hemminger69161612007-06-04 17:23:26 -07001729 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1730 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1731 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
Stephen Hemminger69161612007-06-04 17:23:26 -07001733 if (tcpsum != sky2->tx_tcpsum) {
1734 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001735
Mike McCormack9b289c32009-08-14 05:15:12 +00001736 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001737 le->addr = cpu_to_le32(tcpsum);
1738 le->length = 0; /* initial checksum value */
1739 le->ctrl = 1; /* one packet */
1740 le->opcode = OP_TCPLISW | HW_OWNER;
1741 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001742 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743 }
1744
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001745 re = sky2->tx_ring + slot;
1746 re->flags = TX_MAP_SINGLE;
1747 pci_unmap_addr_set(re, mapaddr, mapping);
1748 pci_unmap_len_set(re, maplen, len);
1749
Mike McCormack9b289c32009-08-14 05:15:12 +00001750 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001751 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 le->length = cpu_to_le16(len);
1753 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001754 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756
1757 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001758 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759
1760 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1761 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001762
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001763 if (pci_dma_mapping_error(hw->pdev, mapping))
1764 goto mapping_unwind;
1765
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001766 upper = upper_32_bits(mapping);
1767 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001768 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001769 le->addr = cpu_to_le32(upper);
1770 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001772 }
1773
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001774 re = sky2->tx_ring + slot;
1775 re->flags = TX_MAP_PAGE;
1776 pci_unmap_addr_set(re, mapaddr, mapping);
1777 pci_unmap_len_set(re, maplen, frag->size);
1778
Mike McCormack9b289c32009-08-14 05:15:12 +00001779 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001780 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001781 le->length = cpu_to_le16(frag->size);
1782 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001783 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001785
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001786 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787 le->ctrl |= EOP;
1788
Mike McCormack9b289c32009-08-14 05:15:12 +00001789 sky2->tx_prod = slot;
1790
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001791 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1792 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001793
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001794 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001797
1798mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001799 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001800 re = sky2->tx_ring + i;
1801
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001802 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001803 }
1804
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001805mapping_error:
1806 if (net_ratelimit())
1807 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1808 dev_kfree_skb(skb);
1809 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810}
1811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001813 * Free ring elements from starting at tx_cons until "done"
1814 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001815 * NB:
1816 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001817 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001818 * 2. This may run in parallel start_xmit because the it only
1819 * looks at the tail of the queue of FIFO (tx_cons), not
1820 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001821 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001822static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001824 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001825 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001827 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001828
Stephen Hemminger291ea612006-09-26 11:57:41 -07001829 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001830 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001831 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001832 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001834 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001836 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001837 if (unlikely(netif_msg_tx_done(sky2)))
1838 printk(KERN_DEBUG "%s: tx done %u\n",
1839 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001840
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001841 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001842 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001843
stephen hemmingerf6815072010-02-01 13:41:47 +00001844 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001845 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001846
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001847 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001848 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001849 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001850
Stephen Hemminger291ea612006-09-26 11:57:41 -07001851 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001852 smp_mb();
1853
Jarek Poplawski9db2f1b2010-01-04 08:48:41 +00001854 /* Wake unless it's detached, and called e.g. from sky2_down() */
1855 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4 && netif_device_present(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857}
1858
Mike McCormack264bb4f2009-08-14 05:15:14 +00001859static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001860{
Mike McCormacka5109962009-08-14 05:15:13 +00001861 /* Disable Force Sync bit and Enable Alloc bit */
1862 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1863 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1864
1865 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1866 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1867 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1868
1869 /* Reset the PCI FIFO of the async Tx queue */
1870 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1871 BMU_RST_SET | BMU_FIFO_RST);
1872
1873 /* Reset the Tx prefetch units */
1874 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1875 PREF_UNIT_RST_SET);
1876
1877 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1878 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1879}
1880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881/* Network shutdown */
1882static int sky2_down(struct net_device *dev)
1883{
1884 struct sky2_port *sky2 = netdev_priv(dev);
1885 struct sky2_hw *hw = sky2->hw;
1886 unsigned port = sky2->port;
1887 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001888 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001889
Stephen Hemminger1b537562005-12-20 15:08:07 -08001890 /* Never really got started! */
1891 if (!sky2->tx_le)
1892 return 0;
1893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 if (netif_msg_ifdown(sky2))
1895 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1896
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001897 /* Force flow control off */
1898 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900 /* Stop transmitter */
1901 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1902 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1903
1904 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001905 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906
1907 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001908 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1910
1911 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1912
1913 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001914 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1915 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1917
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001919
Stephen Hemminger6c835042009-06-17 07:30:35 +00001920 /* Force any delayed status interrrupt and NAPI */
1921 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1922 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1923 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1924 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1925
Mike McCormacka947a392009-07-21 20:57:56 -07001926 sky2_rx_stop(sky2);
1927
1928 /* Disable port IRQ */
1929 imask = sky2_read32(hw, B0_IMSK);
1930 imask &= ~portirq_msk[port];
1931 sky2_write32(hw, B0_IMSK, imask);
1932 sky2_read32(hw, B0_IMSK);
1933
Stephen Hemminger6c835042009-06-17 07:30:35 +00001934 synchronize_irq(hw->pdev->irq);
1935 napi_synchronize(&hw->napi);
1936
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001937 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001938 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001939 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001940
Mike McCormack264bb4f2009-08-14 05:15:14 +00001941 sky2_tx_reset(hw, port);
1942
Stephen Hemminger481cea42009-08-14 15:33:19 -07001943 /* Free any pending frames stuck in HW queue */
1944 sky2_tx_complete(sky2, sky2->tx_prod);
1945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 sky2_rx_clean(sky2);
1947
Mike McCormack90bbebb2009-09-01 03:21:35 +00001948 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001949
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 return 0;
1951}
1952
1953static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1954{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001955 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001956 return SPEED_1000;
1957
Stephen Hemminger05745c42007-09-19 15:36:45 -07001958 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1959 if (aux & PHY_M_PS_SPEED_100)
1960 return SPEED_100;
1961 else
1962 return SPEED_10;
1963 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964
1965 switch (aux & PHY_M_PS_SPEED_MSK) {
1966 case PHY_M_PS_SPEED_1000:
1967 return SPEED_1000;
1968 case PHY_M_PS_SPEED_100:
1969 return SPEED_100;
1970 default:
1971 return SPEED_10;
1972 }
1973}
1974
1975static void sky2_link_up(struct sky2_port *sky2)
1976{
1977 struct sky2_hw *hw = sky2->hw;
1978 unsigned port = sky2->port;
1979 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001980 static const char *fc_name[] = {
1981 [FC_NONE] = "none",
1982 [FC_TX] = "tx",
1983 [FC_RX] = "rx",
1984 [FC_BOTH] = "both",
1985 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001988 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1990 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991
1992 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1993
1994 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995
Stephen Hemminger75e80682007-09-19 15:36:46 -07001996 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001999 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2001
2002 if (netif_msg_link(sky2))
2003 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002004 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005 sky2->netdev->name, sky2->speed,
2006 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002007 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002008}
2009
2010static void sky2_link_down(struct sky2_port *sky2)
2011{
2012 struct sky2_hw *hw = sky2->hw;
2013 unsigned port = sky2->port;
2014 u16 reg;
2015
2016 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2017
2018 reg = gma_read16(hw, port, GM_GP_CTRL);
2019 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2020 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002022 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023
Brandon Philips809aaaa2009-10-29 17:01:49 -07002024 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2026
2027 if (netif_msg_link(sky2))
2028 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002029
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030 sky2_phy_init(hw, port);
2031}
2032
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002033static enum flow_control sky2_flow(int rx, int tx)
2034{
2035 if (rx)
2036 return tx ? FC_BOTH : FC_RX;
2037 else
2038 return tx ? FC_TX : FC_NONE;
2039}
2040
Stephen Hemminger793b8832005-09-14 16:06:14 -07002041static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2042{
2043 struct sky2_hw *hw = sky2->hw;
2044 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002045 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002046
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002047 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002048 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002049 if (lpa & PHY_M_AN_RF) {
2050 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2051 return -1;
2052 }
2053
Stephen Hemminger793b8832005-09-14 16:06:14 -07002054 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2055 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2056 sky2->netdev->name);
2057 return -1;
2058 }
2059
Stephen Hemminger793b8832005-09-14 16:06:14 -07002060 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002061 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002063 /* Since the pause result bits seem to in different positions on
2064 * different chips. look at registers.
2065 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002066 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002067 /* Shift for bits in fiber PHY */
2068 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2069 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002070
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002071 if (advert & ADVERTISE_1000XPAUSE)
2072 advert |= ADVERTISE_PAUSE_CAP;
2073 if (advert & ADVERTISE_1000XPSE_ASYM)
2074 advert |= ADVERTISE_PAUSE_ASYM;
2075 if (lpa & LPA_1000XPAUSE)
2076 lpa |= LPA_PAUSE_CAP;
2077 if (lpa & LPA_1000XPAUSE_ASYM)
2078 lpa |= LPA_PAUSE_ASYM;
2079 }
2080
2081 sky2->flow_status = FC_NONE;
2082 if (advert & ADVERTISE_PAUSE_CAP) {
2083 if (lpa & LPA_PAUSE_CAP)
2084 sky2->flow_status = FC_BOTH;
2085 else if (advert & ADVERTISE_PAUSE_ASYM)
2086 sky2->flow_status = FC_RX;
2087 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2088 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2089 sky2->flow_status = FC_TX;
2090 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002091
Joe Perches8e95a202009-12-03 07:58:21 +00002092 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2093 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002094 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002095
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002096 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002097 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2098 else
2099 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2100
2101 return 0;
2102}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002104/* Interrupt from PHY */
2105static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002107 struct net_device *dev = hw->dev[port];
2108 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109 u16 istatus, phystat;
2110
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002111 if (!netif_running(dev))
2112 return;
2113
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002114 spin_lock(&sky2->phy_lock);
2115 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2116 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2117
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002118 if (netif_msg_intr(sky2))
2119 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2120 sky2->netdev->name, istatus, phystat);
2121
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002122 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002125 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126 }
2127
Stephen Hemminger793b8832005-09-14 16:06:14 -07002128 if (istatus & PHY_M_IS_LSP_CHANGE)
2129 sky2->speed = sky2_phy_speed(hw, phystat);
2130
2131 if (istatus & PHY_M_IS_DUP_CHANGE)
2132 sky2->duplex =
2133 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2134
2135 if (istatus & PHY_M_IS_LST_CHANGE) {
2136 if (phystat & PHY_M_PS_LINK_UP)
2137 sky2_link_up(sky2);
2138 else
2139 sky2_link_down(sky2);
2140 }
2141out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002142 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143}
2144
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002145/* Special quick link interrupt (Yukon-2 Optima only) */
2146static void sky2_qlink_intr(struct sky2_hw *hw)
2147{
2148 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2149 u32 imask;
2150 u16 phy;
2151
2152 /* disable irq */
2153 imask = sky2_read32(hw, B0_IMSK);
2154 imask &= ~Y2_IS_PHY_QLNK;
2155 sky2_write32(hw, B0_IMSK, imask);
2156
2157 /* reset PHY Link Detect */
2158 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002159 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002160 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002161 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002162
2163 sky2_link_up(sky2);
2164}
2165
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002166/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002167 * and tx queue is full (stopped).
2168 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169static void sky2_tx_timeout(struct net_device *dev)
2170{
2171 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002172 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173
2174 if (netif_msg_timer(sky2))
2175 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2176
Stephen Hemminger8f246642006-03-20 15:48:21 -08002177 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002178 dev->name, sky2->tx_cons, sky2->tx_prod,
2179 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2180 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002181
Stephen Hemminger81906792007-02-15 16:40:33 -08002182 /* can't restart safely under softirq */
2183 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184}
2185
2186static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2187{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002188 struct sky2_port *sky2 = netdev_priv(dev);
2189 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002190 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002191 int err;
2192 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002193 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002194
stephen hemminger44dde562010-02-12 06:58:01 +00002195 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002196 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2197 return -EINVAL;
2198
stephen hemminger44dde562010-02-12 06:58:01 +00002199 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002200 if (new_mtu > ETH_DATA_LEN &&
2201 (hw->chip_id == CHIP_ID_YUKON_FE ||
2202 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002203 return -EINVAL;
2204
stephen hemminger44dde562010-02-12 06:58:01 +00002205 /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
2206 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
2207 dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
2208
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002209 if (!netif_running(dev)) {
2210 dev->mtu = new_mtu;
2211 return 0;
2212 }
2213
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002214 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002215 sky2_write32(hw, B0_IMSK, 0);
2216
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002217 dev->trans_start = jiffies; /* prevent tx timeout */
2218 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002219 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002220
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002221 synchronize_irq(hw->pdev->irq);
2222
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002223 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002224 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002225
2226 ctl = gma_read16(hw, port, GM_GP_CTRL);
2227 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002228 sky2_rx_stop(sky2);
2229 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230
2231 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002232
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002233 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2234 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002235
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002236 if (dev->mtu > ETH_DATA_LEN)
2237 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002239 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002240
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002241 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002242
2243 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002244 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002245
David S. Millerd1d08d12008-01-07 20:53:33 -08002246 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002247 napi_enable(&hw->napi);
2248
Stephen Hemminger1b537562005-12-20 15:08:07 -08002249 if (err)
2250 dev_close(dev);
2251 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002252 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002253
Stephen Hemminger1b537562005-12-20 15:08:07 -08002254 netif_wake_queue(dev);
2255 }
2256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257 return err;
2258}
2259
Stephen Hemminger14d02632006-09-26 11:57:43 -07002260/* For small just reuse existing skb for next receive */
2261static struct sk_buff *receive_copy(struct sky2_port *sky2,
2262 const struct rx_ring_info *re,
2263 unsigned length)
2264{
2265 struct sk_buff *skb;
2266
Eric Dumazet89d71a62009-10-13 05:34:20 +00002267 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002268 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002269 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2270 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002271 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002272 skb->ip_summed = re->skb->ip_summed;
2273 skb->csum = re->skb->csum;
2274 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2275 length, PCI_DMA_FROMDEVICE);
2276 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002277 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002278 }
2279 return skb;
2280}
2281
2282/* Adjust length of skb with fragments to match received data */
2283static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2284 unsigned int length)
2285{
2286 int i, num_frags;
2287 unsigned int size;
2288
2289 /* put header into skb */
2290 size = min(length, hdr_space);
2291 skb->tail += size;
2292 skb->len += size;
2293 length -= size;
2294
2295 num_frags = skb_shinfo(skb)->nr_frags;
2296 for (i = 0; i < num_frags; i++) {
2297 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2298
2299 if (length == 0) {
2300 /* don't need this page */
2301 __free_page(frag->page);
2302 --skb_shinfo(skb)->nr_frags;
2303 } else {
2304 size = min(length, (unsigned) PAGE_SIZE);
2305
2306 frag->size = size;
2307 skb->data_len += size;
2308 skb->truesize += size;
2309 skb->len += size;
2310 length -= size;
2311 }
2312 }
2313}
2314
2315/* Normal packet - take skb from ring element and put in a new one */
2316static struct sk_buff *receive_new(struct sky2_port *sky2,
2317 struct rx_ring_info *re,
2318 unsigned int length)
2319{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002320 struct sk_buff *skb;
2321 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002322 unsigned hdr_space = sky2->rx_data_size;
2323
stephen hemminger3fbd9182010-02-01 13:45:41 +00002324 nre.skb = sky2_rx_alloc(sky2);
2325 if (unlikely(!nre.skb))
2326 goto nobuf;
2327
2328 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2329 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002330
2331 skb = re->skb;
2332 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002333 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002334 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002335
2336 if (skb_shinfo(skb)->nr_frags)
2337 skb_put_frags(skb, hdr_space, length);
2338 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002339 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002340 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002341
2342nomap:
2343 dev_kfree_skb(nre.skb);
2344nobuf:
2345 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002346}
2347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002348/*
2349 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002350 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002352static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353 u16 length, u32 status)
2354{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002355 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002356 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002357 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002358 u16 count = (status & GMR_FS_LEN) >> 16;
2359
2360#ifdef SKY2_VLAN_TAG_USED
2361 /* Account for vlan tag */
2362 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2363 count -= VLAN_HLEN;
2364#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365
2366 if (unlikely(netif_msg_rx_status(sky2)))
2367 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002368 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002369
Stephen Hemminger793b8832005-09-14 16:06:14 -07002370 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002371 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002373 /* This chip has hardware problems that generates bogus status.
2374 * So do only marginal checking and expect higher level protocols
2375 * to handle crap frames.
2376 */
2377 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2378 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2379 length != count)
2380 goto okay;
2381
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002382 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383 goto error;
2384
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002385 if (!(status & GMR_FS_RX_OK))
2386 goto resubmit;
2387
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002388 /* if length reported by DMA does not match PHY, packet was truncated */
2389 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002390 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002391
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002392okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002393 if (length < copybreak)
2394 skb = receive_copy(sky2, re, length);
2395 else
2396 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002397
2398 dev->stats.rx_dropped += (skb == NULL);
2399
Stephen Hemminger793b8832005-09-14 16:06:14 -07002400resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002401 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002402
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403 return skb;
2404
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002405len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002406 /* Truncation of overlength packets
2407 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002408 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002409 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002410 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2411 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002412 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002414error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002415 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002416 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002417 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002418 goto resubmit;
2419 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002420
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002421 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002423 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002424
2425 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002426 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002428 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002430 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002431
Stephen Hemminger793b8832005-09-14 16:06:14 -07002432 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433}
2434
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002435/* Transmit complete */
2436static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002437{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002438 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002439
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002440 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002441 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442}
2443
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002444static inline void sky2_skb_rx(const struct sky2_port *sky2,
2445 u32 status, struct sk_buff *skb)
2446{
2447#ifdef SKY2_VLAN_TAG_USED
2448 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2449 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2450 if (skb->ip_summed == CHECKSUM_NONE)
2451 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2452 else
2453 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2454 vlan_tag, skb);
2455 return;
2456 }
2457#endif
2458 if (skb->ip_summed == CHECKSUM_NONE)
2459 netif_receive_skb(skb);
2460 else
2461 napi_gro_receive(&sky2->hw->napi, skb);
2462}
2463
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002464static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2465 unsigned packets, unsigned bytes)
2466{
2467 if (packets) {
2468 struct net_device *dev = hw->dev[port];
2469
2470 dev->stats.rx_packets += packets;
2471 dev->stats.rx_bytes += bytes;
2472 dev->last_rx = jiffies;
2473 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2474 }
2475}
2476
stephen hemminger375c5682010-02-07 06:28:36 +00002477static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2478{
2479 /* If this happens then driver assuming wrong format for chip type */
2480 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2481
2482 /* Both checksum counters are programmed to start at
2483 * the same offset, so unless there is a problem they
2484 * should match. This failure is an early indication that
2485 * hardware receive checksumming won't work.
2486 */
2487 if (likely((u16)(status >> 16) == (u16)status)) {
2488 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2489 skb->ip_summed = CHECKSUM_COMPLETE;
2490 skb->csum = le16_to_cpu(status);
2491 } else {
2492 dev_notice(&sky2->hw->pdev->dev,
2493 "%s: receive checksum problem (status = %#x)\n",
2494 sky2->netdev->name, status);
2495
2496 /* Disable checksum offload */
2497 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2498 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2499 BMU_DIS_RX_CHKSUM);
2500 }
2501}
2502
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002503/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002504static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002506 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002507 unsigned int total_bytes[2] = { 0 };
2508 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002509
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002510 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002511 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002512 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002513 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002514 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002515 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517 u32 status;
2518 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002519 u8 opcode = le->opcode;
2520
2521 if (!(opcode & HW_OWNER))
2522 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002523
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002524 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002525
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002526 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002527 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002528 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002529 length = le16_to_cpu(le->length);
2530 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002531
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002532 le->opcode = 0;
2533 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002535 total_packets[port]++;
2536 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002537
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002538 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002539 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002540 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002541
Stephen Hemminger69161612007-06-04 17:23:26 -07002542 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002543 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002544 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002545 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2546 (le->css & CSS_TCPUDPCSOK))
2547 skb->ip_summed = CHECKSUM_UNNECESSARY;
2548 else
2549 skb->ip_summed = CHECKSUM_NONE;
2550 }
2551
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002552 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002553
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002554 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002555
Stephen Hemminger22e11702006-07-12 15:23:48 -07002556 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002557 if (++work_done >= to_do)
2558 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002559 break;
2560
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002561#ifdef SKY2_VLAN_TAG_USED
2562 case OP_RXVLAN:
2563 sky2->rx_tag = length;
2564 break;
2565
2566 case OP_RXCHKSVLAN:
2567 sky2->rx_tag = length;
2568 /* fall through */
2569#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002571 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2572 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 break;
2574
2575 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002576 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002577 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002578 if (hw->dev[1])
2579 sky2_tx_done(hw->dev[1],
2580 ((status >> 24) & 0xff)
2581 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 break;
2583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 default:
2585 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002586 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002587 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002589 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002591 /* Fully processed status ring so clear irq */
2592 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2593
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002594exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002595 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2596 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002597
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002598 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599}
2600
2601static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2602{
2603 struct net_device *dev = hw->dev[port];
2604
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002605 if (net_ratelimit())
2606 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2607 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608
2609 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002610 if (net_ratelimit())
2611 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2612 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 /* Clear IRQ */
2614 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2615 }
2616
2617 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002618 if (net_ratelimit())
2619 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2620 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002621
2622 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2623 }
2624
2625 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002626 if (net_ratelimit())
2627 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2629 }
2630
2631 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002632 if (net_ratelimit())
2633 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002634 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2635 }
2636
2637 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002638 if (net_ratelimit())
2639 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2640 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2642 }
2643}
2644
2645static void sky2_hw_intr(struct sky2_hw *hw)
2646{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002647 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002648 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002649 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2650
2651 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652
Stephen Hemminger793b8832005-09-14 16:06:14 -07002653 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655
2656 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002657 u16 pci_err;
2658
stephen hemmingera40ccc62010-01-24 18:46:06 +00002659 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002660 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002661 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002662 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002663 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002665 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002666 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002667 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002668 }
2669
2670 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002671 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002672 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673
stephen hemmingera40ccc62010-01-24 18:46:06 +00002674 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002675 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2676 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2677 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002678 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002679 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002680
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002681 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002682 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002683 }
2684
2685 if (status & Y2_HWE_L1_MASK)
2686 sky2_hw_error(hw, 0, status);
2687 status >>= 8;
2688 if (status & Y2_HWE_L1_MASK)
2689 sky2_hw_error(hw, 1, status);
2690}
2691
2692static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2693{
2694 struct net_device *dev = hw->dev[port];
2695 struct sky2_port *sky2 = netdev_priv(dev);
2696 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2697
2698 if (netif_msg_intr(sky2))
2699 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2700 dev->name, status);
2701
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002702 if (status & GM_IS_RX_CO_OV)
2703 gma_read16(hw, port, GM_RX_IRQ_SRC);
2704
2705 if (status & GM_IS_TX_CO_OV)
2706 gma_read16(hw, port, GM_TX_IRQ_SRC);
2707
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002709 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2711 }
2712
2713 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002714 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2716 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717}
2718
Stephen Hemminger40b01722007-04-11 14:47:59 -07002719/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002720static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002721{
2722 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002723 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002724
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002725 dev_err(&hw->pdev->dev, PFX
2726 "%s: descriptor error q=%#x get=%u put=%u\n",
2727 dev->name, (unsigned) q, (unsigned) idx,
2728 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002729
Stephen Hemminger40b01722007-04-11 14:47:59 -07002730 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002731}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002732
Stephen Hemminger75e80682007-09-19 15:36:46 -07002733static int sky2_rx_hung(struct net_device *dev)
2734{
2735 struct sky2_port *sky2 = netdev_priv(dev);
2736 struct sky2_hw *hw = sky2->hw;
2737 unsigned port = sky2->port;
2738 unsigned rxq = rxqaddr[port];
2739 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2740 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2741 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2742 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2743
2744 /* If idle and MAC or PCI is stuck */
2745 if (sky2->check.last == dev->last_rx &&
2746 ((mac_rp == sky2->check.mac_rp &&
2747 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2748 /* Check if the PCI RX hang */
2749 (fifo_rp == sky2->check.fifo_rp &&
2750 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2751 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2752 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2753 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2754 return 1;
2755 } else {
2756 sky2->check.last = dev->last_rx;
2757 sky2->check.mac_rp = mac_rp;
2758 sky2->check.mac_lev = mac_lev;
2759 sky2->check.fifo_rp = fifo_rp;
2760 sky2->check.fifo_lev = fifo_lev;
2761 return 0;
2762 }
2763}
2764
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002765static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002766{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002767 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002768
Stephen Hemminger75e80682007-09-19 15:36:46 -07002769 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002770 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002771 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002772 } else {
2773 int i, active = 0;
2774
2775 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002776 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002777 if (!netif_running(dev))
2778 continue;
2779 ++active;
2780
2781 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002782 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002783 sky2_rx_hung(dev)) {
2784 pr_info(PFX "%s: receiver hang detected\n",
2785 dev->name);
2786 schedule_work(&hw->restart_work);
2787 return;
2788 }
2789 }
2790
2791 if (active == 0)
2792 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002793 }
2794
Stephen Hemminger75e80682007-09-19 15:36:46 -07002795 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002796}
2797
Stephen Hemminger40b01722007-04-11 14:47:59 -07002798/* Hardware/software error handling */
2799static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002801 if (net_ratelimit())
2802 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002804 if (status & Y2_IS_HW_ERR)
2805 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002807 if (status & Y2_IS_IRQ_MAC1)
2808 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002810 if (status & Y2_IS_IRQ_MAC2)
2811 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002812
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002813 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002814 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002815
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002816 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002817 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002818
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002819 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002820 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002821
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002822 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002823 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002824}
2825
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002826static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002827{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002828 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002829 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002830 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002831 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002832
2833 if (unlikely(status & Y2_IS_ERROR))
2834 sky2_err_intr(hw, status);
2835
2836 if (status & Y2_IS_IRQ_PHY1)
2837 sky2_phy_intr(hw, 0);
2838
2839 if (status & Y2_IS_IRQ_PHY2)
2840 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002842 if (status & Y2_IS_PHY_QLNK)
2843 sky2_qlink_intr(hw);
2844
Stephen Hemminger26691832007-10-11 18:31:13 -07002845 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2846 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002847
David S. Miller6f535762007-10-11 18:08:29 -07002848 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002849 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002850 }
David S. Miller6f535762007-10-11 18:08:29 -07002851
Stephen Hemminger26691832007-10-11 18:31:13 -07002852 napi_complete(napi);
2853 sky2_read32(hw, B0_Y2_SP_LISR);
2854done:
2855
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002856 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002857}
2858
David Howells7d12e782006-10-05 14:55:46 +01002859static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002860{
2861 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002862 u32 status;
2863
2864 /* Reading this mask interrupts as side effect */
2865 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2866 if (status == 0 || status == ~0)
2867 return IRQ_NONE;
2868
2869 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002870
2871 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002872
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 return IRQ_HANDLED;
2874}
2875
2876#ifdef CONFIG_NET_POLL_CONTROLLER
2877static void sky2_netpoll(struct net_device *dev)
2878{
2879 struct sky2_port *sky2 = netdev_priv(dev);
2880
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002881 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882}
2883#endif
2884
2885/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002886static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002888 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002890 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002891 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002892 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002893 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002894 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002895 return 125;
2896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002898 return 100;
2899
2900 case CHIP_ID_YUKON_FE_P:
2901 return 50;
2902
2903 case CHIP_ID_YUKON_XL:
2904 return 156;
2905
2906 default:
2907 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908 }
2909}
2910
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2912{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002913 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914}
2915
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002916static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2917{
2918 return clk / sky2_mhz(hw);
2919}
2920
2921
Stephen Hemmingere3173832007-02-06 10:45:39 -08002922static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002924 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002925
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002926 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002927 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002928
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002929 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002930
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002931 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002932 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2933
2934 switch(hw->chip_id) {
2935 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002936 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002937 break;
2938
2939 case CHIP_ID_YUKON_EC_U:
2940 hw->flags = SKY2_HW_GIGABIT
2941 | SKY2_HW_NEWER_PHY
2942 | SKY2_HW_ADV_POWER_CTL;
2943 break;
2944
2945 case CHIP_ID_YUKON_EX:
2946 hw->flags = SKY2_HW_GIGABIT
2947 | SKY2_HW_NEWER_PHY
2948 | SKY2_HW_NEW_LE
2949 | SKY2_HW_ADV_POWER_CTL;
2950
2951 /* New transmit checksum */
2952 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2953 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2954 break;
2955
2956 case CHIP_ID_YUKON_EC:
2957 /* This rev is really old, and requires untested workarounds */
2958 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2959 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2960 return -EOPNOTSUPP;
2961 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002962 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002963 break;
2964
2965 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002966 break;
2967
Stephen Hemminger05745c42007-09-19 15:36:45 -07002968 case CHIP_ID_YUKON_FE_P:
2969 hw->flags = SKY2_HW_NEWER_PHY
2970 | SKY2_HW_NEW_LE
2971 | SKY2_HW_AUTO_TX_SUM
2972 | SKY2_HW_ADV_POWER_CTL;
2973 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002974
2975 case CHIP_ID_YUKON_SUPR:
2976 hw->flags = SKY2_HW_GIGABIT
2977 | SKY2_HW_NEWER_PHY
2978 | SKY2_HW_NEW_LE
2979 | SKY2_HW_AUTO_TX_SUM
2980 | SKY2_HW_ADV_POWER_CTL;
2981 break;
2982
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002983 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00002984 hw->flags = SKY2_HW_GIGABIT
2985 | SKY2_HW_ADV_POWER_CTL;
2986 break;
2987
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002988 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002989 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00002990 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002991 | SKY2_HW_ADV_POWER_CTL;
2992 break;
2993
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002994 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002995 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2996 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997 return -EOPNOTSUPP;
2998 }
2999
Stephen Hemmingere3173832007-02-06 10:45:39 -08003000 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003001 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3002 hw->flags |= SKY2_HW_FIBRE_PHY;
3003
Stephen Hemmingere3173832007-02-06 10:45:39 -08003004 hw->ports = 1;
3005 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3006 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3007 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3008 ++hw->ports;
3009 }
3010
Mike McCormack74a61eb2009-09-21 04:08:52 +00003011 if (sky2_read8(hw, B2_E_0))
3012 hw->flags |= SKY2_HW_RAM_BUFFER;
3013
Stephen Hemmingere3173832007-02-06 10:45:39 -08003014 return 0;
3015}
3016
3017static void sky2_reset(struct sky2_hw *hw)
3018{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003019 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003020 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003021 int i, cap;
3022 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003023
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003025 if (hw->chip_id == CHIP_ID_YUKON_EX
3026 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3027 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003028 status = sky2_read16(hw, HCU_CCSR);
3029 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3030 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003031 /*
3032 * CPU clock divider shouldn't be used because
3033 * - ASF firmware may malfunction
3034 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3035 */
3036 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003037 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003038 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003039 } else
3040 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3041 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
3043 /* do a SW reset */
3044 sky2_write8(hw, B0_CTST, CS_RST_SET);
3045 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3046
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003047 /* allow writes to PCI config */
3048 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3049
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003051 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003052 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003053 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054
3055 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3056
Stephen Hemminger555382c2007-08-29 12:58:14 -07003057 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3058 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003059 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3060 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003061
Stephen Hemminger555382c2007-08-29 12:58:14 -07003062 /* If error bit is stuck on ignore it */
3063 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3064 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003065 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003066 hwe_mask |= Y2_IS_PCI_EXP;
3067 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003068
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003069 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003070 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071
3072 for (i = 0; i < hw->ports; i++) {
3073 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3074 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003075
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003076 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3077 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003078 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3079 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3080 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003081
3082 }
3083
3084 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3085 /* enable MACSec clock gating */
3086 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003087 }
3088
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003089 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3090 u16 reg;
3091 u32 msk;
3092
3093 if (hw->chip_rev == 0) {
3094 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3095 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3096
3097 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3098 reg = 10;
3099 } else {
3100 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3101 reg = 3;
3102 }
3103
3104 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3105
3106 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003107 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003108 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3109 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3110 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3111
3112
3113 /* enable PHY Quick Link */
3114 msk = sky2_read32(hw, B0_IMSK);
3115 msk |= Y2_IS_PHY_QLNK;
3116 sky2_write32(hw, B0_IMSK, msk);
3117
3118 /* check if PSMv2 was running before */
3119 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3120 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003121 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003122 /* restore the PCIe Link Control register */
3123 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3124 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003125 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003126
3127 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3128 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3129 }
3130
Stephen Hemminger793b8832005-09-14 16:06:14 -07003131 /* Clear I2C IRQ noise */
3132 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133
3134 /* turn off hardware timer (unused) */
3135 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3136 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003137
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003138 /* Turn off descriptor polling */
3139 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003140
3141 /* Turn off receive timestamp */
3142 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003143 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003144
3145 /* enable the Tx Arbiters */
3146 for (i = 0; i < hw->ports; i++)
3147 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3148
3149 /* Initialize ram interface */
3150 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003151 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152
3153 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3154 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3155 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3156 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3157 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3158 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3159 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3160 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3161 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3162 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3163 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3164 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3165 }
3166
Stephen Hemminger555382c2007-08-29 12:58:14 -07003167 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003168
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003170 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172 memset(hw->st_le, 0, STATUS_LE_BYTES);
3173 hw->st_idx = 0;
3174
3175 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3176 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3177
3178 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003179 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180
3181 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003182 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003184 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3185 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003186
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003187 /* set Status-FIFO ISR watermark */
3188 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3189 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3190 else
3191 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003193 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003194 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3195 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196
Stephen Hemminger793b8832005-09-14 16:06:14 -07003197 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003198 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3199
3200 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3201 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3202 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003203}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003205/* Take device down (offline).
3206 * Equivalent to doing dev_stop() but this does not
3207 * inform upper layers of the transistion.
3208 */
3209static void sky2_detach(struct net_device *dev)
3210{
3211 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003212 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003213 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003214 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003215 sky2_down(dev);
3216 }
3217}
3218
3219/* Bring device back after doing sky2_detach */
3220static int sky2_reattach(struct net_device *dev)
3221{
3222 int err = 0;
3223
3224 if (netif_running(dev)) {
3225 err = sky2_up(dev);
3226 if (err) {
3227 printk(KERN_INFO PFX "%s: could not restart %d\n",
3228 dev->name, err);
3229 dev_close(dev);
3230 } else {
3231 netif_device_attach(dev);
3232 sky2_set_multicast(dev);
3233 }
3234 }
3235
3236 return err;
3237}
3238
Stephen Hemminger81906792007-02-15 16:40:33 -08003239static void sky2_restart(struct work_struct *work)
3240{
3241 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003242 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003243
Stephen Hemminger81906792007-02-15 16:40:33 -08003244 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003245 for (i = 0; i < hw->ports; i++)
3246 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003247
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003248 napi_disable(&hw->napi);
3249 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003250 sky2_reset(hw);
3251 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003252 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003253
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003254 for (i = 0; i < hw->ports; i++)
3255 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003256
Stephen Hemminger81906792007-02-15 16:40:33 -08003257 rtnl_unlock();
3258}
3259
Stephen Hemmingere3173832007-02-06 10:45:39 -08003260static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3261{
3262 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3263}
3264
3265static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3266{
3267 const struct sky2_port *sky2 = netdev_priv(dev);
3268
3269 wol->supported = sky2_wol_supported(sky2->hw);
3270 wol->wolopts = sky2->wol;
3271}
3272
3273static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3274{
3275 struct sky2_port *sky2 = netdev_priv(dev);
3276 struct sky2_hw *hw = sky2->hw;
3277
Joe Perches8e95a202009-12-03 07:58:21 +00003278 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3279 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003280 return -EOPNOTSUPP;
3281
3282 sky2->wol = wol->wolopts;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003283 return 0;
3284}
3285
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003286static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003288 if (sky2_is_copper(hw)) {
3289 u32 modes = SUPPORTED_10baseT_Half
3290 | SUPPORTED_10baseT_Full
3291 | SUPPORTED_100baseT_Half
3292 | SUPPORTED_100baseT_Full
3293 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003295 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003297 | SUPPORTED_1000baseT_Full;
3298 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003300 return SUPPORTED_1000baseT_Half
3301 | SUPPORTED_1000baseT_Full
3302 | SUPPORTED_Autoneg
3303 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304}
3305
Stephen Hemminger793b8832005-09-14 16:06:14 -07003306static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307{
3308 struct sky2_port *sky2 = netdev_priv(dev);
3309 struct sky2_hw *hw = sky2->hw;
3310
3311 ecmd->transceiver = XCVR_INTERNAL;
3312 ecmd->supported = sky2_supported_modes(hw);
3313 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003314 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003316 ecmd->speed = sky2->speed;
3317 } else {
3318 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003320 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321
3322 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003323 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3324 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325 ecmd->duplex = sky2->duplex;
3326 return 0;
3327}
3328
3329static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3330{
3331 struct sky2_port *sky2 = netdev_priv(dev);
3332 const struct sky2_hw *hw = sky2->hw;
3333 u32 supported = sky2_supported_modes(hw);
3334
3335 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003336 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337 ecmd->advertising = supported;
3338 sky2->duplex = -1;
3339 sky2->speed = -1;
3340 } else {
3341 u32 setting;
3342
Stephen Hemminger793b8832005-09-14 16:06:14 -07003343 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344 case SPEED_1000:
3345 if (ecmd->duplex == DUPLEX_FULL)
3346 setting = SUPPORTED_1000baseT_Full;
3347 else if (ecmd->duplex == DUPLEX_HALF)
3348 setting = SUPPORTED_1000baseT_Half;
3349 else
3350 return -EINVAL;
3351 break;
3352 case SPEED_100:
3353 if (ecmd->duplex == DUPLEX_FULL)
3354 setting = SUPPORTED_100baseT_Full;
3355 else if (ecmd->duplex == DUPLEX_HALF)
3356 setting = SUPPORTED_100baseT_Half;
3357 else
3358 return -EINVAL;
3359 break;
3360
3361 case SPEED_10:
3362 if (ecmd->duplex == DUPLEX_FULL)
3363 setting = SUPPORTED_10baseT_Full;
3364 else if (ecmd->duplex == DUPLEX_HALF)
3365 setting = SUPPORTED_10baseT_Half;
3366 else
3367 return -EINVAL;
3368 break;
3369 default:
3370 return -EINVAL;
3371 }
3372
3373 if ((setting & supported) == 0)
3374 return -EINVAL;
3375
3376 sky2->speed = ecmd->speed;
3377 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003378 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379 }
3380
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381 sky2->advertising = ecmd->advertising;
3382
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003383 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003384 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003385 sky2_set_multicast(dev);
3386 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387
3388 return 0;
3389}
3390
3391static void sky2_get_drvinfo(struct net_device *dev,
3392 struct ethtool_drvinfo *info)
3393{
3394 struct sky2_port *sky2 = netdev_priv(dev);
3395
3396 strcpy(info->driver, DRV_NAME);
3397 strcpy(info->version, DRV_VERSION);
3398 strcpy(info->fw_version, "N/A");
3399 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3400}
3401
3402static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003403 char name[ETH_GSTRING_LEN];
3404 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405} sky2_stats[] = {
3406 { "tx_bytes", GM_TXO_OK_HI },
3407 { "rx_bytes", GM_RXO_OK_HI },
3408 { "tx_broadcast", GM_TXF_BC_OK },
3409 { "rx_broadcast", GM_RXF_BC_OK },
3410 { "tx_multicast", GM_TXF_MC_OK },
3411 { "rx_multicast", GM_RXF_MC_OK },
3412 { "tx_unicast", GM_TXF_UC_OK },
3413 { "rx_unicast", GM_RXF_UC_OK },
3414 { "tx_mac_pause", GM_TXF_MPAUSE },
3415 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003416 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003417 { "late_collision",GM_TXF_LAT_COL },
3418 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003419 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003421
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003422 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003424 { "rx_64_byte_packets", GM_RXF_64B },
3425 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3426 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3427 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3428 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3429 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3430 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003432 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3433 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003435
3436 { "tx_64_byte_packets", GM_TXF_64B },
3437 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3438 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3439 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3440 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3441 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3442 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3443 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444};
3445
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446static u32 sky2_get_rx_csum(struct net_device *dev)
3447{
3448 struct sky2_port *sky2 = netdev_priv(dev);
3449
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003450 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451}
3452
3453static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3454{
3455 struct sky2_port *sky2 = netdev_priv(dev);
3456
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003457 if (data)
3458 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3459 else
3460 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003461
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003462 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3463 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3464
3465 return 0;
3466}
3467
3468static u32 sky2_get_msglevel(struct net_device *netdev)
3469{
3470 struct sky2_port *sky2 = netdev_priv(netdev);
3471 return sky2->msg_enable;
3472}
3473
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003474static int sky2_nway_reset(struct net_device *dev)
3475{
3476 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003477
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003478 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003479 return -EINVAL;
3480
Stephen Hemminger1b537562005-12-20 15:08:07 -08003481 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003482 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003483
3484 return 0;
3485}
3486
Stephen Hemminger793b8832005-09-14 16:06:14 -07003487static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003488{
3489 struct sky2_hw *hw = sky2->hw;
3490 unsigned port = sky2->port;
3491 int i;
3492
3493 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003494 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003495 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003496 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003497
Stephen Hemminger793b8832005-09-14 16:06:14 -07003498 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003499 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3500}
3501
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003502static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3503{
3504 struct sky2_port *sky2 = netdev_priv(netdev);
3505 sky2->msg_enable = value;
3506}
3507
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003508static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003509{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003510 switch (sset) {
3511 case ETH_SS_STATS:
3512 return ARRAY_SIZE(sky2_stats);
3513 default:
3514 return -EOPNOTSUPP;
3515 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003516}
3517
3518static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003519 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520{
3521 struct sky2_port *sky2 = netdev_priv(dev);
3522
Stephen Hemminger793b8832005-09-14 16:06:14 -07003523 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003524}
3525
Stephen Hemminger793b8832005-09-14 16:06:14 -07003526static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003527{
3528 int i;
3529
3530 switch (stringset) {
3531 case ETH_SS_STATS:
3532 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3533 memcpy(data + i * ETH_GSTRING_LEN,
3534 sky2_stats[i].name, ETH_GSTRING_LEN);
3535 break;
3536 }
3537}
3538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003539static int sky2_set_mac_address(struct net_device *dev, void *p)
3540{
3541 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003542 struct sky2_hw *hw = sky2->hw;
3543 unsigned port = sky2->port;
3544 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003545
3546 if (!is_valid_ether_addr(addr->sa_data))
3547 return -EADDRNOTAVAIL;
3548
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003550 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003551 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003552 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003554
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003555 /* virtual address for data */
3556 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3557
3558 /* physical address: used for pause frames */
3559 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003560
3561 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562}
3563
Stephen Hemmingera052b522006-10-17 10:24:23 -07003564static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3565{
3566 u32 bit;
3567
3568 bit = ether_crc(ETH_ALEN, addr) & 63;
3569 filter[bit >> 3] |= 1 << (bit & 7);
3570}
3571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572static void sky2_set_multicast(struct net_device *dev)
3573{
3574 struct sky2_port *sky2 = netdev_priv(dev);
3575 struct sky2_hw *hw = sky2->hw;
3576 unsigned port = sky2->port;
3577 struct dev_mc_list *list = dev->mc_list;
3578 u16 reg;
3579 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003580 int rx_pause;
3581 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003582
Stephen Hemmingera052b522006-10-17 10:24:23 -07003583 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003584 memset(filter, 0, sizeof(filter));
3585
3586 reg = gma_read16(hw, port, GM_RX_CTRL);
3587 reg |= GM_RXCR_UCF_ENA;
3588
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003589 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003591 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003592 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003593 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594 reg &= ~GM_RXCR_MCF_ENA;
3595 else {
3596 int i;
3597 reg |= GM_RXCR_MCF_ENA;
3598
Stephen Hemmingera052b522006-10-17 10:24:23 -07003599 if (rx_pause)
3600 sky2_add_filter(filter, pause_mc_addr);
3601
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003602 for (i = 0; list && i < netdev_mc_count(dev); i++, list = list->next)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003603 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604 }
3605
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003606 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003607 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003608 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003609 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003610 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003611 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003613 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614
3615 gma_write16(hw, port, GM_RX_CTRL, reg);
3616}
3617
3618/* Can have one global because blinking is controlled by
3619 * ethtool and that is always under RTNL mutex
3620 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003621static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003622{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003623 struct sky2_hw *hw = sky2->hw;
3624 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003625
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003626 spin_lock_bh(&sky2->phy_lock);
3627 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3628 hw->chip_id == CHIP_ID_YUKON_EX ||
3629 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3630 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003631 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3632 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003633
3634 switch (mode) {
3635 case MO_LED_OFF:
3636 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3637 PHY_M_LEDC_LOS_CTRL(8) |
3638 PHY_M_LEDC_INIT_CTRL(8) |
3639 PHY_M_LEDC_STA1_CTRL(8) |
3640 PHY_M_LEDC_STA0_CTRL(8));
3641 break;
3642 case MO_LED_ON:
3643 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3644 PHY_M_LEDC_LOS_CTRL(9) |
3645 PHY_M_LEDC_INIT_CTRL(9) |
3646 PHY_M_LEDC_STA1_CTRL(9) |
3647 PHY_M_LEDC_STA0_CTRL(9));
3648 break;
3649 case MO_LED_BLINK:
3650 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3651 PHY_M_LEDC_LOS_CTRL(0xa) |
3652 PHY_M_LEDC_INIT_CTRL(0xa) |
3653 PHY_M_LEDC_STA1_CTRL(0xa) |
3654 PHY_M_LEDC_STA0_CTRL(0xa));
3655 break;
3656 case MO_LED_NORM:
3657 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3658 PHY_M_LEDC_LOS_CTRL(1) |
3659 PHY_M_LEDC_INIT_CTRL(8) |
3660 PHY_M_LEDC_STA1_CTRL(7) |
3661 PHY_M_LEDC_STA0_CTRL(7));
3662 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003663
3664 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003665 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003666 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003667 PHY_M_LED_MO_DUP(mode) |
3668 PHY_M_LED_MO_10(mode) |
3669 PHY_M_LED_MO_100(mode) |
3670 PHY_M_LED_MO_1000(mode) |
3671 PHY_M_LED_MO_RX(mode) |
3672 PHY_M_LED_MO_TX(mode));
3673
3674 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003675}
3676
3677/* blink LED's for finding board */
3678static int sky2_phys_id(struct net_device *dev, u32 data)
3679{
3680 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003681 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003682
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003683 if (data == 0)
3684 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003685
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003686 for (i = 0; i < data; i++) {
3687 sky2_led(sky2, MO_LED_ON);
3688 if (msleep_interruptible(500))
3689 break;
3690 sky2_led(sky2, MO_LED_OFF);
3691 if (msleep_interruptible(500))
3692 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003693 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003694 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003695
3696 return 0;
3697}
3698
3699static void sky2_get_pauseparam(struct net_device *dev,
3700 struct ethtool_pauseparam *ecmd)
3701{
3702 struct sky2_port *sky2 = netdev_priv(dev);
3703
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003704 switch (sky2->flow_mode) {
3705 case FC_NONE:
3706 ecmd->tx_pause = ecmd->rx_pause = 0;
3707 break;
3708 case FC_TX:
3709 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3710 break;
3711 case FC_RX:
3712 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3713 break;
3714 case FC_BOTH:
3715 ecmd->tx_pause = ecmd->rx_pause = 1;
3716 }
3717
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003718 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3719 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003720}
3721
3722static int sky2_set_pauseparam(struct net_device *dev,
3723 struct ethtool_pauseparam *ecmd)
3724{
3725 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003726
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003727 if (ecmd->autoneg == AUTONEG_ENABLE)
3728 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3729 else
3730 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3731
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003732 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003733
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003734 if (netif_running(dev))
3735 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003736
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003737 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003738}
3739
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003740static int sky2_get_coalesce(struct net_device *dev,
3741 struct ethtool_coalesce *ecmd)
3742{
3743 struct sky2_port *sky2 = netdev_priv(dev);
3744 struct sky2_hw *hw = sky2->hw;
3745
3746 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3747 ecmd->tx_coalesce_usecs = 0;
3748 else {
3749 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3750 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3751 }
3752 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3753
3754 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3755 ecmd->rx_coalesce_usecs = 0;
3756 else {
3757 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3758 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3759 }
3760 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3761
3762 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3763 ecmd->rx_coalesce_usecs_irq = 0;
3764 else {
3765 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3766 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3767 }
3768
3769 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3770
3771 return 0;
3772}
3773
3774/* Note: this affect both ports */
3775static int sky2_set_coalesce(struct net_device *dev,
3776 struct ethtool_coalesce *ecmd)
3777{
3778 struct sky2_port *sky2 = netdev_priv(dev);
3779 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003780 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003781
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003782 if (ecmd->tx_coalesce_usecs > tmax ||
3783 ecmd->rx_coalesce_usecs > tmax ||
3784 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003785 return -EINVAL;
3786
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003787 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003788 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003789 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003790 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003791 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003792 return -EINVAL;
3793
3794 if (ecmd->tx_coalesce_usecs == 0)
3795 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3796 else {
3797 sky2_write32(hw, STAT_TX_TIMER_INI,
3798 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3799 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3800 }
3801 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3802
3803 if (ecmd->rx_coalesce_usecs == 0)
3804 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3805 else {
3806 sky2_write32(hw, STAT_LEV_TIMER_INI,
3807 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3808 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3809 }
3810 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3811
3812 if (ecmd->rx_coalesce_usecs_irq == 0)
3813 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3814 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003815 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003816 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3817 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3818 }
3819 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3820 return 0;
3821}
3822
Stephen Hemminger793b8832005-09-14 16:06:14 -07003823static void sky2_get_ringparam(struct net_device *dev,
3824 struct ethtool_ringparam *ering)
3825{
3826 struct sky2_port *sky2 = netdev_priv(dev);
3827
3828 ering->rx_max_pending = RX_MAX_PENDING;
3829 ering->rx_mini_max_pending = 0;
3830 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003831 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003832
3833 ering->rx_pending = sky2->rx_pending;
3834 ering->rx_mini_pending = 0;
3835 ering->rx_jumbo_pending = 0;
3836 ering->tx_pending = sky2->tx_pending;
3837}
3838
3839static int sky2_set_ringparam(struct net_device *dev,
3840 struct ethtool_ringparam *ering)
3841{
3842 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003843
3844 if (ering->rx_pending > RX_MAX_PENDING ||
3845 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003846 ering->tx_pending < TX_MIN_PENDING ||
3847 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003848 return -EINVAL;
3849
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003850 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003851
3852 sky2->rx_pending = ering->rx_pending;
3853 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003854 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003855
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003856 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003857}
3858
Stephen Hemminger793b8832005-09-14 16:06:14 -07003859static int sky2_get_regs_len(struct net_device *dev)
3860{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003861 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003862}
3863
Mike McCormackc32bbff2009-12-31 00:49:43 +00003864static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
3865{
3866 /* This complicated switch statement is to make sure and
3867 * only access regions that are unreserved.
3868 * Some blocks are only valid on dual port cards.
3869 */
3870 switch (b) {
3871 /* second port */
3872 case 5: /* Tx Arbiter 2 */
3873 case 9: /* RX2 */
3874 case 14 ... 15: /* TX2 */
3875 case 17: case 19: /* Ram Buffer 2 */
3876 case 22 ... 23: /* Tx Ram Buffer 2 */
3877 case 25: /* Rx MAC Fifo 1 */
3878 case 27: /* Tx MAC Fifo 2 */
3879 case 31: /* GPHY 2 */
3880 case 40 ... 47: /* Pattern Ram 2 */
3881 case 52: case 54: /* TCP Segmentation 2 */
3882 case 112 ... 116: /* GMAC 2 */
3883 return hw->ports > 1;
3884
3885 case 0: /* Control */
3886 case 2: /* Mac address */
3887 case 4: /* Tx Arbiter 1 */
3888 case 7: /* PCI express reg */
3889 case 8: /* RX1 */
3890 case 12 ... 13: /* TX1 */
3891 case 16: case 18:/* Rx Ram Buffer 1 */
3892 case 20 ... 21: /* Tx Ram Buffer 1 */
3893 case 24: /* Rx MAC Fifo 1 */
3894 case 26: /* Tx MAC Fifo 1 */
3895 case 28 ... 29: /* Descriptor and status unit */
3896 case 30: /* GPHY 1*/
3897 case 32 ... 39: /* Pattern Ram 1 */
3898 case 48: case 50: /* TCP Segmentation 1 */
3899 case 56 ... 60: /* PCI space */
3900 case 80 ... 84: /* GMAC 1 */
3901 return 1;
3902
3903 default:
3904 return 0;
3905 }
3906}
3907
Stephen Hemminger793b8832005-09-14 16:06:14 -07003908/*
3909 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003910 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003911 */
3912static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3913 void *p)
3914{
3915 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003916 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003917 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003918
3919 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003920
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003921 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00003922 /* skip poisonous diagnostic ram region in block 3 */
3923 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003924 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003925 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003926 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003927 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003928 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003929
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003930 p += 128;
3931 io += 128;
3932 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003933}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003934
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003935/* In order to do Jumbo packets on these chips, need to turn off the
3936 * transmit store/forward. Therefore checksum offload won't work.
3937 */
3938static int no_tx_offload(struct net_device *dev)
3939{
3940 const struct sky2_port *sky2 = netdev_priv(dev);
3941 const struct sky2_hw *hw = sky2->hw;
3942
Stephen Hemminger69161612007-06-04 17:23:26 -07003943 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003944}
3945
3946static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3947{
3948 if (data && no_tx_offload(dev))
3949 return -EINVAL;
3950
3951 return ethtool_op_set_tx_csum(dev, data);
3952}
3953
3954
3955static int sky2_set_tso(struct net_device *dev, u32 data)
3956{
3957 if (data && no_tx_offload(dev))
3958 return -EINVAL;
3959
3960 return ethtool_op_set_tso(dev, data);
3961}
3962
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003963static int sky2_get_eeprom_len(struct net_device *dev)
3964{
3965 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003966 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003967 u16 reg2;
3968
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003969 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003970 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3971}
3972
Stephen Hemminger14132352008-08-27 20:46:26 -07003973static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003974{
Stephen Hemminger14132352008-08-27 20:46:26 -07003975 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003976
Stephen Hemminger14132352008-08-27 20:46:26 -07003977 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3978 /* Can take up to 10.6 ms for write */
3979 if (time_after(jiffies, start + HZ/4)) {
3980 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3981 return -ETIMEDOUT;
3982 }
3983 mdelay(1);
3984 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003985
Stephen Hemminger14132352008-08-27 20:46:26 -07003986 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003987}
3988
Stephen Hemminger14132352008-08-27 20:46:26 -07003989static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3990 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003991{
Stephen Hemminger14132352008-08-27 20:46:26 -07003992 int rc = 0;
3993
3994 while (length > 0) {
3995 u32 val;
3996
3997 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3998 rc = sky2_vpd_wait(hw, cap, 0);
3999 if (rc)
4000 break;
4001
4002 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4003
4004 memcpy(data, &val, min(sizeof(val), length));
4005 offset += sizeof(u32);
4006 data += sizeof(u32);
4007 length -= sizeof(u32);
4008 }
4009
4010 return rc;
4011}
4012
4013static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4014 u16 offset, unsigned int length)
4015{
4016 unsigned int i;
4017 int rc = 0;
4018
4019 for (i = 0; i < length; i += sizeof(u32)) {
4020 u32 val = *(u32 *)(data + i);
4021
4022 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4023 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4024
4025 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4026 if (rc)
4027 break;
4028 }
4029 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004030}
4031
4032static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4033 u8 *data)
4034{
4035 struct sky2_port *sky2 = netdev_priv(dev);
4036 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004037
4038 if (!cap)
4039 return -EINVAL;
4040
4041 eeprom->magic = SKY2_EEPROM_MAGIC;
4042
Stephen Hemminger14132352008-08-27 20:46:26 -07004043 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004044}
4045
4046static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4047 u8 *data)
4048{
4049 struct sky2_port *sky2 = netdev_priv(dev);
4050 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004051
4052 if (!cap)
4053 return -EINVAL;
4054
4055 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4056 return -EINVAL;
4057
Stephen Hemminger14132352008-08-27 20:46:26 -07004058 /* Partial writes not supported */
4059 if ((eeprom->offset & 3) || (eeprom->len & 3))
4060 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004061
Stephen Hemminger14132352008-08-27 20:46:26 -07004062 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004063}
4064
4065
Jeff Garzik7282d492006-09-13 14:30:00 -04004066static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004067 .get_settings = sky2_get_settings,
4068 .set_settings = sky2_set_settings,
4069 .get_drvinfo = sky2_get_drvinfo,
4070 .get_wol = sky2_get_wol,
4071 .set_wol = sky2_set_wol,
4072 .get_msglevel = sky2_get_msglevel,
4073 .set_msglevel = sky2_set_msglevel,
4074 .nway_reset = sky2_nway_reset,
4075 .get_regs_len = sky2_get_regs_len,
4076 .get_regs = sky2_get_regs,
4077 .get_link = ethtool_op_get_link,
4078 .get_eeprom_len = sky2_get_eeprom_len,
4079 .get_eeprom = sky2_get_eeprom,
4080 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004081 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004082 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004083 .set_tso = sky2_set_tso,
4084 .get_rx_csum = sky2_get_rx_csum,
4085 .set_rx_csum = sky2_set_rx_csum,
4086 .get_strings = sky2_get_strings,
4087 .get_coalesce = sky2_get_coalesce,
4088 .set_coalesce = sky2_set_coalesce,
4089 .get_ringparam = sky2_get_ringparam,
4090 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004091 .get_pauseparam = sky2_get_pauseparam,
4092 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004093 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004094 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004095 .get_ethtool_stats = sky2_get_ethtool_stats,
4096};
4097
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004098#ifdef CONFIG_SKY2_DEBUG
4099
4100static struct dentry *sky2_debug;
4101
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004102
4103/*
4104 * Read and parse the first part of Vital Product Data
4105 */
4106#define VPD_SIZE 128
4107#define VPD_MAGIC 0x82
4108
4109static const struct vpd_tag {
4110 char tag[2];
4111 char *label;
4112} vpd_tags[] = {
4113 { "PN", "Part Number" },
4114 { "EC", "Engineering Level" },
4115 { "MN", "Manufacturer" },
4116 { "SN", "Serial Number" },
4117 { "YA", "Asset Tag" },
4118 { "VL", "First Error Log Message" },
4119 { "VF", "Second Error Log Message" },
4120 { "VB", "Boot Agent ROM Configuration" },
4121 { "VE", "EFI UNDI Configuration" },
4122};
4123
4124static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4125{
4126 size_t vpd_size;
4127 loff_t offs;
4128 u8 len;
4129 unsigned char *buf;
4130 u16 reg2;
4131
4132 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4133 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4134
4135 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4136 buf = kmalloc(vpd_size, GFP_KERNEL);
4137 if (!buf) {
4138 seq_puts(seq, "no memory!\n");
4139 return;
4140 }
4141
4142 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4143 seq_puts(seq, "VPD read failed\n");
4144 goto out;
4145 }
4146
4147 if (buf[0] != VPD_MAGIC) {
4148 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4149 goto out;
4150 }
4151 len = buf[1];
4152 if (len == 0 || len > vpd_size - 4) {
4153 seq_printf(seq, "Invalid id length: %d\n", len);
4154 goto out;
4155 }
4156
4157 seq_printf(seq, "%.*s\n", len, buf + 3);
4158 offs = len + 3;
4159
4160 while (offs < vpd_size - 4) {
4161 int i;
4162
4163 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4164 break;
4165 len = buf[offs + 2];
4166 if (offs + len + 3 >= vpd_size)
4167 break;
4168
4169 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4170 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4171 seq_printf(seq, " %s: %.*s\n",
4172 vpd_tags[i].label, len, buf + offs + 3);
4173 break;
4174 }
4175 }
4176 offs += len + 3;
4177 }
4178out:
4179 kfree(buf);
4180}
4181
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004182static int sky2_debug_show(struct seq_file *seq, void *v)
4183{
4184 struct net_device *dev = seq->private;
4185 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004186 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004187 unsigned port = sky2->port;
4188 unsigned idx, last;
4189 int sop;
4190
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004191 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004192
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004193 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004194 sky2_read32(hw, B0_ISRC),
4195 sky2_read32(hw, B0_IMSK),
4196 sky2_read32(hw, B0_Y2_SP_ICR));
4197
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004198 if (!netif_running(dev)) {
4199 seq_printf(seq, "network not running\n");
4200 return 0;
4201 }
4202
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004203 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004204 last = sky2_read16(hw, STAT_PUT_IDX);
4205
4206 if (hw->st_idx == last)
4207 seq_puts(seq, "Status ring (empty)\n");
4208 else {
4209 seq_puts(seq, "Status ring\n");
4210 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4211 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4212 const struct sky2_status_le *le = hw->st_le + idx;
4213 seq_printf(seq, "[%d] %#x %d %#x\n",
4214 idx, le->opcode, le->length, le->status);
4215 }
4216 seq_puts(seq, "\n");
4217 }
4218
4219 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4220 sky2->tx_cons, sky2->tx_prod,
4221 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4222 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4223
4224 /* Dump contents of tx ring */
4225 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004226 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4227 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004228 const struct sky2_tx_le *le = sky2->tx_le + idx;
4229 u32 a = le32_to_cpu(le->addr);
4230
4231 if (sop)
4232 seq_printf(seq, "%u:", idx);
4233 sop = 0;
4234
4235 switch(le->opcode & ~HW_OWNER) {
4236 case OP_ADDR64:
4237 seq_printf(seq, " %#x:", a);
4238 break;
4239 case OP_LRGLEN:
4240 seq_printf(seq, " mtu=%d", a);
4241 break;
4242 case OP_VLAN:
4243 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4244 break;
4245 case OP_TCPLISW:
4246 seq_printf(seq, " csum=%#x", a);
4247 break;
4248 case OP_LARGESEND:
4249 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4250 break;
4251 case OP_PACKET:
4252 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4253 break;
4254 case OP_BUFFER:
4255 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4256 break;
4257 default:
4258 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4259 a, le16_to_cpu(le->length));
4260 }
4261
4262 if (le->ctrl & EOP) {
4263 seq_putc(seq, '\n');
4264 sop = 1;
4265 }
4266 }
4267
4268 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4269 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004270 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004271 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4272
David S. Millerd1d08d12008-01-07 20:53:33 -08004273 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004274 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004275 return 0;
4276}
4277
4278static int sky2_debug_open(struct inode *inode, struct file *file)
4279{
4280 return single_open(file, sky2_debug_show, inode->i_private);
4281}
4282
4283static const struct file_operations sky2_debug_fops = {
4284 .owner = THIS_MODULE,
4285 .open = sky2_debug_open,
4286 .read = seq_read,
4287 .llseek = seq_lseek,
4288 .release = single_release,
4289};
4290
4291/*
4292 * Use network device events to create/remove/rename
4293 * debugfs file entries
4294 */
4295static int sky2_device_event(struct notifier_block *unused,
4296 unsigned long event, void *ptr)
4297{
4298 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004299 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004300
Stephen Hemminger1436b302008-11-19 21:59:54 -08004301 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004302 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004303
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004304 switch(event) {
4305 case NETDEV_CHANGENAME:
4306 if (sky2->debugfs) {
4307 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4308 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004309 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004310 break;
4311
4312 case NETDEV_GOING_DOWN:
4313 if (sky2->debugfs) {
4314 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4315 dev->name);
4316 debugfs_remove(sky2->debugfs);
4317 sky2->debugfs = NULL;
4318 }
4319 break;
4320
4321 case NETDEV_UP:
4322 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4323 sky2_debug, dev,
4324 &sky2_debug_fops);
4325 if (IS_ERR(sky2->debugfs))
4326 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004327 }
4328
4329 return NOTIFY_DONE;
4330}
4331
4332static struct notifier_block sky2_notifier = {
4333 .notifier_call = sky2_device_event,
4334};
4335
4336
4337static __init void sky2_debug_init(void)
4338{
4339 struct dentry *ent;
4340
4341 ent = debugfs_create_dir("sky2", NULL);
4342 if (!ent || IS_ERR(ent))
4343 return;
4344
4345 sky2_debug = ent;
4346 register_netdevice_notifier(&sky2_notifier);
4347}
4348
4349static __exit void sky2_debug_cleanup(void)
4350{
4351 if (sky2_debug) {
4352 unregister_netdevice_notifier(&sky2_notifier);
4353 debugfs_remove(sky2_debug);
4354 sky2_debug = NULL;
4355 }
4356}
4357
4358#else
4359#define sky2_debug_init()
4360#define sky2_debug_cleanup()
4361#endif
4362
Stephen Hemminger1436b302008-11-19 21:59:54 -08004363/* Two copies of network device operations to handle special case of
4364 not allowing netpoll on second port */
4365static const struct net_device_ops sky2_netdev_ops[2] = {
4366 {
4367 .ndo_open = sky2_up,
4368 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004369 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004370 .ndo_do_ioctl = sky2_ioctl,
4371 .ndo_validate_addr = eth_validate_addr,
4372 .ndo_set_mac_address = sky2_set_mac_address,
4373 .ndo_set_multicast_list = sky2_set_multicast,
4374 .ndo_change_mtu = sky2_change_mtu,
4375 .ndo_tx_timeout = sky2_tx_timeout,
4376#ifdef SKY2_VLAN_TAG_USED
4377 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4378#endif
4379#ifdef CONFIG_NET_POLL_CONTROLLER
4380 .ndo_poll_controller = sky2_netpoll,
4381#endif
4382 },
4383 {
4384 .ndo_open = sky2_up,
4385 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004386 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004387 .ndo_do_ioctl = sky2_ioctl,
4388 .ndo_validate_addr = eth_validate_addr,
4389 .ndo_set_mac_address = sky2_set_mac_address,
4390 .ndo_set_multicast_list = sky2_set_multicast,
4391 .ndo_change_mtu = sky2_change_mtu,
4392 .ndo_tx_timeout = sky2_tx_timeout,
4393#ifdef SKY2_VLAN_TAG_USED
4394 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4395#endif
4396 },
4397};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004398
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004399/* Initialize network device */
4400static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004401 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004402 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004403{
4404 struct sky2_port *sky2;
4405 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4406
4407 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004408 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004409 return NULL;
4410 }
4411
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004412 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004413 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004414 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004415 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004416 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417
4418 sky2 = netdev_priv(dev);
4419 sky2->netdev = dev;
4420 sky2->hw = hw;
4421 sky2->msg_enable = netif_msg_init(debug, default_msg);
4422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004423 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004424 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4425 if (hw->chip_id != CHIP_ID_YUKON_XL)
4426 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4427
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004428 sky2->flow_mode = FC_BOTH;
4429
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004430 sky2->duplex = -1;
4431 sky2->speed = -1;
4432 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004433 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004434
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004435 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004436
Stephen Hemminger793b8832005-09-14 16:06:14 -07004437 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004438 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004439 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004440
4441 hw->dev[port] = dev;
4442
4443 sky2->port = port;
4444
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004445 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004446 if (highmem)
4447 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004448
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004449#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004450 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4451 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4452 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4453 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004454 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004455#endif
4456
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004457 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004458 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004459 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004460
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004461 return dev;
4462}
4463
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004464static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465{
4466 const struct sky2_port *sky2 = netdev_priv(dev);
4467
4468 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004469 printk(KERN_INFO PFX "%s: addr %pM\n",
4470 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471}
4472
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004473/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004474static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004475{
4476 struct sky2_hw *hw = dev_id;
4477 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4478
4479 if (status == 0)
4480 return IRQ_NONE;
4481
4482 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004483 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004484 wake_up(&hw->msi_wait);
4485 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4486 }
4487 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4488
4489 return IRQ_HANDLED;
4490}
4491
4492/* Test interrupt path by forcing a a software IRQ */
4493static int __devinit sky2_test_msi(struct sky2_hw *hw)
4494{
4495 struct pci_dev *pdev = hw->pdev;
4496 int err;
4497
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004498 init_waitqueue_head (&hw->msi_wait);
4499
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004500 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4501
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004502 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004503 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004504 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004505 return err;
4506 }
4507
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004508 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004509 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004510
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004511 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004512
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004513 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004514 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004515 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4516 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004517
4518 err = -EOPNOTSUPP;
4519 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4520 }
4521
4522 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004523 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004524
4525 free_irq(pdev->irq, hw);
4526
4527 return err;
4528}
4529
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004530/* This driver supports yukon2 chipset only */
4531static const char *sky2_name(u8 chipid, char *buf, int sz)
4532{
4533 const char *name[] = {
4534 "XL", /* 0xb3 */
4535 "EC Ultra", /* 0xb4 */
4536 "Extreme", /* 0xb5 */
4537 "EC", /* 0xb6 */
4538 "FE", /* 0xb7 */
4539 "FE+", /* 0xb8 */
4540 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004541 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004542 "Unknown", /* 0xbb */
4543 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004544 };
4545
stephen hemmingerdae3a512009-12-14 08:33:47 +00004546 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004547 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4548 else
4549 snprintf(buf, sz, "(chip %#x)", chipid);
4550 return buf;
4551}
4552
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004553static int __devinit sky2_probe(struct pci_dev *pdev,
4554 const struct pci_device_id *ent)
4555{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004556 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004557 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004558 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004559 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004560 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004561
Stephen Hemminger793b8832005-09-14 16:06:14 -07004562 err = pci_enable_device(pdev);
4563 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004564 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004565 goto err_out;
4566 }
4567
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004568 /* Get configuration information
4569 * Note: only regular PCI config access once to test for HW issues
4570 * other PCI access through shared memory for speed and to
4571 * avoid MMCONFIG problems.
4572 */
4573 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4574 if (err) {
4575 dev_err(&pdev->dev, "PCI read config failed\n");
4576 goto err_out;
4577 }
4578
4579 if (~reg == 0) {
4580 dev_err(&pdev->dev, "PCI configuration read error\n");
4581 goto err_out;
4582 }
4583
Stephen Hemminger793b8832005-09-14 16:06:14 -07004584 err = pci_request_regions(pdev, DRV_NAME);
4585 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004586 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004587 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004588 }
4589
4590 pci_set_master(pdev);
4591
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004592 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004593 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004594 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004595 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004596 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004597 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4598 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004599 goto err_out_free_regions;
4600 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004601 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004602 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004603 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004604 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004605 goto err_out_free_regions;
4606 }
4607 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004608
Stephen Hemminger38345072009-02-03 11:27:30 +00004609
4610#ifdef __BIG_ENDIAN
4611 /* The sk98lin vendor driver uses hardware byte swapping but
4612 * this driver uses software swapping.
4613 */
4614 reg &= ~PCI_REV_DESC;
4615 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4616 if (err) {
4617 dev_err(&pdev->dev, "PCI write config failed\n");
4618 goto err_out_free_regions;
4619 }
4620#endif
4621
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004622 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004624 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004625
4626 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4627 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004628 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004629 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004630 goto err_out_free_regions;
4631 }
4632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004633 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004634 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004635
4636 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4637 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004638 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004639 goto err_out_free_hw;
4640 }
4641
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004642 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004643 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004644 if (!hw->st_le)
4645 goto err_out_iounmap;
4646
Stephen Hemmingere3173832007-02-06 10:45:39 -08004647 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004649 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004650
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004651 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4652 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004653
Stephen Hemmingere3173832007-02-06 10:45:39 -08004654 sky2_reset(hw);
4655
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004656 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004657 if (!dev) {
4658 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004659 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004660 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004661
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004662 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4663 err = sky2_test_msi(hw);
4664 if (err == -EOPNOTSUPP)
4665 pci_disable_msi(pdev);
4666 else if (err)
4667 goto err_out_free_netdev;
4668 }
4669
Stephen Hemminger793b8832005-09-14 16:06:14 -07004670 err = register_netdev(dev);
4671 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004672 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004673 goto err_out_free_netdev;
4674 }
4675
Brandon Philips33cb7d32009-10-29 13:58:07 +00004676 netif_carrier_off(dev);
4677
Stephen Hemminger6de16232007-10-17 13:26:42 -07004678 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4679
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004680 err = request_irq(pdev->irq, sky2_intr,
4681 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004682 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004683 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004684 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004685 goto err_out_unregister;
4686 }
4687 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004688 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004689
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004690 sky2_show_addr(dev);
4691
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004692 if (hw->ports > 1) {
4693 struct net_device *dev1;
4694
Stephen Hemmingerca519272009-09-14 06:22:29 +00004695 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004696 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004697 if (dev1 && (err = register_netdev(dev1)) == 0)
4698 sky2_show_addr(dev1);
4699 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004700 dev_warn(&pdev->dev,
4701 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004702 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004703 hw->ports = 1;
4704 if (dev1)
4705 free_netdev(dev1);
4706 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004707 }
4708
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004709 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004710 INIT_WORK(&hw->restart_work, sky2_restart);
4711
Stephen Hemminger793b8832005-09-14 16:06:14 -07004712 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004713 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004714
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004715 return 0;
4716
Stephen Hemminger793b8832005-09-14 16:06:14 -07004717err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004718 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004719 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004720 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004721err_out_free_netdev:
4722 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004723err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004724 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004725 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004726err_out_iounmap:
4727 iounmap(hw->regs);
4728err_out_free_hw:
4729 kfree(hw);
4730err_out_free_regions:
4731 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004732err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004733 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004734err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004735 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004736 return err;
4737}
4738
4739static void __devexit sky2_remove(struct pci_dev *pdev)
4740{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004741 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004742 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004743
Stephen Hemminger793b8832005-09-14 16:06:14 -07004744 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004745 return;
4746
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004747 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004748 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004749
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004750 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004751 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004752
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004753 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004754
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004755 sky2_power_aux(hw);
4756
Stephen Hemminger793b8832005-09-14 16:06:14 -07004757 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004758 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004759
4760 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004761 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004762 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004763 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004764 pci_release_regions(pdev);
4765 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004766
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004767 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004768 free_netdev(hw->dev[i]);
4769
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004770 iounmap(hw->regs);
4771 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004773 pci_set_drvdata(pdev, NULL);
4774}
4775
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004776static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4777{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004778 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004779 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004780
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004781 if (!hw)
4782 return 0;
4783
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004784 del_timer_sync(&hw->watchdog_timer);
4785 cancel_work_sync(&hw->restart_work);
4786
Stephen Hemminger19720732009-08-14 05:15:16 +00004787 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004788 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004789 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004790 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004791
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004792 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004793
4794 if (sky2->wol)
4795 sky2_wol_init(sky2);
4796
4797 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004798 }
4799
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004800 device_set_wakeup_enable(&pdev->dev, wol != 0);
4801
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004802 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004803 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004804 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004805 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004806
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004807 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004808 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004809 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004810
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004811 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004812}
4813
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004814#ifdef CONFIG_PM
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004815static int sky2_resume(struct pci_dev *pdev)
4816{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004817 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004818 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004819
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004820 if (!hw)
4821 return 0;
4822
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004823 err = pci_set_power_state(pdev, PCI_D0);
4824 if (err)
4825 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004826
4827 err = pci_restore_state(pdev);
4828 if (err)
4829 goto out;
4830
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004831 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004832
4833 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004834 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4835 if (err) {
4836 dev_err(&pdev->dev, "PCI write config failed\n");
4837 goto out;
4838 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004839
Stephen Hemmingere3173832007-02-06 10:45:39 -08004840 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004841 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004842 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004843
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004844 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004845 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004846 err = sky2_reattach(hw->dev[i]);
4847 if (err)
4848 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004849 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004850 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004851
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004852 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004853out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004854 rtnl_unlock();
4855
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004856 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004857 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004858 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004859}
4860#endif
4861
Stephen Hemmingere3173832007-02-06 10:45:39 -08004862static void sky2_shutdown(struct pci_dev *pdev)
4863{
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004864 sky2_suspend(pdev, PMSG_SUSPEND);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004865}
4866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004867static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004868 .name = DRV_NAME,
4869 .id_table = sky2_id_table,
4870 .probe = sky2_probe,
4871 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004872#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004873 .suspend = sky2_suspend,
4874 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004875#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004876 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004877};
4878
4879static int __init sky2_init_module(void)
4880{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004881 pr_info(PFX "driver version " DRV_VERSION "\n");
4882
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004883 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004884 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004885}
4886
4887static void __exit sky2_cleanup_module(void)
4888{
4889 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004890 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004891}
4892
4893module_init(sky2_init_module);
4894module_exit(sky2_cleanup_module);
4895
4896MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004897MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004898MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004899MODULE_VERSION(DRV_VERSION);