blob: f9c4529299bd9bccc45716ed3173aebf080a2fa7 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070047
48#include <asm/irq.h>
49
50#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemminger4ec8f0c2011-07-07 05:51:00 +000053#define DRV_VERSION "1.29"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000066/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000067 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
68#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000069#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000070#define TX_MAX_PENDING 1024
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define TX_WATCHDOG (5 * HZ)
74#define NAPI_WEIGHT 64
75#define PHY_RETRIES 1000
76
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070077#define SKY2_EEPROM_MAGIC 0x9955aabb
78
Mike McCormack060b9462010-07-29 03:34:52 +000079#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -070098static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -080099 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000151static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800153/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800154static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155{
156 int i;
157
158 gma_write16(hw, port, GM_SMI_DATA, val);
159 gma_write16(hw, port, GM_SMI_CTRL,
160 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
161
162 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800163 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
164 if (ctrl == 0xffff)
165 goto io_error;
166
167 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800169
170 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Mike McCormack060b9462010-07-29 03:34:52 +0000173 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800175
176io_error:
177 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
178 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179}
180
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182{
183 int i;
184
Stephen Hemminger793b8832005-09-14 16:06:14 -0700185 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
187
188 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800189 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
190 if (ctrl == 0xffff)
191 goto io_error;
192
193 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 *val = gma_read16(hw, port, GM_SMI_DATA);
195 return 0;
196 }
197
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800198 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800203io_error:
204 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
205 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800206}
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209{
210 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700213}
214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215
216static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700217{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218 /* switch power to VCC (WA for VAUX problem) */
219 sky2_write8(hw, B0_POWER_CTRL,
220 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* disable Core Clock Division, */
223 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000225 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* enable bits are inverted */
227 sky2_write8(hw, B2_Y2_CLK_GATE,
228 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
229 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
230 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
231 else
232 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700233
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700234 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700235 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800237 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700238
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800239 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700240 /* set all bits to 0 except bits 15..12 and 8 */
241 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245 /* set all bits to 0 except bits 28 & 27 */
246 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700250
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000251 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
252
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
254 reg = sky2_read32(hw, B2_GP_IO);
255 reg |= GLB_GPIO_STAT_RACE_DIS;
256 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700257
258 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700259 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000260
261 /* Turn on "driver loaded" LED */
262 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800263}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265static void sky2_power_aux(struct sky2_hw *hw)
266{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000267 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
269 else
270 /* enable bits are inverted */
271 sky2_write8(hw, B2_Y2_CLK_GATE,
272 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
273 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
274 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
275
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000276 /* switch power to VAUX if supported and PME from D3cold */
277 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
278 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800279 sky2_write8(hw, B0_POWER_CTRL,
280 (PC_VAUX_ENA | PC_VCC_ENA |
281 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000282
283 /* turn off "driver loaded LED" */
284 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700285}
286
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700287static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288{
289 u16 reg;
290
291 /* disable all GMAC IRQ's */
292 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700304/* flow control to advertise bits */
305static const u16 copper_fc_adv[] = {
306 [FC_NONE] = 0,
307 [FC_TX] = PHY_M_AN_ASP,
308 [FC_RX] = PHY_M_AN_PC,
309 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310};
311
312/* flow control to advertise bits when using 1000BaseX */
313static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700314 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700315 [FC_TX] = PHY_M_P_ASYM_MD_X,
316 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318};
319
320/* flow control to GMA disable bits */
321static const u16 gm_fc_disable[] = {
322 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
323 [FC_TX] = GM_GPCR_FC_RX_DIS,
324 [FC_RX] = GM_GPCR_FC_TX_DIS,
325 [FC_BOTH] = 0,
326};
327
328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330{
331 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700332 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700334 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700335 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337
338 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700339 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set master & slave downshift counter to 1x */
348 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349
350 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700355 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700358
359 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
360 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 u16 spec;
362
363 /* Enable Class A driver for FE+ A0 */
364 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
365 spec |= PHY_M_FESC_SEL_CL_A;
366 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* disable energy detect */
370 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371
372 /* enable automatic crossover */
373 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374
Stephen Hemminger53419c62007-05-14 12:38:11 -0700375 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000376 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
377 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 ctrl &= ~PHY_M_PC_DSC_MSK;
380 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
381 }
382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 } else {
384 /* workaround for deviation #4.88 (CRC errors) */
385 /* disable Automatic Crossover */
386
387 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 }
389
390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391
392 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700393 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395
396 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl &= ~PHY_M_MAC_MD_MSK;
400 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 /* select page 1 to access Fiber registers */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406
407 /* for SFP-module set SIGDET polarity to low */
408 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
409 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
415
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700416 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 ct1000 = 0;
418 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700421 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 ct1000 |= PHY_M_1000C_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 ct1000 |= PHY_M_1000C_AHD;
427 if (sky2->advertising & ADVERTISED_100baseT_Full)
428 adv |= PHY_M_AN_100_FD;
429 if (sky2->advertising & ADVERTISED_100baseT_Half)
430 adv |= PHY_M_AN_100_HD;
431 if (sky2->advertising & ADVERTISED_10baseT_Full)
432 adv |= PHY_M_AN_10_FD;
433 if (sky2->advertising & ADVERTISED_10baseT_Half)
434 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700441 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
443 /* Restart Auto-negotiation */
444 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
445 } else {
446 /* forced speed/duplex settings */
447 ct1000 = PHY_M_1000C_MSE;
448
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700449 /* Disable auto update for duplex flow control and duplex */
450 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451
452 switch (sky2->speed) {
453 case SPEED_1000:
454 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456 break;
457 case SPEED_100:
458 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 }
462
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 if (sky2->duplex == DUPLEX_FULL) {
464 reg |= GM_GPCR_DUP_FULL;
465 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700466 } else if (sky2->speed < SPEED_1000)
467 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700468 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700470 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
471 if (sky2_is_copper(hw))
472 adv |= copper_fc_adv[sky2->flow_mode];
473 else
474 adv |= fiber_fc_adv[sky2->flow_mode];
475 } else {
476 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700477 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478
479 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
482 else
483 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 }
485
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700486 gma_write16(hw, port, GM_GP_CTRL, reg);
487
Stephen Hemminger05745c42007-09-19 15:36:45 -0700488 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
490
491 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
492 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
493
494 /* Setup Phy LED's */
495 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
496 ledover = 0;
497
498 switch (hw->chip_id) {
499 case CHIP_ID_YUKON_FE:
500 /* on 88E3082 these bits are at 11..9 (shifted left) */
501 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
502
503 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
504
505 /* delete ACT LED control bits */
506 ctrl &= ~PHY_M_FELP_LED1_MSK;
507 /* change ACT LED control to blink mode */
508 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
509 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
510 break;
511
Stephen Hemminger05745c42007-09-19 15:36:45 -0700512 case CHIP_ID_YUKON_FE_P:
513 /* Enable Link Partner Next Page */
514 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
515 ctrl |= PHY_M_PC_ENA_LIP_NP;
516
517 /* disable Energy Detect and enable scrambler */
518 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
519 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
520
521 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
522 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
523 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
524 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
525
526 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
527 break;
528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* select page 3 to access LED control register */
533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
534
535 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
537 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
538 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
539 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
540 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541
542 /* set Polarity Control register */
543 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 (PHY_M_POLC_LS1_P_MIX(4) |
545 PHY_M_POLC_IS0_P_MIX(4) |
546 PHY_M_POLC_LOS_CTRL(2) |
547 PHY_M_POLC_INIT_CTRL(2) |
548 PHY_M_POLC_STA1_CTRL(2) |
549 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550
551 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800554
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700555 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800556 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800557 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
559
560 /* select page 3 to access LED control register */
561 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
562
563 /* set LED Function Control register */
564 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
565 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
566 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
567 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
568 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
569
570 /* set Blink Rate in LED Timer Control Register */
571 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
572 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
573 /* restore page register */
574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
575 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576
577 default:
578 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
579 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800582 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 }
584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
588
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, 0x18, 0xaa99);
591 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700593 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
594 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
595 gm_phy_write(hw, port, 0x18, 0xa204);
596 gm_phy_write(hw, port, 0x17, 0x2002);
597 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800598
599 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700600 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700601 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
602 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
603 /* apply workaround for integrated resistors calibration */
604 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
605 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000606 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
607 /* apply fixes in PHY AFE */
608 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
609
610 /* apply RDAC termination workaround */
611 gm_phy_write(hw, port, 24, 0x2800);
612 gm_phy_write(hw, port, 23, 0x2001);
613
614 /* set page register back to 0 */
615 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700616 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
617 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700618 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800619 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
620
Joe Perches8e95a202009-12-03 07:58:21 +0000621 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
622 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800623 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800624 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800625 }
626
627 if (ledover)
628 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
629
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000630 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
631 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
632 int i;
633 /* This a phy register setup workaround copied from vendor driver. */
634 static const struct {
635 u16 reg, val;
636 } eee_afe[] = {
637 { 0x156, 0x58ce },
638 { 0x153, 0x99eb },
639 { 0x141, 0x8064 },
640 /* { 0x155, 0x130b },*/
641 { 0x000, 0x0000 },
642 { 0x151, 0x8433 },
643 { 0x14b, 0x8c44 },
644 { 0x14c, 0x0f90 },
645 { 0x14f, 0x39aa },
646 /* { 0x154, 0x2f39 },*/
647 { 0x14d, 0xba33 },
648 { 0x144, 0x0048 },
649 { 0x152, 0x2010 },
650 /* { 0x158, 0x1223 },*/
651 { 0x140, 0x4444 },
652 { 0x154, 0x2f3b },
653 { 0x158, 0xb203 },
654 { 0x157, 0x2029 },
655 };
656
657 /* Start Workaround for OptimaEEE Rev.Z0 */
658 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
659
660 gm_phy_write(hw, port, 1, 0x4099);
661 gm_phy_write(hw, port, 3, 0x1120);
662 gm_phy_write(hw, port, 11, 0x113c);
663 gm_phy_write(hw, port, 14, 0x8100);
664 gm_phy_write(hw, port, 15, 0x112a);
665 gm_phy_write(hw, port, 17, 0x1008);
666
667 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
668 gm_phy_write(hw, port, 1, 0x20b0);
669
670 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
671
672 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
673 /* apply AFE settings */
674 gm_phy_write(hw, port, 17, eee_afe[i].val);
675 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
676 }
677
678 /* End Workaround for OptimaEEE */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
680
681 /* Enable 10Base-Te (EEE) */
682 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
683 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
684 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
685 reg | PHY_M_10B_TE_ENABLE);
686 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700687 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700688
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700689 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700690 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
692 else
693 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
694}
695
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700696static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
697static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
698
699static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700700{
701 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700702
stephen hemmingera40ccc62010-01-24 18:46:06 +0000703 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800704 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700705 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700706
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000707 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700708 reg1 |= coma_mode[port];
709
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800710 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000711 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800712 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700713
714 if (hw->chip_id == CHIP_ID_YUKON_FE)
715 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
716 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
717 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700718}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700719
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700720static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
721{
722 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700723 u16 ctrl;
724
725 /* release GPHY Control reset */
726 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
727
728 /* release GMAC reset */
729 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
730
731 if (hw->flags & SKY2_HW_NEWER_PHY) {
732 /* select page 2 to access MAC control register */
733 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
734
735 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
736 /* allow GMII Power Down */
737 ctrl &= ~PHY_M_MAC_GMIF_PUP;
738 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
739
740 /* set page register back to 0 */
741 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
742 }
743
744 /* setup General Purpose Control Register */
745 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700746 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
747 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
748 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700749
750 if (hw->chip_id != CHIP_ID_YUKON_EC) {
751 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200752 /* select page 2 to access MAC control register */
753 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700754
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200755 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700756 /* enable Power Down */
757 ctrl |= PHY_M_PC_POW_D_ENA;
758 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200759
760 /* set page register back to 0 */
761 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700762 }
763
764 /* set IEEE compatible Power Down Mode (dev. #4.99) */
765 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
766 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700767
stephen hemmingera40ccc62010-01-24 18:46:06 +0000768 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700769 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700770 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700771 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000772 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700773}
774
stephen hemminger8e116802011-07-07 05:50:58 +0000775/* configure IPG according to used link speed */
776static void sky2_set_ipg(struct sky2_port *sky2)
777{
778 u16 reg;
779
780 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
781 reg &= ~GM_SMOD_IPG_MSK;
782 if (sky2->speed > SPEED_100)
783 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
784 else
785 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
786 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
787}
788
Brandon Philips38000a92010-06-16 16:21:58 +0000789/* Enable Rx/Tx */
790static void sky2_enable_rx_tx(struct sky2_port *sky2)
791{
792 struct sky2_hw *hw = sky2->hw;
793 unsigned port = sky2->port;
794 u16 reg;
795
796 reg = gma_read16(hw, port, GM_GP_CTRL);
797 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
798 gma_write16(hw, port, GM_GP_CTRL, reg);
799}
800
Stephen Hemminger1b537562005-12-20 15:08:07 -0800801/* Force a renegotiation */
802static void sky2_phy_reinit(struct sky2_port *sky2)
803{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800804 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800805 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000806 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800807 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800808}
809
Stephen Hemmingere3173832007-02-06 10:45:39 -0800810/* Put device in state to listen for Wake On Lan */
811static void sky2_wol_init(struct sky2_port *sky2)
812{
813 struct sky2_hw *hw = sky2->hw;
814 unsigned port = sky2->port;
815 enum flow_control save_mode;
816 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800817
818 /* Bring hardware out of reset */
819 sky2_write16(hw, B0_CTST, CS_RST_CLR);
820 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
821
822 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
823 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
824
825 /* Force to 10/100
826 * sky2_reset will re-enable on resume
827 */
828 save_mode = sky2->flow_mode;
829 ctrl = sky2->advertising;
830
831 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
832 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700833
834 spin_lock_bh(&sky2->phy_lock);
835 sky2_phy_power_up(hw, port);
836 sky2_phy_init(hw, port);
837 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800838
839 sky2->flow_mode = save_mode;
840 sky2->advertising = ctrl;
841
842 /* Set GMAC to no flow control and auto update for speed/duplex */
843 gma_write16(hw, port, GM_GP_CTRL,
844 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
845 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
846
847 /* Set WOL address */
848 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
849 sky2->netdev->dev_addr, ETH_ALEN);
850
851 /* Turn on appropriate WOL control bits */
852 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
853 ctrl = 0;
854 if (sky2->wol & WAKE_PHY)
855 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
856 else
857 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
858
859 if (sky2->wol & WAKE_MAGIC)
860 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
861 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700862 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800863
864 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
865 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
866
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000867 /* Disable PiG firmware */
868 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
869
Stephen Hemmingere3173832007-02-06 10:45:39 -0800870 /* block receiver */
871 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800872}
873
Stephen Hemminger69161612007-06-04 17:23:26 -0700874static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
875{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700876 struct net_device *dev = hw->dev[port];
877
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800878 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
879 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000880 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800881 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000882 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
883 } else if (dev->mtu > ETH_DATA_LEN) {
884 /* set Tx GMAC FIFO Almost Empty Threshold */
885 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
886 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700887
stephen hemminger44dde562010-02-12 06:58:01 +0000888 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
889 } else
890 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700891}
892
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
894{
895 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
896 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100897 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700898 int i;
899 const u8 *addr = hw->dev[port]->dev_addr;
900
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700901 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
902 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903
904 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
905
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000906 if (hw->chip_id == CHIP_ID_YUKON_XL &&
907 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
908 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909 /* WA DEV_472 -- looks like crossed wires on port 2 */
910 /* clear GMAC 1 Control reset */
911 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
912 do {
913 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
914 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
915 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
916 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
917 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
918 }
919
Stephen Hemminger793b8832005-09-14 16:06:14 -0700920 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700922 /* Enable Transmit FIFO Underrun */
923 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
924
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800925 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700926 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800928 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929
930 /* MIB clear */
931 reg = gma_read16(hw, port, GM_PHY_ADDR);
932 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
933
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700934 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
935 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936 gma_write16(hw, port, GM_PHY_ADDR, reg);
937
938 /* transmit control */
939 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
940
941 /* receive control reg: unicast + multicast + no FCS */
942 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700943 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944
945 /* transmit flow control */
946 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
947
948 /* transmit parameter */
949 gma_write16(hw, port, GM_TX_PARAM,
950 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
951 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
952 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
953 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
954
955 /* serial mode register */
956 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000957 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700959 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 reg |= GM_SMOD_JUMBO_ENA;
961
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000962 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
963 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
964 reg |= GM_NEW_FLOW_CTRL;
965
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700966 gma_write16(hw, port, GM_SERIAL_MODE, reg);
967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968 /* virtual address for data */
969 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
970
Stephen Hemminger793b8832005-09-14 16:06:14 -0700971 /* physical address: used for pause frames */
972 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
973
974 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
976 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
977 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
978
979 /* Configure Rx MAC FIFO */
980 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100981 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700982 if (hw->chip_id == CHIP_ID_YUKON_EX ||
983 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100984 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700985
Al Viro25cccec2007-07-20 16:07:33 +0100986 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800988 if (hw->chip_id == CHIP_ID_YUKON_XL) {
989 /* Hardware errata - clear flush mask */
990 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
991 } else {
992 /* Flush Rx MAC FIFO on any flow control or error */
993 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
994 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800996 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700997 reg = RX_GMF_FL_THR_DEF + 1;
998 /* Another magic mystery workaround from sk98lin */
999 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1000 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1001 reg = 0x178;
1002 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003
1004 /* Configure Tx MAC FIFO */
1005 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1006 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001007
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001008 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001009 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001010 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001011 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1012 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001013 reg = 1568 / 8;
1014 else
1015 reg = 1024 / 8;
1016 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1017 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001018
Stephen Hemminger69161612007-06-04 17:23:26 -07001019 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001020 }
1021
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001022 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1023 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1024 /* disable dynamic watermark */
1025 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1026 reg &= ~TX_DYN_WM_ENA;
1027 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1028 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029}
1030
Stephen Hemminger67712902006-12-04 15:53:45 -08001031/* Assign Ram Buffer allocation to queue */
1032static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033{
Stephen Hemminger67712902006-12-04 15:53:45 -08001034 u32 end;
1035
1036 /* convert from K bytes to qwords used for hw register */
1037 start *= 1024/8;
1038 space *= 1024/8;
1039 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001040
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1042 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1043 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1044 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1045 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1046
1047 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001048 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001049
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001050 /* On receive queue's set the thresholds
1051 * give receiver priority when > 3/4 full
1052 * send pause when down to 2K
1053 */
1054 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1055 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001056
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001057 tp = space - 2048/8;
1058 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1059 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001060 } else {
1061 /* Enable store & forward on Tx queue's because
1062 * Tx FIFO is only 1K on Yukon
1063 */
1064 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1065 }
1066
1067 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001068 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069}
1070
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001071/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001072static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073{
1074 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1075 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1076 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001077 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078}
1079
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080/* Setup prefetch unit registers. This is the interface between
1081 * hardware and driver list elements
1082 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001083static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001084 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001085{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1087 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001088 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1089 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1091 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001092
1093 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094}
1095
Mike McCormack9b289c32009-08-14 05:15:12 +00001096static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097{
Mike McCormack9b289c32009-08-14 05:15:12 +00001098 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001099
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001100 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001101 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001102 return le;
1103}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001105static void tx_init(struct sky2_port *sky2)
1106{
1107 struct sky2_tx_le *le;
1108
1109 sky2->tx_prod = sky2->tx_cons = 0;
1110 sky2->tx_tcpsum = 0;
1111 sky2->tx_last_mss = 0;
1112
Mike McCormack9b289c32009-08-14 05:15:12 +00001113 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001114 le->addr = 0;
1115 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001116 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001117}
1118
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001119/* Update chip's next pointer */
1120static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001122 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001123 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001124 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1125
1126 /* Synchronize I/O on since next processor may write to tail */
1127 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001128}
1129
Stephen Hemminger793b8832005-09-14 16:06:14 -07001130
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001131static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1132{
1133 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001134 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001135 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136 return le;
1137}
1138
Mike McCormack060b9462010-07-29 03:34:52 +00001139static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001140{
1141 unsigned size;
1142
1143 /* Space needed for frame data + headers rounded up */
1144 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1145
1146 /* Stopping point for hardware truncation */
1147 return (size - 8) / sizeof(u32);
1148}
1149
Mike McCormack060b9462010-07-29 03:34:52 +00001150static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001151{
1152 struct rx_ring_info *re;
1153 unsigned size;
1154
1155 /* Space needed for frame data + headers rounded up */
1156 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1157
1158 sky2->rx_nfrags = size >> PAGE_SHIFT;
1159 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1160
1161 /* Compute residue after pages */
1162 size -= sky2->rx_nfrags << PAGE_SHIFT;
1163
1164 /* Optimize to handle small packets and headers */
1165 if (size < copybreak)
1166 size = copybreak;
1167 if (size < ETH_HLEN)
1168 size = ETH_HLEN;
1169
1170 return size;
1171}
1172
Stephen Hemminger14d02632006-09-26 11:57:43 -07001173/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001174static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001175 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176{
1177 struct sky2_rx_le *le;
1178
Stephen Hemminger86c68872008-01-10 16:14:12 -08001179 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001181 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001182 le->opcode = OP_ADDR64 | HW_OWNER;
1183 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001186 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001187 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001188 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001189}
1190
Stephen Hemminger14d02632006-09-26 11:57:43 -07001191/* Build description to hardware for one possibly fragmented skb */
1192static void sky2_rx_submit(struct sky2_port *sky2,
1193 const struct rx_ring_info *re)
1194{
1195 int i;
1196
1197 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1198
1199 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1200 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1201}
1202
1203
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001204static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001205 unsigned size)
1206{
1207 struct sk_buff *skb = re->skb;
1208 int i;
1209
1210 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001211 if (pci_dma_mapping_error(pdev, re->data_addr))
1212 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001213
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001214 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001215
stephen hemminger3fbd9182010-02-01 13:45:41 +00001216 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001217 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001218
Ian Campbell950a5a42011-09-21 21:53:18 +00001219 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001220 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001221 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001222
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001223 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001224 goto map_page_error;
1225 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001226 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001227
1228map_page_error:
1229 while (--i >= 0) {
1230 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001231 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001232 PCI_DMA_FROMDEVICE);
1233 }
1234
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001235 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001236 PCI_DMA_FROMDEVICE);
1237
1238mapping_error:
1239 if (net_ratelimit())
1240 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1241 skb->dev->name);
1242 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001243}
1244
1245static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1246{
1247 struct sk_buff *skb = re->skb;
1248 int i;
1249
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001250 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001251 PCI_DMA_FROMDEVICE);
1252
1253 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1254 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001255 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001256 PCI_DMA_FROMDEVICE);
1257}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001258
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001259/* Tell chip where to start receive checksum.
1260 * Actually has two checksums, but set both same to avoid possible byte
1261 * order problems.
1262 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001263static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001264{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001265 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001267 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1268 le->ctrl = 0;
1269 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001270
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001271 sky2_write32(sky2->hw,
1272 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001273 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001274 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001275}
1276
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001277/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001278static void rx_set_rss(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001279{
1280 struct sky2_port *sky2 = netdev_priv(dev);
1281 struct sky2_hw *hw = sky2->hw;
1282 int i, nkeys = 4;
1283
1284 /* Supports IPv6 and other modes */
1285 if (hw->flags & SKY2_HW_NEW_LE) {
1286 nkeys = 10;
1287 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1288 }
1289
1290 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001291 if (features & NETIF_F_RXHASH) {
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001292 u32 key[nkeys];
1293
1294 get_random_bytes(key, nkeys * sizeof(u32));
1295 for (i = 0; i < nkeys; i++)
1296 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
1297 key[i]);
1298
1299 /* Need to turn on (undocumented) flag to make hashing work */
1300 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1301 RX_STFW_ENA);
1302
1303 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1304 BMU_ENA_RX_RSS_HASH);
1305 } else
1306 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1307 BMU_DIS_RX_RSS_HASH);
1308}
1309
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001310/*
1311 * The RX Stop command will not work for Yukon-2 if the BMU does not
1312 * reach the end of packet and since we can't make sure that we have
1313 * incoming data, we must reset the BMU while it is not doing a DMA
1314 * transfer. Since it is possible that the RX path is still active,
1315 * the RX RAM buffer will be stopped first, so any possible incoming
1316 * data will not trigger a DMA. After the RAM buffer is stopped, the
1317 * BMU is polled until any DMA in progress is ended and only then it
1318 * will be reset.
1319 */
1320static void sky2_rx_stop(struct sky2_port *sky2)
1321{
1322 struct sky2_hw *hw = sky2->hw;
1323 unsigned rxq = rxqaddr[sky2->port];
1324 int i;
1325
1326 /* disable the RAM Buffer receive queue */
1327 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1328
1329 for (i = 0; i < 0xffff; i++)
1330 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1331 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1332 goto stopped;
1333
Joe Perchesada1db52010-02-17 15:01:59 +00001334 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001335stopped:
1336 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1337
1338 /* reset the Rx prefetch unit */
1339 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001340 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001341}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001342
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001343/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344static void sky2_rx_clean(struct sky2_port *sky2)
1345{
1346 unsigned i;
1347
1348 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001349 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001350 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001351
1352 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001353 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354 kfree_skb(re->skb);
1355 re->skb = NULL;
1356 }
1357 }
1358}
1359
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001360/* Basic MII support */
1361static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1362{
1363 struct mii_ioctl_data *data = if_mii(ifr);
1364 struct sky2_port *sky2 = netdev_priv(dev);
1365 struct sky2_hw *hw = sky2->hw;
1366 int err = -EOPNOTSUPP;
1367
1368 if (!netif_running(dev))
1369 return -ENODEV; /* Phy still in reset */
1370
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001371 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001372 case SIOCGMIIPHY:
1373 data->phy_id = PHY_ADDR_MARV;
1374
1375 /* fallthru */
1376 case SIOCGMIIREG: {
1377 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001378
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001379 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001380 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001381 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001382
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001383 data->val_out = val;
1384 break;
1385 }
1386
1387 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001388 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001389 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1390 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001391 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001392 break;
1393 }
1394 return err;
1395}
1396
Michał Mirosławf5d64032011-04-10 03:13:21 +00001397#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001398
Michał Mirosławf5d64032011-04-10 03:13:21 +00001399static void sky2_vlan_mode(struct net_device *dev, u32 features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001400{
1401 struct sky2_port *sky2 = netdev_priv(dev);
1402 struct sky2_hw *hw = sky2->hw;
1403 u16 port = sky2->port;
1404
Michał Mirosławf5d64032011-04-10 03:13:21 +00001405 if (features & NETIF_F_HW_VLAN_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001406 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1407 RX_VLAN_STRIP_ON);
1408 else
1409 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1410 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001411
Michał Mirosławf5d64032011-04-10 03:13:21 +00001412 if (features & NETIF_F_HW_VLAN_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001413 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1414 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001415
1416 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1417 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001418 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1419 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001420
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001421 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001422 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001423 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001424}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001425
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001426/* Amount of required worst case padding in rx buffer */
1427static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1428{
1429 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1430}
1431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001433 * Allocate an skb for receiving. If the MTU is large enough
1434 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001435 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001436static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001437{
1438 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001439 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001440
Eric Dumazet68ac3192011-07-07 06:13:32 -07001441 skb = __netdev_alloc_skb(sky2->netdev,
1442 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1443 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001444 if (!skb)
1445 goto nomem;
1446
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001447 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001448 unsigned char *start;
1449 /*
1450 * Workaround for a bug in FIFO that cause hang
1451 * if the FIFO if the receive buffer is not 64 byte aligned.
1452 * The buffer returned from netdev_alloc_skb is
1453 * aligned except if slab debugging is enabled.
1454 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001455 start = PTR_ALIGN(skb->data, 8);
1456 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001457 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001458 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001459
1460 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001461 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001462
1463 if (!page)
1464 goto free_partial;
1465 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001466 }
1467
1468 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001469free_partial:
1470 kfree_skb(skb);
1471nomem:
1472 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001473}
1474
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001475static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1476{
1477 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1478}
1479
Mike McCormack200ac492010-02-12 06:58:03 +00001480static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1481{
1482 struct sky2_hw *hw = sky2->hw;
1483 unsigned i;
1484
1485 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1486
1487 /* Fill Rx ring */
1488 for (i = 0; i < sky2->rx_pending; i++) {
1489 struct rx_ring_info *re = sky2->rx_ring + i;
1490
Eric Dumazet68ac3192011-07-07 06:13:32 -07001491 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001492 if (!re->skb)
1493 return -ENOMEM;
1494
1495 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1496 dev_kfree_skb(re->skb);
1497 re->skb = NULL;
1498 return -ENOMEM;
1499 }
1500 }
1501 return 0;
1502}
1503
Stephen Hemminger82788c72006-01-17 13:43:10 -08001504/*
Mike McCormack200ac492010-02-12 06:58:03 +00001505 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001506 * Normal case this ends up creating one list element for skb
1507 * in the receive ring. Worst case if using large MTU and each
1508 * allocation falls on a different 64 bit region, that results
1509 * in 6 list elements per ring entry.
1510 * One element is used for checksum enable/disable, and one
1511 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512 */
Mike McCormack200ac492010-02-12 06:58:03 +00001513static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001515 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001516 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001517 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001518 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001520 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001521 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001522
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001523 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001524 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001525 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1526
1527 /* These chips have no ram buffer?
1528 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001529 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001530 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001531 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001532
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001533 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1534
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001535 if (!(hw->flags & SKY2_HW_NEW_LE))
1536 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001538 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001539 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001540
Mike McCormack200ac492010-02-12 06:58:03 +00001541 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001542 for (i = 0; i < sky2->rx_pending; i++) {
1543 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001544 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545 }
1546
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001547 /*
1548 * The receiver hangs if it receives frames larger than the
1549 * packet buffer. As a workaround, truncate oversize frames, but
1550 * the register is limited to 9 bits, so if you do frames > 2052
1551 * you better get the MTU right!
1552 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001553 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001554 if (thresh > 0x1ff)
1555 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1556 else {
1557 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1558 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1559 }
1560
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001561 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001562 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001563
1564 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1565 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1566 /*
1567 * Disable flushing of non ASF packets;
1568 * must be done after initializing the BMUs;
1569 * drivers without ASF support should do this too, otherwise
1570 * it may happen that they cannot run on ASF devices;
1571 * remember that the MAC FIFO isn't reset during initialization.
1572 */
1573 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1574 }
1575
1576 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1577 /* Enable RX Home Address & Routing Header checksum fix */
1578 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1579 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1580
1581 /* Enable TX Home Address & Routing Header checksum fix */
1582 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1583 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1584 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585}
1586
Mike McCormack90bbebb2009-09-01 03:21:35 +00001587static int sky2_alloc_buffers(struct sky2_port *sky2)
1588{
1589 struct sky2_hw *hw = sky2->hw;
1590
1591 /* must be power of 2 */
1592 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1593 sky2->tx_ring_size *
1594 sizeof(struct sky2_tx_le),
1595 &sky2->tx_le_map);
1596 if (!sky2->tx_le)
1597 goto nomem;
1598
1599 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1600 GFP_KERNEL);
1601 if (!sky2->tx_ring)
1602 goto nomem;
1603
1604 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1605 &sky2->rx_le_map);
1606 if (!sky2->rx_le)
1607 goto nomem;
1608 memset(sky2->rx_le, 0, RX_LE_BYTES);
1609
1610 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1611 GFP_KERNEL);
1612 if (!sky2->rx_ring)
1613 goto nomem;
1614
Mike McCormack200ac492010-02-12 06:58:03 +00001615 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001616nomem:
1617 return -ENOMEM;
1618}
1619
1620static void sky2_free_buffers(struct sky2_port *sky2)
1621{
1622 struct sky2_hw *hw = sky2->hw;
1623
Mike McCormack200ac492010-02-12 06:58:03 +00001624 sky2_rx_clean(sky2);
1625
Mike McCormack90bbebb2009-09-01 03:21:35 +00001626 if (sky2->rx_le) {
1627 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1628 sky2->rx_le, sky2->rx_le_map);
1629 sky2->rx_le = NULL;
1630 }
1631 if (sky2->tx_le) {
1632 pci_free_consistent(hw->pdev,
1633 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1634 sky2->tx_le, sky2->tx_le_map);
1635 sky2->tx_le = NULL;
1636 }
1637 kfree(sky2->tx_ring);
1638 kfree(sky2->rx_ring);
1639
1640 sky2->tx_ring = NULL;
1641 sky2->rx_ring = NULL;
1642}
1643
Mike McCormackea0f71e2010-02-12 06:58:04 +00001644static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646 struct sky2_hw *hw = sky2->hw;
1647 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001648 u32 ramsize;
1649 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001650 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651
Mike McCormackea0f71e2010-02-12 06:58:04 +00001652 tx_init(sky2);
1653
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001654 /*
1655 * On dual port PCI-X card, there is an problem where status
1656 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001657 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001658 if (otherdev && netif_running(otherdev) &&
1659 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001660 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001661
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001662 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001663 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001664 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001665 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667 sky2_mac_init(hw, port);
1668
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001669 /* Register is number of 4K blocks on internal RAM buffer. */
1670 ramsize = sky2_read8(hw, B2_E_0) * 4;
1671 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001672 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673
Joe Perchesada1db52010-02-17 15:01:59 +00001674 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001675 if (ramsize < 16)
1676 rxspace = ramsize / 2;
1677 else
1678 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679
Stephen Hemminger67712902006-12-04 15:53:45 -08001680 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1681 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1682
1683 /* Make sure SyncQ is disabled */
1684 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1685 RB_RST_SET);
1686 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001688 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001689
Stephen Hemminger69161612007-06-04 17:23:26 -07001690 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1691 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1692 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1693
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001694 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001695 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1696 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001697 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001698
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001699 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001700 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701
Michał Mirosławf5d64032011-04-10 03:13:21 +00001702 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1703 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001704
Mike McCormack200ac492010-02-12 06:58:03 +00001705 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001706}
1707
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001708/* Setup device IRQ and enable napi to process */
1709static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1710{
1711 struct pci_dev *pdev = hw->pdev;
1712 int err;
1713
1714 err = request_irq(pdev->irq, sky2_intr,
1715 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1716 name, hw);
1717 if (err)
1718 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1719 else {
1720 napi_enable(&hw->napi);
1721 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1722 sky2_read32(hw, B0_IMSK);
1723 }
1724
1725 return err;
1726}
1727
1728
Mike McCormackea0f71e2010-02-12 06:58:04 +00001729/* Bring up network interface. */
1730static int sky2_up(struct net_device *dev)
1731{
1732 struct sky2_port *sky2 = netdev_priv(dev);
1733 struct sky2_hw *hw = sky2->hw;
1734 unsigned port = sky2->port;
1735 u32 imask;
1736 int err;
1737
1738 netif_carrier_off(dev);
1739
1740 err = sky2_alloc_buffers(sky2);
1741 if (err)
1742 goto err_out;
1743
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001744 /* With single port, IRQ is setup when device is brought up */
1745 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1746 goto err_out;
1747
Mike McCormackea0f71e2010-02-12 06:58:04 +00001748 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001749
stephen hemminger1401a802011-11-16 13:42:55 +00001750 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1751 hw->chip_id == CHIP_ID_YUKON_PRM ||
1752 hw->chip_id == CHIP_ID_YUKON_OP_2)
1753 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001755 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001756 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001757 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001758 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001759 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001760
Joe Perches6c35aba2010-02-15 08:34:21 +00001761 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001762
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763 return 0;
1764
1765err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001766 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767 return err;
1768}
1769
Stephen Hemminger793b8832005-09-14 16:06:14 -07001770/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001771static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001772{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001773 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001774}
1775
1776/* Number of list elements available for next tx */
1777static inline int tx_avail(const struct sky2_port *sky2)
1778{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001779 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001780}
1781
1782/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001783static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001784{
1785 unsigned count;
1786
Stephen Hemminger07e31632009-09-14 06:12:55 +00001787 count = (skb_shinfo(skb)->nr_frags + 1)
1788 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001789
Herbert Xu89114af2006-07-08 13:34:32 -07001790 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001791 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001792 else if (sizeof(dma_addr_t) == sizeof(u32))
1793 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001794
Patrick McHardy84fa7932006-08-29 16:44:56 -07001795 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796 ++count;
1797
1798 return count;
1799}
1800
stephen hemmingerf6815072010-02-01 13:41:47 +00001801static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001802{
1803 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001804 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1805 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001806 PCI_DMA_TODEVICE);
1807 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001808 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1809 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001810 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001811 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001812}
1813
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001815 * Put one packet in ring for transmit.
1816 * A single packet can generate multiple list elements, and
1817 * the number of ring elements will probably be less than the number
1818 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001820static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1821 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822{
1823 struct sky2_port *sky2 = netdev_priv(dev);
1824 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001825 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001826 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001827 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001829 u32 upper;
1830 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 u16 mss;
1832 u8 ctrl;
1833
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001834 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1835 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 len = skb_headlen(skb);
1838 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001840 if (pci_dma_mapping_error(hw->pdev, mapping))
1841 goto mapping_error;
1842
Mike McCormack9b289c32009-08-14 05:15:12 +00001843 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001844 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1845 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001846
Stephen Hemminger86c68872008-01-10 16:14:12 -08001847 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001848 upper = upper_32_bits(mapping);
1849 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001850 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001851 le->addr = cpu_to_le32(upper);
1852 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001853 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001854 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855
1856 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001857 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001858 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001859
1860 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001861 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862
Stephen Hemminger69161612007-06-04 17:23:26 -07001863 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001864 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001865 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001866
1867 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001868 le->opcode = OP_MSS | HW_OWNER;
1869 else
1870 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001871 sky2->tx_last_mss = mss;
1872 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001873 }
1874
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001876
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001877 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001878 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001879 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001880 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001881 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001882 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001883 } else
1884 le->opcode |= OP_VLAN;
1885 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1886 ctrl |= INS_VLAN;
1887 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001888
1889 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001890 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001891 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001892 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001893 ctrl |= CALSUM; /* auto checksum */
1894 else {
1895 const unsigned offset = skb_transport_offset(skb);
1896 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001897
Stephen Hemminger69161612007-06-04 17:23:26 -07001898 tcpsum = offset << 16; /* sum start */
1899 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900
Stephen Hemminger69161612007-06-04 17:23:26 -07001901 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1902 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1903 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904
Stephen Hemminger69161612007-06-04 17:23:26 -07001905 if (tcpsum != sky2->tx_tcpsum) {
1906 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001907
Mike McCormack9b289c32009-08-14 05:15:12 +00001908 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001909 le->addr = cpu_to_le32(tcpsum);
1910 le->length = 0; /* initial checksum value */
1911 le->ctrl = 1; /* one packet */
1912 le->opcode = OP_TCPLISW | HW_OWNER;
1913 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001914 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001915 }
1916
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001917 re = sky2->tx_ring + slot;
1918 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001919 dma_unmap_addr_set(re, mapaddr, mapping);
1920 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001921
Mike McCormack9b289c32009-08-14 05:15:12 +00001922 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001923 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924 le->length = cpu_to_le16(len);
1925 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928
1929 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001930 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001931
Ian Campbell950a5a42011-09-21 21:53:18 +00001932 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001933 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001934
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001935 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001936 goto mapping_unwind;
1937
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001938 upper = upper_32_bits(mapping);
1939 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001940 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001941 le->addr = cpu_to_le32(upper);
1942 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001943 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944 }
1945
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001946 re = sky2->tx_ring + slot;
1947 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001948 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001949 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001950
Mike McCormack9b289c32009-08-14 05:15:12 +00001951 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001952 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001953 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001955 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001957
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001958 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 le->ctrl |= EOP;
1960
Mike McCormack9b289c32009-08-14 05:15:12 +00001961 sky2->tx_prod = slot;
1962
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001963 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1964 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001965
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001966 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001968 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001969
1970mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001971 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001972 re = sky2->tx_ring + i;
1973
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001974 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001975 }
1976
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001977mapping_error:
1978 if (net_ratelimit())
1979 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1980 dev_kfree_skb(skb);
1981 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982}
1983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001985 * Free ring elements from starting at tx_cons until "done"
1986 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001987 * NB:
1988 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001989 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001990 * 2. This may run in parallel start_xmit because the it only
1991 * looks at the tail of the queue of FIFO (tx_cons), not
1992 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001994static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001996 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001997 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001999 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002000
Stephen Hemminger291ea612006-09-26 11:57:41 -07002001 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002002 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002003 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002004 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002006 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002007
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002008 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002009 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2010 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002011
stephen hemminger0885a302010-12-31 15:34:27 +00002012 u64_stats_update_begin(&sky2->tx_stats.syncp);
2013 ++sky2->tx_stats.packets;
2014 sky2->tx_stats.bytes += skb->len;
2015 u64_stats_update_end(&sky2->tx_stats.syncp);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002016
stephen hemmingerf6815072010-02-01 13:41:47 +00002017 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002018 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002019
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002020 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002021 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002022 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023
Stephen Hemminger291ea612006-09-26 11:57:41 -07002024 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002025 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026}
2027
Mike McCormack264bb4f2009-08-14 05:15:14 +00002028static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002029{
Mike McCormacka5109962009-08-14 05:15:13 +00002030 /* Disable Force Sync bit and Enable Alloc bit */
2031 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2032 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2033
2034 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2035 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2036 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2037
2038 /* Reset the PCI FIFO of the async Tx queue */
2039 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2040 BMU_RST_SET | BMU_FIFO_RST);
2041
2042 /* Reset the Tx prefetch units */
2043 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2044 PREF_UNIT_RST_SET);
2045
2046 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2047 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
2048}
2049
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002050static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002052 struct sky2_hw *hw = sky2->hw;
2053 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002054 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002056 /* Force flow control off */
2057 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002059 /* Stop transmitter */
2060 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2061 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2062
2063 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002064 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065
2066 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2069
2070 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2071
2072 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002073 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2074 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2076
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002079 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002080 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2081 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2082 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2083 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2084
Mike McCormacka947a392009-07-21 20:57:56 -07002085 sky2_rx_stop(sky2);
2086
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002087 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002088 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002089 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002090
Mike McCormack264bb4f2009-08-14 05:15:14 +00002091 sky2_tx_reset(hw, port);
2092
Stephen Hemminger481cea42009-08-14 15:33:19 -07002093 /* Free any pending frames stuck in HW queue */
2094 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002095}
2096
2097/* Network shutdown */
2098static int sky2_down(struct net_device *dev)
2099{
2100 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002101 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002102
2103 /* Never really got started! */
2104 if (!sky2->tx_le)
2105 return 0;
2106
Joe Perches6c35aba2010-02-15 08:34:21 +00002107 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002108
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002109 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002110 sky2_write32(hw, B0_IMSK, 0);
2111 sky2_read32(hw, B0_IMSK);
2112
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002113 napi_disable(&hw->napi);
2114 free_irq(hw->pdev->irq, hw);
2115 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002116 u32 imask;
2117
2118 /* Disable port IRQ */
2119 imask = sky2_read32(hw, B0_IMSK);
2120 imask &= ~portirq_msk[sky2->port];
2121 sky2_write32(hw, B0_IMSK, imask);
2122 sky2_read32(hw, B0_IMSK);
2123
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002124 synchronize_irq(hw->pdev->irq);
2125 napi_synchronize(&hw->napi);
2126 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002127
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002128 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002129
Mike McCormack90bbebb2009-09-01 03:21:35 +00002130 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002132 return 0;
2133}
2134
2135static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2136{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002137 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002138 return SPEED_1000;
2139
Stephen Hemminger05745c42007-09-19 15:36:45 -07002140 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2141 if (aux & PHY_M_PS_SPEED_100)
2142 return SPEED_100;
2143 else
2144 return SPEED_10;
2145 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146
2147 switch (aux & PHY_M_PS_SPEED_MSK) {
2148 case PHY_M_PS_SPEED_1000:
2149 return SPEED_1000;
2150 case PHY_M_PS_SPEED_100:
2151 return SPEED_100;
2152 default:
2153 return SPEED_10;
2154 }
2155}
2156
2157static void sky2_link_up(struct sky2_port *sky2)
2158{
2159 struct sky2_hw *hw = sky2->hw;
2160 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002161 static const char *fc_name[] = {
2162 [FC_NONE] = "none",
2163 [FC_TX] = "tx",
2164 [FC_RX] = "rx",
2165 [FC_BOTH] = "both",
2166 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167
stephen hemminger8e116802011-07-07 05:50:58 +00002168 sky2_set_ipg(sky2);
2169
Brandon Philips38000a92010-06-16 16:21:58 +00002170 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171
2172 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2173
2174 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
Stephen Hemminger75e80682007-09-19 15:36:46 -07002176 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002177
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002179 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2181
Joe Perches6c35aba2010-02-15 08:34:21 +00002182 netif_info(sky2, link, sky2->netdev,
2183 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2184 sky2->speed,
2185 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2186 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187}
2188
2189static void sky2_link_down(struct sky2_port *sky2)
2190{
2191 struct sky2_hw *hw = sky2->hw;
2192 unsigned port = sky2->port;
2193 u16 reg;
2194
2195 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2196
2197 reg = gma_read16(hw, port, GM_GP_CTRL);
2198 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2199 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002201 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202
Brandon Philips809aaaa2009-10-29 17:01:49 -07002203 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2205
Joe Perches6c35aba2010-02-15 08:34:21 +00002206 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002207
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208 sky2_phy_init(hw, port);
2209}
2210
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002211static enum flow_control sky2_flow(int rx, int tx)
2212{
2213 if (rx)
2214 return tx ? FC_BOTH : FC_RX;
2215 else
2216 return tx ? FC_TX : FC_NONE;
2217}
2218
Stephen Hemminger793b8832005-09-14 16:06:14 -07002219static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2220{
2221 struct sky2_hw *hw = sky2->hw;
2222 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002223 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002224
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002225 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002226 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002227 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002228 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002229 return -1;
2230 }
2231
Stephen Hemminger793b8832005-09-14 16:06:14 -07002232 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002233 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002234 return -1;
2235 }
2236
Stephen Hemminger793b8832005-09-14 16:06:14 -07002237 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002238 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002239
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002240 /* Since the pause result bits seem to in different positions on
2241 * different chips. look at registers.
2242 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002243 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002244 /* Shift for bits in fiber PHY */
2245 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2246 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002247
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002248 if (advert & ADVERTISE_1000XPAUSE)
2249 advert |= ADVERTISE_PAUSE_CAP;
2250 if (advert & ADVERTISE_1000XPSE_ASYM)
2251 advert |= ADVERTISE_PAUSE_ASYM;
2252 if (lpa & LPA_1000XPAUSE)
2253 lpa |= LPA_PAUSE_CAP;
2254 if (lpa & LPA_1000XPAUSE_ASYM)
2255 lpa |= LPA_PAUSE_ASYM;
2256 }
2257
2258 sky2->flow_status = FC_NONE;
2259 if (advert & ADVERTISE_PAUSE_CAP) {
2260 if (lpa & LPA_PAUSE_CAP)
2261 sky2->flow_status = FC_BOTH;
2262 else if (advert & ADVERTISE_PAUSE_ASYM)
2263 sky2->flow_status = FC_RX;
2264 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2265 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2266 sky2->flow_status = FC_TX;
2267 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002268
Joe Perches8e95a202009-12-03 07:58:21 +00002269 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2270 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002271 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002272
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002273 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002274 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2275 else
2276 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2277
2278 return 0;
2279}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002281/* Interrupt from PHY */
2282static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002283{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002284 struct net_device *dev = hw->dev[port];
2285 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 u16 istatus, phystat;
2287
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002288 if (!netif_running(dev))
2289 return;
2290
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002291 spin_lock(&sky2->phy_lock);
2292 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2293 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2294
Joe Perches6c35aba2010-02-15 08:34:21 +00002295 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2296 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002298 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002299 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2300 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002302 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002303 }
2304
Stephen Hemminger793b8832005-09-14 16:06:14 -07002305 if (istatus & PHY_M_IS_LSP_CHANGE)
2306 sky2->speed = sky2_phy_speed(hw, phystat);
2307
2308 if (istatus & PHY_M_IS_DUP_CHANGE)
2309 sky2->duplex =
2310 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2311
2312 if (istatus & PHY_M_IS_LST_CHANGE) {
2313 if (phystat & PHY_M_PS_LINK_UP)
2314 sky2_link_up(sky2);
2315 else
2316 sky2_link_down(sky2);
2317 }
2318out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002319 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320}
2321
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002322/* Special quick link interrupt (Yukon-2 Optima only) */
2323static void sky2_qlink_intr(struct sky2_hw *hw)
2324{
2325 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2326 u32 imask;
2327 u16 phy;
2328
2329 /* disable irq */
2330 imask = sky2_read32(hw, B0_IMSK);
2331 imask &= ~Y2_IS_PHY_QLNK;
2332 sky2_write32(hw, B0_IMSK, imask);
2333
2334 /* reset PHY Link Detect */
2335 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002336 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002337 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002338 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002339
2340 sky2_link_up(sky2);
2341}
2342
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002343/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002344 * and tx queue is full (stopped).
2345 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346static void sky2_tx_timeout(struct net_device *dev)
2347{
2348 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002349 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350
Joe Perches6c35aba2010-02-15 08:34:21 +00002351 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352
Joe Perchesada1db52010-02-17 15:01:59 +00002353 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2354 sky2->tx_cons, sky2->tx_prod,
2355 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2356 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002357
Stephen Hemminger81906792007-02-15 16:40:33 -08002358 /* can't restart safely under softirq */
2359 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360}
2361
2362static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2363{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002364 struct sky2_port *sky2 = netdev_priv(dev);
2365 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002366 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002367 int err;
2368 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002369 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370
stephen hemminger44dde562010-02-12 06:58:01 +00002371 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2373 return -EINVAL;
2374
stephen hemminger44dde562010-02-12 06:58:01 +00002375 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002376 if (new_mtu > ETH_DATA_LEN &&
2377 (hw->chip_id == CHIP_ID_YUKON_FE ||
2378 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002379 return -EINVAL;
2380
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002381 if (!netif_running(dev)) {
2382 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002383 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002384 return 0;
2385 }
2386
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002387 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002388 sky2_write32(hw, B0_IMSK, 0);
2389
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002390 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002391 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002392 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002393
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002394 synchronize_irq(hw->pdev->irq);
2395
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002396 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002397 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002398
2399 ctl = gma_read16(hw, port, GM_GP_CTRL);
2400 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002401 sky2_rx_stop(sky2);
2402 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403
2404 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002405 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002406
stephen hemminger8e116802011-07-07 05:50:58 +00002407 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2408 if (sky2->speed > SPEED_100)
2409 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2410 else
2411 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002413 if (dev->mtu > ETH_DATA_LEN)
2414 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002416 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002417
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002418 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002419
Mike McCormack200ac492010-02-12 06:58:03 +00002420 err = sky2_alloc_rx_skbs(sky2);
2421 if (!err)
2422 sky2_rx_start(sky2);
2423 else
2424 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002425 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002426
David S. Millerd1d08d12008-01-07 20:53:33 -08002427 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002428 napi_enable(&hw->napi);
2429
Stephen Hemminger1b537562005-12-20 15:08:07 -08002430 if (err)
2431 dev_close(dev);
2432 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002433 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002434
Stephen Hemminger1b537562005-12-20 15:08:07 -08002435 netif_wake_queue(dev);
2436 }
2437
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002438 return err;
2439}
2440
Stephen Hemminger14d02632006-09-26 11:57:43 -07002441/* For small just reuse existing skb for next receive */
2442static struct sk_buff *receive_copy(struct sky2_port *sky2,
2443 const struct rx_ring_info *re,
2444 unsigned length)
2445{
2446 struct sk_buff *skb;
2447
Eric Dumazet89d71a62009-10-13 05:34:20 +00002448 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002449 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002450 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2451 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002452 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002453 skb->ip_summed = re->skb->ip_summed;
2454 skb->csum = re->skb->csum;
2455 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2456 length, PCI_DMA_FROMDEVICE);
2457 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002458 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002459 }
2460 return skb;
2461}
2462
2463/* Adjust length of skb with fragments to match received data */
2464static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2465 unsigned int length)
2466{
2467 int i, num_frags;
2468 unsigned int size;
2469
2470 /* put header into skb */
2471 size = min(length, hdr_space);
2472 skb->tail += size;
2473 skb->len += size;
2474 length -= size;
2475
2476 num_frags = skb_shinfo(skb)->nr_frags;
2477 for (i = 0; i < num_frags; i++) {
2478 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2479
2480 if (length == 0) {
2481 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002482 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002483 --skb_shinfo(skb)->nr_frags;
2484 } else {
2485 size = min(length, (unsigned) PAGE_SIZE);
2486
Eric Dumazet9e903e02011-10-18 21:00:24 +00002487 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002488 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002489 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002490 skb->len += size;
2491 length -= size;
2492 }
2493 }
2494}
2495
2496/* Normal packet - take skb from ring element and put in a new one */
2497static struct sk_buff *receive_new(struct sky2_port *sky2,
2498 struct rx_ring_info *re,
2499 unsigned int length)
2500{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002501 struct sk_buff *skb;
2502 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002503 unsigned hdr_space = sky2->rx_data_size;
2504
Eric Dumazet68ac3192011-07-07 06:13:32 -07002505 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002506 if (unlikely(!nre.skb))
2507 goto nobuf;
2508
2509 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2510 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002511
2512 skb = re->skb;
2513 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002514 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002515 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002516
2517 if (skb_shinfo(skb)->nr_frags)
2518 skb_put_frags(skb, hdr_space, length);
2519 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002520 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002521 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002522
2523nomap:
2524 dev_kfree_skb(nre.skb);
2525nobuf:
2526 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002527}
2528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529/*
2530 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002531 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002533static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534 u16 length, u32 status)
2535{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002536 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002537 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002538 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002539 u16 count = (status & GMR_FS_LEN) >> 16;
2540
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002541 if (status & GMR_FS_VLAN)
2542 count -= VLAN_HLEN; /* Account for vlan tag */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002543
Joe Perches6c35aba2010-02-15 08:34:21 +00002544 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2545 "rx slot %u status 0x%x len %d\n",
2546 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547
Stephen Hemminger793b8832005-09-14 16:06:14 -07002548 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002549 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002551 /* This chip has hardware problems that generates bogus status.
2552 * So do only marginal checking and expect higher level protocols
2553 * to handle crap frames.
2554 */
2555 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2556 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2557 length != count)
2558 goto okay;
2559
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002560 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002561 goto error;
2562
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002563 if (!(status & GMR_FS_RX_OK))
2564 goto resubmit;
2565
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002566 /* if length reported by DMA does not match PHY, packet was truncated */
2567 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002568 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002569
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002570okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002571 if (length < copybreak)
2572 skb = receive_copy(sky2, re, length);
2573 else
2574 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002575
2576 dev->stats.rx_dropped += (skb == NULL);
2577
Stephen Hemminger793b8832005-09-14 16:06:14 -07002578resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002579 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 return skb;
2582
2583error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002584 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002585
Joe Perches6c35aba2010-02-15 08:34:21 +00002586 if (net_ratelimit())
2587 netif_info(sky2, rx_err, dev,
2588 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002589
Stephen Hemminger793b8832005-09-14 16:06:14 -07002590 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591}
2592
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002593/* Transmit complete */
2594static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002595{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002596 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002597
Mike McCormack8a0c9222010-02-12 06:58:06 +00002598 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002599 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002600
2601 /* Wake unless it's detached, and called e.g. from sky2_down() */
2602 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2603 netif_wake_queue(dev);
2604 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605}
2606
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002607static inline void sky2_skb_rx(const struct sky2_port *sky2,
2608 u32 status, struct sk_buff *skb)
2609{
Stephen Hemminger86aa7782011-01-09 15:54:15 -08002610 if (status & GMR_FS_VLAN)
2611 __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
2612
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002613 if (skb->ip_summed == CHECKSUM_NONE)
2614 netif_receive_skb(skb);
2615 else
2616 napi_gro_receive(&sky2->hw->napi, skb);
2617}
2618
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002619static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2620 unsigned packets, unsigned bytes)
2621{
stephen hemminger0885a302010-12-31 15:34:27 +00002622 struct net_device *dev = hw->dev[port];
2623 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002624
stephen hemminger0885a302010-12-31 15:34:27 +00002625 if (packets == 0)
2626 return;
2627
2628 u64_stats_update_begin(&sky2->rx_stats.syncp);
2629 sky2->rx_stats.packets += packets;
2630 sky2->rx_stats.bytes += bytes;
2631 u64_stats_update_end(&sky2->rx_stats.syncp);
2632
2633 dev->last_rx = jiffies;
2634 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002635}
2636
stephen hemminger375c5682010-02-07 06:28:36 +00002637static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2638{
2639 /* If this happens then driver assuming wrong format for chip type */
2640 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2641
2642 /* Both checksum counters are programmed to start at
2643 * the same offset, so unless there is a problem they
2644 * should match. This failure is an early indication that
2645 * hardware receive checksumming won't work.
2646 */
2647 if (likely((u16)(status >> 16) == (u16)status)) {
2648 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2649 skb->ip_summed = CHECKSUM_COMPLETE;
2650 skb->csum = le16_to_cpu(status);
2651 } else {
2652 dev_notice(&sky2->hw->pdev->dev,
2653 "%s: receive checksum problem (status = %#x)\n",
2654 sky2->netdev->name, status);
2655
Michał Mirosławf5d64032011-04-10 03:13:21 +00002656 /* Disable checksum offload
2657 * It will be reenabled on next ndo_set_features, but if it's
2658 * really broken, will get disabled again
2659 */
2660 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002661 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2662 BMU_DIS_RX_CHKSUM);
2663 }
2664}
2665
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002666static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2667{
2668 struct sk_buff *skb;
2669
2670 skb = sky2->rx_ring[sky2->rx_next].skb;
2671 skb->rxhash = le32_to_cpu(status);
2672}
2673
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002674/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002675static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002677 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002678 unsigned int total_bytes[2] = { 0 };
2679 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002680
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002681 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002682 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002683 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002684 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002685 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002686 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002687 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688 u32 status;
2689 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002690 u8 opcode = le->opcode;
2691
2692 if (!(opcode & HW_OWNER))
2693 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002694
stephen hemmingerefe91932010-04-22 13:42:56 +00002695 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002696
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002697 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002698 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002699 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002700 length = le16_to_cpu(le->length);
2701 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002703 le->opcode = 0;
2704 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002706 total_packets[port]++;
2707 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002708
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002709 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002710 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002711 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002712
Stephen Hemminger69161612007-06-04 17:23:26 -07002713 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002714 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002715 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002716 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2717 (le->css & CSS_TCPUDPCSOK))
2718 skb->ip_summed = CHECKSUM_UNNECESSARY;
2719 else
2720 skb->ip_summed = CHECKSUM_NONE;
2721 }
2722
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002723 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002724
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002725 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002726
Stephen Hemminger22e11702006-07-12 15:23:48 -07002727 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002728 if (++work_done >= to_do)
2729 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730 break;
2731
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002732 case OP_RXVLAN:
2733 sky2->rx_tag = length;
2734 break;
2735
2736 case OP_RXCHKSVLAN:
2737 sky2->rx_tag = length;
2738 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002739 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002740 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002741 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002742 break;
2743
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002744 case OP_RSS_HASH:
2745 sky2_rx_hash(sky2, status);
2746 break;
2747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002748 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002749 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002750 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002751 if (hw->dev[1])
2752 sky2_tx_done(hw->dev[1],
2753 ((status >> 24) & 0xff)
2754 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002755 break;
2756
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757 default:
2758 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002759 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002761 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002763 /* Fully processed status ring so clear irq */
2764 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2765
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002766exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002767 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2768 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002769
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002770 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771}
2772
2773static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2774{
2775 struct net_device *dev = hw->dev[port];
2776
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002777 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002778 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002779
2780 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002781 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002782 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002783 /* Clear IRQ */
2784 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2785 }
2786
2787 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002788 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002789 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790
2791 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2792 }
2793
2794 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002795 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002796 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2798 }
2799
2800 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002801 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002802 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2804 }
2805
2806 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002807 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002808 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2810 }
2811}
2812
2813static void sky2_hw_intr(struct sky2_hw *hw)
2814{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002815 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002816 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002817 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2818
2819 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002820
Stephen Hemminger793b8832005-09-14 16:06:14 -07002821 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823
2824 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002825 u16 pci_err;
2826
stephen hemmingera40ccc62010-01-24 18:46:06 +00002827 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002828 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002829 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002830 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002831 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002833 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002834 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002835 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836 }
2837
2838 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002839 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002840 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841
stephen hemmingera40ccc62010-01-24 18:46:06 +00002842 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002843 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2844 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2845 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002846 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002847 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002848
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002849 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002850 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851 }
2852
2853 if (status & Y2_HWE_L1_MASK)
2854 sky2_hw_error(hw, 0, status);
2855 status >>= 8;
2856 if (status & Y2_HWE_L1_MASK)
2857 sky2_hw_error(hw, 1, status);
2858}
2859
2860static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2861{
2862 struct net_device *dev = hw->dev[port];
2863 struct sky2_port *sky2 = netdev_priv(dev);
2864 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2865
Joe Perches6c35aba2010-02-15 08:34:21 +00002866 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002867
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002868 if (status & GM_IS_RX_CO_OV)
2869 gma_read16(hw, port, GM_RX_IRQ_SRC);
2870
2871 if (status & GM_IS_TX_CO_OV)
2872 gma_read16(hw, port, GM_TX_IRQ_SRC);
2873
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002875 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2877 }
2878
2879 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002880 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2882 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883}
2884
Stephen Hemminger40b01722007-04-11 14:47:59 -07002885/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002886static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002887{
2888 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002889 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002890
Joe Perchesada1db52010-02-17 15:01:59 +00002891 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002892 dev->name, (unsigned) q, (unsigned) idx,
2893 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002894
Stephen Hemminger40b01722007-04-11 14:47:59 -07002895 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002896}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002897
Stephen Hemminger75e80682007-09-19 15:36:46 -07002898static int sky2_rx_hung(struct net_device *dev)
2899{
2900 struct sky2_port *sky2 = netdev_priv(dev);
2901 struct sky2_hw *hw = sky2->hw;
2902 unsigned port = sky2->port;
2903 unsigned rxq = rxqaddr[port];
2904 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2905 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2906 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2907 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2908
2909 /* If idle and MAC or PCI is stuck */
2910 if (sky2->check.last == dev->last_rx &&
2911 ((mac_rp == sky2->check.mac_rp &&
2912 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2913 /* Check if the PCI RX hang */
2914 (fifo_rp == sky2->check.fifo_rp &&
2915 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002916 netdev_printk(KERN_DEBUG, dev,
2917 "hung mac %d:%d fifo %d (%d:%d)\n",
2918 mac_lev, mac_rp, fifo_lev,
2919 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002920 return 1;
2921 } else {
2922 sky2->check.last = dev->last_rx;
2923 sky2->check.mac_rp = mac_rp;
2924 sky2->check.mac_lev = mac_lev;
2925 sky2->check.fifo_rp = fifo_rp;
2926 sky2->check.fifo_lev = fifo_lev;
2927 return 0;
2928 }
2929}
2930
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002931static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002932{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002933 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002934
Stephen Hemminger75e80682007-09-19 15:36:46 -07002935 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002936 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002937 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002938 } else {
2939 int i, active = 0;
2940
2941 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002942 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002943 if (!netif_running(dev))
2944 continue;
2945 ++active;
2946
2947 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002948 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002949 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002950 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002951 schedule_work(&hw->restart_work);
2952 return;
2953 }
2954 }
2955
2956 if (active == 0)
2957 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002958 }
2959
Stephen Hemminger75e80682007-09-19 15:36:46 -07002960 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002961}
2962
Stephen Hemminger40b01722007-04-11 14:47:59 -07002963/* Hardware/software error handling */
2964static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002966 if (net_ratelimit())
2967 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002969 if (status & Y2_IS_HW_ERR)
2970 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002971
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002972 if (status & Y2_IS_IRQ_MAC1)
2973 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002975 if (status & Y2_IS_IRQ_MAC2)
2976 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002977
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002978 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002979 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002980
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002981 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002982 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002983
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002984 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002985 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002986
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002987 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002988 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002989}
2990
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002991static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002992{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002993 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002994 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002995 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002996 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002997
2998 if (unlikely(status & Y2_IS_ERROR))
2999 sky2_err_intr(hw, status);
3000
3001 if (status & Y2_IS_IRQ_PHY1)
3002 sky2_phy_intr(hw, 0);
3003
3004 if (status & Y2_IS_IRQ_PHY2)
3005 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003007 if (status & Y2_IS_PHY_QLNK)
3008 sky2_qlink_intr(hw);
3009
Stephen Hemminger26691832007-10-11 18:31:13 -07003010 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3011 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003012
David S. Miller6f535762007-10-11 18:08:29 -07003013 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003014 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003015 }
David S. Miller6f535762007-10-11 18:08:29 -07003016
Stephen Hemminger26691832007-10-11 18:31:13 -07003017 napi_complete(napi);
3018 sky2_read32(hw, B0_Y2_SP_LISR);
3019done:
3020
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003021 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003022}
3023
David Howells7d12e782006-10-05 14:55:46 +01003024static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003025{
3026 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003027 u32 status;
3028
3029 /* Reading this mask interrupts as side effect */
3030 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3031 if (status == 0 || status == ~0)
3032 return IRQ_NONE;
3033
3034 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003035
3036 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003037
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003038 return IRQ_HANDLED;
3039}
3040
3041#ifdef CONFIG_NET_POLL_CONTROLLER
3042static void sky2_netpoll(struct net_device *dev)
3043{
3044 struct sky2_port *sky2 = netdev_priv(dev);
3045
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003046 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047}
3048#endif
3049
3050/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003051static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003053 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003055 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003056 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003057 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003058 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003059 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003060 case CHIP_ID_YUKON_PRM:
3061 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003062 return 125;
3063
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003065 return 100;
3066
3067 case CHIP_ID_YUKON_FE_P:
3068 return 50;
3069
3070 case CHIP_ID_YUKON_XL:
3071 return 156;
3072
3073 default:
3074 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075 }
3076}
3077
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3079{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003080 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003081}
3082
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003083static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3084{
3085 return clk / sky2_mhz(hw);
3086}
3087
3088
Stephen Hemmingere3173832007-02-06 10:45:39 -08003089static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003090{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003091 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003092
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003093 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003094 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003095
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003099 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3100
Mike McCormack060b9462010-07-29 03:34:52 +00003101 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003102 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003103 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003104 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3105 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003106 break;
3107
3108 case CHIP_ID_YUKON_EC_U:
3109 hw->flags = SKY2_HW_GIGABIT
3110 | SKY2_HW_NEWER_PHY
3111 | SKY2_HW_ADV_POWER_CTL;
3112 break;
3113
3114 case CHIP_ID_YUKON_EX:
3115 hw->flags = SKY2_HW_GIGABIT
3116 | SKY2_HW_NEWER_PHY
3117 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003118 | SKY2_HW_ADV_POWER_CTL
3119 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003120
3121 /* New transmit checksum */
3122 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3123 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3124 break;
3125
3126 case CHIP_ID_YUKON_EC:
3127 /* This rev is really old, and requires untested workarounds */
3128 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3129 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3130 return -EOPNOTSUPP;
3131 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003132 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003133 break;
3134
3135 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003136 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003137 break;
3138
Stephen Hemminger05745c42007-09-19 15:36:45 -07003139 case CHIP_ID_YUKON_FE_P:
3140 hw->flags = SKY2_HW_NEWER_PHY
3141 | SKY2_HW_NEW_LE
3142 | SKY2_HW_AUTO_TX_SUM
3143 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003144
3145 /* The workaround for status conflicts VLAN tag detection. */
3146 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003147 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003148 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003149
3150 case CHIP_ID_YUKON_SUPR:
3151 hw->flags = SKY2_HW_GIGABIT
3152 | SKY2_HW_NEWER_PHY
3153 | SKY2_HW_NEW_LE
3154 | SKY2_HW_AUTO_TX_SUM
3155 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003156
3157 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3158 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003159 break;
3160
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003161 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003162 hw->flags = SKY2_HW_GIGABIT
3163 | SKY2_HW_ADV_POWER_CTL;
3164 break;
3165
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003166 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003167 case CHIP_ID_YUKON_PRM:
3168 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003169 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003170 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003171 | SKY2_HW_ADV_POWER_CTL;
3172 break;
3173
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003174 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003175 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3176 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177 return -EOPNOTSUPP;
3178 }
3179
Stephen Hemmingere3173832007-02-06 10:45:39 -08003180 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003181 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3182 hw->flags |= SKY2_HW_FIBRE_PHY;
3183
Stephen Hemmingere3173832007-02-06 10:45:39 -08003184 hw->ports = 1;
3185 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3186 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3187 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3188 ++hw->ports;
3189 }
3190
Mike McCormack74a61eb2009-09-21 04:08:52 +00003191 if (sky2_read8(hw, B2_E_0))
3192 hw->flags |= SKY2_HW_RAM_BUFFER;
3193
Stephen Hemmingere3173832007-02-06 10:45:39 -08003194 return 0;
3195}
3196
3197static void sky2_reset(struct sky2_hw *hw)
3198{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003199 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003200 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003201 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003202 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003203
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003205 if (hw->chip_id == CHIP_ID_YUKON_EX
3206 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3207 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003208 status = sky2_read16(hw, HCU_CCSR);
3209 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3210 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003211 /*
3212 * CPU clock divider shouldn't be used because
3213 * - ASF firmware may malfunction
3214 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3215 */
3216 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003217 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003218 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003219 } else
3220 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3221 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003222
3223 /* do a SW reset */
3224 sky2_write8(hw, B0_CTST, CS_RST_SET);
3225 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3226
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003227 /* allow writes to PCI config */
3228 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3229
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003231 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003232 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003233 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234
3235 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3236
Jon Mason1a10cca2011-06-27 07:46:56 +00003237 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003238 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3239 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003240
Stephen Hemminger555382c2007-08-29 12:58:14 -07003241 /* If error bit is stuck on ignore it */
3242 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3243 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003244 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003245 hwe_mask |= Y2_IS_PCI_EXP;
3246 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003248 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003249 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003250
3251 for (i = 0; i < hw->ports; i++) {
3252 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3253 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003254
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003255 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3256 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003257 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3258 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3259 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003260
3261 }
3262
3263 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3264 /* enable MACSec clock gating */
3265 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 }
3267
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003268 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3269 hw->chip_id == CHIP_ID_YUKON_PRM ||
3270 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003271 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003272
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003273 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003274 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3275 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3276
3277 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3278 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003279
3280 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3281 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003282 } else {
3283 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3284 reg = 3;
3285 }
3286
3287 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003288 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003289
3290 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003291 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003292 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3293
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003294 /* check if PSMv2 was running before */
3295 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003296 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003297 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003298 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3299 reg);
3300
stephen hemmingera40ccc62010-01-24 18:46:06 +00003301 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003302
3303 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3304 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3305 }
3306
Stephen Hemminger793b8832005-09-14 16:06:14 -07003307 /* Clear I2C IRQ noise */
3308 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309
3310 /* turn off hardware timer (unused) */
3311 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3312 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003313
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003314 /* Turn off descriptor polling */
3315 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003316
3317 /* Turn off receive timestamp */
3318 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003319 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320
3321 /* enable the Tx Arbiters */
3322 for (i = 0; i < hw->ports; i++)
3323 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3324
3325 /* Initialize ram interface */
3326 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003327 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328
3329 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3330 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3331 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3332 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3333 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3334 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3335 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3336 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3337 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3338 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3339 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3340 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3341 }
3342
Stephen Hemminger555382c2007-08-29 12:58:14 -07003343 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003345 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003346 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347
stephen hemmingerefe91932010-04-22 13:42:56 +00003348 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349 hw->st_idx = 0;
3350
3351 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3352 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3353
3354 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356
3357 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003358 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003360 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3361 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003363 /* set Status-FIFO ISR watermark */
3364 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3365 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3366 else
3367 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003369 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003370 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3371 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372
Stephen Hemminger793b8832005-09-14 16:06:14 -07003373 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3375
3376 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3377 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3378 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003379}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003381/* Take device down (offline).
3382 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003383 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003384 */
3385static void sky2_detach(struct net_device *dev)
3386{
3387 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003388 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003389 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003390 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003391 sky2_down(dev);
3392 }
3393}
3394
3395/* Bring device back after doing sky2_detach */
3396static int sky2_reattach(struct net_device *dev)
3397{
3398 int err = 0;
3399
3400 if (netif_running(dev)) {
3401 err = sky2_up(dev);
3402 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003403 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003404 dev_close(dev);
3405 } else {
3406 netif_device_attach(dev);
3407 sky2_set_multicast(dev);
3408 }
3409 }
3410
3411 return err;
3412}
3413
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003414static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003415{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003416 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003417
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003418 sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003419 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger1401a802011-11-16 13:42:55 +00003420
3421 if (hw->ports > 1 || netif_running(hw->dev[0]))
3422 synchronize_irq(hw->pdev->irq);
Mike McCormack93135a32010-05-13 06:12:50 +00003423 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003424
Mike McCormack8a0c9222010-02-12 06:58:06 +00003425 for (i = 0; i < hw->ports; i++) {
3426 struct net_device *dev = hw->dev[i];
3427 struct sky2_port *sky2 = netdev_priv(dev);
3428
3429 if (!netif_running(dev))
3430 continue;
3431
3432 netif_carrier_off(dev);
3433 netif_tx_disable(dev);
3434 sky2_hw_down(sky2);
3435 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003436}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003437
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003438static void sky2_all_up(struct sky2_hw *hw)
3439{
stephen hemminger1401a802011-11-16 13:42:55 +00003440 u32 imask = 0;
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003441 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003442
3443 for (i = 0; i < hw->ports; i++) {
3444 struct net_device *dev = hw->dev[i];
3445 struct sky2_port *sky2 = netdev_priv(dev);
3446
3447 if (!netif_running(dev))
3448 continue;
3449
3450 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003451 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003452 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003453 netif_wake_queue(dev);
3454 }
3455
stephen hemminger1401a802011-11-16 13:42:55 +00003456 if (imask || hw->ports > 1) {
3457 imask |= Y2_IS_BASE;
3458 sky2_write32(hw, B0_IMSK, imask);
3459 sky2_read32(hw, B0_IMSK);
3460 sky2_read32(hw, B0_Y2_SP_LISR);
3461 napi_enable(&hw->napi);
3462 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003463}
3464
3465static void sky2_restart(struct work_struct *work)
3466{
3467 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3468
3469 rtnl_lock();
3470
3471 sky2_all_down(hw);
3472 sky2_reset(hw);
3473 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003474
Stephen Hemminger81906792007-02-15 16:40:33 -08003475 rtnl_unlock();
3476}
3477
Stephen Hemmingere3173832007-02-06 10:45:39 -08003478static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3479{
3480 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3481}
3482
3483static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3484{
3485 const struct sky2_port *sky2 = netdev_priv(dev);
3486
3487 wol->supported = sky2_wol_supported(sky2->hw);
3488 wol->wolopts = sky2->wol;
3489}
3490
3491static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3492{
3493 struct sky2_port *sky2 = netdev_priv(dev);
3494 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003495 bool enable_wakeup = false;
3496 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003497
Joe Perches8e95a202009-12-03 07:58:21 +00003498 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3499 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003500 return -EOPNOTSUPP;
3501
3502 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003503
3504 for (i = 0; i < hw->ports; i++) {
3505 struct net_device *dev = hw->dev[i];
3506 struct sky2_port *sky2 = netdev_priv(dev);
3507
3508 if (sky2->wol)
3509 enable_wakeup = true;
3510 }
3511 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003513 return 0;
3514}
3515
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003516static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003518 if (sky2_is_copper(hw)) {
3519 u32 modes = SUPPORTED_10baseT_Half
3520 | SUPPORTED_10baseT_Full
3521 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003522 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003523
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003524 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003525 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003526 | SUPPORTED_1000baseT_Full;
3527 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003528 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003529 return SUPPORTED_1000baseT_Half
3530 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003531}
3532
Stephen Hemminger793b8832005-09-14 16:06:14 -07003533static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003534{
3535 struct sky2_port *sky2 = netdev_priv(dev);
3536 struct sky2_hw *hw = sky2->hw;
3537
3538 ecmd->transceiver = XCVR_INTERNAL;
3539 ecmd->supported = sky2_supported_modes(hw);
3540 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003541 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003542 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003543 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003544 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003545 } else {
David Decotigny70739492011-04-27 18:32:40 +00003546 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003548 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003549 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550
3551 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003552 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3553 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554 ecmd->duplex = sky2->duplex;
3555 return 0;
3556}
3557
3558static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3559{
3560 struct sky2_port *sky2 = netdev_priv(dev);
3561 const struct sky2_hw *hw = sky2->hw;
3562 u32 supported = sky2_supported_modes(hw);
3563
3564 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003565 if (ecmd->advertising & ~supported)
3566 return -EINVAL;
3567
3568 if (sky2_is_copper(hw))
3569 sky2->advertising = ecmd->advertising |
3570 ADVERTISED_TP |
3571 ADVERTISED_Autoneg;
3572 else
3573 sky2->advertising = ecmd->advertising |
3574 ADVERTISED_FIBRE |
3575 ADVERTISED_Autoneg;
3576
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003577 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003578 sky2->duplex = -1;
3579 sky2->speed = -1;
3580 } else {
3581 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003582 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583
David Decotigny25db0332011-04-27 18:32:39 +00003584 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585 case SPEED_1000:
3586 if (ecmd->duplex == DUPLEX_FULL)
3587 setting = SUPPORTED_1000baseT_Full;
3588 else if (ecmd->duplex == DUPLEX_HALF)
3589 setting = SUPPORTED_1000baseT_Half;
3590 else
3591 return -EINVAL;
3592 break;
3593 case SPEED_100:
3594 if (ecmd->duplex == DUPLEX_FULL)
3595 setting = SUPPORTED_100baseT_Full;
3596 else if (ecmd->duplex == DUPLEX_HALF)
3597 setting = SUPPORTED_100baseT_Half;
3598 else
3599 return -EINVAL;
3600 break;
3601
3602 case SPEED_10:
3603 if (ecmd->duplex == DUPLEX_FULL)
3604 setting = SUPPORTED_10baseT_Full;
3605 else if (ecmd->duplex == DUPLEX_HALF)
3606 setting = SUPPORTED_10baseT_Half;
3607 else
3608 return -EINVAL;
3609 break;
3610 default:
3611 return -EINVAL;
3612 }
3613
3614 if ((setting & supported) == 0)
3615 return -EINVAL;
3616
David Decotigny25db0332011-04-27 18:32:39 +00003617 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003618 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003619 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620 }
3621
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003622 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003623 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003624 sky2_set_multicast(dev);
3625 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003626
3627 return 0;
3628}
3629
3630static void sky2_get_drvinfo(struct net_device *dev,
3631 struct ethtool_drvinfo *info)
3632{
3633 struct sky2_port *sky2 = netdev_priv(dev);
3634
3635 strcpy(info->driver, DRV_NAME);
3636 strcpy(info->version, DRV_VERSION);
3637 strcpy(info->fw_version, "N/A");
3638 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3639}
3640
3641static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003642 char name[ETH_GSTRING_LEN];
3643 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644} sky2_stats[] = {
3645 { "tx_bytes", GM_TXO_OK_HI },
3646 { "rx_bytes", GM_RXO_OK_HI },
3647 { "tx_broadcast", GM_TXF_BC_OK },
3648 { "rx_broadcast", GM_RXF_BC_OK },
3649 { "tx_multicast", GM_TXF_MC_OK },
3650 { "rx_multicast", GM_RXF_MC_OK },
3651 { "tx_unicast", GM_TXF_UC_OK },
3652 { "rx_unicast", GM_RXF_UC_OK },
3653 { "tx_mac_pause", GM_TXF_MPAUSE },
3654 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003655 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003656 { "late_collision",GM_TXF_LAT_COL },
3657 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003658 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003659 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003660
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003661 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003662 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003663 { "rx_64_byte_packets", GM_RXF_64B },
3664 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3665 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3666 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3667 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3668 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3669 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003670 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003671 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3672 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003673 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003674
3675 { "tx_64_byte_packets", GM_TXF_64B },
3676 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3677 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3678 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3679 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3680 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3681 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3682 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003683};
3684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003685static u32 sky2_get_msglevel(struct net_device *netdev)
3686{
3687 struct sky2_port *sky2 = netdev_priv(netdev);
3688 return sky2->msg_enable;
3689}
3690
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003691static int sky2_nway_reset(struct net_device *dev)
3692{
3693 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003694
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003695 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003696 return -EINVAL;
3697
Stephen Hemminger1b537562005-12-20 15:08:07 -08003698 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003699 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003700
3701 return 0;
3702}
3703
Stephen Hemminger793b8832005-09-14 16:06:14 -07003704static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003705{
3706 struct sky2_hw *hw = sky2->hw;
3707 unsigned port = sky2->port;
3708 int i;
3709
stephen hemminger0885a302010-12-31 15:34:27 +00003710 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3711 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003712
Stephen Hemminger793b8832005-09-14 16:06:14 -07003713 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003714 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003715}
3716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003717static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3718{
3719 struct sky2_port *sky2 = netdev_priv(netdev);
3720 sky2->msg_enable = value;
3721}
3722
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003723static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003724{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003725 switch (sset) {
3726 case ETH_SS_STATS:
3727 return ARRAY_SIZE(sky2_stats);
3728 default:
3729 return -EOPNOTSUPP;
3730 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003731}
3732
3733static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003734 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003735{
3736 struct sky2_port *sky2 = netdev_priv(dev);
3737
Stephen Hemminger793b8832005-09-14 16:06:14 -07003738 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003739}
3740
Stephen Hemminger793b8832005-09-14 16:06:14 -07003741static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003742{
3743 int i;
3744
3745 switch (stringset) {
3746 case ETH_SS_STATS:
3747 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3748 memcpy(data + i * ETH_GSTRING_LEN,
3749 sky2_stats[i].name, ETH_GSTRING_LEN);
3750 break;
3751 }
3752}
3753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003754static int sky2_set_mac_address(struct net_device *dev, void *p)
3755{
3756 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003757 struct sky2_hw *hw = sky2->hw;
3758 unsigned port = sky2->port;
3759 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003760
3761 if (!is_valid_ether_addr(addr->sa_data))
3762 return -EADDRNOTAVAIL;
3763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003764 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003765 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003766 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003767 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003768 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003769
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003770 /* virtual address for data */
3771 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3772
3773 /* physical address: used for pause frames */
3774 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003775
3776 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003777}
3778
Mike McCormack060b9462010-07-29 03:34:52 +00003779static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003780{
3781 u32 bit;
3782
3783 bit = ether_crc(ETH_ALEN, addr) & 63;
3784 filter[bit >> 3] |= 1 << (bit & 7);
3785}
3786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003787static void sky2_set_multicast(struct net_device *dev)
3788{
3789 struct sky2_port *sky2 = netdev_priv(dev);
3790 struct sky2_hw *hw = sky2->hw;
3791 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003792 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003793 u16 reg;
3794 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003795 int rx_pause;
3796 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003797
Stephen Hemmingera052b522006-10-17 10:24:23 -07003798 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003799 memset(filter, 0, sizeof(filter));
3800
3801 reg = gma_read16(hw, port, GM_RX_CTRL);
3802 reg |= GM_RXCR_UCF_ENA;
3803
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003804 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003805 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003806 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003807 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003808 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003809 reg &= ~GM_RXCR_MCF_ENA;
3810 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003811 reg |= GM_RXCR_MCF_ENA;
3812
Stephen Hemmingera052b522006-10-17 10:24:23 -07003813 if (rx_pause)
3814 sky2_add_filter(filter, pause_mc_addr);
3815
Jiri Pirko22bedad32010-04-01 21:22:57 +00003816 netdev_for_each_mc_addr(ha, dev)
3817 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003818 }
3819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003820 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003821 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003822 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003823 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003824 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003825 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003826 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003827 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003828
3829 gma_write16(hw, port, GM_RX_CTRL, reg);
3830}
3831
stephen hemminger0885a302010-12-31 15:34:27 +00003832static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3833 struct rtnl_link_stats64 *stats)
3834{
3835 struct sky2_port *sky2 = netdev_priv(dev);
3836 struct sky2_hw *hw = sky2->hw;
3837 unsigned port = sky2->port;
3838 unsigned int start;
3839 u64 _bytes, _packets;
3840
3841 do {
3842 start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
3843 _bytes = sky2->rx_stats.bytes;
3844 _packets = sky2->rx_stats.packets;
3845 } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
3846
3847 stats->rx_packets = _packets;
3848 stats->rx_bytes = _bytes;
3849
3850 do {
3851 start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
3852 _bytes = sky2->tx_stats.bytes;
3853 _packets = sky2->tx_stats.packets;
3854 } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
3855
3856 stats->tx_packets = _packets;
3857 stats->tx_bytes = _bytes;
3858
3859 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3860 + get_stats32(hw, port, GM_RXF_BC_OK);
3861
3862 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3863
3864 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3865 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3866 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3867 + get_stats32(hw, port, GM_RXE_FRAG);
3868 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3869
3870 stats->rx_dropped = dev->stats.rx_dropped;
3871 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3872 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3873
3874 return stats;
3875}
3876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003877/* Can have one global because blinking is controlled by
3878 * ethtool and that is always under RTNL mutex
3879 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003880static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003881{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003882 struct sky2_hw *hw = sky2->hw;
3883 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003884
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003885 spin_lock_bh(&sky2->phy_lock);
3886 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3887 hw->chip_id == CHIP_ID_YUKON_EX ||
3888 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3889 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003890 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3891 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003892
3893 switch (mode) {
3894 case MO_LED_OFF:
3895 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3896 PHY_M_LEDC_LOS_CTRL(8) |
3897 PHY_M_LEDC_INIT_CTRL(8) |
3898 PHY_M_LEDC_STA1_CTRL(8) |
3899 PHY_M_LEDC_STA0_CTRL(8));
3900 break;
3901 case MO_LED_ON:
3902 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3903 PHY_M_LEDC_LOS_CTRL(9) |
3904 PHY_M_LEDC_INIT_CTRL(9) |
3905 PHY_M_LEDC_STA1_CTRL(9) |
3906 PHY_M_LEDC_STA0_CTRL(9));
3907 break;
3908 case MO_LED_BLINK:
3909 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3910 PHY_M_LEDC_LOS_CTRL(0xa) |
3911 PHY_M_LEDC_INIT_CTRL(0xa) |
3912 PHY_M_LEDC_STA1_CTRL(0xa) |
3913 PHY_M_LEDC_STA0_CTRL(0xa));
3914 break;
3915 case MO_LED_NORM:
3916 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3917 PHY_M_LEDC_LOS_CTRL(1) |
3918 PHY_M_LEDC_INIT_CTRL(8) |
3919 PHY_M_LEDC_STA1_CTRL(7) |
3920 PHY_M_LEDC_STA0_CTRL(7));
3921 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003922
3923 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003924 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003925 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003926 PHY_M_LED_MO_DUP(mode) |
3927 PHY_M_LED_MO_10(mode) |
3928 PHY_M_LED_MO_100(mode) |
3929 PHY_M_LED_MO_1000(mode) |
3930 PHY_M_LED_MO_RX(mode) |
3931 PHY_M_LED_MO_TX(mode));
3932
3933 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003934}
3935
3936/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00003937static int sky2_set_phys_id(struct net_device *dev,
3938 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003939{
3940 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003941
stephen hemminger74e532f2011-04-04 08:43:41 +00003942 switch (state) {
3943 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00003944 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00003945 case ETHTOOL_ID_INACTIVE:
3946 sky2_led(sky2, MO_LED_NORM);
3947 break;
3948 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003949 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00003950 break;
3951 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003952 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00003953 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003954 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003955
3956 return 0;
3957}
3958
3959static void sky2_get_pauseparam(struct net_device *dev,
3960 struct ethtool_pauseparam *ecmd)
3961{
3962 struct sky2_port *sky2 = netdev_priv(dev);
3963
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003964 switch (sky2->flow_mode) {
3965 case FC_NONE:
3966 ecmd->tx_pause = ecmd->rx_pause = 0;
3967 break;
3968 case FC_TX:
3969 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3970 break;
3971 case FC_RX:
3972 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3973 break;
3974 case FC_BOTH:
3975 ecmd->tx_pause = ecmd->rx_pause = 1;
3976 }
3977
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003978 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3979 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003980}
3981
3982static int sky2_set_pauseparam(struct net_device *dev,
3983 struct ethtool_pauseparam *ecmd)
3984{
3985 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003986
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003987 if (ecmd->autoneg == AUTONEG_ENABLE)
3988 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3989 else
3990 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3991
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003992 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003993
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003994 if (netif_running(dev))
3995 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003996
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003997 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003998}
3999
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004000static int sky2_get_coalesce(struct net_device *dev,
4001 struct ethtool_coalesce *ecmd)
4002{
4003 struct sky2_port *sky2 = netdev_priv(dev);
4004 struct sky2_hw *hw = sky2->hw;
4005
4006 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4007 ecmd->tx_coalesce_usecs = 0;
4008 else {
4009 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4010 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4011 }
4012 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4013
4014 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4015 ecmd->rx_coalesce_usecs = 0;
4016 else {
4017 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4018 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4019 }
4020 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4021
4022 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4023 ecmd->rx_coalesce_usecs_irq = 0;
4024 else {
4025 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4026 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4027 }
4028
4029 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4030
4031 return 0;
4032}
4033
4034/* Note: this affect both ports */
4035static int sky2_set_coalesce(struct net_device *dev,
4036 struct ethtool_coalesce *ecmd)
4037{
4038 struct sky2_port *sky2 = netdev_priv(dev);
4039 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004040 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004041
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004042 if (ecmd->tx_coalesce_usecs > tmax ||
4043 ecmd->rx_coalesce_usecs > tmax ||
4044 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004045 return -EINVAL;
4046
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004047 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004048 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004049 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004050 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004051 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004052 return -EINVAL;
4053
4054 if (ecmd->tx_coalesce_usecs == 0)
4055 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4056 else {
4057 sky2_write32(hw, STAT_TX_TIMER_INI,
4058 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4059 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4060 }
4061 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4062
4063 if (ecmd->rx_coalesce_usecs == 0)
4064 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4065 else {
4066 sky2_write32(hw, STAT_LEV_TIMER_INI,
4067 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4068 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4069 }
4070 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4071
4072 if (ecmd->rx_coalesce_usecs_irq == 0)
4073 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4074 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004075 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004076 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4077 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4078 }
4079 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4080 return 0;
4081}
4082
Stephen Hemminger793b8832005-09-14 16:06:14 -07004083static void sky2_get_ringparam(struct net_device *dev,
4084 struct ethtool_ringparam *ering)
4085{
4086 struct sky2_port *sky2 = netdev_priv(dev);
4087
4088 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004089 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004090
4091 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004092 ering->tx_pending = sky2->tx_pending;
4093}
4094
4095static int sky2_set_ringparam(struct net_device *dev,
4096 struct ethtool_ringparam *ering)
4097{
4098 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004099
4100 if (ering->rx_pending > RX_MAX_PENDING ||
4101 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004102 ering->tx_pending < TX_MIN_PENDING ||
4103 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004104 return -EINVAL;
4105
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004106 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004107
4108 sky2->rx_pending = ering->rx_pending;
4109 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004110 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004111
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004112 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004113}
4114
Stephen Hemminger793b8832005-09-14 16:06:14 -07004115static int sky2_get_regs_len(struct net_device *dev)
4116{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004117 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004118}
4119
Mike McCormackc32bbff2009-12-31 00:49:43 +00004120static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4121{
4122 /* This complicated switch statement is to make sure and
4123 * only access regions that are unreserved.
4124 * Some blocks are only valid on dual port cards.
4125 */
4126 switch (b) {
4127 /* second port */
4128 case 5: /* Tx Arbiter 2 */
4129 case 9: /* RX2 */
4130 case 14 ... 15: /* TX2 */
4131 case 17: case 19: /* Ram Buffer 2 */
4132 case 22 ... 23: /* Tx Ram Buffer 2 */
4133 case 25: /* Rx MAC Fifo 1 */
4134 case 27: /* Tx MAC Fifo 2 */
4135 case 31: /* GPHY 2 */
4136 case 40 ... 47: /* Pattern Ram 2 */
4137 case 52: case 54: /* TCP Segmentation 2 */
4138 case 112 ... 116: /* GMAC 2 */
4139 return hw->ports > 1;
4140
4141 case 0: /* Control */
4142 case 2: /* Mac address */
4143 case 4: /* Tx Arbiter 1 */
4144 case 7: /* PCI express reg */
4145 case 8: /* RX1 */
4146 case 12 ... 13: /* TX1 */
4147 case 16: case 18:/* Rx Ram Buffer 1 */
4148 case 20 ... 21: /* Tx Ram Buffer 1 */
4149 case 24: /* Rx MAC Fifo 1 */
4150 case 26: /* Tx MAC Fifo 1 */
4151 case 28 ... 29: /* Descriptor and status unit */
4152 case 30: /* GPHY 1*/
4153 case 32 ... 39: /* Pattern Ram 1 */
4154 case 48: case 50: /* TCP Segmentation 1 */
4155 case 56 ... 60: /* PCI space */
4156 case 80 ... 84: /* GMAC 1 */
4157 return 1;
4158
4159 default:
4160 return 0;
4161 }
4162}
4163
Stephen Hemminger793b8832005-09-14 16:06:14 -07004164/*
4165 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004166 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004167 */
4168static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4169 void *p)
4170{
4171 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004172 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004173 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004174
4175 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004176
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004177 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004178 /* skip poisonous diagnostic ram region in block 3 */
4179 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004180 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004181 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004182 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004183 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004184 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004185
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004186 p += 128;
4187 io += 128;
4188 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004189}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004190
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004191static int sky2_get_eeprom_len(struct net_device *dev)
4192{
4193 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004194 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004195 u16 reg2;
4196
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004197 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004198 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4199}
4200
Stephen Hemminger14132352008-08-27 20:46:26 -07004201static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004202{
Stephen Hemminger14132352008-08-27 20:46:26 -07004203 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004204
Stephen Hemminger14132352008-08-27 20:46:26 -07004205 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4206 /* Can take up to 10.6 ms for write */
4207 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004208 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004209 return -ETIMEDOUT;
4210 }
4211 mdelay(1);
4212 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004213
Stephen Hemminger14132352008-08-27 20:46:26 -07004214 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004215}
4216
Stephen Hemminger14132352008-08-27 20:46:26 -07004217static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4218 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004219{
Stephen Hemminger14132352008-08-27 20:46:26 -07004220 int rc = 0;
4221
4222 while (length > 0) {
4223 u32 val;
4224
4225 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4226 rc = sky2_vpd_wait(hw, cap, 0);
4227 if (rc)
4228 break;
4229
4230 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4231
4232 memcpy(data, &val, min(sizeof(val), length));
4233 offset += sizeof(u32);
4234 data += sizeof(u32);
4235 length -= sizeof(u32);
4236 }
4237
4238 return rc;
4239}
4240
4241static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4242 u16 offset, unsigned int length)
4243{
4244 unsigned int i;
4245 int rc = 0;
4246
4247 for (i = 0; i < length; i += sizeof(u32)) {
4248 u32 val = *(u32 *)(data + i);
4249
4250 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4251 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4252
4253 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4254 if (rc)
4255 break;
4256 }
4257 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004258}
4259
4260static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4261 u8 *data)
4262{
4263 struct sky2_port *sky2 = netdev_priv(dev);
4264 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004265
4266 if (!cap)
4267 return -EINVAL;
4268
4269 eeprom->magic = SKY2_EEPROM_MAGIC;
4270
Stephen Hemminger14132352008-08-27 20:46:26 -07004271 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004272}
4273
4274static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4275 u8 *data)
4276{
4277 struct sky2_port *sky2 = netdev_priv(dev);
4278 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004279
4280 if (!cap)
4281 return -EINVAL;
4282
4283 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4284 return -EINVAL;
4285
Stephen Hemminger14132352008-08-27 20:46:26 -07004286 /* Partial writes not supported */
4287 if ((eeprom->offset & 3) || (eeprom->len & 3))
4288 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004289
Stephen Hemminger14132352008-08-27 20:46:26 -07004290 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004291}
4292
Michał Mirosławf5d64032011-04-10 03:13:21 +00004293static u32 sky2_fix_features(struct net_device *dev, u32 features)
4294{
4295 const struct sky2_port *sky2 = netdev_priv(dev);
4296 const struct sky2_hw *hw = sky2->hw;
4297
4298 /* In order to do Jumbo packets on these chips, need to turn off the
4299 * transmit store/forward. Therefore checksum offload won't work.
4300 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004301 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4302 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004303 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004304 }
4305
4306 /* Some hardware requires receive checksum for RSS to work. */
4307 if ( (features & NETIF_F_RXHASH) &&
4308 !(features & NETIF_F_RXCSUM) &&
4309 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4310 netdev_info(dev, "receive hashing forces receive checksum\n");
4311 features |= NETIF_F_RXCSUM;
4312 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004313
4314 return features;
4315}
4316
4317static int sky2_set_features(struct net_device *dev, u32 features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004318{
4319 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004320 u32 changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004321
Michał Mirosławf5d64032011-04-10 03:13:21 +00004322 if (changed & NETIF_F_RXCSUM) {
4323 u32 on = features & NETIF_F_RXCSUM;
4324 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4325 on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
4326 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004327
Michał Mirosławf5d64032011-04-10 03:13:21 +00004328 if (changed & NETIF_F_RXHASH)
4329 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004330
Michał Mirosławf5d64032011-04-10 03:13:21 +00004331 if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4332 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004333
4334 return 0;
4335}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004336
Jeff Garzik7282d492006-09-13 14:30:00 -04004337static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004338 .get_settings = sky2_get_settings,
4339 .set_settings = sky2_set_settings,
4340 .get_drvinfo = sky2_get_drvinfo,
4341 .get_wol = sky2_get_wol,
4342 .set_wol = sky2_set_wol,
4343 .get_msglevel = sky2_get_msglevel,
4344 .set_msglevel = sky2_set_msglevel,
4345 .nway_reset = sky2_nway_reset,
4346 .get_regs_len = sky2_get_regs_len,
4347 .get_regs = sky2_get_regs,
4348 .get_link = ethtool_op_get_link,
4349 .get_eeprom_len = sky2_get_eeprom_len,
4350 .get_eeprom = sky2_get_eeprom,
4351 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004352 .get_strings = sky2_get_strings,
4353 .get_coalesce = sky2_get_coalesce,
4354 .set_coalesce = sky2_set_coalesce,
4355 .get_ringparam = sky2_get_ringparam,
4356 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004357 .get_pauseparam = sky2_get_pauseparam,
4358 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004359 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004360 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004361 .get_ethtool_stats = sky2_get_ethtool_stats,
4362};
4363
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004364#ifdef CONFIG_SKY2_DEBUG
4365
4366static struct dentry *sky2_debug;
4367
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004368
4369/*
4370 * Read and parse the first part of Vital Product Data
4371 */
4372#define VPD_SIZE 128
4373#define VPD_MAGIC 0x82
4374
4375static const struct vpd_tag {
4376 char tag[2];
4377 char *label;
4378} vpd_tags[] = {
4379 { "PN", "Part Number" },
4380 { "EC", "Engineering Level" },
4381 { "MN", "Manufacturer" },
4382 { "SN", "Serial Number" },
4383 { "YA", "Asset Tag" },
4384 { "VL", "First Error Log Message" },
4385 { "VF", "Second Error Log Message" },
4386 { "VB", "Boot Agent ROM Configuration" },
4387 { "VE", "EFI UNDI Configuration" },
4388};
4389
4390static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4391{
4392 size_t vpd_size;
4393 loff_t offs;
4394 u8 len;
4395 unsigned char *buf;
4396 u16 reg2;
4397
4398 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4399 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4400
4401 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4402 buf = kmalloc(vpd_size, GFP_KERNEL);
4403 if (!buf) {
4404 seq_puts(seq, "no memory!\n");
4405 return;
4406 }
4407
4408 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4409 seq_puts(seq, "VPD read failed\n");
4410 goto out;
4411 }
4412
4413 if (buf[0] != VPD_MAGIC) {
4414 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4415 goto out;
4416 }
4417 len = buf[1];
4418 if (len == 0 || len > vpd_size - 4) {
4419 seq_printf(seq, "Invalid id length: %d\n", len);
4420 goto out;
4421 }
4422
4423 seq_printf(seq, "%.*s\n", len, buf + 3);
4424 offs = len + 3;
4425
4426 while (offs < vpd_size - 4) {
4427 int i;
4428
4429 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4430 break;
4431 len = buf[offs + 2];
4432 if (offs + len + 3 >= vpd_size)
4433 break;
4434
4435 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4436 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4437 seq_printf(seq, " %s: %.*s\n",
4438 vpd_tags[i].label, len, buf + offs + 3);
4439 break;
4440 }
4441 }
4442 offs += len + 3;
4443 }
4444out:
4445 kfree(buf);
4446}
4447
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004448static int sky2_debug_show(struct seq_file *seq, void *v)
4449{
4450 struct net_device *dev = seq->private;
4451 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004452 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004453 unsigned port = sky2->port;
4454 unsigned idx, last;
4455 int sop;
4456
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004457 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004458
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004459 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004460 sky2_read32(hw, B0_ISRC),
4461 sky2_read32(hw, B0_IMSK),
4462 sky2_read32(hw, B0_Y2_SP_ICR));
4463
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004464 if (!netif_running(dev)) {
4465 seq_printf(seq, "network not running\n");
4466 return 0;
4467 }
4468
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004469 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004470 last = sky2_read16(hw, STAT_PUT_IDX);
4471
stephen hemmingerefe91932010-04-22 13:42:56 +00004472 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004473 if (hw->st_idx == last)
4474 seq_puts(seq, "Status ring (empty)\n");
4475 else {
4476 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004477 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4478 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004479 const struct sky2_status_le *le = hw->st_le + idx;
4480 seq_printf(seq, "[%d] %#x %d %#x\n",
4481 idx, le->opcode, le->length, le->status);
4482 }
4483 seq_puts(seq, "\n");
4484 }
4485
4486 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4487 sky2->tx_cons, sky2->tx_prod,
4488 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4489 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4490
4491 /* Dump contents of tx ring */
4492 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004493 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4494 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004495 const struct sky2_tx_le *le = sky2->tx_le + idx;
4496 u32 a = le32_to_cpu(le->addr);
4497
4498 if (sop)
4499 seq_printf(seq, "%u:", idx);
4500 sop = 0;
4501
Mike McCormack060b9462010-07-29 03:34:52 +00004502 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004503 case OP_ADDR64:
4504 seq_printf(seq, " %#x:", a);
4505 break;
4506 case OP_LRGLEN:
4507 seq_printf(seq, " mtu=%d", a);
4508 break;
4509 case OP_VLAN:
4510 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4511 break;
4512 case OP_TCPLISW:
4513 seq_printf(seq, " csum=%#x", a);
4514 break;
4515 case OP_LARGESEND:
4516 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4517 break;
4518 case OP_PACKET:
4519 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4520 break;
4521 case OP_BUFFER:
4522 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4523 break;
4524 default:
4525 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4526 a, le16_to_cpu(le->length));
4527 }
4528
4529 if (le->ctrl & EOP) {
4530 seq_putc(seq, '\n');
4531 sop = 1;
4532 }
4533 }
4534
4535 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4536 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004537 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004538 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4539
David S. Millerd1d08d12008-01-07 20:53:33 -08004540 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004541 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004542 return 0;
4543}
4544
4545static int sky2_debug_open(struct inode *inode, struct file *file)
4546{
4547 return single_open(file, sky2_debug_show, inode->i_private);
4548}
4549
4550static const struct file_operations sky2_debug_fops = {
4551 .owner = THIS_MODULE,
4552 .open = sky2_debug_open,
4553 .read = seq_read,
4554 .llseek = seq_lseek,
4555 .release = single_release,
4556};
4557
4558/*
4559 * Use network device events to create/remove/rename
4560 * debugfs file entries
4561 */
4562static int sky2_device_event(struct notifier_block *unused,
4563 unsigned long event, void *ptr)
4564{
4565 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004566 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004567
Stephen Hemminger1436b302008-11-19 21:59:54 -08004568 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004569 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004570
Mike McCormack060b9462010-07-29 03:34:52 +00004571 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004572 case NETDEV_CHANGENAME:
4573 if (sky2->debugfs) {
4574 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4575 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004576 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004577 break;
4578
4579 case NETDEV_GOING_DOWN:
4580 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004581 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004582 debugfs_remove(sky2->debugfs);
4583 sky2->debugfs = NULL;
4584 }
4585 break;
4586
4587 case NETDEV_UP:
4588 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4589 sky2_debug, dev,
4590 &sky2_debug_fops);
4591 if (IS_ERR(sky2->debugfs))
4592 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004593 }
4594
4595 return NOTIFY_DONE;
4596}
4597
4598static struct notifier_block sky2_notifier = {
4599 .notifier_call = sky2_device_event,
4600};
4601
4602
4603static __init void sky2_debug_init(void)
4604{
4605 struct dentry *ent;
4606
4607 ent = debugfs_create_dir("sky2", NULL);
4608 if (!ent || IS_ERR(ent))
4609 return;
4610
4611 sky2_debug = ent;
4612 register_netdevice_notifier(&sky2_notifier);
4613}
4614
4615static __exit void sky2_debug_cleanup(void)
4616{
4617 if (sky2_debug) {
4618 unregister_netdevice_notifier(&sky2_notifier);
4619 debugfs_remove(sky2_debug);
4620 sky2_debug = NULL;
4621 }
4622}
4623
4624#else
4625#define sky2_debug_init()
4626#define sky2_debug_cleanup()
4627#endif
4628
Stephen Hemminger1436b302008-11-19 21:59:54 -08004629/* Two copies of network device operations to handle special case of
4630 not allowing netpoll on second port */
4631static const struct net_device_ops sky2_netdev_ops[2] = {
4632 {
4633 .ndo_open = sky2_up,
4634 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004635 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004636 .ndo_do_ioctl = sky2_ioctl,
4637 .ndo_validate_addr = eth_validate_addr,
4638 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004639 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004640 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004641 .ndo_fix_features = sky2_fix_features,
4642 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004643 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004644 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004645#ifdef CONFIG_NET_POLL_CONTROLLER
4646 .ndo_poll_controller = sky2_netpoll,
4647#endif
4648 },
4649 {
4650 .ndo_open = sky2_up,
4651 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004652 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004653 .ndo_do_ioctl = sky2_ioctl,
4654 .ndo_validate_addr = eth_validate_addr,
4655 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004656 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004657 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004658 .ndo_fix_features = sky2_fix_features,
4659 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004660 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004661 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004662 },
4663};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004664
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004665/* Initialize network device */
4666static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004667 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004668 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004669{
4670 struct sky2_port *sky2;
4671 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4672
4673 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004674 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004675 return NULL;
4676 }
4677
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004678 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004679 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004680 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004682 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004683
4684 sky2 = netdev_priv(dev);
4685 sky2->netdev = dev;
4686 sky2->hw = hw;
4687 sky2->msg_enable = netif_msg_init(debug, default_msg);
4688
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004689 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004690 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4691 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004692 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004693
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004694 sky2->flow_mode = FC_BOTH;
4695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004696 sky2->duplex = -1;
4697 sky2->speed = -1;
4698 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004699 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004700
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004701 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004702
Stephen Hemminger793b8832005-09-14 16:06:14 -07004703 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004704 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004705 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004706
4707 hw->dev[port] = dev;
4708
4709 sky2->port = port;
4710
Michał Mirosławf5d64032011-04-10 03:13:21 +00004711 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004712
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004713 if (highmem)
4714 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004715
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004716 /* Enable receive hashing unless hardware is known broken */
4717 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004718 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004719
Michał Mirosławf5d64032011-04-10 03:13:21 +00004720 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
4721 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4722 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4723 }
4724
4725 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004727 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004728 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004729 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004730
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731 return dev;
4732}
4733
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004734static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004735{
4736 const struct sky2_port *sky2 = netdev_priv(dev);
4737
Joe Perches6c35aba2010-02-15 08:34:21 +00004738 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004739}
4740
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004741/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004742static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004743{
4744 struct sky2_hw *hw = dev_id;
4745 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4746
4747 if (status == 0)
4748 return IRQ_NONE;
4749
4750 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004751 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004752 wake_up(&hw->msi_wait);
4753 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4754 }
4755 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4756
4757 return IRQ_HANDLED;
4758}
4759
4760/* Test interrupt path by forcing a a software IRQ */
4761static int __devinit sky2_test_msi(struct sky2_hw *hw)
4762{
4763 struct pci_dev *pdev = hw->pdev;
4764 int err;
4765
Mike McCormack060b9462010-07-29 03:34:52 +00004766 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004767
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004768 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4769
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004770 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004771 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004772 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004773 return err;
4774 }
4775
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004776 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004777 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004778
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004779 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004780
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004781 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004782 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004783 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4784 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004785
4786 err = -EOPNOTSUPP;
4787 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4788 }
4789
4790 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004791 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004792
4793 free_irq(pdev->irq, hw);
4794
4795 return err;
4796}
4797
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004798/* This driver supports yukon2 chipset only */
4799static const char *sky2_name(u8 chipid, char *buf, int sz)
4800{
4801 const char *name[] = {
4802 "XL", /* 0xb3 */
4803 "EC Ultra", /* 0xb4 */
4804 "Extreme", /* 0xb5 */
4805 "EC", /* 0xb6 */
4806 "FE", /* 0xb7 */
4807 "FE+", /* 0xb8 */
4808 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004809 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004810 "Unknown", /* 0xbb */
4811 "Optima", /* 0xbc */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004812 "Optima Prime", /* 0xbd */
4813 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004814 };
4815
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004816 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004817 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4818 else
4819 snprintf(buf, sz, "(chip %#x)", chipid);
4820 return buf;
4821}
4822
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004823static int __devinit sky2_probe(struct pci_dev *pdev,
4824 const struct pci_device_id *ent)
4825{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004826 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004827 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004828 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004829 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004830 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004831
Stephen Hemminger793b8832005-09-14 16:06:14 -07004832 err = pci_enable_device(pdev);
4833 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004834 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004835 goto err_out;
4836 }
4837
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004838 /* Get configuration information
4839 * Note: only regular PCI config access once to test for HW issues
4840 * other PCI access through shared memory for speed and to
4841 * avoid MMCONFIG problems.
4842 */
4843 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4844 if (err) {
4845 dev_err(&pdev->dev, "PCI read config failed\n");
4846 goto err_out;
4847 }
4848
4849 if (~reg == 0) {
4850 dev_err(&pdev->dev, "PCI configuration read error\n");
4851 goto err_out;
4852 }
4853
Stephen Hemminger793b8832005-09-14 16:06:14 -07004854 err = pci_request_regions(pdev, DRV_NAME);
4855 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004856 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004857 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004858 }
4859
4860 pci_set_master(pdev);
4861
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004862 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004863 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004864 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004865 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004866 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004867 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4868 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004869 goto err_out_free_regions;
4870 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004871 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004872 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004873 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004874 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004875 goto err_out_free_regions;
4876 }
4877 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004878
Stephen Hemminger38345072009-02-03 11:27:30 +00004879
4880#ifdef __BIG_ENDIAN
4881 /* The sk98lin vendor driver uses hardware byte swapping but
4882 * this driver uses software swapping.
4883 */
4884 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004885 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004886 if (err) {
4887 dev_err(&pdev->dev, "PCI write config failed\n");
4888 goto err_out_free_regions;
4889 }
4890#endif
4891
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004892 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004894 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004895
4896 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4897 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004898 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004899 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004900 goto err_out_free_regions;
4901 }
4902
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004903 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004904 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004905
4906 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4907 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004908 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004909 goto err_out_free_hw;
4910 }
4911
Stephen Hemmingere3173832007-02-06 10:45:39 -08004912 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004913 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004914 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004915
stephen hemmingerefe91932010-04-22 13:42:56 +00004916 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004917 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00004918 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4919 &hw->st_dma);
4920 if (!hw->st_le)
4921 goto err_out_reset;
4922
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004923 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4924 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004925
Stephen Hemmingere3173832007-02-06 10:45:39 -08004926 sky2_reset(hw);
4927
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004928 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004929 if (!dev) {
4930 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004931 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004932 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004933
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004934 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4935 err = sky2_test_msi(hw);
4936 if (err == -EOPNOTSUPP)
4937 pci_disable_msi(pdev);
4938 else if (err)
4939 goto err_out_free_netdev;
4940 }
4941
Stephen Hemminger793b8832005-09-14 16:06:14 -07004942 err = register_netdev(dev);
4943 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004944 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004945 goto err_out_free_netdev;
4946 }
4947
Brandon Philips33cb7d32009-10-29 13:58:07 +00004948 netif_carrier_off(dev);
4949
Stephen Hemminger6de16232007-10-17 13:26:42 -07004950 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004952 sky2_show_addr(dev);
4953
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004954 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004955 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004956 if (!dev1) {
4957 err = -ENOMEM;
4958 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004959 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004960
4961 err = register_netdev(dev1);
4962 if (err) {
4963 dev_err(&pdev->dev, "cannot register second net device\n");
4964 goto err_out_free_dev1;
4965 }
4966
4967 err = sky2_setup_irq(hw, hw->irq_name);
4968 if (err)
4969 goto err_out_unregister_dev1;
4970
4971 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004972 }
4973
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004974 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004975 INIT_WORK(&hw->restart_work, sky2_restart);
4976
Stephen Hemminger793b8832005-09-14 16:06:14 -07004977 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004978 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004979
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004980 return 0;
4981
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004982err_out_unregister_dev1:
4983 unregister_netdev(dev1);
4984err_out_free_dev1:
4985 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004986err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004987 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004988 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004989 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004990err_out_free_netdev:
4991 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004992err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00004993 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
4994 hw->st_le, hw->st_dma);
4995err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004996 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004997err_out_iounmap:
4998 iounmap(hw->regs);
4999err_out_free_hw:
5000 kfree(hw);
5001err_out_free_regions:
5002 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005003err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005004 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005005err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005006 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005007 return err;
5008}
5009
5010static void __devexit sky2_remove(struct pci_dev *pdev)
5011{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005012 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005013 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005014
Stephen Hemminger793b8832005-09-14 16:06:14 -07005015 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005016 return;
5017
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005018 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005019 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005020
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005021 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005022 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005023
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005024 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005025 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005026
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005027 sky2_power_aux(hw);
5028
Stephen Hemminger793b8832005-09-14 16:06:14 -07005029 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005030 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005031
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005032 if (hw->ports > 1) {
5033 napi_disable(&hw->napi);
5034 free_irq(pdev->irq, hw);
5035 }
5036
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005037 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005038 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005039 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5040 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005041 pci_release_regions(pdev);
5042 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005043
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005044 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005045 free_netdev(hw->dev[i]);
5046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005047 iounmap(hw->regs);
5048 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005049
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005050 pci_set_drvdata(pdev, NULL);
5051}
5052
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005053static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005054{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005055 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005056 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005057 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005058
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005059 if (!hw)
5060 return 0;
5061
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005062 del_timer_sync(&hw->watchdog_timer);
5063 cancel_work_sync(&hw->restart_work);
5064
Stephen Hemminger19720732009-08-14 05:15:16 +00005065 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005066
5067 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005068 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005069 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005070 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005071
Stephen Hemmingere3173832007-02-06 10:45:39 -08005072 if (sky2->wol)
5073 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005074 }
5075
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005076 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005077 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005078
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005079 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005080}
5081
Michel Lespinasse94252762011-03-06 16:14:50 +00005082#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005083static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005084{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005085 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005086 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005087 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005088
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005089 if (!hw)
5090 return 0;
5091
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005092 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005093 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5094 if (err) {
5095 dev_err(&pdev->dev, "PCI write config failed\n");
5096 goto out;
5097 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005098
Mike McCormack3403aca2010-05-13 06:12:52 +00005099 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005100 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005101 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005102 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005103
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005104 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005105out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005106
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005107 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005108 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005109 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005110}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005111
5112static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5113#define SKY2_PM_OPS (&sky2_pm_ops)
5114
5115#else
5116
5117#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005118#endif
5119
Stephen Hemmingere3173832007-02-06 10:45:39 -08005120static void sky2_shutdown(struct pci_dev *pdev)
5121{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005122 sky2_suspend(&pdev->dev);
5123 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5124 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005125}
5126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005127static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005128 .name = DRV_NAME,
5129 .id_table = sky2_id_table,
5130 .probe = sky2_probe,
5131 .remove = __devexit_p(sky2_remove),
Stephen Hemmingere3173832007-02-06 10:45:39 -08005132 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005133 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005134};
5135
5136static int __init sky2_init_module(void)
5137{
Joe Perchesada1db52010-02-17 15:01:59 +00005138 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005139
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005140 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005141 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005142}
5143
5144static void __exit sky2_cleanup_module(void)
5145{
5146 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005147 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005148}
5149
5150module_init(sky2_init_module);
5151module_exit(sky2_cleanup_module);
5152
5153MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005154MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005155MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005156MODULE_VERSION(DRV_VERSION);