blob: 53a1cc52d49664c9ff12014e9bf660da32b7c97e [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Tim Harvey3ee2f8c2014-03-07 20:59:53 -080047#include <linux/of_device.h>
48#include <linux/of_net.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049
50#include <asm/irq.h>
51
52#include "sky2.h"
53
54#define DRV_NAME "sky2"
stephen hemmingerd9fa7c82011-11-16 13:43:00 +000055#define DRV_VERSION "1.30"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000068/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000069 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
70#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000071#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000072#define TX_MAX_PENDING 1024
stephen hemmingerb1cb8252011-11-16 13:42:58 +000073#define TX_DEF_PENDING 63
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
Mike McCormack060b9462010-07-29 03:34:52 +000081#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
stephen hemminger5676cc72012-03-21 05:32:05 +0000100static int legacy_pme = 0;
101module_param(legacy_pme, int, 0);
102MODULE_PARM_DESC(legacy_pme, "Legacy power management");
103
Benoit Taine9baa3c32014-08-08 15:56:03 +0200104static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000145 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Mirko Lindner0e767322012-07-03 23:38:41 +0000146 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147 { 0 }
148};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150MODULE_DEVICE_TABLE(pci, sky2_id_table);
151
152/* Avoid conditionals by using array */
153static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
154static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700155static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000158static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100159
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800160/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
165 gma_write16(hw, port, GM_SMI_DATA, val);
166 gma_write16(hw, port, GM_SMI_CTRL,
167 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
168
169 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
171 if (ctrl == 0xffff)
172 goto io_error;
173
174 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179
Mike McCormack060b9462010-07-29 03:34:52 +0000180 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800182
183io_error:
184 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
185 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186}
187
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800188static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189{
190 int i;
191
Stephen Hemminger793b8832005-09-14 16:06:14 -0700192 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
194
195 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800196 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
197 if (ctrl == 0xffff)
198 goto io_error;
199
200 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 *val = gma_read16(hw, port, GM_SMI_DATA);
202 return 0;
203 }
204
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700206 }
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210io_error:
211 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
212 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213}
214
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800215static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216{
217 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800218 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800219 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700220}
221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222
223static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* switch power to VCC (WA for VAUX problem) */
226 sky2_write8(hw, B0_POWER_CTRL,
227 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229 /* disable Core Clock Division, */
230 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800233 /* enable bits are inverted */
234 sky2_write8(hw, B2_Y2_CLK_GATE,
235 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
236 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
237 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
238 else
239 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700241 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247 /* set all bits to 0 except bits 15..12 and 8 */
248 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252 /* set all bits to 0 except bits 28 & 27 */
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800254 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700255
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800256 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000258 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
259
Stephen Hemminger8f709202007-06-04 17:23:25 -0700260 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
261 reg = sky2_read32(hw, B2_GP_IO);
262 reg |= GLB_GPIO_STAT_RACE_DIS;
263 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700264
265 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000267
268 /* Turn on "driver loaded" LED */
269 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800270}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700271
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800272static void sky2_power_aux(struct sky2_hw *hw)
273{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000274 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800275 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
276 else
277 /* enable bits are inverted */
278 sky2_write8(hw, B2_Y2_CLK_GATE,
279 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
280 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
281 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
282
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000283 /* switch power to VAUX if supported and PME from D3cold */
284 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
285 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800286 sky2_write8(hw, B0_POWER_CTRL,
287 (PC_VAUX_ENA | PC_VCC_ENA |
288 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000289
290 /* turn off "driver loaded LED" */
291 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700292}
293
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700294static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295{
296 u16 reg;
297
298 /* disable all GMAC IRQ's */
299 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700300
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700301 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
302 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
303 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
304 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
305
306 reg = gma_read16(hw, port, GM_RX_CTRL);
307 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
308 gma_write16(hw, port, GM_RX_CTRL, reg);
309}
310
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700311/* flow control to advertise bits */
312static const u16 copper_fc_adv[] = {
313 [FC_NONE] = 0,
314 [FC_TX] = PHY_M_AN_ASP,
315 [FC_RX] = PHY_M_AN_PC,
316 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
317};
318
319/* flow control to advertise bits when using 1000BaseX */
320static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700321 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700322 [FC_TX] = PHY_M_P_ASYM_MD_X,
323 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700324 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700325};
326
327/* flow control to GMA disable bits */
328static const u16 gm_fc_disable[] = {
329 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
330 [FC_TX] = GM_GPCR_FC_RX_DIS,
331 [FC_RX] = GM_GPCR_FC_TX_DIS,
332 [FC_BOTH] = 0,
333};
334
335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
337{
338 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700339 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700341 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700342 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
344
345 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700346 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
348
Stephen Hemminger53419c62007-05-14 12:38:11 -0700349 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700351 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
353 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700354 /* set master & slave downshift counter to 1x */
355 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356
357 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
358 }
359
360 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700361 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700362 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700363 /* enable automatic crossover */
364 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700365
366 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
367 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
368 u16 spec;
369
370 /* Enable Class A driver for FE+ A0 */
371 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
372 spec |= PHY_M_FESC_SEL_CL_A;
373 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
374 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 } else {
376 /* disable energy detect */
377 ctrl &= ~PHY_M_PC_EN_DET_MSK;
378
379 /* enable automatic crossover */
380 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
381
Stephen Hemminger53419c62007-05-14 12:38:11 -0700382 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000383 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
384 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700385 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 ctrl &= ~PHY_M_PC_DSC_MSK;
387 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
388 }
389 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 } else {
391 /* workaround for deviation #4.88 (CRC errors) */
392 /* disable Automatic Crossover */
393
394 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 }
396
397 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
398
399 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700400 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
402
403 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
405 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
406 ctrl &= ~PHY_M_MAC_MD_MSK;
407 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
409
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 /* select page 1 to access Fiber registers */
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413
414 /* for SFP-module set SIGDET polarity to low */
415 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
416 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700417 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700419
420 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 }
422
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700423 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424 ct1000 = 0;
425 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700426 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700428 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700429 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 if (sky2->advertising & ADVERTISED_1000baseT_Full)
431 ct1000 |= PHY_M_1000C_AFD;
432 if (sky2->advertising & ADVERTISED_1000baseT_Half)
433 ct1000 |= PHY_M_1000C_AHD;
434 if (sky2->advertising & ADVERTISED_100baseT_Full)
435 adv |= PHY_M_AN_100_FD;
436 if (sky2->advertising & ADVERTISED_100baseT_Half)
437 adv |= PHY_M_AN_100_HD;
438 if (sky2->advertising & ADVERTISED_10baseT_Full)
439 adv |= PHY_M_AN_10_FD;
440 if (sky2->advertising & ADVERTISED_10baseT_Half)
441 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700443 } else { /* special defines for FIBER (88E1040S only) */
444 if (sky2->advertising & ADVERTISED_1000baseT_Full)
445 adv |= PHY_M_AN_1000X_AFD;
446 if (sky2->advertising & ADVERTISED_1000baseT_Half)
447 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700448 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449
450 /* Restart Auto-negotiation */
451 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
452 } else {
453 /* forced speed/duplex settings */
454 ct1000 = PHY_M_1000C_MSE;
455
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700456 /* Disable auto update for duplex flow control and duplex */
457 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458
459 switch (sky2->speed) {
460 case SPEED_1000:
461 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 case SPEED_100:
465 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700467 break;
468 }
469
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470 if (sky2->duplex == DUPLEX_FULL) {
471 reg |= GM_GPCR_DUP_FULL;
472 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700473 } else if (sky2->speed < SPEED_1000)
474 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700475 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700477 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
478 if (sky2_is_copper(hw))
479 adv |= copper_fc_adv[sky2->flow_mode];
480 else
481 adv |= fiber_fc_adv[sky2->flow_mode];
482 } else {
483 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700484 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485
486 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700487 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700488 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
489 else
490 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700491 }
492
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700493 gma_write16(hw, port, GM_GP_CTRL, reg);
494
Stephen Hemminger05745c42007-09-19 15:36:45 -0700495 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
497
498 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
499 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
500
501 /* Setup Phy LED's */
502 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
503 ledover = 0;
504
505 switch (hw->chip_id) {
506 case CHIP_ID_YUKON_FE:
507 /* on 88E3082 these bits are at 11..9 (shifted left) */
508 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
509
510 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
511
512 /* delete ACT LED control bits */
513 ctrl &= ~PHY_M_FELP_LED1_MSK;
514 /* change ACT LED control to blink mode */
515 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
516 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
517 break;
518
Stephen Hemminger05745c42007-09-19 15:36:45 -0700519 case CHIP_ID_YUKON_FE_P:
520 /* Enable Link Partner Next Page */
521 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
522 ctrl |= PHY_M_PC_ENA_LIP_NP;
523
524 /* disable Energy Detect and enable scrambler */
525 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
526 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
527
528 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
529 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
530 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
531 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
532
533 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
534 break;
535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700537 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700538
539 /* select page 3 to access LED control register */
540 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
541
542 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700543 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
544 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
545 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
546 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
547 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548
549 /* set Polarity Control register */
550 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 (PHY_M_POLC_LS1_P_MIX(4) |
552 PHY_M_POLC_IS0_P_MIX(4) |
553 PHY_M_POLC_LOS_CTRL(2) |
554 PHY_M_POLC_INIT_CTRL(2) |
555 PHY_M_POLC_STA1_CTRL(2) |
556 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700557
558 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700559 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700560 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800561
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700562 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800563 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800564 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700565 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
566
567 /* select page 3 to access LED control register */
568 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
569
570 /* set LED Function Control register */
571 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
572 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
573 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
574 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
575 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
576
577 /* set Blink Rate in LED Timer Control Register */
578 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
579 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
580 /* restore page register */
581 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
582 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583
584 default:
585 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
586 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800587
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700588 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800589 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590 }
591
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700592 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800593 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700594 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
595
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800596 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700597 gm_phy_write(hw, port, 0x18, 0xaa99);
598 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700599
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700600 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
601 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
602 gm_phy_write(hw, port, 0x18, 0xa204);
603 gm_phy_write(hw, port, 0x17, 0x2002);
604 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605
606 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700607 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700608 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
609 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
610 /* apply workaround for integrated resistors calibration */
611 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
612 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000613 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
614 /* apply fixes in PHY AFE */
615 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
616
617 /* apply RDAC termination workaround */
618 gm_phy_write(hw, port, 24, 0x2800);
619 gm_phy_write(hw, port, 23, 0x2001);
620
621 /* set page register back to 0 */
622 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700623 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
624 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700625 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
627
Joe Perches8e95a202009-12-03 07:58:21 +0000628 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
629 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800630 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800631 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800632 }
633
634 if (ledover)
635 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
636
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000637 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
638 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
639 int i;
640 /* This a phy register setup workaround copied from vendor driver. */
641 static const struct {
642 u16 reg, val;
643 } eee_afe[] = {
644 { 0x156, 0x58ce },
645 { 0x153, 0x99eb },
646 { 0x141, 0x8064 },
647 /* { 0x155, 0x130b },*/
648 { 0x000, 0x0000 },
649 { 0x151, 0x8433 },
650 { 0x14b, 0x8c44 },
651 { 0x14c, 0x0f90 },
652 { 0x14f, 0x39aa },
653 /* { 0x154, 0x2f39 },*/
654 { 0x14d, 0xba33 },
655 { 0x144, 0x0048 },
656 { 0x152, 0x2010 },
657 /* { 0x158, 0x1223 },*/
658 { 0x140, 0x4444 },
659 { 0x154, 0x2f3b },
660 { 0x158, 0xb203 },
661 { 0x157, 0x2029 },
662 };
663
664 /* Start Workaround for OptimaEEE Rev.Z0 */
665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
666
667 gm_phy_write(hw, port, 1, 0x4099);
668 gm_phy_write(hw, port, 3, 0x1120);
669 gm_phy_write(hw, port, 11, 0x113c);
670 gm_phy_write(hw, port, 14, 0x8100);
671 gm_phy_write(hw, port, 15, 0x112a);
672 gm_phy_write(hw, port, 17, 0x1008);
673
674 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
675 gm_phy_write(hw, port, 1, 0x20b0);
676
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
678
679 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
680 /* apply AFE settings */
681 gm_phy_write(hw, port, 17, eee_afe[i].val);
682 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
683 }
684
685 /* End Workaround for OptimaEEE */
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
687
688 /* Enable 10Base-Te (EEE) */
689 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
690 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
691 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
692 reg | PHY_M_10B_TE_ENABLE);
693 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700695
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700696 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700697 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
699 else
700 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
701}
702
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700703static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
704static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
705
706static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700707{
708 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700709
stephen hemmingera40ccc62010-01-24 18:46:06 +0000710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800711 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700712 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700713
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000714 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700715 reg1 |= coma_mode[port];
716
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800719 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700720
721 if (hw->chip_id == CHIP_ID_YUKON_FE)
722 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
723 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
724 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700725}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700726
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700727static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
728{
729 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700730 u16 ctrl;
731
732 /* release GPHY Control reset */
733 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
734
735 /* release GMAC reset */
736 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
737
738 if (hw->flags & SKY2_HW_NEWER_PHY) {
739 /* select page 2 to access MAC control register */
740 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
741
742 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
743 /* allow GMII Power Down */
744 ctrl &= ~PHY_M_MAC_GMIF_PUP;
745 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
746
747 /* set page register back to 0 */
748 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
749 }
750
751 /* setup General Purpose Control Register */
752 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700753 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
754 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
755 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700756
757 if (hw->chip_id != CHIP_ID_YUKON_EC) {
758 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200759 /* select page 2 to access MAC control register */
760 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700761
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200762 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700763 /* enable Power Down */
764 ctrl |= PHY_M_PC_POW_D_ENA;
765 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200766
767 /* set page register back to 0 */
768 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700769 }
770
771 /* set IEEE compatible Power Down Mode (dev. #4.99) */
772 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
773 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700774
stephen hemmingera40ccc62010-01-24 18:46:06 +0000775 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700776 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700777 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700778 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000779 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700780}
781
stephen hemminger8e116802011-07-07 05:50:58 +0000782/* configure IPG according to used link speed */
783static void sky2_set_ipg(struct sky2_port *sky2)
784{
785 u16 reg;
786
787 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
788 reg &= ~GM_SMOD_IPG_MSK;
789 if (sky2->speed > SPEED_100)
790 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
791 else
792 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
793 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
794}
795
Brandon Philips38000a92010-06-16 16:21:58 +0000796/* Enable Rx/Tx */
797static void sky2_enable_rx_tx(struct sky2_port *sky2)
798{
799 struct sky2_hw *hw = sky2->hw;
800 unsigned port = sky2->port;
801 u16 reg;
802
803 reg = gma_read16(hw, port, GM_GP_CTRL);
804 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
805 gma_write16(hw, port, GM_GP_CTRL, reg);
806}
807
Stephen Hemminger1b537562005-12-20 15:08:07 -0800808/* Force a renegotiation */
809static void sky2_phy_reinit(struct sky2_port *sky2)
810{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800811 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800812 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000813 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800814 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800815}
816
Stephen Hemmingere3173832007-02-06 10:45:39 -0800817/* Put device in state to listen for Wake On Lan */
818static void sky2_wol_init(struct sky2_port *sky2)
819{
820 struct sky2_hw *hw = sky2->hw;
821 unsigned port = sky2->port;
822 enum flow_control save_mode;
823 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800824
825 /* Bring hardware out of reset */
826 sky2_write16(hw, B0_CTST, CS_RST_CLR);
827 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
828
829 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
830 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
831
832 /* Force to 10/100
833 * sky2_reset will re-enable on resume
834 */
835 save_mode = sky2->flow_mode;
836 ctrl = sky2->advertising;
837
838 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
839 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700840
841 spin_lock_bh(&sky2->phy_lock);
842 sky2_phy_power_up(hw, port);
843 sky2_phy_init(hw, port);
844 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800845
846 sky2->flow_mode = save_mode;
847 sky2->advertising = ctrl;
848
849 /* Set GMAC to no flow control and auto update for speed/duplex */
850 gma_write16(hw, port, GM_GP_CTRL,
851 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
852 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
853
854 /* Set WOL address */
855 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
856 sky2->netdev->dev_addr, ETH_ALEN);
857
858 /* Turn on appropriate WOL control bits */
859 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
860 ctrl = 0;
861 if (sky2->wol & WAKE_PHY)
862 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
863 else
864 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
865
866 if (sky2->wol & WAKE_MAGIC)
867 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
868 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700869 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800870
871 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
872 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
873
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000874 /* Disable PiG firmware */
875 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
876
stephen hemminger5676cc72012-03-21 05:32:05 +0000877 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
878 if (legacy_pme) {
879 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
880 reg1 |= PCI_Y2_PME_LEGACY;
881 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
882 }
883
Stephen Hemmingere3173832007-02-06 10:45:39 -0800884 /* block receiver */
885 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000886 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800887}
888
Stephen Hemminger69161612007-06-04 17:23:26 -0700889static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
890{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700891 struct net_device *dev = hw->dev[port];
892
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800893 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
894 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000895 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800896 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000897 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
898 } else if (dev->mtu > ETH_DATA_LEN) {
899 /* set Tx GMAC FIFO Almost Empty Threshold */
900 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
901 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700902
stephen hemminger44dde562010-02-12 06:58:01 +0000903 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
904 } else
905 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700906}
907
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
909{
910 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
911 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100912 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913 int i;
914 const u8 *addr = hw->dev[port]->dev_addr;
915
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700916 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
917 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918
919 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
920
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000921 if (hw->chip_id == CHIP_ID_YUKON_XL &&
922 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
923 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700924 /* WA DEV_472 -- looks like crossed wires on port 2 */
925 /* clear GMAC 1 Control reset */
926 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
927 do {
928 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
929 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
930 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
931 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
932 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
933 }
934
Stephen Hemminger793b8832005-09-14 16:06:14 -0700935 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700937 /* Enable Transmit FIFO Underrun */
938 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
939
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800940 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700941 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800943 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944
945 /* MIB clear */
946 reg = gma_read16(hw, port, GM_PHY_ADDR);
947 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
948
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700949 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
950 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951 gma_write16(hw, port, GM_PHY_ADDR, reg);
952
953 /* transmit control */
954 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
955
956 /* receive control reg: unicast + multicast + no FCS */
957 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959
960 /* transmit flow control */
961 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
962
963 /* transmit parameter */
964 gma_write16(hw, port, GM_TX_PARAM,
965 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
966 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
967 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
968 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
969
970 /* serial mode register */
971 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000972 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700974 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975 reg |= GM_SMOD_JUMBO_ENA;
976
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000977 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
978 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
979 reg |= GM_NEW_FLOW_CTRL;
980
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981 gma_write16(hw, port, GM_SERIAL_MODE, reg);
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983 /* virtual address for data */
984 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
985
Stephen Hemminger793b8832005-09-14 16:06:14 -0700986 /* physical address: used for pause frames */
987 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
988
989 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
991 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
992 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
993
994 /* Configure Rx MAC FIFO */
995 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100996 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700997 if (hw->chip_id == CHIP_ID_YUKON_EX ||
998 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100999 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -07001000
Al Viro25cccec2007-07-20 16:07:33 +01001001 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002
Stephen Hemminger798fdd02007-12-07 15:22:15 -08001003 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1004 /* Hardware errata - clear flush mask */
1005 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
1006 } else {
1007 /* Flush Rx MAC FIFO on any flow control or error */
1008 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
1009 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001010
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001011 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -07001012 reg = RX_GMF_FL_THR_DEF + 1;
1013 /* Another magic mystery workaround from sk98lin */
1014 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1015 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1016 reg = 0x178;
1017 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018
1019 /* Configure Tx MAC FIFO */
1020 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1021 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001022
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001023 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001024 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001025 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001026 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1027 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001028 reg = 1568 / 8;
1029 else
1030 reg = 1024 / 8;
1031 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1032 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001033
Stephen Hemminger69161612007-06-04 17:23:26 -07001034 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001035 }
1036
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001037 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1038 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1039 /* disable dynamic watermark */
1040 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1041 reg &= ~TX_DYN_WM_ENA;
1042 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1043 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044}
1045
Stephen Hemminger67712902006-12-04 15:53:45 -08001046/* Assign Ram Buffer allocation to queue */
1047static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048{
Stephen Hemminger67712902006-12-04 15:53:45 -08001049 u32 end;
1050
1051 /* convert from K bytes to qwords used for hw register */
1052 start *= 1024/8;
1053 space *= 1024/8;
1054 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001055
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1057 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1058 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1059 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1060 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1061
1062 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001063 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001065 /* On receive queue's set the thresholds
1066 * give receiver priority when > 3/4 full
1067 * send pause when down to 2K
1068 */
1069 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1070 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001071
Mirko Lindner74f9f422013-03-26 06:38:42 +00001072 tp = space - 8192/8;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001073 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1074 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 } else {
1076 /* Enable store & forward on Tx queue's because
1077 * Tx FIFO is only 1K on Yukon
1078 */
1079 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1080 }
1081
1082 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001083 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084}
1085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001087static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088{
1089 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1090 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1091 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001092 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093}
1094
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095/* Setup prefetch unit registers. This is the interface between
1096 * hardware and driver list elements
1097 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001098static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001099 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1102 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001103 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1104 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1106 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001107
1108 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109}
1110
Mike McCormack9b289c32009-08-14 05:15:12 +00001111static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112{
Mike McCormack9b289c32009-08-14 05:15:12 +00001113 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001114
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001115 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001116 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117 return le;
1118}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001120static void tx_init(struct sky2_port *sky2)
1121{
1122 struct sky2_tx_le *le;
1123
1124 sky2->tx_prod = sky2->tx_cons = 0;
1125 sky2->tx_tcpsum = 0;
1126 sky2->tx_last_mss = 0;
stephen hemmingerec2a5462011-11-29 15:15:33 +00001127 netdev_reset_queue(sky2->netdev);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001128
Mike McCormack9b289c32009-08-14 05:15:12 +00001129 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001130 le->addr = 0;
1131 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001132 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001133}
1134
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001135/* Update chip's next pointer */
1136static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001138 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001139 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001140 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1141
1142 /* Synchronize I/O on since next processor may write to tail */
1143 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144}
1145
Stephen Hemminger793b8832005-09-14 16:06:14 -07001146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001147static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1148{
1149 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001150 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001151 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152 return le;
1153}
1154
Mike McCormack060b9462010-07-29 03:34:52 +00001155static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001156{
1157 unsigned size;
1158
1159 /* Space needed for frame data + headers rounded up */
1160 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1161
1162 /* Stopping point for hardware truncation */
1163 return (size - 8) / sizeof(u32);
1164}
1165
Mike McCormack060b9462010-07-29 03:34:52 +00001166static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001167{
1168 struct rx_ring_info *re;
1169 unsigned size;
1170
1171 /* Space needed for frame data + headers rounded up */
1172 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1173
1174 sky2->rx_nfrags = size >> PAGE_SHIFT;
1175 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1176
1177 /* Compute residue after pages */
1178 size -= sky2->rx_nfrags << PAGE_SHIFT;
1179
1180 /* Optimize to handle small packets and headers */
1181 if (size < copybreak)
1182 size = copybreak;
1183 if (size < ETH_HLEN)
1184 size = ETH_HLEN;
1185
1186 return size;
1187}
1188
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001190static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001191 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192{
1193 struct sky2_rx_le *le;
1194
Stephen Hemminger86c68872008-01-10 16:14:12 -08001195 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001197 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001198 le->opcode = OP_ADDR64 | HW_OWNER;
1199 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001202 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001203 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001204 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001205}
1206
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207/* Build description to hardware for one possibly fragmented skb */
1208static void sky2_rx_submit(struct sky2_port *sky2,
1209 const struct rx_ring_info *re)
1210{
1211 int i;
1212
1213 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1214
1215 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1216 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1217}
1218
1219
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001220static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001221 unsigned size)
1222{
1223 struct sk_buff *skb = re->skb;
1224 int i;
1225
1226 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001227 if (pci_dma_mapping_error(pdev, re->data_addr))
1228 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001229
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001230 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001231
stephen hemminger3fbd9182010-02-01 13:45:41 +00001232 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001233 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001234
Ian Campbell950a5a42011-09-21 21:53:18 +00001235 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001236 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001237 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001238
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001239 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001240 goto map_page_error;
1241 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001242 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001243
1244map_page_error:
1245 while (--i >= 0) {
1246 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001247 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001248 PCI_DMA_FROMDEVICE);
1249 }
1250
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001251 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001252 PCI_DMA_FROMDEVICE);
1253
1254mapping_error:
1255 if (net_ratelimit())
1256 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1257 skb->dev->name);
1258 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001259}
1260
1261static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1262{
1263 struct sk_buff *skb = re->skb;
1264 int i;
1265
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001266 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267 PCI_DMA_FROMDEVICE);
1268
1269 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1270 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001271 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001272 PCI_DMA_FROMDEVICE);
1273}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001275/* Tell chip where to start receive checksum.
1276 * Actually has two checksums, but set both same to avoid possible byte
1277 * order problems.
1278 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001279static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001281 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001283 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1284 le->ctrl = 0;
1285 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001286
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001287 sky2_write32(sky2->hw,
1288 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001289 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001290 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291}
1292
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001293/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001294static void rx_set_rss(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001295{
1296 struct sky2_port *sky2 = netdev_priv(dev);
1297 struct sky2_hw *hw = sky2->hw;
1298 int i, nkeys = 4;
1299
1300 /* Supports IPv6 and other modes */
1301 if (hw->flags & SKY2_HW_NEW_LE) {
1302 nkeys = 10;
1303 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1304 }
1305
1306 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001307 if (features & NETIF_F_RXHASH) {
Ian Morris2e95b2a2014-11-19 09:06:51 +00001308 u32 rss_key[10];
1309
1310 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001311 for (i = 0; i < nkeys; i++)
1312 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
Ian Morris2e95b2a2014-11-19 09:06:51 +00001313 rss_key[i]);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001314
1315 /* Need to turn on (undocumented) flag to make hashing work */
1316 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1317 RX_STFW_ENA);
1318
1319 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1320 BMU_ENA_RX_RSS_HASH);
1321 } else
1322 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1323 BMU_DIS_RX_RSS_HASH);
1324}
1325
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326/*
1327 * The RX Stop command will not work for Yukon-2 if the BMU does not
1328 * reach the end of packet and since we can't make sure that we have
1329 * incoming data, we must reset the BMU while it is not doing a DMA
1330 * transfer. Since it is possible that the RX path is still active,
1331 * the RX RAM buffer will be stopped first, so any possible incoming
1332 * data will not trigger a DMA. After the RAM buffer is stopped, the
1333 * BMU is polled until any DMA in progress is ended and only then it
1334 * will be reset.
1335 */
1336static void sky2_rx_stop(struct sky2_port *sky2)
1337{
1338 struct sky2_hw *hw = sky2->hw;
1339 unsigned rxq = rxqaddr[sky2->port];
1340 int i;
1341
1342 /* disable the RAM Buffer receive queue */
1343 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1344
1345 for (i = 0; i < 0xffff; i++)
1346 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1347 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1348 goto stopped;
1349
Joe Perchesada1db52010-02-17 15:01:59 +00001350 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001351stopped:
1352 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1353
1354 /* reset the Rx prefetch unit */
1355 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001356 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001357}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001358
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001359/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360static void sky2_rx_clean(struct sky2_port *sky2)
1361{
1362 unsigned i;
1363
1364 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001365 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001366 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367
1368 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370 kfree_skb(re->skb);
1371 re->skb = NULL;
1372 }
1373 }
1374}
1375
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001376/* Basic MII support */
1377static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1378{
1379 struct mii_ioctl_data *data = if_mii(ifr);
1380 struct sky2_port *sky2 = netdev_priv(dev);
1381 struct sky2_hw *hw = sky2->hw;
1382 int err = -EOPNOTSUPP;
1383
1384 if (!netif_running(dev))
1385 return -ENODEV; /* Phy still in reset */
1386
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001387 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001388 case SIOCGMIIPHY:
1389 data->phy_id = PHY_ADDR_MARV;
1390
1391 /* fallthru */
1392 case SIOCGMIIREG: {
1393 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001394
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001395 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001396 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001397 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001398
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001399 data->val_out = val;
1400 break;
1401 }
1402
1403 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001404 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001405 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1406 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001407 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001408 break;
1409 }
1410 return err;
1411}
1412
Michał Mirosławf5d64032011-04-10 03:13:21 +00001413#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001414
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001415static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001416{
1417 struct sky2_port *sky2 = netdev_priv(dev);
1418 struct sky2_hw *hw = sky2->hw;
1419 u16 port = sky2->port;
1420
Patrick McHardyf6469682013-04-19 02:04:27 +00001421 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001422 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1423 RX_VLAN_STRIP_ON);
1424 else
1425 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1426 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001427
Patrick McHardyf6469682013-04-19 02:04:27 +00001428 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001429 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1430 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001431
1432 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1433 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001434 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1435 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001436
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001437 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001438 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001439 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001440}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001441
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001442/* Amount of required worst case padding in rx buffer */
1443static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1444{
1445 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1446}
1447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001449 * Allocate an skb for receiving. If the MTU is large enough
1450 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001451 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001452static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001453{
1454 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001455 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001456
Eric Dumazet68ac3192011-07-07 06:13:32 -07001457 skb = __netdev_alloc_skb(sky2->netdev,
1458 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1459 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001460 if (!skb)
1461 goto nomem;
1462
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001463 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001464 unsigned char *start;
1465 /*
1466 * Workaround for a bug in FIFO that cause hang
1467 * if the FIFO if the receive buffer is not 64 byte aligned.
1468 * The buffer returned from netdev_alloc_skb is
1469 * aligned except if slab debugging is enabled.
1470 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001471 start = PTR_ALIGN(skb->data, 8);
1472 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001473 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001474 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001475
1476 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001477 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001478
1479 if (!page)
1480 goto free_partial;
1481 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001482 }
1483
1484 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001485free_partial:
1486 kfree_skb(skb);
1487nomem:
1488 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001489}
1490
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001491static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1492{
1493 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1494}
1495
Mike McCormack200ac492010-02-12 06:58:03 +00001496static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1497{
1498 struct sky2_hw *hw = sky2->hw;
1499 unsigned i;
1500
1501 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1502
1503 /* Fill Rx ring */
1504 for (i = 0; i < sky2->rx_pending; i++) {
1505 struct rx_ring_info *re = sky2->rx_ring + i;
1506
Eric Dumazet68ac3192011-07-07 06:13:32 -07001507 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001508 if (!re->skb)
1509 return -ENOMEM;
1510
1511 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1512 dev_kfree_skb(re->skb);
1513 re->skb = NULL;
1514 return -ENOMEM;
1515 }
1516 }
1517 return 0;
1518}
1519
Stephen Hemminger82788c72006-01-17 13:43:10 -08001520/*
Mike McCormack200ac492010-02-12 06:58:03 +00001521 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001522 * Normal case this ends up creating one list element for skb
1523 * in the receive ring. Worst case if using large MTU and each
1524 * allocation falls on a different 64 bit region, that results
1525 * in 6 list elements per ring entry.
1526 * One element is used for checksum enable/disable, and one
1527 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528 */
Mike McCormack200ac492010-02-12 06:58:03 +00001529static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001531 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001532 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001533 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001534 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001536 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001537 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001538
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001539 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001540 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001541 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1542
1543 /* These chips have no ram buffer?
1544 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001545 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001546 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001547 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001548
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001549 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1550
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001551 if (!(hw->flags & SKY2_HW_NEW_LE))
1552 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001554 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001555 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001556
Mike McCormack200ac492010-02-12 06:58:03 +00001557 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001558 for (i = 0; i < sky2->rx_pending; i++) {
1559 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001560 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001561 }
1562
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001563 /*
1564 * The receiver hangs if it receives frames larger than the
1565 * packet buffer. As a workaround, truncate oversize frames, but
1566 * the register is limited to 9 bits, so if you do frames > 2052
1567 * you better get the MTU right!
1568 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001569 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001570 if (thresh > 0x1ff)
1571 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1572 else {
1573 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1574 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1575 }
1576
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001577 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001578 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001579
1580 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1581 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1582 /*
1583 * Disable flushing of non ASF packets;
1584 * must be done after initializing the BMUs;
1585 * drivers without ASF support should do this too, otherwise
1586 * it may happen that they cannot run on ASF devices;
1587 * remember that the MAC FIFO isn't reset during initialization.
1588 */
1589 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1590 }
1591
1592 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1593 /* Enable RX Home Address & Routing Header checksum fix */
1594 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1595 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1596
1597 /* Enable TX Home Address & Routing Header checksum fix */
1598 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1599 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1600 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601}
1602
Mike McCormack90bbebb2009-09-01 03:21:35 +00001603static int sky2_alloc_buffers(struct sky2_port *sky2)
1604{
1605 struct sky2_hw *hw = sky2->hw;
1606
1607 /* must be power of 2 */
1608 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1609 sky2->tx_ring_size *
1610 sizeof(struct sky2_tx_le),
1611 &sky2->tx_le_map);
1612 if (!sky2->tx_le)
1613 goto nomem;
1614
1615 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1616 GFP_KERNEL);
1617 if (!sky2->tx_ring)
1618 goto nomem;
1619
Joe Perches12fe08b2014-08-08 14:24:29 -07001620 sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES,
1621 &sky2->rx_le_map);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001622 if (!sky2->rx_le)
1623 goto nomem;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001624
1625 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1626 GFP_KERNEL);
1627 if (!sky2->rx_ring)
1628 goto nomem;
1629
Mike McCormack200ac492010-02-12 06:58:03 +00001630 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001631nomem:
1632 return -ENOMEM;
1633}
1634
1635static void sky2_free_buffers(struct sky2_port *sky2)
1636{
1637 struct sky2_hw *hw = sky2->hw;
1638
Mike McCormack200ac492010-02-12 06:58:03 +00001639 sky2_rx_clean(sky2);
1640
Mike McCormack90bbebb2009-09-01 03:21:35 +00001641 if (sky2->rx_le) {
1642 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1643 sky2->rx_le, sky2->rx_le_map);
1644 sky2->rx_le = NULL;
1645 }
1646 if (sky2->tx_le) {
1647 pci_free_consistent(hw->pdev,
1648 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1649 sky2->tx_le, sky2->tx_le_map);
1650 sky2->tx_le = NULL;
1651 }
1652 kfree(sky2->tx_ring);
1653 kfree(sky2->rx_ring);
1654
1655 sky2->tx_ring = NULL;
1656 sky2->rx_ring = NULL;
1657}
1658
Mike McCormackea0f71e2010-02-12 06:58:04 +00001659static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 struct sky2_hw *hw = sky2->hw;
1662 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001663 u32 ramsize;
1664 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001665 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666
Mike McCormackea0f71e2010-02-12 06:58:04 +00001667 tx_init(sky2);
1668
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001669 /*
1670 * On dual port PCI-X card, there is an problem where status
1671 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001672 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001673 if (otherdev && netif_running(otherdev) &&
1674 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001675 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001676
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001677 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001678 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001679 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001680 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 sky2_mac_init(hw, port);
1683
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001684 /* Register is number of 4K blocks on internal RAM buffer. */
1685 ramsize = sky2_read8(hw, B2_E_0) * 4;
1686 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001687 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688
Joe Perchesada1db52010-02-17 15:01:59 +00001689 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001690 if (ramsize < 16)
1691 rxspace = ramsize / 2;
1692 else
1693 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
Stephen Hemminger67712902006-12-04 15:53:45 -08001695 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1696 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1697
1698 /* Make sure SyncQ is disabled */
1699 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1700 RB_RST_SET);
1701 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001703 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001704
Stephen Hemminger69161612007-06-04 17:23:26 -07001705 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1706 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1707 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1708
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001709 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001710 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1711 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001712 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001715 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716
Michał Mirosławf5d64032011-04-10 03:13:21 +00001717 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1718 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001719
Mike McCormack200ac492010-02-12 06:58:03 +00001720 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001721}
1722
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001723/* Setup device IRQ and enable napi to process */
1724static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1725{
1726 struct pci_dev *pdev = hw->pdev;
1727 int err;
1728
1729 err = request_irq(pdev->irq, sky2_intr,
1730 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1731 name, hw);
1732 if (err)
1733 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1734 else {
stephen hemminger282edce2011-11-17 14:37:35 +00001735 hw->flags |= SKY2_HW_IRQ_SETUP;
1736
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001737 napi_enable(&hw->napi);
1738 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1739 sky2_read32(hw, B0_IMSK);
1740 }
1741
1742 return err;
1743}
1744
1745
Mike McCormackea0f71e2010-02-12 06:58:04 +00001746/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001747static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001748{
1749 struct sky2_port *sky2 = netdev_priv(dev);
1750 struct sky2_hw *hw = sky2->hw;
1751 unsigned port = sky2->port;
1752 u32 imask;
1753 int err;
1754
1755 netif_carrier_off(dev);
1756
1757 err = sky2_alloc_buffers(sky2);
1758 if (err)
1759 goto err_out;
1760
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001761 /* With single port, IRQ is setup when device is brought up */
1762 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1763 goto err_out;
1764
Mike McCormackea0f71e2010-02-12 06:58:04 +00001765 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001766
Lino Sanfilippo2240eb42012-03-30 07:28:59 +00001767 /* Enable interrupts from phy/mac for port */
1768 imask = sky2_read32(hw, B0_IMSK);
1769
stephen hemminger1401a802011-11-16 13:42:55 +00001770 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1771 hw->chip_id == CHIP_ID_YUKON_PRM ||
1772 hw->chip_id == CHIP_ID_YUKON_OP_2)
1773 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1774
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001775 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001776 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001777 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001778
Joe Perches6c35aba2010-02-15 08:34:21 +00001779 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001780
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001781 return 0;
1782
1783err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001784 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 return err;
1786}
1787
Stephen Hemminger793b8832005-09-14 16:06:14 -07001788/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001789static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001790{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001791 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792}
1793
1794/* Number of list elements available for next tx */
1795static inline int tx_avail(const struct sky2_port *sky2)
1796{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001797 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001798}
1799
1800/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001801static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001802{
1803 unsigned count;
1804
Stephen Hemminger07e31632009-09-14 06:12:55 +00001805 count = (skb_shinfo(skb)->nr_frags + 1)
1806 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807
Herbert Xu89114af2006-07-08 13:34:32 -07001808 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001810 else if (sizeof(dma_addr_t) == sizeof(u32))
1811 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001812
Patrick McHardy84fa7932006-08-29 16:44:56 -07001813 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814 ++count;
1815
1816 return count;
1817}
1818
stephen hemmingerf6815072010-02-01 13:41:47 +00001819static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001820{
1821 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001822 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1823 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001824 PCI_DMA_TODEVICE);
1825 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001826 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1827 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001828 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001829 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001830}
1831
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001833 * Put one packet in ring for transmit.
1834 * A single packet can generate multiple list elements, and
1835 * the number of ring elements will probably be less than the number
1836 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001838static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1839 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840{
1841 struct sky2_port *sky2 = netdev_priv(dev);
1842 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001843 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001844 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001845 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001847 u32 upper;
1848 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 u16 mss;
1850 u8 ctrl;
1851
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001852 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1853 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 len = skb_headlen(skb);
1856 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001857
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001858 if (pci_dma_mapping_error(hw->pdev, mapping))
1859 goto mapping_error;
1860
Mike McCormack9b289c32009-08-14 05:15:12 +00001861 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001862 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1863 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001864
Stephen Hemminger86c68872008-01-10 16:14:12 -08001865 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001866 upper = upper_32_bits(mapping);
1867 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001868 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001869 le->addr = cpu_to_le32(upper);
1870 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001872 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001873
1874 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001875 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001877
1878 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001879 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880
Stephen Hemminger69161612007-06-04 17:23:26 -07001881 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001882 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001883 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001884
1885 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001886 le->opcode = OP_MSS | HW_OWNER;
1887 else
1888 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001889 sky2->tx_last_mss = mss;
1890 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001891 }
1892
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001894
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001895 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jesse Grosseab6d182010-10-20 13:56:03 +00001896 if (vlan_tx_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001897 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001898 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001899 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001900 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001901 } else
1902 le->opcode |= OP_VLAN;
1903 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1904 ctrl |= INS_VLAN;
1905 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001906
1907 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001908 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001909 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001910 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001911 ctrl |= CALSUM; /* auto checksum */
1912 else {
1913 const unsigned offset = skb_transport_offset(skb);
1914 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001915
Stephen Hemminger69161612007-06-04 17:23:26 -07001916 tcpsum = offset << 16; /* sum start */
1917 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918
Stephen Hemminger69161612007-06-04 17:23:26 -07001919 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1920 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1921 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922
Stephen Hemminger69161612007-06-04 17:23:26 -07001923 if (tcpsum != sky2->tx_tcpsum) {
1924 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001925
Mike McCormack9b289c32009-08-14 05:15:12 +00001926 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001927 le->addr = cpu_to_le32(tcpsum);
1928 le->length = 0; /* initial checksum value */
1929 le->ctrl = 1; /* one packet */
1930 le->opcode = OP_TCPLISW | HW_OWNER;
1931 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001932 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933 }
1934
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001935 re = sky2->tx_ring + slot;
1936 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001937 dma_unmap_addr_set(re, mapaddr, mapping);
1938 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001939
Mike McCormack9b289c32009-08-14 05:15:12 +00001940 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001941 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 le->length = cpu_to_le16(len);
1943 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001944 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946
1947 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001948 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949
Ian Campbell950a5a42011-09-21 21:53:18 +00001950 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001951 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001952
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001953 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001954 goto mapping_unwind;
1955
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001956 upper = upper_32_bits(mapping);
1957 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001958 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001959 le->addr = cpu_to_le32(upper);
1960 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001961 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 }
1963
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001964 re = sky2->tx_ring + slot;
1965 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001966 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001967 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001968
Mike McCormack9b289c32009-08-14 05:15:12 +00001969 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001970 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001971 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001973 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001975
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001976 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 le->ctrl |= EOP;
1978
Mike McCormack9b289c32009-08-14 05:15:12 +00001979 sky2->tx_prod = slot;
1980
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001981 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1982 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001983
stephen hemmingerec2a5462011-11-29 15:15:33 +00001984 netdev_sent_queue(dev, skb->len);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001985 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001988
1989mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001990 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001991 re = sky2->tx_ring + i;
1992
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001993 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001994 }
1995
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001996mapping_error:
1997 if (net_ratelimit())
1998 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
Eric W. Biederman2d4186c2014-03-15 17:40:17 -07001999 dev_kfree_skb_any(skb);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002000 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001}
2002
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07002004 * Free ring elements from starting at tx_cons until "done"
2005 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07002006 * NB:
2007 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07002008 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07002009 * 2. This may run in parallel start_xmit because the it only
2010 * looks at the tail of the queue of FIFO (tx_cons), not
2011 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002013static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002015 struct net_device *dev = sky2->netdev;
stephen hemmingerec2a5462011-11-29 15:15:33 +00002016 u16 idx;
2017 unsigned int bytes_compl = 0, pkts_compl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002019 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002020
Stephen Hemminger291ea612006-09-26 11:57:41 -07002021 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002022 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002023 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002024 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002026 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002028 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002029 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2030 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002031
stephen hemmingerec2a5462011-11-29 15:15:33 +00002032 pkts_compl++;
2033 bytes_compl += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002034
stephen hemmingerf6815072010-02-01 13:41:47 +00002035 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002036 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002037
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002038 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002039 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002040 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002041
Stephen Hemminger291ea612006-09-26 11:57:41 -07002042 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002043 smp_mb();
stephen hemmingerec2a5462011-11-29 15:15:33 +00002044
2045 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2046
2047 u64_stats_update_begin(&sky2->tx_stats.syncp);
2048 sky2->tx_stats.packets += pkts_compl;
2049 sky2->tx_stats.bytes += bytes_compl;
2050 u64_stats_update_end(&sky2->tx_stats.syncp);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051}
2052
Mike McCormack264bb4f2009-08-14 05:15:14 +00002053static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002054{
Mike McCormacka5109962009-08-14 05:15:13 +00002055 /* Disable Force Sync bit and Enable Alloc bit */
2056 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2057 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2058
2059 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2060 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2061 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2062
2063 /* Reset the PCI FIFO of the async Tx queue */
2064 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2065 BMU_RST_SET | BMU_FIFO_RST);
2066
2067 /* Reset the Tx prefetch units */
2068 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2069 PREF_UNIT_RST_SET);
2070
2071 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2072 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002073
2074 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002075}
2076
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002077static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 struct sky2_hw *hw = sky2->hw;
2080 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002081 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002083 /* Force flow control off */
2084 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086 /* Stop transmitter */
2087 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2088 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2089
2090 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002091 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092
2093 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002095 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2096
2097 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2098
2099 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002100 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2101 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002106 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002107 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2108 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2109 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2110 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2111
Mike McCormacka947a392009-07-21 20:57:56 -07002112 sky2_rx_stop(sky2);
2113
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002114 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002115 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002116 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002117
Mike McCormack264bb4f2009-08-14 05:15:14 +00002118 sky2_tx_reset(hw, port);
2119
Stephen Hemminger481cea42009-08-14 15:33:19 -07002120 /* Free any pending frames stuck in HW queue */
2121 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002122}
2123
2124/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002125static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002126{
2127 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002128 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002129
2130 /* Never really got started! */
2131 if (!sky2->tx_le)
2132 return 0;
2133
Joe Perches6c35aba2010-02-15 08:34:21 +00002134 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002135
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002136 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002137 sky2_write32(hw, B0_IMSK, 0);
2138 sky2_read32(hw, B0_IMSK);
2139
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002140 napi_disable(&hw->napi);
2141 free_irq(hw->pdev->irq, hw);
stephen hemminger282edce2011-11-17 14:37:35 +00002142 hw->flags &= ~SKY2_HW_IRQ_SETUP;
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002143 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002144 u32 imask;
2145
2146 /* Disable port IRQ */
2147 imask = sky2_read32(hw, B0_IMSK);
2148 imask &= ~portirq_msk[sky2->port];
2149 sky2_write32(hw, B0_IMSK, imask);
2150 sky2_read32(hw, B0_IMSK);
2151
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002152 synchronize_irq(hw->pdev->irq);
2153 napi_synchronize(&hw->napi);
2154 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002155
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002156 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002157
Mike McCormack90bbebb2009-09-01 03:21:35 +00002158 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002159
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002160 return 0;
2161}
2162
2163static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2164{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002165 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002166 return SPEED_1000;
2167
Stephen Hemminger05745c42007-09-19 15:36:45 -07002168 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2169 if (aux & PHY_M_PS_SPEED_100)
2170 return SPEED_100;
2171 else
2172 return SPEED_10;
2173 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002174
2175 switch (aux & PHY_M_PS_SPEED_MSK) {
2176 case PHY_M_PS_SPEED_1000:
2177 return SPEED_1000;
2178 case PHY_M_PS_SPEED_100:
2179 return SPEED_100;
2180 default:
2181 return SPEED_10;
2182 }
2183}
2184
2185static void sky2_link_up(struct sky2_port *sky2)
2186{
2187 struct sky2_hw *hw = sky2->hw;
2188 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002189 static const char *fc_name[] = {
2190 [FC_NONE] = "none",
2191 [FC_TX] = "tx",
2192 [FC_RX] = "rx",
2193 [FC_BOTH] = "both",
2194 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195
stephen hemminger8e116802011-07-07 05:50:58 +00002196 sky2_set_ipg(sky2);
2197
Brandon Philips38000a92010-06-16 16:21:58 +00002198 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
2200 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2201
2202 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203
Stephen Hemminger75e80682007-09-19 15:36:46 -07002204 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002205
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002207 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2209
Joe Perches6c35aba2010-02-15 08:34:21 +00002210 netif_info(sky2, link, sky2->netdev,
2211 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2212 sky2->speed,
2213 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2214 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215}
2216
2217static void sky2_link_down(struct sky2_port *sky2)
2218{
2219 struct sky2_hw *hw = sky2->hw;
2220 unsigned port = sky2->port;
2221 u16 reg;
2222
2223 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2224
2225 reg = gma_read16(hw, port, GM_GP_CTRL);
2226 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2227 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230
Brandon Philips809aaaa2009-10-29 17:01:49 -07002231 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2233
Joe Perches6c35aba2010-02-15 08:34:21 +00002234 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002235
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002236 sky2_phy_init(hw, port);
2237}
2238
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002239static enum flow_control sky2_flow(int rx, int tx)
2240{
2241 if (rx)
2242 return tx ? FC_BOTH : FC_RX;
2243 else
2244 return tx ? FC_TX : FC_NONE;
2245}
2246
Stephen Hemminger793b8832005-09-14 16:06:14 -07002247static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2248{
2249 struct sky2_hw *hw = sky2->hw;
2250 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002251 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002252
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002253 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002254 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002255 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002256 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002257 return -1;
2258 }
2259
Stephen Hemminger793b8832005-09-14 16:06:14 -07002260 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002261 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002262 return -1;
2263 }
2264
Stephen Hemminger793b8832005-09-14 16:06:14 -07002265 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002266 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002267
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002268 /* Since the pause result bits seem to in different positions on
2269 * different chips. look at registers.
2270 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002271 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002272 /* Shift for bits in fiber PHY */
2273 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2274 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002275
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002276 if (advert & ADVERTISE_1000XPAUSE)
2277 advert |= ADVERTISE_PAUSE_CAP;
2278 if (advert & ADVERTISE_1000XPSE_ASYM)
2279 advert |= ADVERTISE_PAUSE_ASYM;
2280 if (lpa & LPA_1000XPAUSE)
2281 lpa |= LPA_PAUSE_CAP;
2282 if (lpa & LPA_1000XPAUSE_ASYM)
2283 lpa |= LPA_PAUSE_ASYM;
2284 }
2285
2286 sky2->flow_status = FC_NONE;
2287 if (advert & ADVERTISE_PAUSE_CAP) {
2288 if (lpa & LPA_PAUSE_CAP)
2289 sky2->flow_status = FC_BOTH;
2290 else if (advert & ADVERTISE_PAUSE_ASYM)
2291 sky2->flow_status = FC_RX;
2292 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2293 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2294 sky2->flow_status = FC_TX;
2295 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002296
Joe Perches8e95a202009-12-03 07:58:21 +00002297 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2298 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002299 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002300
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002301 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002302 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2303 else
2304 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2305
2306 return 0;
2307}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002309/* Interrupt from PHY */
2310static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002312 struct net_device *dev = hw->dev[port];
2313 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002314 u16 istatus, phystat;
2315
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002316 if (!netif_running(dev))
2317 return;
2318
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002319 spin_lock(&sky2->phy_lock);
2320 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2321 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2322
Joe Perches6c35aba2010-02-15 08:34:21 +00002323 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2324 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002325
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002326 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002327 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2328 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002330 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331 }
2332
Stephen Hemminger793b8832005-09-14 16:06:14 -07002333 if (istatus & PHY_M_IS_LSP_CHANGE)
2334 sky2->speed = sky2_phy_speed(hw, phystat);
2335
2336 if (istatus & PHY_M_IS_DUP_CHANGE)
2337 sky2->duplex =
2338 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2339
2340 if (istatus & PHY_M_IS_LST_CHANGE) {
2341 if (phystat & PHY_M_PS_LINK_UP)
2342 sky2_link_up(sky2);
2343 else
2344 sky2_link_down(sky2);
2345 }
2346out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002347 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002348}
2349
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002350/* Special quick link interrupt (Yukon-2 Optima only) */
2351static void sky2_qlink_intr(struct sky2_hw *hw)
2352{
2353 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2354 u32 imask;
2355 u16 phy;
2356
2357 /* disable irq */
2358 imask = sky2_read32(hw, B0_IMSK);
2359 imask &= ~Y2_IS_PHY_QLNK;
2360 sky2_write32(hw, B0_IMSK, imask);
2361
2362 /* reset PHY Link Detect */
2363 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002364 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002365 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002366 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002367
2368 sky2_link_up(sky2);
2369}
2370
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002371/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002372 * and tx queue is full (stopped).
2373 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002374static void sky2_tx_timeout(struct net_device *dev)
2375{
2376 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002377 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378
Joe Perches6c35aba2010-02-15 08:34:21 +00002379 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380
Joe Perchesada1db52010-02-17 15:01:59 +00002381 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2382 sky2->tx_cons, sky2->tx_prod,
2383 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2384 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002385
Stephen Hemminger81906792007-02-15 16:40:33 -08002386 /* can't restart safely under softirq */
2387 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388}
2389
2390static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2391{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002392 struct sky2_port *sky2 = netdev_priv(dev);
2393 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002394 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002395 int err;
2396 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002397 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398
stephen hemminger44dde562010-02-12 06:58:01 +00002399 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2401 return -EINVAL;
2402
stephen hemminger44dde562010-02-12 06:58:01 +00002403 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002404 if (new_mtu > ETH_DATA_LEN &&
2405 (hw->chip_id == CHIP_ID_YUKON_FE ||
2406 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002407 return -EINVAL;
2408
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002409 if (!netif_running(dev)) {
2410 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002411 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002412 return 0;
2413 }
2414
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002415 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002416 sky2_write32(hw, B0_IMSK, 0);
2417
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002418 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002419 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002420 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002421
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002422 synchronize_irq(hw->pdev->irq);
2423
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002424 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002425 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002426
2427 ctl = gma_read16(hw, port, GM_GP_CTRL);
2428 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002429 sky2_rx_stop(sky2);
2430 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431
2432 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002433 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002434
stephen hemminger8e116802011-07-07 05:50:58 +00002435 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2436 if (sky2->speed > SPEED_100)
2437 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2438 else
2439 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002441 if (dev->mtu > ETH_DATA_LEN)
2442 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002444 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002445
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002446 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002447
Mike McCormack200ac492010-02-12 06:58:03 +00002448 err = sky2_alloc_rx_skbs(sky2);
2449 if (!err)
2450 sky2_rx_start(sky2);
2451 else
2452 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002453 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002454
David S. Millerd1d08d12008-01-07 20:53:33 -08002455 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002456 napi_enable(&hw->napi);
2457
Stephen Hemminger1b537562005-12-20 15:08:07 -08002458 if (err)
2459 dev_close(dev);
2460 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002461 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002462
Stephen Hemminger1b537562005-12-20 15:08:07 -08002463 netif_wake_queue(dev);
2464 }
2465
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002466 return err;
2467}
2468
stephen hemminger857504d2012-04-04 12:10:27 +00002469static inline bool needs_copy(const struct rx_ring_info *re,
2470 unsigned length)
2471{
2472#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2473 /* Some architectures need the IP header to be aligned */
2474 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2475 return true;
2476#endif
2477 return length < copybreak;
2478}
2479
Stephen Hemminger14d02632006-09-26 11:57:43 -07002480/* For small just reuse existing skb for next receive */
2481static struct sk_buff *receive_copy(struct sky2_port *sky2,
2482 const struct rx_ring_info *re,
2483 unsigned length)
2484{
2485 struct sk_buff *skb;
2486
Eric Dumazet89d71a62009-10-13 05:34:20 +00002487 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002488 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002489 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2490 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002491 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002492 skb->ip_summed = re->skb->ip_summed;
2493 skb->csum = re->skb->csum;
Tom Herbertb408f942013-12-17 23:28:13 -08002494 skb_copy_hash(skb, re->skb);
Kirill Smelkov88dccf52013-05-03 04:22:04 +00002495 skb->vlan_proto = re->skb->vlan_proto;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002496 skb->vlan_tci = re->skb->vlan_tci;
stephen hemminger3f429412012-04-30 05:49:45 +00002497
Stephen Hemminger14d02632006-09-26 11:57:43 -07002498 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2499 length, PCI_DMA_FROMDEVICE);
Kirill Smelkov88dccf52013-05-03 04:22:04 +00002500 re->skb->vlan_proto = 0;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002501 re->skb->vlan_tci = 0;
Tom Herbertb408f942013-12-17 23:28:13 -08002502 skb_clear_hash(re->skb);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002503 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002504 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002505 }
2506 return skb;
2507}
2508
2509/* Adjust length of skb with fragments to match received data */
2510static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2511 unsigned int length)
2512{
2513 int i, num_frags;
2514 unsigned int size;
2515
2516 /* put header into skb */
2517 size = min(length, hdr_space);
2518 skb->tail += size;
2519 skb->len += size;
2520 length -= size;
2521
2522 num_frags = skb_shinfo(skb)->nr_frags;
2523 for (i = 0; i < num_frags; i++) {
2524 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2525
2526 if (length == 0) {
2527 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002528 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002529 --skb_shinfo(skb)->nr_frags;
2530 } else {
2531 size = min(length, (unsigned) PAGE_SIZE);
2532
Eric Dumazet9e903e02011-10-18 21:00:24 +00002533 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002534 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002535 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002536 skb->len += size;
2537 length -= size;
2538 }
2539 }
2540}
2541
2542/* Normal packet - take skb from ring element and put in a new one */
2543static struct sk_buff *receive_new(struct sky2_port *sky2,
2544 struct rx_ring_info *re,
2545 unsigned int length)
2546{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002547 struct sk_buff *skb;
2548 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002549 unsigned hdr_space = sky2->rx_data_size;
2550
Eric Dumazet68ac3192011-07-07 06:13:32 -07002551 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002552 if (unlikely(!nre.skb))
2553 goto nobuf;
2554
2555 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2556 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002557
2558 skb = re->skb;
2559 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002560 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002561 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002562
2563 if (skb_shinfo(skb)->nr_frags)
2564 skb_put_frags(skb, hdr_space, length);
2565 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002566 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002567 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002568
2569nomap:
2570 dev_kfree_skb(nre.skb);
2571nobuf:
2572 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002573}
2574
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002575/*
2576 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002577 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002579static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 u16 length, u32 status)
2581{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002582 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002583 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002584 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002585 u16 count = (status & GMR_FS_LEN) >> 16;
2586
Joe Perches6c35aba2010-02-15 08:34:21 +00002587 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2588 "rx slot %u status 0x%x len %d\n",
2589 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590
Stephen Hemminger793b8832005-09-14 16:06:14 -07002591 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002592 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593
stephen hemmingere072b3f2012-04-30 06:47:37 +00002594 if (vlan_tx_tag_present(re->skb))
2595 count -= VLAN_HLEN; /* Account for vlan tag */
2596
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002597 /* This chip has hardware problems that generates bogus status.
2598 * So do only marginal checking and expect higher level protocols
2599 * to handle crap frames.
2600 */
2601 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2602 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2603 length != count)
2604 goto okay;
2605
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002606 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 goto error;
2608
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002609 if (!(status & GMR_FS_RX_OK))
2610 goto resubmit;
2611
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002612 /* if length reported by DMA does not match PHY, packet was truncated */
2613 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002614 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002615
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002616okay:
stephen hemminger857504d2012-04-04 12:10:27 +00002617 if (needs_copy(re, length))
Stephen Hemminger14d02632006-09-26 11:57:43 -07002618 skb = receive_copy(sky2, re, length);
2619 else
2620 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002621
2622 dev->stats.rx_dropped += (skb == NULL);
2623
Stephen Hemminger793b8832005-09-14 16:06:14 -07002624resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002625 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627 return skb;
2628
2629error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002630 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002631
Joe Perches6c35aba2010-02-15 08:34:21 +00002632 if (net_ratelimit())
2633 netif_info(sky2, rx_err, dev,
2634 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002635
Stephen Hemminger793b8832005-09-14 16:06:14 -07002636 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637}
2638
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002639/* Transmit complete */
2640static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002641{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002642 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002643
Mike McCormack8a0c9222010-02-12 06:58:06 +00002644 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002646
stephen hemminger926d0972011-11-16 13:42:57 +00002647 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002648 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2649 netif_wake_queue(dev);
2650 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002651}
2652
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002653static inline void sky2_skb_rx(const struct sky2_port *sky2,
stephen hemmingere072b3f2012-04-30 06:47:37 +00002654 struct sk_buff *skb)
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002655{
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002656 if (skb->ip_summed == CHECKSUM_NONE)
2657 netif_receive_skb(skb);
2658 else
2659 napi_gro_receive(&sky2->hw->napi, skb);
2660}
2661
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002662static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2663 unsigned packets, unsigned bytes)
2664{
stephen hemminger0885a302010-12-31 15:34:27 +00002665 struct net_device *dev = hw->dev[port];
2666 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002667
stephen hemminger0885a302010-12-31 15:34:27 +00002668 if (packets == 0)
2669 return;
2670
2671 u64_stats_update_begin(&sky2->rx_stats.syncp);
2672 sky2->rx_stats.packets += packets;
2673 sky2->rx_stats.bytes += bytes;
2674 u64_stats_update_end(&sky2->rx_stats.syncp);
2675
2676 dev->last_rx = jiffies;
2677 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002678}
2679
stephen hemminger375c5682010-02-07 06:28:36 +00002680static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2681{
2682 /* If this happens then driver assuming wrong format for chip type */
2683 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2684
2685 /* Both checksum counters are programmed to start at
2686 * the same offset, so unless there is a problem they
2687 * should match. This failure is an early indication that
2688 * hardware receive checksumming won't work.
2689 */
2690 if (likely((u16)(status >> 16) == (u16)status)) {
2691 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2692 skb->ip_summed = CHECKSUM_COMPLETE;
2693 skb->csum = le16_to_cpu(status);
2694 } else {
2695 dev_notice(&sky2->hw->pdev->dev,
2696 "%s: receive checksum problem (status = %#x)\n",
2697 sky2->netdev->name, status);
2698
Michał Mirosławf5d64032011-04-10 03:13:21 +00002699 /* Disable checksum offload
2700 * It will be reenabled on next ndo_set_features, but if it's
2701 * really broken, will get disabled again
2702 */
2703 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002704 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2705 BMU_DIS_RX_CHKSUM);
2706 }
2707}
2708
stephen hemmingere072b3f2012-04-30 06:47:37 +00002709static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2710{
2711 struct sk_buff *skb;
2712
2713 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002714 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
stephen hemmingere072b3f2012-04-30 06:47:37 +00002715}
2716
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002717static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2718{
2719 struct sk_buff *skb;
2720
2721 skb = sky2->rx_ring[sky2->rx_next].skb;
Tom Herbertb408f942013-12-17 23:28:13 -08002722 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002723}
2724
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002725/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002726static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002728 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002729 unsigned int total_bytes[2] = { 0 };
2730 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731
Eric W. Biederman21ceda22014-03-14 18:05:26 -07002732 if (to_do <= 0)
2733 return work_done;
2734
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002735 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002736 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002737 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002738 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002739 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002740 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002742 u32 status;
2743 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002744 u8 opcode = le->opcode;
2745
2746 if (!(opcode & HW_OWNER))
2747 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002748
stephen hemmingerefe91932010-04-22 13:42:56 +00002749 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002750
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002751 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002752 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002753 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002754 length = le16_to_cpu(le->length);
2755 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002756
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002757 le->opcode = 0;
2758 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002760 total_packets[port]++;
2761 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002762
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002763 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002764 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002765 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002766
Stephen Hemminger69161612007-06-04 17:23:26 -07002767 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002768 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002769 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002770 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2771 (le->css & CSS_TCPUDPCSOK))
2772 skb->ip_summed = CHECKSUM_UNNECESSARY;
2773 else
2774 skb->ip_summed = CHECKSUM_NONE;
2775 }
2776
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002777 skb->protocol = eth_type_trans(skb, dev);
stephen hemmingere072b3f2012-04-30 06:47:37 +00002778 sky2_skb_rx(sky2, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002779
Stephen Hemminger22e11702006-07-12 15:23:48 -07002780 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002781 if (++work_done >= to_do)
2782 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002783 break;
2784
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002785 case OP_RXVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002786 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002787 break;
2788
2789 case OP_RXCHKSVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002790 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002791 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002793 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002794 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795 break;
2796
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002797 case OP_RSS_HASH:
2798 sky2_rx_hash(sky2, status);
2799 break;
2800
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002801 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002802 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002803 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002804 if (hw->dev[1])
2805 sky2_tx_done(hw->dev[1],
2806 ((status >> 24) & 0xff)
2807 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808 break;
2809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810 default:
2811 if (net_ratelimit())
Joe Perchesfe3881c2014-09-09 20:27:44 -07002812 pr_warn("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002814 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002816 /* Fully processed status ring so clear irq */
2817 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2818
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002819exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002820 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2821 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002822
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002823 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824}
2825
2826static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2827{
2828 struct net_device *dev = hw->dev[port];
2829
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002830 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002831 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832
2833 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002834 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002835 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836 /* Clear IRQ */
2837 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2838 }
2839
2840 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002841 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002842 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843
2844 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2845 }
2846
2847 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002848 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002849 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2851 }
2852
2853 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002854 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002855 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002856 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2857 }
2858
2859 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002860 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002861 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2863 }
2864}
2865
2866static void sky2_hw_intr(struct sky2_hw *hw)
2867{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002868 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002870 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2871
2872 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873
Stephen Hemminger793b8832005-09-14 16:06:14 -07002874 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
2877 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002878 u16 pci_err;
2879
stephen hemmingera40ccc62010-01-24 18:46:06 +00002880 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002881 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002882 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002883 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002884 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002885
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002886 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002887 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002888 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 }
2890
2891 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002892 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002893 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894
stephen hemmingera40ccc62010-01-24 18:46:06 +00002895 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002896 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2897 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2898 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002899 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002900 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002901
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002902 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002903 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904 }
2905
2906 if (status & Y2_HWE_L1_MASK)
2907 sky2_hw_error(hw, 0, status);
2908 status >>= 8;
2909 if (status & Y2_HWE_L1_MASK)
2910 sky2_hw_error(hw, 1, status);
2911}
2912
2913static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2914{
2915 struct net_device *dev = hw->dev[port];
2916 struct sky2_port *sky2 = netdev_priv(dev);
2917 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2918
Joe Perches6c35aba2010-02-15 08:34:21 +00002919 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002921 if (status & GM_IS_RX_CO_OV)
2922 gma_read16(hw, port, GM_RX_IRQ_SRC);
2923
2924 if (status & GM_IS_TX_CO_OV)
2925 gma_read16(hw, port, GM_TX_IRQ_SRC);
2926
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002927 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002928 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002929 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2930 }
2931
2932 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002933 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2935 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002936}
2937
Stephen Hemminger40b01722007-04-11 14:47:59 -07002938/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002939static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002940{
2941 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002942 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002943
Joe Perchesada1db52010-02-17 15:01:59 +00002944 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002945 dev->name, (unsigned) q, (unsigned) idx,
2946 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002947
Stephen Hemminger40b01722007-04-11 14:47:59 -07002948 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002949}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002950
Stephen Hemminger75e80682007-09-19 15:36:46 -07002951static int sky2_rx_hung(struct net_device *dev)
2952{
2953 struct sky2_port *sky2 = netdev_priv(dev);
2954 struct sky2_hw *hw = sky2->hw;
2955 unsigned port = sky2->port;
2956 unsigned rxq = rxqaddr[port];
2957 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2958 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2959 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2960 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2961
2962 /* If idle and MAC or PCI is stuck */
2963 if (sky2->check.last == dev->last_rx &&
2964 ((mac_rp == sky2->check.mac_rp &&
2965 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2966 /* Check if the PCI RX hang */
2967 (fifo_rp == sky2->check.fifo_rp &&
2968 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002969 netdev_printk(KERN_DEBUG, dev,
2970 "hung mac %d:%d fifo %d (%d:%d)\n",
2971 mac_lev, mac_rp, fifo_lev,
2972 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002973 return 1;
2974 } else {
2975 sky2->check.last = dev->last_rx;
2976 sky2->check.mac_rp = mac_rp;
2977 sky2->check.mac_lev = mac_lev;
2978 sky2->check.fifo_rp = fifo_rp;
2979 sky2->check.fifo_lev = fifo_lev;
2980 return 0;
2981 }
2982}
2983
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002984static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002985{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002986 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002987
Stephen Hemminger75e80682007-09-19 15:36:46 -07002988 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002989 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002990 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002991 } else {
2992 int i, active = 0;
2993
2994 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002995 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002996 if (!netif_running(dev))
2997 continue;
2998 ++active;
2999
3000 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003001 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07003002 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00003003 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07003004 schedule_work(&hw->restart_work);
3005 return;
3006 }
3007 }
3008
3009 if (active == 0)
3010 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07003011 }
3012
Stephen Hemminger75e80682007-09-19 15:36:46 -07003013 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003014}
3015
Stephen Hemminger40b01722007-04-11 14:47:59 -07003016/* Hardware/software error handling */
3017static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003018{
Stephen Hemminger40b01722007-04-11 14:47:59 -07003019 if (net_ratelimit())
3020 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003022 if (status & Y2_IS_HW_ERR)
3023 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003025 if (status & Y2_IS_IRQ_MAC1)
3026 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003028 if (status & Y2_IS_IRQ_MAC2)
3029 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003030
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003031 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003032 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003033
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003034 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003035 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003036
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003037 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003038 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003039
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003040 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003041 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003042}
3043
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003044static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07003045{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003046 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003047 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07003048 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07003049 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003050
3051 if (unlikely(status & Y2_IS_ERROR))
3052 sky2_err_intr(hw, status);
3053
3054 if (status & Y2_IS_IRQ_PHY1)
3055 sky2_phy_intr(hw, 0);
3056
3057 if (status & Y2_IS_IRQ_PHY2)
3058 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003060 if (status & Y2_IS_PHY_QLNK)
3061 sky2_qlink_intr(hw);
3062
Stephen Hemminger26691832007-10-11 18:31:13 -07003063 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3064 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003065
David S. Miller6f535762007-10-11 18:08:29 -07003066 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003067 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003068 }
David S. Miller6f535762007-10-11 18:08:29 -07003069
Stephen Hemminger26691832007-10-11 18:31:13 -07003070 napi_complete(napi);
3071 sky2_read32(hw, B0_Y2_SP_LISR);
3072done:
3073
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003074 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003075}
3076
David Howells7d12e782006-10-05 14:55:46 +01003077static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003078{
3079 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003080 u32 status;
3081
3082 /* Reading this mask interrupts as side effect */
3083 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Mirko Lindnerd663d182012-07-03 23:38:46 +00003084 if (status == 0 || status == ~0) {
3085 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003086 return IRQ_NONE;
Mirko Lindnerd663d182012-07-03 23:38:46 +00003087 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003088
3089 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003090
3091 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003092
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093 return IRQ_HANDLED;
3094}
3095
3096#ifdef CONFIG_NET_POLL_CONTROLLER
3097static void sky2_netpoll(struct net_device *dev)
3098{
3099 struct sky2_port *sky2 = netdev_priv(dev);
3100
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003101 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003102}
3103#endif
3104
3105/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003106static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003107{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003108 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003109 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003110 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003111 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003112 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003113 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003114 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003115 case CHIP_ID_YUKON_PRM:
3116 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003117 return 125;
3118
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003119 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003120 return 100;
3121
3122 case CHIP_ID_YUKON_FE_P:
3123 return 50;
3124
3125 case CHIP_ID_YUKON_XL:
3126 return 156;
3127
3128 default:
3129 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003130 }
3131}
3132
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3134{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003135 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136}
3137
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003138static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3139{
3140 return clk / sky2_mhz(hw);
3141}
3142
3143
Bill Pemberton853e3f42012-12-03 09:23:14 -05003144static int sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003145{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003146 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003147
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003148 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003149 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003150
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003153 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003154 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3155
Mike McCormack060b9462010-07-29 03:34:52 +00003156 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003157 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003158 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003159 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3160 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003161 break;
3162
3163 case CHIP_ID_YUKON_EC_U:
3164 hw->flags = SKY2_HW_GIGABIT
3165 | SKY2_HW_NEWER_PHY
3166 | SKY2_HW_ADV_POWER_CTL;
3167 break;
3168
3169 case CHIP_ID_YUKON_EX:
3170 hw->flags = SKY2_HW_GIGABIT
3171 | SKY2_HW_NEWER_PHY
3172 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003173 | SKY2_HW_ADV_POWER_CTL
3174 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003175
3176 /* New transmit checksum */
3177 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3178 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3179 break;
3180
3181 case CHIP_ID_YUKON_EC:
3182 /* This rev is really old, and requires untested workarounds */
3183 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3184 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3185 return -EOPNOTSUPP;
3186 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003187 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003188 break;
3189
3190 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003191 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003192 break;
3193
Stephen Hemminger05745c42007-09-19 15:36:45 -07003194 case CHIP_ID_YUKON_FE_P:
3195 hw->flags = SKY2_HW_NEWER_PHY
3196 | SKY2_HW_NEW_LE
3197 | SKY2_HW_AUTO_TX_SUM
3198 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003199
3200 /* The workaround for status conflicts VLAN tag detection. */
3201 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003202 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003203 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003204
3205 case CHIP_ID_YUKON_SUPR:
3206 hw->flags = SKY2_HW_GIGABIT
3207 | SKY2_HW_NEWER_PHY
3208 | SKY2_HW_NEW_LE
3209 | SKY2_HW_AUTO_TX_SUM
3210 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003211
3212 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3213 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003214 break;
3215
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003216 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003217 hw->flags = SKY2_HW_GIGABIT
3218 | SKY2_HW_ADV_POWER_CTL;
3219 break;
3220
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003221 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003222 case CHIP_ID_YUKON_PRM:
3223 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003224 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003225 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003226 | SKY2_HW_ADV_POWER_CTL;
3227 break;
3228
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003229 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003230 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3231 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003232 return -EOPNOTSUPP;
3233 }
3234
Stephen Hemmingere3173832007-02-06 10:45:39 -08003235 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003236 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3237 hw->flags |= SKY2_HW_FIBRE_PHY;
3238
Stephen Hemmingere3173832007-02-06 10:45:39 -08003239 hw->ports = 1;
3240 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3241 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3242 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3243 ++hw->ports;
3244 }
3245
Mike McCormack74a61eb2009-09-21 04:08:52 +00003246 if (sky2_read8(hw, B2_E_0))
3247 hw->flags |= SKY2_HW_RAM_BUFFER;
3248
Stephen Hemmingere3173832007-02-06 10:45:39 -08003249 return 0;
3250}
3251
3252static void sky2_reset(struct sky2_hw *hw)
3253{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003254 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003255 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003256 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003257 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003258
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003259 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003260 if (hw->chip_id == CHIP_ID_YUKON_EX
3261 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3262 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003263 status = sky2_read16(hw, HCU_CCSR);
3264 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3265 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003266 /*
3267 * CPU clock divider shouldn't be used because
3268 * - ASF firmware may malfunction
3269 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3270 */
3271 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003272 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003273 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003274 } else
3275 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3276 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277
3278 /* do a SW reset */
3279 sky2_write8(hw, B0_CTST, CS_RST_SET);
3280 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3281
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003282 /* allow writes to PCI config */
3283 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003286 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003287 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003288 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289
3290 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3291
Jon Mason1a10cca2011-06-27 07:46:56 +00003292 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003293 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3294 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003295
Stephen Hemminger555382c2007-08-29 12:58:14 -07003296 /* If error bit is stuck on ignore it */
3297 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3298 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003299 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003300 hwe_mask |= Y2_IS_PCI_EXP;
3301 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003303 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003304 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305
3306 for (i = 0; i < hw->ports; i++) {
3307 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3308 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003309
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003310 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3311 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003312 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3313 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3314 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003315
3316 }
3317
3318 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3319 /* enable MACSec clock gating */
3320 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321 }
3322
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003323 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3324 hw->chip_id == CHIP_ID_YUKON_PRM ||
3325 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003326 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003327
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003328 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003329 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3330 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3331
3332 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3333 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003334
3335 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3336 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003337 } else {
3338 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3339 reg = 3;
3340 }
3341
3342 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003343 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003344
3345 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003346 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003347 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3348
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003349 /* check if PSMv2 was running before */
3350 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003351 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003352 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003353 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3354 reg);
3355
Mirko Lindner0e767322012-07-03 23:38:41 +00003356 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3357 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3358 /* change PHY Interrupt polarity to low active */
3359 reg = sky2_read16(hw, GPHY_CTRL);
3360 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3361
3362 /* adapt HW for low active PHY Interrupt */
3363 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3364 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3365 }
3366
stephen hemmingera40ccc62010-01-24 18:46:06 +00003367 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003368
3369 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3370 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3371 }
3372
Stephen Hemminger793b8832005-09-14 16:06:14 -07003373 /* Clear I2C IRQ noise */
3374 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003375
3376 /* turn off hardware timer (unused) */
3377 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3378 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003380 /* Turn off descriptor polling */
3381 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382
3383 /* Turn off receive timestamp */
3384 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003385 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386
3387 /* enable the Tx Arbiters */
3388 for (i = 0; i < hw->ports; i++)
3389 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3390
3391 /* Initialize ram interface */
3392 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003393 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394
3395 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3396 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3397 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3398 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3399 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3400 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3401 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3406 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3407 }
3408
Stephen Hemminger555382c2007-08-29 12:58:14 -07003409 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003412 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413
stephen hemmingerefe91932010-04-22 13:42:56 +00003414 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003415 hw->st_idx = 0;
3416
3417 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3418 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3419
3420 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003421 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422
3423 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003424 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003426 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3427 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003429 /* set Status-FIFO ISR watermark */
3430 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3431 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3432 else
3433 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003435 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003436 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3437 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003438
Stephen Hemminger793b8832005-09-14 16:06:14 -07003439 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3441
3442 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3443 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3444 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003445}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003447/* Take device down (offline).
3448 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003449 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003450 */
3451static void sky2_detach(struct net_device *dev)
3452{
3453 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003454 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003455 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003456 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003457 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003458 }
3459}
3460
3461/* Bring device back after doing sky2_detach */
3462static int sky2_reattach(struct net_device *dev)
3463{
3464 int err = 0;
3465
3466 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003467 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003468 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003469 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003470 dev_close(dev);
3471 } else {
3472 netif_device_attach(dev);
3473 sky2_set_multicast(dev);
3474 }
3475 }
3476
3477 return err;
3478}
3479
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003480static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003481{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003482 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003483
stephen hemminger282edce2011-11-17 14:37:35 +00003484 if (hw->flags & SKY2_HW_IRQ_SETUP) {
3485 sky2_read32(hw, B0_IMSK);
3486 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger1401a802011-11-16 13:42:55 +00003487
stephen hemminger1401a802011-11-16 13:42:55 +00003488 synchronize_irq(hw->pdev->irq);
stephen hemminger282edce2011-11-17 14:37:35 +00003489 napi_disable(&hw->napi);
3490 }
Stephen Hemminger81906792007-02-15 16:40:33 -08003491
Mike McCormack8a0c9222010-02-12 06:58:06 +00003492 for (i = 0; i < hw->ports; i++) {
3493 struct net_device *dev = hw->dev[i];
3494 struct sky2_port *sky2 = netdev_priv(dev);
3495
3496 if (!netif_running(dev))
3497 continue;
3498
3499 netif_carrier_off(dev);
3500 netif_tx_disable(dev);
3501 sky2_hw_down(sky2);
3502 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003503}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003504
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003505static void sky2_all_up(struct sky2_hw *hw)
3506{
3507 u32 imask = Y2_IS_BASE;
3508 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003509
3510 for (i = 0; i < hw->ports; i++) {
3511 struct net_device *dev = hw->dev[i];
3512 struct sky2_port *sky2 = netdev_priv(dev);
3513
3514 if (!netif_running(dev))
3515 continue;
3516
3517 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003518 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003519 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003520 netif_wake_queue(dev);
3521 }
3522
stephen hemminger282edce2011-11-17 14:37:35 +00003523 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger1401a802011-11-16 13:42:55 +00003524 sky2_write32(hw, B0_IMSK, imask);
3525 sky2_read32(hw, B0_IMSK);
3526 sky2_read32(hw, B0_Y2_SP_LISR);
3527 napi_enable(&hw->napi);
3528 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003529}
3530
3531static void sky2_restart(struct work_struct *work)
3532{
3533 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3534
3535 rtnl_lock();
3536
3537 sky2_all_down(hw);
3538 sky2_reset(hw);
3539 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003540
Stephen Hemminger81906792007-02-15 16:40:33 -08003541 rtnl_unlock();
3542}
3543
Stephen Hemmingere3173832007-02-06 10:45:39 -08003544static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3545{
3546 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3547}
3548
3549static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3550{
3551 const struct sky2_port *sky2 = netdev_priv(dev);
3552
3553 wol->supported = sky2_wol_supported(sky2->hw);
3554 wol->wolopts = sky2->wol;
3555}
3556
3557static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3558{
3559 struct sky2_port *sky2 = netdev_priv(dev);
3560 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003561 bool enable_wakeup = false;
3562 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003563
Joe Perches8e95a202009-12-03 07:58:21 +00003564 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3565 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003566 return -EOPNOTSUPP;
3567
3568 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003569
3570 for (i = 0; i < hw->ports; i++) {
3571 struct net_device *dev = hw->dev[i];
3572 struct sky2_port *sky2 = netdev_priv(dev);
3573
3574 if (sky2->wol)
3575 enable_wakeup = true;
3576 }
3577 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579 return 0;
3580}
3581
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003582static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003584 if (sky2_is_copper(hw)) {
3585 u32 modes = SUPPORTED_10baseT_Half
3586 | SUPPORTED_10baseT_Full
3587 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003588 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003589
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003590 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003591 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003592 | SUPPORTED_1000baseT_Full;
3593 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003595 return SUPPORTED_1000baseT_Half
3596 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597}
3598
Stephen Hemminger793b8832005-09-14 16:06:14 -07003599static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003600{
3601 struct sky2_port *sky2 = netdev_priv(dev);
3602 struct sky2_hw *hw = sky2->hw;
3603
3604 ecmd->transceiver = XCVR_INTERNAL;
3605 ecmd->supported = sky2_supported_modes(hw);
3606 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003607 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003608 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003609 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003610 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003611 } else {
David Decotigny70739492011-04-27 18:32:40 +00003612 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003614 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003615 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003616
3617 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003618 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3619 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620 ecmd->duplex = sky2->duplex;
3621 return 0;
3622}
3623
3624static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3625{
3626 struct sky2_port *sky2 = netdev_priv(dev);
3627 const struct sky2_hw *hw = sky2->hw;
3628 u32 supported = sky2_supported_modes(hw);
3629
3630 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003631 if (ecmd->advertising & ~supported)
3632 return -EINVAL;
3633
3634 if (sky2_is_copper(hw))
3635 sky2->advertising = ecmd->advertising |
3636 ADVERTISED_TP |
3637 ADVERTISED_Autoneg;
3638 else
3639 sky2->advertising = ecmd->advertising |
3640 ADVERTISED_FIBRE |
3641 ADVERTISED_Autoneg;
3642
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003643 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644 sky2->duplex = -1;
3645 sky2->speed = -1;
3646 } else {
3647 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003648 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003649
David Decotigny25db0332011-04-27 18:32:39 +00003650 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003651 case SPEED_1000:
3652 if (ecmd->duplex == DUPLEX_FULL)
3653 setting = SUPPORTED_1000baseT_Full;
3654 else if (ecmd->duplex == DUPLEX_HALF)
3655 setting = SUPPORTED_1000baseT_Half;
3656 else
3657 return -EINVAL;
3658 break;
3659 case SPEED_100:
3660 if (ecmd->duplex == DUPLEX_FULL)
3661 setting = SUPPORTED_100baseT_Full;
3662 else if (ecmd->duplex == DUPLEX_HALF)
3663 setting = SUPPORTED_100baseT_Half;
3664 else
3665 return -EINVAL;
3666 break;
3667
3668 case SPEED_10:
3669 if (ecmd->duplex == DUPLEX_FULL)
3670 setting = SUPPORTED_10baseT_Full;
3671 else if (ecmd->duplex == DUPLEX_HALF)
3672 setting = SUPPORTED_10baseT_Half;
3673 else
3674 return -EINVAL;
3675 break;
3676 default:
3677 return -EINVAL;
3678 }
3679
3680 if ((setting & supported) == 0)
3681 return -EINVAL;
3682
David Decotigny25db0332011-04-27 18:32:39 +00003683 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003684 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003685 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003686 }
3687
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003688 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003689 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003690 sky2_set_multicast(dev);
3691 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003692
3693 return 0;
3694}
3695
3696static void sky2_get_drvinfo(struct net_device *dev,
3697 struct ethtool_drvinfo *info)
3698{
3699 struct sky2_port *sky2 = netdev_priv(dev);
3700
Rick Jones68aad782011-11-07 13:29:27 +00003701 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3702 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +00003703 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3704 sizeof(info->bus_info));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003705}
3706
3707static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003708 char name[ETH_GSTRING_LEN];
3709 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003710} sky2_stats[] = {
3711 { "tx_bytes", GM_TXO_OK_HI },
3712 { "rx_bytes", GM_RXO_OK_HI },
3713 { "tx_broadcast", GM_TXF_BC_OK },
3714 { "rx_broadcast", GM_RXF_BC_OK },
3715 { "tx_multicast", GM_TXF_MC_OK },
3716 { "rx_multicast", GM_RXF_MC_OK },
3717 { "tx_unicast", GM_TXF_UC_OK },
3718 { "rx_unicast", GM_RXF_UC_OK },
3719 { "tx_mac_pause", GM_TXF_MPAUSE },
3720 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003721 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003722 { "late_collision",GM_TXF_LAT_COL },
3723 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003724 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003725 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003726
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003727 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003728 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003729 { "rx_64_byte_packets", GM_RXF_64B },
3730 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3731 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3732 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3733 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3734 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3735 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003736 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003737 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3738 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003739 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003740
3741 { "tx_64_byte_packets", GM_TXF_64B },
3742 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3743 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3744 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3745 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3746 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3747 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3748 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003749};
3750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003751static u32 sky2_get_msglevel(struct net_device *netdev)
3752{
3753 struct sky2_port *sky2 = netdev_priv(netdev);
3754 return sky2->msg_enable;
3755}
3756
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003757static int sky2_nway_reset(struct net_device *dev)
3758{
3759 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003760
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003761 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003762 return -EINVAL;
3763
Stephen Hemminger1b537562005-12-20 15:08:07 -08003764 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003765 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003766
3767 return 0;
3768}
3769
Stephen Hemminger793b8832005-09-14 16:06:14 -07003770static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003771{
3772 struct sky2_hw *hw = sky2->hw;
3773 unsigned port = sky2->port;
3774 int i;
3775
stephen hemminger0885a302010-12-31 15:34:27 +00003776 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3777 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003778
Stephen Hemminger793b8832005-09-14 16:06:14 -07003779 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003780 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003781}
3782
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003783static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3784{
3785 struct sky2_port *sky2 = netdev_priv(netdev);
3786 sky2->msg_enable = value;
3787}
3788
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003789static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003790{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003791 switch (sset) {
3792 case ETH_SS_STATS:
3793 return ARRAY_SIZE(sky2_stats);
3794 default:
3795 return -EOPNOTSUPP;
3796 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003797}
3798
3799static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003800 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003801{
3802 struct sky2_port *sky2 = netdev_priv(dev);
3803
Stephen Hemminger793b8832005-09-14 16:06:14 -07003804 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003805}
3806
Stephen Hemminger793b8832005-09-14 16:06:14 -07003807static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003808{
3809 int i;
3810
3811 switch (stringset) {
3812 case ETH_SS_STATS:
3813 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3814 memcpy(data + i * ETH_GSTRING_LEN,
3815 sky2_stats[i].name, ETH_GSTRING_LEN);
3816 break;
3817 }
3818}
3819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003820static int sky2_set_mac_address(struct net_device *dev, void *p)
3821{
3822 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003823 struct sky2_hw *hw = sky2->hw;
3824 unsigned port = sky2->port;
3825 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003826
3827 if (!is_valid_ether_addr(addr->sa_data))
3828 return -EADDRNOTAVAIL;
3829
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003830 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003831 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003832 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003833 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003834 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003835
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003836 /* virtual address for data */
3837 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3838
3839 /* physical address: used for pause frames */
3840 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003841
3842 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003843}
3844
Mike McCormack060b9462010-07-29 03:34:52 +00003845static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003846{
3847 u32 bit;
3848
3849 bit = ether_crc(ETH_ALEN, addr) & 63;
3850 filter[bit >> 3] |= 1 << (bit & 7);
3851}
3852
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003853static void sky2_set_multicast(struct net_device *dev)
3854{
3855 struct sky2_port *sky2 = netdev_priv(dev);
3856 struct sky2_hw *hw = sky2->hw;
3857 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003858 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003859 u16 reg;
3860 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003861 int rx_pause;
3862 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003863
Stephen Hemmingera052b522006-10-17 10:24:23 -07003864 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003865 memset(filter, 0, sizeof(filter));
3866
3867 reg = gma_read16(hw, port, GM_RX_CTRL);
3868 reg |= GM_RXCR_UCF_ENA;
3869
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003870 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003871 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003872 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003873 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003874 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003875 reg &= ~GM_RXCR_MCF_ENA;
3876 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003877 reg |= GM_RXCR_MCF_ENA;
3878
Stephen Hemmingera052b522006-10-17 10:24:23 -07003879 if (rx_pause)
3880 sky2_add_filter(filter, pause_mc_addr);
3881
Jiri Pirko22bedad32010-04-01 21:22:57 +00003882 netdev_for_each_mc_addr(ha, dev)
3883 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003884 }
3885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003886 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003887 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003888 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003889 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003890 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003891 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003892 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003893 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003894
3895 gma_write16(hw, port, GM_RX_CTRL, reg);
3896}
3897
stephen hemminger0885a302010-12-31 15:34:27 +00003898static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3899 struct rtnl_link_stats64 *stats)
3900{
3901 struct sky2_port *sky2 = netdev_priv(dev);
3902 struct sky2_hw *hw = sky2->hw;
3903 unsigned port = sky2->port;
3904 unsigned int start;
3905 u64 _bytes, _packets;
3906
3907 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003908 start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003909 _bytes = sky2->rx_stats.bytes;
3910 _packets = sky2->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003911 } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003912
3913 stats->rx_packets = _packets;
3914 stats->rx_bytes = _bytes;
3915
3916 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003917 start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003918 _bytes = sky2->tx_stats.bytes;
3919 _packets = sky2->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003920 } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003921
3922 stats->tx_packets = _packets;
3923 stats->tx_bytes = _bytes;
3924
3925 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3926 + get_stats32(hw, port, GM_RXF_BC_OK);
3927
3928 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3929
3930 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3931 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3932 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3933 + get_stats32(hw, port, GM_RXE_FRAG);
3934 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3935
3936 stats->rx_dropped = dev->stats.rx_dropped;
3937 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3938 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3939
3940 return stats;
3941}
3942
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003943/* Can have one global because blinking is controlled by
3944 * ethtool and that is always under RTNL mutex
3945 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003946static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003947{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003948 struct sky2_hw *hw = sky2->hw;
3949 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003950
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003951 spin_lock_bh(&sky2->phy_lock);
3952 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3953 hw->chip_id == CHIP_ID_YUKON_EX ||
3954 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3955 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003956 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3957 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003958
3959 switch (mode) {
3960 case MO_LED_OFF:
3961 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3962 PHY_M_LEDC_LOS_CTRL(8) |
3963 PHY_M_LEDC_INIT_CTRL(8) |
3964 PHY_M_LEDC_STA1_CTRL(8) |
3965 PHY_M_LEDC_STA0_CTRL(8));
3966 break;
3967 case MO_LED_ON:
3968 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3969 PHY_M_LEDC_LOS_CTRL(9) |
3970 PHY_M_LEDC_INIT_CTRL(9) |
3971 PHY_M_LEDC_STA1_CTRL(9) |
3972 PHY_M_LEDC_STA0_CTRL(9));
3973 break;
3974 case MO_LED_BLINK:
3975 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3976 PHY_M_LEDC_LOS_CTRL(0xa) |
3977 PHY_M_LEDC_INIT_CTRL(0xa) |
3978 PHY_M_LEDC_STA1_CTRL(0xa) |
3979 PHY_M_LEDC_STA0_CTRL(0xa));
3980 break;
3981 case MO_LED_NORM:
3982 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3983 PHY_M_LEDC_LOS_CTRL(1) |
3984 PHY_M_LEDC_INIT_CTRL(8) |
3985 PHY_M_LEDC_STA1_CTRL(7) |
3986 PHY_M_LEDC_STA0_CTRL(7));
3987 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003988
3989 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003990 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003991 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003992 PHY_M_LED_MO_DUP(mode) |
3993 PHY_M_LED_MO_10(mode) |
3994 PHY_M_LED_MO_100(mode) |
3995 PHY_M_LED_MO_1000(mode) |
3996 PHY_M_LED_MO_RX(mode) |
3997 PHY_M_LED_MO_TX(mode));
3998
3999 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004000}
4001
4002/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00004003static int sky2_set_phys_id(struct net_device *dev,
4004 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004005{
4006 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004007
stephen hemminger74e532f2011-04-04 08:43:41 +00004008 switch (state) {
4009 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00004010 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00004011 case ETHTOOL_ID_INACTIVE:
4012 sky2_led(sky2, MO_LED_NORM);
4013 break;
4014 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004015 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00004016 break;
4017 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004018 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00004019 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004020 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004021
4022 return 0;
4023}
4024
4025static void sky2_get_pauseparam(struct net_device *dev,
4026 struct ethtool_pauseparam *ecmd)
4027{
4028 struct sky2_port *sky2 = netdev_priv(dev);
4029
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004030 switch (sky2->flow_mode) {
4031 case FC_NONE:
4032 ecmd->tx_pause = ecmd->rx_pause = 0;
4033 break;
4034 case FC_TX:
4035 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4036 break;
4037 case FC_RX:
4038 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4039 break;
4040 case FC_BOTH:
4041 ecmd->tx_pause = ecmd->rx_pause = 1;
4042 }
4043
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004044 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4045 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004046}
4047
4048static int sky2_set_pauseparam(struct net_device *dev,
4049 struct ethtool_pauseparam *ecmd)
4050{
4051 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004052
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004053 if (ecmd->autoneg == AUTONEG_ENABLE)
4054 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4055 else
4056 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4057
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004058 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004059
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004060 if (netif_running(dev))
4061 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004062
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004063 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004064}
4065
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004066static int sky2_get_coalesce(struct net_device *dev,
4067 struct ethtool_coalesce *ecmd)
4068{
4069 struct sky2_port *sky2 = netdev_priv(dev);
4070 struct sky2_hw *hw = sky2->hw;
4071
4072 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4073 ecmd->tx_coalesce_usecs = 0;
4074 else {
4075 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4076 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4077 }
4078 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4079
4080 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4081 ecmd->rx_coalesce_usecs = 0;
4082 else {
4083 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4084 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4085 }
4086 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4087
4088 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4089 ecmd->rx_coalesce_usecs_irq = 0;
4090 else {
4091 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4092 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4093 }
4094
4095 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4096
4097 return 0;
4098}
4099
4100/* Note: this affect both ports */
4101static int sky2_set_coalesce(struct net_device *dev,
4102 struct ethtool_coalesce *ecmd)
4103{
4104 struct sky2_port *sky2 = netdev_priv(dev);
4105 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004106 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004107
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004108 if (ecmd->tx_coalesce_usecs > tmax ||
4109 ecmd->rx_coalesce_usecs > tmax ||
4110 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004111 return -EINVAL;
4112
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004113 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004114 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004115 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004116 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004117 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004118 return -EINVAL;
4119
4120 if (ecmd->tx_coalesce_usecs == 0)
4121 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4122 else {
4123 sky2_write32(hw, STAT_TX_TIMER_INI,
4124 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4125 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4126 }
4127 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4128
4129 if (ecmd->rx_coalesce_usecs == 0)
4130 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4131 else {
4132 sky2_write32(hw, STAT_LEV_TIMER_INI,
4133 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4134 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4135 }
4136 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4137
4138 if (ecmd->rx_coalesce_usecs_irq == 0)
4139 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4140 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004141 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08004142 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4143 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4144 }
4145 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4146 return 0;
4147}
4148
stephen hemminger738a8492011-11-17 14:37:23 +00004149/*
4150 * Hardware is limited to min of 128 and max of 2048 for ring size
4151 * and rounded up to next power of two
4152 * to avoid division in modulus calclation
4153 */
4154static unsigned long roundup_ring_size(unsigned long pending)
4155{
4156 return max(128ul, roundup_pow_of_two(pending+1));
4157}
4158
Stephen Hemminger793b8832005-09-14 16:06:14 -07004159static void sky2_get_ringparam(struct net_device *dev,
4160 struct ethtool_ringparam *ering)
4161{
4162 struct sky2_port *sky2 = netdev_priv(dev);
4163
4164 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004165 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004166
4167 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004168 ering->tx_pending = sky2->tx_pending;
4169}
4170
4171static int sky2_set_ringparam(struct net_device *dev,
4172 struct ethtool_ringparam *ering)
4173{
4174 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004175
4176 if (ering->rx_pending > RX_MAX_PENDING ||
4177 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004178 ering->tx_pending < TX_MIN_PENDING ||
4179 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004180 return -EINVAL;
4181
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004182 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004183
4184 sky2->rx_pending = ering->rx_pending;
4185 sky2->tx_pending = ering->tx_pending;
stephen hemminger738a8492011-11-17 14:37:23 +00004186 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004187
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004188 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004189}
4190
Stephen Hemminger793b8832005-09-14 16:06:14 -07004191static int sky2_get_regs_len(struct net_device *dev)
4192{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004193 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004194}
4195
Mike McCormackc32bbff2009-12-31 00:49:43 +00004196static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4197{
4198 /* This complicated switch statement is to make sure and
4199 * only access regions that are unreserved.
4200 * Some blocks are only valid on dual port cards.
4201 */
4202 switch (b) {
4203 /* second port */
4204 case 5: /* Tx Arbiter 2 */
4205 case 9: /* RX2 */
4206 case 14 ... 15: /* TX2 */
4207 case 17: case 19: /* Ram Buffer 2 */
4208 case 22 ... 23: /* Tx Ram Buffer 2 */
4209 case 25: /* Rx MAC Fifo 1 */
4210 case 27: /* Tx MAC Fifo 2 */
4211 case 31: /* GPHY 2 */
4212 case 40 ... 47: /* Pattern Ram 2 */
4213 case 52: case 54: /* TCP Segmentation 2 */
4214 case 112 ... 116: /* GMAC 2 */
4215 return hw->ports > 1;
4216
4217 case 0: /* Control */
4218 case 2: /* Mac address */
4219 case 4: /* Tx Arbiter 1 */
4220 case 7: /* PCI express reg */
4221 case 8: /* RX1 */
4222 case 12 ... 13: /* TX1 */
4223 case 16: case 18:/* Rx Ram Buffer 1 */
4224 case 20 ... 21: /* Tx Ram Buffer 1 */
4225 case 24: /* Rx MAC Fifo 1 */
4226 case 26: /* Tx MAC Fifo 1 */
4227 case 28 ... 29: /* Descriptor and status unit */
4228 case 30: /* GPHY 1*/
4229 case 32 ... 39: /* Pattern Ram 1 */
4230 case 48: case 50: /* TCP Segmentation 1 */
4231 case 56 ... 60: /* PCI space */
4232 case 80 ... 84: /* GMAC 1 */
4233 return 1;
4234
4235 default:
4236 return 0;
4237 }
4238}
4239
Stephen Hemminger793b8832005-09-14 16:06:14 -07004240/*
4241 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004242 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004243 */
4244static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4245 void *p)
4246{
4247 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004248 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004249 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004250
4251 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004252
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004253 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004254 /* skip poisonous diagnostic ram region in block 3 */
4255 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004256 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004257 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004258 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004259 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004260 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004261
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004262 p += 128;
4263 io += 128;
4264 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004265}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004266
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004267static int sky2_get_eeprom_len(struct net_device *dev)
4268{
4269 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004270 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004271 u16 reg2;
4272
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004273 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004274 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4275}
4276
Stephen Hemminger14132352008-08-27 20:46:26 -07004277static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004278{
Stephen Hemminger14132352008-08-27 20:46:26 -07004279 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004280
Stephen Hemminger14132352008-08-27 20:46:26 -07004281 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4282 /* Can take up to 10.6 ms for write */
4283 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004284 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004285 return -ETIMEDOUT;
4286 }
4287 mdelay(1);
4288 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004289
Stephen Hemminger14132352008-08-27 20:46:26 -07004290 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004291}
4292
Stephen Hemminger14132352008-08-27 20:46:26 -07004293static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4294 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004295{
Stephen Hemminger14132352008-08-27 20:46:26 -07004296 int rc = 0;
4297
4298 while (length > 0) {
4299 u32 val;
4300
4301 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4302 rc = sky2_vpd_wait(hw, cap, 0);
4303 if (rc)
4304 break;
4305
4306 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4307
4308 memcpy(data, &val, min(sizeof(val), length));
4309 offset += sizeof(u32);
4310 data += sizeof(u32);
4311 length -= sizeof(u32);
4312 }
4313
4314 return rc;
4315}
4316
4317static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4318 u16 offset, unsigned int length)
4319{
4320 unsigned int i;
4321 int rc = 0;
4322
4323 for (i = 0; i < length; i += sizeof(u32)) {
4324 u32 val = *(u32 *)(data + i);
4325
4326 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4327 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4328
4329 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4330 if (rc)
4331 break;
4332 }
4333 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004334}
4335
4336static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4337 u8 *data)
4338{
4339 struct sky2_port *sky2 = netdev_priv(dev);
4340 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004341
4342 if (!cap)
4343 return -EINVAL;
4344
4345 eeprom->magic = SKY2_EEPROM_MAGIC;
4346
Stephen Hemminger14132352008-08-27 20:46:26 -07004347 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004348}
4349
4350static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4351 u8 *data)
4352{
4353 struct sky2_port *sky2 = netdev_priv(dev);
4354 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004355
4356 if (!cap)
4357 return -EINVAL;
4358
4359 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4360 return -EINVAL;
4361
Stephen Hemminger14132352008-08-27 20:46:26 -07004362 /* Partial writes not supported */
4363 if ((eeprom->offset & 3) || (eeprom->len & 3))
4364 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004365
Stephen Hemminger14132352008-08-27 20:46:26 -07004366 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004367}
4368
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004369static netdev_features_t sky2_fix_features(struct net_device *dev,
4370 netdev_features_t features)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004371{
4372 const struct sky2_port *sky2 = netdev_priv(dev);
4373 const struct sky2_hw *hw = sky2->hw;
4374
4375 /* In order to do Jumbo packets on these chips, need to turn off the
4376 * transmit store/forward. Therefore checksum offload won't work.
4377 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004378 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4379 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Michał Mirosławf5d64032011-04-10 03:13:21 +00004380 features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004381 }
4382
4383 /* Some hardware requires receive checksum for RSS to work. */
4384 if ( (features & NETIF_F_RXHASH) &&
4385 !(features & NETIF_F_RXCSUM) &&
4386 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4387 netdev_info(dev, "receive hashing forces receive checksum\n");
4388 features |= NETIF_F_RXCSUM;
4389 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004390
4391 return features;
4392}
4393
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004394static int sky2_set_features(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004395{
4396 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004397 netdev_features_t changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004398
stephen hemminger5ff0fea2012-06-06 10:01:30 +00004399 if ((changed & NETIF_F_RXCSUM) &&
4400 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4401 sky2_write32(sky2->hw,
4402 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4403 (features & NETIF_F_RXCSUM)
4404 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004405 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004406
Michał Mirosławf5d64032011-04-10 03:13:21 +00004407 if (changed & NETIF_F_RXHASH)
4408 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004409
Patrick McHardyf6469682013-04-19 02:04:27 +00004410 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004411 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004412
4413 return 0;
4414}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004415
Jeff Garzik7282d492006-09-13 14:30:00 -04004416static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004417 .get_settings = sky2_get_settings,
4418 .set_settings = sky2_set_settings,
4419 .get_drvinfo = sky2_get_drvinfo,
4420 .get_wol = sky2_get_wol,
4421 .set_wol = sky2_set_wol,
4422 .get_msglevel = sky2_get_msglevel,
4423 .set_msglevel = sky2_set_msglevel,
4424 .nway_reset = sky2_nway_reset,
4425 .get_regs_len = sky2_get_regs_len,
4426 .get_regs = sky2_get_regs,
4427 .get_link = ethtool_op_get_link,
4428 .get_eeprom_len = sky2_get_eeprom_len,
4429 .get_eeprom = sky2_get_eeprom,
4430 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004431 .get_strings = sky2_get_strings,
4432 .get_coalesce = sky2_get_coalesce,
4433 .set_coalesce = sky2_set_coalesce,
4434 .get_ringparam = sky2_get_ringparam,
4435 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004436 .get_pauseparam = sky2_get_pauseparam,
4437 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004438 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004439 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004440 .get_ethtool_stats = sky2_get_ethtool_stats,
4441};
4442
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004443#ifdef CONFIG_SKY2_DEBUG
4444
4445static struct dentry *sky2_debug;
4446
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004447
4448/*
4449 * Read and parse the first part of Vital Product Data
4450 */
4451#define VPD_SIZE 128
4452#define VPD_MAGIC 0x82
4453
4454static const struct vpd_tag {
4455 char tag[2];
4456 char *label;
4457} vpd_tags[] = {
4458 { "PN", "Part Number" },
4459 { "EC", "Engineering Level" },
4460 { "MN", "Manufacturer" },
4461 { "SN", "Serial Number" },
4462 { "YA", "Asset Tag" },
4463 { "VL", "First Error Log Message" },
4464 { "VF", "Second Error Log Message" },
4465 { "VB", "Boot Agent ROM Configuration" },
4466 { "VE", "EFI UNDI Configuration" },
4467};
4468
4469static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4470{
4471 size_t vpd_size;
4472 loff_t offs;
4473 u8 len;
4474 unsigned char *buf;
4475 u16 reg2;
4476
4477 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4478 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4479
4480 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4481 buf = kmalloc(vpd_size, GFP_KERNEL);
4482 if (!buf) {
4483 seq_puts(seq, "no memory!\n");
4484 return;
4485 }
4486
4487 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4488 seq_puts(seq, "VPD read failed\n");
4489 goto out;
4490 }
4491
4492 if (buf[0] != VPD_MAGIC) {
4493 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4494 goto out;
4495 }
4496 len = buf[1];
4497 if (len == 0 || len > vpd_size - 4) {
4498 seq_printf(seq, "Invalid id length: %d\n", len);
4499 goto out;
4500 }
4501
4502 seq_printf(seq, "%.*s\n", len, buf + 3);
4503 offs = len + 3;
4504
4505 while (offs < vpd_size - 4) {
4506 int i;
4507
4508 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4509 break;
4510 len = buf[offs + 2];
4511 if (offs + len + 3 >= vpd_size)
4512 break;
4513
4514 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4515 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4516 seq_printf(seq, " %s: %.*s\n",
4517 vpd_tags[i].label, len, buf + offs + 3);
4518 break;
4519 }
4520 }
4521 offs += len + 3;
4522 }
4523out:
4524 kfree(buf);
4525}
4526
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004527static int sky2_debug_show(struct seq_file *seq, void *v)
4528{
4529 struct net_device *dev = seq->private;
4530 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004531 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004532 unsigned port = sky2->port;
4533 unsigned idx, last;
4534 int sop;
4535
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004536 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004537
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004538 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004539 sky2_read32(hw, B0_ISRC),
4540 sky2_read32(hw, B0_IMSK),
4541 sky2_read32(hw, B0_Y2_SP_ICR));
4542
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004543 if (!netif_running(dev)) {
4544 seq_printf(seq, "network not running\n");
4545 return 0;
4546 }
4547
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004548 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004549 last = sky2_read16(hw, STAT_PUT_IDX);
4550
stephen hemmingerefe91932010-04-22 13:42:56 +00004551 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004552 if (hw->st_idx == last)
4553 seq_puts(seq, "Status ring (empty)\n");
4554 else {
4555 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004556 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4557 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004558 const struct sky2_status_le *le = hw->st_le + idx;
4559 seq_printf(seq, "[%d] %#x %d %#x\n",
4560 idx, le->opcode, le->length, le->status);
4561 }
4562 seq_puts(seq, "\n");
4563 }
4564
4565 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4566 sky2->tx_cons, sky2->tx_prod,
4567 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4568 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4569
4570 /* Dump contents of tx ring */
4571 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004572 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4573 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004574 const struct sky2_tx_le *le = sky2->tx_le + idx;
4575 u32 a = le32_to_cpu(le->addr);
4576
4577 if (sop)
4578 seq_printf(seq, "%u:", idx);
4579 sop = 0;
4580
Mike McCormack060b9462010-07-29 03:34:52 +00004581 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004582 case OP_ADDR64:
4583 seq_printf(seq, " %#x:", a);
4584 break;
4585 case OP_LRGLEN:
4586 seq_printf(seq, " mtu=%d", a);
4587 break;
4588 case OP_VLAN:
4589 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4590 break;
4591 case OP_TCPLISW:
4592 seq_printf(seq, " csum=%#x", a);
4593 break;
4594 case OP_LARGESEND:
4595 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4596 break;
4597 case OP_PACKET:
4598 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4599 break;
4600 case OP_BUFFER:
4601 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4602 break;
4603 default:
4604 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4605 a, le16_to_cpu(le->length));
4606 }
4607
4608 if (le->ctrl & EOP) {
4609 seq_putc(seq, '\n');
4610 sop = 1;
4611 }
4612 }
4613
4614 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4615 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004616 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004617 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4618
David S. Millerd1d08d12008-01-07 20:53:33 -08004619 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004620 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004621 return 0;
4622}
4623
4624static int sky2_debug_open(struct inode *inode, struct file *file)
4625{
4626 return single_open(file, sky2_debug_show, inode->i_private);
4627}
4628
4629static const struct file_operations sky2_debug_fops = {
4630 .owner = THIS_MODULE,
4631 .open = sky2_debug_open,
4632 .read = seq_read,
4633 .llseek = seq_lseek,
4634 .release = single_release,
4635};
4636
4637/*
4638 * Use network device events to create/remove/rename
4639 * debugfs file entries
4640 */
4641static int sky2_device_event(struct notifier_block *unused,
4642 unsigned long event, void *ptr)
4643{
Jiri Pirko351638e2013-05-28 01:30:21 +00004644 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004645 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004646
stephen hemminger926d0972011-11-16 13:42:57 +00004647 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004648 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004649
Mike McCormack060b9462010-07-29 03:34:52 +00004650 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004651 case NETDEV_CHANGENAME:
4652 if (sky2->debugfs) {
4653 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4654 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004655 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004656 break;
4657
4658 case NETDEV_GOING_DOWN:
4659 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004660 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004661 debugfs_remove(sky2->debugfs);
4662 sky2->debugfs = NULL;
4663 }
4664 break;
4665
4666 case NETDEV_UP:
4667 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4668 sky2_debug, dev,
4669 &sky2_debug_fops);
4670 if (IS_ERR(sky2->debugfs))
4671 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004672 }
4673
4674 return NOTIFY_DONE;
4675}
4676
4677static struct notifier_block sky2_notifier = {
4678 .notifier_call = sky2_device_event,
4679};
4680
4681
4682static __init void sky2_debug_init(void)
4683{
4684 struct dentry *ent;
4685
4686 ent = debugfs_create_dir("sky2", NULL);
4687 if (!ent || IS_ERR(ent))
4688 return;
4689
4690 sky2_debug = ent;
4691 register_netdevice_notifier(&sky2_notifier);
4692}
4693
4694static __exit void sky2_debug_cleanup(void)
4695{
4696 if (sky2_debug) {
4697 unregister_netdevice_notifier(&sky2_notifier);
4698 debugfs_remove(sky2_debug);
4699 sky2_debug = NULL;
4700 }
4701}
4702
4703#else
4704#define sky2_debug_init()
4705#define sky2_debug_cleanup()
4706#endif
4707
Stephen Hemminger1436b302008-11-19 21:59:54 -08004708/* Two copies of network device operations to handle special case of
4709 not allowing netpoll on second port */
4710static const struct net_device_ops sky2_netdev_ops[2] = {
4711 {
stephen hemminger926d0972011-11-16 13:42:57 +00004712 .ndo_open = sky2_open,
4713 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004714 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004715 .ndo_do_ioctl = sky2_ioctl,
4716 .ndo_validate_addr = eth_validate_addr,
4717 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004718 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004719 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004720 .ndo_fix_features = sky2_fix_features,
4721 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004722 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004723 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004724#ifdef CONFIG_NET_POLL_CONTROLLER
4725 .ndo_poll_controller = sky2_netpoll,
4726#endif
4727 },
4728 {
stephen hemminger926d0972011-11-16 13:42:57 +00004729 .ndo_open = sky2_open,
4730 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004731 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004732 .ndo_do_ioctl = sky2_ioctl,
4733 .ndo_validate_addr = eth_validate_addr,
4734 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004735 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004736 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004737 .ndo_fix_features = sky2_fix_features,
4738 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004739 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004740 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004741 },
4742};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004743
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004744/* Initialize network device */
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004745static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4746 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004747{
4748 struct sky2_port *sky2;
4749 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004750 const void *iap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004751
Joe Perches41de8d42012-01-29 13:47:52 +00004752 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753 return NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004756 dev->irq = hw->pdev->irq;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00004757 dev->ethtool_ops = &sky2_ethtool_ops;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004758 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004759 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004760
4761 sky2 = netdev_priv(dev);
4762 sky2->netdev = dev;
4763 sky2->hw = hw;
4764 sky2->msg_enable = netif_msg_init(debug, default_msg);
4765
John Stultz827da442013-10-07 15:51:58 -07004766 u64_stats_init(&sky2->tx_stats.syncp);
4767 u64_stats_init(&sky2->rx_stats.syncp);
4768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004769 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004770 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4771 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004772 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004773
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004774 sky2->flow_mode = FC_BOTH;
4775
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004776 sky2->duplex = -1;
4777 sky2->speed = -1;
4778 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004779 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004780
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004781 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004782
Stephen Hemminger793b8832005-09-14 16:06:14 -07004783 sky2->tx_pending = TX_DEF_PENDING;
stephen hemminger738a8492011-11-17 14:37:23 +00004784 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004785 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004786
4787 hw->dev[port] = dev;
4788
4789 sky2->port = port;
4790
Michał Mirosławf5d64032011-04-10 03:13:21 +00004791 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004793 if (highmem)
4794 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004795
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004796 /* Enable receive hashing unless hardware is known broken */
4797 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004798 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004799
Michał Mirosławf5d64032011-04-10 03:13:21 +00004800 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
Patrick McHardyf6469682013-04-19 02:04:27 +00004801 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4802 NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławf5d64032011-04-10 03:13:21 +00004803 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4804 }
4805
4806 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004807
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004808 /* try to get mac address in the following order:
4809 * 1) from device tree data
4810 * 2) from internal registers set by bootloader
4811 */
4812 iap = of_get_mac_address(hw->pdev->dev.of_node);
4813 if (iap)
4814 memcpy(dev->dev_addr, iap, ETH_ALEN);
4815 else
4816 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4817 ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004819 return dev;
4820}
4821
Bill Pemberton853e3f42012-12-03 09:23:14 -05004822static void sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004823{
4824 const struct sky2_port *sky2 = netdev_priv(dev);
4825
Joe Perches6c35aba2010-02-15 08:34:21 +00004826 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004827}
4828
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004829/* Handle software interrupt used during MSI test */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004830static irqreturn_t sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004831{
4832 struct sky2_hw *hw = dev_id;
4833 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4834
4835 if (status == 0)
4836 return IRQ_NONE;
4837
4838 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004839 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004840 wake_up(&hw->msi_wait);
4841 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4842 }
4843 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4844
4845 return IRQ_HANDLED;
4846}
4847
4848/* Test interrupt path by forcing a a software IRQ */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004849static int sky2_test_msi(struct sky2_hw *hw)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004850{
4851 struct pci_dev *pdev = hw->pdev;
4852 int err;
4853
Mike McCormack060b9462010-07-29 03:34:52 +00004854 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004855
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004856 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004857 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004858 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004859 return err;
4860 }
4861
Lino Sanfilippoede71932012-03-30 07:36:16 +00004862 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4863
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004864 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004865 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004866
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004867 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004868
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004869 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004870 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004871 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4872 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004873
4874 err = -EOPNOTSUPP;
4875 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4876 }
4877
4878 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004879 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004880
4881 free_irq(pdev->irq, hw);
4882
4883 return err;
4884}
4885
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004886/* This driver supports yukon2 chipset only */
4887static const char *sky2_name(u8 chipid, char *buf, int sz)
4888{
4889 const char *name[] = {
4890 "XL", /* 0xb3 */
4891 "EC Ultra", /* 0xb4 */
4892 "Extreme", /* 0xb5 */
4893 "EC", /* 0xb6 */
4894 "FE", /* 0xb7 */
4895 "FE+", /* 0xb8 */
4896 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004897 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004898 "Unknown", /* 0xbb */
4899 "Optima", /* 0xbc */
Mirko Lindner0e767322012-07-03 23:38:41 +00004900 "OptimaEEE", /* 0xbd */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004901 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004902 };
4903
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004904 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004905 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4906 else
4907 snprintf(buf, sz, "(chip %#x)", chipid);
4908 return buf;
4909}
4910
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004911static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004912{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004913 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004914 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004915 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004916 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004917 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004918
Stephen Hemminger793b8832005-09-14 16:06:14 -07004919 err = pci_enable_device(pdev);
4920 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004921 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004922 goto err_out;
4923 }
4924
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004925 /* Get configuration information
4926 * Note: only regular PCI config access once to test for HW issues
4927 * other PCI access through shared memory for speed and to
4928 * avoid MMCONFIG problems.
4929 */
4930 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4931 if (err) {
4932 dev_err(&pdev->dev, "PCI read config failed\n");
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004933 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004934 }
4935
4936 if (~reg == 0) {
4937 dev_err(&pdev->dev, "PCI configuration read error\n");
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004938 err = -EIO;
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004939 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004940 }
4941
Stephen Hemminger793b8832005-09-14 16:06:14 -07004942 err = pci_request_regions(pdev, DRV_NAME);
4943 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004944 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004945 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004946 }
4947
4948 pci_set_master(pdev);
4949
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004950 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004951 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004952 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004953 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004954 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004955 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4956 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004957 goto err_out_free_regions;
4958 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004959 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004960 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004961 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004962 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004963 goto err_out_free_regions;
4964 }
4965 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004966
Stephen Hemminger38345072009-02-03 11:27:30 +00004967
4968#ifdef __BIG_ENDIAN
4969 /* The sk98lin vendor driver uses hardware byte swapping but
4970 * this driver uses software swapping.
4971 */
4972 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004973 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004974 if (err) {
4975 dev_err(&pdev->dev, "PCI write config failed\n");
4976 goto err_out_free_regions;
4977 }
4978#endif
4979
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004980 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004982 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004983
4984 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4985 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00004986 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004987 goto err_out_free_regions;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004988
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004989 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004990 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004991
4992 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4993 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004994 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004995 goto err_out_free_hw;
4996 }
4997
Stephen Hemmingere3173832007-02-06 10:45:39 -08004998 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004999 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07005000 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005001
stephen hemmingerefe91932010-04-22 13:42:56 +00005002 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07005003 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00005004 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5005 &hw->st_dma);
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005006 if (!hw->st_le) {
5007 err = -ENOMEM;
stephen hemmingerefe91932010-04-22 13:42:56 +00005008 goto err_out_reset;
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005009 }
stephen hemmingerefe91932010-04-22 13:42:56 +00005010
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005011 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5012 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005013
Stephen Hemmingere3173832007-02-06 10:45:39 -08005014 sky2_reset(hw);
5015
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005016 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005017 if (!dev) {
5018 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005019 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005020 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005021
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005022 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5023 err = sky2_test_msi(hw);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005024 if (err) {
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005025 pci_disable_msi(pdev);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005026 if (err != -EOPNOTSUPP)
5027 goto err_out_free_netdev;
5028 }
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005029 }
5030
Stanislaw Gruszka731073b2014-01-25 11:34:54 +01005031 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5032
Stephen Hemminger793b8832005-09-14 16:06:14 -07005033 err = register_netdev(dev);
5034 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005035 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005036 goto err_out_free_netdev;
5037 }
5038
Brandon Philips33cb7d32009-10-29 13:58:07 +00005039 netif_carrier_off(dev);
5040
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005041 sky2_show_addr(dev);
5042
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005043 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005044 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005045 if (!dev1) {
5046 err = -ENOMEM;
5047 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00005048 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005049
5050 err = register_netdev(dev1);
5051 if (err) {
5052 dev_err(&pdev->dev, "cannot register second net device\n");
5053 goto err_out_free_dev1;
5054 }
5055
5056 err = sky2_setup_irq(hw, hw->irq_name);
5057 if (err)
5058 goto err_out_unregister_dev1;
5059
5060 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005061 }
5062
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005063 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08005064 INIT_WORK(&hw->restart_work, sky2_restart);
5065
Stephen Hemminger793b8832005-09-14 16:06:14 -07005066 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01005067 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07005068
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005069 return 0;
5070
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005071err_out_unregister_dev1:
5072 unregister_netdev(dev1);
5073err_out_free_dev1:
5074 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005075err_out_unregister:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005076 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005077err_out_free_netdev:
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005078 if (hw->flags & SKY2_HW_USE_MSI)
5079 pci_disable_msi(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005080 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005081err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00005082 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5083 hw->st_le, hw->st_dma);
5084err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005085 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005086err_out_iounmap:
5087 iounmap(hw->regs);
5088err_out_free_hw:
5089 kfree(hw);
5090err_out_free_regions:
5091 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005092err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005093 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005094err_out:
5095 return err;
5096}
5097
Bill Pemberton853e3f42012-12-03 09:23:14 -05005098static void sky2_remove(struct pci_dev *pdev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005099{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005100 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005101 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005102
Stephen Hemminger793b8832005-09-14 16:06:14 -07005103 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005104 return;
5105
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005106 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005107 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005108
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005109 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005110 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005111
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005112 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005113 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005114
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005115 sky2_power_aux(hw);
5116
Stephen Hemminger793b8832005-09-14 16:06:14 -07005117 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005118 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005119
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005120 if (hw->ports > 1) {
5121 napi_disable(&hw->napi);
5122 free_irq(pdev->irq, hw);
5123 }
5124
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005125 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005126 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005127 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5128 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005129 pci_release_regions(pdev);
5130 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005131
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005132 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005133 free_netdev(hw->dev[i]);
5134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005135 iounmap(hw->regs);
5136 kfree(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005137}
5138
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005139static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005140{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005141 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005142 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005143 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005144
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005145 if (!hw)
5146 return 0;
5147
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005148 del_timer_sync(&hw->watchdog_timer);
5149 cancel_work_sync(&hw->restart_work);
5150
Stephen Hemminger19720732009-08-14 05:15:16 +00005151 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005152
5153 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005154 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005155 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005156 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005157
Stephen Hemmingere3173832007-02-06 10:45:39 -08005158 if (sky2->wol)
5159 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005160 }
5161
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005162 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005163 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005164
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005165 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005166}
5167
Michel Lespinasse94252762011-03-06 16:14:50 +00005168#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005169static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005170{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005171 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005172 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005173 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005174
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005175 if (!hw)
5176 return 0;
5177
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005178 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005179 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5180 if (err) {
5181 dev_err(&pdev->dev, "PCI write config failed\n");
5182 goto out;
5183 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005184
Mike McCormack3403aca2010-05-13 06:12:52 +00005185 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005186 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005187 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005188 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005189
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005190 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005191out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005192
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005193 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005194 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005195 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005196}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005197
5198static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5199#define SKY2_PM_OPS (&sky2_pm_ops)
5200
5201#else
5202
5203#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005204#endif
5205
Stephen Hemmingere3173832007-02-06 10:45:39 -08005206static void sky2_shutdown(struct pci_dev *pdev)
5207{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005208 sky2_suspend(&pdev->dev);
5209 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5210 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005211}
5212
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005213static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005214 .name = DRV_NAME,
5215 .id_table = sky2_id_table,
5216 .probe = sky2_probe,
Bill Pemberton853e3f42012-12-03 09:23:14 -05005217 .remove = sky2_remove,
Stephen Hemmingere3173832007-02-06 10:45:39 -08005218 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005219 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005220};
5221
5222static int __init sky2_init_module(void)
5223{
Joe Perchesada1db52010-02-17 15:01:59 +00005224 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005225
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005226 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005227 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005228}
5229
5230static void __exit sky2_cleanup_module(void)
5231{
5232 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005233 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005234}
5235
5236module_init(sky2_init_module);
5237module_exit(sky2_cleanup_module);
5238
5239MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005240MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005241MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005242MODULE_VERSION(DRV_VERSION);