blob: 3225f8fbd8c99ba7af39b5aa066f65488707a141 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04002 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040036#include <asm/sizes.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040037#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040038
Rob Clarkc8afe682013-06-26 12:44:06 -040039#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050040#include <drm/drm_atomic.h>
41#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050043#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040044#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040045#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040047
48struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040049struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050050struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053051struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040052struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040053struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040054struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040055struct msm_fence_context;
Rob Clark667ce332016-09-28 19:58:32 -040056struct msm_gem_address_space;
57struct msm_gem_vma;
Rob Clarkc8afe682013-06-26 12:44:06 -040058
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -040059#define MAX_CRTCS 8
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040060#define MAX_PLANES 20
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -040061#define MAX_ENCODERS 8
62#define MAX_BRIDGES 8
63#define MAX_CONNECTORS 8
64
Sean Paul96fc56a2018-08-29 13:49:47 -040065#define FRAC_16_16(mult, div) (((mult) << 16) / (div))
66
Rob Clark7198e6b2013-07-19 12:59:32 -040067struct msm_file_private {
Jordan Crousef7de1542017-10-20 11:06:55 -060068 rwlock_t queuelock;
69 struct list_head submitqueues;
70 int queueid;
Rob Clark7198e6b2013-07-19 12:59:32 -040071};
Rob Clarkc8afe682013-06-26 12:44:06 -040072
jilai wang12987782015-06-25 17:37:42 -040073enum msm_mdp_plane_property {
74 PLANE_PROP_ZPOS,
75 PLANE_PROP_ALPHA,
76 PLANE_PROP_PREMULTIPLIED,
77 PLANE_PROP_MAX_NUM
78};
79
Hai Li78b1d472015-07-27 13:49:45 -040080struct msm_vblank_ctrl {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040081 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -040082 struct list_head event_list;
83 spinlock_t lock;
84};
85
Jordan Crouseb1fc2832017-10-20 11:07:01 -060086#define MSM_GPU_MAX_RINGS 4
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040087#define MAX_H_TILES_PER_DISPLAY 2
88
89/**
90 * enum msm_display_caps - features/capabilities supported by displays
91 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
92 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
93 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
94 * @MSM_DISPLAY_CAP_EDID: EDID supported
95 */
96enum msm_display_caps {
97 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
98 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
99 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
100 MSM_DISPLAY_CAP_EDID = BIT(3),
101};
102
103/**
104 * enum msm_event_wait - type of HW events to wait for
105 * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
106 * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
107 * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
108 */
109enum msm_event_wait {
110 MSM_ENC_COMMIT_DONE = 0,
111 MSM_ENC_TX_COMPLETE,
112 MSM_ENC_VBLANK,
113};
114
115/**
116 * struct msm_display_topology - defines a display topology pipeline
117 * @num_lm: number of layer mixers used
118 * @num_enc: number of compression encoder blocks used
119 * @num_intf: number of interfaces the panel is mounted on
120 */
121struct msm_display_topology {
122 u32 num_lm;
123 u32 num_enc;
124 u32 num_intf;
125};
126
127/**
128 * struct msm_display_info - defines display properties
129 * @intf_type: DRM_MODE_CONNECTOR_ display type
130 * @capabilities: Bitmask of display flags
131 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
132 * @h_tile_instance: Controller instance used per tile. Number of elements is
133 * based on num_of_h_tiles
134 * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
135 * used instead of panel TE in cmd mode panels
136 */
137struct msm_display_info {
138 int intf_type;
139 uint32_t capabilities;
140 uint32_t num_of_h_tiles;
141 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
142 bool is_te_using_watchdog_timer;
143};
144
145/* Commit/Event thread specific structure */
146struct msm_drm_thread {
147 struct drm_device *dev;
148 struct task_struct *thread;
149 unsigned int crtc_id;
150 struct kthread_worker worker;
151};
Jordan Crousef97deca2017-10-20 11:06:57 -0600152
Rob Clarkc8afe682013-06-26 12:44:06 -0400153struct msm_drm_private {
154
Rob Clark68209392016-05-17 16:19:32 -0400155 struct drm_device *dev;
156
Rob Clarkc8afe682013-06-26 12:44:06 -0400157 struct msm_kms *kms;
158
Rob Clark060530f2014-03-03 14:19:12 -0500159 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500160 struct platform_device *gpu_pdev;
161
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400162 /* top level MDSS wrapper device (for MDP5/DPU only) */
Archit Taneja990a4002016-05-07 23:11:25 +0530163 struct msm_mdss *mdss;
164
Rob Clark067fef32014-11-04 13:33:14 -0500165 /* possibly this should be in the kms component, but it is
166 * shared by both mdp4 and mdp5..
167 */
168 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500169
Hai Liab5b0102015-01-07 18:47:44 -0500170 /* eDP is for mdp5 only, but kms has not been created
171 * when edp_bind() and edp_init() are called. Here is the only
172 * place to keep the edp instance.
173 */
174 struct msm_edp *edp;
175
Hai Lia6895542015-03-31 14:36:33 -0400176 /* DSI is shared by mdp4 and mdp5 */
177 struct msm_dsi *dsi[2];
178
Rob Clark7198e6b2013-07-19 12:59:32 -0400179 /* when we have more than one 'msm_gpu' these need to be an array: */
180 struct msm_gpu *gpu;
181 struct msm_file_private *lastctx;
182
Rob Clarkc8afe682013-06-26 12:44:06 -0400183 struct drm_fb_helper *fbdev;
184
Rob Clark2165e2b2017-09-15 09:04:52 -0400185 struct msm_rd_state *rd; /* debugfs to dump all submits */
186 struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
Rob Clark70c70f02014-05-30 14:49:43 -0400187 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400188
Rob Clarkc8afe682013-06-26 12:44:06 -0400189 /* list of GEM objects: */
190 struct list_head inactive_list;
191
192 struct workqueue_struct *wq;
193
Rob Clarka8623912013-10-08 12:57:48 -0400194 unsigned int num_planes;
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -0400195 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400196
Rob Clarkc8afe682013-06-26 12:44:06 -0400197 unsigned int num_crtcs;
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -0400198 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400199
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400200 struct msm_drm_thread disp_thread[MAX_CRTCS];
201 struct msm_drm_thread event_thread[MAX_CRTCS];
202
Rob Clarkc8afe682013-06-26 12:44:06 -0400203 unsigned int num_encoders;
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -0400204 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400205
Rob Clarka3376e32013-08-30 13:02:15 -0400206 unsigned int num_bridges;
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -0400207 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400208
Rob Clarkc8afe682013-06-26 12:44:06 -0400209 unsigned int num_connectors;
Jeykumar Sankaran7305a0c2018-06-27 14:55:25 -0400210 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500211
jilai wang12987782015-06-25 17:37:42 -0400212 /* Properties */
213 struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
214
Rob Clark871d8122013-11-16 12:56:06 -0500215 /* VRAM carveout, used when no IOMMU: */
216 struct {
217 unsigned long size;
218 dma_addr_t paddr;
219 /* NOTE: mm managed at the page level, size is in # of pages
220 * and position mm_node->start is in # of pages:
221 */
222 struct drm_mm mm;
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600223 spinlock_t lock; /* Protects drm_mm node allocation/removal */
Rob Clark871d8122013-11-16 12:56:06 -0500224 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400225
Rob Clarke1e9db22016-05-27 11:16:28 -0400226 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400227 struct shrinker shrinker;
228
Hai Li78b1d472015-07-27 13:49:45 -0400229 struct msm_vblank_ctrl vblank_ctrl;
Daniel Mackec446d02018-05-28 21:53:38 +0200230 struct drm_atomic_state *pm_state;
Rob Clarkc8afe682013-06-26 12:44:06 -0400231};
232
233struct msm_format {
234 uint32_t pixel_format;
235};
236
Sean Pauldb8f4d52018-04-03 10:42:23 -0400237int msm_atomic_prepare_fb(struct drm_plane *plane,
238 struct drm_plane_state *new_state);
Sean Pauld14659f2018-02-28 14:19:05 -0500239void msm_atomic_commit_tail(struct drm_atomic_state *state);
Rob Clark870d7382016-11-04 13:51:42 -0400240struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
241void msm_atomic_state_clear(struct drm_atomic_state *state);
242void msm_atomic_state_free(struct drm_atomic_state *state);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500243
Rob Clark667ce332016-09-28 19:58:32 -0400244void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
245 struct msm_gem_vma *vma, struct sg_table *sgt);
246int msm_gem_map_vma(struct msm_gem_address_space *aspace,
247 struct msm_gem_vma *vma, struct sg_table *sgt, int npages);
248
Jordan Crouseee546cd2017-03-07 10:02:52 -0700249void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
250
Rob Clark667ce332016-09-28 19:58:32 -0400251struct msm_gem_address_space *
252msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
253 const char *name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400254
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400255int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
256void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
257
Rob Clark40e68152016-05-03 09:50:26 -0400258void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400259int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
260 struct drm_file *file);
261
Rob Clark68209392016-05-17 16:19:32 -0400262void msm_gem_shrinker_init(struct drm_device *dev);
263void msm_gem_shrinker_cleanup(struct drm_device *dev);
264
Daniel Thompson77a147e2014-11-12 11:38:14 +0000265int msm_gem_mmap_obj(struct drm_gem_object *obj,
266 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400267int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
Souptick Joardera5f74ec2018-05-21 22:59:48 +0530268vm_fault_t msm_gem_fault(struct vm_fault *vmf);
Rob Clarkc8afe682013-06-26 12:44:06 -0400269uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
Rob Clark8bdcd942017-06-13 11:07:08 -0400270int msm_gem_get_iova(struct drm_gem_object *obj,
271 struct msm_gem_address_space *aspace, uint64_t *iova);
272uint64_t msm_gem_iova(struct drm_gem_object *obj,
273 struct msm_gem_address_space *aspace);
Rob Clark05b84912013-09-28 11:28:35 -0400274struct page **msm_gem_get_pages(struct drm_gem_object *obj);
275void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clark8bdcd942017-06-13 11:07:08 -0400276void msm_gem_put_iova(struct drm_gem_object *obj,
277 struct msm_gem_address_space *aspace);
Rob Clarkc8afe682013-06-26 12:44:06 -0400278int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
279 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400280int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
281 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400282struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
283void *msm_gem_prime_vmap(struct drm_gem_object *obj);
284void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000285int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Eric Anholt43523eb2017-04-12 12:11:58 -0700286struct reservation_object *msm_gem_prime_res_obj(struct drm_gem_object *obj);
Rob Clark05b84912013-09-28 11:28:35 -0400287struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100288 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400289int msm_gem_prime_pin(struct drm_gem_object *obj);
290void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400291void *msm_gem_get_vaddr(struct drm_gem_object *obj);
Rob Clarkfad33f42017-09-15 08:38:20 -0400292void *msm_gem_get_vaddr_active(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400293void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400294int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clarkb6295f92016-03-15 18:26:28 -0400295int msm_gem_sync_object(struct drm_gem_object *obj,
296 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400297void msm_gem_move_to_active(struct drm_gem_object *obj,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100298 struct msm_gpu *gpu, bool exclusive, struct dma_fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400299void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400300int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400301int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400302void msm_gem_free_object(struct drm_gem_object *obj);
303int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
304 uint32_t size, uint32_t flags, uint32_t *handle);
305struct drm_gem_object *msm_gem_new(struct drm_device *dev,
306 uint32_t size, uint32_t flags);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600307struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev,
308 uint32_t size, uint32_t flags);
Jordan Crouse82232862017-07-27 10:42:40 -0600309void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size,
310 uint32_t flags, struct msm_gem_address_space *aspace,
311 struct drm_gem_object **bo, uint64_t *iova);
312void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size,
313 uint32_t flags, struct msm_gem_address_space *aspace,
314 struct drm_gem_object **bo, uint64_t *iova);
Jordan Crouse1e29dff2018-11-07 15:35:46 -0700315void msm_gem_kernel_put(struct drm_gem_object *bo,
316 struct msm_gem_address_space *aspace, bool locked);
Rob Clark05b84912013-09-28 11:28:35 -0400317struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400318 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400319
Rob Clark8bdcd942017-06-13 11:07:08 -0400320int msm_framebuffer_prepare(struct drm_framebuffer *fb,
321 struct msm_gem_address_space *aspace);
322void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
323 struct msm_gem_address_space *aspace);
324uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
325 struct msm_gem_address_space *aspace, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400326struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
327const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
Rob Clarkc8afe682013-06-26 12:44:06 -0400328struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200329 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clark466e5602017-07-11 10:40:13 -0400330struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
331 int w, int h, int p, uint32_t format);
Rob Clarkc8afe682013-06-26 12:44:06 -0400332
333struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530334void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400335
Rob Clarkdada25b2013-12-01 12:12:54 -0500336struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100337int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500338 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100339void __init msm_hdmi_register(void);
340void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400341
Hai Li00453982014-12-12 14:41:17 -0500342struct msm_edp;
343void __init msm_edp_register(void);
344void __exit msm_edp_unregister(void);
345int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
346 struct drm_encoder *encoder);
347
Hai Lia6895542015-03-31 14:36:33 -0400348struct msm_dsi;
Hai Lia6895542015-03-31 14:36:33 -0400349#ifdef CONFIG_DRM_MSM_DSI
350void __init msm_dsi_register(void);
351void __exit msm_dsi_unregister(void);
352int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
Archit Taneja97e001192017-01-16 09:42:03 +0530353 struct drm_encoder *encoder);
Hai Lia6895542015-03-31 14:36:33 -0400354#else
355static inline void __init msm_dsi_register(void)
356{
357}
358static inline void __exit msm_dsi_unregister(void)
359{
360}
361static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
Archit Taneja97e001192017-01-16 09:42:03 +0530362 struct drm_device *dev,
363 struct drm_encoder *encoder)
Hai Lia6895542015-03-31 14:36:33 -0400364{
365 return -EINVAL;
366}
367#endif
368
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530369void __init msm_mdp_register(void);
370void __exit msm_mdp_unregister(void);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400371void __init msm_dpu_register(void);
372void __exit msm_dpu_unregister(void);
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530373
Rob Clarkc8afe682013-06-26 12:44:06 -0400374#ifdef CONFIG_DEBUG_FS
375void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
376void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
377void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400378int msm_debugfs_late_init(struct drm_device *dev);
379int msm_rd_debugfs_init(struct drm_minor *minor);
Noralf Trønnes85eac472017-03-07 21:49:22 +0100380void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
Rob Clark998b9a52017-09-15 10:46:45 -0400381void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
382 const char *fmt, ...);
Rob Clark70c70f02014-05-30 14:49:43 -0400383int msm_perf_debugfs_init(struct drm_minor *minor);
Noralf Trønnes85eac472017-03-07 21:49:22 +0100384void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
Rob Clarka7d3c952014-05-30 14:47:38 -0400385#else
386static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
Arnd Bergmanne6756d72017-11-02 12:21:32 +0100387static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
388 const char *fmt, ...) {}
Arnd Bergmann3a270e42017-03-20 10:39:25 +0100389static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
390static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400391#endif
392
Rob Clark720c3bb2017-01-30 11:30:58 -0500393struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
Jordan Crouse8e54eea2018-08-06 11:33:21 -0600394int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk);
395
396struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
397 const char *name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400398void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
399 const char *dbgname);
400void msm_writel(u32 data, void __iomem *addr);
401u32 msm_readl(const void __iomem *addr);
402
Jordan Crousef7de1542017-10-20 11:06:55 -0600403struct msm_gpu_submitqueue;
Jordan Crousef97deca2017-10-20 11:06:57 -0600404int msm_submitqueue_init(struct drm_device *drm, struct msm_file_private *ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600405struct msm_gpu_submitqueue *msm_submitqueue_get(struct msm_file_private *ctx,
406 u32 id);
Jordan Crousef97deca2017-10-20 11:06:57 -0600407int msm_submitqueue_create(struct drm_device *drm, struct msm_file_private *ctx,
408 u32 prio, u32 flags, u32 *id);
Jordan Crousef7de1542017-10-20 11:06:55 -0600409int msm_submitqueue_remove(struct msm_file_private *ctx, u32 id);
410void msm_submitqueue_close(struct msm_file_private *ctx);
411
412void msm_submitqueue_destroy(struct kref *kref);
413
414
Rob Clark7ed216e2016-11-01 17:42:33 -0400415#define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
416#define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
Rob Clarkc8afe682013-06-26 12:44:06 -0400417
418static inline int align_pitch(int width, int bpp)
419{
420 int bytespp = (bpp + 7) / 8;
421 /* adreno needs pitch aligned to 32 pixels: */
422 return bytespp * ALIGN(width, 32);
423}
424
425/* for the generated headers: */
426#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400427#define fui(x) ({BUG(); 0;})
428#define util_float_to_half(x) ({BUG(); 0;})
429
Rob Clarkc8afe682013-06-26 12:44:06 -0400430
431#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
432
433/* for conditionally setting boolean flag(s): */
434#define COND(bool, val) ((bool) ? (val) : 0)
435
Rob Clark340ff412016-03-16 14:57:22 -0400436static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
437{
438 ktime_t now = ktime_get();
439 unsigned long remaining_jiffies;
440
441 if (ktime_compare(*timeout, now) < 0) {
442 remaining_jiffies = 0;
443 } else {
444 ktime_t rem = ktime_sub(*timeout, now);
445 struct timespec ts = ktime_to_timespec(rem);
446 remaining_jiffies = timespec_to_jiffies(&ts);
447 }
448
449 return remaining_jiffies;
450}
Rob Clarkc8afe682013-06-26 12:44:06 -0400451
452#endif /* __MSM_DRV_H__ */