Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1 | /* |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 2 | * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved. |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 3 | * Copyright (C) 2013 Red Hat |
| 4 | * Author: Rob Clark <robdclark@gmail.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published by |
| 8 | * the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License along with |
| 16 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | |
| 19 | #ifndef __MSM_DRV_H__ |
| 20 | #define __MSM_DRV_H__ |
| 21 | |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/clk.h> |
| 24 | #include <linux/cpufreq.h> |
| 25 | #include <linux/module.h> |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 26 | #include <linux/component.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 27 | #include <linux/platform_device.h> |
| 28 | #include <linux/pm.h> |
| 29 | #include <linux/pm_runtime.h> |
| 30 | #include <linux/slab.h> |
| 31 | #include <linux/list.h> |
| 32 | #include <linux/iommu.h> |
| 33 | #include <linux/types.h> |
Archit Taneja | 3d6df06 | 2015-06-09 14:17:22 +0530 | [diff] [blame] | 34 | #include <linux/of_graph.h> |
Archit Taneja | e9fbdaf | 2015-11-18 12:15:14 +0530 | [diff] [blame] | 35 | #include <linux/of_device.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 36 | #include <asm/sizes.h> |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 37 | #include <linux/kthread.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 38 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 39 | #include <drm/drmP.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 40 | #include <drm/drm_atomic.h> |
| 41 | #include <drm/drm_atomic_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 42 | #include <drm/drm_crtc_helper.h> |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 43 | #include <drm/drm_plane_helper.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 44 | #include <drm/drm_fb_helper.h> |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 45 | #include <drm/msm_drm.h> |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 46 | #include <drm/drm_gem.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 47 | |
| 48 | struct msm_kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 49 | struct msm_gpu; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 50 | struct msm_mmu; |
Archit Taneja | 990a400 | 2016-05-07 23:11:25 +0530 | [diff] [blame] | 51 | struct msm_mdss; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 52 | struct msm_rd_state; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 53 | struct msm_perf_state; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 54 | struct msm_gem_submit; |
Rob Clark | ca762a8 | 2016-03-15 17:22:13 -0400 | [diff] [blame] | 55 | struct msm_fence_context; |
Rob Clark | 667ce33 | 2016-09-28 19:58:32 -0400 | [diff] [blame] | 56 | struct msm_gem_address_space; |
| 57 | struct msm_gem_vma; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 58 | |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 59 | #define MAX_CRTCS 8 |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 60 | #define MAX_PLANES 20 |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 61 | #define MAX_ENCODERS 8 |
| 62 | #define MAX_BRIDGES 8 |
| 63 | #define MAX_CONNECTORS 8 |
| 64 | |
Sean Paul | 96fc56a | 2018-08-29 13:49:47 -0400 | [diff] [blame] | 65 | #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) |
| 66 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 67 | struct msm_file_private { |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 68 | rwlock_t queuelock; |
| 69 | struct list_head submitqueues; |
| 70 | int queueid; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 71 | }; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 72 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 73 | enum msm_mdp_plane_property { |
| 74 | PLANE_PROP_ZPOS, |
| 75 | PLANE_PROP_ALPHA, |
| 76 | PLANE_PROP_PREMULTIPLIED, |
| 77 | PLANE_PROP_MAX_NUM |
| 78 | }; |
| 79 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 80 | struct msm_vblank_ctrl { |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 81 | struct kthread_work work; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 82 | struct list_head event_list; |
| 83 | spinlock_t lock; |
| 84 | }; |
| 85 | |
Jordan Crouse | b1fc283 | 2017-10-20 11:07:01 -0600 | [diff] [blame] | 86 | #define MSM_GPU_MAX_RINGS 4 |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 87 | #define MAX_H_TILES_PER_DISPLAY 2 |
| 88 | |
| 89 | /** |
| 90 | * enum msm_display_caps - features/capabilities supported by displays |
| 91 | * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported |
| 92 | * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported |
| 93 | * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported |
| 94 | * @MSM_DISPLAY_CAP_EDID: EDID supported |
| 95 | */ |
| 96 | enum msm_display_caps { |
| 97 | MSM_DISPLAY_CAP_VID_MODE = BIT(0), |
| 98 | MSM_DISPLAY_CAP_CMD_MODE = BIT(1), |
| 99 | MSM_DISPLAY_CAP_HOT_PLUG = BIT(2), |
| 100 | MSM_DISPLAY_CAP_EDID = BIT(3), |
| 101 | }; |
| 102 | |
| 103 | /** |
| 104 | * enum msm_event_wait - type of HW events to wait for |
| 105 | * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW |
| 106 | * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel |
| 107 | * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters) |
| 108 | */ |
| 109 | enum msm_event_wait { |
| 110 | MSM_ENC_COMMIT_DONE = 0, |
| 111 | MSM_ENC_TX_COMPLETE, |
| 112 | MSM_ENC_VBLANK, |
| 113 | }; |
| 114 | |
| 115 | /** |
| 116 | * struct msm_display_topology - defines a display topology pipeline |
| 117 | * @num_lm: number of layer mixers used |
| 118 | * @num_enc: number of compression encoder blocks used |
| 119 | * @num_intf: number of interfaces the panel is mounted on |
| 120 | */ |
| 121 | struct msm_display_topology { |
| 122 | u32 num_lm; |
| 123 | u32 num_enc; |
| 124 | u32 num_intf; |
| 125 | }; |
| 126 | |
| 127 | /** |
| 128 | * struct msm_display_info - defines display properties |
| 129 | * @intf_type: DRM_MODE_CONNECTOR_ display type |
| 130 | * @capabilities: Bitmask of display flags |
| 131 | * @num_of_h_tiles: Number of horizontal tiles in case of split interface |
| 132 | * @h_tile_instance: Controller instance used per tile. Number of elements is |
| 133 | * based on num_of_h_tiles |
| 134 | * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is |
| 135 | * used instead of panel TE in cmd mode panels |
| 136 | */ |
| 137 | struct msm_display_info { |
| 138 | int intf_type; |
| 139 | uint32_t capabilities; |
| 140 | uint32_t num_of_h_tiles; |
| 141 | uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY]; |
| 142 | bool is_te_using_watchdog_timer; |
| 143 | }; |
| 144 | |
| 145 | /* Commit/Event thread specific structure */ |
| 146 | struct msm_drm_thread { |
| 147 | struct drm_device *dev; |
| 148 | struct task_struct *thread; |
| 149 | unsigned int crtc_id; |
| 150 | struct kthread_worker worker; |
| 151 | }; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 152 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 153 | struct msm_drm_private { |
| 154 | |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 155 | struct drm_device *dev; |
| 156 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 157 | struct msm_kms *kms; |
| 158 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 159 | /* subordinate devices, if present: */ |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 160 | struct platform_device *gpu_pdev; |
| 161 | |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 162 | /* top level MDSS wrapper device (for MDP5/DPU only) */ |
Archit Taneja | 990a400 | 2016-05-07 23:11:25 +0530 | [diff] [blame] | 163 | struct msm_mdss *mdss; |
| 164 | |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 165 | /* possibly this should be in the kms component, but it is |
| 166 | * shared by both mdp4 and mdp5.. |
| 167 | */ |
| 168 | struct hdmi *hdmi; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 169 | |
Hai Li | ab5b010 | 2015-01-07 18:47:44 -0500 | [diff] [blame] | 170 | /* eDP is for mdp5 only, but kms has not been created |
| 171 | * when edp_bind() and edp_init() are called. Here is the only |
| 172 | * place to keep the edp instance. |
| 173 | */ |
| 174 | struct msm_edp *edp; |
| 175 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 176 | /* DSI is shared by mdp4 and mdp5 */ |
| 177 | struct msm_dsi *dsi[2]; |
| 178 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 179 | /* when we have more than one 'msm_gpu' these need to be an array: */ |
| 180 | struct msm_gpu *gpu; |
| 181 | struct msm_file_private *lastctx; |
| 182 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 183 | struct drm_fb_helper *fbdev; |
| 184 | |
Rob Clark | 2165e2b | 2017-09-15 09:04:52 -0400 | [diff] [blame] | 185 | struct msm_rd_state *rd; /* debugfs to dump all submits */ |
| 186 | struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */ |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 187 | struct msm_perf_state *perf; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 188 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 189 | /* list of GEM objects: */ |
| 190 | struct list_head inactive_list; |
| 191 | |
| 192 | struct workqueue_struct *wq; |
| 193 | |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 194 | unsigned int num_planes; |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 195 | struct drm_plane *planes[MAX_PLANES]; |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 196 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 197 | unsigned int num_crtcs; |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 198 | struct drm_crtc *crtcs[MAX_CRTCS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 199 | |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 200 | struct msm_drm_thread disp_thread[MAX_CRTCS]; |
| 201 | struct msm_drm_thread event_thread[MAX_CRTCS]; |
| 202 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 203 | unsigned int num_encoders; |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 204 | struct drm_encoder *encoders[MAX_ENCODERS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 205 | |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 206 | unsigned int num_bridges; |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 207 | struct drm_bridge *bridges[MAX_BRIDGES]; |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 208 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 209 | unsigned int num_connectors; |
Jeykumar Sankaran | 7305a0c | 2018-06-27 14:55:25 -0400 | [diff] [blame] | 210 | struct drm_connector *connectors[MAX_CONNECTORS]; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 211 | |
jilai wang | 1298778 | 2015-06-25 17:37:42 -0400 | [diff] [blame] | 212 | /* Properties */ |
| 213 | struct drm_property *plane_property[PLANE_PROP_MAX_NUM]; |
| 214 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 215 | /* VRAM carveout, used when no IOMMU: */ |
| 216 | struct { |
| 217 | unsigned long size; |
| 218 | dma_addr_t paddr; |
| 219 | /* NOTE: mm managed at the page level, size is in # of pages |
| 220 | * and position mm_node->start is in # of pages: |
| 221 | */ |
| 222 | struct drm_mm mm; |
Sushmita Susheelendra | 0e08270 | 2017-06-13 16:52:54 -0600 | [diff] [blame] | 223 | spinlock_t lock; /* Protects drm_mm node allocation/removal */ |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 224 | } vram; |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 225 | |
Rob Clark | e1e9db2 | 2016-05-27 11:16:28 -0400 | [diff] [blame] | 226 | struct notifier_block vmap_notifier; |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 227 | struct shrinker shrinker; |
| 228 | |
Hai Li | 78b1d47 | 2015-07-27 13:49:45 -0400 | [diff] [blame] | 229 | struct msm_vblank_ctrl vblank_ctrl; |
Daniel Mack | ec446d0 | 2018-05-28 21:53:38 +0200 | [diff] [blame] | 230 | struct drm_atomic_state *pm_state; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 231 | }; |
| 232 | |
| 233 | struct msm_format { |
| 234 | uint32_t pixel_format; |
| 235 | }; |
| 236 | |
Sean Paul | db8f4d5 | 2018-04-03 10:42:23 -0400 | [diff] [blame] | 237 | int msm_atomic_prepare_fb(struct drm_plane *plane, |
| 238 | struct drm_plane_state *new_state); |
Sean Paul | d14659f | 2018-02-28 14:19:05 -0500 | [diff] [blame] | 239 | void msm_atomic_commit_tail(struct drm_atomic_state *state); |
Rob Clark | 870d738 | 2016-11-04 13:51:42 -0400 | [diff] [blame] | 240 | struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev); |
| 241 | void msm_atomic_state_clear(struct drm_atomic_state *state); |
| 242 | void msm_atomic_state_free(struct drm_atomic_state *state); |
Rob Clark | cf3a7e4 | 2014-11-08 13:21:06 -0500 | [diff] [blame] | 243 | |
Rob Clark | 667ce33 | 2016-09-28 19:58:32 -0400 | [diff] [blame] | 244 | void msm_gem_unmap_vma(struct msm_gem_address_space *aspace, |
| 245 | struct msm_gem_vma *vma, struct sg_table *sgt); |
| 246 | int msm_gem_map_vma(struct msm_gem_address_space *aspace, |
| 247 | struct msm_gem_vma *vma, struct sg_table *sgt, int npages); |
| 248 | |
Jordan Crouse | ee546cd | 2017-03-07 10:02:52 -0700 | [diff] [blame] | 249 | void msm_gem_address_space_put(struct msm_gem_address_space *aspace); |
| 250 | |
Rob Clark | 667ce33 | 2016-09-28 19:58:32 -0400 | [diff] [blame] | 251 | struct msm_gem_address_space * |
| 252 | msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain, |
| 253 | const char *name); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 254 | |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 255 | int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
| 256 | void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
| 257 | |
Rob Clark | 40e6815 | 2016-05-03 09:50:26 -0400 | [diff] [blame] | 258 | void msm_gem_submit_free(struct msm_gem_submit *submit); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 259 | int msm_ioctl_gem_submit(struct drm_device *dev, void *data, |
| 260 | struct drm_file *file); |
| 261 | |
Rob Clark | 6820939 | 2016-05-17 16:19:32 -0400 | [diff] [blame] | 262 | void msm_gem_shrinker_init(struct drm_device *dev); |
| 263 | void msm_gem_shrinker_cleanup(struct drm_device *dev); |
| 264 | |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 265 | int msm_gem_mmap_obj(struct drm_gem_object *obj, |
| 266 | struct vm_area_struct *vma); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 267 | int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma); |
Souptick Joarder | a5f74ec | 2018-05-21 22:59:48 +0530 | [diff] [blame] | 268 | vm_fault_t msm_gem_fault(struct vm_fault *vmf); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 269 | uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj); |
Rob Clark | 8bdcd94 | 2017-06-13 11:07:08 -0400 | [diff] [blame] | 270 | int msm_gem_get_iova(struct drm_gem_object *obj, |
| 271 | struct msm_gem_address_space *aspace, uint64_t *iova); |
| 272 | uint64_t msm_gem_iova(struct drm_gem_object *obj, |
| 273 | struct msm_gem_address_space *aspace); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 274 | struct page **msm_gem_get_pages(struct drm_gem_object *obj); |
| 275 | void msm_gem_put_pages(struct drm_gem_object *obj); |
Rob Clark | 8bdcd94 | 2017-06-13 11:07:08 -0400 | [diff] [blame] | 276 | void msm_gem_put_iova(struct drm_gem_object *obj, |
| 277 | struct msm_gem_address_space *aspace); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 278 | int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev, |
| 279 | struct drm_mode_create_dumb *args); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 280 | int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev, |
| 281 | uint32_t handle, uint64_t *offset); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 282 | struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj); |
| 283 | void *msm_gem_prime_vmap(struct drm_gem_object *obj); |
| 284 | void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 285 | int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); |
Eric Anholt | 43523eb | 2017-04-12 12:11:58 -0700 | [diff] [blame] | 286 | struct reservation_object *msm_gem_prime_res_obj(struct drm_gem_object *obj); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 287 | struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev, |
Maarten Lankhorst | b5e9c1a | 2014-01-09 11:03:14 +0100 | [diff] [blame] | 288 | struct dma_buf_attachment *attach, struct sg_table *sg); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 289 | int msm_gem_prime_pin(struct drm_gem_object *obj); |
| 290 | void msm_gem_prime_unpin(struct drm_gem_object *obj); |
Rob Clark | 18f2304 | 2016-05-26 16:24:35 -0400 | [diff] [blame] | 291 | void *msm_gem_get_vaddr(struct drm_gem_object *obj); |
Rob Clark | fad33f4 | 2017-09-15 08:38:20 -0400 | [diff] [blame] | 292 | void *msm_gem_get_vaddr_active(struct drm_gem_object *obj); |
Rob Clark | 18f2304 | 2016-05-26 16:24:35 -0400 | [diff] [blame] | 293 | void msm_gem_put_vaddr(struct drm_gem_object *obj); |
Rob Clark | 4cd33c4 | 2016-05-17 15:44:49 -0400 | [diff] [blame] | 294 | int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv); |
Rob Clark | b6295f9 | 2016-03-15 18:26:28 -0400 | [diff] [blame] | 295 | int msm_gem_sync_object(struct drm_gem_object *obj, |
| 296 | struct msm_fence_context *fctx, bool exclusive); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 297 | void msm_gem_move_to_active(struct drm_gem_object *obj, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 298 | struct msm_gpu *gpu, bool exclusive, struct dma_fence *fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 299 | void msm_gem_move_to_inactive(struct drm_gem_object *obj); |
Rob Clark | ba00c3f | 2016-03-16 18:18:17 -0400 | [diff] [blame] | 300 | int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 301 | int msm_gem_cpu_fini(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 302 | void msm_gem_free_object(struct drm_gem_object *obj); |
| 303 | int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file, |
| 304 | uint32_t size, uint32_t flags, uint32_t *handle); |
| 305 | struct drm_gem_object *msm_gem_new(struct drm_device *dev, |
| 306 | uint32_t size, uint32_t flags); |
Sushmita Susheelendra | 0e08270 | 2017-06-13 16:52:54 -0600 | [diff] [blame] | 307 | struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev, |
| 308 | uint32_t size, uint32_t flags); |
Jordan Crouse | 8223286 | 2017-07-27 10:42:40 -0600 | [diff] [blame] | 309 | void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size, |
| 310 | uint32_t flags, struct msm_gem_address_space *aspace, |
| 311 | struct drm_gem_object **bo, uint64_t *iova); |
| 312 | void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size, |
| 313 | uint32_t flags, struct msm_gem_address_space *aspace, |
| 314 | struct drm_gem_object **bo, uint64_t *iova); |
Jordan Crouse | 1e29dff | 2018-11-07 15:35:46 -0700 | [diff] [blame^] | 315 | void msm_gem_kernel_put(struct drm_gem_object *bo, |
| 316 | struct msm_gem_address_space *aspace, bool locked); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 317 | struct drm_gem_object *msm_gem_import(struct drm_device *dev, |
Rob Clark | 79f0e20 | 2016-03-16 12:40:35 -0400 | [diff] [blame] | 318 | struct dma_buf *dmabuf, struct sg_table *sgt); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 319 | |
Rob Clark | 8bdcd94 | 2017-06-13 11:07:08 -0400 | [diff] [blame] | 320 | int msm_framebuffer_prepare(struct drm_framebuffer *fb, |
| 321 | struct msm_gem_address_space *aspace); |
| 322 | void msm_framebuffer_cleanup(struct drm_framebuffer *fb, |
| 323 | struct msm_gem_address_space *aspace); |
| 324 | uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, |
| 325 | struct msm_gem_address_space *aspace, int plane); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 326 | struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane); |
| 327 | const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 328 | struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev, |
Ville Syrjälä | 1eb8345 | 2015-11-11 19:11:29 +0200 | [diff] [blame] | 329 | struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd); |
Rob Clark | 466e560 | 2017-07-11 10:40:13 -0400 | [diff] [blame] | 330 | struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev, |
| 331 | int w, int h, int p, uint32_t format); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 332 | |
| 333 | struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev); |
Archit Taneja | 1aaa57f | 2016-02-25 11:19:45 +0530 | [diff] [blame] | 334 | void msm_fbdev_free(struct drm_device *dev); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 335 | |
Rob Clark | dada25b | 2013-12-01 12:12:54 -0500 | [diff] [blame] | 336 | struct hdmi; |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 337 | int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev, |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 338 | struct drm_encoder *encoder); |
Arnd Bergmann | fcda50c | 2016-02-22 22:08:35 +0100 | [diff] [blame] | 339 | void __init msm_hdmi_register(void); |
| 340 | void __exit msm_hdmi_unregister(void); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 341 | |
Hai Li | 0045398 | 2014-12-12 14:41:17 -0500 | [diff] [blame] | 342 | struct msm_edp; |
| 343 | void __init msm_edp_register(void); |
| 344 | void __exit msm_edp_unregister(void); |
| 345 | int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev, |
| 346 | struct drm_encoder *encoder); |
| 347 | |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 348 | struct msm_dsi; |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 349 | #ifdef CONFIG_DRM_MSM_DSI |
| 350 | void __init msm_dsi_register(void); |
| 351 | void __exit msm_dsi_unregister(void); |
| 352 | int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev, |
Archit Taneja | 97e00119 | 2017-01-16 09:42:03 +0530 | [diff] [blame] | 353 | struct drm_encoder *encoder); |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 354 | #else |
| 355 | static inline void __init msm_dsi_register(void) |
| 356 | { |
| 357 | } |
| 358 | static inline void __exit msm_dsi_unregister(void) |
| 359 | { |
| 360 | } |
| 361 | static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, |
Archit Taneja | 97e00119 | 2017-01-16 09:42:03 +0530 | [diff] [blame] | 362 | struct drm_device *dev, |
| 363 | struct drm_encoder *encoder) |
Hai Li | a689554 | 2015-03-31 14:36:33 -0400 | [diff] [blame] | 364 | { |
| 365 | return -EINVAL; |
| 366 | } |
| 367 | #endif |
| 368 | |
Archit Taneja | 1dd0a0b | 2016-05-30 16:36:50 +0530 | [diff] [blame] | 369 | void __init msm_mdp_register(void); |
| 370 | void __exit msm_mdp_unregister(void); |
Jeykumar Sankaran | 25fdd59 | 2018-06-27 15:26:09 -0400 | [diff] [blame] | 371 | void __init msm_dpu_register(void); |
| 372 | void __exit msm_dpu_unregister(void); |
Archit Taneja | 1dd0a0b | 2016-05-30 16:36:50 +0530 | [diff] [blame] | 373 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 374 | #ifdef CONFIG_DEBUG_FS |
| 375 | void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m); |
| 376 | void msm_gem_describe_objects(struct list_head *list, struct seq_file *m); |
| 377 | void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 378 | int msm_debugfs_late_init(struct drm_device *dev); |
| 379 | int msm_rd_debugfs_init(struct drm_minor *minor); |
Noralf Trønnes | 85eac47 | 2017-03-07 21:49:22 +0100 | [diff] [blame] | 380 | void msm_rd_debugfs_cleanup(struct msm_drm_private *priv); |
Rob Clark | 998b9a5 | 2017-09-15 10:46:45 -0400 | [diff] [blame] | 381 | void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit, |
| 382 | const char *fmt, ...); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 383 | int msm_perf_debugfs_init(struct drm_minor *minor); |
Noralf Trønnes | 85eac47 | 2017-03-07 21:49:22 +0100 | [diff] [blame] | 384 | void msm_perf_debugfs_cleanup(struct msm_drm_private *priv); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 385 | #else |
| 386 | static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; } |
Arnd Bergmann | e6756d7 | 2017-11-02 12:21:32 +0100 | [diff] [blame] | 387 | static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit, |
| 388 | const char *fmt, ...) {} |
Arnd Bergmann | 3a270e4 | 2017-03-20 10:39:25 +0100 | [diff] [blame] | 389 | static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {} |
| 390 | static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {} |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 391 | #endif |
| 392 | |
Rob Clark | 720c3bb | 2017-01-30 11:30:58 -0500 | [diff] [blame] | 393 | struct clk *msm_clk_get(struct platform_device *pdev, const char *name); |
Jordan Crouse | 8e54eea | 2018-08-06 11:33:21 -0600 | [diff] [blame] | 394 | int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk); |
| 395 | |
| 396 | struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count, |
| 397 | const char *name); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 398 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 399 | const char *dbgname); |
| 400 | void msm_writel(u32 data, void __iomem *addr); |
| 401 | u32 msm_readl(const void __iomem *addr); |
| 402 | |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 403 | struct msm_gpu_submitqueue; |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 404 | int msm_submitqueue_init(struct drm_device *drm, struct msm_file_private *ctx); |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 405 | struct msm_gpu_submitqueue *msm_submitqueue_get(struct msm_file_private *ctx, |
| 406 | u32 id); |
Jordan Crouse | f97deca | 2017-10-20 11:06:57 -0600 | [diff] [blame] | 407 | int msm_submitqueue_create(struct drm_device *drm, struct msm_file_private *ctx, |
| 408 | u32 prio, u32 flags, u32 *id); |
Jordan Crouse | f7de154 | 2017-10-20 11:06:55 -0600 | [diff] [blame] | 409 | int msm_submitqueue_remove(struct msm_file_private *ctx, u32 id); |
| 410 | void msm_submitqueue_close(struct msm_file_private *ctx); |
| 411 | |
| 412 | void msm_submitqueue_destroy(struct kref *kref); |
| 413 | |
| 414 | |
Rob Clark | 7ed216e | 2016-11-01 17:42:33 -0400 | [diff] [blame] | 415 | #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__) |
| 416 | #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__) |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 417 | |
| 418 | static inline int align_pitch(int width, int bpp) |
| 419 | { |
| 420 | int bytespp = (bpp + 7) / 8; |
| 421 | /* adreno needs pitch aligned to 32 pixels: */ |
| 422 | return bytespp * ALIGN(width, 32); |
| 423 | } |
| 424 | |
| 425 | /* for the generated headers: */ |
| 426 | #define INVALID_IDX(idx) ({BUG(); 0;}) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 427 | #define fui(x) ({BUG(); 0;}) |
| 428 | #define util_float_to_half(x) ({BUG(); 0;}) |
| 429 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 430 | |
| 431 | #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT) |
| 432 | |
| 433 | /* for conditionally setting boolean flag(s): */ |
| 434 | #define COND(bool, val) ((bool) ? (val) : 0) |
| 435 | |
Rob Clark | 340ff41 | 2016-03-16 14:57:22 -0400 | [diff] [blame] | 436 | static inline unsigned long timeout_to_jiffies(const ktime_t *timeout) |
| 437 | { |
| 438 | ktime_t now = ktime_get(); |
| 439 | unsigned long remaining_jiffies; |
| 440 | |
| 441 | if (ktime_compare(*timeout, now) < 0) { |
| 442 | remaining_jiffies = 0; |
| 443 | } else { |
| 444 | ktime_t rem = ktime_sub(*timeout, now); |
| 445 | struct timespec ts = ktime_to_timespec(rem); |
| 446 | remaining_jiffies = timespec_to_jiffies(&ts); |
| 447 | } |
| 448 | |
| 449 | return remaining_jiffies; |
| 450 | } |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 451 | |
| 452 | #endif /* __MSM_DRV_H__ */ |