blob: 9d10ee0b5aacf9d234de220e93a49fbea786a503 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
33#include <asm/sizes.h>
34
Rob Clark30838942013-11-27 16:29:59 -050035
36#if defined(CONFIG_COMPILE_TEST) && !defined(CONFIG_ARCH_MSM)
37/* stubs we need for compile-test: */
38static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
39{
40 return NULL;
41}
42#endif
43
Rob Clarkc8afe682013-06-26 12:44:06 -040044#ifndef CONFIG_OF
45#include <mach/board.h>
46#include <mach/socinfo.h>
47#include <mach/iommu_domains.h>
48#endif
49
50#include <drm/drmP.h>
51#include <drm/drm_crtc_helper.h>
52#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040053#include <drm/msm_drm.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040054
55struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Rob Clarkc8afe682013-06-26 12:44:06 -040058
Rob Clark7198e6b2013-07-19 12:59:32 -040059#define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
60
61struct msm_file_private {
62 /* currently we don't do anything useful with this.. but when
63 * per-context address spaces are supported we'd keep track of
64 * the context's page-tables here.
65 */
66 int dummy;
67};
Rob Clarkc8afe682013-06-26 12:44:06 -040068
69struct msm_drm_private {
70
71 struct msm_kms *kms;
72
Rob Clark060530f2014-03-03 14:19:12 -050073 /* subordinate devices, if present: */
74 struct platform_device *hdmi_pdev, *gpu_pdev;
75
Rob Clark7198e6b2013-07-19 12:59:32 -040076 /* when we have more than one 'msm_gpu' these need to be an array: */
77 struct msm_gpu *gpu;
78 struct msm_file_private *lastctx;
79
Rob Clarkc8afe682013-06-26 12:44:06 -040080 struct drm_fb_helper *fbdev;
81
Rob Clark7198e6b2013-07-19 12:59:32 -040082 uint32_t next_fence, completed_fence;
83 wait_queue_head_t fence_event;
84
Rob Clarkc8afe682013-06-26 12:44:06 -040085 /* list of GEM objects: */
86 struct list_head inactive_list;
87
88 struct workqueue_struct *wq;
89
Rob Clarkedd4fc62013-09-14 14:01:55 -040090 /* callbacks deferred until bo is inactive: */
91 struct list_head fence_cbs;
92
Rob Clark871d8122013-11-16 12:56:06 -050093 /* registered MMUs: */
94 unsigned int num_mmus;
95 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -040096
Rob Clarka8623912013-10-08 12:57:48 -040097 unsigned int num_planes;
98 struct drm_plane *planes[8];
99
Rob Clarkc8afe682013-06-26 12:44:06 -0400100 unsigned int num_crtcs;
101 struct drm_crtc *crtcs[8];
102
103 unsigned int num_encoders;
104 struct drm_encoder *encoders[8];
105
Rob Clarka3376e32013-08-30 13:02:15 -0400106 unsigned int num_bridges;
107 struct drm_bridge *bridges[8];
108
Rob Clarkc8afe682013-06-26 12:44:06 -0400109 unsigned int num_connectors;
110 struct drm_connector *connectors[8];
Rob Clark871d8122013-11-16 12:56:06 -0500111
112 /* VRAM carveout, used when no IOMMU: */
113 struct {
114 unsigned long size;
115 dma_addr_t paddr;
116 /* NOTE: mm managed at the page level, size is in # of pages
117 * and position mm_node->start is in # of pages:
118 */
119 struct drm_mm mm;
120 } vram;
Rob Clarkc8afe682013-06-26 12:44:06 -0400121};
122
123struct msm_format {
124 uint32_t pixel_format;
125};
126
Rob Clarkedd4fc62013-09-14 14:01:55 -0400127/* callback from wq once fence has passed: */
128struct msm_fence_cb {
129 struct work_struct work;
130 uint32_t fence;
131 void (*func)(struct msm_fence_cb *cb);
132};
133
134void __msm_fence_worker(struct work_struct *work);
135
136#define INIT_FENCE_CB(_cb, _func) do { \
137 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
138 (_cb)->func = _func; \
139 } while (0)
140
Rob Clark871d8122013-11-16 12:56:06 -0500141int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400142
Rob Clark7198e6b2013-07-19 12:59:32 -0400143int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence,
144 struct timespec *timeout);
145void msm_update_fence(struct drm_device *dev, uint32_t fence);
146
147int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
148 struct drm_file *file);
149
Rob Clarkc8afe682013-06-26 12:44:06 -0400150int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
151int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
152uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
153int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
154 uint32_t *iova);
155int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark05b84912013-09-28 11:28:35 -0400156struct page **msm_gem_get_pages(struct drm_gem_object *obj);
157void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400158void msm_gem_put_iova(struct drm_gem_object *obj, int id);
159int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
160 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400161int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
162 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400163struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
164void *msm_gem_prime_vmap(struct drm_gem_object *obj);
165void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
166struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
167 size_t size, struct sg_table *sg);
168int msm_gem_prime_pin(struct drm_gem_object *obj);
169void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400170void *msm_gem_vaddr_locked(struct drm_gem_object *obj);
171void *msm_gem_vaddr(struct drm_gem_object *obj);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400172int msm_gem_queue_inactive_cb(struct drm_gem_object *obj,
173 struct msm_fence_cb *cb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400174void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkbf6811f2013-09-01 13:25:09 -0400175 struct msm_gpu *gpu, bool write, uint32_t fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400176void msm_gem_move_to_inactive(struct drm_gem_object *obj);
177int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op,
178 struct timespec *timeout);
179int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400180void msm_gem_free_object(struct drm_gem_object *obj);
181int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
182 uint32_t size, uint32_t flags, uint32_t *handle);
183struct drm_gem_object *msm_gem_new(struct drm_device *dev,
184 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400185struct drm_gem_object *msm_gem_import(struct drm_device *dev,
186 uint32_t size, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400187
188struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
189const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
190struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
191 struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
192struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
193 struct drm_file *file, struct drm_mode_fb_cmd2 *mode_cmd);
194
195struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
196
Rob Clarkdada25b2013-12-01 12:12:54 -0500197struct hdmi;
198struct hdmi *hdmi_init(struct drm_device *dev, struct drm_encoder *encoder);
199irqreturn_t hdmi_irq(int irq, void *dev_id);
Rob Clarkc8afe682013-06-26 12:44:06 -0400200void __init hdmi_register(void);
201void __exit hdmi_unregister(void);
202
203#ifdef CONFIG_DEBUG_FS
204void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
205void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
206void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
207#endif
208
209void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
210 const char *dbgname);
211void msm_writel(u32 data, void __iomem *addr);
212u32 msm_readl(const void __iomem *addr);
213
214#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
215#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
216
Rob Clarkf816f272013-09-11 17:34:07 -0400217static inline bool fence_completed(struct drm_device *dev, uint32_t fence)
218{
219 struct msm_drm_private *priv = dev->dev_private;
220 return priv->completed_fence >= fence;
221}
222
Rob Clarkc8afe682013-06-26 12:44:06 -0400223static inline int align_pitch(int width, int bpp)
224{
225 int bytespp = (bpp + 7) / 8;
226 /* adreno needs pitch aligned to 32 pixels: */
227 return bytespp * ALIGN(width, 32);
228}
229
230/* for the generated headers: */
231#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400232#define fui(x) ({BUG(); 0;})
233#define util_float_to_half(x) ({BUG(); 0;})
234
Rob Clarkc8afe682013-06-26 12:44:06 -0400235
236#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
237
238/* for conditionally setting boolean flag(s): */
239#define COND(bool, val) ((bool) ? (val) : 0)
240
Rob Clarkc8afe682013-06-26 12:44:06 -0400241
242#endif /* __MSM_DRV_H__ */