blob: ecf0b3b03e0e96aea733cc5b70b6b05fb13a9b4f [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040035#include <asm/sizes.h>
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050038#include <drm/drm_atomic.h>
39#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040043#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020044#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045
46struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040047struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050048struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053049struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040050struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040051struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040052struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040053struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040054struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040055
Rob Clark7198e6b2013-07-19 12:59:32 -040056#define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
57
58struct msm_file_private {
59 /* currently we don't do anything useful with this.. but when
60 * per-context address spaces are supported we'd keep track of
61 * the context's page-tables here.
62 */
63 int dummy;
64};
Rob Clarkc8afe682013-06-26 12:44:06 -040065
jilai wang12987782015-06-25 17:37:42 -040066enum msm_mdp_plane_property {
67 PLANE_PROP_ZPOS,
68 PLANE_PROP_ALPHA,
69 PLANE_PROP_PREMULTIPLIED,
70 PLANE_PROP_MAX_NUM
71};
72
Hai Li78b1d472015-07-27 13:49:45 -040073struct msm_vblank_ctrl {
74 struct work_struct work;
75 struct list_head event_list;
76 spinlock_t lock;
77};
78
Rob Clarkc8afe682013-06-26 12:44:06 -040079struct msm_drm_private {
80
Rob Clark68209392016-05-17 16:19:32 -040081 struct drm_device *dev;
82
Rob Clarkc8afe682013-06-26 12:44:06 -040083 struct msm_kms *kms;
84
Rob Clark060530f2014-03-03 14:19:12 -050085 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -050086 struct platform_device *gpu_pdev;
87
Archit Taneja990a4002016-05-07 23:11:25 +053088 /* top level MDSS wrapper device (for MDP5 only) */
89 struct msm_mdss *mdss;
90
Rob Clark067fef32014-11-04 13:33:14 -050091 /* possibly this should be in the kms component, but it is
92 * shared by both mdp4 and mdp5..
93 */
94 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -050095
Hai Liab5b0102015-01-07 18:47:44 -050096 /* eDP is for mdp5 only, but kms has not been created
97 * when edp_bind() and edp_init() are called. Here is the only
98 * place to keep the edp instance.
99 */
100 struct msm_edp *edp;
101
Hai Lia6895542015-03-31 14:36:33 -0400102 /* DSI is shared by mdp4 and mdp5 */
103 struct msm_dsi *dsi[2];
104
Rob Clark7198e6b2013-07-19 12:59:32 -0400105 /* when we have more than one 'msm_gpu' these need to be an array: */
106 struct msm_gpu *gpu;
107 struct msm_file_private *lastctx;
108
Rob Clarkc8afe682013-06-26 12:44:06 -0400109 struct drm_fb_helper *fbdev;
110
Rob Clarka7d3c952014-05-30 14:47:38 -0400111 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400112 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400113
Rob Clarkc8afe682013-06-26 12:44:06 -0400114 /* list of GEM objects: */
115 struct list_head inactive_list;
116
117 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400118 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400119
Rob Clarkf86afec2014-11-25 12:41:18 -0500120 /* crtcs pending async atomic updates: */
121 uint32_t pending_crtcs;
122 wait_queue_head_t pending_crtcs_event;
123
Rob Clark871d8122013-11-16 12:56:06 -0500124 /* registered MMUs: */
125 unsigned int num_mmus;
126 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400127
Rob Clarka8623912013-10-08 12:57:48 -0400128 unsigned int num_planes;
129 struct drm_plane *planes[8];
130
Rob Clarkc8afe682013-06-26 12:44:06 -0400131 unsigned int num_crtcs;
132 struct drm_crtc *crtcs[8];
133
134 unsigned int num_encoders;
135 struct drm_encoder *encoders[8];
136
Rob Clarka3376e32013-08-30 13:02:15 -0400137 unsigned int num_bridges;
138 struct drm_bridge *bridges[8];
139
Rob Clarkc8afe682013-06-26 12:44:06 -0400140 unsigned int num_connectors;
141 struct drm_connector *connectors[8];
Rob Clark871d8122013-11-16 12:56:06 -0500142
jilai wang12987782015-06-25 17:37:42 -0400143 /* Properties */
144 struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
145
Rob Clark871d8122013-11-16 12:56:06 -0500146 /* VRAM carveout, used when no IOMMU: */
147 struct {
148 unsigned long size;
149 dma_addr_t paddr;
150 /* NOTE: mm managed at the page level, size is in # of pages
151 * and position mm_node->start is in # of pages:
152 */
153 struct drm_mm mm;
154 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400155
Rob Clark68209392016-05-17 16:19:32 -0400156 struct shrinker shrinker;
157
Hai Li78b1d472015-07-27 13:49:45 -0400158 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkc8afe682013-06-26 12:44:06 -0400159};
160
161struct msm_format {
162 uint32_t pixel_format;
163};
164
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100165int msm_atomic_check(struct drm_device *dev,
166 struct drm_atomic_state *state);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500167int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200168 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500169
Rob Clark871d8122013-11-16 12:56:06 -0500170int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400171
Rob Clark40e68152016-05-03 09:50:26 -0400172void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400173int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
174 struct drm_file *file);
175
Rob Clark68209392016-05-17 16:19:32 -0400176void msm_gem_shrinker_init(struct drm_device *dev);
177void msm_gem_shrinker_cleanup(struct drm_device *dev);
178
Daniel Thompson77a147e2014-11-12 11:38:14 +0000179int msm_gem_mmap_obj(struct drm_gem_object *obj,
180 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400181int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
182int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
183uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
184int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
185 uint32_t *iova);
186int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500187uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400188struct page **msm_gem_get_pages(struct drm_gem_object *obj);
189void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400190void msm_gem_put_iova(struct drm_gem_object *obj, int id);
191int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
192 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400193int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
194 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400195struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
196void *msm_gem_prime_vmap(struct drm_gem_object *obj);
197void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000198int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400199struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100200 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400201int msm_gem_prime_pin(struct drm_gem_object *obj);
202void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400203void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
204void *msm_gem_get_vaddr(struct drm_gem_object *obj);
205void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
206void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400207int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400208void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400209int msm_gem_sync_object(struct drm_gem_object *obj,
210 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400211void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400212 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400213void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400214int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400215int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400216void msm_gem_free_object(struct drm_gem_object *obj);
217int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
218 uint32_t size, uint32_t flags, uint32_t *handle);
219struct drm_gem_object *msm_gem_new(struct drm_device *dev,
220 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400221struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400222 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400223
Rob Clark2638d902014-11-08 09:13:37 -0500224int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
225void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
226uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400227struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
228const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
229struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200230 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400231struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200232 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400233
234struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530235void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400236
Rob Clarkdada25b2013-12-01 12:12:54 -0500237struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100238int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500239 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100240void __init msm_hdmi_register(void);
241void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400242
Hai Li00453982014-12-12 14:41:17 -0500243struct msm_edp;
244void __init msm_edp_register(void);
245void __exit msm_edp_unregister(void);
246int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
247 struct drm_encoder *encoder);
248
Hai Lia6895542015-03-31 14:36:33 -0400249struct msm_dsi;
250enum msm_dsi_encoder_id {
251 MSM_DSI_VIDEO_ENCODER_ID = 0,
252 MSM_DSI_CMD_ENCODER_ID = 1,
253 MSM_DSI_ENCODER_NUM = 2
254};
255#ifdef CONFIG_DRM_MSM_DSI
256void __init msm_dsi_register(void);
257void __exit msm_dsi_unregister(void);
258int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
259 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
260#else
261static inline void __init msm_dsi_register(void)
262{
263}
264static inline void __exit msm_dsi_unregister(void)
265{
266}
267static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
268 struct drm_device *dev,
269 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
270{
271 return -EINVAL;
272}
273#endif
274
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530275void __init msm_mdp_register(void);
276void __exit msm_mdp_unregister(void);
277
Rob Clarkc8afe682013-06-26 12:44:06 -0400278#ifdef CONFIG_DEBUG_FS
279void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
280void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
281void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400282int msm_debugfs_late_init(struct drm_device *dev);
283int msm_rd_debugfs_init(struct drm_minor *minor);
284void msm_rd_debugfs_cleanup(struct drm_minor *minor);
285void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400286int msm_perf_debugfs_init(struct drm_minor *minor);
287void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400288#else
289static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
290static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400291#endif
292
293void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
294 const char *dbgname);
295void msm_writel(u32 data, void __iomem *addr);
296u32 msm_readl(const void __iomem *addr);
297
298#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
299#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
300
301static inline int align_pitch(int width, int bpp)
302{
303 int bytespp = (bpp + 7) / 8;
304 /* adreno needs pitch aligned to 32 pixels: */
305 return bytespp * ALIGN(width, 32);
306}
307
308/* for the generated headers: */
309#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400310#define fui(x) ({BUG(); 0;})
311#define util_float_to_half(x) ({BUG(); 0;})
312
Rob Clarkc8afe682013-06-26 12:44:06 -0400313
314#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
315
316/* for conditionally setting boolean flag(s): */
317#define COND(bool, val) ((bool) ? (val) : 0)
318
Rob Clark340ff412016-03-16 14:57:22 -0400319static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
320{
321 ktime_t now = ktime_get();
322 unsigned long remaining_jiffies;
323
324 if (ktime_compare(*timeout, now) < 0) {
325 remaining_jiffies = 0;
326 } else {
327 ktime_t rem = ktime_sub(*timeout, now);
328 struct timespec ts = ktime_to_timespec(rem);
329 remaining_jiffies = timespec_to_jiffies(&ts);
330 }
331
332 return remaining_jiffies;
333}
Rob Clarkc8afe682013-06-26 12:44:06 -0400334
335#endif /* __MSM_DRV_H__ */