blob: 5f3d0103b95da61ee19a56f06283840ae0ef7e30 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
James Hogan61d73042014-03-04 10:23:57 +000010#include <linux/cpu_pm.h>
Ralf Baechlea754f702007-11-03 01:01:37 +000011#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010015#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020016#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/mm.h>
Paul Gortmakerd9ba5772016-08-21 15:58:14 -040020#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/bitops.h>
22
23#include <asm/bcache.h>
24#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000025#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/cacheops.h>
27#include <asm/cpu.h>
28#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020029#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/page.h>
32#include <asm/pgtable.h>
33#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010034#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/mmu_context.h>
36#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000037#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070038#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050039#include <asm/dma-coherence.h>
Paul Burtone83f7e02017-08-12 19:49:41 -070040#include <asm/mips-cps.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010041
42/*
James Hogand374d932016-07-13 14:12:50 +010043 * Bits describing what cache ops an SMP callback function may perform.
44 *
45 * R4K_HIT - Virtual user or kernel address based cache operations. The
46 * active_mm must be checked before using user addresses, falling
47 * back to kmap.
48 * R4K_INDEX - Index based cache operations.
49 */
50
51#define R4K_HIT BIT(0)
52#define R4K_INDEX BIT(1)
53
54/**
55 * r4k_op_needs_ipi() - Decide if a cache op needs to be done on every core.
56 * @type: Type of cache operations (R4K_HIT or R4K_INDEX).
57 *
58 * Decides whether a cache op needs to be performed on every core in the system.
James Hogan640511a2016-07-13 14:12:52 +010059 * This may change depending on the @type of cache operation, as well as the set
60 * of online CPUs, so preemption should be disabled by the caller to prevent CPU
61 * hotplug from changing the result.
James Hogand374d932016-07-13 14:12:50 +010062 *
63 * Returns: 1 if the cache operation @type should be done on every core in
64 * the system.
65 * 0 if the cache operation @type is globalized and only needs to
66 * be performed on a simple CPU.
67 */
68static inline bool r4k_op_needs_ipi(unsigned int type)
69{
70 /* The MIPS Coherence Manager (CM) globalizes address-based cache ops */
James Hogan11f76902016-07-13 14:12:56 +010071 if (type == R4K_HIT && mips_cm_present())
James Hogand374d932016-07-13 14:12:50 +010072 return false;
73
74 /*
75 * Hardware doesn't globalize the required cache ops, so SMP calls may
James Hogan640511a2016-07-13 14:12:52 +010076 * be needed, but only if there are foreign CPUs (non-siblings with
77 * separate caches).
James Hogand374d932016-07-13 14:12:50 +010078 */
James Hogan640511a2016-07-13 14:12:52 +010079 /* cpu_foreign_map[] undeclared when !CONFIG_SMP */
80#ifdef CONFIG_SMP
81 return !cpumask_empty(&cpu_foreign_map[0]);
82#else
83 return false;
84#endif
James Hogand374d932016-07-13 14:12:50 +010085}
86
87/*
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010088 * Special Variant of smp_call_function for use by cache functions:
89 *
90 * o No return value
91 * o collapses to normal function call on UP kernels
92 * o collapses to normal function call on systems with a single shared
93 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010094 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010095 */
James Hogand374d932016-07-13 14:12:50 +010096static inline void r4k_on_each_cpu(unsigned int type,
97 void (*func)(void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010098{
99 preempt_disable();
James Hogand374d932016-07-13 14:12:50 +0100100 if (r4k_op_needs_ipi(type))
James Hogan640511a2016-07-13 14:12:52 +0100101 smp_call_function_many(&cpu_foreign_map[smp_processor_id()],
102 func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +0100103 func(info);
104 preempt_enable();
105}
106
Ralf Baechleec74e362005-07-13 11:48:45 +0000107/*
108 * Must die.
109 */
110static unsigned long icache_size __read_mostly;
111static unsigned long dcache_size __read_mostly;
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800112static unsigned long vcache_size __read_mostly;
Ralf Baechleec74e362005-07-13 11:48:45 +0000113static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/*
116 * Dummy cache handling routines for machines without boardcaches
117 */
Chris Dearman73f40352006-06-20 18:06:52 +0100118static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +0100121 .bc_enable = (void *)cache_noop,
122 .bc_disable = (void *)cache_noop,
123 .bc_wback_inv = (void *)cache_noop,
124 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125};
126
127struct bcache_ops *bcops = &no_sc_ops;
128
Thiemo Seufer330cfe02005-09-01 18:33:58 +0000129#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
130#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132#define R4600_HIT_CACHEOP_WAR_IMPL \
133do { \
134 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
135 *(volatile unsigned long *)CKSEG1; \
136 if (R4600_V1_HIT_CACHEOP_WAR) \
137 __asm__ __volatile__("nop;nop;nop;nop"); \
138} while (0)
139
140static void (*r4k_blast_dcache_page)(unsigned long addr);
141
142static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
143{
144 R4600_HIT_CACHEOP_WAR_IMPL;
145 blast_dcache32_page(addr);
146}
147
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700148static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
149{
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700150 blast_dcache64_page(addr);
151}
152
David Daney18a8cd62014-05-28 23:52:09 +0200153static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
154{
155 blast_dcache128_page(addr);
156}
157
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000158static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159{
160 unsigned long dc_lsize = cpu_dcache_line_size();
161
David Daney18a8cd62014-05-28 23:52:09 +0200162 switch (dc_lsize) {
163 case 0:
Chris Dearman73f40352006-06-20 18:06:52 +0100164 r4k_blast_dcache_page = (void *)cache_noop;
David Daney18a8cd62014-05-28 23:52:09 +0200165 break;
166 case 16:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 r4k_blast_dcache_page = blast_dcache16_page;
David Daney18a8cd62014-05-28 23:52:09 +0200168 break;
169 case 32:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
David Daney18a8cd62014-05-28 23:52:09 +0200171 break;
172 case 64:
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700173 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
David Daney18a8cd62014-05-28 23:52:09 +0200174 break;
175 case 128:
176 r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
177 break;
178 default:
179 break;
180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000183#ifndef CONFIG_EVA
184#define r4k_blast_dcache_user_page r4k_blast_dcache_page
185#else
186
187static void (*r4k_blast_dcache_user_page)(unsigned long addr);
188
189static void r4k_blast_dcache_user_page_setup(void)
190{
191 unsigned long dc_lsize = cpu_dcache_line_size();
192
193 if (dc_lsize == 0)
194 r4k_blast_dcache_user_page = (void *)cache_noop;
195 else if (dc_lsize == 16)
196 r4k_blast_dcache_user_page = blast_dcache16_user_page;
197 else if (dc_lsize == 32)
198 r4k_blast_dcache_user_page = blast_dcache32_user_page;
199 else if (dc_lsize == 64)
200 r4k_blast_dcache_user_page = blast_dcache64_user_page;
201}
202
203#endif
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
206
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000207static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208{
209 unsigned long dc_lsize = cpu_dcache_line_size();
210
Chris Dearman73f40352006-06-20 18:06:52 +0100211 if (dc_lsize == 0)
212 r4k_blast_dcache_page_indexed = (void *)cache_noop;
213 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
215 else if (dc_lsize == 32)
216 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700217 else if (dc_lsize == 64)
218 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
David Daney18a8cd62014-05-28 23:52:09 +0200219 else if (dc_lsize == 128)
220 r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}
222
Sanjay Lalf2e36562012-11-21 18:34:10 -0800223void (* r4k_blast_dcache)(void);
224EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000226static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
228 unsigned long dc_lsize = cpu_dcache_line_size();
229
Chris Dearman73f40352006-06-20 18:06:52 +0100230 if (dc_lsize == 0)
231 r4k_blast_dcache = (void *)cache_noop;
232 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 r4k_blast_dcache = blast_dcache16;
234 else if (dc_lsize == 32)
235 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700236 else if (dc_lsize == 64)
237 r4k_blast_dcache = blast_dcache64;
David Daney18a8cd62014-05-28 23:52:09 +0200238 else if (dc_lsize == 128)
239 r4k_blast_dcache = blast_dcache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240}
241
242/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
243#define JUMP_TO_ALIGN(order) \
244 __asm__ __volatile__( \
245 "b\t1f\n\t" \
246 ".align\t" #order "\n\t" \
247 "1:\n\t" \
248 )
249#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100250#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252static inline void blast_r4600_v1_icache32(void)
253{
254 unsigned long flags;
255
256 local_irq_save(flags);
257 blast_icache32();
258 local_irq_restore(flags);
259}
260
261static inline void tx49_blast_icache32(void)
262{
263 unsigned long start = INDEX_BASE;
264 unsigned long end = start + current_cpu_data.icache.waysize;
265 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
266 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100267 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 unsigned long ws, addr;
269
270 CACHE32_UNROLL32_ALIGN2;
271 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700272 for (ws = 0; ws < ws_end; ws += ws_inc)
273 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Paul Burton6baaead2019-10-08 18:22:00 +0000274 cache_unroll(32, kernel_cache, Index_Invalidate_I,
275 addr | ws, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 CACHE32_UNROLL32_ALIGN;
277 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700278 for (ws = 0; ws < ws_end; ws += ws_inc)
279 for (addr = start; addr < end; addr += 0x400 * 2)
Paul Burton6baaead2019-10-08 18:22:00 +0000280 cache_unroll(32, kernel_cache, Index_Invalidate_I,
281 addr | ws, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282}
283
284static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
285{
286 unsigned long flags;
287
288 local_irq_save(flags);
289 blast_icache32_page_indexed(page);
290 local_irq_restore(flags);
291}
292
293static inline void tx49_blast_icache32_page_indexed(unsigned long page)
294{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900295 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
296 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 unsigned long end = start + PAGE_SIZE;
298 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
299 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100300 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 unsigned long ws, addr;
302
303 CACHE32_UNROLL32_ALIGN2;
304 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700305 for (ws = 0; ws < ws_end; ws += ws_inc)
306 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Paul Burton6baaead2019-10-08 18:22:00 +0000307 cache_unroll(32, kernel_cache, Index_Invalidate_I,
308 addr | ws, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 CACHE32_UNROLL32_ALIGN;
310 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700311 for (ws = 0; ws < ws_end; ws += ws_inc)
312 for (addr = start; addr < end; addr += 0x400 * 2)
Paul Burton6baaead2019-10-08 18:22:00 +0000313 cache_unroll(32, kernel_cache, Index_Invalidate_I,
314 addr | ws, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315}
316
317static void (* r4k_blast_icache_page)(unsigned long addr);
318
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000319static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320{
321 unsigned long ic_lsize = cpu_icache_line_size();
322
Chris Dearman73f40352006-06-20 18:06:52 +0100323 if (ic_lsize == 0)
324 r4k_blast_icache_page = (void *)cache_noop;
325 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 r4k_blast_icache_page = blast_icache16_page;
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800327 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2EF)
Aaro Koskinen43a06842014-01-14 17:56:38 -0800328 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 else if (ic_lsize == 32)
330 r4k_blast_icache_page = blast_icache32_page;
331 else if (ic_lsize == 64)
332 r4k_blast_icache_page = blast_icache64_page;
David Daney18a8cd62014-05-28 23:52:09 +0200333 else if (ic_lsize == 128)
334 r4k_blast_icache_page = blast_icache128_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000337#ifndef CONFIG_EVA
338#define r4k_blast_icache_user_page r4k_blast_icache_page
339#else
340
341static void (*r4k_blast_icache_user_page)(unsigned long addr);
342
Paul Gortmaker9a8f4ea2015-04-27 18:47:57 -0400343static void r4k_blast_icache_user_page_setup(void)
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000344{
345 unsigned long ic_lsize = cpu_icache_line_size();
346
347 if (ic_lsize == 0)
348 r4k_blast_icache_user_page = (void *)cache_noop;
349 else if (ic_lsize == 16)
350 r4k_blast_icache_user_page = blast_icache16_user_page;
351 else if (ic_lsize == 32)
352 r4k_blast_icache_user_page = blast_icache32_user_page;
353 else if (ic_lsize == 64)
354 r4k_blast_icache_user_page = blast_icache64_user_page;
355}
356
357#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
360
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000361static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362{
363 unsigned long ic_lsize = cpu_icache_line_size();
364
Chris Dearman73f40352006-06-20 18:06:52 +0100365 if (ic_lsize == 0)
366 r4k_blast_icache_page_indexed = (void *)cache_noop;
367 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
369 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000370 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 r4k_blast_icache_page_indexed =
372 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000373 else if (TX49XX_ICACHE_INDEX_INV_WAR)
374 r4k_blast_icache_page_indexed =
375 tx49_blast_icache32_page_indexed;
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800376 else if (current_cpu_type() == CPU_LOONGSON2EF)
Aaro Koskinen43a06842014-01-14 17:56:38 -0800377 r4k_blast_icache_page_indexed =
378 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 else
380 r4k_blast_icache_page_indexed =
381 blast_icache32_page_indexed;
382 } else if (ic_lsize == 64)
383 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
384}
385
Sanjay Lalf2e36562012-11-21 18:34:10 -0800386void (* r4k_blast_icache)(void);
387EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000389static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
391 unsigned long ic_lsize = cpu_icache_line_size();
392
Chris Dearman73f40352006-06-20 18:06:52 +0100393 if (ic_lsize == 0)
394 r4k_blast_icache = (void *)cache_noop;
395 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 r4k_blast_icache = blast_icache16;
397 else if (ic_lsize == 32) {
398 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
399 r4k_blast_icache = blast_r4600_v1_icache32;
400 else if (TX49XX_ICACHE_INDEX_INV_WAR)
401 r4k_blast_icache = tx49_blast_icache32;
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800402 else if (current_cpu_type() == CPU_LOONGSON2EF)
Aaro Koskinen43a06842014-01-14 17:56:38 -0800403 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 else
405 r4k_blast_icache = blast_icache32;
406 } else if (ic_lsize == 64)
407 r4k_blast_icache = blast_icache64;
David Daney18a8cd62014-05-28 23:52:09 +0200408 else if (ic_lsize == 128)
409 r4k_blast_icache = blast_icache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410}
411
412static void (* r4k_blast_scache_page)(unsigned long addr);
413
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000414static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415{
416 unsigned long sc_lsize = cpu_scache_line_size();
417
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000418 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100419 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000420 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 r4k_blast_scache_page = blast_scache16_page;
422 else if (sc_lsize == 32)
423 r4k_blast_scache_page = blast_scache32_page;
424 else if (sc_lsize == 64)
425 r4k_blast_scache_page = blast_scache64_page;
426 else if (sc_lsize == 128)
427 r4k_blast_scache_page = blast_scache128_page;
428}
429
430static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
431
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000432static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
434 unsigned long sc_lsize = cpu_scache_line_size();
435
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000436 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100437 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000438 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
440 else if (sc_lsize == 32)
441 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
442 else if (sc_lsize == 64)
443 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
444 else if (sc_lsize == 128)
445 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
446}
447
448static void (* r4k_blast_scache)(void);
449
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000450static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
452 unsigned long sc_lsize = cpu_scache_line_size();
453
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000454 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100455 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000456 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 r4k_blast_scache = blast_scache16;
458 else if (sc_lsize == 32)
459 r4k_blast_scache = blast_scache32;
460 else if (sc_lsize == 64)
461 r4k_blast_scache = blast_scache64;
462 else if (sc_lsize == 128)
463 r4k_blast_scache = blast_scache128;
464}
465
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800466static void (*r4k_blast_scache_node)(long node);
467
468static void r4k_blast_scache_node_setup(void)
469{
470 unsigned long sc_lsize = cpu_scache_line_size();
471
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800472 if (current_cpu_type() != CPU_LOONGSON64)
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800473 r4k_blast_scache_node = (void *)cache_noop;
474 else if (sc_lsize == 16)
475 r4k_blast_scache_node = blast_scache16_node;
476 else if (sc_lsize == 32)
477 r4k_blast_scache_node = blast_scache32_node;
478 else if (sc_lsize == 64)
479 r4k_blast_scache_node = blast_scache64_node;
480 else if (sc_lsize == 128)
481 r4k_blast_scache_node = blast_scache128_node;
482}
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484static inline void local_r4k___flush_cache_all(void * args)
485{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100486 switch (current_cpu_type()) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800487 case CPU_LOONGSON2EF:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 case CPU_R4000SC:
489 case CPU_R4000MC:
490 case CPU_R4400SC:
491 case CPU_R4400MC:
492 case CPU_R10000:
493 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400494 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500495 case CPU_R16000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200496 /*
497 * These caches are inclusive caches, that is, if something
498 * is not cached in the S-cache, we know it also won't be
499 * in one of the primary caches.
500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200502 break;
503
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800504 case CPU_LOONGSON64:
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800505 /* Use get_ebase_cpunum() for both NUMA=y/n */
506 r4k_blast_scache_node(get_ebase_cpunum() >> 2);
507 break;
508
Florian Fainellif6758432016-04-04 10:55:36 -0700509 case CPU_BMIPS5000:
510 r4k_blast_scache();
511 __sync();
512 break;
513
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200514 default:
515 r4k_blast_dcache();
516 r4k_blast_icache();
517 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 }
519}
520
521static void r4k___flush_cache_all(void)
522{
James Hogand374d932016-07-13 14:12:50 +0100523 r4k_on_each_cpu(R4K_INDEX, local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524}
525
James Hogan6d758bf2016-07-13 14:12:51 +0100526/**
527 * has_valid_asid() - Determine if an mm already has an ASID.
528 * @mm: Memory map.
529 * @type: R4K_HIT or R4K_INDEX, type of cache op.
530 *
531 * Determines whether @mm already has an ASID on any of the CPUs which cache ops
532 * of type @type within an r4k_on_each_cpu() call will affect. If
533 * r4k_on_each_cpu() does an SMP call to a single VPE in each core, then the
534 * scope of the operation is confined to sibling CPUs, otherwise all online CPUs
535 * will need to be checked.
536 *
537 * Must be called in non-preemptive context.
538 *
539 * Returns: 1 if the CPUs affected by @type cache ops have an ASID for @mm.
540 * 0 otherwise.
541 */
542static inline int has_valid_asid(const struct mm_struct *mm, unsigned int type)
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100543{
James Hogan6d758bf2016-07-13 14:12:51 +0100544 unsigned int i;
545 const cpumask_t *mask = cpu_present_mask;
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100546
Paul Burtonc8790d62019-02-02 01:43:28 +0000547 if (cpu_has_mmid)
548 return cpu_context(0, mm) != 0;
549
James Hogan6d758bf2016-07-13 14:12:51 +0100550 /* cpu_sibling_map[] undeclared when !CONFIG_SMP */
551#ifdef CONFIG_SMP
552 /*
553 * If r4k_on_each_cpu does SMP calls, it does them to a single VPE in
554 * each foreign core, so we only need to worry about siblings.
555 * Otherwise we need to worry about all present CPUs.
556 */
557 if (r4k_op_needs_ipi(type))
558 mask = &cpu_sibling_map[smp_processor_id()];
559#endif
560 for_each_cpu(i, mask)
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100561 if (cpu_context(i, mm))
562 return 1;
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100563 return 0;
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100564}
565
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100566static void r4k__flush_cache_vmap(void)
567{
568 r4k_blast_dcache();
569}
570
571static void r4k__flush_cache_vunmap(void)
572{
573 r4k_blast_dcache();
574}
575
James Hogana05c3922016-07-13 14:12:44 +0100576/*
577 * Note: flush_tlb_range() assumes flush_cache_range() sufficiently flushes
578 * whole caches when vma is executable.
579 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580static inline void local_r4k_flush_cache_range(void * args)
581{
582 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000583 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
James Hogan6d758bf2016-07-13 14:12:51 +0100585 if (!has_valid_asid(vma->vm_mm, R4K_INDEX))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 return;
587
James Hoganb2a3c5b2016-01-22 10:58:25 +0000588 /*
589 * If dcache can alias, we must blast it since mapping is changing.
590 * If executable, we must ensure any dirty lines are written back far
591 * enough to be visible to icache.
592 */
593 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
594 r4k_blast_dcache();
595 /* If executable, blast stale lines from icache */
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000596 if (exec)
597 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598}
599
600static void r4k_flush_cache_range(struct vm_area_struct *vma,
601 unsigned long start, unsigned long end)
602{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000603 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900604
James Hoganb2a3c5b2016-01-22 10:58:25 +0000605 if (cpu_has_dc_aliases || exec)
James Hogand374d932016-07-13 14:12:50 +0100606 r4k_on_each_cpu(R4K_INDEX, local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
609static inline void local_r4k_flush_cache_mm(void * args)
610{
611 struct mm_struct *mm = args;
612
James Hogan6d758bf2016-07-13 14:12:51 +0100613 if (!has_valid_asid(mm, R4K_INDEX))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 return;
615
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 /*
617 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
Joshua Kinard30577392015-01-21 07:59:45 -0500618 * only flush the primary caches but R1x000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000619 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
620 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100622 if (current_cpu_type() == CPU_R4000SC ||
623 current_cpu_type() == CPU_R4000MC ||
624 current_cpu_type() == CPU_R4400SC ||
625 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000627 return;
628 }
629
630 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631}
632
633static void r4k_flush_cache_mm(struct mm_struct *mm)
634{
635 if (!cpu_has_dc_aliases)
636 return;
637
James Hogand374d932016-07-13 14:12:50 +0100638 r4k_on_each_cpu(R4K_INDEX, local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641struct flush_cache_page_args {
642 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100643 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900644 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645};
646
647static inline void local_r4k_flush_cache_page(void *args)
648{
649 struct flush_cache_page_args *fcp_args = args;
650 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100651 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100652 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 int exec = vma->vm_flags & VM_EXEC;
654 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100655 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 pgd_t *pgdp;
Mike Rapoport2bee1b52019-11-21 18:21:33 +0200657 p4d_t *p4dp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000658 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 pmd_t *pmdp;
660 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100661 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Ralf Baechle79acf832005-02-10 13:54:37 +0000663 /*
James Hogan6d758bf2016-07-13 14:12:51 +0100664 * If owns no valid ASID yet, cannot possibly have gotten
Ralf Baechle79acf832005-02-10 13:54:37 +0000665 * this page into the cache.
666 */
James Hogan6d758bf2016-07-13 14:12:51 +0100667 if (!has_valid_asid(mm, R4K_HIT))
Ralf Baechle79acf832005-02-10 13:54:37 +0000668 return;
669
Ralf Baechle6ec25802005-10-12 00:02:34 +0100670 addr &= PAGE_MASK;
671 pgdp = pgd_offset(mm, addr);
Mike Rapoport2bee1b52019-11-21 18:21:33 +0200672 p4dp = p4d_offset(pgdp, addr);
673 pudp = pud_offset(p4dp, addr);
Ralf Baechle6ec25802005-10-12 00:02:34 +0100674 pmdp = pmd_offset(pudp, addr);
675 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
677 /*
678 * If the page isn't marked valid, the page cannot possibly be
679 * in the cache.
680 */
Ralf Baechle526af352008-01-29 10:14:55 +0000681 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 return;
683
Ralf Baechledb813fe2007-09-27 18:26:43 +0100684 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
685 vaddr = NULL;
686 else {
687 /*
688 * Use kmap_coherent or kmap_atomic to do flushes for
689 * another ASID than the current one.
690 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100691 map_coherent = (cpu_has_dc_aliases &&
Kirill A. Shutemove1534ae2016-01-15 16:53:46 -0800692 page_mapcount(page) &&
693 !Page_dcache_dirty(page));
Ralf Baechlec9c50232008-06-14 22:22:08 +0100694 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100695 vaddr = kmap_coherent(page, addr);
696 else
Cong Wang9c020482011-11-25 23:14:15 +0800697 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100698 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 }
700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000702 vaddr ? r4k_blast_dcache_page(addr) :
703 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100704 if (exec && !cpu_icache_snoops_remote_store)
705 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 }
707 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100708 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Paul Burtonc9b2a3d2019-02-02 01:43:19 +0000709 drop_mmu_context(mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000711 vaddr ? r4k_blast_icache_page(addr) :
712 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100713 }
714
715 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100716 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100717 kunmap_coherent();
718 else
Cong Wang9c020482011-11-25 23:14:15 +0800719 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 }
721}
722
Ralf Baechle6ec25802005-10-12 00:02:34 +0100723static void r4k_flush_cache_page(struct vm_area_struct *vma,
724 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725{
726 struct flush_cache_page_args args;
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100729 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900730 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
James Hogand374d932016-07-13 14:12:50 +0100732 r4k_on_each_cpu(R4K_HIT, local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733}
734
735static inline void local_r4k_flush_data_cache_page(void * addr)
736{
737 r4k_blast_dcache_page((unsigned long) addr);
738}
739
740static void r4k_flush_data_cache_page(unsigned long addr)
741{
Ralf Baechlea754f702007-11-03 01:01:37 +0000742 if (in_atomic())
743 local_r4k_flush_data_cache_page((void *)addr);
744 else
James Hogand374d932016-07-13 14:12:50 +0100745 r4k_on_each_cpu(R4K_HIT, local_r4k_flush_data_cache_page,
746 (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747}
748
749struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900750 unsigned long start;
751 unsigned long end;
James Hogan27b93d92016-07-13 14:12:54 +0100752 unsigned int type;
James Hoganb2ff7172016-09-01 17:30:15 +0100753 bool user;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754};
755
James Hogan27b93d92016-07-13 14:12:54 +0100756static inline void __local_r4k_flush_icache_range(unsigned long start,
757 unsigned long end,
James Hoganb2ff7172016-09-01 17:30:15 +0100758 unsigned int type,
759 bool user)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 if (!cpu_has_ic_fills_f_dc) {
James Hogan27b93d92016-07-13 14:12:54 +0100762 if (type == R4K_INDEX ||
763 (type & R4K_INDEX && end - start >= dcache_size)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 r4k_blast_dcache();
765 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000766 R4600_HIT_CACHEOP_WAR_IMPL;
James Hoganb2ff7172016-09-01 17:30:15 +0100767 if (user)
768 protected_blast_dcache_range(start, end);
769 else
770 blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
773
James Hogan27b93d92016-07-13 14:12:54 +0100774 if (type == R4K_INDEX ||
775 (type & R4K_INDEX && end - start > icache_size))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200777 else {
778 switch (boot_cpu_type()) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800779 case CPU_LOONGSON2EF:
Huacai Chenbad009f2014-01-14 17:56:37 -0800780 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200781 break;
782
783 default:
James Hoganb2ff7172016-09-01 17:30:15 +0100784 if (user)
785 protected_blast_icache_range(start, end);
786 else
787 blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200788 break;
789 }
790 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791}
792
James Hogan27b93d92016-07-13 14:12:54 +0100793static inline void local_r4k_flush_icache_range(unsigned long start,
794 unsigned long end)
795{
James Hoganb2ff7172016-09-01 17:30:15 +0100796 __local_r4k_flush_icache_range(start, end, R4K_HIT | R4K_INDEX, false);
797}
798
799static inline void local_r4k_flush_icache_user_range(unsigned long start,
800 unsigned long end)
801{
802 __local_r4k_flush_icache_range(start, end, R4K_HIT | R4K_INDEX, true);
James Hogan27b93d92016-07-13 14:12:54 +0100803}
804
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200805static inline void local_r4k_flush_icache_range_ipi(void *args)
806{
807 struct flush_icache_range_args *fir_args = args;
808 unsigned long start = fir_args->start;
809 unsigned long end = fir_args->end;
James Hogan27b93d92016-07-13 14:12:54 +0100810 unsigned int type = fir_args->type;
James Hoganb2ff7172016-09-01 17:30:15 +0100811 bool user = fir_args->user;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200812
James Hoganb2ff7172016-09-01 17:30:15 +0100813 __local_r4k_flush_icache_range(start, end, type, user);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200814}
815
James Hoganb2ff7172016-09-01 17:30:15 +0100816static void __r4k_flush_icache_range(unsigned long start, unsigned long end,
817 bool user)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818{
819 struct flush_icache_range_args args;
James Hoganf70ddc02016-07-13 14:12:55 +0100820 unsigned long size, cache_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
822 args.start = start;
823 args.end = end;
James Hogan27b93d92016-07-13 14:12:54 +0100824 args.type = R4K_HIT | R4K_INDEX;
James Hoganb2ff7172016-09-01 17:30:15 +0100825 args.user = user;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
James Hoganf70ddc02016-07-13 14:12:55 +0100827 /*
828 * Indexed cache ops require an SMP call.
829 * Consider if that can or should be avoided.
830 */
831 preempt_disable();
832 if (r4k_op_needs_ipi(R4K_INDEX) && !r4k_op_needs_ipi(R4K_HIT)) {
833 /*
834 * If address-based cache ops don't require an SMP call, then
835 * use them exclusively for small flushes.
836 */
Paul Burton801f8232016-09-05 15:24:54 +0100837 size = end - start;
James Hoganf70ddc02016-07-13 14:12:55 +0100838 cache_size = icache_size;
839 if (!cpu_has_ic_fills_f_dc) {
840 size *= 2;
841 cache_size += dcache_size;
842 }
843 if (size <= cache_size)
844 args.type &= ~R4K_INDEX;
845 }
James Hogan27b93d92016-07-13 14:12:54 +0100846 r4k_on_each_cpu(args.type, local_r4k_flush_icache_range_ipi, &args);
James Hoganf70ddc02016-07-13 14:12:55 +0100847 preempt_enable();
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000848 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849}
850
James Hoganb2ff7172016-09-01 17:30:15 +0100851static void r4k_flush_icache_range(unsigned long start, unsigned long end)
852{
853 return __r4k_flush_icache_range(start, end, false);
854}
855
856static void r4k_flush_icache_user_range(unsigned long start, unsigned long end)
857{
858 return __r4k_flush_icache_range(start, end, true);
859}
860
Christoph Hellwig972dc3b2018-06-15 13:08:31 +0200861#ifdef CONFIG_DMA_NONCOHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
864{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 /* Catch bad driver code */
Paul Burtond4da0e92016-11-25 18:46:09 +0000866 if (WARN_ON(size == 0))
867 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Ralf Baechleff522052013-09-17 12:44:31 +0200869 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100870 if (cpu_has_inclusive_pcaches) {
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800871 if (size >= scache_size) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800872 if (current_cpu_type() != CPU_LOONGSON64)
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800873 r4k_blast_scache();
874 else
875 r4k_blast_scache_node(pa_to_nid(addr));
876 } else {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900877 blast_scache_range(addr, addr + size);
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800878 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900879 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700880 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 return;
882 }
883
884 /*
885 * Either no secondary cache or the available caches don't have the
886 * subset property so we have to flush the primary caches
NeilBrown55a2aa02018-04-27 09:28:34 +1000887 * explicitly.
888 * If we would need IPI to perform an INDEX-type operation, then
889 * we have to use the HIT-type alternative as IPI cannot be used
890 * here due to interrupts possibly being disabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 */
NeilBrown55a2aa02018-04-27 09:28:34 +1000892 if (!r4k_op_needs_ipi(R4K_INDEX) && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 r4k_blast_dcache();
894 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900896 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
Ralf Baechleff522052013-09-17 12:44:31 +0200898 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
900 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700901 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
904static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
905{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 /* Catch bad driver code */
Paul Burtond4da0e92016-11-25 18:46:09 +0000907 if (WARN_ON(size == 0))
908 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Ralf Baechleff522052013-09-17 12:44:31 +0200910 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100911 if (cpu_has_inclusive_pcaches) {
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800912 if (size >= scache_size) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800913 if (current_cpu_type() != CPU_LOONGSON64)
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800914 r4k_blast_scache();
915 else
916 r4k_blast_scache_node(pa_to_nid(addr));
917 } else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000918 /*
919 * There is no clearly documented alignment requirement
920 * for the cache instruction on MIPS processors and
921 * some processors, among them the RM5200 and RM7000
922 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100923 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000924 * aligning the address to cache line size.
925 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100926 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000927 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900928 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700929 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 return;
931 }
932
NeilBrown55a2aa02018-04-27 09:28:34 +1000933 if (!r4k_op_needs_ipi(R4K_INDEX) && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 r4k_blast_dcache();
935 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100937 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
Ralf Baechleff522052013-09-17 12:44:31 +0200939 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
941 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700942 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943}
Christoph Hellwig972dc3b2018-06-15 13:08:31 +0200944#endif /* CONFIG_DMA_NONCOHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946static void r4k_flush_icache_all(void)
947{
948 if (cpu_has_vtag_icache)
949 r4k_blast_icache();
950}
951
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100952struct flush_kernel_vmap_range_args {
953 unsigned long vaddr;
954 int size;
955};
956
James Hogana9341ae2016-07-13 14:12:53 +0100957static inline void local_r4k_flush_kernel_vmap_range_index(void *args)
958{
959 /*
960 * Aliases only affect the primary caches so don't bother with
961 * S-caches or T-caches.
962 */
963 r4k_blast_dcache();
964}
965
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100966static inline void local_r4k_flush_kernel_vmap_range(void *args)
967{
968 struct flush_kernel_vmap_range_args *vmra = args;
969 unsigned long vaddr = vmra->vaddr;
970 int size = vmra->size;
971
972 /*
973 * Aliases only affect the primary caches so don't bother with
974 * S-caches or T-caches.
975 */
James Hogana9341ae2016-07-13 14:12:53 +0100976 R4600_HIT_CACHEOP_WAR_IMPL;
977 blast_dcache_range(vaddr, vaddr + size);
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100978}
979
980static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
981{
982 struct flush_kernel_vmap_range_args args;
983
984 args.vaddr = (unsigned long) vaddr;
985 args.size = size;
986
James Hogana9341ae2016-07-13 14:12:53 +0100987 if (size >= dcache_size)
988 r4k_on_each_cpu(R4K_INDEX,
989 local_r4k_flush_kernel_vmap_range_index, NULL);
990 else
991 r4k_on_each_cpu(R4K_HIT, local_r4k_flush_kernel_vmap_range,
992 &args);
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100993}
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995static inline void rm7k_erratum31(void)
996{
997 const unsigned long ic_lsize = 32;
998 unsigned long addr;
999
1000 /* RM7000 erratum #31. The icache is screwed at startup. */
1001 write_c0_taglo(0);
1002 write_c0_taghi(0);
1003
1004 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
1005 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +00001006 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 ".set noreorder\n\t"
1008 ".set mips3\n\t"
1009 "cache\t%1, 0(%0)\n\t"
1010 "cache\t%1, 0x1000(%0)\n\t"
1011 "cache\t%1, 0x2000(%0)\n\t"
1012 "cache\t%1, 0x3000(%0)\n\t"
1013 "cache\t%2, 0(%0)\n\t"
1014 "cache\t%2, 0x1000(%0)\n\t"
1015 "cache\t%2, 0x2000(%0)\n\t"
1016 "cache\t%2, 0x3000(%0)\n\t"
1017 "cache\t%1, 0(%0)\n\t"
1018 "cache\t%1, 0x1000(%0)\n\t"
1019 "cache\t%1, 0x2000(%0)\n\t"
1020 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +00001021 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 :
1023 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
1024 }
1025}
1026
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001027static inline int alias_74k_erratum(struct cpuinfo_mips *c)
Steven J. Hill006a8512012-06-26 04:11:03 +00001028{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +01001029 unsigned int imp = c->processor_id & PRID_IMP_MASK;
1030 unsigned int rev = c->processor_id & PRID_REV_MASK;
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001031 int present = 0;
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +01001032
Steven J. Hill006a8512012-06-26 04:11:03 +00001033 /*
1034 * Early versions of the 74K do not update the cache tags on a
1035 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001036 * aliases. In this case it is better to treat the cache as always
1037 * having aliases. Also disable the synonym tag update feature
1038 * where available. In this case no opportunistic tag update will
1039 * happen where a load causes a virtual address miss but a physical
1040 * address hit during a D-cache look-up.
Steven J. Hill006a8512012-06-26 04:11:03 +00001041 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +01001042 switch (imp) {
1043 case PRID_IMP_74K:
1044 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001045 present = 1;
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +01001046 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
1047 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
1048 break;
1049 case PRID_IMP_1074K:
1050 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001051 present = 1;
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +01001052 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
1053 }
1054 break;
1055 default:
1056 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +00001057 }
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001058
1059 return present;
Steven J. Hill006a8512012-06-26 04:11:03 +00001060}
1061
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001062static void b5k_instruction_hazard(void)
1063{
1064 __sync();
1065 __sync();
1066 __asm__ __volatile__(
1067 " nop; nop; nop; nop; nop; nop; nop; nop\n"
1068 " nop; nop; nop; nop; nop; nop; nop; nop\n"
1069 " nop; nop; nop; nop; nop; nop; nop; nop\n"
1070 " nop; nop; nop; nop; nop; nop; nop; nop\n"
1071 : : : "memory");
1072}
1073
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001074static char *way_string[] = { NULL, "direct mapped", "2-way",
Paul Burton1e18ac72015-07-09 10:40:41 +01001075 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way",
1076 "9-way", "10-way", "11-way", "12-way",
1077 "13-way", "14-way", "15-way", "16-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078};
1079
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001080static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
1082 struct cpuinfo_mips *c = &current_cpu_data;
1083 unsigned int config = read_c0_config();
1084 unsigned int prid = read_c0_prid();
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001085 int has_74k_erratum = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 unsigned long config1;
1087 unsigned int lsize;
1088
Ralf Baechle69f24d12013-09-17 10:25:47 +02001089 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 case CPU_R4600: /* QED style two way caches? */
1091 case CPU_R4700:
1092 case CPU_R5000:
1093 case CPU_NEVADA:
1094 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1095 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1096 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001097 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1100 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1101 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001102 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 c->options |= MIPS_CPU_CACHE_CDEX_P;
1105 break;
1106
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 case CPU_R5500:
1108 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1109 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1110 c->icache.ways = 2;
1111 c->icache.waybit= 0;
1112
1113 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1114 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1115 c->dcache.ways = 2;
1116 c->dcache.waybit = 0;
1117
Shinya Kuribayashi58648102009-03-18 09:04:01 +09001118 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 break;
1120
1121 case CPU_TX49XX:
1122 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1123 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1124 c->icache.ways = 4;
1125 c->icache.waybit= 0;
1126
1127 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1128 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1129 c->dcache.ways = 4;
1130 c->dcache.waybit = 0;
1131
1132 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +09001133 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 break;
1135
1136 case CPU_R4000PC:
1137 case CPU_R4000SC:
1138 case CPU_R4000MC:
1139 case CPU_R4400PC:
1140 case CPU_R4400SC:
1141 case CPU_R4400MC:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1143 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1144 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001145 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1148 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1149 c->dcache.ways = 1;
1150 c->dcache.waybit = 0; /* does not matter */
1151
1152 c->options |= MIPS_CPU_CACHE_CDEX_P;
1153 break;
1154
1155 case CPU_R10000:
1156 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001157 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001158 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
1160 c->icache.linesz = 64;
1161 c->icache.ways = 2;
1162 c->icache.waybit = 0;
1163
1164 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
1165 c->dcache.linesz = 32;
1166 c->dcache.ways = 2;
1167 c->dcache.waybit = 0;
1168
1169 c->options |= MIPS_CPU_PREFETCH;
1170 break;
1171
1172 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +09001173 write_c0_config(config & ~VR41_CONF_P4K);
Mathieu Malaterre69095e32018-12-03 22:23:43 +01001174 /* fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 case CPU_VR4131:
1176 /* Workaround for cache instruction bug of VR4131 */
1177 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
1178 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +09001179 config |= 0x00400000U;
1180 if (c->processor_id == 0x0c80U)
1181 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +09001183 } else
1184 c->options |= MIPS_CPU_CACHE_CDEX_P;
1185
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1187 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1188 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001189 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
1191 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1192 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1193 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001194 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 break;
1196
1197 case CPU_VR41XX:
1198 case CPU_VR4111:
1199 case CPU_VR4121:
1200 case CPU_VR4122:
1201 case CPU_VR4181:
1202 case CPU_VR4181A:
1203 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1204 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1205 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001206 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
1208 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1209 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1210 c->dcache.ways = 1;
1211 c->dcache.waybit = 0; /* does not matter */
1212
1213 c->options |= MIPS_CPU_CACHE_CDEX_P;
1214 break;
1215
1216 case CPU_RM7000:
1217 rm7k_erratum31();
1218
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1220 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1221 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001222 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
1224 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1225 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1226 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001227 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 c->options |= MIPS_CPU_PREFETCH;
1231 break;
1232
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001233 case CPU_LOONGSON2EF:
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001234 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1235 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1236 if (prid & 0x3)
1237 c->icache.ways = 4;
1238 else
1239 c->icache.ways = 2;
1240 c->icache.waybit = 0;
1241
1242 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1243 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1244 if (prid & 0x3)
1245 c->dcache.ways = 4;
1246 else
1247 c->dcache.ways = 2;
1248 c->dcache.waybit = 0;
1249 break;
1250
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001251 case CPU_LOONGSON64:
Huacai Chenc579d312014-03-21 18:44:00 +08001252 config1 = read_c0_config1();
1253 lsize = (config1 >> 19) & 7;
1254 if (lsize)
1255 c->icache.linesz = 2 << lsize;
1256 else
1257 c->icache.linesz = 0;
1258 c->icache.sets = 64 << ((config1 >> 22) & 7);
1259 c->icache.ways = 1 + ((config1 >> 16) & 7);
1260 icache_size = c->icache.sets *
1261 c->icache.ways *
1262 c->icache.linesz;
1263 c->icache.waybit = 0;
1264
1265 lsize = (config1 >> 10) & 7;
1266 if (lsize)
1267 c->dcache.linesz = 2 << lsize;
1268 else
1269 c->dcache.linesz = 0;
1270 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1271 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1272 dcache_size = c->dcache.sets *
1273 c->dcache.ways *
1274 c->dcache.linesz;
1275 c->dcache.waybit = 0;
Huacai Chen75074452019-09-21 21:50:27 +08001276 if ((c->processor_id & (PRID_IMP_MASK | PRID_REV_MASK)) >=
1277 (PRID_IMP_LOONGSON_64C | PRID_REV_LOONGSON3A_R2_0))
Huacai Chen1e820da32016-03-03 09:45:13 +08001278 c->options |= MIPS_CPU_PREFETCH;
Huacai Chenc579d312014-03-21 18:44:00 +08001279 break;
1280
David Daney18a8cd62014-05-28 23:52:09 +02001281 case CPU_CAVIUM_OCTEON3:
1282 /* For now lie about the number of ways. */
1283 c->icache.linesz = 128;
1284 c->icache.sets = 16;
1285 c->icache.ways = 8;
1286 c->icache.flags |= MIPS_CACHE_VTAG;
1287 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
1288
1289 c->dcache.linesz = 128;
1290 c->dcache.ways = 8;
1291 c->dcache.sets = 8;
1292 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
1293 c->options |= MIPS_CPU_PREFETCH;
1294 break;
1295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 default:
1297 if (!(config & MIPS_CONF_M))
1298 panic("Don't know how to probe P-caches on this cpu.");
1299
1300 /*
1301 * So we seem to be a MIPS32 or MIPS64 CPU
1302 * So let's probe the I-cache ...
1303 */
1304 config1 = read_c0_config1();
1305
Markos Chandras175cba82013-09-19 18:18:41 +01001306 lsize = (config1 >> 19) & 7;
1307
1308 /* IL == 7 is reserved */
1309 if (lsize == 7)
1310 panic("Invalid icache line size");
1311
1312 c->icache.linesz = lsize ? 2 << lsize : 0;
1313
Douglas Leungdc34b052012-07-19 09:11:13 +02001314 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 c->icache.ways = 1 + ((config1 >> 16) & 7);
1316
1317 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001318 c->icache.ways *
1319 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001320 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
James Hogan4b34bca2016-06-15 19:29:59 +01001322 if (config & MIPS_CONF_VI)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 c->icache.flags |= MIPS_CACHE_VTAG;
1324
1325 /*
1326 * Now probe the MIPS32 / MIPS64 data cache.
1327 */
1328 c->dcache.flags = 0;
1329
Markos Chandras175cba82013-09-19 18:18:41 +01001330 lsize = (config1 >> 10) & 7;
1331
1332 /* DL == 7 is reserved */
1333 if (lsize == 7)
1334 panic("Invalid dcache line size");
1335
1336 c->dcache.linesz = lsize ? 2 << lsize : 0;
1337
Douglas Leungdc34b052012-07-19 09:11:13 +02001338 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1340
1341 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001342 c->dcache.ways *
1343 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001344 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 c->options |= MIPS_CPU_PREFETCH;
1347 break;
1348 }
1349
1350 /*
1351 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001352 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 * to get a VCE exception anymore so we don't care about this
1354 * misconfiguration. The case is rather theoretical anyway;
1355 * presumably no vendor is shipping his hardware in the "bad"
1356 * configuration.
1357 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001358 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1359 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 !(config & CONF_SC) && c->icache.linesz != 16 &&
1361 PAGE_SIZE <= 0x8000)
1362 panic("Improper R4000SC processor configuration detected");
1363
1364 /* compute a couple of other cache variables */
1365 c->icache.waysize = icache_size / c->icache.ways;
1366 c->dcache.waysize = dcache_size / c->dcache.ways;
1367
Chris Dearman73f40352006-06-20 18:06:52 +01001368 c->icache.sets = c->icache.linesz ?
1369 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1370 c->dcache.sets = c->dcache.linesz ?
1371 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 /*
Joshua Kinard30577392015-01-21 07:59:45 -05001374 * R1x000 P-caches are odd in a positive way. They're 32kB 2-way
1375 * virtually indexed so normally would suffer from aliases. So
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 * normally they'd suffer from aliases but magic in the hardware deals
1377 * with that for us so we don't need to take care ourselves.
1378 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001379 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001380 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001381 case CPU_25KF:
Paul Burton819da1e2016-08-19 18:13:34 +01001382 case CPU_I6400:
Paul Burton859aeb12017-06-02 12:39:04 -07001383 case CPU_I6500:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001384 case CPU_SB1:
1385 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301386 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001387 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001388 break;
1389
Ralf Baechled1e344e2005-02-04 15:51:26 +00001390 case CPU_R10000:
1391 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001392 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001393 case CPU_R16000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001394 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001395
Maciej W. Rozyckibf4aac02014-06-28 23:28:08 +01001396 case CPU_74K:
1397 case CPU_1074K:
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001398 has_74k_erratum = alias_74k_erratum(c);
Maciej W. Rozyckibf4aac02014-06-28 23:28:08 +01001399 /* Fall through. */
Steven J. Hill113c62d2012-07-06 23:56:00 +02001400 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001401 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001402 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001403 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001404 case CPU_1004K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001405 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001406 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001407 case CPU_PROAPTIV:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +00001408 case CPU_M5150:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001409 case CPU_QEMU_GENERIC:
Paul Burton1091bfa2016-02-03 03:26:38 +00001410 case CPU_P6600:
Paul Burton1dbf6a82016-02-03 16:17:29 +00001411 case CPU_M6250:
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001412 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1413 (c->icache.waysize > PAGE_SIZE))
1414 c->icache.flags |= MIPS_CACHE_ALIASES;
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001415 if (!has_74k_erratum && (read_c0_config7() & MIPS_CONF7_AR)) {
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001416 /*
1417 * Effectively physically indexed dcache,
1418 * thus no virtual aliases.
1419 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001420 c->dcache.flags |= MIPS_CACHE_PINDEX;
1421 break;
1422 }
Mathieu Malaterre69095e32018-12-03 22:23:43 +01001423 /* fall through */
Ralf Baechled1e344e2005-02-04 15:51:26 +00001424 default:
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001425 if (has_74k_erratum || c->dcache.waysize > PAGE_SIZE)
Ralf Baechlebeab3752006-06-19 21:56:25 +01001426 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Paul Burtond66f99b2016-08-19 18:13:35 +01001429 /* Physically indexed caches don't suffer from virtual aliasing */
1430 if (c->dcache.flags & MIPS_CACHE_PINDEX)
1431 c->dcache.flags &= ~MIPS_CACHE_ALIASES;
1432
Paul Burtond1c58722017-06-02 15:17:25 -07001433 /*
1434 * In systems with CM the icache fills from L2 or closer caches, and
1435 * thus sees remote stores without needing to write them back any
1436 * further than that.
1437 */
1438 if (mips_cm_present())
1439 c->icache.flags |= MIPS_IC_SNOOPS_REMOTE;
1440
Ralf Baechle69f24d12013-09-17 10:25:47 +02001441 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 case CPU_20KC:
1443 /*
1444 * Some older 20Kc chips doesn't have the 'VI' bit in
1445 * the config register.
1446 */
1447 c->icache.flags |= MIPS_CACHE_VTAG;
1448 break;
1449
Manuel Lauss270717a2009-03-25 17:49:28 +01001450 case CPU_ALCHEMY:
James Hogan47f2ac52016-01-22 10:58:26 +00001451 case CPU_I6400:
Paul Burton859aeb12017-06-02 12:39:04 -07001452 case CPU_I6500:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1454 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Florian Fainellic130d2f2016-04-04 10:55:34 -07001456 case CPU_BMIPS5000:
1457 c->icache.flags |= MIPS_CACHE_IC_F_DC;
Florian Fainelli73c4ca02016-04-04 10:55:35 -07001458 /* Cache aliases are handled in hardware; allow HIGHMEM */
1459 c->dcache.flags &= ~MIPS_CACHE_ALIASES;
Florian Fainellic130d2f2016-04-04 10:55:34 -07001460 break;
1461
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001462 case CPU_LOONGSON2EF:
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001463 /*
1464 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1465 * one op will act on all 4 ways
1466 */
1467 c->icache.ways = 1;
1468 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1471 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001472 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 way_string[c->icache.ways], c->icache.linesz);
1474
Ralf Baechle64bfca52007-10-15 16:35:45 +01001475 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1476 dcache_size >> 10, way_string[c->dcache.ways],
1477 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1478 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1479 "cache aliases" : "no aliases",
1480 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481}
1482
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001483static void probe_vcache(void)
1484{
1485 struct cpuinfo_mips *c = &current_cpu_data;
1486 unsigned int config2, lsize;
1487
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001488 if (current_cpu_type() != CPU_LOONGSON64)
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001489 return;
1490
1491 config2 = read_c0_config2();
1492 if ((lsize = ((config2 >> 20) & 15)))
1493 c->vcache.linesz = 2 << lsize;
1494 else
1495 c->vcache.linesz = lsize;
1496
1497 c->vcache.sets = 64 << ((config2 >> 24) & 15);
1498 c->vcache.ways = 1 + ((config2 >> 16) & 15);
1499
1500 vcache_size = c->vcache.sets * c->vcache.ways * c->vcache.linesz;
1501
1502 c->vcache.waybit = 0;
Huacai Chen0be032c2017-03-16 21:00:29 +08001503 c->vcache.waysize = vcache_size / c->vcache.ways;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001504
1505 pr_info("Unified victim cache %ldkB %s, linesize %d bytes.\n",
1506 vcache_size >> 10, way_string[c->vcache.ways], c->vcache.linesz);
1507}
1508
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509/*
1510 * If you even _breathe_ on this function, look at the gcc output and make sure
1511 * it does not pop things on and off the stack for the cache sizing loop that
1512 * executes in KSEG1 space or else you will crash and burn badly. You have
1513 * been warned.
1514 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001515static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 unsigned long flags, addr, begin, end, pow2;
1518 unsigned int config = read_c0_config();
1519 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 if (config & CONF_SC)
1522 return 0;
1523
Ralf Baechlee001e522007-07-28 12:45:47 +01001524 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 begin &= ~((4 * 1024 * 1024) - 1);
1526 end = begin + (4 * 1024 * 1024);
1527
1528 /*
1529 * This is such a bitch, you'd think they would make it easy to do
1530 * this. Away you daemons of stupidity!
1531 */
1532 local_irq_save(flags);
1533
1534 /* Fill each size-multiple cache line with a valid tag. */
1535 pow2 = (64 * 1024);
1536 for (addr = begin; addr < end; addr = (begin + pow2)) {
1537 unsigned long *p = (unsigned long *) addr;
1538 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1539 pow2 <<= 1;
1540 }
1541
1542 /* Load first line with zero (therefore invalid) tag. */
1543 write_c0_taglo(0);
1544 write_c0_taghi(0);
1545 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1546 cache_op(Index_Store_Tag_I, begin);
1547 cache_op(Index_Store_Tag_D, begin);
1548 cache_op(Index_Store_Tag_SD, begin);
1549
1550 /* Now search for the wrap around point. */
1551 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1553 cache_op(Index_Load_Tag_SD, addr);
1554 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1555 if (!read_c0_taglo())
1556 break;
1557 pow2 <<= 1;
1558 }
1559 local_irq_restore(flags);
1560 addr -= begin;
1561
1562 scache_size = addr;
1563 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1564 c->scache.ways = 1;
Joshua Kinard755af332015-06-02 16:55:22 -04001565 c->scache.waybit = 0; /* does not matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
1567 return 1;
1568}
1569
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001570static void __init loongson2_sc_init(void)
1571{
1572 struct cpuinfo_mips *c = &current_cpu_data;
1573
1574 scache_size = 512*1024;
1575 c->scache.linesz = 32;
1576 c->scache.ways = 4;
1577 c->scache.waybit = 0;
1578 c->scache.waysize = scache_size / (c->scache.ways);
1579 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1580 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1581 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1582
1583 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1584}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001585
Huacai Chenc579d312014-03-21 18:44:00 +08001586static void __init loongson3_sc_init(void)
1587{
1588 struct cpuinfo_mips *c = &current_cpu_data;
1589 unsigned int config2, lsize;
1590
1591 config2 = read_c0_config2();
1592 lsize = (config2 >> 4) & 15;
1593 if (lsize)
1594 c->scache.linesz = 2 << lsize;
1595 else
1596 c->scache.linesz = 0;
1597 c->scache.sets = 64 << ((config2 >> 8) & 15);
1598 c->scache.ways = 1 + (config2 & 15);
1599
1600 scache_size = c->scache.sets *
1601 c->scache.ways *
1602 c->scache.linesz;
1603 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1604 scache_size *= 4;
1605 c->scache.waybit = 0;
Huacai Chen0be032c2017-03-16 21:00:29 +08001606 c->scache.waysize = scache_size / c->scache.ways;
Huacai Chenc579d312014-03-21 18:44:00 +08001607 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1608 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1609 if (scache_size)
1610 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1611 return;
1612}
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614extern int r5k_sc_init(void);
1615extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001616extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001618static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619{
1620 struct cpuinfo_mips *c = &current_cpu_data;
1621 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 int sc_present = 0;
1623
1624 /*
1625 * Do the probing thing on R4000SC and R4400SC processors. Other
1626 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001627 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001629 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 case CPU_R4000SC:
1631 case CPU_R4000MC:
1632 case CPU_R4400SC:
1633 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001634 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 if (sc_present)
1636 c->options |= MIPS_CPU_CACHE_CDEX_S;
1637 break;
1638
1639 case CPU_R10000:
1640 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001641 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001642 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1644 c->scache.linesz = 64 << ((config >> 13) & 1);
1645 c->scache.ways = 2;
1646 c->scache.waybit= 0;
1647 sc_present = 1;
1648 break;
1649
1650 case CPU_R5000:
1651 case CPU_NEVADA:
1652#ifdef CONFIG_R5000_CPU_SCACHE
1653 r5k_sc_init();
1654#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001655 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
1657 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658#ifdef CONFIG_RM7000_CPU_SCACHE
1659 rm7k_sc_init();
1660#endif
1661 return;
1662
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001663 case CPU_LOONGSON2EF:
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001664 loongson2_sc_init();
1665 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001666
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001667 case CPU_LOONGSON64:
Huacai Chenc579d312014-03-21 18:44:00 +08001668 loongson3_sc_init();
1669 return;
1670
David Daney18a8cd62014-05-28 23:52:09 +02001671 case CPU_CAVIUM_OCTEON3:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001672 case CPU_XLP:
1673 /* don't need to worry about L2, fully coherent */
1674 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001675
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001677 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
Markos Chandrasb5ad2c22015-01-15 10:28:29 +00001678 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
1679 MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001680#ifdef CONFIG_MIPS_CPU_SCACHE
1681 if (mips_sc_init ()) {
1682 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1683 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1684 scache_size >> 10,
1685 way_string[c->scache.ways], c->scache.linesz);
1686 }
1687#else
1688 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1689 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1690#endif
1691 return;
1692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 sc_present = 0;
1694 }
1695
1696 if (!sc_present)
1697 return;
1698
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 /* compute a couple of other cache variables */
1700 c->scache.waysize = scache_size / c->scache.ways;
1701
1702 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1703
1704 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1705 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1706
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001707 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708}
1709
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001710void au1x00_fixup_config_od(void)
1711{
1712 /*
1713 * c0_config.od (bit 19) was write only (and read as 0)
1714 * on the early revisions of Alchemy SOCs. It disables the bus
1715 * transaction overlapping and needs to be set to fix various errata.
1716 */
1717 switch (read_c0_prid()) {
1718 case 0x00030100: /* Au1000 DA */
1719 case 0x00030201: /* Au1000 HA */
1720 case 0x00030202: /* Au1000 HB */
1721 case 0x01030200: /* Au1500 AB */
1722 /*
1723 * Au1100 errata actually keeps silence about this bit, so we set it
1724 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001725 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001726 */
1727 case 0x02030200: /* Au1100 AB */
1728 case 0x02030201: /* Au1100 BA */
1729 case 0x02030202: /* Au1100 BC */
1730 set_c0_config(1 << 19);
1731 break;
1732 }
1733}
1734
Ralf Baechle89052bd2008-06-12 17:26:02 +01001735/* CP0 hazard avoidance. */
1736#define NXP_BARRIER() \
1737 __asm__ __volatile__( \
1738 ".set noreorder\n\t" \
1739 "nop; nop; nop; nop; nop; nop;\n\t" \
1740 ".set reorder\n\t")
1741
1742static void nxp_pr4450_fixup_config(void)
1743{
1744 unsigned long config0;
1745
1746 config0 = read_c0_config();
1747
1748 /* clear all three cache coherency fields */
1749 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1750 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1751 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1752 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1753 write_c0_config(config0);
1754 NXP_BARRIER();
1755}
1756
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001757static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001758
1759static int __init cca_setup(char *str)
1760{
1761 get_option(&str, &cca);
1762
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001763 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001764}
1765
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001766early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001767
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001768static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
Chris Dearman35133692007-09-19 00:58:24 +01001770 if (cca < 0 || cca > 7)
1771 cca = read_c0_config() & CONF_CM_CMASK;
1772 _page_cachable_default = cca << _CACHE_SHIFT;
1773
1774 pr_debug("Using cache attribute %d\n", cca);
1775 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
1777 /*
1778 * c0_status.cu=0 specifies that updates by the sc instruction use
1779 * the coherency mode specified by the TLB; 1 means cachable
1780 * coherent update on write will be used. Not all processors have
1781 * this bit and; some wire it to zero, others like Toshiba had the
1782 * silly idea of putting something else there ...
1783 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001784 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 case CPU_R4000PC:
1786 case CPU_R4000SC:
1787 case CPU_R4000MC:
1788 case CPU_R4400PC:
1789 case CPU_R4400SC:
1790 case CPU_R4400MC:
1791 clear_c0_config(CONF_CU);
1792 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001793 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001794 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001795 * the write-only co_config.od bit and set it back to one on:
1796 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001797 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001798 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001799 au1x00_fixup_config_od();
1800 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001801
1802 case PRID_IMP_PR4450:
1803 nxp_pr4450_fixup_config();
1804 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 }
1806}
1807
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001808static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001810 extern char __weak except_vec2_generic;
1811 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
Ralf Baechle69f24d12013-09-17 10:25:47 +02001813 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001814 case CPU_SB1:
1815 case CPU_SB1A:
1816 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1817 break;
1818
1819 default:
1820 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1821 break;
1822 }
David Daney9cd9669b2012-05-15 00:04:49 -07001823}
1824
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001825void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001826{
1827 extern void build_clear_page(void);
1828 extern void build_copy_page(void);
1829 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
1831 probe_pcache();
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001832 probe_vcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 setup_scache();
1834
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 r4k_blast_dcache_page_setup();
1836 r4k_blast_dcache_page_indexed_setup();
1837 r4k_blast_dcache_setup();
1838 r4k_blast_icache_page_setup();
1839 r4k_blast_icache_page_indexed_setup();
1840 r4k_blast_icache_setup();
1841 r4k_blast_scache_page_setup();
1842 r4k_blast_scache_page_indexed_setup();
1843 r4k_blast_scache_setup();
Huacai Chenbb53fdf2018-11-15 15:53:53 +08001844 r4k_blast_scache_node_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001845#ifdef CONFIG_EVA
1846 r4k_blast_dcache_user_page_setup();
1847 r4k_blast_icache_user_page_setup();
1848#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849
1850 /*
1851 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1852 * This code supports virtually indexed processors and will be
1853 * unnecessarily inefficient on physically indexed processors.
1854 */
Leonid Yegoshincb80b2a2015-11-19 17:38:21 -08001855 if (c->dcache.linesz && cpu_has_dc_aliases)
Chris Dearman73f40352006-06-20 18:06:52 +01001856 shm_align_mask = max_t( unsigned long,
1857 c->dcache.sets * c->dcache.linesz - 1,
1858 PAGE_SIZE - 1);
1859 else
1860 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001861
1862 __flush_cache_vmap = r4k__flush_cache_vmap;
1863 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1864
Ralf Baechledb813fe2007-09-27 18:26:43 +01001865 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 __flush_cache_all = r4k___flush_cache_all;
1867 flush_cache_mm = r4k_flush_cache_mm;
1868 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 flush_cache_range = r4k_flush_cache_range;
1870
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001871 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1872
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001874 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 flush_data_cache_page = r4k_flush_data_cache_page;
1876 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001877 local_flush_icache_range = local_r4k_flush_icache_range;
James Hoganb2ff7172016-09-01 17:30:15 +01001878 __flush_icache_user_range = r4k_flush_icache_user_range;
1879 __local_flush_icache_user_range = local_r4k_flush_icache_user_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001881#ifdef CONFIG_DMA_NONCOHERENT
1882#ifdef CONFIG_DMA_MAYBE_COHERENT
1883 if (coherentio == IO_COHERENCE_ENABLED ||
1884 (coherentio == IO_COHERENCE_DEFAULT && hw_coherentio)) {
Ralf Baechle39b8d522008-04-28 17:14:26 +01001885 _dma_cache_wback_inv = (void *)cache_noop;
1886 _dma_cache_wback = (void *)cache_noop;
1887 _dma_cache_inv = (void *)cache_noop;
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001888 } else
1889#endif /* CONFIG_DMA_MAYBE_COHERENT */
1890 {
Ralf Baechle39b8d522008-04-28 17:14:26 +01001891 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1892 _dma_cache_wback = r4k_dma_cache_wback_inv;
1893 _dma_cache_inv = r4k_dma_cache_inv;
1894 }
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001895#endif /* CONFIG_DMA_NONCOHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 build_clear_page();
1898 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001899
1900 /*
1901 * We want to run CMP kernels on core with and without coherent
1902 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1903 * or not to flush caches.
1904 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001905 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001906
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001907 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001908 board_cache_error_setup = r4k_cache_error_setup;
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001909
1910 /*
1911 * Per-CPU overrides
1912 */
1913 switch (current_cpu_type()) {
1914 case CPU_BMIPS4350:
1915 case CPU_BMIPS4380:
1916 /* No IPI is needed because all CPUs share the same D$ */
1917 flush_data_cache_page = r4k_blast_dcache_page;
1918 break;
1919 case CPU_BMIPS5000:
1920 /* We lose our superpowers if L2 is disabled */
1921 if (c->scache.flags & MIPS_CACHE_NOT_PRESENT)
1922 break;
1923
1924 /* I$ fills from D$ just by emptying the write buffers */
1925 flush_cache_page = (void *)b5k_instruction_hazard;
1926 flush_cache_range = (void *)b5k_instruction_hazard;
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001927 local_flush_data_cache_page = (void *)b5k_instruction_hazard;
1928 flush_data_cache_page = (void *)b5k_instruction_hazard;
1929 flush_icache_range = (void *)b5k_instruction_hazard;
1930 local_flush_icache_range = (void *)b5k_instruction_hazard;
1931
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001932
1933 /* Optimization: an L2 flush implicitly flushes the L1 */
1934 current_cpu_data.options |= MIPS_CPU_INCLUSIVE_CACHES;
1935 break;
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001936 case CPU_LOONGSON64:
Huacai Chen37fbe8f2016-03-03 09:45:10 +08001937 /* Loongson-3 maintains cache coherency by hardware */
1938 __flush_cache_all = cache_noop;
1939 __flush_cache_vmap = cache_noop;
1940 __flush_cache_vunmap = cache_noop;
1941 __flush_kernel_vmap_range = (void *)cache_noop;
1942 flush_cache_mm = (void *)cache_noop;
1943 flush_cache_page = (void *)cache_noop;
1944 flush_cache_range = (void *)cache_noop;
Huacai Chen37fbe8f2016-03-03 09:45:10 +08001945 flush_icache_all = (void *)cache_noop;
1946 flush_data_cache_page = (void *)cache_noop;
1947 local_flush_data_cache_page = (void *)cache_noop;
1948 break;
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001949 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950}
James Hogan61d73042014-03-04 10:23:57 +00001951
1952static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
1953 void *v)
1954{
1955 switch (cmd) {
1956 case CPU_PM_ENTER_FAILED:
1957 case CPU_PM_EXIT:
1958 coherency_setup();
1959 break;
1960 }
1961
1962 return NOTIFY_OK;
1963}
1964
1965static struct notifier_block r4k_cache_pm_notifier_block = {
1966 .notifier_call = r4k_cache_pm_notifier,
1967};
1968
1969int __init r4k_cache_init_pm(void)
1970{
1971 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
1972}
1973arch_initcall(r4k_cache_init_pm);