blob: 23e063df5d2cf1233665b575193e9c5e7e227e52 [file] [log] [blame]
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05301#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -070011 select ARC_TIMERS
Christoph Hellwig58b04402018-09-11 08:55:28 +020012 select ARCH_HAS_DMA_COHERENT_TO_PFN
Vineet Guptac27d0e92018-08-16 10:20:33 -070013 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050014 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020015 select ARCH_HAS_SYNC_DMA_FOR_CPU
16 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053017 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030018 select ARCH_32BIT_OFF_T
Vineet Guptaf06d19e2013-11-15 12:08:05 +053019 select BUILDTIME_EXTABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053020 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053021 select COMMON_CLK
Vineet Guptace636522015-07-27 17:23:28 +053022 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053023 select GENERIC_CLOCKEVENTS
24 select GENERIC_FIND_FIRST_BIT
25 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
26 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060027 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053028 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030029 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053030 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053031 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053032 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070033 select HAVE_DEBUG_STACKOVERFLOW
Vineet Gupta5464d032017-09-29 14:46:50 -070034 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053035 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070036 select HAVE_KERNEL_GZIP
37 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053038 select HAVE_KPROBES
39 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080040 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053041 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053042 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053043 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053044 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053045 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select OF
47 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053050
Eugeniy Paltseveb277732018-07-26 16:15:43 +030051config ARCH_HAS_CACHE_LINE_SIZE
52 def_bool y
53
Vineet Gupta0dafafc2013-09-06 14:18:17 +053054config TRACE_IRQFLAGS_SUPPORT
55 def_bool y
56
57config LOCKDEP_SUPPORT
58 def_bool y
59
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053060config SCHED_OMIT_FRAME_POINTER
61 def_bool y
62
63config GENERIC_CSUM
64 def_bool y
65
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053066config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053067 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053068
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053069config ARCH_FLATMEM_ENABLE
70 def_bool y
71
72config MMU
73 def_bool y
74
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070075config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053076 def_bool y
77
78config GENERIC_CALIBRATE_DELAY
79 def_bool y
80
81config GENERIC_HWEIGHT
82 def_bool y
83
Vineet Gupta44c8bb92013-01-18 15:12:23 +053084config STACKTRACE_SUPPORT
85 def_bool y
86 select STACKTRACE
87
Vineet Guptafe6c1b82014-07-08 18:43:47 +053088config HAVE_ARCH_TRANSPARENT_HUGEPAGE
89 def_bool y
90 depends on ARC_MMU_V4
91
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053092menu "ARC Architecture Configuration"
93
Vineet Gupta93ad7002013-01-22 16:51:50 +053094menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053095
Christian Ruppert072eb692013-04-12 08:40:59 +020096source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010097source "arch/arc/plat-axs10x/Kconfig"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053098#New platform adds here
Noam Camus966657892015-10-16 16:52:43 +030099source "arch/arc/plat-eznps/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300100source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530101
Vineet Gupta53d98952013-01-18 15:12:25 +0530102endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530103
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530104choice
105 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300106 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530107
108config ISA_ARCOMPACT
109 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700110 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530111 help
112 The original ARC ISA of ARC600/700 cores
113
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530114config ISA_ARCV2
115 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700116 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530117 help
118 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530119
120endchoice
121
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530122menu "ARC CPU Configuration"
123
124choice
125 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530126 default ARC_CPU_770 if ISA_ARCOMPACT
127 default ARC_CPU_HS if ISA_ARCV2
128
129if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530130
131config ARC_CPU_750D
132 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530133 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530134 help
135 Support for ARC750 core
136
137config ARC_CPU_770
138 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530139 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530140 help
141 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
142 This core has a bunch of cool new features:
143 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100144 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530145 -Caches: New Prog Model, Region Flush
146 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
147
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100148endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530149
150config ARC_CPU_HS
151 bool "ARC-HS"
152 depends on ISA_ARCV2
153 help
154 Support for ARC HS38x Cores based on ARCv2 ISA
155 The notable features are:
156 - SMP configurations of upto 4 core with coherency
157 - Optional L2 Cache and IO-Coherency
158 - Revised Interrupt Architecture (multiple priorites, reg banks,
159 auto stack switch, auto regfile save/restore)
160 - MMUv4 (PIPT dcache, Huge Pages)
161 - Instructions for
162 * 64bit load/store: LDD, STD
163 * Hardware assisted divide/remainder: DIV, REM
164 * Function prologue/epilogue: ENTER_S, LEAVE_S
165 * IRQ enable/disable: CLRI, SETI
166 * pop count: FFS, FLS
167 * SETcc, BMSKN, XBFU...
168
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530169endchoice
170
171config CPU_BIG_ENDIAN
172 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530173 help
174 Build kernel for Big Endian Mode of ARC CPU
175
Vineet Gupta41195d22013-01-18 15:12:23 +0530176config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530177 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530178 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530179 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530180 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530181
182if SMP
183
Vineet Gupta41195d22013-01-18 15:12:23 +0530184config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300185 int "Maximum number of CPUs (2-4096)"
186 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530187 default "4"
188
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530189config ARC_SMP_HALT_ON_RESET
190 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530191 help
192 In SMP configuration cores can be configured as Halt-on-reset
193 or they could all start at same time. For Halt-on-reset, non
194 masters are parked until Master kicks them so they can start of
195 at designated entry point. For other case, all jump to common
196 entry point and spin wait for Master's signal.
197
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100198endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530199
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700200config ARC_MCIP
201 bool "ARConnect Multicore IP (MCIP) Support "
202 depends on ISA_ARCV2
203 default y if SMP
204 help
205 This IP block enables SMP in ARC-HS38 cores.
206 It provides for cross-core interrupts, multi-core debug
207 hardware semaphores, shared memory,....
208
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530209menuconfig ARC_CACHE
210 bool "Enable Cache Support"
211 default y
212
213if ARC_CACHE
214
215config ARC_CACHE_LINE_SHIFT
216 int "Cache Line Length (as power of 2)"
217 range 5 7
218 default "6"
219 help
220 Starting with ARC700 4.9, Cache line length is configurable,
221 This option specifies "N", with Line-len = 2 power N
222 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
223 Linux only supports same line lengths for I and D caches.
224
225config ARC_HAS_ICACHE
226 bool "Use Instruction Cache"
227 default y
228
229config ARC_HAS_DCACHE
230 bool "Use Data Cache"
231 default y
232
233config ARC_CACHE_PAGES
234 bool "Per Page Cache Control"
235 default y
236 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
237 help
238 This can be used to over-ride the global I/D Cache Enable on a
239 per-page basis (but only for pages accessed via MMU such as
240 Kernel Virtual address or User Virtual Address)
241 TLB entries have a per-page Cache Enable Bit.
242 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
243 Global DISABLE + Per Page ENABLE won't work
244
Vineet Gupta4102b532013-05-09 21:54:51 +0530245config ARC_CACHE_VIPT_ALIASING
246 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530247 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530248
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100249endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530250
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530251config ARC_HAS_ICCM
252 bool "Use ICCM"
253 help
254 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530255
256config ARC_ICCM_SZ
257 int "ICCM Size in KB"
258 default "64"
259 depends on ARC_HAS_ICCM
260
261config ARC_HAS_DCCM
262 bool "Use DCCM"
263 help
264 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530265
266config ARC_DCCM_SZ
267 int "DCCM Size in KB"
268 default "64"
269 depends on ARC_HAS_DCCM
270
271config ARC_DCCM_BASE
272 hex "DCCM map address"
273 default "0xA0000000"
274 depends on ARC_HAS_DCCM
275
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530276choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530277 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530278 default ARC_MMU_V3 if ARC_CPU_770
279 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530280 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530281
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530282if ISA_ARCOMPACT
283
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530284config ARC_MMU_V1
285 bool "MMU v1"
286 help
287 Orig ARC700 MMU
288
289config ARC_MMU_V2
290 bool "MMU v2"
291 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900292 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530293 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
294
295config ARC_MMU_V3
296 bool "MMU v3"
297 depends on ARC_CPU_770
298 help
299 Introduced with ARC700 4.10: New Features
300 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
301 Shared Address Spaces (SASID)
302
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530303endif
304
Vineet Guptad7a512b2015-04-06 17:22:39 +0530305config ARC_MMU_V4
306 bool "MMU v4"
307 depends on ISA_ARCV2
308
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530309endchoice
310
311
312choice
313 prompt "MMU Page Size"
314 default ARC_PAGE_SIZE_8K
315
316config ARC_PAGE_SIZE_8K
317 bool "8KB"
318 help
319 Choose between 8k vs 16k
320
321config ARC_PAGE_SIZE_16K
322 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300323 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530324
325config ARC_PAGE_SIZE_4K
326 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300327 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530328
329endchoice
330
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530331choice
332 prompt "MMU Super Page Size"
333 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
334 default ARC_HUGEPAGE_2M
335
336config ARC_HUGEPAGE_2M
337 bool "2MB"
338
339config ARC_HUGEPAGE_16M
340 bool "16MB"
341
342endchoice
343
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530344config NODES_SHIFT
345 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300346 default "0" if !DISCONTIGMEM
347 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530348 depends on NEED_MULTIPLE_NODES
349 ---help---
350 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
351 zones.
352
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530353if ISA_ARCOMPACT
354
Vineet Gupta4788a592013-01-18 15:12:22 +0530355config ARC_COMPACT_IRQ_LEVELS
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530356 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530357 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530358 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530359
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530360config ARC_FPU_SAVE_RESTORE
361 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530362 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900363 Double Precision Floating Point unit had dedicated regs which
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530364 need to be saved/restored across context-switch.
365 Note that ARC FPU is overly simplistic, unlike say x86, which has
366 hardware pieces to allow software to conditionally save/restore,
367 based on actual usage of FPU by a task. Thus our implemn does
368 this for all tasks in system.
369
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100370endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530371
Vineet Guptafbf8e132013-03-30 15:07:47 +0530372config ARC_CANT_LLSC
373 def_bool n
374
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530375config ARC_HAS_LLSC
376 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
377 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530378 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530379
380config ARC_HAS_SWAPE
381 bool "Insn: SWAPE (endian-swap)"
382 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530383
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530384if ISA_ARCV2
385
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300386config ARC_USE_UNALIGNED_MEM_ACCESS
387 bool "Enable unaligned access in HW"
388 default y
389 select HAVE_EFFICIENT_UNALIGNED_ACCESS
390 help
391 The ARC HS architecture supports unaligned memory access
392 which is disabled by default. Enable unaligned access in
393 hardware and use software to use it
394
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530395config ARC_HAS_LL64
396 bool "Insn: 64bit LDD/STD"
397 help
398 Enable gcc to generate 64-bit load/store instructions
399 ISA mandates even/odd registers to allow encoding of two
400 dest operands with 2 possible source operands.
401 default y
402
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300403config ARC_HAS_DIV_REM
404 bool "Insn: div, divu, rem, remu"
405 default y
406
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700407config ARC_HAS_ACCL_REGS
408 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700409 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700410 help
411 Depending on the configuration, CPU can contain accumulator reg-pair
412 (also referred to as r58:r59). These can also be used by gcc as GPR so
413 kernel needs to save/restore per process
414
Vineet Guptae4942392018-06-06 10:20:37 -0700415config ARC_IRQ_NO_AUTOSAVE
416 bool "Disable hardware autosave regfile on interrupts"
417 default n
418 help
419 On HS cores, taken interrupt auto saves the regfile on stack.
420 This is programmable and can be optionally disabled in which case
421 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
422
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100423endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530424
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530425endmenu # "ARC CPU Configuration"
426
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530427config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300428 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530429 default "0x80000000"
430 help
431 ARC700 divides the 32 bit phy address space into two equal halves
432 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
433 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
434 Typically Linux kernel is linked at the start of untransalted addr,
435 hence the default value of 0x8zs.
436 However some customers have peripherals mapped at this addr, so
437 Linux needs to be scooted a bit.
438 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530439 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530440
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300441config LINUX_RAM_BASE
442 hex "RAM base address"
443 default LINUX_LINK_BASE
444 help
445 By default Linux is linked at base of RAM. However in some special
446 cases (such as HSDK), Linux can't be linked at start of DDR, hence
447 this option.
448
Vineet Gupta45890f62015-03-09 18:53:49 +0530449config HIGHMEM
450 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530451 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530452 help
453 With ARC 2G:2G address split, only upper 2G is directly addressable by
454 kernel. Enable this to potentially allow access to rest of 2G and PAE
455 in future
456
Vineet Gupta5a364c22015-02-06 18:44:57 +0300457config ARC_HAS_PAE40
458 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300459 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300460 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200461 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300462 help
463 Enable access to physical memory beyond 4G, only supported on
464 ARC cores with 40 bit Physical Addressing support
465
Noam Camus15ca68a2014-09-07 22:52:33 +0300466config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900467 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300468 range 0 512
469 default "256"
470 help
471 The kernel address space is carved out of 256MB of translated address
472 space for catering to vmalloc, modules, pkmap, fixmap. This however may
473 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
474 this to be stretched to 512 MB (by extending into the reserved
475 kernel-user gutter)
476
Vineet Gupta080c3742013-02-11 19:52:57 +0530477config ARC_CURR_IN_REG
478 bool "Dedicate Register r25 for current_task pointer"
479 default y
480 help
481 This reserved Register R25 to point to Current Task in
482 kernel mode. This saves memory access for each such access
483
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530484
Vineet Gupta1736a562014-09-08 11:18:15 +0530485config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530486 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530487 select SYSCTL_ARCH_UNALIGN_NO_WARN
488 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530489 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530490 help
491 This enables misaligned 16 & 32 bit memory access from user space.
492 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
493 potential bugs in code
494
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530495config HZ
496 int "Timer Frequency"
497 default 100
498
Vineet Guptacbe056f2013-01-18 15:12:25 +0530499config ARC_METAWARE_HLINK
500 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530501 help
502 This options allows a Linux userland apps to directly access
503 host file system (open/creat/read/write etc) with help from
504 Metaware Debugger. This can come in handy for Linux-host communication
505 when there is no real usable peripheral such as EMAC.
506
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530507menuconfig ARC_DBG
508 bool "ARC debugging"
509 default y
510
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530511if ARC_DBG
512
Vineet Gupta854a0d92013-01-22 17:03:19 +0530513config ARC_DW2_UNWIND
514 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530515 default y
516 select KALLSYMS
517 help
518 Compiles the kernel with DWARF unwind information and can be used
519 to get stack backtraces.
520
521 If you say Y here the resulting kernel image will be slightly larger
522 but not slower, and it will give very useful debugging information.
523 If you don't debug the kernel, you can say N, but we may not be able
524 to solve problems without frame unwind information
525
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530526config ARC_DBG_TLB_PARANOIA
527 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530528
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530529endif
530
Vineet Gupta999159a2013-01-22 17:00:52 +0530531config ARC_BUILTIN_DTB_NAME
532 string "Built in DTB"
533 help
534 Set the name of the DTB to embed in the vmlinux binary
535 Leaving it blank selects the minimal "skeleton" dtb
536
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530537endmenu # "ARC Architecture Configuration"
538
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530539config FORCE_MAX_ZONEORDER
540 int "Maximum zone order"
541 default "12" if ARC_HUGEPAGE_16M
542 default "11"
543
Alexey Brodkin996bad62014-10-29 15:26:25 +0300544source "kernel/power/Kconfig"