Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 2 | #ifndef _ASM_X86_MSR_INDEX_H |
| 3 | #define _ASM_X86_MSR_INDEX_H |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 4 | |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 5 | #include <linux/bits.h> |
| 6 | |
Borislav Petkov | 053080a | 2016-02-16 09:43:22 +0100 | [diff] [blame] | 7 | /* |
| 8 | * CPU model specific register (MSR) numbers. |
| 9 | * |
| 10 | * Do not add new entries to this file unless the definitions are shared |
| 11 | * between multiple compilation units. |
| 12 | */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 13 | |
| 14 | /* x86-64 specific MSRs */ |
| 15 | #define MSR_EFER 0xc0000080 /* extended feature register */ |
| 16 | #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ |
| 17 | #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ |
| 18 | #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ |
| 19 | #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ |
| 20 | #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ |
| 21 | #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ |
| 22 | #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ |
Sheng Yang | 5df9740 | 2009-12-16 13:48:04 +0800 | [diff] [blame] | 23 | #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 24 | |
| 25 | /* EFER bits: */ |
| 26 | #define _EFER_SCE 0 /* SYSCALL/SYSRET */ |
| 27 | #define _EFER_LME 8 /* Long mode enable */ |
| 28 | #define _EFER_LMA 10 /* Long mode active (read-only) */ |
| 29 | #define _EFER_NX 11 /* No execute enable */ |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 30 | #define _EFER_SVME 12 /* Enable virtualization */ |
Joerg Roedel | eec4b14 | 2010-05-05 16:04:44 +0200 | [diff] [blame] | 31 | #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ |
Alexander Graf | d206269 | 2009-02-02 16:23:50 +0100 | [diff] [blame] | 32 | #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 33 | |
| 34 | #define EFER_SCE (1<<_EFER_SCE) |
| 35 | #define EFER_LME (1<<_EFER_LME) |
| 36 | #define EFER_LMA (1<<_EFER_LMA) |
| 37 | #define EFER_NX (1<<_EFER_NX) |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 38 | #define EFER_SVME (1<<_EFER_SVME) |
Joerg Roedel | eec4b14 | 2010-05-05 16:04:44 +0200 | [diff] [blame] | 39 | #define EFER_LMSLE (1<<_EFER_LMSLE) |
Alexander Graf | d206269 | 2009-02-02 16:23:50 +0100 | [diff] [blame] | 40 | #define EFER_FFXSR (1<<_EFER_FFXSR) |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 41 | |
| 42 | /* Intel MSRs. Some also available on other CPUs */ |
Tony Luck | 3f5a789 | 2016-11-18 09:48:36 -0800 | [diff] [blame] | 43 | |
Peter Zijlstra (Intel) | 6650cdd | 2020-01-26 12:05:35 -0800 | [diff] [blame] | 44 | #define MSR_TEST_CTRL 0x00000033 |
| 45 | #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT 29 |
| 46 | #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT) |
| 47 | |
David Woodhouse | 1e340c6 | 2018-01-25 16:14:12 +0000 | [diff] [blame] | 48 | #define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */ |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 49 | #define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */ |
Tim Chen | 5bfbe3a | 2018-11-25 19:33:46 +0100 | [diff] [blame] | 50 | #define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */ |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 51 | #define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */ |
Konrad Rzeszutek Wilk | 9f65fb2 | 2018-05-09 21:41:38 +0200 | [diff] [blame] | 52 | #define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */ |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 53 | #define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */ |
David Woodhouse | 1e340c6 | 2018-01-25 16:14:12 +0000 | [diff] [blame] | 54 | |
| 55 | #define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */ |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 56 | #define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */ |
David Woodhouse | 1e340c6 | 2018-01-25 16:14:12 +0000 | [diff] [blame] | 57 | |
Tony Luck | 3f5a789 | 2016-11-18 09:48:36 -0800 | [diff] [blame] | 58 | #define MSR_PPIN_CTL 0x0000004e |
| 59 | #define MSR_PPIN 0x0000004f |
| 60 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 61 | #define MSR_IA32_PERFCTR0 0x000000c1 |
| 62 | #define MSR_IA32_PERFCTR1 0x000000c2 |
| 63 | #define MSR_FSB_FREQ 0x000000cd |
Len Brown | 5369a21 | 2015-11-12 02:42:32 -0500 | [diff] [blame] | 64 | #define MSR_PLATFORM_INFO 0x000000ce |
Kyle Huey | 90218ac | 2017-03-20 01:16:25 -0700 | [diff] [blame] | 65 | #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31 |
| 66 | #define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT) |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 67 | |
Fenghua Yu | bd688c6 | 2019-06-19 18:33:55 -0700 | [diff] [blame] | 68 | #define MSR_IA32_UMWAIT_CONTROL 0xe1 |
| 69 | #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0) |
| 70 | #define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1) |
| 71 | /* |
| 72 | * The time field is bit[31:2], but representing a 32bit value with |
| 73 | * bit[1:0] zero. |
| 74 | */ |
| 75 | #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U) |
| 76 | |
Peter Zijlstra (Intel) | 6650cdd | 2020-01-26 12:05:35 -0800 | [diff] [blame] | 77 | /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */ |
| 78 | #define MSR_IA32_CORE_CAPS 0x000000cf |
| 79 | #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT 5 |
| 80 | #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT) |
| 81 | |
Len Brown | 40496c8 | 2017-01-07 23:21:18 -0500 | [diff] [blame] | 82 | #define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2 |
Len Brown | 14796fc | 2011-01-18 20:48:27 -0500 | [diff] [blame] | 83 | #define NHM_C3_AUTO_DEMOTE (1UL << 25) |
| 84 | #define NHM_C1_AUTO_DEMOTE (1UL << 26) |
Len Brown | bfb53cc | 2011-02-16 01:32:48 -0500 | [diff] [blame] | 85 | #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) |
Matt Turner | a00072a | 2018-02-13 11:12:05 -0800 | [diff] [blame] | 86 | #define SNB_C3_AUTO_UNDEMOTE (1UL << 27) |
| 87 | #define SNB_C1_AUTO_UNDEMOTE (1UL << 28) |
Len Brown | 14796fc | 2011-01-18 20:48:27 -0500 | [diff] [blame] | 88 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 89 | #define MSR_MTRRcap 0x000000fe |
David Woodhouse | 1e340c6 | 2018-01-25 16:14:12 +0000 | [diff] [blame] | 90 | |
| 91 | #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 92 | #define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */ |
| 93 | #define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */ |
| 94 | #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */ |
| 95 | #define ARCH_CAP_SSB_NO BIT(4) /* |
| 96 | * Not susceptible to Speculative Store Bypass |
| 97 | * attack, so no Speculative Store Bypass |
| 98 | * control required. |
| 99 | */ |
Andi Kleen | ed5194c | 2019-01-18 16:50:16 -0800 | [diff] [blame] | 100 | #define ARCH_CAP_MDS_NO BIT(5) /* |
| 101 | * Not susceptible to |
| 102 | * Microarchitectural Data |
| 103 | * Sampling (MDS) vulnerabilities. |
| 104 | */ |
Vineela Tummalapalli | db4d30f | 2019-11-04 12:22:01 +0100 | [diff] [blame] | 105 | #define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /* |
| 106 | * The processor is not susceptible to a |
| 107 | * machine check error due to modifying the |
| 108 | * code page size along with either the |
| 109 | * physical address or cache type |
| 110 | * without TLB invalidation. |
| 111 | */ |
Pawan Gupta | c2955f2 | 2019-10-23 10:45:50 +0200 | [diff] [blame] | 112 | #define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */ |
Pawan Gupta | 1b42f01 | 2019-10-23 11:30:45 +0200 | [diff] [blame] | 113 | #define ARCH_CAP_TAA_NO BIT(8) /* |
| 114 | * Not susceptible to |
| 115 | * TSX Async Abort (TAA) vulnerabilities. |
| 116 | */ |
David Woodhouse | 1e340c6 | 2018-01-25 16:14:12 +0000 | [diff] [blame] | 117 | |
Paolo Bonzini | 3fa045b | 2018-07-02 13:03:48 +0200 | [diff] [blame] | 118 | #define MSR_IA32_FLUSH_CMD 0x0000010b |
Thomas Gleixner | d8eabc3 | 2019-02-21 12:36:50 +0100 | [diff] [blame] | 119 | #define L1D_FLUSH BIT(0) /* |
| 120 | * Writeback and invalidate the |
| 121 | * L1 data cache. |
| 122 | */ |
Paolo Bonzini | 3fa045b | 2018-07-02 13:03:48 +0200 | [diff] [blame] | 123 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 124 | #define MSR_IA32_BBL_CR_CTL 0x00000119 |
john cooper | 91c9c3e | 2011-01-21 00:21:00 -0500 | [diff] [blame] | 125 | #define MSR_IA32_BBL_CR_CTL3 0x0000011e |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 126 | |
Pawan Gupta | c2955f2 | 2019-10-23 10:45:50 +0200 | [diff] [blame] | 127 | #define MSR_IA32_TSX_CTRL 0x00000122 |
| 128 | #define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */ |
| 129 | #define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */ |
| 130 | |
Mark Gross | 7e5b3c2 | 2020-04-16 17:54:04 +0200 | [diff] [blame] | 131 | /* SRBDS support */ |
| 132 | #define MSR_IA32_MCU_OPT_CTRL 0x00000123 |
| 133 | #define RNGDS_MITG_DIS BIT(0) |
| 134 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 135 | #define MSR_IA32_SYSENTER_CS 0x00000174 |
| 136 | #define MSR_IA32_SYSENTER_ESP 0x00000175 |
| 137 | #define MSR_IA32_SYSENTER_EIP 0x00000176 |
| 138 | |
| 139 | #define MSR_IA32_MCG_CAP 0x00000179 |
| 140 | #define MSR_IA32_MCG_STATUS 0x0000017a |
| 141 | #define MSR_IA32_MCG_CTL 0x0000017b |
Tony Luck | 68299a4 | 2020-10-30 12:04:00 -0700 | [diff] [blame] | 142 | #define MSR_ERROR_CONTROL 0x0000017f |
Ashok Raj | bc12edb | 2015-06-04 18:55:22 +0200 | [diff] [blame] | 143 | #define MSR_IA32_MCG_EXT_CTL 0x000004d0 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 144 | |
Andi Kleen | a7e3ed1 | 2011-03-03 10:34:47 +0800 | [diff] [blame] | 145 | #define MSR_OFFCORE_RSP_0 0x000001a6 |
| 146 | #define MSR_OFFCORE_RSP_1 0x000001a7 |
Len Brown | c4d3066 | 2015-04-10 00:22:56 -0400 | [diff] [blame] | 147 | #define MSR_TURBO_RATIO_LIMIT 0x000001ad |
| 148 | #define MSR_TURBO_RATIO_LIMIT1 0x000001ae |
| 149 | #define MSR_TURBO_RATIO_LIMIT2 0x000001af |
Andi Kleen | a7e3ed1 | 2011-03-03 10:34:47 +0800 | [diff] [blame] | 150 | |
Stephane Eranian | 225ce53 | 2012-02-09 23:20:52 +0100 | [diff] [blame] | 151 | #define MSR_LBR_SELECT 0x000001c8 |
| 152 | #define MSR_LBR_TOS 0x000001c9 |
Srinivas Pandruvada | ed7bde7 | 2020-06-26 11:34:00 -0700 | [diff] [blame] | 153 | |
| 154 | #define MSR_IA32_POWER_CTL 0x000001fc |
| 155 | #define MSR_IA32_POWER_CTL_BIT_EE 19 |
| 156 | |
Stephane Eranian | 225ce53 | 2012-02-09 23:20:52 +0100 | [diff] [blame] | 157 | #define MSR_LBR_NHM_FROM 0x00000680 |
| 158 | #define MSR_LBR_NHM_TO 0x000006c0 |
| 159 | #define MSR_LBR_CORE_FROM 0x00000040 |
| 160 | #define MSR_LBR_CORE_TO 0x00000060 |
| 161 | |
Andi Kleen | b83ff1c | 2015-05-10 12:22:41 -0700 | [diff] [blame] | 162 | #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */ |
| 163 | #define LBR_INFO_MISPRED BIT_ULL(63) |
| 164 | #define LBR_INFO_IN_TX BIT_ULL(62) |
| 165 | #define LBR_INFO_ABORT BIT_ULL(61) |
Kan Liang | d6a162a | 2020-07-03 05:49:13 -0700 | [diff] [blame] | 166 | #define LBR_INFO_CYC_CNT_VALID BIT_ULL(60) |
Andi Kleen | b83ff1c | 2015-05-10 12:22:41 -0700 | [diff] [blame] | 167 | #define LBR_INFO_CYCLES 0xffff |
Kan Liang | d6a162a | 2020-07-03 05:49:13 -0700 | [diff] [blame] | 168 | #define LBR_INFO_BR_TYPE_OFFSET 56 |
| 169 | #define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET) |
| 170 | |
| 171 | #define MSR_ARCH_LBR_CTL 0x000014ce |
| 172 | #define ARCH_LBR_CTL_LBREN BIT(0) |
| 173 | #define ARCH_LBR_CTL_CPL_OFFSET 1 |
| 174 | #define ARCH_LBR_CTL_CPL (0x3ull << ARCH_LBR_CTL_CPL_OFFSET) |
| 175 | #define ARCH_LBR_CTL_STACK_OFFSET 3 |
| 176 | #define ARCH_LBR_CTL_STACK (0x1ull << ARCH_LBR_CTL_STACK_OFFSET) |
| 177 | #define ARCH_LBR_CTL_FILTER_OFFSET 16 |
| 178 | #define ARCH_LBR_CTL_FILTER (0x7full << ARCH_LBR_CTL_FILTER_OFFSET) |
| 179 | #define MSR_ARCH_LBR_DEPTH 0x000014cf |
| 180 | #define MSR_ARCH_LBR_FROM_0 0x00001500 |
| 181 | #define MSR_ARCH_LBR_TO_0 0x00001600 |
| 182 | #define MSR_ARCH_LBR_INFO_0 0x00001200 |
Andi Kleen | b83ff1c | 2015-05-10 12:22:41 -0700 | [diff] [blame] | 183 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 184 | #define MSR_IA32_PEBS_ENABLE 0x000003f1 |
Kan Liang | c22497f | 2019-04-02 12:45:02 -0700 | [diff] [blame] | 185 | #define MSR_PEBS_DATA_CFG 0x000003f2 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 186 | #define MSR_IA32_DS_AREA 0x00000600 |
| 187 | #define MSR_IA32_PERF_CAPABILITIES 0x00000345 |
Kan Liang | d0946a8 | 2021-04-12 07:30:44 -0700 | [diff] [blame] | 188 | #define PERF_CAP_METRICS_IDX 15 |
| 189 | #define PERF_CAP_PT_IDX 16 |
| 190 | |
Stephane Eranian | f20093e | 2013-01-24 16:10:32 +0100 | [diff] [blame] | 191 | #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 192 | |
Alexander Shishkin | 52ca9ce | 2015-01-30 12:39:52 +0200 | [diff] [blame] | 193 | #define MSR_IA32_RTIT_CTL 0x00000570 |
Chao Peng | 887eda1 | 2018-10-24 16:05:05 +0800 | [diff] [blame] | 194 | #define RTIT_CTL_TRACEEN BIT(0) |
| 195 | #define RTIT_CTL_CYCLEACC BIT(1) |
| 196 | #define RTIT_CTL_OS BIT(2) |
| 197 | #define RTIT_CTL_USR BIT(3) |
| 198 | #define RTIT_CTL_PWR_EVT_EN BIT(4) |
| 199 | #define RTIT_CTL_FUP_ON_PTW BIT(5) |
Luwei Kang | 69843a9 | 2018-10-24 16:05:08 +0800 | [diff] [blame] | 200 | #define RTIT_CTL_FABRIC_EN BIT(6) |
Chao Peng | 887eda1 | 2018-10-24 16:05:05 +0800 | [diff] [blame] | 201 | #define RTIT_CTL_CR3EN BIT(7) |
| 202 | #define RTIT_CTL_TOPA BIT(8) |
| 203 | #define RTIT_CTL_MTC_EN BIT(9) |
| 204 | #define RTIT_CTL_TSC_EN BIT(10) |
| 205 | #define RTIT_CTL_DISRETC BIT(11) |
| 206 | #define RTIT_CTL_PTW_EN BIT(12) |
| 207 | #define RTIT_CTL_BRANCH_EN BIT(13) |
| 208 | #define RTIT_CTL_MTC_RANGE_OFFSET 14 |
| 209 | #define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET) |
| 210 | #define RTIT_CTL_CYC_THRESH_OFFSET 19 |
| 211 | #define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET) |
| 212 | #define RTIT_CTL_PSB_FREQ_OFFSET 24 |
| 213 | #define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET) |
| 214 | #define RTIT_CTL_ADDR0_OFFSET 32 |
| 215 | #define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET) |
| 216 | #define RTIT_CTL_ADDR1_OFFSET 36 |
| 217 | #define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET) |
| 218 | #define RTIT_CTL_ADDR2_OFFSET 40 |
| 219 | #define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET) |
| 220 | #define RTIT_CTL_ADDR3_OFFSET 44 |
| 221 | #define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET) |
Alexander Shishkin | 52ca9ce | 2015-01-30 12:39:52 +0200 | [diff] [blame] | 222 | #define MSR_IA32_RTIT_STATUS 0x00000571 |
Chao Peng | 887eda1 | 2018-10-24 16:05:05 +0800 | [diff] [blame] | 223 | #define RTIT_STATUS_FILTEREN BIT(0) |
| 224 | #define RTIT_STATUS_CONTEXTEN BIT(1) |
| 225 | #define RTIT_STATUS_TRIGGEREN BIT(2) |
| 226 | #define RTIT_STATUS_BUFFOVF BIT(3) |
| 227 | #define RTIT_STATUS_ERROR BIT(4) |
| 228 | #define RTIT_STATUS_STOPPED BIT(5) |
Luwei Kang | 69843a9 | 2018-10-24 16:05:08 +0800 | [diff] [blame] | 229 | #define RTIT_STATUS_BYTECNT_OFFSET 32 |
| 230 | #define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET) |
Alexander Shishkin | f127fa0 | 2016-04-27 18:44:44 +0300 | [diff] [blame] | 231 | #define MSR_IA32_RTIT_ADDR0_A 0x00000580 |
| 232 | #define MSR_IA32_RTIT_ADDR0_B 0x00000581 |
| 233 | #define MSR_IA32_RTIT_ADDR1_A 0x00000582 |
| 234 | #define MSR_IA32_RTIT_ADDR1_B 0x00000583 |
| 235 | #define MSR_IA32_RTIT_ADDR2_A 0x00000584 |
| 236 | #define MSR_IA32_RTIT_ADDR2_B 0x00000585 |
| 237 | #define MSR_IA32_RTIT_ADDR3_A 0x00000586 |
| 238 | #define MSR_IA32_RTIT_ADDR3_B 0x00000587 |
Alexander Shishkin | 52ca9ce | 2015-01-30 12:39:52 +0200 | [diff] [blame] | 239 | #define MSR_IA32_RTIT_CR3_MATCH 0x00000572 |
| 240 | #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560 |
| 241 | #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561 |
| 242 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 243 | #define MSR_MTRRfix64K_00000 0x00000250 |
| 244 | #define MSR_MTRRfix16K_80000 0x00000258 |
| 245 | #define MSR_MTRRfix16K_A0000 0x00000259 |
| 246 | #define MSR_MTRRfix4K_C0000 0x00000268 |
| 247 | #define MSR_MTRRfix4K_C8000 0x00000269 |
| 248 | #define MSR_MTRRfix4K_D0000 0x0000026a |
| 249 | #define MSR_MTRRfix4K_D8000 0x0000026b |
| 250 | #define MSR_MTRRfix4K_E0000 0x0000026c |
| 251 | #define MSR_MTRRfix4K_E8000 0x0000026d |
| 252 | #define MSR_MTRRfix4K_F0000 0x0000026e |
| 253 | #define MSR_MTRRfix4K_F8000 0x0000026f |
| 254 | #define MSR_MTRRdefType 0x000002ff |
| 255 | |
venkatesh.pallipadi@intel.com | 2e5d9c8 | 2008-03-18 17:00:14 -0700 | [diff] [blame] | 256 | #define MSR_IA32_CR_PAT 0x00000277 |
| 257 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 258 | #define MSR_IA32_DEBUGCTLMSR 0x000001d9 |
| 259 | #define MSR_IA32_LASTBRANCHFROMIP 0x000001db |
| 260 | #define MSR_IA32_LASTBRANCHTOIP 0x000001dc |
| 261 | #define MSR_IA32_LASTINTFROMIP 0x000001dd |
| 262 | #define MSR_IA32_LASTINTTOIP 0x000001de |
| 263 | |
Fenghua Yu | f0f2f9f | 2020-09-15 09:30:10 -0700 | [diff] [blame] | 264 | #define MSR_IA32_PASID 0x00000d93 |
| 265 | #define MSR_IA32_PASID_VALID BIT_ULL(31) |
| 266 | |
Roland McGrath | d2499d8 | 2008-01-30 13:30:54 +0100 | [diff] [blame] | 267 | /* DEBUGCTLMSR bits (others vary by model): */ |
Peter Zijlstra | 7c5ecaf | 2010-03-25 14:51:49 +0100 | [diff] [blame] | 268 | #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ |
Kyle Huey | b9894a2 | 2017-02-14 00:11:03 -0800 | [diff] [blame] | 269 | #define DEBUGCTLMSR_BTF_SHIFT 1 |
Peter Zijlstra | 7c5ecaf | 2010-03-25 14:51:49 +0100 | [diff] [blame] | 270 | #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ |
Fenghua Yu | ebb1064 | 2021-03-22 13:53:24 +0000 | [diff] [blame] | 271 | #define DEBUGCTLMSR_BUS_LOCK_DETECT (1UL << 2) |
Peter Zijlstra | 7c5ecaf | 2010-03-25 14:51:49 +0100 | [diff] [blame] | 272 | #define DEBUGCTLMSR_TR (1UL << 6) |
| 273 | #define DEBUGCTLMSR_BTS (1UL << 7) |
| 274 | #define DEBUGCTLMSR_BTINT (1UL << 8) |
| 275 | #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) |
| 276 | #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) |
| 277 | #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) |
Andi Kleen | af3bdb9 | 2018-08-08 00:12:07 -0700 | [diff] [blame] | 278 | #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12) |
Kan Liang | 6089327 | 2017-05-12 07:51:13 -0700 | [diff] [blame] | 279 | #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14 |
| 280 | #define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT) |
Roland McGrath | d2499d8 | 2008-01-30 13:30:54 +0100 | [diff] [blame] | 281 | |
Andi Kleen | d0dc849 | 2015-09-09 14:53:59 -0700 | [diff] [blame] | 282 | #define MSR_PEBS_FRONTEND 0x000003f7 |
| 283 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 284 | #define MSR_IA32_MC0_CTL 0x00000400 |
| 285 | #define MSR_IA32_MC0_STATUS 0x00000401 |
| 286 | #define MSR_IA32_MC0_ADDR 0x00000402 |
| 287 | #define MSR_IA32_MC0_MISC 0x00000403 |
| 288 | |
Linus Torvalds | 6842d98 | 2012-12-18 12:34:29 -0800 | [diff] [blame] | 289 | /* C-state Residency Counters */ |
| 290 | #define MSR_PKG_C3_RESIDENCY 0x000003f8 |
| 291 | #define MSR_PKG_C6_RESIDENCY 0x000003f9 |
Len Brown | 0539ba11 | 2017-02-10 00:27:20 -0500 | [diff] [blame] | 292 | #define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa |
Linus Torvalds | 6842d98 | 2012-12-18 12:34:29 -0800 | [diff] [blame] | 293 | #define MSR_PKG_C7_RESIDENCY 0x000003fa |
| 294 | #define MSR_CORE_C3_RESIDENCY 0x000003fc |
| 295 | #define MSR_CORE_C6_RESIDENCY 0x000003fd |
| 296 | #define MSR_CORE_C7_RESIDENCY 0x000003fe |
Dasaratharaman Chandramouli | fb5d432 | 2015-05-20 09:49:34 -0700 | [diff] [blame] | 297 | #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff |
Linus Torvalds | 6842d98 | 2012-12-18 12:34:29 -0800 | [diff] [blame] | 298 | #define MSR_PKG_C2_RESIDENCY 0x0000060d |
Kristen Carlson Accardi | ca58710 | 2012-11-21 05:22:43 -0800 | [diff] [blame] | 299 | #define MSR_PKG_C8_RESIDENCY 0x00000630 |
| 300 | #define MSR_PKG_C9_RESIDENCY 0x00000631 |
| 301 | #define MSR_PKG_C10_RESIDENCY 0x00000632 |
Linus Torvalds | 6842d98 | 2012-12-18 12:34:29 -0800 | [diff] [blame] | 302 | |
Len Brown | 5a63426 | 2016-04-06 17:15:55 -0400 | [diff] [blame] | 303 | /* Interrupt Response Limit */ |
| 304 | #define MSR_PKGC3_IRTL 0x0000060a |
| 305 | #define MSR_PKGC6_IRTL 0x0000060b |
| 306 | #define MSR_PKGC7_IRTL 0x0000060c |
| 307 | #define MSR_PKGC8_IRTL 0x00000633 |
| 308 | #define MSR_PKGC9_IRTL 0x00000634 |
| 309 | #define MSR_PKGC10_IRTL 0x00000635 |
| 310 | |
Linus Torvalds | 6842d98 | 2012-12-18 12:34:29 -0800 | [diff] [blame] | 311 | /* Run Time Average Power Limiting (RAPL) Interface */ |
| 312 | |
| 313 | #define MSR_RAPL_POWER_UNIT 0x00000606 |
| 314 | |
| 315 | #define MSR_PKG_POWER_LIMIT 0x00000610 |
| 316 | #define MSR_PKG_ENERGY_STATUS 0x00000611 |
| 317 | #define MSR_PKG_PERF_STATUS 0x00000613 |
| 318 | #define MSR_PKG_POWER_INFO 0x00000614 |
| 319 | |
| 320 | #define MSR_DRAM_POWER_LIMIT 0x00000618 |
| 321 | #define MSR_DRAM_ENERGY_STATUS 0x00000619 |
| 322 | #define MSR_DRAM_PERF_STATUS 0x0000061b |
| 323 | #define MSR_DRAM_POWER_INFO 0x0000061c |
| 324 | |
| 325 | #define MSR_PP0_POWER_LIMIT 0x00000638 |
| 326 | #define MSR_PP0_ENERGY_STATUS 0x00000639 |
| 327 | #define MSR_PP0_POLICY 0x0000063a |
| 328 | #define MSR_PP0_PERF_STATUS 0x0000063b |
| 329 | |
| 330 | #define MSR_PP1_POWER_LIMIT 0x00000640 |
| 331 | #define MSR_PP1_ENERGY_STATUS 0x00000641 |
| 332 | #define MSR_PP1_POLICY 0x00000642 |
| 333 | |
Stephane Eranian | 5cde265 | 2020-05-27 15:46:59 -0700 | [diff] [blame] | 334 | #define MSR_AMD_RAPL_POWER_UNIT 0xc0010299 |
Victor Ding | 43756a2 | 2020-10-27 07:23:56 +0000 | [diff] [blame] | 335 | #define MSR_AMD_CORE_ENERGY_STATUS 0xc001029a |
Victor Ding | 298ed2b | 2020-10-27 07:23:54 +0000 | [diff] [blame] | 336 | #define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b |
Stephane Eranian | 5cde265 | 2020-05-27 15:46:59 -0700 | [diff] [blame] | 337 | |
Vladimir Zapolskiy | 4a6772f | 2016-03-26 20:47:00 +0200 | [diff] [blame] | 338 | /* Config TDP MSRs */ |
Rafael J. Wysocki | 82bb70c | 2015-08-24 23:10:02 +0200 | [diff] [blame] | 339 | #define MSR_CONFIG_TDP_NOMINAL 0x00000648 |
| 340 | #define MSR_CONFIG_TDP_LEVEL_1 0x00000649 |
| 341 | #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A |
| 342 | #define MSR_CONFIG_TDP_CONTROL 0x0000064B |
| 343 | #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C |
| 344 | |
Srinivas Pandruvada | dcee75b | 2016-04-17 15:03:00 -0700 | [diff] [blame] | 345 | #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D |
| 346 | |
Len Brown | 0b2bb69 | 2015-03-26 00:50:30 -0400 | [diff] [blame] | 347 | #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658 |
| 348 | #define MSR_PKG_ANY_CORE_C0_RES 0x00000659 |
| 349 | #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A |
| 350 | #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B |
| 351 | |
Len Brown | 144b44b | 2013-11-09 00:30:16 -0500 | [diff] [blame] | 352 | #define MSR_CORE_C1_RES 0x00000660 |
Len Brown | 0539ba11 | 2017-02-10 00:27:20 -0500 | [diff] [blame] | 353 | #define MSR_MODULE_C6_RES_MS 0x00000664 |
Len Brown | 144b44b | 2013-11-09 00:30:16 -0500 | [diff] [blame] | 354 | |
Len Brown | 8c058d53 | 2014-07-31 15:21:24 -0400 | [diff] [blame] | 355 | #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 |
| 356 | #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 |
| 357 | |
Len Brown | 8a34fd0 | 2017-01-12 23:22:28 -0500 | [diff] [blame] | 358 | #define MSR_ATOM_CORE_RATIOS 0x0000066a |
| 359 | #define MSR_ATOM_CORE_VIDS 0x0000066b |
| 360 | #define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c |
| 361 | #define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d |
| 362 | |
| 363 | |
Len Brown | 3a9a941 | 2014-08-15 02:39:52 -0400 | [diff] [blame] | 364 | #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690 |
| 365 | #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0 |
| 366 | #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1 |
| 367 | |
Dirk Brandewie | 2f86dc4 | 2014-11-06 09:40:47 -0800 | [diff] [blame] | 368 | /* Hardware P state interface */ |
| 369 | #define MSR_PPERF 0x0000064e |
| 370 | #define MSR_PERF_LIMIT_REASONS 0x0000064f |
| 371 | #define MSR_PM_ENABLE 0x00000770 |
| 372 | #define MSR_HWP_CAPABILITIES 0x00000771 |
| 373 | #define MSR_HWP_REQUEST_PKG 0x00000772 |
| 374 | #define MSR_HWP_INTERRUPT 0x00000773 |
| 375 | #define MSR_HWP_REQUEST 0x00000774 |
| 376 | #define MSR_HWP_STATUS 0x00000777 |
| 377 | |
| 378 | /* CPUID.6.EAX */ |
| 379 | #define HWP_BASE_BIT (1<<7) |
| 380 | #define HWP_NOTIFICATIONS_BIT (1<<8) |
| 381 | #define HWP_ACTIVITY_WINDOW_BIT (1<<9) |
| 382 | #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10) |
| 383 | #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11) |
| 384 | |
| 385 | /* IA32_HWP_CAPABILITIES */ |
Len Brown | 670e27d | 2015-12-01 01:36:39 -0500 | [diff] [blame] | 386 | #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff) |
| 387 | #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff) |
| 388 | #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff) |
| 389 | #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff) |
Dirk Brandewie | 2f86dc4 | 2014-11-06 09:40:47 -0800 | [diff] [blame] | 390 | |
| 391 | /* IA32_HWP_REQUEST */ |
| 392 | #define HWP_MIN_PERF(x) (x & 0xff) |
| 393 | #define HWP_MAX_PERF(x) ((x & 0xff) << 8) |
| 394 | #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16) |
Len Brown | 2fc49cb | 2017-04-29 00:11:46 -0400 | [diff] [blame] | 395 | #define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24) |
Len Brown | 8d84e90 | 2017-02-25 11:56:29 -0500 | [diff] [blame] | 396 | #define HWP_EPP_PERFORMANCE 0x00 |
| 397 | #define HWP_EPP_BALANCE_PERFORMANCE 0x80 |
| 398 | #define HWP_EPP_BALANCE_POWERSAVE 0xC0 |
| 399 | #define HWP_EPP_POWERSAVE 0xFF |
Len Brown | 2fc49cb | 2017-04-29 00:11:46 -0400 | [diff] [blame] | 400 | #define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32) |
| 401 | #define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42) |
Dirk Brandewie | 2f86dc4 | 2014-11-06 09:40:47 -0800 | [diff] [blame] | 402 | |
| 403 | /* IA32_HWP_STATUS */ |
| 404 | #define HWP_GUARANTEED_CHANGE(x) (x & 0x1) |
| 405 | #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4) |
| 406 | |
| 407 | /* IA32_HWP_INTERRUPT */ |
| 408 | #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1) |
| 409 | #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2) |
| 410 | |
Joerg Roedel | 5bbc097 | 2011-04-15 14:47:40 +0200 | [diff] [blame] | 411 | #define MSR_AMD64_MC0_MASK 0xc0010044 |
| 412 | |
Andi Kleen | a2d32bc | 2009-07-09 00:31:44 +0200 | [diff] [blame] | 413 | #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) |
| 414 | #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) |
| 415 | #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) |
| 416 | #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) |
| 417 | |
Joerg Roedel | 5bbc097 | 2011-04-15 14:47:40 +0200 | [diff] [blame] | 418 | #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) |
| 419 | |
Andi Kleen | 03195c6 | 2009-02-12 13:49:35 +0100 | [diff] [blame] | 420 | /* These are consecutive and not in the normal 4er MCE bank block */ |
| 421 | #define MSR_IA32_MC0_CTL2 0x00000280 |
Andi Kleen | a2d32bc | 2009-07-09 00:31:44 +0200 | [diff] [blame] | 422 | #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) |
| 423 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 424 | #define MSR_P6_PERFCTR0 0x000000c1 |
| 425 | #define MSR_P6_PERFCTR1 0x000000c2 |
| 426 | #define MSR_P6_EVNTSEL0 0x00000186 |
| 427 | #define MSR_P6_EVNTSEL1 0x00000187 |
| 428 | |
Vince Weaver | e717bf4 | 2012-09-26 14:12:52 -0400 | [diff] [blame] | 429 | #define MSR_KNC_PERFCTR0 0x00000020 |
| 430 | #define MSR_KNC_PERFCTR1 0x00000021 |
| 431 | #define MSR_KNC_EVNTSEL0 0x00000028 |
| 432 | #define MSR_KNC_EVNTSEL1 0x00000029 |
| 433 | |
Andi Kleen | 069e0c3 | 2013-06-25 08:12:33 -0700 | [diff] [blame] | 434 | /* Alternative perfctr range with full access. */ |
| 435 | #define MSR_IA32_PMC0 0x000004c1 |
| 436 | |
Alexander Shishkin | 42880f7 | 2019-08-06 11:46:01 +0300 | [diff] [blame] | 437 | /* Auto-reload via MSR instead of DS area */ |
| 438 | #define MSR_RELOAD_PMC0 0x000014c1 |
| 439 | #define MSR_RELOAD_FIXED_CTR0 0x00001309 |
| 440 | |
Borislav Petkov | 342061c | 2019-08-19 09:01:40 +0200 | [diff] [blame] | 441 | /* |
| 442 | * AMD64 MSRs. Not complete. See the architecture manual for a more |
| 443 | * complete list. |
| 444 | */ |
Andreas Herrmann | 29d0887 | 2008-12-16 19:16:34 +0100 | [diff] [blame] | 445 | #define MSR_AMD64_PATCH_LEVEL 0x0000008b |
Joerg Roedel | fbc0db7 | 2011-03-25 09:44:46 +0100 | [diff] [blame] | 446 | #define MSR_AMD64_TSC_RATIO 0xc0000104 |
stephane eranian | 12db648 | 2008-03-07 13:05:39 -0800 | [diff] [blame] | 447 | #define MSR_AMD64_NB_CFG 0xc001001f |
Andreas Herrmann | 29d0887 | 2008-12-16 19:16:34 +0100 | [diff] [blame] | 448 | #define MSR_AMD64_PATCH_LOADER 0xc0010020 |
Borislav Petkov | 342061c | 2019-08-19 09:01:40 +0200 | [diff] [blame] | 449 | #define MSR_AMD_PERF_CTL 0xc0010062 |
| 450 | #define MSR_AMD_PERF_STATUS 0xc0010063 |
| 451 | #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 |
Andreas Herrmann | 035a02c | 2010-03-19 12:09:22 +0100 | [diff] [blame] | 452 | #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 |
| 453 | #define MSR_AMD64_OSVW_STATUS 0xc0010141 |
Jan Beulich | 4e3f77d | 2019-11-11 15:46:26 +0100 | [diff] [blame] | 454 | #define MSR_AMD_PPIN_CTL 0xc00102f0 |
| 455 | #define MSR_AMD_PPIN 0xc00102f1 |
Borislav Petkov | 1068ed4 | 2020-06-08 16:19:49 +0200 | [diff] [blame] | 456 | #define MSR_AMD64_CPUID_FN_1 0xc0011004 |
Borislav Petkov | 3b56496 | 2014-01-15 00:07:11 +0100 | [diff] [blame] | 457 | #define MSR_AMD64_LS_CFG 0xc0011020 |
Joerg Roedel | 67ec660 | 2010-05-17 14:43:35 +0200 | [diff] [blame] | 458 | #define MSR_AMD64_DC_CFG 0xc0011022 |
Boris Ostrovsky | f0322bd | 2013-01-29 16:32:49 -0500 | [diff] [blame] | 459 | #define MSR_AMD64_BU_CFG2 0xc001102a |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 460 | #define MSR_AMD64_IBSFETCHCTL 0xc0011030 |
| 461 | #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 |
| 462 | #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 |
Robert Richter | b7074f1 | 2011-12-15 17:56:37 +0100 | [diff] [blame] | 463 | #define MSR_AMD64_IBSFETCH_REG_COUNT 3 |
| 464 | #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 465 | #define MSR_AMD64_IBSOPCTL 0xc0011033 |
| 466 | #define MSR_AMD64_IBSOPRIP 0xc0011034 |
| 467 | #define MSR_AMD64_IBSOPDATA 0xc0011035 |
| 468 | #define MSR_AMD64_IBSOPDATA2 0xc0011036 |
| 469 | #define MSR_AMD64_IBSOPDATA3 0xc0011037 |
| 470 | #define MSR_AMD64_IBSDCLINAD 0xc0011038 |
| 471 | #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 |
Robert Richter | b7074f1 | 2011-12-15 17:56:37 +0100 | [diff] [blame] | 472 | #define MSR_AMD64_IBSOP_REG_COUNT 7 |
| 473 | #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 474 | #define MSR_AMD64_IBSCTL 0xc001103a |
Robert Richter | 25da695 | 2010-09-21 15:49:31 +0200 | [diff] [blame] | 475 | #define MSR_AMD64_IBSBRTARGET 0xc001103b |
Kim Phillips | 36e1be8 | 2020-09-08 16:47:38 -0500 | [diff] [blame] | 476 | #define MSR_AMD64_ICIBSEXTDCTL 0xc001103c |
Aravind Gopalakrishnan | 904cb36 | 2014-11-10 14:24:26 -0600 | [diff] [blame] | 477 | #define MSR_AMD64_IBSOPDATA4 0xc001103d |
Robert Richter | b7074f1 | 2011-12-15 17:56:37 +0100 | [diff] [blame] | 478 | #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ |
Maxim Levitsky | 3915035 | 2022-02-07 17:54:26 +0200 | [diff] [blame] | 479 | #define MSR_AMD64_SVM_AVIC_DOORBELL 0xc001011b |
Tom Lendacky | 69372cf0 | 2020-12-10 11:09:36 -0600 | [diff] [blame] | 480 | #define MSR_AMD64_VM_PAGE_FLUSH 0xc001011e |
Joerg Roedel | 29dcc60 | 2020-09-07 15:15:20 +0200 | [diff] [blame] | 481 | #define MSR_AMD64_SEV_ES_GHCB 0xc0010130 |
Tom Lendacky | 1958b5f | 2017-10-20 09:30:54 -0500 | [diff] [blame] | 482 | #define MSR_AMD64_SEV 0xc0010131 |
| 483 | #define MSR_AMD64_SEV_ENABLED_BIT 0 |
Joerg Roedel | b57de6c | 2020-09-07 15:15:37 +0200 | [diff] [blame] | 484 | #define MSR_AMD64_SEV_ES_ENABLED_BIT 1 |
Tom Lendacky | 1958b5f | 2017-10-20 09:30:54 -0500 | [diff] [blame] | 485 | #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT) |
Joerg Roedel | b57de6c | 2020-09-07 15:15:37 +0200 | [diff] [blame] | 486 | #define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT) |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 487 | |
Tom Lendacky | 11fb068 | 2018-05-17 17:09:18 +0200 | [diff] [blame] | 488 | #define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f |
| 489 | |
Huang Rui | 89aa94b | 2021-12-24 09:04:56 +0800 | [diff] [blame] | 490 | /* AMD Collaborative Processor Performance Control MSRs */ |
| 491 | #define MSR_AMD_CPPC_CAP1 0xc00102b0 |
| 492 | #define MSR_AMD_CPPC_ENABLE 0xc00102b1 |
| 493 | #define MSR_AMD_CPPC_CAP2 0xc00102b2 |
| 494 | #define MSR_AMD_CPPC_REQ 0xc00102b3 |
| 495 | #define MSR_AMD_CPPC_STATUS 0xc00102b4 |
| 496 | |
| 497 | #define AMD_CPPC_LOWEST_PERF(x) (((x) >> 0) & 0xff) |
| 498 | #define AMD_CPPC_LOWNONLIN_PERF(x) (((x) >> 8) & 0xff) |
| 499 | #define AMD_CPPC_NOMINAL_PERF(x) (((x) >> 16) & 0xff) |
| 500 | #define AMD_CPPC_HIGHEST_PERF(x) (((x) >> 24) & 0xff) |
| 501 | |
| 502 | #define AMD_CPPC_MAX_PERF(x) (((x) & 0xff) << 0) |
| 503 | #define AMD_CPPC_MIN_PERF(x) (((x) & 0xff) << 8) |
| 504 | #define AMD_CPPC_DES_PERF(x) (((x) & 0xff) << 16) |
| 505 | #define AMD_CPPC_ENERGY_PERF_PREF(x) (((x) & 0xff) << 24) |
| 506 | |
Huang Rui | aaf2488 | 2016-01-29 16:29:57 +0800 | [diff] [blame] | 507 | /* Fam 17h MSRs */ |
| 508 | #define MSR_F17H_IRPERF 0xc00000e9 |
| 509 | |
Jacob Shin | c43ca50 | 2013-04-19 16:34:28 -0500 | [diff] [blame] | 510 | /* Fam 16h MSRs */ |
| 511 | #define MSR_F16H_L2I_PERF_CTL 0xc0010230 |
| 512 | #define MSR_F16H_L2I_PERF_CTR 0xc0010231 |
Jacob Shin | d6d55f0 | 2014-05-29 17:26:50 +0200 | [diff] [blame] | 513 | #define MSR_F16H_DR1_ADDR_MASK 0xc0011019 |
| 514 | #define MSR_F16H_DR2_ADDR_MASK 0xc001101a |
| 515 | #define MSR_F16H_DR3_ADDR_MASK 0xc001101b |
| 516 | #define MSR_F16H_DR0_ADDR_MASK 0xc0011027 |
Jacob Shin | c43ca50 | 2013-04-19 16:34:28 -0500 | [diff] [blame] | 517 | |
Robert Richter | da169f5 | 2010-09-24 15:54:43 +0200 | [diff] [blame] | 518 | /* Fam 15h MSRs */ |
Borislav Petkov | 99e4020 | 2020-06-21 12:41:53 +0200 | [diff] [blame] | 519 | #define MSR_F15H_CU_PWR_ACCUMULATOR 0xc001007a |
| 520 | #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b |
Robert Richter | da169f5 | 2010-09-24 15:54:43 +0200 | [diff] [blame] | 521 | #define MSR_F15H_PERF_CTL 0xc0010200 |
Janakarajan Natarajan | e84b711 | 2018-02-05 13:24:51 -0600 | [diff] [blame] | 522 | #define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL |
| 523 | #define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2) |
| 524 | #define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4) |
| 525 | #define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6) |
| 526 | #define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8) |
| 527 | #define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10) |
| 528 | |
Robert Richter | da169f5 | 2010-09-24 15:54:43 +0200 | [diff] [blame] | 529 | #define MSR_F15H_PERF_CTR 0xc0010201 |
Janakarajan Natarajan | e84b711 | 2018-02-05 13:24:51 -0600 | [diff] [blame] | 530 | #define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR |
| 531 | #define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2) |
| 532 | #define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4) |
| 533 | #define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6) |
| 534 | #define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8) |
| 535 | #define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10) |
| 536 | |
Jacob Shin | e259514 | 2013-02-06 11:26:29 -0600 | [diff] [blame] | 537 | #define MSR_F15H_NB_PERF_CTL 0xc0010240 |
| 538 | #define MSR_F15H_NB_PERF_CTR 0xc0010241 |
Huang Rui | 8a22426 | 2016-01-29 16:29:56 +0800 | [diff] [blame] | 539 | #define MSR_F15H_PTSC 0xc0010280 |
Borislav Petkov | ae8b787 | 2015-11-23 11:12:23 +0100 | [diff] [blame] | 540 | #define MSR_F15H_IC_CFG 0xc0011021 |
Eduardo Habkost | 0e1b869 | 2018-12-17 22:34:18 -0200 | [diff] [blame] | 541 | #define MSR_F15H_EX_CFG 0xc001102c |
Robert Richter | da169f5 | 2010-09-24 15:54:43 +0200 | [diff] [blame] | 542 | |
Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 543 | /* Fam 10h MSRs */ |
| 544 | #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 |
| 545 | #define FAM10H_MMIO_CONF_ENABLE (1<<0) |
| 546 | #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf |
| 547 | #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 |
Jan Beulich | 37db6c8 | 2010-11-16 08:25:08 +0000 | [diff] [blame] | 548 | #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL |
Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 549 | #define FAM10H_MMIO_CONF_BASE_SHIFT 20 |
Andreas Herrmann | 9d260eb | 2009-12-16 15:43:55 +0100 | [diff] [blame] | 550 | #define MSR_FAM10H_NODE_ID 0xc001100c |
Tom Lendacky | e4d0e84 | 2018-01-08 16:09:21 -0600 | [diff] [blame] | 551 | #define MSR_F10H_DECFG 0xc0011029 |
| 552 | #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1 |
Tom Lendacky | 9c6a73c | 2018-01-08 16:09:32 -0600 | [diff] [blame] | 553 | #define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT) |
Yinghai Lu | 2274c33 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 554 | |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 555 | /* K8 MSRs */ |
| 556 | #define MSR_K8_TOP_MEM1 0xc001001a |
| 557 | #define MSR_K8_TOP_MEM2 0xc001001d |
Brijesh Singh | 059e5c3 | 2021-04-27 06:16:36 -0500 | [diff] [blame] | 558 | #define MSR_AMD64_SYSCFG 0xc0010010 |
| 559 | #define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT 23 |
| 560 | #define MSR_AMD64_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT) |
Thomas Gleixner | aa83f3f | 2008-06-09 17:11:13 +0200 | [diff] [blame] | 561 | #define MSR_K8_INT_PENDING_MSG 0xc0010055 |
| 562 | /* C1E active bits in int pending message */ |
| 563 | #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 |
Andi Kleen | 8346ea1 | 2008-03-12 03:53:32 +0100 | [diff] [blame] | 564 | #define MSR_K8_TSEG_ADDR 0xc0010112 |
Paolo Bonzini | 3afb112 | 2015-09-18 17:33:04 +0200 | [diff] [blame] | 565 | #define MSR_K8_TSEG_MASK 0xc0010113 |
Stephane Eranian | 4f8a6b1 | 2007-10-19 20:35:03 +0200 | [diff] [blame] | 566 | #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ |
| 567 | #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ |
| 568 | #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ |
| 569 | |
| 570 | /* K7 MSRs */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 571 | #define MSR_K7_EVNTSEL0 0xc0010000 |
| 572 | #define MSR_K7_PERFCTR0 0xc0010004 |
| 573 | #define MSR_K7_EVNTSEL1 0xc0010001 |
| 574 | #define MSR_K7_PERFCTR1 0xc0010005 |
| 575 | #define MSR_K7_EVNTSEL2 0xc0010002 |
| 576 | #define MSR_K7_PERFCTR2 0xc0010006 |
| 577 | #define MSR_K7_EVNTSEL3 0xc0010003 |
| 578 | #define MSR_K7_PERFCTR3 0xc0010007 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 579 | #define MSR_K7_CLK_CTL 0xc001001b |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 580 | #define MSR_K7_HWCR 0xc0010015 |
Tom Lendacky | 18c71ce | 2017-12-04 10:57:23 -0600 | [diff] [blame] | 581 | #define MSR_K7_HWCR_SMMLOCK_BIT 0 |
| 582 | #define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT) |
Kim Phillips | 21b5ee5 | 2020-02-19 18:52:43 +0100 | [diff] [blame] | 583 | #define MSR_K7_HWCR_IRPERF_EN_BIT 30 |
| 584 | #define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT) |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 585 | #define MSR_K7_FID_VID_CTL 0xc0010041 |
| 586 | #define MSR_K7_FID_VID_STATUS 0xc0010042 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 587 | |
| 588 | /* K6 MSRs */ |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 589 | #define MSR_K6_WHCR 0xc0000082 |
| 590 | #define MSR_K6_UWCCR 0xc0000085 |
| 591 | #define MSR_K6_EPMR 0xc0000086 |
| 592 | #define MSR_K6_PSOR 0xc0000087 |
| 593 | #define MSR_K6_PFIR 0xc0000088 |
| 594 | |
| 595 | /* Centaur-Hauls/IDT defined MSRs. */ |
| 596 | #define MSR_IDT_FCR1 0x00000107 |
| 597 | #define MSR_IDT_FCR2 0x00000108 |
| 598 | #define MSR_IDT_FCR3 0x00000109 |
| 599 | #define MSR_IDT_FCR4 0x0000010a |
| 600 | |
| 601 | #define MSR_IDT_MCR0 0x00000110 |
| 602 | #define MSR_IDT_MCR1 0x00000111 |
| 603 | #define MSR_IDT_MCR2 0x00000112 |
| 604 | #define MSR_IDT_MCR3 0x00000113 |
| 605 | #define MSR_IDT_MCR4 0x00000114 |
| 606 | #define MSR_IDT_MCR5 0x00000115 |
| 607 | #define MSR_IDT_MCR6 0x00000116 |
| 608 | #define MSR_IDT_MCR7 0x00000117 |
| 609 | #define MSR_IDT_MCR_CTRL 0x00000120 |
| 610 | |
| 611 | /* VIA Cyrix defined MSRs*/ |
| 612 | #define MSR_VIA_FCR 0x00001107 |
| 613 | #define MSR_VIA_LONGHAUL 0x0000110a |
| 614 | #define MSR_VIA_RNG 0x0000110b |
| 615 | #define MSR_VIA_BCR2 0x00001147 |
| 616 | |
| 617 | /* Transmeta defined MSRs */ |
| 618 | #define MSR_TMTA_LONGRUN_CTRL 0x80868010 |
| 619 | #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 |
| 620 | #define MSR_TMTA_LRTI_READOUT 0x80868018 |
| 621 | #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a |
| 622 | |
| 623 | /* Intel defined MSRs. */ |
| 624 | #define MSR_IA32_P5_MC_ADDR 0x00000000 |
| 625 | #define MSR_IA32_P5_MC_TYPE 0x00000001 |
| 626 | #define MSR_IA32_TSC 0x00000010 |
| 627 | #define MSR_IA32_PLATFORM_ID 0x00000017 |
| 628 | #define MSR_IA32_EBL_CR_POWERON 0x0000002a |
Jes Sorensen | b9a52c4 | 2010-09-09 12:06:45 +0200 | [diff] [blame] | 629 | #define MSR_EBC_FREQUENCY_ID 0x0000002c |
Len Brown | 1ed5101 | 2013-02-10 17:19:24 -0500 | [diff] [blame] | 630 | #define MSR_SMI_COUNT 0x00000034 |
Sean Christopherson | 32ad73d | 2019-12-20 20:44:55 -0800 | [diff] [blame] | 631 | |
| 632 | /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */ |
| 633 | #define MSR_IA32_FEAT_CTL 0x0000003a |
| 634 | #define FEAT_CTL_LOCKED BIT(0) |
| 635 | #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1) |
| 636 | #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2) |
Sean Christopherson | d205e0f | 2020-11-13 00:01:15 +0200 | [diff] [blame] | 637 | #define FEAT_CTL_SGX_LC_ENABLED BIT(17) |
Sean Christopherson | e7b6385 | 2020-11-13 00:01:14 +0200 | [diff] [blame] | 638 | #define FEAT_CTL_SGX_ENABLED BIT(18) |
Sean Christopherson | 32ad73d | 2019-12-20 20:44:55 -0800 | [diff] [blame] | 639 | #define FEAT_CTL_LMCE_ENABLED BIT(20) |
| 640 | |
Will Auld | ba90463 | 2012-11-29 12:42:50 -0800 | [diff] [blame] | 641 | #define MSR_IA32_TSC_ADJUST 0x0000003b |
Liu, Jinsong | da8999d | 2014-02-24 10:55:46 +0000 | [diff] [blame] | 642 | #define MSR_IA32_BNDCFGS 0x00000d90 |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 643 | |
Jim Mattson | 4531662 | 2017-05-23 11:52:54 -0700 | [diff] [blame] | 644 | #define MSR_IA32_BNDCFGS_RSVD 0x00000ffc |
| 645 | |
Chang S. Bae | dae1bd58 | 2021-10-21 15:55:17 -0700 | [diff] [blame] | 646 | #define MSR_IA32_XFD 0x000001c4 |
| 647 | #define MSR_IA32_XFD_ERR 0x000001c5 |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 648 | #define MSR_IA32_XSS 0x00000da0 |
| 649 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 650 | #define MSR_IA32_APICBASE 0x0000001b |
| 651 | #define MSR_IA32_APICBASE_BSP (1<<8) |
| 652 | #define MSR_IA32_APICBASE_ENABLE (1<<11) |
| 653 | #define MSR_IA32_APICBASE_BASE (0xfffff<<12) |
| 654 | |
| 655 | #define MSR_IA32_UCODE_WRITE 0x00000079 |
| 656 | #define MSR_IA32_UCODE_REV 0x0000008b |
| 657 | |
Sean Christopherson | d205e0f | 2020-11-13 00:01:15 +0200 | [diff] [blame] | 658 | /* Intel SGX Launch Enclave Public Key Hash MSRs */ |
| 659 | #define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C |
| 660 | #define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D |
| 661 | #define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E |
| 662 | #define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F |
| 663 | |
Eugene Korenevsky | e9ac033 | 2014-12-11 08:53:27 +0300 | [diff] [blame] | 664 | #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b |
| 665 | #define MSR_IA32_SMBASE 0x0000009e |
| 666 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 667 | #define MSR_IA32_PERF_STATUS 0x00000198 |
| 668 | #define MSR_IA32_PERF_CTL 0x00000199 |
Srinidhi Kasagar | e7ddf4b | 2014-12-19 23:13:51 +0530 | [diff] [blame] | 669 | #define INTEL_PERF_CTL_MASK 0xffff |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 670 | |
| 671 | #define MSR_IA32_MPERF 0x000000e7 |
| 672 | #define MSR_IA32_APERF 0x000000e8 |
| 673 | |
| 674 | #define MSR_IA32_THERM_CONTROL 0x0000019a |
| 675 | #define MSR_IA32_THERM_INTERRUPT 0x0000019b |
Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 676 | |
Fenghua Yu | 9792db6 | 2010-07-29 17:13:42 -0700 | [diff] [blame] | 677 | #define THERM_INT_HIGH_ENABLE (1 << 0) |
| 678 | #define THERM_INT_LOW_ENABLE (1 << 1) |
| 679 | #define THERM_INT_PLN_ENABLE (1 << 24) |
Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 680 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 681 | #define MSR_IA32_THERM_STATUS 0x0000019c |
Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 682 | |
| 683 | #define THERM_STATUS_PROCHOT (1 << 0) |
Fenghua Yu | 9792db6 | 2010-07-29 17:13:42 -0700 | [diff] [blame] | 684 | #define THERM_STATUS_POWER_LIMIT (1 << 10) |
Thomas Gleixner | ba2d0f2 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 685 | |
Bartlomiej Zolnierkiewicz | f3a0867 | 2009-07-29 00:04:59 +0200 | [diff] [blame] | 686 | #define MSR_THERM2_CTL 0x0000019d |
| 687 | |
| 688 | #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) |
| 689 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 690 | #define MSR_IA32_MISC_ENABLE 0x000001a0 |
| 691 | |
Carsten Emde | a321ced | 2010-05-24 14:33:41 -0700 | [diff] [blame] | 692 | #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 |
| 693 | |
Len Brown | 98af745 | 2017-01-21 01:15:09 -0500 | [diff] [blame] | 694 | #define MSR_MISC_FEATURE_CONTROL 0x000001a4 |
Dirk Brandewie | 2f86dc4 | 2014-11-06 09:40:47 -0800 | [diff] [blame] | 695 | #define MSR_MISC_PWR_MGMT 0x000001aa |
| 696 | |
Venkatesh Pallipadi | 23016bf | 2010-06-03 23:22:28 -0400 | [diff] [blame] | 697 | #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 |
Len Brown | d0117a0 | 2017-02-25 18:18:22 -0500 | [diff] [blame] | 698 | #define ENERGY_PERF_BIAS_PERFORMANCE 0 |
| 699 | #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4 |
| 700 | #define ENERGY_PERF_BIAS_NORMAL 6 |
| 701 | #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8 |
| 702 | #define ENERGY_PERF_BIAS_POWERSAVE 15 |
Venkatesh Pallipadi | 23016bf | 2010-06-03 23:22:28 -0400 | [diff] [blame] | 703 | |
Fenghua Yu | 9792db6 | 2010-07-29 17:13:42 -0700 | [diff] [blame] | 704 | #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 |
| 705 | |
| 706 | #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) |
| 707 | #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) |
| 708 | |
| 709 | #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 |
| 710 | |
| 711 | #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) |
| 712 | #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) |
| 713 | #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) |
| 714 | |
R, Durgadoss | 9e76a97 | 2011-01-03 17:22:04 +0530 | [diff] [blame] | 715 | /* Thermal Thresholds Support */ |
| 716 | #define THERM_INT_THRESHOLD0_ENABLE (1 << 15) |
| 717 | #define THERM_SHIFT_THRESHOLD0 8 |
| 718 | #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) |
| 719 | #define THERM_INT_THRESHOLD1_ENABLE (1 << 23) |
| 720 | #define THERM_SHIFT_THRESHOLD1 16 |
| 721 | #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) |
| 722 | #define THERM_STATUS_THRESHOLD0 (1 << 6) |
| 723 | #define THERM_LOG_THRESHOLD0 (1 << 7) |
| 724 | #define THERM_STATUS_THRESHOLD1 (1 << 8) |
| 725 | #define THERM_LOG_THRESHOLD1 (1 << 9) |
| 726 | |
H. Peter Anvin | bdf21a4 | 2009-01-21 15:01:56 -0800 | [diff] [blame] | 727 | /* MISC_ENABLE bits: architectural */ |
H. Peter Anvin | 0b131be | 2014-03-13 15:40:52 -0700 | [diff] [blame] | 728 | #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 |
| 729 | #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) |
| 730 | #define MSR_IA32_MISC_ENABLE_TCC_BIT 1 |
| 731 | #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) |
| 732 | #define MSR_IA32_MISC_ENABLE_EMON_BIT 7 |
| 733 | #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) |
| 734 | #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 |
| 735 | #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) |
| 736 | #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 |
| 737 | #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) |
| 738 | #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 |
| 739 | #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) |
| 740 | #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 |
| 741 | #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) |
| 742 | #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 |
Andres Freund | c45f773 | 2014-05-09 03:29:17 +0200 | [diff] [blame] | 743 | #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) |
H. Peter Anvin | 0b131be | 2014-03-13 15:40:52 -0700 | [diff] [blame] | 744 | #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 |
| 745 | #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) |
| 746 | #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 |
| 747 | #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) |
H. Peter Anvin | bdf21a4 | 2009-01-21 15:01:56 -0800 | [diff] [blame] | 748 | |
| 749 | /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ |
H. Peter Anvin | 0b131be | 2014-03-13 15:40:52 -0700 | [diff] [blame] | 750 | #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 |
| 751 | #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) |
| 752 | #define MSR_IA32_MISC_ENABLE_TM1_BIT 3 |
| 753 | #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) |
| 754 | #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 |
| 755 | #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) |
| 756 | #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 |
| 757 | #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) |
| 758 | #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 |
| 759 | #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) |
| 760 | #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 |
| 761 | #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) |
| 762 | #define MSR_IA32_MISC_ENABLE_FERR_BIT 10 |
| 763 | #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) |
| 764 | #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 |
| 765 | #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) |
| 766 | #define MSR_IA32_MISC_ENABLE_TM2_BIT 13 |
| 767 | #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) |
| 768 | #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 |
| 769 | #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) |
| 770 | #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 |
| 771 | #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) |
| 772 | #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 |
| 773 | #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) |
| 774 | #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 |
| 775 | #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) |
| 776 | #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 |
| 777 | #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) |
| 778 | #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 |
| 779 | #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) |
H. Peter Anvin | bdf21a4 | 2009-01-21 15:01:56 -0800 | [diff] [blame] | 780 | |
Kyle Huey | ab6d946 | 2017-03-20 01:16:19 -0700 | [diff] [blame] | 781 | /* MISC_FEATURES_ENABLES non-architectural features */ |
| 782 | #define MSR_MISC_FEATURES_ENABLES 0x00000140 |
Grzegorz Andrejczuk | ae47eda | 2017-01-20 14:22:33 +0100 | [diff] [blame] | 783 | |
Kyle Huey | e9ea1e7 | 2017-03-20 01:16:26 -0700 | [diff] [blame] | 784 | #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0 |
| 785 | #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT) |
Kyle Huey | ab6d946 | 2017-03-20 01:16:19 -0700 | [diff] [blame] | 786 | #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1 |
Grzegorz Andrejczuk | ae47eda | 2017-01-20 14:22:33 +0100 | [diff] [blame] | 787 | |
Suresh Siddha | 279f146 | 2012-10-22 14:37:58 -0700 | [diff] [blame] | 788 | #define MSR_IA32_TSC_DEADLINE 0x000006E0 |
| 789 | |
Peter Zijlstra (Intel) | 52f6490 | 2019-03-05 22:23:17 +0100 | [diff] [blame] | 790 | |
| 791 | #define MSR_TSX_FORCE_ABORT 0x0000010F |
| 792 | |
| 793 | #define MSR_TFA_RTM_FORCE_ABORT_BIT 0 |
| 794 | #define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT) |
Pawan Gupta | 1348924 | 2021-06-14 14:12:22 -0700 | [diff] [blame] | 795 | #define MSR_TFA_TSX_CPUID_CLEAR_BIT 1 |
| 796 | #define MSR_TFA_TSX_CPUID_CLEAR BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT) |
| 797 | #define MSR_TFA_SDV_ENABLE_RTM_BIT 2 |
| 798 | #define MSR_TFA_SDV_ENABLE_RTM BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT) |
Peter Zijlstra (Intel) | 52f6490 | 2019-03-05 22:23:17 +0100 | [diff] [blame] | 799 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 800 | /* P4/Xeon+ specific */ |
| 801 | #define MSR_IA32_MCG_EAX 0x00000180 |
| 802 | #define MSR_IA32_MCG_EBX 0x00000181 |
| 803 | #define MSR_IA32_MCG_ECX 0x00000182 |
| 804 | #define MSR_IA32_MCG_EDX 0x00000183 |
| 805 | #define MSR_IA32_MCG_ESI 0x00000184 |
| 806 | #define MSR_IA32_MCG_EDI 0x00000185 |
| 807 | #define MSR_IA32_MCG_EBP 0x00000186 |
| 808 | #define MSR_IA32_MCG_ESP 0x00000187 |
| 809 | #define MSR_IA32_MCG_EFLAGS 0x00000188 |
| 810 | #define MSR_IA32_MCG_EIP 0x00000189 |
| 811 | #define MSR_IA32_MCG_RESERVED 0x0000018a |
| 812 | |
| 813 | /* Pentium IV performance counter MSRs */ |
| 814 | #define MSR_P4_BPU_PERFCTR0 0x00000300 |
| 815 | #define MSR_P4_BPU_PERFCTR1 0x00000301 |
| 816 | #define MSR_P4_BPU_PERFCTR2 0x00000302 |
| 817 | #define MSR_P4_BPU_PERFCTR3 0x00000303 |
| 818 | #define MSR_P4_MS_PERFCTR0 0x00000304 |
| 819 | #define MSR_P4_MS_PERFCTR1 0x00000305 |
| 820 | #define MSR_P4_MS_PERFCTR2 0x00000306 |
| 821 | #define MSR_P4_MS_PERFCTR3 0x00000307 |
| 822 | #define MSR_P4_FLAME_PERFCTR0 0x00000308 |
| 823 | #define MSR_P4_FLAME_PERFCTR1 0x00000309 |
| 824 | #define MSR_P4_FLAME_PERFCTR2 0x0000030a |
| 825 | #define MSR_P4_FLAME_PERFCTR3 0x0000030b |
| 826 | #define MSR_P4_IQ_PERFCTR0 0x0000030c |
| 827 | #define MSR_P4_IQ_PERFCTR1 0x0000030d |
| 828 | #define MSR_P4_IQ_PERFCTR2 0x0000030e |
| 829 | #define MSR_P4_IQ_PERFCTR3 0x0000030f |
| 830 | #define MSR_P4_IQ_PERFCTR4 0x00000310 |
| 831 | #define MSR_P4_IQ_PERFCTR5 0x00000311 |
| 832 | #define MSR_P4_BPU_CCCR0 0x00000360 |
| 833 | #define MSR_P4_BPU_CCCR1 0x00000361 |
| 834 | #define MSR_P4_BPU_CCCR2 0x00000362 |
| 835 | #define MSR_P4_BPU_CCCR3 0x00000363 |
| 836 | #define MSR_P4_MS_CCCR0 0x00000364 |
| 837 | #define MSR_P4_MS_CCCR1 0x00000365 |
| 838 | #define MSR_P4_MS_CCCR2 0x00000366 |
| 839 | #define MSR_P4_MS_CCCR3 0x00000367 |
| 840 | #define MSR_P4_FLAME_CCCR0 0x00000368 |
| 841 | #define MSR_P4_FLAME_CCCR1 0x00000369 |
| 842 | #define MSR_P4_FLAME_CCCR2 0x0000036a |
| 843 | #define MSR_P4_FLAME_CCCR3 0x0000036b |
| 844 | #define MSR_P4_IQ_CCCR0 0x0000036c |
| 845 | #define MSR_P4_IQ_CCCR1 0x0000036d |
| 846 | #define MSR_P4_IQ_CCCR2 0x0000036e |
| 847 | #define MSR_P4_IQ_CCCR3 0x0000036f |
| 848 | #define MSR_P4_IQ_CCCR4 0x00000370 |
| 849 | #define MSR_P4_IQ_CCCR5 0x00000371 |
| 850 | #define MSR_P4_ALF_ESCR0 0x000003ca |
| 851 | #define MSR_P4_ALF_ESCR1 0x000003cb |
| 852 | #define MSR_P4_BPU_ESCR0 0x000003b2 |
| 853 | #define MSR_P4_BPU_ESCR1 0x000003b3 |
| 854 | #define MSR_P4_BSU_ESCR0 0x000003a0 |
| 855 | #define MSR_P4_BSU_ESCR1 0x000003a1 |
| 856 | #define MSR_P4_CRU_ESCR0 0x000003b8 |
| 857 | #define MSR_P4_CRU_ESCR1 0x000003b9 |
| 858 | #define MSR_P4_CRU_ESCR2 0x000003cc |
| 859 | #define MSR_P4_CRU_ESCR3 0x000003cd |
| 860 | #define MSR_P4_CRU_ESCR4 0x000003e0 |
| 861 | #define MSR_P4_CRU_ESCR5 0x000003e1 |
| 862 | #define MSR_P4_DAC_ESCR0 0x000003a8 |
| 863 | #define MSR_P4_DAC_ESCR1 0x000003a9 |
| 864 | #define MSR_P4_FIRM_ESCR0 0x000003a4 |
| 865 | #define MSR_P4_FIRM_ESCR1 0x000003a5 |
| 866 | #define MSR_P4_FLAME_ESCR0 0x000003a6 |
| 867 | #define MSR_P4_FLAME_ESCR1 0x000003a7 |
| 868 | #define MSR_P4_FSB_ESCR0 0x000003a2 |
| 869 | #define MSR_P4_FSB_ESCR1 0x000003a3 |
| 870 | #define MSR_P4_IQ_ESCR0 0x000003ba |
| 871 | #define MSR_P4_IQ_ESCR1 0x000003bb |
| 872 | #define MSR_P4_IS_ESCR0 0x000003b4 |
| 873 | #define MSR_P4_IS_ESCR1 0x000003b5 |
| 874 | #define MSR_P4_ITLB_ESCR0 0x000003b6 |
| 875 | #define MSR_P4_ITLB_ESCR1 0x000003b7 |
| 876 | #define MSR_P4_IX_ESCR0 0x000003c8 |
| 877 | #define MSR_P4_IX_ESCR1 0x000003c9 |
| 878 | #define MSR_P4_MOB_ESCR0 0x000003aa |
| 879 | #define MSR_P4_MOB_ESCR1 0x000003ab |
| 880 | #define MSR_P4_MS_ESCR0 0x000003c0 |
| 881 | #define MSR_P4_MS_ESCR1 0x000003c1 |
| 882 | #define MSR_P4_PMH_ESCR0 0x000003ac |
| 883 | #define MSR_P4_PMH_ESCR1 0x000003ad |
| 884 | #define MSR_P4_RAT_ESCR0 0x000003bc |
| 885 | #define MSR_P4_RAT_ESCR1 0x000003bd |
| 886 | #define MSR_P4_SAAT_ESCR0 0x000003ae |
| 887 | #define MSR_P4_SAAT_ESCR1 0x000003af |
| 888 | #define MSR_P4_SSU_ESCR0 0x000003be |
| 889 | #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ |
| 890 | |
| 891 | #define MSR_P4_TBPU_ESCR0 0x000003c2 |
| 892 | #define MSR_P4_TBPU_ESCR1 0x000003c3 |
| 893 | #define MSR_P4_TC_ESCR0 0x000003c4 |
| 894 | #define MSR_P4_TC_ESCR1 0x000003c5 |
| 895 | #define MSR_P4_U2L_ESCR0 0x000003b0 |
| 896 | #define MSR_P4_U2L_ESCR1 0x000003b1 |
| 897 | |
Lin Ming | cb7d6b5 | 2010-03-18 18:33:12 +0800 | [diff] [blame] | 898 | #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 |
| 899 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 900 | /* Intel Core-based CPU performance counters */ |
| 901 | #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 |
| 902 | #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a |
| 903 | #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b |
Kan Liang | 7b2c05a | 2020-07-23 10:11:11 -0700 | [diff] [blame] | 904 | #define MSR_CORE_PERF_FIXED_CTR3 0x0000030c |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 905 | #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d |
| 906 | #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e |
| 907 | #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f |
| 908 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 |
| 909 | |
Kan Liang | 59a854e | 2020-07-23 10:11:13 -0700 | [diff] [blame] | 910 | #define MSR_PERF_METRICS 0x00000329 |
| 911 | |
Luwei Kang | 8479e04 | 2019-02-18 19:26:07 -0500 | [diff] [blame] | 912 | /* PERF_GLOBAL_OVF_CTL bits */ |
| 913 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 55 |
| 914 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT) |
Luwei Kang | c715eb9 | 2019-02-18 19:26:08 -0500 | [diff] [blame] | 915 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 62 |
| 916 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT) |
| 917 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 63 |
| 918 | #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT) |
Luwei Kang | 8479e04 | 2019-02-18 19:26:07 -0500 | [diff] [blame] | 919 | |
H. Peter Anvin | 4bc5aa9 | 2007-05-02 19:27:12 +0200 | [diff] [blame] | 920 | /* Geode defined MSRs */ |
| 921 | #define MSR_GEODE_BUSCONT_CONF0 0x00001900 |
| 922 | |
Sheng Yang | 315a655 | 2008-09-09 14:54:53 +0800 | [diff] [blame] | 923 | /* Intel VT MSRs */ |
| 924 | #define MSR_IA32_VMX_BASIC 0x00000480 |
| 925 | #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 |
| 926 | #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 |
| 927 | #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 |
| 928 | #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 |
| 929 | #define MSR_IA32_VMX_MISC 0x00000485 |
| 930 | #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 |
| 931 | #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 |
| 932 | #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 |
| 933 | #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 |
| 934 | #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a |
| 935 | #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b |
| 936 | #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c |
Nadav Har'El | b87a51a | 2011-05-25 23:04:25 +0300 | [diff] [blame] | 937 | #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d |
| 938 | #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e |
| 939 | #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f |
| 940 | #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 |
Jan Kiszka | cae5013 | 2014-01-04 18:47:22 +0100 | [diff] [blame] | 941 | #define MSR_IA32_VMX_VMFUNC 0x00000491 |
Nadav Har'El | b87a51a | 2011-05-25 23:04:25 +0300 | [diff] [blame] | 942 | |
| 943 | /* VMX_BASIC bits and bitmasks */ |
| 944 | #define VMX_BASIC_VMCS_SIZE_SHIFT 32 |
Jan Kiszka | 3dbcd8d | 2014-06-16 13:59:40 +0200 | [diff] [blame] | 945 | #define VMX_BASIC_TRUE_CTLS (1ULL << 55) |
Nadav Har'El | b87a51a | 2011-05-25 23:04:25 +0300 | [diff] [blame] | 946 | #define VMX_BASIC_64 0x0001000000000000LLU |
| 947 | #define VMX_BASIC_MEM_TYPE_SHIFT 50 |
| 948 | #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU |
| 949 | #define VMX_BASIC_MEM_TYPE_WB 6LLU |
| 950 | #define VMX_BASIC_INOUT 0x0040000000000000LLU |
Sheng Yang | 315a655 | 2008-09-09 14:54:53 +0800 | [diff] [blame] | 951 | |
Abel Gordon | 89662e5 | 2013-04-18 14:34:55 +0300 | [diff] [blame] | 952 | /* MSR_IA32_VMX_MISC bits */ |
Chao Peng | f99e3da | 2018-10-24 16:05:10 +0800 | [diff] [blame] | 953 | #define MSR_IA32_VMX_MISC_INTEL_PT (1ULL << 14) |
Abel Gordon | 89662e5 | 2013-04-18 14:34:55 +0300 | [diff] [blame] | 954 | #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) |
Arthur Chunqi Li | 7854cbc | 2013-09-16 16:11:44 +0800 | [diff] [blame] | 955 | #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 956 | /* AMD-V MSRs */ |
| 957 | |
| 958 | #define MSR_VM_CR 0xc0010114 |
Alexander Graf | 0367b43 | 2009-06-15 15:21:22 +0200 | [diff] [blame] | 959 | #define MSR_VM_IGNNE 0xc0010115 |
Alexander Graf | 9962d03 | 2008-11-25 20:17:02 +0100 | [diff] [blame] | 960 | #define MSR_VM_HSAVE_PA 0xc0010117 |
| 961 | |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 962 | #endif /* _ASM_X86_MSR_INDEX_H */ |