blob: 54390bc140dd6a367bf5112c0a3a8930b0c326fd [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +02003
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
Sheng Yang5df97402009-12-16 13:48:04 +080015#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020016
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
Alexander Graf9962d032008-11-25 20:17:02 +010022#define _EFER_SVME 12 /* Enable virtualization */
Joerg Roedeleec4b142010-05-05 16:04:44 +020023#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
Alexander Grafd2062692009-02-02 16:23:50 +010024#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020025
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
Alexander Graf9962d032008-11-25 20:17:02 +010030#define EFER_SVME (1<<_EFER_SVME)
Joerg Roedeleec4b142010-05-05 16:04:44 +020031#define EFER_LMSLE (1<<_EFER_LMSLE)
Alexander Grafd2062692009-02-02 16:23:50 +010032#define EFER_FFXSR (1<<_EFER_FFXSR)
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020033
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
Linus Torvalds6842d982012-12-18 12:34:29 -080038#define MSR_NHM_PLATFORM_INFO 0x000000ce
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020039
Len Brown14796fc2011-01-18 20:48:27 -050040#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41#define NHM_C3_AUTO_DEMOTE (1UL << 25)
42#define NHM_C1_AUTO_DEMOTE (1UL << 26)
Len Brownbfb53cc2011-02-16 01:32:48 -050043#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
Linus Torvalds6842d982012-12-18 12:34:29 -080044#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
Len Brown14796fc2011-01-18 20:48:27 -050046
Konrad Rzeszutek Wilk05e99c8cf2013-03-20 14:21:10 +000047#define MSR_PLATFORM_INFO 0x000000ce
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020048#define MSR_MTRRcap 0x000000fe
49#define MSR_IA32_BBL_CR_CTL 0x00000119
john cooper91c9c3e2011-01-21 00:21:00 -050050#define MSR_IA32_BBL_CR_CTL3 0x0000011e
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020051
52#define MSR_IA32_SYSENTER_CS 0x00000174
53#define MSR_IA32_SYSENTER_ESP 0x00000175
54#define MSR_IA32_SYSENTER_EIP 0x00000176
55
56#define MSR_IA32_MCG_CAP 0x00000179
57#define MSR_IA32_MCG_STATUS 0x0000017a
58#define MSR_IA32_MCG_CTL 0x0000017b
Ashok Rajbc12edb2015-06-04 18:55:22 +020059#define MSR_IA32_MCG_EXT_CTL 0x000004d0
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020060
Andi Kleena7e3ed12011-03-03 10:34:47 +080061#define MSR_OFFCORE_RSP_0 0x000001a6
62#define MSR_OFFCORE_RSP_1 0x000001a7
Linus Torvalds6842d982012-12-18 12:34:29 -080063#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
64#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
Len Brownc4d30662015-04-10 00:22:56 -040065#define MSR_TURBO_RATIO_LIMIT 0x000001ad
66#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
67#define MSR_TURBO_RATIO_LIMIT2 0x000001af
Andi Kleena7e3ed12011-03-03 10:34:47 +080068
Stephane Eranian225ce532012-02-09 23:20:52 +010069#define MSR_LBR_SELECT 0x000001c8
70#define MSR_LBR_TOS 0x000001c9
71#define MSR_LBR_NHM_FROM 0x00000680
72#define MSR_LBR_NHM_TO 0x000006c0
73#define MSR_LBR_CORE_FROM 0x00000040
74#define MSR_LBR_CORE_TO 0x00000060
75
Andi Kleenb83ff1c2015-05-10 12:22:41 -070076#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
77#define LBR_INFO_MISPRED BIT_ULL(63)
78#define LBR_INFO_IN_TX BIT_ULL(62)
79#define LBR_INFO_ABORT BIT_ULL(61)
80#define LBR_INFO_CYCLES 0xffff
81
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020082#define MSR_IA32_PEBS_ENABLE 0x000003f1
83#define MSR_IA32_DS_AREA 0x00000600
84#define MSR_IA32_PERF_CAPABILITIES 0x00000345
Stephane Eranianf20093e2013-01-24 16:10:32 +010085#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +020086
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +020087#define MSR_IA32_RTIT_CTL 0x00000570
88#define RTIT_CTL_TRACEEN BIT(0)
Alexander Shishkinb1bf72d2015-07-30 16:15:31 +030089#define RTIT_CTL_CYCLEACC BIT(1)
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +020090#define RTIT_CTL_OS BIT(2)
91#define RTIT_CTL_USR BIT(3)
92#define RTIT_CTL_CR3EN BIT(7)
93#define RTIT_CTL_TOPA BIT(8)
Alexander Shishkinb1bf72d2015-07-30 16:15:31 +030094#define RTIT_CTL_MTC_EN BIT(9)
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +020095#define RTIT_CTL_TSC_EN BIT(10)
96#define RTIT_CTL_DISRETC BIT(11)
97#define RTIT_CTL_BRANCH_EN BIT(13)
Alexander Shishkinb1bf72d2015-07-30 16:15:31 +030098#define RTIT_CTL_MTC_RANGE_OFFSET 14
99#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
100#define RTIT_CTL_CYC_THRESH_OFFSET 19
101#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
102#define RTIT_CTL_PSB_FREQ_OFFSET 24
103#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200104#define MSR_IA32_RTIT_STATUS 0x00000571
105#define RTIT_STATUS_CONTEXTEN BIT(1)
106#define RTIT_STATUS_TRIGGEREN BIT(2)
107#define RTIT_STATUS_ERROR BIT(4)
108#define RTIT_STATUS_STOPPED BIT(5)
109#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
110#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
111#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
112
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200113#define MSR_MTRRfix64K_00000 0x00000250
114#define MSR_MTRRfix16K_80000 0x00000258
115#define MSR_MTRRfix16K_A0000 0x00000259
116#define MSR_MTRRfix4K_C0000 0x00000268
117#define MSR_MTRRfix4K_C8000 0x00000269
118#define MSR_MTRRfix4K_D0000 0x0000026a
119#define MSR_MTRRfix4K_D8000 0x0000026b
120#define MSR_MTRRfix4K_E0000 0x0000026c
121#define MSR_MTRRfix4K_E8000 0x0000026d
122#define MSR_MTRRfix4K_F0000 0x0000026e
123#define MSR_MTRRfix4K_F8000 0x0000026f
124#define MSR_MTRRdefType 0x000002ff
125
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700126#define MSR_IA32_CR_PAT 0x00000277
127
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200128#define MSR_IA32_DEBUGCTLMSR 0x000001d9
129#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
130#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
131#define MSR_IA32_LASTINTFROMIP 0x000001dd
132#define MSR_IA32_LASTINTTOIP 0x000001de
133
Roland McGrathd2499d82008-01-30 13:30:54 +0100134/* DEBUGCTLMSR bits (others vary by model): */
Peter Zijlstra7c5ecaf2010-03-25 14:51:49 +0100135#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
136#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
137#define DEBUGCTLMSR_TR (1UL << 6)
138#define DEBUGCTLMSR_BTS (1UL << 7)
139#define DEBUGCTLMSR_BTINT (1UL << 8)
140#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
141#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
142#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
Roland McGrathd2499d82008-01-30 13:30:54 +0100143
Andi Kleend0dc8492015-09-09 14:53:59 -0700144#define MSR_PEBS_FRONTEND 0x000003f7
145
Len Brown67920412013-01-31 15:22:15 -0500146#define MSR_IA32_POWER_CTL 0x000001fc
147
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200148#define MSR_IA32_MC0_CTL 0x00000400
149#define MSR_IA32_MC0_STATUS 0x00000401
150#define MSR_IA32_MC0_ADDR 0x00000402
151#define MSR_IA32_MC0_MISC 0x00000403
152
Linus Torvalds6842d982012-12-18 12:34:29 -0800153/* C-state Residency Counters */
154#define MSR_PKG_C3_RESIDENCY 0x000003f8
155#define MSR_PKG_C6_RESIDENCY 0x000003f9
156#define MSR_PKG_C7_RESIDENCY 0x000003fa
157#define MSR_CORE_C3_RESIDENCY 0x000003fc
158#define MSR_CORE_C6_RESIDENCY 0x000003fd
159#define MSR_CORE_C7_RESIDENCY 0x000003fe
Dasaratharaman Chandramoulifb5d4322015-05-20 09:49:34 -0700160#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
Linus Torvalds6842d982012-12-18 12:34:29 -0800161#define MSR_PKG_C2_RESIDENCY 0x0000060d
Kristen Carlson Accardica587102012-11-21 05:22:43 -0800162#define MSR_PKG_C8_RESIDENCY 0x00000630
163#define MSR_PKG_C9_RESIDENCY 0x00000631
164#define MSR_PKG_C10_RESIDENCY 0x00000632
Linus Torvalds6842d982012-12-18 12:34:29 -0800165
166/* Run Time Average Power Limiting (RAPL) Interface */
167
168#define MSR_RAPL_POWER_UNIT 0x00000606
169
170#define MSR_PKG_POWER_LIMIT 0x00000610
171#define MSR_PKG_ENERGY_STATUS 0x00000611
172#define MSR_PKG_PERF_STATUS 0x00000613
173#define MSR_PKG_POWER_INFO 0x00000614
174
175#define MSR_DRAM_POWER_LIMIT 0x00000618
176#define MSR_DRAM_ENERGY_STATUS 0x00000619
177#define MSR_DRAM_PERF_STATUS 0x0000061b
178#define MSR_DRAM_POWER_INFO 0x0000061c
179
180#define MSR_PP0_POWER_LIMIT 0x00000638
181#define MSR_PP0_ENERGY_STATUS 0x00000639
182#define MSR_PP0_POLICY 0x0000063a
183#define MSR_PP0_PERF_STATUS 0x0000063b
184
185#define MSR_PP1_POWER_LIMIT 0x00000640
186#define MSR_PP1_ENERGY_STATUS 0x00000641
187#define MSR_PP1_POLICY 0x00000642
188
Rafael J. Wysocki82bb70c2015-08-24 23:10:02 +0200189#define MSR_CONFIG_TDP_NOMINAL 0x00000648
190#define MSR_CONFIG_TDP_LEVEL_1 0x00000649
191#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
192#define MSR_CONFIG_TDP_CONTROL 0x0000064B
193#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
194
Len Brown0b2bb692015-03-26 00:50:30 -0400195#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
196#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
197#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
198#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
199
Len Brown144b44b2013-11-09 00:30:16 -0500200#define MSR_CORE_C1_RES 0x00000660
201
Len Brown8c058d532014-07-31 15:21:24 -0400202#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
203#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
204
Len Brown3a9a9412014-08-15 02:39:52 -0400205#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
206#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
207#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
208
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800209/* Hardware P state interface */
210#define MSR_PPERF 0x0000064e
211#define MSR_PERF_LIMIT_REASONS 0x0000064f
212#define MSR_PM_ENABLE 0x00000770
213#define MSR_HWP_CAPABILITIES 0x00000771
214#define MSR_HWP_REQUEST_PKG 0x00000772
215#define MSR_HWP_INTERRUPT 0x00000773
216#define MSR_HWP_REQUEST 0x00000774
217#define MSR_HWP_STATUS 0x00000777
218
219/* CPUID.6.EAX */
220#define HWP_BASE_BIT (1<<7)
221#define HWP_NOTIFICATIONS_BIT (1<<8)
222#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
223#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
224#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
225
226/* IA32_HWP_CAPABILITIES */
227#define HWP_HIGHEST_PERF(x) (x & 0xff)
228#define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8)
229#define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16)
230#define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24)
231
232/* IA32_HWP_REQUEST */
233#define HWP_MIN_PERF(x) (x & 0xff)
234#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
235#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
236#define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
237#define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
238#define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
239
240/* IA32_HWP_STATUS */
241#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
242#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
243
244/* IA32_HWP_INTERRUPT */
245#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
246#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
247
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200248#define MSR_AMD64_MC0_MASK 0xc0010044
249
Andi Kleena2d32bc2009-07-09 00:31:44 +0200250#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
251#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
252#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
253#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
254
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200255#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
256
Andi Kleen03195c62009-02-12 13:49:35 +0100257/* These are consecutive and not in the normal 4er MCE bank block */
258#define MSR_IA32_MC0_CTL2 0x00000280
Andi Kleena2d32bc2009-07-09 00:31:44 +0200259#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
260
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200261#define MSR_P6_PERFCTR0 0x000000c1
262#define MSR_P6_PERFCTR1 0x000000c2
263#define MSR_P6_EVNTSEL0 0x00000186
264#define MSR_P6_EVNTSEL1 0x00000187
265
Vince Weavere717bf42012-09-26 14:12:52 -0400266#define MSR_KNC_PERFCTR0 0x00000020
267#define MSR_KNC_PERFCTR1 0x00000021
268#define MSR_KNC_EVNTSEL0 0x00000028
269#define MSR_KNC_EVNTSEL1 0x00000029
270
Andi Kleen069e0c32013-06-25 08:12:33 -0700271/* Alternative perfctr range with full access. */
272#define MSR_IA32_PMC0 0x000004c1
273
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200274/* AMD64 MSRs. Not complete. See the architecture manual for a more
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200275 complete list. */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200276
Andreas Herrmann29d08872008-12-16 19:16:34 +0100277#define MSR_AMD64_PATCH_LEVEL 0x0000008b
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100278#define MSR_AMD64_TSC_RATIO 0xc0000104
stephane eranian12db6482008-03-07 13:05:39 -0800279#define MSR_AMD64_NB_CFG 0xc001001f
Andreas Herrmann29d08872008-12-16 19:16:34 +0100280#define MSR_AMD64_PATCH_LOADER 0xc0010020
Andreas Herrmann035a02c2010-03-19 12:09:22 +0100281#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
282#define MSR_AMD64_OSVW_STATUS 0xc0010141
Borislav Petkov3b564962014-01-15 00:07:11 +0100283#define MSR_AMD64_LS_CFG 0xc0011020
Joerg Roedel67ec6602010-05-17 14:43:35 +0200284#define MSR_AMD64_DC_CFG 0xc0011022
Boris Ostrovskyf0322bd2013-01-29 16:32:49 -0500285#define MSR_AMD64_BU_CFG2 0xc001102a
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200286#define MSR_AMD64_IBSFETCHCTL 0xc0011030
287#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
288#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
Robert Richterb7074f12011-12-15 17:56:37 +0100289#define MSR_AMD64_IBSFETCH_REG_COUNT 3
290#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200291#define MSR_AMD64_IBSOPCTL 0xc0011033
292#define MSR_AMD64_IBSOPRIP 0xc0011034
293#define MSR_AMD64_IBSOPDATA 0xc0011035
294#define MSR_AMD64_IBSOPDATA2 0xc0011036
295#define MSR_AMD64_IBSOPDATA3 0xc0011037
296#define MSR_AMD64_IBSDCLINAD 0xc0011038
297#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
Robert Richterb7074f12011-12-15 17:56:37 +0100298#define MSR_AMD64_IBSOP_REG_COUNT 7
299#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200300#define MSR_AMD64_IBSCTL 0xc001103a
Robert Richter25da6952010-09-21 15:49:31 +0200301#define MSR_AMD64_IBSBRTARGET 0xc001103b
Aravind Gopalakrishnan904cb362014-11-10 14:24:26 -0600302#define MSR_AMD64_IBSOPDATA4 0xc001103d
Robert Richterb7074f12011-12-15 17:56:37 +0100303#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200304
Jacob Shinc43ca502013-04-19 16:34:28 -0500305/* Fam 16h MSRs */
306#define MSR_F16H_L2I_PERF_CTL 0xc0010230
307#define MSR_F16H_L2I_PERF_CTR 0xc0010231
Jacob Shind6d55f02014-05-29 17:26:50 +0200308#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
309#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
310#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
311#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
Jacob Shinc43ca502013-04-19 16:34:28 -0500312
Robert Richterda169f52010-09-24 15:54:43 +0200313/* Fam 15h MSRs */
314#define MSR_F15H_PERF_CTL 0xc0010200
315#define MSR_F15H_PERF_CTR 0xc0010201
Jacob Shine2595142013-02-06 11:26:29 -0600316#define MSR_F15H_NB_PERF_CTL 0xc0010240
317#define MSR_F15H_NB_PERF_CTR 0xc0010241
Robert Richterda169f52010-09-24 15:54:43 +0200318
Yinghai Lu2274c332008-01-30 13:33:18 +0100319/* Fam 10h MSRs */
320#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
321#define FAM10H_MMIO_CONF_ENABLE (1<<0)
322#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
323#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
Jan Beulich37db6c82010-11-16 08:25:08 +0000324#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
Yinghai Lu2274c332008-01-30 13:33:18 +0100325#define FAM10H_MMIO_CONF_BASE_SHIFT 20
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100326#define MSR_FAM10H_NODE_ID 0xc001100c
Yinghai Lu2274c332008-01-30 13:33:18 +0100327
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200328/* K8 MSRs */
329#define MSR_K8_TOP_MEM1 0xc001001a
330#define MSR_K8_TOP_MEM2 0xc001001d
331#define MSR_K8_SYSCFG 0xc0010010
Thomas Gleixneraa83f3f2008-06-09 17:11:13 +0200332#define MSR_K8_INT_PENDING_MSG 0xc0010055
333/* C1E active bits in int pending message */
334#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
Andi Kleen8346ea12008-03-12 03:53:32 +0100335#define MSR_K8_TSEG_ADDR 0xc0010112
Stephane Eranian4f8a6b12007-10-19 20:35:03 +0200336#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
337#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
338#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
339
340/* K7 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200341#define MSR_K7_EVNTSEL0 0xc0010000
342#define MSR_K7_PERFCTR0 0xc0010004
343#define MSR_K7_EVNTSEL1 0xc0010001
344#define MSR_K7_PERFCTR1 0xc0010005
345#define MSR_K7_EVNTSEL2 0xc0010002
346#define MSR_K7_PERFCTR2 0xc0010006
347#define MSR_K7_EVNTSEL3 0xc0010003
348#define MSR_K7_PERFCTR3 0xc0010007
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200349#define MSR_K7_CLK_CTL 0xc001001b
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200350#define MSR_K7_HWCR 0xc0010015
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200351#define MSR_K7_FID_VID_CTL 0xc0010041
352#define MSR_K7_FID_VID_STATUS 0xc0010042
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200353
354/* K6 MSRs */
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200355#define MSR_K6_WHCR 0xc0000082
356#define MSR_K6_UWCCR 0xc0000085
357#define MSR_K6_EPMR 0xc0000086
358#define MSR_K6_PSOR 0xc0000087
359#define MSR_K6_PFIR 0xc0000088
360
361/* Centaur-Hauls/IDT defined MSRs. */
362#define MSR_IDT_FCR1 0x00000107
363#define MSR_IDT_FCR2 0x00000108
364#define MSR_IDT_FCR3 0x00000109
365#define MSR_IDT_FCR4 0x0000010a
366
367#define MSR_IDT_MCR0 0x00000110
368#define MSR_IDT_MCR1 0x00000111
369#define MSR_IDT_MCR2 0x00000112
370#define MSR_IDT_MCR3 0x00000113
371#define MSR_IDT_MCR4 0x00000114
372#define MSR_IDT_MCR5 0x00000115
373#define MSR_IDT_MCR6 0x00000116
374#define MSR_IDT_MCR7 0x00000117
375#define MSR_IDT_MCR_CTRL 0x00000120
376
377/* VIA Cyrix defined MSRs*/
378#define MSR_VIA_FCR 0x00001107
379#define MSR_VIA_LONGHAUL 0x0000110a
380#define MSR_VIA_RNG 0x0000110b
381#define MSR_VIA_BCR2 0x00001147
382
383/* Transmeta defined MSRs */
384#define MSR_TMTA_LONGRUN_CTRL 0x80868010
385#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
386#define MSR_TMTA_LRTI_READOUT 0x80868018
387#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
388
389/* Intel defined MSRs. */
390#define MSR_IA32_P5_MC_ADDR 0x00000000
391#define MSR_IA32_P5_MC_TYPE 0x00000001
392#define MSR_IA32_TSC 0x00000010
393#define MSR_IA32_PLATFORM_ID 0x00000017
394#define MSR_IA32_EBL_CR_POWERON 0x0000002a
Jes Sorensenb9a52c42010-09-09 12:06:45 +0200395#define MSR_EBC_FREQUENCY_ID 0x0000002c
Len Brown1ed51012013-02-10 17:19:24 -0500396#define MSR_SMI_COUNT 0x00000034
Sheng Yang315a6552008-09-09 14:54:53 +0800397#define MSR_IA32_FEATURE_CONTROL 0x0000003a
Will Auldba904632012-11-29 12:42:50 -0800398#define MSR_IA32_TSC_ADJUST 0x0000003b
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000399#define MSR_IA32_BNDCFGS 0x00000d90
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200400
Fenghua Yu6229ad22014-05-29 11:12:30 -0700401#define MSR_IA32_XSS 0x00000da0
402
Shane Wangcafd6652010-04-29 12:09:01 -0400403#define FEATURE_CONTROL_LOCKED (1<<0)
404#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
405#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
Ashok Rajbc12edb2015-06-04 18:55:22 +0200406#define FEATURE_CONTROL_LMCE (1<<20)
Sheng Yangdefed7e2008-09-11 15:27:50 +0800407
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200408#define MSR_IA32_APICBASE 0x0000001b
409#define MSR_IA32_APICBASE_BSP (1<<8)
410#define MSR_IA32_APICBASE_ENABLE (1<<11)
411#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
412
Liu, Jinsongb90dfb02011-09-22 16:53:58 +0800413#define MSR_IA32_TSCDEADLINE 0x000006e0
414
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200415#define MSR_IA32_UCODE_WRITE 0x00000079
416#define MSR_IA32_UCODE_REV 0x0000008b
417
Eugene Korenevskye9ac0332014-12-11 08:53:27 +0300418#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
419#define MSR_IA32_SMBASE 0x0000009e
420
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200421#define MSR_IA32_PERF_STATUS 0x00000198
422#define MSR_IA32_PERF_CTL 0x00000199
Srinidhi Kasagare7ddf4b2014-12-19 23:13:51 +0530423#define INTEL_PERF_CTL_MASK 0xffff
Matthew Garrettf5940652012-09-04 08:28:06 +0000424#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
Matthew Garrett3dc9a6332012-09-04 08:28:02 +0000425#define MSR_AMD_PERF_STATUS 0xc0010063
426#define MSR_AMD_PERF_CTL 0xc0010062
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200427
428#define MSR_IA32_MPERF 0x000000e7
429#define MSR_IA32_APERF 0x000000e8
430
431#define MSR_IA32_THERM_CONTROL 0x0000019a
432#define MSR_IA32_THERM_INTERRUPT 0x0000019b
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200433
Fenghua Yu9792db62010-07-29 17:13:42 -0700434#define THERM_INT_HIGH_ENABLE (1 << 0)
435#define THERM_INT_LOW_ENABLE (1 << 1)
436#define THERM_INT_PLN_ENABLE (1 << 24)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200437
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200438#define MSR_IA32_THERM_STATUS 0x0000019c
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200439
440#define THERM_STATUS_PROCHOT (1 << 0)
Fenghua Yu9792db62010-07-29 17:13:42 -0700441#define THERM_STATUS_POWER_LIMIT (1 << 10)
Thomas Gleixnerba2d0f22009-04-08 12:31:24 +0200442
Bartlomiej Zolnierkiewiczf3a08672009-07-29 00:04:59 +0200443#define MSR_THERM2_CTL 0x0000019d
444
445#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
446
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200447#define MSR_IA32_MISC_ENABLE 0x000001a0
448
Carsten Emdea321ced2010-05-24 14:33:41 -0700449#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
450
Dirk Brandewie2f86dc42014-11-06 09:40:47 -0800451#define MSR_MISC_PWR_MGMT 0x000001aa
452
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400453#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
Len Brownabe48b12011-07-14 00:53:24 -0400454#define ENERGY_PERF_BIAS_PERFORMANCE 0
455#define ENERGY_PERF_BIAS_NORMAL 6
H. Peter Anvin4bb82172011-07-14 14:58:44 -0700456#define ENERGY_PERF_BIAS_POWERSAVE 15
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400457
Fenghua Yu9792db62010-07-29 17:13:42 -0700458#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
459
460#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
461#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
462
463#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
464
465#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
466#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
467#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
468
R, Durgadoss9e76a972011-01-03 17:22:04 +0530469/* Thermal Thresholds Support */
470#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
471#define THERM_SHIFT_THRESHOLD0 8
472#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
473#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
474#define THERM_SHIFT_THRESHOLD1 16
475#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
476#define THERM_STATUS_THRESHOLD0 (1 << 6)
477#define THERM_LOG_THRESHOLD0 (1 << 7)
478#define THERM_STATUS_THRESHOLD1 (1 << 8)
479#define THERM_LOG_THRESHOLD1 (1 << 9)
480
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800481/* MISC_ENABLE bits: architectural */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700482#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
483#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
484#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
485#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
486#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
487#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
488#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
489#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
490#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
491#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
492#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
493#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
494#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
495#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
496#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
Andres Freundc45f7732014-05-09 03:29:17 +0200497#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700498#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
499#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
500#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
501#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800502
503/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
H. Peter Anvin0b131be2014-03-13 15:40:52 -0700504#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
505#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
506#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
507#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
508#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
509#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
510#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
511#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
512#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
513#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
514#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
515#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
516#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
517#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
518#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
519#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
520#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
521#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
522#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
523#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
524#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
525#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
526#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
527#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
528#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
529#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
530#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
531#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
532#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
533#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
H. Peter Anvinbdf21a42009-01-21 15:01:56 -0800534
Suresh Siddha279f1462012-10-22 14:37:58 -0700535#define MSR_IA32_TSC_DEADLINE 0x000006E0
536
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200537/* P4/Xeon+ specific */
538#define MSR_IA32_MCG_EAX 0x00000180
539#define MSR_IA32_MCG_EBX 0x00000181
540#define MSR_IA32_MCG_ECX 0x00000182
541#define MSR_IA32_MCG_EDX 0x00000183
542#define MSR_IA32_MCG_ESI 0x00000184
543#define MSR_IA32_MCG_EDI 0x00000185
544#define MSR_IA32_MCG_EBP 0x00000186
545#define MSR_IA32_MCG_ESP 0x00000187
546#define MSR_IA32_MCG_EFLAGS 0x00000188
547#define MSR_IA32_MCG_EIP 0x00000189
548#define MSR_IA32_MCG_RESERVED 0x0000018a
549
550/* Pentium IV performance counter MSRs */
551#define MSR_P4_BPU_PERFCTR0 0x00000300
552#define MSR_P4_BPU_PERFCTR1 0x00000301
553#define MSR_P4_BPU_PERFCTR2 0x00000302
554#define MSR_P4_BPU_PERFCTR3 0x00000303
555#define MSR_P4_MS_PERFCTR0 0x00000304
556#define MSR_P4_MS_PERFCTR1 0x00000305
557#define MSR_P4_MS_PERFCTR2 0x00000306
558#define MSR_P4_MS_PERFCTR3 0x00000307
559#define MSR_P4_FLAME_PERFCTR0 0x00000308
560#define MSR_P4_FLAME_PERFCTR1 0x00000309
561#define MSR_P4_FLAME_PERFCTR2 0x0000030a
562#define MSR_P4_FLAME_PERFCTR3 0x0000030b
563#define MSR_P4_IQ_PERFCTR0 0x0000030c
564#define MSR_P4_IQ_PERFCTR1 0x0000030d
565#define MSR_P4_IQ_PERFCTR2 0x0000030e
566#define MSR_P4_IQ_PERFCTR3 0x0000030f
567#define MSR_P4_IQ_PERFCTR4 0x00000310
568#define MSR_P4_IQ_PERFCTR5 0x00000311
569#define MSR_P4_BPU_CCCR0 0x00000360
570#define MSR_P4_BPU_CCCR1 0x00000361
571#define MSR_P4_BPU_CCCR2 0x00000362
572#define MSR_P4_BPU_CCCR3 0x00000363
573#define MSR_P4_MS_CCCR0 0x00000364
574#define MSR_P4_MS_CCCR1 0x00000365
575#define MSR_P4_MS_CCCR2 0x00000366
576#define MSR_P4_MS_CCCR3 0x00000367
577#define MSR_P4_FLAME_CCCR0 0x00000368
578#define MSR_P4_FLAME_CCCR1 0x00000369
579#define MSR_P4_FLAME_CCCR2 0x0000036a
580#define MSR_P4_FLAME_CCCR3 0x0000036b
581#define MSR_P4_IQ_CCCR0 0x0000036c
582#define MSR_P4_IQ_CCCR1 0x0000036d
583#define MSR_P4_IQ_CCCR2 0x0000036e
584#define MSR_P4_IQ_CCCR3 0x0000036f
585#define MSR_P4_IQ_CCCR4 0x00000370
586#define MSR_P4_IQ_CCCR5 0x00000371
587#define MSR_P4_ALF_ESCR0 0x000003ca
588#define MSR_P4_ALF_ESCR1 0x000003cb
589#define MSR_P4_BPU_ESCR0 0x000003b2
590#define MSR_P4_BPU_ESCR1 0x000003b3
591#define MSR_P4_BSU_ESCR0 0x000003a0
592#define MSR_P4_BSU_ESCR1 0x000003a1
593#define MSR_P4_CRU_ESCR0 0x000003b8
594#define MSR_P4_CRU_ESCR1 0x000003b9
595#define MSR_P4_CRU_ESCR2 0x000003cc
596#define MSR_P4_CRU_ESCR3 0x000003cd
597#define MSR_P4_CRU_ESCR4 0x000003e0
598#define MSR_P4_CRU_ESCR5 0x000003e1
599#define MSR_P4_DAC_ESCR0 0x000003a8
600#define MSR_P4_DAC_ESCR1 0x000003a9
601#define MSR_P4_FIRM_ESCR0 0x000003a4
602#define MSR_P4_FIRM_ESCR1 0x000003a5
603#define MSR_P4_FLAME_ESCR0 0x000003a6
604#define MSR_P4_FLAME_ESCR1 0x000003a7
605#define MSR_P4_FSB_ESCR0 0x000003a2
606#define MSR_P4_FSB_ESCR1 0x000003a3
607#define MSR_P4_IQ_ESCR0 0x000003ba
608#define MSR_P4_IQ_ESCR1 0x000003bb
609#define MSR_P4_IS_ESCR0 0x000003b4
610#define MSR_P4_IS_ESCR1 0x000003b5
611#define MSR_P4_ITLB_ESCR0 0x000003b6
612#define MSR_P4_ITLB_ESCR1 0x000003b7
613#define MSR_P4_IX_ESCR0 0x000003c8
614#define MSR_P4_IX_ESCR1 0x000003c9
615#define MSR_P4_MOB_ESCR0 0x000003aa
616#define MSR_P4_MOB_ESCR1 0x000003ab
617#define MSR_P4_MS_ESCR0 0x000003c0
618#define MSR_P4_MS_ESCR1 0x000003c1
619#define MSR_P4_PMH_ESCR0 0x000003ac
620#define MSR_P4_PMH_ESCR1 0x000003ad
621#define MSR_P4_RAT_ESCR0 0x000003bc
622#define MSR_P4_RAT_ESCR1 0x000003bd
623#define MSR_P4_SAAT_ESCR0 0x000003ae
624#define MSR_P4_SAAT_ESCR1 0x000003af
625#define MSR_P4_SSU_ESCR0 0x000003be
626#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
627
628#define MSR_P4_TBPU_ESCR0 0x000003c2
629#define MSR_P4_TBPU_ESCR1 0x000003c3
630#define MSR_P4_TC_ESCR0 0x000003c4
631#define MSR_P4_TC_ESCR1 0x000003c5
632#define MSR_P4_U2L_ESCR0 0x000003b0
633#define MSR_P4_U2L_ESCR1 0x000003b1
634
Lin Mingcb7d6b52010-03-18 18:33:12 +0800635#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
636
H. Peter Anvin4bc5aa92007-05-02 19:27:12 +0200637/* Intel Core-based CPU performance counters */
638#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
639#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
640#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
641#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
642#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
643#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
644#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
645
646/* Geode defined MSRs */
647#define MSR_GEODE_BUSCONT_CONF0 0x00001900
648
Sheng Yang315a6552008-09-09 14:54:53 +0800649/* Intel VT MSRs */
650#define MSR_IA32_VMX_BASIC 0x00000480
651#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
652#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
653#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
654#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
655#define MSR_IA32_VMX_MISC 0x00000485
656#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
657#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
658#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
659#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
660#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
661#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
662#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300663#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
664#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
665#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
666#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
Jan Kiszkacae50132014-01-04 18:47:22 +0100667#define MSR_IA32_VMX_VMFUNC 0x00000491
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300668
669/* VMX_BASIC bits and bitmasks */
670#define VMX_BASIC_VMCS_SIZE_SHIFT 32
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +0200671#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +0300672#define VMX_BASIC_64 0x0001000000000000LLU
673#define VMX_BASIC_MEM_TYPE_SHIFT 50
674#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
675#define VMX_BASIC_MEM_TYPE_WB 6LLU
676#define VMX_BASIC_INOUT 0x0040000000000000LLU
Sheng Yang315a6552008-09-09 14:54:53 +0800677
Abel Gordon89662e52013-04-18 14:34:55 +0300678/* MSR_IA32_VMX_MISC bits */
679#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +0800680#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
Alexander Graf9962d032008-11-25 20:17:02 +0100681/* AMD-V MSRs */
682
683#define MSR_VM_CR 0xc0010114
Alexander Graf0367b432009-06-15 15:21:22 +0200684#define MSR_VM_IGNNE 0xc0010115
Alexander Graf9962d032008-11-25 20:17:02 +0100685#define MSR_VM_HSAVE_PA 0xc0010117
686
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700687#endif /* _ASM_X86_MSR_INDEX_H */