James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1 | /******************************************************************* |
| 2 | * This file is part of the Emulex Linux Device Driver for * |
| 3 | * Fibre Channel Host Bus Adapters. * |
James Smart | f2af8ff | 2021-07-07 11:43:51 -0700 | [diff] [blame^] | 4 | * Copyright (C) 2017-2021 Broadcom. All Rights Reserved. The term * |
James Smart | 4ae2ebd | 2018-06-26 08:24:31 -0700 | [diff] [blame] | 5 | * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. * |
James Smart | 51f4ca3 | 2016-07-06 12:36:13 -0700 | [diff] [blame] | 6 | * Copyright (C) 2009-2016 Emulex. All rights reserved. * |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 7 | * EMULEX and SLI are trademarks of Emulex. * |
James Smart | d080abe | 2017-02-12 13:52:39 -0800 | [diff] [blame] | 8 | * www.broadcom.com * |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 9 | * * |
| 10 | * This program is free software; you can redistribute it and/or * |
| 11 | * modify it under the terms of version 2 of the GNU General * |
| 12 | * Public License as published by the Free Software Foundation. * |
| 13 | * This program is distributed in the hope that it will be useful. * |
| 14 | * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND * |
| 15 | * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, * |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE * |
| 17 | * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD * |
| 18 | * TO BE LEGALLY INVALID. See the GNU General Public License for * |
| 19 | * more details, a copy of which can be found in the file COPYING * |
| 20 | * included with this package. * |
| 21 | *******************************************************************/ |
| 22 | |
Dick Kennedy | 317aeb8 | 2020-06-30 14:49:59 -0700 | [diff] [blame] | 23 | #include <linux/irq_poll.h> |
| 24 | #include <linux/cpufreq.h> |
| 25 | |
James Smart | 63df6d6 | 2019-01-28 11:14:24 -0800 | [diff] [blame] | 26 | #if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS) |
| 27 | #define CONFIG_SCSI_LPFC_DEBUG_FS |
| 28 | #endif |
| 29 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 30 | #define LPFC_ACTIVE_MBOX_WAIT_CNT 100 |
James Smart | 5af5eee | 2010-10-22 11:06:38 -0400 | [diff] [blame] | 31 | #define LPFC_XRI_EXCH_BUSY_WAIT_TMO 10000 |
| 32 | #define LPFC_XRI_EXCH_BUSY_WAIT_T1 10 |
| 33 | #define LPFC_XRI_EXCH_BUSY_WAIT_T2 30000 |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 34 | #define LPFC_RPI_LOW_WATER_MARK 10 |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 35 | |
James Smart | a93ff37 | 2010-10-22 11:06:08 -0400 | [diff] [blame] | 36 | #define LPFC_UNREG_FCF 1 |
| 37 | #define LPFC_SKIP_UNREG_FCF 0 |
| 38 | |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 39 | /* Amount of time in seconds for waiting FCF rediscovery to complete */ |
| 40 | #define LPFC_FCF_REDISCOVER_WAIT_TMO 2000 /* msec */ |
| 41 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 42 | /* Number of SGL entries can be posted in a 4KB nonembedded mbox command */ |
| 43 | #define LPFC_NEMBED_MBOX_SGL_CNT 254 |
| 44 | |
James Smart | 67d1273 | 2012-08-03 12:36:13 -0400 | [diff] [blame] | 45 | /* Multi-queue arrangement for FCP EQ/CQ/WQ tuples */ |
James Smart | cdb42be | 2019-01-28 11:14:21 -0800 | [diff] [blame] | 46 | #define LPFC_HBA_HDWQ_MIN 0 |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 47 | #define LPFC_HBA_HDWQ_MAX 256 |
| 48 | #define LPFC_HBA_HDWQ_DEF LPFC_HBA_HDWQ_MIN |
| 49 | |
| 50 | /* irq_chann range, values */ |
| 51 | #define LPFC_IRQ_CHANN_MIN 0 |
| 52 | #define LPFC_IRQ_CHANN_MAX 256 |
| 53 | #define LPFC_IRQ_CHANN_DEF LPFC_IRQ_CHANN_MIN |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 54 | |
James Smart | 77ffd34 | 2019-08-15 19:36:49 -0700 | [diff] [blame] | 55 | /* FCP MQ queue count limiting */ |
| 56 | #define LPFC_FCP_MQ_THRESHOLD_MIN 0 |
James Smart | 0622800 | 2019-08-27 14:28:23 -0700 | [diff] [blame] | 57 | #define LPFC_FCP_MQ_THRESHOLD_MAX 256 |
James Smart | 77ffd34 | 2019-08-15 19:36:49 -0700 | [diff] [blame] | 58 | #define LPFC_FCP_MQ_THRESHOLD_DEF 8 |
| 59 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 60 | /* |
| 61 | * Provide the default FCF Record attributes used by the driver |
| 62 | * when nonFIP mode is configured and there is no other default |
| 63 | * FCF Record attributes. |
| 64 | */ |
| 65 | #define LPFC_FCOE_FCF_DEF_INDEX 0 |
| 66 | #define LPFC_FCOE_FCF_GET_FIRST 0xFFFF |
| 67 | #define LPFC_FCOE_FCF_NEXT_NONE 0xFFFF |
| 68 | |
James Smart | dbb6b3a | 2010-06-08 18:31:37 -0400 | [diff] [blame] | 69 | #define LPFC_FCOE_NULL_VID 0xFFF |
| 70 | #define LPFC_FCOE_IGNORE_VID 0xFFFF |
| 71 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 72 | /* First 3 bytes of default FCF MAC is specified by FC_MAP */ |
| 73 | #define LPFC_FCOE_FCF_MAC3 0xFF |
| 74 | #define LPFC_FCOE_FCF_MAC4 0xFF |
| 75 | #define LPFC_FCOE_FCF_MAC5 0xFE |
| 76 | #define LPFC_FCOE_FCF_MAP0 0x0E |
| 77 | #define LPFC_FCOE_FCF_MAP1 0xFC |
| 78 | #define LPFC_FCOE_FCF_MAP2 0x00 |
James Smart | 98fc5dd | 2010-06-07 15:24:29 -0400 | [diff] [blame] | 79 | #define LPFC_FCOE_MAX_RCV_SIZE 0x800 |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 80 | #define LPFC_FCOE_FKA_ADV_PER 0 |
| 81 | #define LPFC_FCOE_FIP_PRIORITY 0x80 |
| 82 | |
James Smart | 6669f9b | 2009-10-02 15:16:45 -0400 | [diff] [blame] | 83 | #define sli4_sid_from_fc_hdr(fc_hdr) \ |
| 84 | ((fc_hdr)->fh_s_id[0] << 16 | \ |
| 85 | (fc_hdr)->fh_s_id[1] << 8 | \ |
| 86 | (fc_hdr)->fh_s_id[2]) |
| 87 | |
James Smart | 939723a | 2012-05-09 21:19:03 -0400 | [diff] [blame] | 88 | #define sli4_did_from_fc_hdr(fc_hdr) \ |
| 89 | ((fc_hdr)->fh_d_id[0] << 16 | \ |
| 90 | (fc_hdr)->fh_d_id[1] << 8 | \ |
| 91 | (fc_hdr)->fh_d_id[2]) |
| 92 | |
James Smart | 5ffc266 | 2009-11-18 15:39:44 -0500 | [diff] [blame] | 93 | #define sli4_fctl_from_fc_hdr(fc_hdr) \ |
| 94 | ((fc_hdr)->fh_f_ctl[0] << 16 | \ |
| 95 | (fc_hdr)->fh_f_ctl[1] << 8 | \ |
| 96 | (fc_hdr)->fh_f_ctl[2]) |
| 97 | |
James Smart | 939723a | 2012-05-09 21:19:03 -0400 | [diff] [blame] | 98 | #define sli4_type_from_fc_hdr(fc_hdr) \ |
| 99 | ((fc_hdr)->fh_type) |
| 100 | |
James Smart | 88a2cfb | 2011-07-22 18:36:33 -0400 | [diff] [blame] | 101 | #define LPFC_FW_RESET_MAXIMUM_WAIT_10MS_CNT 12000 |
| 102 | |
James Smart | c71ab86 | 2012-10-31 14:44:33 -0400 | [diff] [blame] | 103 | #define INT_FW_UPGRADE 0 |
| 104 | #define RUN_FW_UPGRADE 1 |
| 105 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 106 | enum lpfc_sli4_queue_type { |
| 107 | LPFC_EQ, |
| 108 | LPFC_GCQ, |
| 109 | LPFC_MCQ, |
| 110 | LPFC_WCQ, |
| 111 | LPFC_RCQ, |
| 112 | LPFC_MQ, |
| 113 | LPFC_WQ, |
| 114 | LPFC_HRQ, |
| 115 | LPFC_DRQ |
| 116 | }; |
| 117 | |
| 118 | /* The queue sub-type defines the functional purpose of the queue */ |
| 119 | enum lpfc_sli4_queue_subtype { |
| 120 | LPFC_NONE, |
| 121 | LPFC_MBOX, |
James Smart | c00f62e | 2019-08-14 16:57:11 -0700 | [diff] [blame] | 122 | LPFC_IO, |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 123 | LPFC_ELS, |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 124 | LPFC_NVMET, |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 125 | LPFC_NVME_LS, |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 126 | LPFC_USOL |
| 127 | }; |
| 128 | |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 129 | /* RQ buffer list */ |
| 130 | struct lpfc_rqb { |
| 131 | uint16_t entry_count; /* Current number of RQ slots */ |
| 132 | uint16_t buffer_count; /* Current number of buffers posted */ |
| 133 | struct list_head rqb_buffer_list; /* buffers assigned to this HBQ */ |
| 134 | /* Callback for HBQ buffer allocation */ |
| 135 | struct rqb_dmabuf *(*rqb_alloc_buffer)(struct lpfc_hba *); |
| 136 | /* Callback for HBQ buffer free */ |
| 137 | void (*rqb_free_buffer)(struct lpfc_hba *, |
| 138 | struct rqb_dmabuf *); |
| 139 | }; |
| 140 | |
Dick Kennedy | 317aeb8 | 2020-06-30 14:49:59 -0700 | [diff] [blame] | 141 | enum lpfc_poll_mode { |
| 142 | LPFC_QUEUE_WORK, |
| 143 | LPFC_IRQ_POLL |
| 144 | }; |
| 145 | |
| 146 | struct lpfc_idle_stat { |
| 147 | u64 prev_idle; |
| 148 | u64 prev_wall; |
| 149 | }; |
| 150 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 151 | struct lpfc_queue { |
| 152 | struct list_head list; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 153 | struct list_head wq_list; |
James Smart | 93a4d6f | 2019-11-04 16:57:05 -0800 | [diff] [blame] | 154 | |
| 155 | /* |
| 156 | * If interrupts are in effect on _all_ the eq's the footprint |
| 157 | * of polling code is zero (except mode). This memory is chec- |
| 158 | * ked for every io to see if the io needs to be polled and |
| 159 | * while completion to check if the eq's needs to be rearmed. |
| 160 | * Keep in same cacheline as the queue ptr to avoid cpu fetch |
| 161 | * stalls. Using 1B memory will leave us with 7B hole. Fill |
| 162 | * it with other frequently used members. |
| 163 | */ |
| 164 | uint16_t last_cpu; /* most recent cpu */ |
| 165 | uint16_t hdwq; |
| 166 | uint8_t qe_valid; |
| 167 | uint8_t mode; /* interrupt or polling */ |
| 168 | #define LPFC_EQ_INTERRUPT 0 |
| 169 | #define LPFC_EQ_POLL 1 |
| 170 | |
James Smart | 6e8e1c1 | 2018-01-30 15:58:49 -0800 | [diff] [blame] | 171 | struct list_head wqfull_list; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 172 | enum lpfc_sli4_queue_type type; |
| 173 | enum lpfc_sli4_queue_subtype subtype; |
| 174 | struct lpfc_hba *phba; |
| 175 | struct list_head child_list; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 176 | struct list_head page_list; |
| 177 | struct list_head sgl_list; |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 178 | struct list_head cpu_list; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 179 | uint32_t entry_count; /* Number of entries to support on the queue */ |
| 180 | uint32_t entry_size; /* Size of each queue entry. */ |
James Smart | 9afbee3 | 2019-03-12 16:30:28 -0700 | [diff] [blame] | 181 | uint32_t entry_cnt_per_pg; |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 182 | uint32_t notify_interval; /* Queue Notification Interval |
| 183 | * For chip->host queues (EQ, CQ, RQ): |
| 184 | * specifies the interval (number of |
| 185 | * entries) where the doorbell is rung to |
| 186 | * notify the chip of entry consumption. |
| 187 | * For host->chip queues (WQ): |
| 188 | * specifies the interval (number of |
| 189 | * entries) where consumption CQE is |
| 190 | * requested to indicate WQ entries |
| 191 | * consumed by the chip. |
| 192 | * Not used on an MQ. |
| 193 | */ |
| 194 | #define LPFC_EQ_NOTIFY_INTRVL 16 |
| 195 | #define LPFC_CQ_NOTIFY_INTRVL 16 |
| 196 | #define LPFC_WQ_NOTIFY_INTRVL 16 |
| 197 | #define LPFC_RQ_NOTIFY_INTRVL 16 |
| 198 | uint32_t max_proc_limit; /* Queue Processing Limit |
| 199 | * For chip->host queues (EQ, CQ): |
| 200 | * specifies the maximum number of |
| 201 | * entries to be consumed in one |
| 202 | * processing iteration sequence. Queue |
| 203 | * will be rearmed after each iteration. |
| 204 | * Not used on an MQ, RQ or WQ. |
| 205 | */ |
| 206 | #define LPFC_EQ_MAX_PROC_LIMIT 256 |
| 207 | #define LPFC_CQ_MIN_PROC_LIMIT 64 |
| 208 | #define LPFC_CQ_MAX_PROC_LIMIT LPFC_CQE_EXP_COUNT // 4096 |
| 209 | #define LPFC_CQ_DEF_MAX_PROC_LIMIT LPFC_CQE_DEF_COUNT // 1024 |
| 210 | #define LPFC_CQ_MIN_THRESHOLD_TO_POLL 64 |
| 211 | #define LPFC_CQ_MAX_THRESHOLD_TO_POLL LPFC_CQ_DEF_MAX_PROC_LIMIT |
| 212 | #define LPFC_CQ_DEF_THRESHOLD_TO_POLL LPFC_CQ_DEF_MAX_PROC_LIMIT |
| 213 | uint32_t queue_claimed; /* indicates queue is being processed */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 214 | uint32_t queue_id; /* Queue ID assigned by the hardware */ |
James Smart | 2a622bf | 2011-02-16 12:40:06 -0500 | [diff] [blame] | 215 | uint32_t assoc_qid; /* Queue ID associated with, for CQ/WQ/MQ */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 216 | uint32_t host_index; /* The host's index for putting or getting */ |
| 217 | uint32_t hba_index; /* The last known hba index for get or put */ |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 218 | uint32_t q_mode; |
James Smart | b84daac | 2012-08-03 12:35:13 -0400 | [diff] [blame] | 219 | |
James Smart | 2a76a28 | 2012-08-03 12:35:54 -0400 | [diff] [blame] | 220 | struct lpfc_sli_ring *pring; /* ptr to io ring associated with q */ |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 221 | struct lpfc_rqb *rqbp; /* ptr to RQ buffers */ |
James Smart | 2a76a28 | 2012-08-03 12:35:54 -0400 | [diff] [blame] | 222 | |
James Smart | 81b96ed | 2017-11-20 16:00:29 -0800 | [diff] [blame] | 223 | uint16_t page_count; /* Number of pages allocated for this queue */ |
| 224 | uint16_t page_size; /* size of page allocated for this queue */ |
James Smart | a51e41b | 2017-12-08 17:18:06 -0800 | [diff] [blame] | 225 | #define LPFC_EXPANDED_PAGE_SIZE 16384 |
James Smart | 81b96ed | 2017-11-20 16:00:29 -0800 | [diff] [blame] | 226 | #define LPFC_DEFAULT_PAGE_SIZE 4096 |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 227 | uint16_t chann; /* Hardware Queue association WQ/CQ */ |
| 228 | /* CPU affinity for EQ */ |
| 229 | #define LPFC_FIND_BY_EQ 0 |
| 230 | #define LPFC_FIND_BY_HDWQ 1 |
James Smart | 6e8e1c1 | 2018-01-30 15:58:49 -0800 | [diff] [blame] | 231 | uint8_t db_format; |
James Smart | 962bc51 | 2013-01-03 15:44:00 -0500 | [diff] [blame] | 232 | #define LPFC_DB_RING_FORMAT 0x01 |
| 233 | #define LPFC_DB_LIST_FORMAT 0x02 |
James Smart | 6e8e1c1 | 2018-01-30 15:58:49 -0800 | [diff] [blame] | 234 | uint8_t q_flag; |
| 235 | #define HBA_NVMET_WQFULL 0x1 /* We hit WQ Full condition for NVMET */ |
James Smart | d74a89a | 2019-05-21 17:48:55 -0700 | [diff] [blame] | 236 | #define HBA_NVMET_CQ_NOTIFY 0x1 /* LPFC_NVMET_CQ_NOTIFY CQEs this EQE */ |
James Smart | 8156d37 | 2019-10-18 14:18:26 -0700 | [diff] [blame] | 237 | #define HBA_EQ_DELAY_CHK 0x2 /* EQ is a candidate for coalescing */ |
James Smart | d74a89a | 2019-05-21 17:48:55 -0700 | [diff] [blame] | 238 | #define LPFC_NVMET_CQ_NOTIFY 4 |
James Smart | 962bc51 | 2013-01-03 15:44:00 -0500 | [diff] [blame] | 239 | void __iomem *db_regaddr; |
James Smart | 1351e69 | 2018-02-22 08:18:43 -0800 | [diff] [blame] | 240 | uint16_t dpp_enable; |
| 241 | uint16_t dpp_id; |
| 242 | void __iomem *dpp_regaddr; |
| 243 | |
James Smart | b84daac | 2012-08-03 12:35:13 -0400 | [diff] [blame] | 244 | /* For q stats */ |
| 245 | uint32_t q_cnt_1; |
| 246 | uint32_t q_cnt_2; |
| 247 | uint32_t q_cnt_3; |
| 248 | uint64_t q_cnt_4; |
| 249 | /* defines for EQ stats */ |
| 250 | #define EQ_max_eqe q_cnt_1 |
| 251 | #define EQ_no_entry q_cnt_2 |
James Smart | 0cf07f84 | 2017-06-01 21:07:10 -0700 | [diff] [blame] | 252 | #define EQ_cqe_cnt q_cnt_3 |
James Smart | b84daac | 2012-08-03 12:35:13 -0400 | [diff] [blame] | 253 | #define EQ_processed q_cnt_4 |
| 254 | |
| 255 | /* defines for CQ stats */ |
| 256 | #define CQ_mbox q_cnt_1 |
| 257 | #define CQ_max_cqe q_cnt_1 |
| 258 | #define CQ_release_wqe q_cnt_2 |
| 259 | #define CQ_xri_aborted q_cnt_3 |
| 260 | #define CQ_wq q_cnt_4 |
| 261 | |
| 262 | /* defines for WQ stats */ |
| 263 | #define WQ_overflow q_cnt_1 |
| 264 | #define WQ_posted q_cnt_4 |
| 265 | |
| 266 | /* defines for RQ stats */ |
| 267 | #define RQ_no_posted_buf q_cnt_1 |
| 268 | #define RQ_no_buf_found q_cnt_2 |
James Smart | 547077a | 2017-05-15 15:20:40 -0700 | [diff] [blame] | 269 | #define RQ_buf_posted q_cnt_3 |
James Smart | b84daac | 2012-08-03 12:35:13 -0400 | [diff] [blame] | 270 | #define RQ_rcv_buf q_cnt_4 |
| 271 | |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 272 | struct work_struct irqwork; |
| 273 | struct work_struct spwork; |
| 274 | struct delayed_work sched_irqwork; |
| 275 | struct delayed_work sched_spwork; |
Dick Kennedy | f485c18 | 2017-09-29 17:34:34 -0700 | [diff] [blame] | 276 | |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 277 | uint64_t isr_timestamp; |
| 278 | struct lpfc_queue *assoc_qp; |
James Smart | 93a4d6f | 2019-11-04 16:57:05 -0800 | [diff] [blame] | 279 | struct list_head _poll_list; |
James Smart | 9afbee3 | 2019-03-12 16:30:28 -0700 | [diff] [blame] | 280 | void **q_pgs; /* array to index entries per page */ |
Dick Kennedy | 317aeb8 | 2020-06-30 14:49:59 -0700 | [diff] [blame] | 281 | |
| 282 | #define LPFC_IRQ_POLL_WEIGHT 256 |
| 283 | struct irq_poll iop; |
| 284 | enum lpfc_poll_mode poll_mode; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 285 | }; |
| 286 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 287 | struct lpfc_sli4_link { |
James Smart | f333980 | 2019-03-12 16:30:26 -0700 | [diff] [blame] | 288 | uint32_t speed; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 289 | uint8_t duplex; |
| 290 | uint8_t status; |
James Smart | 70f3c07 | 2010-12-15 17:57:33 -0500 | [diff] [blame] | 291 | uint8_t type; |
| 292 | uint8_t number; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 293 | uint8_t fault; |
James Smart | f333980 | 2019-03-12 16:30:26 -0700 | [diff] [blame] | 294 | uint32_t logical_speed; |
James Smart | 70f3c07 | 2010-12-15 17:57:33 -0500 | [diff] [blame] | 295 | uint16_t topology; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 296 | }; |
| 297 | |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 298 | struct lpfc_fcf_rec { |
| 299 | uint8_t fabric_name[8]; |
| 300 | uint8_t switch_name[8]; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 301 | uint8_t mac_addr[6]; |
| 302 | uint16_t fcf_indx; |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 303 | uint32_t priority; |
| 304 | uint16_t vlan_id; |
| 305 | uint32_t addr_mode; |
| 306 | uint32_t flag; |
| 307 | #define BOOT_ENABLE 0x01 |
| 308 | #define RECORD_VALID 0x02 |
| 309 | }; |
| 310 | |
James Smart | 7d791df | 2011-07-22 18:37:52 -0400 | [diff] [blame] | 311 | struct lpfc_fcf_pri_rec { |
| 312 | uint16_t fcf_index; |
| 313 | #define LPFC_FCF_ON_PRI_LIST 0x0001 |
| 314 | #define LPFC_FCF_FLOGI_FAILED 0x0002 |
| 315 | uint16_t flag; |
| 316 | uint32_t priority; |
| 317 | }; |
| 318 | |
| 319 | struct lpfc_fcf_pri { |
| 320 | struct list_head list; |
| 321 | struct lpfc_fcf_pri_rec fcf_rec; |
| 322 | }; |
| 323 | |
| 324 | /* |
| 325 | * Maximum FCF table index, it is for driver internal book keeping, it |
| 326 | * just needs to be no less than the supported HBA's FCF table size. |
| 327 | */ |
| 328 | #define LPFC_SLI4_FCF_TBL_INDX_MAX 32 |
| 329 | |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 330 | struct lpfc_fcf { |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 331 | uint16_t fcfi; |
| 332 | uint32_t fcf_flag; |
| 333 | #define FCF_AVAILABLE 0x01 /* FCF available for discovery */ |
| 334 | #define FCF_REGISTERED 0x02 /* FCF registered with FW */ |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 335 | #define FCF_SCAN_DONE 0x04 /* FCF table scan done */ |
| 336 | #define FCF_IN_USE 0x08 /* Atleast one discovery completed */ |
James Smart | 0c9ab6f | 2010-02-26 14:15:57 -0500 | [diff] [blame] | 337 | #define FCF_INIT_DISC 0x10 /* Initial FCF discovery */ |
| 338 | #define FCF_DEAD_DISC 0x20 /* FCF DEAD fast FCF failover discovery */ |
| 339 | #define FCF_ACVL_DISC 0x40 /* All CVL fast FCF failover discovery */ |
| 340 | #define FCF_DISCOVERY (FCF_INIT_DISC | FCF_DEAD_DISC | FCF_ACVL_DISC) |
| 341 | #define FCF_REDISC_PEND 0x80 /* FCF rediscovery pending */ |
| 342 | #define FCF_REDISC_EVT 0x100 /* FCF rediscovery event to worker thread */ |
| 343 | #define FCF_REDISC_FOV 0x200 /* Post FCF rediscovery fast failover */ |
James Smart | a93ff37 | 2010-10-22 11:06:08 -0400 | [diff] [blame] | 344 | #define FCF_REDISC_PROG (FCF_REDISC_PEND | FCF_REDISC_EVT) |
James Smart | 036cad1 | 2018-10-23 13:41:06 -0700 | [diff] [blame] | 345 | uint16_t fcf_redisc_attempted; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 346 | uint32_t addr_mode; |
James Smart | 999d813 | 2010-03-15 11:24:56 -0400 | [diff] [blame] | 347 | uint32_t eligible_fcf_cnt; |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 348 | struct lpfc_fcf_rec current_rec; |
| 349 | struct lpfc_fcf_rec failover_rec; |
James Smart | 7d791df | 2011-07-22 18:37:52 -0400 | [diff] [blame] | 350 | struct list_head fcf_pri_list; |
| 351 | struct lpfc_fcf_pri fcf_pri[LPFC_SLI4_FCF_TBL_INDX_MAX]; |
| 352 | uint32_t current_fcf_scan_pri; |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 353 | struct timer_list redisc_wait; |
James Smart | 0c9ab6f | 2010-02-26 14:15:57 -0500 | [diff] [blame] | 354 | unsigned long *fcf_rr_bmask; /* Eligible FCF indexes for RR failover */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 355 | }; |
| 356 | |
James Smart | 0c9ab6f | 2010-02-26 14:15:57 -0500 | [diff] [blame] | 357 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 358 | #define LPFC_REGION23_SIGNATURE "RG23" |
| 359 | #define LPFC_REGION23_VERSION 1 |
| 360 | #define LPFC_REGION23_LAST_REC 0xff |
James Smart | a0c87cb | 2009-07-19 10:01:10 -0400 | [diff] [blame] | 361 | #define DRIVER_SPECIFIC_TYPE 0xA2 |
| 362 | #define LINUX_DRIVER_ID 0x20 |
| 363 | #define PORT_STE_TYPE 0x1 |
| 364 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 365 | struct lpfc_fip_param_hdr { |
| 366 | uint8_t type; |
| 367 | #define FCOE_PARAM_TYPE 0xA0 |
| 368 | uint8_t length; |
| 369 | #define FCOE_PARAM_LENGTH 2 |
| 370 | uint8_t parm_version; |
| 371 | #define FIPP_VERSION 0x01 |
| 372 | uint8_t parm_flags; |
| 373 | #define lpfc_fip_param_hdr_fipp_mode_SHIFT 6 |
| 374 | #define lpfc_fip_param_hdr_fipp_mode_MASK 0x3 |
| 375 | #define lpfc_fip_param_hdr_fipp_mode_WORD parm_flags |
James Smart | 6a9c52c | 2009-10-02 15:16:51 -0400 | [diff] [blame] | 376 | #define FIPP_MODE_ON 0x1 |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 377 | #define FIPP_MODE_OFF 0x0 |
| 378 | #define FIPP_VLAN_VALID 0x1 |
| 379 | }; |
| 380 | |
| 381 | struct lpfc_fcoe_params { |
| 382 | uint8_t fc_map[3]; |
| 383 | uint8_t reserved1; |
| 384 | uint16_t vlan_tag; |
| 385 | uint8_t reserved[2]; |
| 386 | }; |
| 387 | |
| 388 | struct lpfc_fcf_conn_hdr { |
| 389 | uint8_t type; |
| 390 | #define FCOE_CONN_TBL_TYPE 0xA1 |
| 391 | uint8_t length; /* words */ |
| 392 | uint8_t reserved[2]; |
| 393 | }; |
| 394 | |
| 395 | struct lpfc_fcf_conn_rec { |
| 396 | uint16_t flags; |
| 397 | #define FCFCNCT_VALID 0x0001 |
| 398 | #define FCFCNCT_BOOT 0x0002 |
| 399 | #define FCFCNCT_PRIMARY 0x0004 /* if not set, Secondary */ |
| 400 | #define FCFCNCT_FBNM_VALID 0x0008 |
| 401 | #define FCFCNCT_SWNM_VALID 0x0010 |
| 402 | #define FCFCNCT_VLAN_VALID 0x0020 |
| 403 | #define FCFCNCT_AM_VALID 0x0040 |
| 404 | #define FCFCNCT_AM_PREFERRED 0x0080 /* if not set, AM Required */ |
| 405 | #define FCFCNCT_AM_SPMA 0x0100 /* if not set, FPMA */ |
| 406 | |
| 407 | uint16_t vlan_tag; |
| 408 | uint8_t fabric_name[8]; |
| 409 | uint8_t switch_name[8]; |
| 410 | }; |
| 411 | |
| 412 | struct lpfc_fcf_conn_entry { |
| 413 | struct list_head list; |
| 414 | struct lpfc_fcf_conn_rec conn_rec; |
| 415 | }; |
| 416 | |
| 417 | /* |
| 418 | * Define the host's bootstrap mailbox. This structure contains |
| 419 | * the member attributes needed to create, use, and destroy the |
| 420 | * bootstrap mailbox region. |
| 421 | * |
| 422 | * The macro definitions for the bmbx data structure are defined |
| 423 | * in lpfc_hw4.h with the register definition. |
| 424 | */ |
| 425 | struct lpfc_bmbx { |
| 426 | struct lpfc_dmabuf *dmabuf; |
| 427 | struct dma_address dma_address; |
| 428 | void *avirt; |
| 429 | dma_addr_t aphys; |
| 430 | uint32_t bmbx_size; |
| 431 | }; |
| 432 | |
| 433 | #define LPFC_EQE_SIZE LPFC_EQE_SIZE_4 |
| 434 | |
| 435 | #define LPFC_EQE_SIZE_4B 4 |
| 436 | #define LPFC_EQE_SIZE_16B 16 |
| 437 | #define LPFC_CQE_SIZE 16 |
| 438 | #define LPFC_WQE_SIZE 64 |
James Smart | 0c65187 | 2013-07-15 18:33:23 -0400 | [diff] [blame] | 439 | #define LPFC_WQE128_SIZE 128 |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 440 | #define LPFC_MQE_SIZE 256 |
| 441 | #define LPFC_RQE_SIZE 8 |
| 442 | |
| 443 | #define LPFC_EQE_DEF_COUNT 1024 |
James Smart | ff78d8f | 2011-12-13 13:21:35 -0500 | [diff] [blame] | 444 | #define LPFC_CQE_DEF_COUNT 1024 |
James Smart | a51e41b | 2017-12-08 17:18:06 -0800 | [diff] [blame] | 445 | #define LPFC_CQE_EXP_COUNT 4096 |
James Smart | f112668 | 2009-06-10 17:22:44 -0400 | [diff] [blame] | 446 | #define LPFC_WQE_DEF_COUNT 256 |
James Smart | a51e41b | 2017-12-08 17:18:06 -0800 | [diff] [blame] | 447 | #define LPFC_WQE_EXP_COUNT 1024 |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 448 | #define LPFC_MQE_DEF_COUNT 16 |
| 449 | #define LPFC_RQE_DEF_COUNT 512 |
| 450 | |
| 451 | #define LPFC_QUEUE_NOARM false |
| 452 | #define LPFC_QUEUE_REARM true |
| 453 | |
| 454 | |
| 455 | /* |
| 456 | * SLI4 CT field defines |
| 457 | */ |
| 458 | #define SLI4_CT_RPI 0 |
| 459 | #define SLI4_CT_VPI 1 |
| 460 | #define SLI4_CT_VFI 2 |
| 461 | #define SLI4_CT_FCFI 3 |
| 462 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 463 | /* |
| 464 | * SLI4 specific data structures |
| 465 | */ |
| 466 | struct lpfc_max_cfg_param { |
| 467 | uint16_t max_xri; |
| 468 | uint16_t xri_base; |
| 469 | uint16_t xri_used; |
| 470 | uint16_t max_rpi; |
| 471 | uint16_t rpi_base; |
| 472 | uint16_t rpi_used; |
| 473 | uint16_t max_vpi; |
| 474 | uint16_t vpi_base; |
| 475 | uint16_t vpi_used; |
| 476 | uint16_t max_vfi; |
| 477 | uint16_t vfi_base; |
| 478 | uint16_t vfi_used; |
| 479 | uint16_t max_fcfi; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 480 | uint16_t fcfi_used; |
| 481 | uint16_t max_eq; |
| 482 | uint16_t max_rq; |
| 483 | uint16_t max_cq; |
| 484 | uint16_t max_wq; |
| 485 | }; |
| 486 | |
| 487 | struct lpfc_hba; |
| 488 | /* SLI4 HBA multi-fcp queue handler struct */ |
James Smart | b83d005 | 2017-06-01 21:07:05 -0700 | [diff] [blame] | 489 | #define LPFC_SLI4_HANDLER_NAME_SZ 16 |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 490 | struct lpfc_hba_eq_hdl { |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 491 | uint32_t idx; |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 492 | uint16_t irq; |
James Smart | b83d005 | 2017-06-01 21:07:05 -0700 | [diff] [blame] | 493 | char handler_name[LPFC_SLI4_HANDLER_NAME_SZ]; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 494 | struct lpfc_hba *phba; |
James Smart | 657add4 | 2019-05-21 17:49:06 -0700 | [diff] [blame] | 495 | struct lpfc_queue *eq; |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 496 | struct cpumask aff_mask; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 497 | }; |
| 498 | |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 499 | #define lpfc_get_eq_hdl(eqidx) (&phba->sli4_hba.hba_eq_hdl[eqidx]) |
| 500 | #define lpfc_get_aff_mask(eqidx) (&phba->sli4_hba.hba_eq_hdl[eqidx].aff_mask) |
| 501 | #define lpfc_get_irq(eqidx) (phba->sli4_hba.hba_eq_hdl[eqidx].irq) |
| 502 | |
James Smart | 44fd7fe | 2017-08-23 16:55:47 -0700 | [diff] [blame] | 503 | /*BB Credit recovery value*/ |
| 504 | struct lpfc_bbscn_params { |
| 505 | uint32_t word0; |
| 506 | #define lpfc_bbscn_min_SHIFT 0 |
| 507 | #define lpfc_bbscn_min_MASK 0x0000000F |
| 508 | #define lpfc_bbscn_min_WORD word0 |
| 509 | #define lpfc_bbscn_max_SHIFT 4 |
| 510 | #define lpfc_bbscn_max_MASK 0x0000000F |
| 511 | #define lpfc_bbscn_max_WORD word0 |
| 512 | #define lpfc_bbscn_def_SHIFT 8 |
| 513 | #define lpfc_bbscn_def_MASK 0x0000000F |
| 514 | #define lpfc_bbscn_def_WORD word0 |
| 515 | }; |
| 516 | |
James Smart | 28baac7 | 2010-02-12 14:42:03 -0500 | [diff] [blame] | 517 | /* Port Capabilities for SLI4 Parameters */ |
| 518 | struct lpfc_pc_sli4_params { |
| 519 | uint32_t supported; |
| 520 | uint32_t if_type; |
| 521 | uint32_t sli_rev; |
| 522 | uint32_t sli_family; |
| 523 | uint32_t featurelevel_1; |
| 524 | uint32_t featurelevel_2; |
| 525 | uint32_t proto_types; |
| 526 | #define LPFC_SLI4_PROTO_FCOE 0x0000001 |
| 527 | #define LPFC_SLI4_PROTO_FC 0x0000002 |
| 528 | #define LPFC_SLI4_PROTO_NIC 0x0000004 |
| 529 | #define LPFC_SLI4_PROTO_ISCSI 0x0000008 |
| 530 | #define LPFC_SLI4_PROTO_RDMA 0x0000010 |
| 531 | uint32_t sge_supp_len; |
| 532 | uint32_t if_page_sz; |
| 533 | uint32_t rq_db_window; |
| 534 | uint32_t loopbk_scope; |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 535 | uint32_t oas_supported; |
James Smart | 28baac7 | 2010-02-12 14:42:03 -0500 | [diff] [blame] | 536 | uint32_t eq_pages_max; |
| 537 | uint32_t eqe_size; |
| 538 | uint32_t cq_pages_max; |
| 539 | uint32_t cqe_size; |
| 540 | uint32_t mq_pages_max; |
| 541 | uint32_t mqe_size; |
| 542 | uint32_t mq_elem_cnt; |
| 543 | uint32_t wq_pages_max; |
| 544 | uint32_t wqe_size; |
| 545 | uint32_t rq_pages_max; |
| 546 | uint32_t rqe_size; |
| 547 | uint32_t hdr_pages_max; |
| 548 | uint32_t hdr_size; |
| 549 | uint32_t hdr_pp_align; |
| 550 | uint32_t sgl_pages_max; |
| 551 | uint32_t sgl_pp_align; |
James Smart | 8aaa7bc | 2020-10-20 13:27:17 -0700 | [diff] [blame] | 552 | uint32_t mib_size; |
| 553 | uint16_t mi_ver; |
| 554 | #define LPFC_MIB1_SUPPORT 1 |
| 555 | #define LPFC_MIB2_SUPPORT 2 |
| 556 | #define LPFC_MIB3_SUPPORT 3 |
| 557 | uint16_t mi_value; |
| 558 | #define LPFC_DFLT_MIB_VAL 2 |
| 559 | uint8_t mib_bde_cnt; |
James Smart | fedd3b7 | 2011-02-16 12:39:24 -0500 | [diff] [blame] | 560 | uint8_t cqv; |
| 561 | uint8_t mqv; |
| 562 | uint8_t wqv; |
| 563 | uint8_t rqv; |
James Smart | 7365f6f | 2018-02-22 08:18:46 -0800 | [diff] [blame] | 564 | uint8_t eqav; |
| 565 | uint8_t cqav; |
James Smart | 0c65187 | 2013-07-15 18:33:23 -0400 | [diff] [blame] | 566 | uint8_t wqsize; |
James Smart | 66e9e6b | 2018-06-26 08:24:27 -0700 | [diff] [blame] | 567 | uint8_t bv1s; |
James Smart | 83c6cb1 | 2019-10-18 14:18:30 -0700 | [diff] [blame] | 568 | uint8_t pls; |
James Smart | 0c65187 | 2013-07-15 18:33:23 -0400 | [diff] [blame] | 569 | #define LPFC_WQ_SZ64_SUPPORT 1 |
| 570 | #define LPFC_WQ_SZ128_SUPPORT 2 |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 571 | uint8_t wqpcnt; |
James Smart | c15e070 | 2019-05-21 17:49:02 -0700 | [diff] [blame] | 572 | uint8_t nvme; |
James Smart | 28baac7 | 2010-02-12 14:42:03 -0500 | [diff] [blame] | 573 | }; |
| 574 | |
James Smart | c176ffa | 2018-01-30 15:58:46 -0800 | [diff] [blame] | 575 | #define LPFC_CQ_4K_PAGE_SZ 0x1 |
| 576 | #define LPFC_CQ_16K_PAGE_SZ 0x4 |
| 577 | #define LPFC_WQ_4K_PAGE_SZ 0x1 |
| 578 | #define LPFC_WQ_16K_PAGE_SZ 0x4 |
| 579 | |
James Smart | 912e3ac | 2011-05-24 11:42:11 -0400 | [diff] [blame] | 580 | struct lpfc_iov { |
| 581 | uint32_t pf_number; |
| 582 | uint32_t vf_number; |
| 583 | }; |
| 584 | |
James Smart | cd1c830 | 2011-10-10 21:33:25 -0400 | [diff] [blame] | 585 | struct lpfc_sli4_lnk_info { |
| 586 | uint8_t lnk_dv; |
| 587 | #define LPFC_LNK_DAT_INVAL 0 |
| 588 | #define LPFC_LNK_DAT_VAL 1 |
| 589 | uint8_t lnk_tp; |
James Smart | 9a66d99 | 2019-03-12 16:30:27 -0700 | [diff] [blame] | 590 | #define LPFC_LNK_GE 0x0 /* FCoE */ |
| 591 | #define LPFC_LNK_FC 0x1 /* FC */ |
| 592 | #define LPFC_LNK_FC_TRUNKED 0x2 /* FC_Trunked */ |
James Smart | cd1c830 | 2011-10-10 21:33:25 -0400 | [diff] [blame] | 593 | uint8_t lnk_no; |
James Smart | 448193b | 2015-12-16 18:12:05 -0500 | [diff] [blame] | 594 | uint8_t optic_state; |
James Smart | cd1c830 | 2011-10-10 21:33:25 -0400 | [diff] [blame] | 595 | }; |
| 596 | |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 597 | #define LPFC_SLI4_HANDLER_CNT (LPFC_HBA_IO_CHAN_MAX+ \ |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 598 | LPFC_FOF_IO_CHAN_NUM) |
James Smart | 4305f18 | 2012-08-03 12:36:33 -0400 | [diff] [blame] | 599 | |
James Smart | dcaa213 | 2019-11-04 16:57:06 -0800 | [diff] [blame] | 600 | /* Used for tracking CPU mapping attributes */ |
James Smart | 7bb03bb | 2013-04-17 20:19:16 -0400 | [diff] [blame] | 601 | struct lpfc_vector_map_info { |
| 602 | uint16_t phys_id; |
| 603 | uint16_t core_id; |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 604 | uint16_t eq; |
James Smart | b3295c2 | 2019-01-28 11:14:30 -0800 | [diff] [blame] | 605 | uint16_t hdwq; |
James Smart | d9954a2 | 2019-05-21 17:49:05 -0700 | [diff] [blame] | 606 | uint16_t flag; |
| 607 | #define LPFC_CPU_MAP_HYPER 0x1 |
| 608 | #define LPFC_CPU_MAP_UNASSIGN 0x2 |
James Smart | 657add4 | 2019-05-21 17:49:06 -0700 | [diff] [blame] | 609 | #define LPFC_CPU_FIRST_IRQ 0x4 |
James Smart | 7bb03bb | 2013-04-17 20:19:16 -0400 | [diff] [blame] | 610 | }; |
| 611 | #define LPFC_VECTOR_MAP_EMPTY 0xffff |
James Smart | 7bb03bb | 2013-04-17 20:19:16 -0400 | [diff] [blame] | 612 | |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 613 | /* Multi-XRI pool */ |
| 614 | #define XRI_BATCH 8 |
| 615 | |
| 616 | struct lpfc_pbl_pool { |
| 617 | struct list_head list; |
| 618 | u32 count; |
| 619 | spinlock_t lock; /* lock for pbl_pool*/ |
| 620 | }; |
| 621 | |
| 622 | struct lpfc_pvt_pool { |
| 623 | u32 low_watermark; |
| 624 | u32 high_watermark; |
| 625 | |
| 626 | struct list_head list; |
| 627 | u32 count; |
| 628 | spinlock_t lock; /* lock for pvt_pool */ |
| 629 | }; |
| 630 | |
| 631 | struct lpfc_multixri_pool { |
| 632 | u32 xri_limit; |
| 633 | |
| 634 | /* Starting point when searching a pbl_pool with round-robin method */ |
| 635 | u32 rrb_next_hwqid; |
| 636 | |
| 637 | /* Used by lpfc_adjust_pvt_pool_count. |
| 638 | * io_req_count is incremented by 1 during IO submission. The heartbeat |
| 639 | * handler uses these two variables to determine if pvt_pool is idle or |
| 640 | * busy. |
| 641 | */ |
| 642 | u32 prev_io_req_count; |
| 643 | u32 io_req_count; |
| 644 | |
| 645 | /* statistics */ |
| 646 | u32 pbl_empty_count; |
| 647 | #ifdef LPFC_MXP_STAT |
| 648 | u32 above_limit_count; |
| 649 | u32 below_limit_count; |
| 650 | u32 local_pbl_hit_count; |
| 651 | u32 other_pbl_hit_count; |
| 652 | u32 stat_max_hwm; |
| 653 | |
| 654 | #define LPFC_MXP_SNAPSHOT_TAKEN 3 /* snapshot is taken at 3rd heartbeats */ |
| 655 | u32 stat_pbl_count; |
| 656 | u32 stat_pvt_count; |
| 657 | u32 stat_busy_count; |
| 658 | u32 stat_snapshot_taken; |
| 659 | #endif |
| 660 | |
| 661 | /* TODO: Separate pvt_pool into get and put list */ |
| 662 | struct lpfc_pbl_pool pbl_pool; /* Public free XRI pool */ |
| 663 | struct lpfc_pvt_pool pvt_pool; /* Private free XRI pool */ |
| 664 | }; |
| 665 | |
James Smart | 4c47efc | 2019-01-28 11:14:25 -0800 | [diff] [blame] | 666 | struct lpfc_fc4_ctrl_stat { |
| 667 | u32 input_requests; |
| 668 | u32 output_requests; |
| 669 | u32 control_requests; |
| 670 | u32 io_cmpls; |
| 671 | }; |
| 672 | |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 673 | #ifdef LPFC_HDWQ_LOCK_STAT |
| 674 | struct lpfc_lock_stat { |
| 675 | uint32_t alloc_xri_get; |
| 676 | uint32_t alloc_xri_put; |
| 677 | uint32_t free_xri; |
| 678 | uint32_t wq_access; |
| 679 | uint32_t alloc_pvt_pool; |
| 680 | uint32_t mv_from_pvt_pool; |
| 681 | uint32_t mv_to_pub_pool; |
| 682 | uint32_t mv_to_pvt_pool; |
| 683 | uint32_t free_pub_pool; |
| 684 | uint32_t free_pvt_pool; |
| 685 | }; |
| 686 | #endif |
| 687 | |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 688 | struct lpfc_eq_intr_info { |
| 689 | struct list_head list; |
| 690 | uint32_t icnt; |
| 691 | }; |
| 692 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 693 | /* SLI4 HBA data structure entries */ |
James Smart | cdb42be | 2019-01-28 11:14:21 -0800 | [diff] [blame] | 694 | struct lpfc_sli4_hdw_queue { |
| 695 | /* Pointers to the constructed SLI4 queues */ |
| 696 | struct lpfc_queue *hba_eq; /* Event queues for HBA */ |
James Smart | c00f62e | 2019-08-14 16:57:11 -0700 | [diff] [blame] | 697 | struct lpfc_queue *io_cq; /* Fast-path FCP & NVME compl queue */ |
| 698 | struct lpfc_queue *io_wq; /* Fast-path FCP & NVME work queue */ |
| 699 | uint16_t io_cq_map; |
James Smart | 5e5b511 | 2019-01-28 11:14:22 -0800 | [diff] [blame] | 700 | |
| 701 | /* Keep track of IO buffers for this hardware queue */ |
| 702 | spinlock_t io_buf_list_get_lock; /* Common buf alloc list lock */ |
| 703 | struct list_head lpfc_io_buf_list_get; |
| 704 | spinlock_t io_buf_list_put_lock; /* Common buf free list lock */ |
| 705 | struct list_head lpfc_io_buf_list_put; |
James Smart | c00f62e | 2019-08-14 16:57:11 -0700 | [diff] [blame] | 706 | spinlock_t abts_io_buf_list_lock; /* list of aborted IOs */ |
| 707 | struct list_head lpfc_abts_io_buf_list; |
James Smart | 5e5b511 | 2019-01-28 11:14:22 -0800 | [diff] [blame] | 708 | uint32_t total_io_bufs; |
| 709 | uint32_t get_io_bufs; |
| 710 | uint32_t put_io_bufs; |
| 711 | uint32_t empty_io_bufs; |
| 712 | uint32_t abts_scsi_io_bufs; |
| 713 | uint32_t abts_nvme_io_bufs; |
James Smart | 63df6d6 | 2019-01-28 11:14:24 -0800 | [diff] [blame] | 714 | |
James Smart | c490850 | 2019-01-28 11:14:28 -0800 | [diff] [blame] | 715 | /* Multi-XRI pool per HWQ */ |
| 716 | struct lpfc_multixri_pool *p_multixri_pool; |
| 717 | |
James Smart | 4c47efc | 2019-01-28 11:14:25 -0800 | [diff] [blame] | 718 | /* FC-4 Stats counters */ |
| 719 | struct lpfc_fc4_ctrl_stat nvme_cstat; |
| 720 | struct lpfc_fc4_ctrl_stat scsi_cstat; |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 721 | #ifdef LPFC_HDWQ_LOCK_STAT |
| 722 | struct lpfc_lock_stat lock_conflict; |
| 723 | #endif |
James Smart | 4c47efc | 2019-01-28 11:14:25 -0800 | [diff] [blame] | 724 | |
James Smart | d79c9e9 | 2019-08-14 16:57:09 -0700 | [diff] [blame] | 725 | /* Per HDWQ pool resources */ |
| 726 | struct list_head sgl_list; |
| 727 | struct list_head cmd_rsp_buf_list; |
| 728 | |
| 729 | /* Lock for syncing Per HDWQ pool resources */ |
| 730 | spinlock_t hdwq_lock; |
James Smart | cdb42be | 2019-01-28 11:14:21 -0800 | [diff] [blame] | 731 | }; |
| 732 | |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 733 | #ifdef LPFC_HDWQ_LOCK_STAT |
| 734 | /* compile time trylock stats */ |
| 735 | #define lpfc_qp_spin_lock_irqsave(lock, flag, qp, lstat) \ |
| 736 | { \ |
| 737 | int only_once = 1; \ |
| 738 | while (spin_trylock_irqsave(lock, flag) == 0) { \ |
| 739 | if (only_once) { \ |
| 740 | only_once = 0; \ |
| 741 | qp->lock_conflict.lstat++; \ |
| 742 | } \ |
| 743 | } \ |
| 744 | } |
| 745 | #define lpfc_qp_spin_lock(lock, qp, lstat) \ |
| 746 | { \ |
| 747 | int only_once = 1; \ |
| 748 | while (spin_trylock(lock) == 0) { \ |
| 749 | if (only_once) { \ |
| 750 | only_once = 0; \ |
| 751 | qp->lock_conflict.lstat++; \ |
| 752 | } \ |
| 753 | } \ |
| 754 | } |
| 755 | #else |
| 756 | #define lpfc_qp_spin_lock_irqsave(lock, flag, qp, lstat) \ |
| 757 | spin_lock_irqsave(lock, flag) |
| 758 | #define lpfc_qp_spin_lock(lock, qp, lstat) spin_lock(lock) |
| 759 | #endif |
| 760 | |
James Smart | 840eda9 | 2020-03-22 11:13:00 -0700 | [diff] [blame] | 761 | #ifdef CONFIG_SCSI_LPFC_DEBUG_FS |
| 762 | struct lpfc_hdwq_stat { |
| 763 | u32 hdwq_no; |
| 764 | u32 rcv_io; |
| 765 | u32 xmt_io; |
| 766 | u32 cmpl_io; |
| 767 | }; |
| 768 | #endif |
| 769 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 770 | struct lpfc_sli4_hba { |
| 771 | void __iomem *conf_regs_memmap_p; /* Kernel memory mapped address for |
James Smart | 1351e69 | 2018-02-22 08:18:43 -0800 | [diff] [blame] | 772 | * config space registers |
| 773 | */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 774 | void __iomem *ctrl_regs_memmap_p; /* Kernel memory mapped address for |
James Smart | 1351e69 | 2018-02-22 08:18:43 -0800 | [diff] [blame] | 775 | * control registers |
| 776 | */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 777 | void __iomem *drbl_regs_memmap_p; /* Kernel memory mapped address for |
James Smart | 1351e69 | 2018-02-22 08:18:43 -0800 | [diff] [blame] | 778 | * doorbell registers |
| 779 | */ |
| 780 | void __iomem *dpp_regs_memmap_p; /* Kernel memory mapped address for |
| 781 | * dpp registers |
| 782 | */ |
James Smart | 2fcee4b | 2010-12-15 17:57:46 -0500 | [diff] [blame] | 783 | union { |
| 784 | struct { |
| 785 | /* IF Type 0, BAR 0 PCI cfg space reg mem map */ |
| 786 | void __iomem *UERRLOregaddr; |
| 787 | void __iomem *UERRHIregaddr; |
| 788 | void __iomem *UEMASKLOregaddr; |
| 789 | void __iomem *UEMASKHIregaddr; |
| 790 | } if_type0; |
| 791 | struct { |
| 792 | /* IF Type 2, BAR 0 PCI cfg space reg mem map. */ |
| 793 | void __iomem *STATUSregaddr; |
| 794 | void __iomem *CTRLregaddr; |
| 795 | void __iomem *ERR1regaddr; |
James Smart | 2e90f4b | 2011-12-13 13:22:37 -0500 | [diff] [blame] | 796 | #define SLIPORT_ERR1_REG_ERR_CODE_1 0x1 |
| 797 | #define SLIPORT_ERR1_REG_ERR_CODE_2 0x2 |
James Smart | 2fcee4b | 2010-12-15 17:57:46 -0500 | [diff] [blame] | 798 | void __iomem *ERR2regaddr; |
James Smart | 2e90f4b | 2011-12-13 13:22:37 -0500 | [diff] [blame] | 799 | #define SLIPORT_ERR2_REG_FW_RESTART 0x0 |
| 800 | #define SLIPORT_ERR2_REG_FUNC_PROVISON 0x1 |
| 801 | #define SLIPORT_ERR2_REG_FORCED_DUMP 0x2 |
| 802 | #define SLIPORT_ERR2_REG_FAILURE_EQ 0x3 |
| 803 | #define SLIPORT_ERR2_REG_FAILURE_CQ 0x4 |
| 804 | #define SLIPORT_ERR2_REG_FAILURE_BUS 0x5 |
| 805 | #define SLIPORT_ERR2_REG_FAILURE_RQ 0x6 |
James Smart | 0cf07f84 | 2017-06-01 21:07:10 -0700 | [diff] [blame] | 806 | void __iomem *EQDregaddr; |
James Smart | 2fcee4b | 2010-12-15 17:57:46 -0500 | [diff] [blame] | 807 | } if_type2; |
| 808 | } u; |
| 809 | |
| 810 | /* IF type 0, BAR1 and if type 2, Bar 0 CSR register memory map */ |
| 811 | void __iomem *PSMPHRregaddr; |
| 812 | |
| 813 | /* Well-known SLI INTF register memory map. */ |
| 814 | void __iomem *SLIINTFregaddr; |
| 815 | |
| 816 | /* IF type 0, BAR 1 function CSR register memory map */ |
| 817 | void __iomem *ISRregaddr; /* HST_ISR register */ |
| 818 | void __iomem *IMRregaddr; /* HST_IMR register */ |
| 819 | void __iomem *ISCRregaddr; /* HST_ISCR register */ |
| 820 | /* IF type 0, BAR 0 and if type 2, BAR 0 doorbell register memory map */ |
| 821 | void __iomem *RQDBregaddr; /* RQ_DOORBELL register */ |
| 822 | void __iomem *WQDBregaddr; /* WQ_DOORBELL register */ |
James Smart | 9dd3542 | 2018-02-22 08:18:41 -0800 | [diff] [blame] | 823 | void __iomem *CQDBregaddr; /* CQ_DOORBELL register */ |
| 824 | void __iomem *EQDBregaddr; /* EQ_DOORBELL register */ |
James Smart | 2fcee4b | 2010-12-15 17:57:46 -0500 | [diff] [blame] | 825 | void __iomem *MQDBregaddr; /* MQ_DOORBELL register */ |
| 826 | void __iomem *BMBXregaddr; /* BootStrap MBX register */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 827 | |
James Smart | a747c9c | 2009-11-18 15:41:10 -0500 | [diff] [blame] | 828 | uint32_t ue_mask_lo; |
| 829 | uint32_t ue_mask_hi; |
James Smart | 65791f1 | 2016-07-06 12:35:56 -0700 | [diff] [blame] | 830 | uint32_t ue_to_sr; |
| 831 | uint32_t ue_to_rp; |
James Smart | 28baac7 | 2010-02-12 14:42:03 -0500 | [diff] [blame] | 832 | struct lpfc_register sli_intf; |
| 833 | struct lpfc_pc_sli4_params pc_sli4_params; |
James Smart | 44fd7fe | 2017-08-23 16:55:47 -0700 | [diff] [blame] | 834 | struct lpfc_bbscn_params bbscn_params; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 835 | struct lpfc_hba_eq_hdl *hba_eq_hdl; /* HBA per-WQ handle */ |
James Smart | 67d1273 | 2012-08-03 12:36:13 -0400 | [diff] [blame] | 836 | |
James Smart | b71413d | 2018-02-22 08:18:40 -0800 | [diff] [blame] | 837 | void (*sli4_eq_clr_intr)(struct lpfc_queue *q); |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 838 | void (*sli4_write_eq_db)(struct lpfc_hba *phba, struct lpfc_queue *eq, |
| 839 | uint32_t count, bool arm); |
| 840 | void (*sli4_write_cq_db)(struct lpfc_hba *phba, struct lpfc_queue *cq, |
| 841 | uint32_t count, bool arm); |
James Smart | b71413d | 2018-02-22 08:18:40 -0800 | [diff] [blame] | 842 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 843 | /* Pointers to the constructed SLI4 queues */ |
James Smart | cdb42be | 2019-01-28 11:14:21 -0800 | [diff] [blame] | 844 | struct lpfc_sli4_hdw_queue *hdwq; |
| 845 | struct list_head lpfc_wq_list; |
| 846 | |
| 847 | /* Pointers to the constructed SLI4 queues for NVMET */ |
James Smart | 2d7dbc4 | 2017-02-12 13:52:35 -0800 | [diff] [blame] | 848 | struct lpfc_queue **nvmet_cqset; /* Fast-path NVMET CQ Set queues */ |
| 849 | struct lpfc_queue **nvmet_mrq_hdr; /* Fast-path NVMET hdr MRQs */ |
| 850 | struct lpfc_queue **nvmet_mrq_data; /* Fast-path NVMET data MRQs */ |
James Smart | 67d1273 | 2012-08-03 12:36:13 -0400 | [diff] [blame] | 851 | |
| 852 | struct lpfc_queue *mbx_cq; /* Slow-path mailbox complete queue */ |
| 853 | struct lpfc_queue *els_cq; /* Slow-path ELS response complete queue */ |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 854 | struct lpfc_queue *nvmels_cq; /* NVME LS complete queue */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 855 | struct lpfc_queue *mbx_wq; /* Slow-path MBOX work queue */ |
| 856 | struct lpfc_queue *els_wq; /* Slow-path ELS work queue */ |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 857 | struct lpfc_queue *nvmels_wq; /* NVME LS work queue */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 858 | struct lpfc_queue *hdr_rq; /* Slow-path Header Receive queue */ |
| 859 | struct lpfc_queue *dat_rq; /* Slow-path Data Receive queue */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 860 | |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 861 | struct lpfc_name wwnn; |
| 862 | struct lpfc_name wwpn; |
| 863 | |
James Smart | 9a86ed4 | 2013-09-06 12:19:27 -0400 | [diff] [blame] | 864 | uint32_t fw_func_mode; /* FW function protocol mode */ |
James Smart | 962bc51 | 2013-01-03 15:44:00 -0500 | [diff] [blame] | 865 | uint32_t ulp0_mode; /* ULP0 protocol mode */ |
| 866 | uint32_t ulp1_mode; /* ULP1 protocol mode */ |
| 867 | |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 868 | /* Optimized Access Storage specific queues/structures */ |
James Smart | 1ba981f | 2014-02-20 09:56:45 -0500 | [diff] [blame] | 869 | uint64_t oas_next_lun; |
| 870 | uint8_t oas_next_tgt_wwpn[8]; |
| 871 | uint8_t oas_next_vpt_wwpn[8]; |
| 872 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 873 | /* Setup information for various queue parameters */ |
| 874 | int eq_esize; |
| 875 | int eq_ecount; |
| 876 | int cq_esize; |
| 877 | int cq_ecount; |
| 878 | int wq_esize; |
| 879 | int wq_ecount; |
| 880 | int mq_esize; |
| 881 | int mq_ecount; |
| 882 | int rq_esize; |
| 883 | int rq_ecount; |
| 884 | #define LPFC_SP_EQ_MAX_INTR_SEC 10000 |
| 885 | #define LPFC_FP_EQ_MAX_INTR_SEC 10000 |
| 886 | |
| 887 | uint32_t intr_enable; |
| 888 | struct lpfc_bmbx bmbx; |
| 889 | struct lpfc_max_cfg_param max_cfg_param; |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 890 | uint16_t extents_in_use; /* must allocate resource extents. */ |
| 891 | uint16_t rpi_hdrs_in_use; /* must post rpi hdrs if set. */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 892 | uint16_t next_xri; /* last_xri - max_cfg_param.xri_base = used */ |
| 893 | uint16_t next_rpi; |
James Smart | 5e5b511 | 2019-01-28 11:14:22 -0800 | [diff] [blame] | 894 | uint16_t io_xri_max; |
| 895 | uint16_t io_xri_cnt; |
| 896 | uint16_t io_xri_start; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 897 | uint16_t els_xri_cnt; |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 898 | uint16_t nvmet_xri_cnt; |
James Smart | a8cf5df | 2017-05-15 15:20:46 -0700 | [diff] [blame] | 899 | uint16_t nvmet_io_wait_cnt; |
| 900 | uint16_t nvmet_io_wait_total; |
James Smart | 6a828b0 | 2019-01-28 11:14:31 -0800 | [diff] [blame] | 901 | uint16_t cq_max; |
| 902 | struct lpfc_queue **cq_lookup; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 903 | struct list_head lpfc_els_sgl_list; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 904 | struct list_head lpfc_abts_els_sgl_list; |
James Smart | c00f62e | 2019-08-14 16:57:11 -0700 | [diff] [blame] | 905 | spinlock_t abts_io_buf_list_lock; /* list of aborted SCSI IOs */ |
| 906 | struct list_head lpfc_abts_io_buf_list; |
James Smart | 5e5b511 | 2019-01-28 11:14:22 -0800 | [diff] [blame] | 907 | struct list_head lpfc_nvmet_sgl_list; |
| 908 | spinlock_t abts_nvmet_buf_list_lock; /* list of aborted NVMET IOs */ |
| 909 | struct list_head lpfc_abts_nvmet_ctx_list; |
James Smart | 79d8c4c | 2019-05-21 17:48:56 -0700 | [diff] [blame] | 910 | spinlock_t t_active_list_lock; /* list of active NVMET IOs */ |
| 911 | struct list_head t_active_ctx_list; |
James Smart | a8cf5df | 2017-05-15 15:20:46 -0700 | [diff] [blame] | 912 | struct list_head lpfc_nvmet_io_wait_list; |
Dick Kennedy | 66d7ce9 | 2017-08-23 16:55:42 -0700 | [diff] [blame] | 913 | struct lpfc_nvmet_ctx_info *nvmet_ctx_info; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 914 | struct lpfc_sglq **lpfc_sglq_active_list; |
| 915 | struct list_head lpfc_rpi_hdr_list; |
| 916 | unsigned long *rpi_bmask; |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 917 | uint16_t *rpi_ids; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 918 | uint16_t rpi_count; |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 919 | struct list_head lpfc_rpi_blk_list; |
| 920 | unsigned long *xri_bmask; |
| 921 | uint16_t *xri_ids; |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 922 | struct list_head lpfc_xri_blk_list; |
| 923 | unsigned long *vfi_bmask; |
| 924 | uint16_t *vfi_ids; |
| 925 | uint16_t vfi_count; |
| 926 | struct list_head lpfc_vfi_blk_list; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 927 | struct lpfc_sli4_flags sli4_flags; |
James Smart | 45ed119 | 2009-10-02 15:17:02 -0400 | [diff] [blame] | 928 | struct list_head sp_queue_event; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 929 | struct list_head sp_cqe_event_pool; |
| 930 | struct list_head sp_asynce_work_queue; |
James Smart | e7dab16 | 2020-10-20 13:27:12 -0700 | [diff] [blame] | 931 | spinlock_t asynce_list_lock; /* protect sp_asynce_work_queue list */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 932 | struct list_head sp_els_xri_aborted_work_queue; |
James Smart | e7dab16 | 2020-10-20 13:27:12 -0700 | [diff] [blame] | 933 | spinlock_t els_xri_abrt_list_lock; /* protect els_xri_aborted list */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 934 | struct list_head sp_unsol_work_queue; |
| 935 | struct lpfc_sli4_link link_state; |
James Smart | cd1c830 | 2011-10-10 21:33:25 -0400 | [diff] [blame] | 936 | struct lpfc_sli4_lnk_info lnk_info; |
| 937 | uint32_t pport_name_sta; |
| 938 | #define LPFC_SLI4_PPNAME_NON 0 |
| 939 | #define LPFC_SLI4_PPNAME_GET 1 |
James Smart | 912e3ac | 2011-05-24 11:42:11 -0400 | [diff] [blame] | 940 | struct lpfc_iov iov; |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 941 | spinlock_t sgl_list_lock; /* list of aborted els IOs */ |
James Smart | a8cf5df | 2017-05-15 15:20:46 -0700 | [diff] [blame] | 942 | spinlock_t nvmet_io_wait_lock; /* IOs waiting for ctx resources */ |
James Smart | 8b017a3 | 2015-05-21 13:55:18 -0400 | [diff] [blame] | 943 | uint32_t physical_port; |
James Smart | 7bb03bb | 2013-04-17 20:19:16 -0400 | [diff] [blame] | 944 | |
| 945 | /* CPU to vector mapping information */ |
| 946 | struct lpfc_vector_map_info *cpu_map; |
James Smart | 222e923 | 2019-01-28 11:14:35 -0800 | [diff] [blame] | 947 | uint16_t num_possible_cpu; |
James Smart | 7bb03bb | 2013-04-17 20:19:16 -0400 | [diff] [blame] | 948 | uint16_t num_present_cpu; |
Dick Kennedy | 3048e3e | 2020-05-01 14:43:06 -0700 | [diff] [blame] | 949 | struct cpumask irq_aff_mask; |
James Smart | 76fd07a | 2014-02-20 09:57:18 -0500 | [diff] [blame] | 950 | uint16_t curr_disp_cpu; |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 951 | struct lpfc_eq_intr_info __percpu *eq_info; |
James Smart | 840eda9 | 2020-03-22 11:13:00 -0700 | [diff] [blame] | 952 | #ifdef CONFIG_SCSI_LPFC_DEBUG_FS |
| 953 | struct lpfc_hdwq_stat __percpu *c_stat; |
| 954 | #endif |
Dick Kennedy | 317aeb8 | 2020-06-30 14:49:59 -0700 | [diff] [blame] | 955 | struct lpfc_idle_stat *idle_stat; |
James Smart | 1dc5ec2 | 2018-10-23 13:41:11 -0700 | [diff] [blame] | 956 | uint32_t conf_trunk; |
| 957 | #define lpfc_conf_trunk_port0_WORD conf_trunk |
| 958 | #define lpfc_conf_trunk_port0_SHIFT 0 |
| 959 | #define lpfc_conf_trunk_port0_MASK 0x1 |
| 960 | #define lpfc_conf_trunk_port1_WORD conf_trunk |
| 961 | #define lpfc_conf_trunk_port1_SHIFT 1 |
| 962 | #define lpfc_conf_trunk_port1_MASK 0x1 |
| 963 | #define lpfc_conf_trunk_port2_WORD conf_trunk |
| 964 | #define lpfc_conf_trunk_port2_SHIFT 2 |
| 965 | #define lpfc_conf_trunk_port2_MASK 0x1 |
| 966 | #define lpfc_conf_trunk_port3_WORD conf_trunk |
| 967 | #define lpfc_conf_trunk_port3_SHIFT 3 |
| 968 | #define lpfc_conf_trunk_port3_MASK 0x1 |
James Smart | 9a66d99 | 2019-03-12 16:30:27 -0700 | [diff] [blame] | 969 | #define lpfc_conf_trunk_port0_nd_WORD conf_trunk |
| 970 | #define lpfc_conf_trunk_port0_nd_SHIFT 4 |
| 971 | #define lpfc_conf_trunk_port0_nd_MASK 0x1 |
| 972 | #define lpfc_conf_trunk_port1_nd_WORD conf_trunk |
| 973 | #define lpfc_conf_trunk_port1_nd_SHIFT 5 |
| 974 | #define lpfc_conf_trunk_port1_nd_MASK 0x1 |
| 975 | #define lpfc_conf_trunk_port2_nd_WORD conf_trunk |
| 976 | #define lpfc_conf_trunk_port2_nd_SHIFT 6 |
| 977 | #define lpfc_conf_trunk_port2_nd_MASK 0x1 |
| 978 | #define lpfc_conf_trunk_port3_nd_WORD conf_trunk |
| 979 | #define lpfc_conf_trunk_port3_nd_SHIFT 7 |
| 980 | #define lpfc_conf_trunk_port3_nd_MASK 0x1 |
James Smart | 16a93e8 | 2021-07-07 11:43:34 -0700 | [diff] [blame] | 981 | uint8_t flash_id; |
| 982 | uint8_t asic_rev; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 983 | }; |
| 984 | |
| 985 | enum lpfc_sge_type { |
| 986 | GEN_BUFF_TYPE, |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 987 | SCSI_BUFF_TYPE, |
James Smart | f358dd0 | 2017-02-12 13:52:34 -0800 | [diff] [blame] | 988 | NVMET_BUFF_TYPE |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 989 | }; |
| 990 | |
James Smart | 0f65ff6 | 2010-02-26 14:14:23 -0500 | [diff] [blame] | 991 | enum lpfc_sgl_state { |
| 992 | SGL_FREED, |
| 993 | SGL_ALLOCATED, |
| 994 | SGL_XRI_ABORTED |
| 995 | }; |
| 996 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 997 | struct lpfc_sglq { |
| 998 | /* lpfc_sglqs are used in double linked lists */ |
| 999 | struct list_head list; |
| 1000 | struct list_head clist; |
| 1001 | enum lpfc_sge_type buff_type; /* is this a scsi sgl */ |
James Smart | 0f65ff6 | 2010-02-26 14:14:23 -0500 | [diff] [blame] | 1002 | enum lpfc_sgl_state state; |
James Smart | 19ca760 | 2010-11-20 23:11:55 -0500 | [diff] [blame] | 1003 | struct lpfc_nodelist *ndlp; /* ndlp associated with IO */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1004 | uint16_t iotag; /* pre-assigned IO tag */ |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 1005 | uint16_t sli4_lxritag; /* logical pre-assigned xri. */ |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1006 | uint16_t sli4_xritag; /* pre-assigned XRI, (OXID) tag. */ |
| 1007 | struct sli4_sge *sgl; /* pre-assigned SGL */ |
| 1008 | void *virt; /* virtual address. */ |
| 1009 | dma_addr_t phys; /* physical address */ |
| 1010 | }; |
| 1011 | |
| 1012 | struct lpfc_rpi_hdr { |
| 1013 | struct list_head list; |
| 1014 | uint32_t len; |
| 1015 | struct lpfc_dmabuf *dmabuf; |
| 1016 | uint32_t page_count; |
| 1017 | uint32_t start_rpi; |
James Smart | 845d9e8 | 2017-05-15 15:20:38 -0700 | [diff] [blame] | 1018 | uint16_t next_rpi; |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1019 | }; |
| 1020 | |
James Smart | 6d368e5 | 2011-05-24 11:44:12 -0400 | [diff] [blame] | 1021 | struct lpfc_rsrc_blks { |
| 1022 | struct list_head list; |
| 1023 | uint16_t rsrc_start; |
| 1024 | uint16_t rsrc_size; |
| 1025 | uint16_t rsrc_used; |
| 1026 | }; |
| 1027 | |
James Smart | 8647887 | 2015-05-21 13:55:21 -0400 | [diff] [blame] | 1028 | struct lpfc_rdp_context { |
| 1029 | struct lpfc_nodelist *ndlp; |
| 1030 | uint16_t ox_id; |
| 1031 | uint16_t rx_id; |
| 1032 | READ_LNK_VAR link_stat; |
| 1033 | uint8_t page_a0[DMP_SFF_PAGE_A0_SIZE]; |
| 1034 | uint8_t page_a2[DMP_SFF_PAGE_A2_SIZE]; |
| 1035 | void (*cmpl)(struct lpfc_hba *, struct lpfc_rdp_context*, int); |
| 1036 | }; |
| 1037 | |
James Smart | 8b017a3 | 2015-05-21 13:55:18 -0400 | [diff] [blame] | 1038 | struct lpfc_lcb_context { |
| 1039 | uint8_t sub_command; |
| 1040 | uint8_t type; |
James Smart | 66e9e6b | 2018-06-26 08:24:27 -0700 | [diff] [blame] | 1041 | uint8_t capability; |
James Smart | 8b017a3 | 2015-05-21 13:55:18 -0400 | [diff] [blame] | 1042 | uint8_t frequency; |
James Smart | 66e9e6b | 2018-06-26 08:24:27 -0700 | [diff] [blame] | 1043 | uint16_t duration; |
James Smart | 8b017a3 | 2015-05-21 13:55:18 -0400 | [diff] [blame] | 1044 | uint16_t ox_id; |
| 1045 | uint16_t rx_id; |
| 1046 | struct lpfc_nodelist *ndlp; |
| 1047 | }; |
| 1048 | |
| 1049 | |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1050 | /* |
| 1051 | * SLI4 specific function prototypes |
| 1052 | */ |
| 1053 | int lpfc_pci_function_reset(struct lpfc_hba *); |
James Smart | 73d91e5 | 2011-10-10 21:32:10 -0400 | [diff] [blame] | 1054 | int lpfc_sli4_pdev_status_reg_wait(struct lpfc_hba *); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1055 | int lpfc_sli4_hba_setup(struct lpfc_hba *); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1056 | int lpfc_sli4_config(struct lpfc_hba *, struct lpfcMboxq *, uint8_t, |
| 1057 | uint8_t, uint32_t, bool); |
| 1058 | void lpfc_sli4_mbox_cmd_free(struct lpfc_hba *, struct lpfcMboxq *); |
| 1059 | void lpfc_sli4_mbx_sge_set(struct lpfcMboxq *, uint32_t, dma_addr_t, uint32_t); |
| 1060 | void lpfc_sli4_mbx_sge_get(struct lpfcMboxq *, uint32_t, |
| 1061 | struct lpfc_mbx_sge *); |
James Smart | 0c9ab6f | 2010-02-26 14:15:57 -0500 | [diff] [blame] | 1062 | int lpfc_sli4_mbx_read_fcf_rec(struct lpfc_hba *, struct lpfcMboxq *, |
| 1063 | uint16_t); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1064 | |
| 1065 | void lpfc_sli4_hba_reset(struct lpfc_hba *); |
James Smart | c1a21eb | 2019-03-12 16:30:29 -0700 | [diff] [blame] | 1066 | struct lpfc_queue *lpfc_sli4_queue_alloc(struct lpfc_hba *phba, |
| 1067 | uint32_t page_size, |
| 1068 | uint32_t entry_size, |
| 1069 | uint32_t entry_count, int cpu); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1070 | void lpfc_sli4_queue_free(struct lpfc_queue *); |
James Smart | a2fc4aef | 2014-09-03 12:57:55 -0400 | [diff] [blame] | 1071 | int lpfc_eq_create(struct lpfc_hba *, struct lpfc_queue *, uint32_t); |
James Smart | cb733e3 | 2019-01-28 11:14:32 -0800 | [diff] [blame] | 1072 | void lpfc_modify_hba_eq_delay(struct lpfc_hba *phba, uint32_t startq, |
| 1073 | uint32_t numq, uint32_t usdelay); |
James Smart | a2fc4aef | 2014-09-03 12:57:55 -0400 | [diff] [blame] | 1074 | int lpfc_cq_create(struct lpfc_hba *, struct lpfc_queue *, |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1075 | struct lpfc_queue *, uint32_t, uint32_t); |
James Smart | 2d7dbc4 | 2017-02-12 13:52:35 -0800 | [diff] [blame] | 1076 | int lpfc_cq_create_set(struct lpfc_hba *phba, struct lpfc_queue **cqp, |
James Smart | cdb42be | 2019-01-28 11:14:21 -0800 | [diff] [blame] | 1077 | struct lpfc_sli4_hdw_queue *hdwq, uint32_t type, |
James Smart | 2d7dbc4 | 2017-02-12 13:52:35 -0800 | [diff] [blame] | 1078 | uint32_t subtype); |
James Smart | b19a061 | 2010-04-06 14:48:51 -0400 | [diff] [blame] | 1079 | int32_t lpfc_mq_create(struct lpfc_hba *, struct lpfc_queue *, |
| 1080 | struct lpfc_queue *, uint32_t); |
James Smart | a2fc4aef | 2014-09-03 12:57:55 -0400 | [diff] [blame] | 1081 | int lpfc_wq_create(struct lpfc_hba *, struct lpfc_queue *, |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1082 | struct lpfc_queue *, uint32_t); |
James Smart | a2fc4aef | 2014-09-03 12:57:55 -0400 | [diff] [blame] | 1083 | int lpfc_rq_create(struct lpfc_hba *, struct lpfc_queue *, |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1084 | struct lpfc_queue *, struct lpfc_queue *, uint32_t); |
James Smart | 2d7dbc4 | 2017-02-12 13:52:35 -0800 | [diff] [blame] | 1085 | int lpfc_mrq_create(struct lpfc_hba *phba, struct lpfc_queue **hrqp, |
| 1086 | struct lpfc_queue **drqp, struct lpfc_queue **cqp, |
| 1087 | uint32_t subtype); |
James Smart | a2fc4aef | 2014-09-03 12:57:55 -0400 | [diff] [blame] | 1088 | int lpfc_eq_destroy(struct lpfc_hba *, struct lpfc_queue *); |
| 1089 | int lpfc_cq_destroy(struct lpfc_hba *, struct lpfc_queue *); |
| 1090 | int lpfc_mq_destroy(struct lpfc_hba *, struct lpfc_queue *); |
| 1091 | int lpfc_wq_destroy(struct lpfc_hba *, struct lpfc_queue *); |
| 1092 | int lpfc_rq_destroy(struct lpfc_hba *, struct lpfc_queue *, |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1093 | struct lpfc_queue *); |
| 1094 | int lpfc_sli4_queue_setup(struct lpfc_hba *); |
| 1095 | void lpfc_sli4_queue_unset(struct lpfc_hba *); |
| 1096 | int lpfc_sli4_post_sgl(struct lpfc_hba *, dma_addr_t, dma_addr_t, uint16_t); |
James Smart | 5e5b511 | 2019-01-28 11:14:22 -0800 | [diff] [blame] | 1097 | int lpfc_repost_io_sgl_list(struct lpfc_hba *phba); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1098 | uint16_t lpfc_sli4_next_xritag(struct lpfc_hba *); |
James Smart | f7bc643 | 2013-10-10 12:19:53 -0400 | [diff] [blame] | 1099 | void lpfc_sli4_free_xri(struct lpfc_hba *, int); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1100 | int lpfc_sli4_post_async_mbox(struct lpfc_hba *); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1101 | struct lpfc_cq_event *__lpfc_sli4_cq_event_alloc(struct lpfc_hba *); |
| 1102 | struct lpfc_cq_event *lpfc_sli4_cq_event_alloc(struct lpfc_hba *); |
| 1103 | void __lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *); |
| 1104 | void lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *); |
| 1105 | int lpfc_sli4_init_rpi_hdrs(struct lpfc_hba *); |
| 1106 | int lpfc_sli4_post_rpi_hdr(struct lpfc_hba *, struct lpfc_rpi_hdr *); |
| 1107 | int lpfc_sli4_post_all_rpi_hdrs(struct lpfc_hba *); |
| 1108 | struct lpfc_rpi_hdr *lpfc_sli4_create_rpi_hdr(struct lpfc_hba *); |
| 1109 | void lpfc_sli4_remove_rpi_hdrs(struct lpfc_hba *); |
| 1110 | int lpfc_sli4_alloc_rpi(struct lpfc_hba *); |
| 1111 | void lpfc_sli4_free_rpi(struct lpfc_hba *, int); |
| 1112 | void lpfc_sli4_remove_rpis(struct lpfc_hba *); |
| 1113 | void lpfc_sli4_async_event_proc(struct lpfc_hba *); |
James Smart | ecfd03c | 2010-02-12 14:41:27 -0500 | [diff] [blame] | 1114 | void lpfc_sli4_fcf_redisc_event_proc(struct lpfc_hba *); |
James Smart | 6b5151f | 2012-01-18 16:24:06 -0500 | [diff] [blame] | 1115 | int lpfc_sli4_resume_rpi(struct lpfc_nodelist *, |
| 1116 | void (*)(struct lpfc_hba *, LPFC_MBOXQ_t *), void *); |
James Smart | e7dab16 | 2020-10-20 13:27:12 -0700 | [diff] [blame] | 1117 | void lpfc_sli4_els_xri_abort_event_proc(struct lpfc_hba *phba); |
James Smart | 318083a | 2017-03-04 09:30:30 -0800 | [diff] [blame] | 1118 | void lpfc_sli4_nvme_xri_aborted(struct lpfc_hba *phba, |
James Smart | c00f62e | 2019-08-14 16:57:11 -0700 | [diff] [blame] | 1119 | struct sli4_wcqe_xri_aborted *axri, |
| 1120 | struct lpfc_io_buf *lpfc_ncmd); |
| 1121 | void lpfc_sli4_io_xri_aborted(struct lpfc_hba *phba, |
| 1122 | struct sli4_wcqe_xri_aborted *axri, int idx); |
James Smart | 318083a | 2017-03-04 09:30:30 -0800 | [diff] [blame] | 1123 | void lpfc_sli4_nvmet_xri_aborted(struct lpfc_hba *phba, |
| 1124 | struct sli4_wcqe_xri_aborted *axri); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1125 | void lpfc_sli4_els_xri_aborted(struct lpfc_hba *, |
| 1126 | struct sli4_wcqe_xri_aborted *); |
James Smart | 1151e3e | 2011-02-16 12:39:35 -0500 | [diff] [blame] | 1127 | void lpfc_sli4_vport_delete_els_xri_aborted(struct lpfc_vport *); |
| 1128 | void lpfc_sli4_vport_delete_fcp_xri_aborted(struct lpfc_vport *); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1129 | int lpfc_sli4_brdreset(struct lpfc_hba *); |
| 1130 | int lpfc_sli4_add_fcf_record(struct lpfc_hba *, struct fcf_record *); |
| 1131 | void lpfc_sli_remove_dflt_fcf(struct lpfc_hba *); |
| 1132 | int lpfc_sli4_get_els_iocb_cnt(struct lpfc_hba *); |
James Smart | 895427b | 2017-02-12 13:52:30 -0800 | [diff] [blame] | 1133 | int lpfc_sli4_get_iocb_cnt(struct lpfc_hba *phba); |
James Smart | 76a95d7 | 2010-11-20 23:11:48 -0500 | [diff] [blame] | 1134 | int lpfc_sli4_init_vpi(struct lpfc_vport *); |
James Smart | 92f3b32 | 2019-03-20 10:44:22 -0700 | [diff] [blame] | 1135 | void lpfc_sli4_eq_clr_intr(struct lpfc_queue *); |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 1136 | void lpfc_sli4_write_cq_db(struct lpfc_hba *phba, struct lpfc_queue *q, |
| 1137 | uint32_t count, bool arm); |
| 1138 | void lpfc_sli4_write_eq_db(struct lpfc_hba *phba, struct lpfc_queue *q, |
| 1139 | uint32_t count, bool arm); |
James Smart | 92f3b32 | 2019-03-20 10:44:22 -0700 | [diff] [blame] | 1140 | void lpfc_sli4_if6_eq_clr_intr(struct lpfc_queue *q); |
James Smart | 32517fc | 2019-01-28 11:14:33 -0800 | [diff] [blame] | 1141 | void lpfc_sli4_if6_write_cq_db(struct lpfc_hba *phba, struct lpfc_queue *q, |
| 1142 | uint32_t count, bool arm); |
| 1143 | void lpfc_sli4_if6_write_eq_db(struct lpfc_hba *phba, struct lpfc_queue *q, |
| 1144 | uint32_t count, bool arm); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1145 | void lpfc_sli4_fcfi_unreg(struct lpfc_hba *, uint16_t); |
James Smart | 0c9ab6f | 2010-02-26 14:15:57 -0500 | [diff] [blame] | 1146 | int lpfc_sli4_fcf_scan_read_fcf_rec(struct lpfc_hba *, uint16_t); |
| 1147 | int lpfc_sli4_fcf_rr_read_fcf_rec(struct lpfc_hba *, uint16_t); |
| 1148 | int lpfc_sli4_read_fcf_rec(struct lpfc_hba *, uint16_t); |
| 1149 | void lpfc_mbx_cmpl_fcf_scan_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *); |
| 1150 | void lpfc_mbx_cmpl_fcf_rr_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *); |
| 1151 | void lpfc_mbx_cmpl_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *); |
| 1152 | int lpfc_sli4_unregister_fcf(struct lpfc_hba *); |
James Smart | da0436e | 2009-05-22 14:51:39 -0400 | [diff] [blame] | 1153 | int lpfc_sli4_post_status_check(struct lpfc_hba *); |
James Smart | a183a15 | 2011-10-10 21:32:43 -0400 | [diff] [blame] | 1154 | uint8_t lpfc_sli_config_mbox_subsys_get(struct lpfc_hba *, LPFC_MBOXQ_t *); |
| 1155 | uint8_t lpfc_sli_config_mbox_opcode_get(struct lpfc_hba *, LPFC_MBOXQ_t *); |
James Smart | d2cc9bc | 2018-09-10 10:30:50 -0700 | [diff] [blame] | 1156 | void lpfc_sli4_ras_dma_free(struct lpfc_hba *phba); |
James Smart | d79c9e9 | 2019-08-14 16:57:09 -0700 | [diff] [blame] | 1157 | struct sli4_hybrid_sgl *lpfc_get_sgl_per_hdwq(struct lpfc_hba *phba, |
| 1158 | struct lpfc_io_buf *buf); |
| 1159 | struct fcp_cmd_rsp_buf *lpfc_get_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba, |
| 1160 | struct lpfc_io_buf *buf); |
| 1161 | int lpfc_put_sgl_per_hdwq(struct lpfc_hba *phba, struct lpfc_io_buf *buf); |
| 1162 | int lpfc_put_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba, |
| 1163 | struct lpfc_io_buf *buf); |
| 1164 | void lpfc_free_sgl_per_hdwq(struct lpfc_hba *phba, |
| 1165 | struct lpfc_sli4_hdw_queue *hdwq); |
| 1166 | void lpfc_free_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba, |
| 1167 | struct lpfc_sli4_hdw_queue *hdwq); |
James Bottomley | c88725d | 2019-03-20 20:02:04 -0400 | [diff] [blame] | 1168 | static inline void *lpfc_sli4_qe(struct lpfc_queue *q, uint16_t idx) |
| 1169 | { |
| 1170 | return q->q_pgs[idx / q->entry_cnt_per_pg] + |
| 1171 | (q->entry_size * (idx % q->entry_cnt_per_pg)); |
| 1172 | } |