blob: c9e068ca0fec32067b78b045dc62aa55adabb85b [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
James Smart0d041212019-01-28 11:14:41 -08004 * Copyright (C) 2017-2019 Broadcom. All Rights Reserved. The term *
James Smart4ae2ebd2018-06-26 08:24:31 -07005 * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
James Smart51f4ca32016-07-06 12:36:13 -07006 * Copyright (C) 2009-2016 Emulex. All rights reserved. *
James Smartda0436e2009-05-22 14:51:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James Smartda0436e2009-05-22 14:51:39 -04009 * *
10 * This program is free software; you can redistribute it and/or *
11 * modify it under the terms of version 2 of the GNU General *
12 * Public License as published by the Free Software Foundation. *
13 * This program is distributed in the hope that it will be useful. *
14 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18 * TO BE LEGALLY INVALID. See the GNU General Public License for *
19 * more details, a copy of which can be found in the file COPYING *
20 * included with this package. *
21 *******************************************************************/
22
James Smart63df6d62019-01-28 11:14:24 -080023#if defined(CONFIG_DEBUG_FS) && !defined(CONFIG_SCSI_LPFC_DEBUG_FS)
24#define CONFIG_SCSI_LPFC_DEBUG_FS
25#endif
26
James Smartda0436e2009-05-22 14:51:39 -040027#define LPFC_ACTIVE_MBOX_WAIT_CNT 100
James Smart5af5eee2010-10-22 11:06:38 -040028#define LPFC_XRI_EXCH_BUSY_WAIT_TMO 10000
29#define LPFC_XRI_EXCH_BUSY_WAIT_T1 10
30#define LPFC_XRI_EXCH_BUSY_WAIT_T2 30000
James Smartda0436e2009-05-22 14:51:39 -040031#define LPFC_RPI_LOW_WATER_MARK 10
James Smartecfd03c2010-02-12 14:41:27 -050032
James Smarta93ff372010-10-22 11:06:08 -040033#define LPFC_UNREG_FCF 1
34#define LPFC_SKIP_UNREG_FCF 0
35
James Smartecfd03c2010-02-12 14:41:27 -050036/* Amount of time in seconds for waiting FCF rediscovery to complete */
37#define LPFC_FCF_REDISCOVER_WAIT_TMO 2000 /* msec */
38
James Smartda0436e2009-05-22 14:51:39 -040039/* Number of SGL entries can be posted in a 4KB nonembedded mbox command */
40#define LPFC_NEMBED_MBOX_SGL_CNT 254
41
James Smart67d12732012-08-03 12:36:13 -040042/* Multi-queue arrangement for FCP EQ/CQ/WQ tuples */
James Smartcdb42be2019-01-28 11:14:21 -080043#define LPFC_HBA_HDWQ_MIN 0
James Smart6a828b02019-01-28 11:14:31 -080044#define LPFC_HBA_HDWQ_MAX 128
James Smartcdb42be2019-01-28 11:14:21 -080045#define LPFC_HBA_HDWQ_DEF 0
James Smartda0436e2009-05-22 14:51:39 -040046
James Smart77ffd342019-08-15 19:36:49 -070047/* FCP MQ queue count limiting */
48#define LPFC_FCP_MQ_THRESHOLD_MIN 0
James Smart06228002019-08-27 14:28:23 -070049#define LPFC_FCP_MQ_THRESHOLD_MAX 256
James Smart77ffd342019-08-15 19:36:49 -070050#define LPFC_FCP_MQ_THRESHOLD_DEF 8
51
James Smartda0436e2009-05-22 14:51:39 -040052/*
53 * Provide the default FCF Record attributes used by the driver
54 * when nonFIP mode is configured and there is no other default
55 * FCF Record attributes.
56 */
57#define LPFC_FCOE_FCF_DEF_INDEX 0
58#define LPFC_FCOE_FCF_GET_FIRST 0xFFFF
59#define LPFC_FCOE_FCF_NEXT_NONE 0xFFFF
60
James Smartdbb6b3a2010-06-08 18:31:37 -040061#define LPFC_FCOE_NULL_VID 0xFFF
62#define LPFC_FCOE_IGNORE_VID 0xFFFF
63
James Smartda0436e2009-05-22 14:51:39 -040064/* First 3 bytes of default FCF MAC is specified by FC_MAP */
65#define LPFC_FCOE_FCF_MAC3 0xFF
66#define LPFC_FCOE_FCF_MAC4 0xFF
67#define LPFC_FCOE_FCF_MAC5 0xFE
68#define LPFC_FCOE_FCF_MAP0 0x0E
69#define LPFC_FCOE_FCF_MAP1 0xFC
70#define LPFC_FCOE_FCF_MAP2 0x00
James Smart98fc5dd2010-06-07 15:24:29 -040071#define LPFC_FCOE_MAX_RCV_SIZE 0x800
James Smartda0436e2009-05-22 14:51:39 -040072#define LPFC_FCOE_FKA_ADV_PER 0
73#define LPFC_FCOE_FIP_PRIORITY 0x80
74
James Smart6669f9b2009-10-02 15:16:45 -040075#define sli4_sid_from_fc_hdr(fc_hdr) \
76 ((fc_hdr)->fh_s_id[0] << 16 | \
77 (fc_hdr)->fh_s_id[1] << 8 | \
78 (fc_hdr)->fh_s_id[2])
79
James Smart939723a2012-05-09 21:19:03 -040080#define sli4_did_from_fc_hdr(fc_hdr) \
81 ((fc_hdr)->fh_d_id[0] << 16 | \
82 (fc_hdr)->fh_d_id[1] << 8 | \
83 (fc_hdr)->fh_d_id[2])
84
James Smart5ffc2662009-11-18 15:39:44 -050085#define sli4_fctl_from_fc_hdr(fc_hdr) \
86 ((fc_hdr)->fh_f_ctl[0] << 16 | \
87 (fc_hdr)->fh_f_ctl[1] << 8 | \
88 (fc_hdr)->fh_f_ctl[2])
89
James Smart939723a2012-05-09 21:19:03 -040090#define sli4_type_from_fc_hdr(fc_hdr) \
91 ((fc_hdr)->fh_type)
92
James Smart88a2cfb2011-07-22 18:36:33 -040093#define LPFC_FW_RESET_MAXIMUM_WAIT_10MS_CNT 12000
94
James Smartc71ab862012-10-31 14:44:33 -040095#define INT_FW_UPGRADE 0
96#define RUN_FW_UPGRADE 1
97
James Smartda0436e2009-05-22 14:51:39 -040098enum lpfc_sli4_queue_type {
99 LPFC_EQ,
100 LPFC_GCQ,
101 LPFC_MCQ,
102 LPFC_WCQ,
103 LPFC_RCQ,
104 LPFC_MQ,
105 LPFC_WQ,
106 LPFC_HRQ,
107 LPFC_DRQ
108};
109
110/* The queue sub-type defines the functional purpose of the queue */
111enum lpfc_sli4_queue_subtype {
112 LPFC_NONE,
113 LPFC_MBOX,
James Smartc00f62e2019-08-14 16:57:11 -0700114 LPFC_IO,
James Smartda0436e2009-05-22 14:51:39 -0400115 LPFC_ELS,
James Smartf358dd02017-02-12 13:52:34 -0800116 LPFC_NVMET,
James Smart895427b2017-02-12 13:52:30 -0800117 LPFC_NVME_LS,
James Smartda0436e2009-05-22 14:51:39 -0400118 LPFC_USOL
119};
120
James Smart895427b2017-02-12 13:52:30 -0800121/* RQ buffer list */
122struct lpfc_rqb {
123 uint16_t entry_count; /* Current number of RQ slots */
124 uint16_t buffer_count; /* Current number of buffers posted */
125 struct list_head rqb_buffer_list; /* buffers assigned to this HBQ */
126 /* Callback for HBQ buffer allocation */
127 struct rqb_dmabuf *(*rqb_alloc_buffer)(struct lpfc_hba *);
128 /* Callback for HBQ buffer free */
129 void (*rqb_free_buffer)(struct lpfc_hba *,
130 struct rqb_dmabuf *);
131};
132
James Smartda0436e2009-05-22 14:51:39 -0400133struct lpfc_queue {
134 struct list_head list;
James Smart895427b2017-02-12 13:52:30 -0800135 struct list_head wq_list;
James Smart6e8e1c12018-01-30 15:58:49 -0800136 struct list_head wqfull_list;
James Smartda0436e2009-05-22 14:51:39 -0400137 enum lpfc_sli4_queue_type type;
138 enum lpfc_sli4_queue_subtype subtype;
139 struct lpfc_hba *phba;
140 struct list_head child_list;
James Smart895427b2017-02-12 13:52:30 -0800141 struct list_head page_list;
142 struct list_head sgl_list;
James Smart32517fc2019-01-28 11:14:33 -0800143 struct list_head cpu_list;
James Smartda0436e2009-05-22 14:51:39 -0400144 uint32_t entry_count; /* Number of entries to support on the queue */
145 uint32_t entry_size; /* Size of each queue entry. */
James Smart9afbee32019-03-12 16:30:28 -0700146 uint32_t entry_cnt_per_pg;
James Smart32517fc2019-01-28 11:14:33 -0800147 uint32_t notify_interval; /* Queue Notification Interval
148 * For chip->host queues (EQ, CQ, RQ):
149 * specifies the interval (number of
150 * entries) where the doorbell is rung to
151 * notify the chip of entry consumption.
152 * For host->chip queues (WQ):
153 * specifies the interval (number of
154 * entries) where consumption CQE is
155 * requested to indicate WQ entries
156 * consumed by the chip.
157 * Not used on an MQ.
158 */
159#define LPFC_EQ_NOTIFY_INTRVL 16
160#define LPFC_CQ_NOTIFY_INTRVL 16
161#define LPFC_WQ_NOTIFY_INTRVL 16
162#define LPFC_RQ_NOTIFY_INTRVL 16
163 uint32_t max_proc_limit; /* Queue Processing Limit
164 * For chip->host queues (EQ, CQ):
165 * specifies the maximum number of
166 * entries to be consumed in one
167 * processing iteration sequence. Queue
168 * will be rearmed after each iteration.
169 * Not used on an MQ, RQ or WQ.
170 */
171#define LPFC_EQ_MAX_PROC_LIMIT 256
172#define LPFC_CQ_MIN_PROC_LIMIT 64
173#define LPFC_CQ_MAX_PROC_LIMIT LPFC_CQE_EXP_COUNT // 4096
174#define LPFC_CQ_DEF_MAX_PROC_LIMIT LPFC_CQE_DEF_COUNT // 1024
175#define LPFC_CQ_MIN_THRESHOLD_TO_POLL 64
176#define LPFC_CQ_MAX_THRESHOLD_TO_POLL LPFC_CQ_DEF_MAX_PROC_LIMIT
177#define LPFC_CQ_DEF_THRESHOLD_TO_POLL LPFC_CQ_DEF_MAX_PROC_LIMIT
178 uint32_t queue_claimed; /* indicates queue is being processed */
James Smartda0436e2009-05-22 14:51:39 -0400179 uint32_t queue_id; /* Queue ID assigned by the hardware */
James Smart2a622bf2011-02-16 12:40:06 -0500180 uint32_t assoc_qid; /* Queue ID associated with, for CQ/WQ/MQ */
James Smartda0436e2009-05-22 14:51:39 -0400181 uint32_t host_index; /* The host's index for putting or getting */
182 uint32_t hba_index; /* The last known hba index for get or put */
James Smart6a828b02019-01-28 11:14:31 -0800183 uint32_t q_mode;
James Smartb84daac2012-08-03 12:35:13 -0400184
James Smart2a76a282012-08-03 12:35:54 -0400185 struct lpfc_sli_ring *pring; /* ptr to io ring associated with q */
James Smart895427b2017-02-12 13:52:30 -0800186 struct lpfc_rqb *rqbp; /* ptr to RQ buffers */
James Smart2a76a282012-08-03 12:35:54 -0400187
James Smart81b96ed2017-11-20 16:00:29 -0800188 uint16_t page_count; /* Number of pages allocated for this queue */
189 uint16_t page_size; /* size of page allocated for this queue */
James Smarta51e41b2017-12-08 17:18:06 -0800190#define LPFC_EXPANDED_PAGE_SIZE 16384
James Smart81b96ed2017-11-20 16:00:29 -0800191#define LPFC_DEFAULT_PAGE_SIZE 4096
James Smart6a828b02019-01-28 11:14:31 -0800192 uint16_t chann; /* Hardware Queue association WQ/CQ */
193 /* CPU affinity for EQ */
194#define LPFC_FIND_BY_EQ 0
195#define LPFC_FIND_BY_HDWQ 1
James Smart6e8e1c12018-01-30 15:58:49 -0800196 uint8_t db_format;
James Smart962bc512013-01-03 15:44:00 -0500197#define LPFC_DB_RING_FORMAT 0x01
198#define LPFC_DB_LIST_FORMAT 0x02
James Smart6e8e1c12018-01-30 15:58:49 -0800199 uint8_t q_flag;
200#define HBA_NVMET_WQFULL 0x1 /* We hit WQ Full condition for NVMET */
James Smartd74a89a2019-05-21 17:48:55 -0700201#define HBA_NVMET_CQ_NOTIFY 0x1 /* LPFC_NVMET_CQ_NOTIFY CQEs this EQE */
James Smart8156d372019-10-18 14:18:26 -0700202#define HBA_EQ_DELAY_CHK 0x2 /* EQ is a candidate for coalescing */
James Smartd74a89a2019-05-21 17:48:55 -0700203#define LPFC_NVMET_CQ_NOTIFY 4
James Smart962bc512013-01-03 15:44:00 -0500204 void __iomem *db_regaddr;
James Smart1351e692018-02-22 08:18:43 -0800205 uint16_t dpp_enable;
206 uint16_t dpp_id;
207 void __iomem *dpp_regaddr;
208
James Smartb84daac2012-08-03 12:35:13 -0400209 /* For q stats */
210 uint32_t q_cnt_1;
211 uint32_t q_cnt_2;
212 uint32_t q_cnt_3;
213 uint64_t q_cnt_4;
214/* defines for EQ stats */
215#define EQ_max_eqe q_cnt_1
216#define EQ_no_entry q_cnt_2
James Smart0cf07f842017-06-01 21:07:10 -0700217#define EQ_cqe_cnt q_cnt_3
James Smartb84daac2012-08-03 12:35:13 -0400218#define EQ_processed q_cnt_4
219
220/* defines for CQ stats */
221#define CQ_mbox q_cnt_1
222#define CQ_max_cqe q_cnt_1
223#define CQ_release_wqe q_cnt_2
224#define CQ_xri_aborted q_cnt_3
225#define CQ_wq q_cnt_4
226
227/* defines for WQ stats */
228#define WQ_overflow q_cnt_1
229#define WQ_posted q_cnt_4
230
231/* defines for RQ stats */
232#define RQ_no_posted_buf q_cnt_1
233#define RQ_no_buf_found q_cnt_2
James Smart547077a2017-05-15 15:20:40 -0700234#define RQ_buf_posted q_cnt_3
James Smartb84daac2012-08-03 12:35:13 -0400235#define RQ_rcv_buf q_cnt_4
236
James Smart32517fc2019-01-28 11:14:33 -0800237 struct work_struct irqwork;
238 struct work_struct spwork;
239 struct delayed_work sched_irqwork;
240 struct delayed_work sched_spwork;
Dick Kennedyf485c182017-09-29 17:34:34 -0700241
James Smart895427b2017-02-12 13:52:30 -0800242 uint64_t isr_timestamp;
James Smart5e5b5112019-01-28 11:14:22 -0800243 uint16_t hdwq;
James Smart32517fc2019-01-28 11:14:33 -0800244 uint16_t last_cpu; /* most recent cpu */
James Smart7365f6f2018-02-22 08:18:46 -0800245 uint8_t qe_valid;
James Smart895427b2017-02-12 13:52:30 -0800246 struct lpfc_queue *assoc_qp;
James Smart9afbee32019-03-12 16:30:28 -0700247 void **q_pgs; /* array to index entries per page */
James Smartda0436e2009-05-22 14:51:39 -0400248};
249
James Smartda0436e2009-05-22 14:51:39 -0400250struct lpfc_sli4_link {
James Smartf3339802019-03-12 16:30:26 -0700251 uint32_t speed;
James Smartda0436e2009-05-22 14:51:39 -0400252 uint8_t duplex;
253 uint8_t status;
James Smart70f3c072010-12-15 17:57:33 -0500254 uint8_t type;
255 uint8_t number;
James Smartda0436e2009-05-22 14:51:39 -0400256 uint8_t fault;
James Smartf3339802019-03-12 16:30:26 -0700257 uint32_t logical_speed;
James Smart70f3c072010-12-15 17:57:33 -0500258 uint16_t topology;
James Smartda0436e2009-05-22 14:51:39 -0400259};
260
James Smartecfd03c2010-02-12 14:41:27 -0500261struct lpfc_fcf_rec {
262 uint8_t fabric_name[8];
263 uint8_t switch_name[8];
James Smartda0436e2009-05-22 14:51:39 -0400264 uint8_t mac_addr[6];
265 uint16_t fcf_indx;
James Smartecfd03c2010-02-12 14:41:27 -0500266 uint32_t priority;
267 uint16_t vlan_id;
268 uint32_t addr_mode;
269 uint32_t flag;
270#define BOOT_ENABLE 0x01
271#define RECORD_VALID 0x02
272};
273
James Smart7d791df2011-07-22 18:37:52 -0400274struct lpfc_fcf_pri_rec {
275 uint16_t fcf_index;
276#define LPFC_FCF_ON_PRI_LIST 0x0001
277#define LPFC_FCF_FLOGI_FAILED 0x0002
278 uint16_t flag;
279 uint32_t priority;
280};
281
282struct lpfc_fcf_pri {
283 struct list_head list;
284 struct lpfc_fcf_pri_rec fcf_rec;
285};
286
287/*
288 * Maximum FCF table index, it is for driver internal book keeping, it
289 * just needs to be no less than the supported HBA's FCF table size.
290 */
291#define LPFC_SLI4_FCF_TBL_INDX_MAX 32
292
James Smartecfd03c2010-02-12 14:41:27 -0500293struct lpfc_fcf {
James Smartda0436e2009-05-22 14:51:39 -0400294 uint16_t fcfi;
295 uint32_t fcf_flag;
296#define FCF_AVAILABLE 0x01 /* FCF available for discovery */
297#define FCF_REGISTERED 0x02 /* FCF registered with FW */
James Smartecfd03c2010-02-12 14:41:27 -0500298#define FCF_SCAN_DONE 0x04 /* FCF table scan done */
299#define FCF_IN_USE 0x08 /* Atleast one discovery completed */
James Smart0c9ab6f2010-02-26 14:15:57 -0500300#define FCF_INIT_DISC 0x10 /* Initial FCF discovery */
301#define FCF_DEAD_DISC 0x20 /* FCF DEAD fast FCF failover discovery */
302#define FCF_ACVL_DISC 0x40 /* All CVL fast FCF failover discovery */
303#define FCF_DISCOVERY (FCF_INIT_DISC | FCF_DEAD_DISC | FCF_ACVL_DISC)
304#define FCF_REDISC_PEND 0x80 /* FCF rediscovery pending */
305#define FCF_REDISC_EVT 0x100 /* FCF rediscovery event to worker thread */
306#define FCF_REDISC_FOV 0x200 /* Post FCF rediscovery fast failover */
James Smarta93ff372010-10-22 11:06:08 -0400307#define FCF_REDISC_PROG (FCF_REDISC_PEND | FCF_REDISC_EVT)
James Smart036cad12018-10-23 13:41:06 -0700308 uint16_t fcf_redisc_attempted;
James Smartda0436e2009-05-22 14:51:39 -0400309 uint32_t addr_mode;
James Smart999d8132010-03-15 11:24:56 -0400310 uint32_t eligible_fcf_cnt;
James Smartecfd03c2010-02-12 14:41:27 -0500311 struct lpfc_fcf_rec current_rec;
312 struct lpfc_fcf_rec failover_rec;
James Smart7d791df2011-07-22 18:37:52 -0400313 struct list_head fcf_pri_list;
314 struct lpfc_fcf_pri fcf_pri[LPFC_SLI4_FCF_TBL_INDX_MAX];
315 uint32_t current_fcf_scan_pri;
James Smartecfd03c2010-02-12 14:41:27 -0500316 struct timer_list redisc_wait;
James Smart0c9ab6f2010-02-26 14:15:57 -0500317 unsigned long *fcf_rr_bmask; /* Eligible FCF indexes for RR failover */
James Smartda0436e2009-05-22 14:51:39 -0400318};
319
James Smart0c9ab6f2010-02-26 14:15:57 -0500320
James Smartda0436e2009-05-22 14:51:39 -0400321#define LPFC_REGION23_SIGNATURE "RG23"
322#define LPFC_REGION23_VERSION 1
323#define LPFC_REGION23_LAST_REC 0xff
James Smarta0c87cb2009-07-19 10:01:10 -0400324#define DRIVER_SPECIFIC_TYPE 0xA2
325#define LINUX_DRIVER_ID 0x20
326#define PORT_STE_TYPE 0x1
327
James Smartda0436e2009-05-22 14:51:39 -0400328struct lpfc_fip_param_hdr {
329 uint8_t type;
330#define FCOE_PARAM_TYPE 0xA0
331 uint8_t length;
332#define FCOE_PARAM_LENGTH 2
333 uint8_t parm_version;
334#define FIPP_VERSION 0x01
335 uint8_t parm_flags;
336#define lpfc_fip_param_hdr_fipp_mode_SHIFT 6
337#define lpfc_fip_param_hdr_fipp_mode_MASK 0x3
338#define lpfc_fip_param_hdr_fipp_mode_WORD parm_flags
James Smart6a9c52c2009-10-02 15:16:51 -0400339#define FIPP_MODE_ON 0x1
James Smartda0436e2009-05-22 14:51:39 -0400340#define FIPP_MODE_OFF 0x0
341#define FIPP_VLAN_VALID 0x1
342};
343
344struct lpfc_fcoe_params {
345 uint8_t fc_map[3];
346 uint8_t reserved1;
347 uint16_t vlan_tag;
348 uint8_t reserved[2];
349};
350
351struct lpfc_fcf_conn_hdr {
352 uint8_t type;
353#define FCOE_CONN_TBL_TYPE 0xA1
354 uint8_t length; /* words */
355 uint8_t reserved[2];
356};
357
358struct lpfc_fcf_conn_rec {
359 uint16_t flags;
360#define FCFCNCT_VALID 0x0001
361#define FCFCNCT_BOOT 0x0002
362#define FCFCNCT_PRIMARY 0x0004 /* if not set, Secondary */
363#define FCFCNCT_FBNM_VALID 0x0008
364#define FCFCNCT_SWNM_VALID 0x0010
365#define FCFCNCT_VLAN_VALID 0x0020
366#define FCFCNCT_AM_VALID 0x0040
367#define FCFCNCT_AM_PREFERRED 0x0080 /* if not set, AM Required */
368#define FCFCNCT_AM_SPMA 0x0100 /* if not set, FPMA */
369
370 uint16_t vlan_tag;
371 uint8_t fabric_name[8];
372 uint8_t switch_name[8];
373};
374
375struct lpfc_fcf_conn_entry {
376 struct list_head list;
377 struct lpfc_fcf_conn_rec conn_rec;
378};
379
380/*
381 * Define the host's bootstrap mailbox. This structure contains
382 * the member attributes needed to create, use, and destroy the
383 * bootstrap mailbox region.
384 *
385 * The macro definitions for the bmbx data structure are defined
386 * in lpfc_hw4.h with the register definition.
387 */
388struct lpfc_bmbx {
389 struct lpfc_dmabuf *dmabuf;
390 struct dma_address dma_address;
391 void *avirt;
392 dma_addr_t aphys;
393 uint32_t bmbx_size;
394};
395
396#define LPFC_EQE_SIZE LPFC_EQE_SIZE_4
397
398#define LPFC_EQE_SIZE_4B 4
399#define LPFC_EQE_SIZE_16B 16
400#define LPFC_CQE_SIZE 16
401#define LPFC_WQE_SIZE 64
James Smart0c651872013-07-15 18:33:23 -0400402#define LPFC_WQE128_SIZE 128
James Smartda0436e2009-05-22 14:51:39 -0400403#define LPFC_MQE_SIZE 256
404#define LPFC_RQE_SIZE 8
405
406#define LPFC_EQE_DEF_COUNT 1024
James Smartff78d8f2011-12-13 13:21:35 -0500407#define LPFC_CQE_DEF_COUNT 1024
James Smarta51e41b2017-12-08 17:18:06 -0800408#define LPFC_CQE_EXP_COUNT 4096
James Smartf1126682009-06-10 17:22:44 -0400409#define LPFC_WQE_DEF_COUNT 256
James Smarta51e41b2017-12-08 17:18:06 -0800410#define LPFC_WQE_EXP_COUNT 1024
James Smartda0436e2009-05-22 14:51:39 -0400411#define LPFC_MQE_DEF_COUNT 16
412#define LPFC_RQE_DEF_COUNT 512
413
414#define LPFC_QUEUE_NOARM false
415#define LPFC_QUEUE_REARM true
416
417
418/*
419 * SLI4 CT field defines
420 */
421#define SLI4_CT_RPI 0
422#define SLI4_CT_VPI 1
423#define SLI4_CT_VFI 2
424#define SLI4_CT_FCFI 3
425
James Smartda0436e2009-05-22 14:51:39 -0400426/*
427 * SLI4 specific data structures
428 */
429struct lpfc_max_cfg_param {
430 uint16_t max_xri;
431 uint16_t xri_base;
432 uint16_t xri_used;
433 uint16_t max_rpi;
434 uint16_t rpi_base;
435 uint16_t rpi_used;
436 uint16_t max_vpi;
437 uint16_t vpi_base;
438 uint16_t vpi_used;
439 uint16_t max_vfi;
440 uint16_t vfi_base;
441 uint16_t vfi_used;
442 uint16_t max_fcfi;
James Smartda0436e2009-05-22 14:51:39 -0400443 uint16_t fcfi_used;
444 uint16_t max_eq;
445 uint16_t max_rq;
446 uint16_t max_cq;
447 uint16_t max_wq;
448};
449
450struct lpfc_hba;
451/* SLI4 HBA multi-fcp queue handler struct */
James Smartb83d0052017-06-01 21:07:05 -0700452#define LPFC_SLI4_HANDLER_NAME_SZ 16
James Smart895427b2017-02-12 13:52:30 -0800453struct lpfc_hba_eq_hdl {
James Smartda0436e2009-05-22 14:51:39 -0400454 uint32_t idx;
James Smartb83d0052017-06-01 21:07:05 -0700455 char handler_name[LPFC_SLI4_HANDLER_NAME_SZ];
James Smartda0436e2009-05-22 14:51:39 -0400456 struct lpfc_hba *phba;
James Smart657add42019-05-21 17:49:06 -0700457 struct lpfc_queue *eq;
James Smartda0436e2009-05-22 14:51:39 -0400458};
459
James Smart44fd7fe2017-08-23 16:55:47 -0700460/*BB Credit recovery value*/
461struct lpfc_bbscn_params {
462 uint32_t word0;
463#define lpfc_bbscn_min_SHIFT 0
464#define lpfc_bbscn_min_MASK 0x0000000F
465#define lpfc_bbscn_min_WORD word0
466#define lpfc_bbscn_max_SHIFT 4
467#define lpfc_bbscn_max_MASK 0x0000000F
468#define lpfc_bbscn_max_WORD word0
469#define lpfc_bbscn_def_SHIFT 8
470#define lpfc_bbscn_def_MASK 0x0000000F
471#define lpfc_bbscn_def_WORD word0
472};
473
James Smart28baac72010-02-12 14:42:03 -0500474/* Port Capabilities for SLI4 Parameters */
475struct lpfc_pc_sli4_params {
476 uint32_t supported;
477 uint32_t if_type;
478 uint32_t sli_rev;
479 uint32_t sli_family;
480 uint32_t featurelevel_1;
481 uint32_t featurelevel_2;
482 uint32_t proto_types;
483#define LPFC_SLI4_PROTO_FCOE 0x0000001
484#define LPFC_SLI4_PROTO_FC 0x0000002
485#define LPFC_SLI4_PROTO_NIC 0x0000004
486#define LPFC_SLI4_PROTO_ISCSI 0x0000008
487#define LPFC_SLI4_PROTO_RDMA 0x0000010
488 uint32_t sge_supp_len;
489 uint32_t if_page_sz;
490 uint32_t rq_db_window;
491 uint32_t loopbk_scope;
James Smart1ba981f2014-02-20 09:56:45 -0500492 uint32_t oas_supported;
James Smart28baac72010-02-12 14:42:03 -0500493 uint32_t eq_pages_max;
494 uint32_t eqe_size;
495 uint32_t cq_pages_max;
496 uint32_t cqe_size;
497 uint32_t mq_pages_max;
498 uint32_t mqe_size;
499 uint32_t mq_elem_cnt;
500 uint32_t wq_pages_max;
501 uint32_t wqe_size;
502 uint32_t rq_pages_max;
503 uint32_t rqe_size;
504 uint32_t hdr_pages_max;
505 uint32_t hdr_size;
506 uint32_t hdr_pp_align;
507 uint32_t sgl_pages_max;
508 uint32_t sgl_pp_align;
James Smartfedd3b72011-02-16 12:39:24 -0500509 uint8_t cqv;
510 uint8_t mqv;
511 uint8_t wqv;
512 uint8_t rqv;
James Smart7365f6f2018-02-22 08:18:46 -0800513 uint8_t eqav;
514 uint8_t cqav;
James Smart0c651872013-07-15 18:33:23 -0400515 uint8_t wqsize;
James Smart66e9e6b2018-06-26 08:24:27 -0700516 uint8_t bv1s;
James Smart0c651872013-07-15 18:33:23 -0400517#define LPFC_WQ_SZ64_SUPPORT 1
518#define LPFC_WQ_SZ128_SUPPORT 2
James Smart895427b2017-02-12 13:52:30 -0800519 uint8_t wqpcnt;
James Smartc15e0702019-05-21 17:49:02 -0700520 uint8_t nvme;
James Smart28baac72010-02-12 14:42:03 -0500521};
522
James Smartc176ffa2018-01-30 15:58:46 -0800523#define LPFC_CQ_4K_PAGE_SZ 0x1
524#define LPFC_CQ_16K_PAGE_SZ 0x4
525#define LPFC_WQ_4K_PAGE_SZ 0x1
526#define LPFC_WQ_16K_PAGE_SZ 0x4
527
James Smart912e3ac2011-05-24 11:42:11 -0400528struct lpfc_iov {
529 uint32_t pf_number;
530 uint32_t vf_number;
531};
532
James Smartcd1c8302011-10-10 21:33:25 -0400533struct lpfc_sli4_lnk_info {
534 uint8_t lnk_dv;
535#define LPFC_LNK_DAT_INVAL 0
536#define LPFC_LNK_DAT_VAL 1
537 uint8_t lnk_tp;
James Smart9a66d992019-03-12 16:30:27 -0700538#define LPFC_LNK_GE 0x0 /* FCoE */
539#define LPFC_LNK_FC 0x1 /* FC */
540#define LPFC_LNK_FC_TRUNKED 0x2 /* FC_Trunked */
James Smartcd1c8302011-10-10 21:33:25 -0400541 uint8_t lnk_no;
James Smart448193b2015-12-16 18:12:05 -0500542 uint8_t optic_state;
James Smartcd1c8302011-10-10 21:33:25 -0400543};
544
James Smart895427b2017-02-12 13:52:30 -0800545#define LPFC_SLI4_HANDLER_CNT (LPFC_HBA_IO_CHAN_MAX+ \
James Smart1ba981f2014-02-20 09:56:45 -0500546 LPFC_FOF_IO_CHAN_NUM)
James Smart4305f182012-08-03 12:36:33 -0400547
James Smart7bb03bb2013-04-17 20:19:16 -0400548/* Used for IRQ vector to CPU mapping */
549struct lpfc_vector_map_info {
550 uint16_t phys_id;
551 uint16_t core_id;
552 uint16_t irq;
James Smart6a828b02019-01-28 11:14:31 -0800553 uint16_t eq;
James Smartb3295c22019-01-28 11:14:30 -0800554 uint16_t hdwq;
James Smartd9954a22019-05-21 17:49:05 -0700555 uint16_t flag;
556#define LPFC_CPU_MAP_HYPER 0x1
557#define LPFC_CPU_MAP_UNASSIGN 0x2
James Smart657add42019-05-21 17:49:06 -0700558#define LPFC_CPU_FIRST_IRQ 0x4
James Smart7bb03bb2013-04-17 20:19:16 -0400559};
560#define LPFC_VECTOR_MAP_EMPTY 0xffff
James Smart7bb03bb2013-04-17 20:19:16 -0400561
James Smartc4908502019-01-28 11:14:28 -0800562/* Multi-XRI pool */
563#define XRI_BATCH 8
564
565struct lpfc_pbl_pool {
566 struct list_head list;
567 u32 count;
568 spinlock_t lock; /* lock for pbl_pool*/
569};
570
571struct lpfc_pvt_pool {
572 u32 low_watermark;
573 u32 high_watermark;
574
575 struct list_head list;
576 u32 count;
577 spinlock_t lock; /* lock for pvt_pool */
578};
579
580struct lpfc_multixri_pool {
581 u32 xri_limit;
582
583 /* Starting point when searching a pbl_pool with round-robin method */
584 u32 rrb_next_hwqid;
585
586 /* Used by lpfc_adjust_pvt_pool_count.
587 * io_req_count is incremented by 1 during IO submission. The heartbeat
588 * handler uses these two variables to determine if pvt_pool is idle or
589 * busy.
590 */
591 u32 prev_io_req_count;
592 u32 io_req_count;
593
594 /* statistics */
595 u32 pbl_empty_count;
596#ifdef LPFC_MXP_STAT
597 u32 above_limit_count;
598 u32 below_limit_count;
599 u32 local_pbl_hit_count;
600 u32 other_pbl_hit_count;
601 u32 stat_max_hwm;
602
603#define LPFC_MXP_SNAPSHOT_TAKEN 3 /* snapshot is taken at 3rd heartbeats */
604 u32 stat_pbl_count;
605 u32 stat_pvt_count;
606 u32 stat_busy_count;
607 u32 stat_snapshot_taken;
608#endif
609
610 /* TODO: Separate pvt_pool into get and put list */
611 struct lpfc_pbl_pool pbl_pool; /* Public free XRI pool */
612 struct lpfc_pvt_pool pvt_pool; /* Private free XRI pool */
613};
614
James Smart4c47efc2019-01-28 11:14:25 -0800615struct lpfc_fc4_ctrl_stat {
616 u32 input_requests;
617 u32 output_requests;
618 u32 control_requests;
619 u32 io_cmpls;
620};
621
James Smart6a828b02019-01-28 11:14:31 -0800622#ifdef LPFC_HDWQ_LOCK_STAT
623struct lpfc_lock_stat {
624 uint32_t alloc_xri_get;
625 uint32_t alloc_xri_put;
626 uint32_t free_xri;
627 uint32_t wq_access;
628 uint32_t alloc_pvt_pool;
629 uint32_t mv_from_pvt_pool;
630 uint32_t mv_to_pub_pool;
631 uint32_t mv_to_pvt_pool;
632 uint32_t free_pub_pool;
633 uint32_t free_pvt_pool;
634};
635#endif
636
James Smart32517fc2019-01-28 11:14:33 -0800637struct lpfc_eq_intr_info {
638 struct list_head list;
639 uint32_t icnt;
640};
641
James Smartda0436e2009-05-22 14:51:39 -0400642/* SLI4 HBA data structure entries */
James Smartcdb42be2019-01-28 11:14:21 -0800643struct lpfc_sli4_hdw_queue {
644 /* Pointers to the constructed SLI4 queues */
645 struct lpfc_queue *hba_eq; /* Event queues for HBA */
James Smartc00f62e2019-08-14 16:57:11 -0700646 struct lpfc_queue *io_cq; /* Fast-path FCP & NVME compl queue */
647 struct lpfc_queue *io_wq; /* Fast-path FCP & NVME work queue */
648 uint16_t io_cq_map;
James Smart5e5b5112019-01-28 11:14:22 -0800649
650 /* Keep track of IO buffers for this hardware queue */
651 spinlock_t io_buf_list_get_lock; /* Common buf alloc list lock */
652 struct list_head lpfc_io_buf_list_get;
653 spinlock_t io_buf_list_put_lock; /* Common buf free list lock */
654 struct list_head lpfc_io_buf_list_put;
James Smartc00f62e2019-08-14 16:57:11 -0700655 spinlock_t abts_io_buf_list_lock; /* list of aborted IOs */
656 struct list_head lpfc_abts_io_buf_list;
James Smart5e5b5112019-01-28 11:14:22 -0800657 uint32_t total_io_bufs;
658 uint32_t get_io_bufs;
659 uint32_t put_io_bufs;
660 uint32_t empty_io_bufs;
661 uint32_t abts_scsi_io_bufs;
662 uint32_t abts_nvme_io_bufs;
James Smart63df6d62019-01-28 11:14:24 -0800663
James Smartc4908502019-01-28 11:14:28 -0800664 /* Multi-XRI pool per HWQ */
665 struct lpfc_multixri_pool *p_multixri_pool;
666
James Smart4c47efc2019-01-28 11:14:25 -0800667 /* FC-4 Stats counters */
668 struct lpfc_fc4_ctrl_stat nvme_cstat;
669 struct lpfc_fc4_ctrl_stat scsi_cstat;
James Smart6a828b02019-01-28 11:14:31 -0800670#ifdef LPFC_HDWQ_LOCK_STAT
671 struct lpfc_lock_stat lock_conflict;
672#endif
James Smart4c47efc2019-01-28 11:14:25 -0800673
James Smart63df6d62019-01-28 11:14:24 -0800674#ifdef CONFIG_SCSI_LPFC_DEBUG_FS
675#define LPFC_CHECK_CPU_CNT 128
676 uint32_t cpucheck_rcv_io[LPFC_CHECK_CPU_CNT];
677 uint32_t cpucheck_xmt_io[LPFC_CHECK_CPU_CNT];
678 uint32_t cpucheck_cmpl_io[LPFC_CHECK_CPU_CNT];
679#endif
James Smartd79c9e92019-08-14 16:57:09 -0700680
681 /* Per HDWQ pool resources */
682 struct list_head sgl_list;
683 struct list_head cmd_rsp_buf_list;
684
685 /* Lock for syncing Per HDWQ pool resources */
686 spinlock_t hdwq_lock;
James Smartcdb42be2019-01-28 11:14:21 -0800687};
688
James Smart6a828b02019-01-28 11:14:31 -0800689#ifdef LPFC_HDWQ_LOCK_STAT
690/* compile time trylock stats */
691#define lpfc_qp_spin_lock_irqsave(lock, flag, qp, lstat) \
692 { \
693 int only_once = 1; \
694 while (spin_trylock_irqsave(lock, flag) == 0) { \
695 if (only_once) { \
696 only_once = 0; \
697 qp->lock_conflict.lstat++; \
698 } \
699 } \
700 }
701#define lpfc_qp_spin_lock(lock, qp, lstat) \
702 { \
703 int only_once = 1; \
704 while (spin_trylock(lock) == 0) { \
705 if (only_once) { \
706 only_once = 0; \
707 qp->lock_conflict.lstat++; \
708 } \
709 } \
710 }
711#else
712#define lpfc_qp_spin_lock_irqsave(lock, flag, qp, lstat) \
713 spin_lock_irqsave(lock, flag)
714#define lpfc_qp_spin_lock(lock, qp, lstat) spin_lock(lock)
715#endif
716
James Smartda0436e2009-05-22 14:51:39 -0400717struct lpfc_sli4_hba {
718 void __iomem *conf_regs_memmap_p; /* Kernel memory mapped address for
James Smart1351e692018-02-22 08:18:43 -0800719 * config space registers
720 */
James Smartda0436e2009-05-22 14:51:39 -0400721 void __iomem *ctrl_regs_memmap_p; /* Kernel memory mapped address for
James Smart1351e692018-02-22 08:18:43 -0800722 * control registers
723 */
James Smartda0436e2009-05-22 14:51:39 -0400724 void __iomem *drbl_regs_memmap_p; /* Kernel memory mapped address for
James Smart1351e692018-02-22 08:18:43 -0800725 * doorbell registers
726 */
727 void __iomem *dpp_regs_memmap_p; /* Kernel memory mapped address for
728 * dpp registers
729 */
James Smart2fcee4b2010-12-15 17:57:46 -0500730 union {
731 struct {
732 /* IF Type 0, BAR 0 PCI cfg space reg mem map */
733 void __iomem *UERRLOregaddr;
734 void __iomem *UERRHIregaddr;
735 void __iomem *UEMASKLOregaddr;
736 void __iomem *UEMASKHIregaddr;
737 } if_type0;
738 struct {
739 /* IF Type 2, BAR 0 PCI cfg space reg mem map. */
740 void __iomem *STATUSregaddr;
741 void __iomem *CTRLregaddr;
742 void __iomem *ERR1regaddr;
James Smart2e90f4b2011-12-13 13:22:37 -0500743#define SLIPORT_ERR1_REG_ERR_CODE_1 0x1
744#define SLIPORT_ERR1_REG_ERR_CODE_2 0x2
James Smart2fcee4b2010-12-15 17:57:46 -0500745 void __iomem *ERR2regaddr;
James Smart2e90f4b2011-12-13 13:22:37 -0500746#define SLIPORT_ERR2_REG_FW_RESTART 0x0
747#define SLIPORT_ERR2_REG_FUNC_PROVISON 0x1
748#define SLIPORT_ERR2_REG_FORCED_DUMP 0x2
749#define SLIPORT_ERR2_REG_FAILURE_EQ 0x3
750#define SLIPORT_ERR2_REG_FAILURE_CQ 0x4
751#define SLIPORT_ERR2_REG_FAILURE_BUS 0x5
752#define SLIPORT_ERR2_REG_FAILURE_RQ 0x6
James Smart0cf07f842017-06-01 21:07:10 -0700753 void __iomem *EQDregaddr;
James Smart2fcee4b2010-12-15 17:57:46 -0500754 } if_type2;
755 } u;
756
757 /* IF type 0, BAR1 and if type 2, Bar 0 CSR register memory map */
758 void __iomem *PSMPHRregaddr;
759
760 /* Well-known SLI INTF register memory map. */
761 void __iomem *SLIINTFregaddr;
762
763 /* IF type 0, BAR 1 function CSR register memory map */
764 void __iomem *ISRregaddr; /* HST_ISR register */
765 void __iomem *IMRregaddr; /* HST_IMR register */
766 void __iomem *ISCRregaddr; /* HST_ISCR register */
767 /* IF type 0, BAR 0 and if type 2, BAR 0 doorbell register memory map */
768 void __iomem *RQDBregaddr; /* RQ_DOORBELL register */
769 void __iomem *WQDBregaddr; /* WQ_DOORBELL register */
James Smart9dd35422018-02-22 08:18:41 -0800770 void __iomem *CQDBregaddr; /* CQ_DOORBELL register */
771 void __iomem *EQDBregaddr; /* EQ_DOORBELL register */
James Smart2fcee4b2010-12-15 17:57:46 -0500772 void __iomem *MQDBregaddr; /* MQ_DOORBELL register */
773 void __iomem *BMBXregaddr; /* BootStrap MBX register */
James Smartda0436e2009-05-22 14:51:39 -0400774
James Smarta747c9c2009-11-18 15:41:10 -0500775 uint32_t ue_mask_lo;
776 uint32_t ue_mask_hi;
James Smart65791f12016-07-06 12:35:56 -0700777 uint32_t ue_to_sr;
778 uint32_t ue_to_rp;
James Smart28baac72010-02-12 14:42:03 -0500779 struct lpfc_register sli_intf;
780 struct lpfc_pc_sli4_params pc_sli4_params;
James Smart44fd7fe2017-08-23 16:55:47 -0700781 struct lpfc_bbscn_params bbscn_params;
James Smart895427b2017-02-12 13:52:30 -0800782 struct lpfc_hba_eq_hdl *hba_eq_hdl; /* HBA per-WQ handle */
James Smart67d12732012-08-03 12:36:13 -0400783
James Smartb71413d2018-02-22 08:18:40 -0800784 void (*sli4_eq_clr_intr)(struct lpfc_queue *q);
James Smart32517fc2019-01-28 11:14:33 -0800785 void (*sli4_write_eq_db)(struct lpfc_hba *phba, struct lpfc_queue *eq,
786 uint32_t count, bool arm);
787 void (*sli4_write_cq_db)(struct lpfc_hba *phba, struct lpfc_queue *cq,
788 uint32_t count, bool arm);
James Smartb71413d2018-02-22 08:18:40 -0800789
James Smartda0436e2009-05-22 14:51:39 -0400790 /* Pointers to the constructed SLI4 queues */
James Smartcdb42be2019-01-28 11:14:21 -0800791 struct lpfc_sli4_hdw_queue *hdwq;
792 struct list_head lpfc_wq_list;
793
794 /* Pointers to the constructed SLI4 queues for NVMET */
James Smart2d7dbc42017-02-12 13:52:35 -0800795 struct lpfc_queue **nvmet_cqset; /* Fast-path NVMET CQ Set queues */
796 struct lpfc_queue **nvmet_mrq_hdr; /* Fast-path NVMET hdr MRQs */
797 struct lpfc_queue **nvmet_mrq_data; /* Fast-path NVMET data MRQs */
James Smart67d12732012-08-03 12:36:13 -0400798
799 struct lpfc_queue *mbx_cq; /* Slow-path mailbox complete queue */
800 struct lpfc_queue *els_cq; /* Slow-path ELS response complete queue */
James Smart895427b2017-02-12 13:52:30 -0800801 struct lpfc_queue *nvmels_cq; /* NVME LS complete queue */
James Smartda0436e2009-05-22 14:51:39 -0400802 struct lpfc_queue *mbx_wq; /* Slow-path MBOX work queue */
803 struct lpfc_queue *els_wq; /* Slow-path ELS work queue */
James Smart895427b2017-02-12 13:52:30 -0800804 struct lpfc_queue *nvmels_wq; /* NVME LS work queue */
James Smartda0436e2009-05-22 14:51:39 -0400805 struct lpfc_queue *hdr_rq; /* Slow-path Header Receive queue */
806 struct lpfc_queue *dat_rq; /* Slow-path Data Receive queue */
James Smartda0436e2009-05-22 14:51:39 -0400807
James Smart895427b2017-02-12 13:52:30 -0800808 struct lpfc_name wwnn;
809 struct lpfc_name wwpn;
810
James Smart9a86ed42013-09-06 12:19:27 -0400811 uint32_t fw_func_mode; /* FW function protocol mode */
James Smart962bc512013-01-03 15:44:00 -0500812 uint32_t ulp0_mode; /* ULP0 protocol mode */
813 uint32_t ulp1_mode; /* ULP1 protocol mode */
814
James Smart1ba981f2014-02-20 09:56:45 -0500815 /* Optimized Access Storage specific queues/structures */
James Smart1ba981f2014-02-20 09:56:45 -0500816 uint64_t oas_next_lun;
817 uint8_t oas_next_tgt_wwpn[8];
818 uint8_t oas_next_vpt_wwpn[8];
819
James Smartda0436e2009-05-22 14:51:39 -0400820 /* Setup information for various queue parameters */
821 int eq_esize;
822 int eq_ecount;
823 int cq_esize;
824 int cq_ecount;
825 int wq_esize;
826 int wq_ecount;
827 int mq_esize;
828 int mq_ecount;
829 int rq_esize;
830 int rq_ecount;
831#define LPFC_SP_EQ_MAX_INTR_SEC 10000
832#define LPFC_FP_EQ_MAX_INTR_SEC 10000
833
834 uint32_t intr_enable;
835 struct lpfc_bmbx bmbx;
836 struct lpfc_max_cfg_param max_cfg_param;
James Smart6d368e52011-05-24 11:44:12 -0400837 uint16_t extents_in_use; /* must allocate resource extents. */
838 uint16_t rpi_hdrs_in_use; /* must post rpi hdrs if set. */
James Smartda0436e2009-05-22 14:51:39 -0400839 uint16_t next_xri; /* last_xri - max_cfg_param.xri_base = used */
840 uint16_t next_rpi;
James Smart5e5b5112019-01-28 11:14:22 -0800841 uint16_t io_xri_max;
842 uint16_t io_xri_cnt;
843 uint16_t io_xri_start;
James Smart895427b2017-02-12 13:52:30 -0800844 uint16_t els_xri_cnt;
James Smartf358dd02017-02-12 13:52:34 -0800845 uint16_t nvmet_xri_cnt;
James Smarta8cf5df2017-05-15 15:20:46 -0700846 uint16_t nvmet_io_wait_cnt;
847 uint16_t nvmet_io_wait_total;
James Smart6a828b02019-01-28 11:14:31 -0800848 uint16_t cq_max;
849 struct lpfc_queue **cq_lookup;
James Smart895427b2017-02-12 13:52:30 -0800850 struct list_head lpfc_els_sgl_list;
James Smartda0436e2009-05-22 14:51:39 -0400851 struct list_head lpfc_abts_els_sgl_list;
James Smartc00f62e2019-08-14 16:57:11 -0700852 spinlock_t abts_io_buf_list_lock; /* list of aborted SCSI IOs */
853 struct list_head lpfc_abts_io_buf_list;
James Smart5e5b5112019-01-28 11:14:22 -0800854 struct list_head lpfc_nvmet_sgl_list;
855 spinlock_t abts_nvmet_buf_list_lock; /* list of aborted NVMET IOs */
856 struct list_head lpfc_abts_nvmet_ctx_list;
James Smart79d8c4c2019-05-21 17:48:56 -0700857 spinlock_t t_active_list_lock; /* list of active NVMET IOs */
858 struct list_head t_active_ctx_list;
James Smarta8cf5df2017-05-15 15:20:46 -0700859 struct list_head lpfc_nvmet_io_wait_list;
Dick Kennedy66d7ce92017-08-23 16:55:42 -0700860 struct lpfc_nvmet_ctx_info *nvmet_ctx_info;
James Smartda0436e2009-05-22 14:51:39 -0400861 struct lpfc_sglq **lpfc_sglq_active_list;
862 struct list_head lpfc_rpi_hdr_list;
863 unsigned long *rpi_bmask;
James Smart6d368e52011-05-24 11:44:12 -0400864 uint16_t *rpi_ids;
James Smartda0436e2009-05-22 14:51:39 -0400865 uint16_t rpi_count;
James Smart6d368e52011-05-24 11:44:12 -0400866 struct list_head lpfc_rpi_blk_list;
867 unsigned long *xri_bmask;
868 uint16_t *xri_ids;
James Smart6d368e52011-05-24 11:44:12 -0400869 struct list_head lpfc_xri_blk_list;
870 unsigned long *vfi_bmask;
871 uint16_t *vfi_ids;
872 uint16_t vfi_count;
873 struct list_head lpfc_vfi_blk_list;
James Smartda0436e2009-05-22 14:51:39 -0400874 struct lpfc_sli4_flags sli4_flags;
James Smart45ed1192009-10-02 15:17:02 -0400875 struct list_head sp_queue_event;
James Smartda0436e2009-05-22 14:51:39 -0400876 struct list_head sp_cqe_event_pool;
877 struct list_head sp_asynce_work_queue;
878 struct list_head sp_fcp_xri_aborted_work_queue;
879 struct list_head sp_els_xri_aborted_work_queue;
880 struct list_head sp_unsol_work_queue;
881 struct lpfc_sli4_link link_state;
James Smartcd1c8302011-10-10 21:33:25 -0400882 struct lpfc_sli4_lnk_info lnk_info;
883 uint32_t pport_name_sta;
884#define LPFC_SLI4_PPNAME_NON 0
885#define LPFC_SLI4_PPNAME_GET 1
James Smart912e3ac2011-05-24 11:42:11 -0400886 struct lpfc_iov iov;
James Smart895427b2017-02-12 13:52:30 -0800887 spinlock_t sgl_list_lock; /* list of aborted els IOs */
James Smarta8cf5df2017-05-15 15:20:46 -0700888 spinlock_t nvmet_io_wait_lock; /* IOs waiting for ctx resources */
James Smart8b017a32015-05-21 13:55:18 -0400889 uint32_t physical_port;
James Smart7bb03bb2013-04-17 20:19:16 -0400890
891 /* CPU to vector mapping information */
892 struct lpfc_vector_map_info *cpu_map;
James Smart222e9232019-01-28 11:14:35 -0800893 uint16_t num_possible_cpu;
James Smart7bb03bb2013-04-17 20:19:16 -0400894 uint16_t num_present_cpu;
James Smart76fd07a2014-02-20 09:57:18 -0500895 uint16_t curr_disp_cpu;
James Smart32517fc2019-01-28 11:14:33 -0800896 struct lpfc_eq_intr_info __percpu *eq_info;
James Smart1dc5ec22018-10-23 13:41:11 -0700897 uint32_t conf_trunk;
898#define lpfc_conf_trunk_port0_WORD conf_trunk
899#define lpfc_conf_trunk_port0_SHIFT 0
900#define lpfc_conf_trunk_port0_MASK 0x1
901#define lpfc_conf_trunk_port1_WORD conf_trunk
902#define lpfc_conf_trunk_port1_SHIFT 1
903#define lpfc_conf_trunk_port1_MASK 0x1
904#define lpfc_conf_trunk_port2_WORD conf_trunk
905#define lpfc_conf_trunk_port2_SHIFT 2
906#define lpfc_conf_trunk_port2_MASK 0x1
907#define lpfc_conf_trunk_port3_WORD conf_trunk
908#define lpfc_conf_trunk_port3_SHIFT 3
909#define lpfc_conf_trunk_port3_MASK 0x1
James Smart9a66d992019-03-12 16:30:27 -0700910#define lpfc_conf_trunk_port0_nd_WORD conf_trunk
911#define lpfc_conf_trunk_port0_nd_SHIFT 4
912#define lpfc_conf_trunk_port0_nd_MASK 0x1
913#define lpfc_conf_trunk_port1_nd_WORD conf_trunk
914#define lpfc_conf_trunk_port1_nd_SHIFT 5
915#define lpfc_conf_trunk_port1_nd_MASK 0x1
916#define lpfc_conf_trunk_port2_nd_WORD conf_trunk
917#define lpfc_conf_trunk_port2_nd_SHIFT 6
918#define lpfc_conf_trunk_port2_nd_MASK 0x1
919#define lpfc_conf_trunk_port3_nd_WORD conf_trunk
920#define lpfc_conf_trunk_port3_nd_SHIFT 7
921#define lpfc_conf_trunk_port3_nd_MASK 0x1
James Smartda0436e2009-05-22 14:51:39 -0400922};
923
924enum lpfc_sge_type {
925 GEN_BUFF_TYPE,
James Smart895427b2017-02-12 13:52:30 -0800926 SCSI_BUFF_TYPE,
James Smartf358dd02017-02-12 13:52:34 -0800927 NVMET_BUFF_TYPE
James Smartda0436e2009-05-22 14:51:39 -0400928};
929
James Smart0f65ff62010-02-26 14:14:23 -0500930enum lpfc_sgl_state {
931 SGL_FREED,
932 SGL_ALLOCATED,
933 SGL_XRI_ABORTED
934};
935
James Smartda0436e2009-05-22 14:51:39 -0400936struct lpfc_sglq {
937 /* lpfc_sglqs are used in double linked lists */
938 struct list_head list;
939 struct list_head clist;
940 enum lpfc_sge_type buff_type; /* is this a scsi sgl */
James Smart0f65ff62010-02-26 14:14:23 -0500941 enum lpfc_sgl_state state;
James Smart19ca7602010-11-20 23:11:55 -0500942 struct lpfc_nodelist *ndlp; /* ndlp associated with IO */
James Smartda0436e2009-05-22 14:51:39 -0400943 uint16_t iotag; /* pre-assigned IO tag */
James Smart6d368e52011-05-24 11:44:12 -0400944 uint16_t sli4_lxritag; /* logical pre-assigned xri. */
James Smartda0436e2009-05-22 14:51:39 -0400945 uint16_t sli4_xritag; /* pre-assigned XRI, (OXID) tag. */
946 struct sli4_sge *sgl; /* pre-assigned SGL */
947 void *virt; /* virtual address. */
948 dma_addr_t phys; /* physical address */
949};
950
951struct lpfc_rpi_hdr {
952 struct list_head list;
953 uint32_t len;
954 struct lpfc_dmabuf *dmabuf;
955 uint32_t page_count;
956 uint32_t start_rpi;
James Smart845d9e82017-05-15 15:20:38 -0700957 uint16_t next_rpi;
James Smartda0436e2009-05-22 14:51:39 -0400958};
959
James Smart6d368e52011-05-24 11:44:12 -0400960struct lpfc_rsrc_blks {
961 struct list_head list;
962 uint16_t rsrc_start;
963 uint16_t rsrc_size;
964 uint16_t rsrc_used;
965};
966
James Smart86478872015-05-21 13:55:21 -0400967struct lpfc_rdp_context {
968 struct lpfc_nodelist *ndlp;
969 uint16_t ox_id;
970 uint16_t rx_id;
971 READ_LNK_VAR link_stat;
972 uint8_t page_a0[DMP_SFF_PAGE_A0_SIZE];
973 uint8_t page_a2[DMP_SFF_PAGE_A2_SIZE];
974 void (*cmpl)(struct lpfc_hba *, struct lpfc_rdp_context*, int);
975};
976
James Smart8b017a32015-05-21 13:55:18 -0400977struct lpfc_lcb_context {
978 uint8_t sub_command;
979 uint8_t type;
James Smart66e9e6b2018-06-26 08:24:27 -0700980 uint8_t capability;
James Smart8b017a32015-05-21 13:55:18 -0400981 uint8_t frequency;
James Smart66e9e6b2018-06-26 08:24:27 -0700982 uint16_t duration;
James Smart8b017a32015-05-21 13:55:18 -0400983 uint16_t ox_id;
984 uint16_t rx_id;
985 struct lpfc_nodelist *ndlp;
986};
987
988
James Smartda0436e2009-05-22 14:51:39 -0400989/*
990 * SLI4 specific function prototypes
991 */
992int lpfc_pci_function_reset(struct lpfc_hba *);
James Smart73d91e52011-10-10 21:32:10 -0400993int lpfc_sli4_pdev_status_reg_wait(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -0400994int lpfc_sli4_hba_setup(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -0400995int lpfc_sli4_config(struct lpfc_hba *, struct lpfcMboxq *, uint8_t,
996 uint8_t, uint32_t, bool);
997void lpfc_sli4_mbox_cmd_free(struct lpfc_hba *, struct lpfcMboxq *);
998void lpfc_sli4_mbx_sge_set(struct lpfcMboxq *, uint32_t, dma_addr_t, uint32_t);
999void lpfc_sli4_mbx_sge_get(struct lpfcMboxq *, uint32_t,
1000 struct lpfc_mbx_sge *);
James Smart0c9ab6f2010-02-26 14:15:57 -05001001int lpfc_sli4_mbx_read_fcf_rec(struct lpfc_hba *, struct lpfcMboxq *,
1002 uint16_t);
James Smartda0436e2009-05-22 14:51:39 -04001003
1004void lpfc_sli4_hba_reset(struct lpfc_hba *);
James Smartc1a21eb2019-03-12 16:30:29 -07001005struct lpfc_queue *lpfc_sli4_queue_alloc(struct lpfc_hba *phba,
1006 uint32_t page_size,
1007 uint32_t entry_size,
1008 uint32_t entry_count, int cpu);
James Smartda0436e2009-05-22 14:51:39 -04001009void lpfc_sli4_queue_free(struct lpfc_queue *);
James Smarta2fc4aef2014-09-03 12:57:55 -04001010int lpfc_eq_create(struct lpfc_hba *, struct lpfc_queue *, uint32_t);
James Smartcb733e32019-01-28 11:14:32 -08001011void lpfc_modify_hba_eq_delay(struct lpfc_hba *phba, uint32_t startq,
1012 uint32_t numq, uint32_t usdelay);
James Smarta2fc4aef2014-09-03 12:57:55 -04001013int lpfc_cq_create(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -04001014 struct lpfc_queue *, uint32_t, uint32_t);
James Smart2d7dbc42017-02-12 13:52:35 -08001015int lpfc_cq_create_set(struct lpfc_hba *phba, struct lpfc_queue **cqp,
James Smartcdb42be2019-01-28 11:14:21 -08001016 struct lpfc_sli4_hdw_queue *hdwq, uint32_t type,
James Smart2d7dbc42017-02-12 13:52:35 -08001017 uint32_t subtype);
James Smartb19a0612010-04-06 14:48:51 -04001018int32_t lpfc_mq_create(struct lpfc_hba *, struct lpfc_queue *,
1019 struct lpfc_queue *, uint32_t);
James Smarta2fc4aef2014-09-03 12:57:55 -04001020int lpfc_wq_create(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -04001021 struct lpfc_queue *, uint32_t);
James Smarta2fc4aef2014-09-03 12:57:55 -04001022int lpfc_rq_create(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -04001023 struct lpfc_queue *, struct lpfc_queue *, uint32_t);
James Smart2d7dbc42017-02-12 13:52:35 -08001024int lpfc_mrq_create(struct lpfc_hba *phba, struct lpfc_queue **hrqp,
1025 struct lpfc_queue **drqp, struct lpfc_queue **cqp,
1026 uint32_t subtype);
James Smarta2fc4aef2014-09-03 12:57:55 -04001027int lpfc_eq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1028int lpfc_cq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1029int lpfc_mq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1030int lpfc_wq_destroy(struct lpfc_hba *, struct lpfc_queue *);
1031int lpfc_rq_destroy(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -04001032 struct lpfc_queue *);
1033int lpfc_sli4_queue_setup(struct lpfc_hba *);
1034void lpfc_sli4_queue_unset(struct lpfc_hba *);
1035int lpfc_sli4_post_sgl(struct lpfc_hba *, dma_addr_t, dma_addr_t, uint16_t);
James Smart5e5b5112019-01-28 11:14:22 -08001036int lpfc_repost_io_sgl_list(struct lpfc_hba *phba);
James Smartda0436e2009-05-22 14:51:39 -04001037uint16_t lpfc_sli4_next_xritag(struct lpfc_hba *);
James Smartf7bc6432013-10-10 12:19:53 -04001038void lpfc_sli4_free_xri(struct lpfc_hba *, int);
James Smartda0436e2009-05-22 14:51:39 -04001039int lpfc_sli4_post_async_mbox(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -04001040struct lpfc_cq_event *__lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
1041struct lpfc_cq_event *lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
1042void __lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
1043void lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
1044int lpfc_sli4_init_rpi_hdrs(struct lpfc_hba *);
1045int lpfc_sli4_post_rpi_hdr(struct lpfc_hba *, struct lpfc_rpi_hdr *);
1046int lpfc_sli4_post_all_rpi_hdrs(struct lpfc_hba *);
1047struct lpfc_rpi_hdr *lpfc_sli4_create_rpi_hdr(struct lpfc_hba *);
1048void lpfc_sli4_remove_rpi_hdrs(struct lpfc_hba *);
1049int lpfc_sli4_alloc_rpi(struct lpfc_hba *);
1050void lpfc_sli4_free_rpi(struct lpfc_hba *, int);
1051void lpfc_sli4_remove_rpis(struct lpfc_hba *);
1052void lpfc_sli4_async_event_proc(struct lpfc_hba *);
James Smartecfd03c2010-02-12 14:41:27 -05001053void lpfc_sli4_fcf_redisc_event_proc(struct lpfc_hba *);
James Smart6b5151f2012-01-18 16:24:06 -05001054int lpfc_sli4_resume_rpi(struct lpfc_nodelist *,
1055 void (*)(struct lpfc_hba *, LPFC_MBOXQ_t *), void *);
James Smartda0436e2009-05-22 14:51:39 -04001056void lpfc_sli4_fcp_xri_abort_event_proc(struct lpfc_hba *);
1057void lpfc_sli4_els_xri_abort_event_proc(struct lpfc_hba *);
James Smart318083a2017-03-04 09:30:30 -08001058void lpfc_sli4_nvme_xri_aborted(struct lpfc_hba *phba,
James Smartc00f62e2019-08-14 16:57:11 -07001059 struct sli4_wcqe_xri_aborted *axri,
1060 struct lpfc_io_buf *lpfc_ncmd);
1061void lpfc_sli4_io_xri_aborted(struct lpfc_hba *phba,
1062 struct sli4_wcqe_xri_aborted *axri, int idx);
James Smart318083a2017-03-04 09:30:30 -08001063void lpfc_sli4_nvmet_xri_aborted(struct lpfc_hba *phba,
1064 struct sli4_wcqe_xri_aborted *axri);
James Smartda0436e2009-05-22 14:51:39 -04001065void lpfc_sli4_els_xri_aborted(struct lpfc_hba *,
1066 struct sli4_wcqe_xri_aborted *);
James Smart1151e3e2011-02-16 12:39:35 -05001067void lpfc_sli4_vport_delete_els_xri_aborted(struct lpfc_vport *);
1068void lpfc_sli4_vport_delete_fcp_xri_aborted(struct lpfc_vport *);
James Smartda0436e2009-05-22 14:51:39 -04001069int lpfc_sli4_brdreset(struct lpfc_hba *);
1070int lpfc_sli4_add_fcf_record(struct lpfc_hba *, struct fcf_record *);
1071void lpfc_sli_remove_dflt_fcf(struct lpfc_hba *);
1072int lpfc_sli4_get_els_iocb_cnt(struct lpfc_hba *);
James Smart895427b2017-02-12 13:52:30 -08001073int lpfc_sli4_get_iocb_cnt(struct lpfc_hba *phba);
James Smart76a95d72010-11-20 23:11:48 -05001074int lpfc_sli4_init_vpi(struct lpfc_vport *);
James Smart92f3b322019-03-20 10:44:22 -07001075void lpfc_sli4_eq_clr_intr(struct lpfc_queue *);
James Smart32517fc2019-01-28 11:14:33 -08001076void lpfc_sli4_write_cq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1077 uint32_t count, bool arm);
1078void lpfc_sli4_write_eq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1079 uint32_t count, bool arm);
James Smart92f3b322019-03-20 10:44:22 -07001080void lpfc_sli4_if6_eq_clr_intr(struct lpfc_queue *q);
James Smart32517fc2019-01-28 11:14:33 -08001081void lpfc_sli4_if6_write_cq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1082 uint32_t count, bool arm);
1083void lpfc_sli4_if6_write_eq_db(struct lpfc_hba *phba, struct lpfc_queue *q,
1084 uint32_t count, bool arm);
James Smartda0436e2009-05-22 14:51:39 -04001085void lpfc_sli4_fcfi_unreg(struct lpfc_hba *, uint16_t);
James Smart0c9ab6f2010-02-26 14:15:57 -05001086int lpfc_sli4_fcf_scan_read_fcf_rec(struct lpfc_hba *, uint16_t);
1087int lpfc_sli4_fcf_rr_read_fcf_rec(struct lpfc_hba *, uint16_t);
1088int lpfc_sli4_read_fcf_rec(struct lpfc_hba *, uint16_t);
1089void lpfc_mbx_cmpl_fcf_scan_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
1090void lpfc_mbx_cmpl_fcf_rr_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
1091void lpfc_mbx_cmpl_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
1092int lpfc_sli4_unregister_fcf(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -04001093int lpfc_sli4_post_status_check(struct lpfc_hba *);
James Smarta183a152011-10-10 21:32:43 -04001094uint8_t lpfc_sli_config_mbox_subsys_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
1095uint8_t lpfc_sli_config_mbox_opcode_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
James Smartd2cc9bc2018-09-10 10:30:50 -07001096void lpfc_sli4_ras_dma_free(struct lpfc_hba *phba);
James Smartd79c9e92019-08-14 16:57:09 -07001097struct sli4_hybrid_sgl *lpfc_get_sgl_per_hdwq(struct lpfc_hba *phba,
1098 struct lpfc_io_buf *buf);
1099struct fcp_cmd_rsp_buf *lpfc_get_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba,
1100 struct lpfc_io_buf *buf);
1101int lpfc_put_sgl_per_hdwq(struct lpfc_hba *phba, struct lpfc_io_buf *buf);
1102int lpfc_put_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba,
1103 struct lpfc_io_buf *buf);
1104void lpfc_free_sgl_per_hdwq(struct lpfc_hba *phba,
1105 struct lpfc_sli4_hdw_queue *hdwq);
1106void lpfc_free_cmd_rsp_buf_per_hdwq(struct lpfc_hba *phba,
1107 struct lpfc_sli4_hdw_queue *hdwq);
James Bottomleyc88725d2019-03-20 20:02:04 -04001108static inline void *lpfc_sli4_qe(struct lpfc_queue *q, uint16_t idx)
1109{
1110 return q->q_pgs[idx / q->entry_cnt_per_pg] +
1111 (q->entry_size * (idx % q->entry_cnt_per_pg));
1112}