blob: f29cd5c0aeed5948dd0cff1d1b329b5e56c2f9b2 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Johannes Berg128e63e2013-01-21 21:39:26 +01003 * Copyright(c) 2003 - 2013 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020037#include "iwl-op-mode.h"
Johannes Berg6468a01a2012-05-16 19:13:54 +020038#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020039/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020040#include "dvm/commands.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080041
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070042#define IWL_TX_CRC_SIZE 4
43#define IWL_TX_DELIMITER_SIZE 4
44
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020045/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
46 * DMA services
47 *
48 * Theory of operation
49 *
50 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
51 * of buffer descriptors, each of which points to one or more data buffers for
52 * the device to read from or fill. Driver and device exchange status of each
53 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
54 * entries in each circular buffer, to protect against confusing empty and full
55 * queue states.
56 *
57 * The device reads or writes the data in the queues via the device's several
58 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
59 *
60 * For Tx queue, there are low mark and high mark limits. If, after queuing
61 * the packet for Tx, free space become < low mark, Tx queue stopped. When
62 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
63 * Tx queue resumed.
64 *
65 ***************************************************/
66static int iwl_queue_space(const struct iwl_queue *q)
67{
68 int s = q->read_ptr - q->write_ptr;
69
70 if (q->read_ptr > q->write_ptr)
71 s -= q->n_bd;
72
73 if (s <= 0)
74 s += q->n_window;
75 /* keep some reserve to not confuse empty and full situations */
76 s -= 2;
77 if (s < 0)
78 s = 0;
79 return s;
80}
81
82/*
83 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
84 */
85static int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
86{
87 q->n_bd = count;
88 q->n_window = slots_num;
89 q->id = id;
90
91 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
92 * and iwl_queue_dec_wrap are broken. */
93 if (WARN_ON(!is_power_of_2(count)))
94 return -EINVAL;
95
96 /* slots_num must be power-of-two size, otherwise
97 * get_cmd_index is broken. */
98 if (WARN_ON(!is_power_of_2(slots_num)))
99 return -EINVAL;
100
101 q->low_mark = q->n_window / 4;
102 if (q->low_mark < 4)
103 q->low_mark = 4;
104
105 q->high_mark = q->n_window / 8;
106 if (q->high_mark < 2)
107 q->high_mark = 2;
108
109 q->write_ptr = 0;
110 q->read_ptr = 0;
111
112 return 0;
113}
114
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200115static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
116 struct iwl_dma_ptr *ptr, size_t size)
117{
118 if (WARN_ON(ptr->addr))
119 return -EINVAL;
120
121 ptr->addr = dma_alloc_coherent(trans->dev, size,
122 &ptr->dma, GFP_KERNEL);
123 if (!ptr->addr)
124 return -ENOMEM;
125 ptr->size = size;
126 return 0;
127}
128
129static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
130 struct iwl_dma_ptr *ptr)
131{
132 if (unlikely(!ptr->addr))
133 return;
134
135 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
136 memset(ptr, 0, sizeof(*ptr));
137}
138
139static void iwl_pcie_txq_stuck_timer(unsigned long data)
140{
141 struct iwl_txq *txq = (void *)data;
142 struct iwl_queue *q = &txq->q;
143 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
144 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
145 u32 scd_sram_addr = trans_pcie->scd_base_addr +
146 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
147 u8 buf[16];
148 int i;
149
150 spin_lock(&txq->lock);
151 /* check if triggered erroneously */
152 if (txq->q.read_ptr == txq->q.write_ptr) {
153 spin_unlock(&txq->lock);
154 return;
155 }
156 spin_unlock(&txq->lock);
157
158 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
159 jiffies_to_msecs(trans_pcie->wd_timeout));
160 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
161 txq->q.read_ptr, txq->q.write_ptr);
162
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200163 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200164
165 iwl_print_hex_error(trans, buf, sizeof(buf));
166
167 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
168 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
169 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
170
171 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
172 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
173 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
174 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
175 u32 tbl_dw =
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +0200176 iwl_trans_read_mem32(trans,
177 trans_pcie->scd_base_addr +
178 SCD_TRANS_TBL_OFFSET_QUEUE(i));
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200179
180 if (i & 0x1)
181 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
182 else
183 tbl_dw = tbl_dw & 0x0000FFFF;
184
185 IWL_ERR(trans,
186 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
187 i, active ? "" : "in", fifo, tbl_dw,
188 iwl_read_prph(trans,
189 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
190 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
191 }
192
193 for (i = q->read_ptr; i != q->write_ptr;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100194 i = iwl_queue_inc_wrap(i, q->n_bd))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200195 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
Johannes Berg38c0f3342013-02-27 13:18:50 +0100196 le32_to_cpu(txq->scratchbufs[i].scratch));
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200197
198 iwl_op_mode_nic_error(trans->op_mode);
199}
200
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200201/*
202 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300203 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200204static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
205 struct iwl_txq *txq, u16 byte_cnt)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300206{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700207 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Johannes Berg20d3b642012-05-16 22:54:29 +0200208 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300209 int write_ptr = txq->q.write_ptr;
210 int txq_id = txq->q.id;
211 u8 sec_ctl = 0;
212 u8 sta_id = 0;
213 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
214 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700215 struct iwl_tx_cmd *tx_cmd =
Johannes Bergbf8440e2012-03-19 17:12:06 +0100216 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300217
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700218 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
219
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300220 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
221
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700222 sta_id = tx_cmd->sta_id;
223 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300224
225 switch (sec_ctl & TX_CMD_SEC_MSK) {
226 case TX_CMD_SEC_CCM:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200227 len += IEEE80211_CCMP_MIC_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300228 break;
229 case TX_CMD_SEC_TKIP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200230 len += IEEE80211_TKIP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300231 break;
232 case TX_CMD_SEC_WEP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200233 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300234 break;
235 }
236
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200237 if (trans_pcie->bc_table_dword)
238 len = DIV_ROUND_UP(len, 4);
239
240 bc_ent = cpu_to_le16(len | (sta_id << 12));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300241
242 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
243
244 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
245 scd_bc_tbl[txq_id].
246 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
247}
248
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200249static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
250 struct iwl_txq *txq)
251{
252 struct iwl_trans_pcie *trans_pcie =
253 IWL_TRANS_GET_PCIE_TRANS(trans);
254 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
255 int txq_id = txq->q.id;
256 int read_ptr = txq->q.read_ptr;
257 u8 sta_id = 0;
258 __le16 bc_ent;
259 struct iwl_tx_cmd *tx_cmd =
260 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
261
262 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
263
264 if (txq_id != trans_pcie->cmd_queue)
265 sta_id = tx_cmd->sta_id;
266
267 bc_ent = cpu_to_le16(1 | (sta_id << 12));
268 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
269
270 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
271 scd_bc_tbl[txq_id].
272 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
273}
274
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200275/*
276 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800277 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200278void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_txq *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800279{
280 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800281 int txq_id = txq->q.id;
282
283 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800284 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800285
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700286 if (trans->cfg->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800287 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200288 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800289 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800290 } else {
Don Fry47107e82012-03-15 13:27:06 -0700291 struct iwl_trans_pcie *trans_pcie =
292 IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800293 /* if we're trying to save power */
Don Fry01d651d2012-03-23 08:34:31 -0700294 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800295 /* wake up nic if it's powered down ...
296 * uCode will wake up, and interrupt us again, so next
297 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200298 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800299
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800300 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700301 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800302 "Tx queue %d requesting wakeup,"
303 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200304 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800305 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
306 return;
307 }
308
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +0200309 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id,
310 txq->q.write_ptr);
311
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200312 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800313 txq->q.write_ptr | (txq_id << 8));
314
315 /*
316 * else not in power-save mode,
317 * uCode will never sleep when we're
318 * trying to tx (during RFKILL, we're not trying to tx).
319 */
320 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200321 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800322 txq->q.write_ptr | (txq_id << 8));
323 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800324 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800325}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800326
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200327static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
Johannes Berg214d14d2011-05-04 07:50:44 -0700328{
329 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
330
331 dma_addr_t addr = get_unaligned_le32(&tb->lo);
332 if (sizeof(dma_addr_t) > sizeof(u32))
333 addr |=
334 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
335
336 return addr;
337}
338
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200339static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
Johannes Berg214d14d2011-05-04 07:50:44 -0700340{
341 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
342
343 return le16_to_cpu(tb->hi_n_len) >> 4;
344}
345
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200346static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
347 dma_addr_t addr, u16 len)
Johannes Berg214d14d2011-05-04 07:50:44 -0700348{
349 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
350 u16 hi_n_len = len << 4;
351
352 put_unaligned_le32(addr, &tb->lo);
353 if (sizeof(dma_addr_t) > sizeof(u32))
354 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
355
356 tb->hi_n_len = cpu_to_le16(hi_n_len);
357
358 tfd->num_tbs = idx + 1;
359}
360
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200361static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
Johannes Berg214d14d2011-05-04 07:50:44 -0700362{
363 return tfd->num_tbs & 0x1f;
364}
365
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200366static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
Johannes Berg98891752013-02-26 11:28:19 +0100367 struct iwl_cmd_meta *meta,
368 struct iwl_tfd *tfd)
Johannes Berg214d14d2011-05-04 07:50:44 -0700369{
Johannes Berg214d14d2011-05-04 07:50:44 -0700370 int i;
371 int num_tbs;
372
Johannes Berg214d14d2011-05-04 07:50:44 -0700373 /* Sanity check on number of chunks */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200374 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700375
376 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700377 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700378 /* @todo issue fatal error, it is quite serious situation */
379 return;
380 }
381
Johannes Berg38c0f3342013-02-27 13:18:50 +0100382 /* first TB is never freed - it's the scratchbuf data */
Johannes Berg214d14d2011-05-04 07:50:44 -0700383
Johannes Berg214d14d2011-05-04 07:50:44 -0700384 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200385 dma_unmap_single(trans->dev, iwl_pcie_tfd_tb_get_addr(tfd, i),
Johannes Berg98891752013-02-26 11:28:19 +0100386 iwl_pcie_tfd_tb_get_len(tfd, i),
387 DMA_TO_DEVICE);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200388
389 tfd->num_tbs = 0;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700390}
391
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200392/*
393 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700394 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700395 * @txq - tx queue
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200396 * @dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700397 *
398 * Does NOT advance any TFD circular buffer read/write indexes
399 * Does NOT free the TFD itself (which is within circular buffer)
400 */
Johannes Berg98891752013-02-26 11:28:19 +0100401static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700402{
403 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700404
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200405 /* rd_ptr is bounded by n_bd and idx is bounded by n_window */
406 int rd_ptr = txq->q.read_ptr;
407 int idx = get_cmd_index(&txq->q, rd_ptr);
408
Johannes Berg015c15e2012-03-05 11:24:24 -0800409 lockdep_assert_held(&txq->lock);
410
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200411 /* We have only q->n_window txq->entries, but we use q->n_bd tfds */
Johannes Berg98891752013-02-26 11:28:19 +0100412 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
Johannes Berg214d14d2011-05-04 07:50:44 -0700413
414 /* free SKB */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100415 if (txq->entries) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700416 struct sk_buff *skb;
417
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200418 skb = txq->entries[idx].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700419
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700420 /* Can be called from irqs-disabled context
421 * If skb is not NULL, it means that the whole queue is being
422 * freed and that the queue is not empty - free the skb
423 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700424 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200425 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200426 txq->entries[idx].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700427 }
428 }
429}
430
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200431static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
432 dma_addr_t addr, u16 len, u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700433{
434 struct iwl_queue *q;
435 struct iwl_tfd *tfd, *tfd_tmp;
436 u32 num_tbs;
437
438 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700439 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700440 tfd = &tfd_tmp[q->write_ptr];
441
442 if (reset)
443 memset(tfd, 0, sizeof(*tfd));
444
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200445 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700446
447 /* Each TFD can point to a maximum 20 Tx buffers */
448 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700449 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200450 IWL_NUM_OF_TBS);
Johannes Berg214d14d2011-05-04 07:50:44 -0700451 return -EINVAL;
452 }
453
454 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
455 return -EINVAL;
456
457 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700458 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200459 (unsigned long long)addr);
Johannes Berg214d14d2011-05-04 07:50:44 -0700460
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200461 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
Johannes Berg214d14d2011-05-04 07:50:44 -0700462
463 return 0;
464}
465
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200466static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
467 struct iwl_txq *txq, int slots_num,
468 u32 txq_id)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800469{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200470 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
471 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100472 size_t scratchbuf_sz;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200473 int i;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800474
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200475 if (WARN_ON(txq->entries || txq->tfds))
476 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800477
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200478 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
479 (unsigned long)txq);
480 txq->trans_pcie = trans_pcie;
481
482 txq->q.n_window = slots_num;
483
484 txq->entries = kcalloc(slots_num,
485 sizeof(struct iwl_pcie_txq_entry),
486 GFP_KERNEL);
487
488 if (!txq->entries)
489 goto error;
490
491 if (txq_id == trans_pcie->cmd_queue)
492 for (i = 0; i < slots_num; i++) {
493 txq->entries[i].cmd =
494 kmalloc(sizeof(struct iwl_device_cmd),
495 GFP_KERNEL);
496 if (!txq->entries[i].cmd)
497 goto error;
498 }
499
500 /* Circular buffer of transmit frame descriptors (TFDs),
501 * shared with device */
502 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
503 &txq->q.dma_addr, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +0000504 if (!txq->tfds)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200505 goto error;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100506
507 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
508 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
509 sizeof(struct iwl_cmd_header) +
510 offsetof(struct iwl_tx_cmd, scratch));
511
512 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
513
514 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
515 &txq->scratchbufs_dma,
516 GFP_KERNEL);
517 if (!txq->scratchbufs)
518 goto err_free_tfds;
519
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200520 txq->q.id = txq_id;
521
522 return 0;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100523err_free_tfds:
524 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200525error:
526 if (txq->entries && txq_id == trans_pcie->cmd_queue)
527 for (i = 0; i < slots_num; i++)
528 kfree(txq->entries[i].cmd);
529 kfree(txq->entries);
530 txq->entries = NULL;
531
532 return -ENOMEM;
533
534}
535
536static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
537 int slots_num, u32 txq_id)
538{
539 int ret;
540
541 txq->need_update = 0;
542
543 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
544 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
545 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
546
547 /* Initialize queue's high/low-water marks, and head/tail indexes */
548 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
549 txq_id);
550 if (ret)
551 return ret;
552
553 spin_lock_init(&txq->lock);
554
555 /*
556 * Tell nic where to find circular buffer of Tx Frame Descriptors for
557 * given Tx queue, and enable the DMA channel used for that queue.
558 * Circular buffer (TFD queue in DRAM) physical base address */
559 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
560 txq->q.dma_addr >> 8);
561
562 return 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800563}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800564
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200565/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200566 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800567 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200568static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800569{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200570 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
571 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
572 struct iwl_queue *q = &txq->q;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800573
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200574 if (!q->n_bd)
575 return;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800576
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200577 spin_lock_bh(&txq->lock);
578 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300579 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
580 txq_id, q->read_ptr);
Johannes Berg98891752013-02-26 11:28:19 +0100581 iwl_pcie_txq_free_tfd(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200582 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
583 }
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300584 txq->active = false;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200585 spin_unlock_bh(&txq->lock);
Emmanuel Grumbach8a487b12013-06-13 13:10:00 +0300586
587 /* just in case - this queue may have been stopped */
588 iwl_wake_queue(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200589}
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800590
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200591/*
592 * iwl_pcie_txq_free - Deallocate DMA queue.
593 * @txq: Transmit queue to deallocate.
594 *
595 * Empty queue by removing and destroying all BD's.
596 * Free all buffers.
597 * 0-fill, but do not free "txq" descriptor structure.
598 */
599static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
600{
601 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
602 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
603 struct device *dev = trans->dev;
604 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800605
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200606 if (WARN_ON(!txq))
607 return;
608
609 iwl_pcie_txq_unmap(trans, txq_id);
610
611 /* De-alloc array of command/tx buffers */
612 if (txq_id == trans_pcie->cmd_queue)
613 for (i = 0; i < txq->q.n_window; i++) {
614 kfree(txq->entries[i].cmd);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200615 kfree(txq->entries[i].free_buf);
616 }
617
618 /* De-alloc circular buffer of TFDs */
619 if (txq->q.n_bd) {
620 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
621 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100622 txq->q.dma_addr = 0;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100623
624 dma_free_coherent(dev,
625 sizeof(*txq->scratchbufs) * txq->q.n_window,
626 txq->scratchbufs, txq->scratchbufs_dma);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200627 }
628
629 kfree(txq->entries);
630 txq->entries = NULL;
631
632 del_timer_sync(&txq->stuck_timer);
633
634 /* 0-fill queue descriptor structure */
635 memset(txq, 0, sizeof(*txq));
636}
637
638/*
639 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
640 */
641static void iwl_pcie_txq_set_sched(struct iwl_trans *trans, u32 mask)
642{
643 struct iwl_trans_pcie __maybe_unused *trans_pcie =
644 IWL_TRANS_GET_PCIE_TRANS(trans);
645
646 iwl_write_prph(trans, SCD_TXFACT, mask);
647}
648
649void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
650{
651 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg22dc3c92013-01-09 00:47:07 +0100652 int nq = trans->cfg->base_params->num_of_queues;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200653 int chan;
654 u32 reg_val;
Johannes Berg22dc3c92013-01-09 00:47:07 +0100655 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
656 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200657
658 /* make sure all queue are not stopped/used */
659 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
660 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
661
662 trans_pcie->scd_base_addr =
663 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
664
665 WARN_ON(scd_base_addr != 0 &&
666 scd_base_addr != trans_pcie->scd_base_addr);
667
Johannes Berg22dc3c92013-01-09 00:47:07 +0100668 /* reset context data, TX status and translation data */
669 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
670 SCD_CONTEXT_MEM_LOWER_BOUND,
671 NULL, clear_dwords);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200672
673 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
674 trans_pcie->scd_bc_tbls.dma >> 10);
675
676 /* The chain extension of the SCD doesn't work well. This feature is
677 * enabled by default by the HW, so we need to disable it manually.
678 */
679 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
680
681 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
682 trans_pcie->cmd_fifo);
683
684 /* Activate all Tx DMA/FIFO channels */
685 iwl_pcie_txq_set_sched(trans, IWL_MASK(0, 7));
686
687 /* Enable DMA channel */
688 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
689 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
690 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
691 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
692
693 /* Update FH chicken bits */
694 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
695 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
696 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
697
698 /* Enable L1-Active */
699 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
700 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
701}
702
Johannes Bergddaf5a52013-01-08 11:25:44 +0100703void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
704{
705 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
706 int txq_id;
707
708 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
709 txq_id++) {
710 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
711
712 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
713 txq->q.dma_addr >> 8);
714 iwl_pcie_txq_unmap(trans, txq_id);
715 txq->q.read_ptr = 0;
716 txq->q.write_ptr = 0;
717 }
718
719 /* Tell NIC where to find the "keep warm" buffer */
720 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
721 trans_pcie->kw.dma >> 4);
722
723 iwl_pcie_tx_start(trans, trans_pcie->scd_base_addr);
724}
725
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200726/*
727 * iwl_pcie_tx_stop - Stop all Tx DMA channels
728 */
729int iwl_pcie_tx_stop(struct iwl_trans *trans)
730{
731 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
732 int ch, txq_id, ret;
733 unsigned long flags;
734
735 /* Turn off all Tx DMA fifos */
736 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
737
738 iwl_pcie_txq_set_sched(trans, 0);
739
740 /* Stop each Tx DMA channel, and wait for it to be idle */
741 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
742 iwl_write_direct32(trans,
743 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
744 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
745 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
746 if (ret < 0)
747 IWL_ERR(trans,
748 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
749 ch,
750 iwl_read_direct32(trans,
751 FH_TSSR_TX_STATUS_REG));
752 }
753 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
754
755 if (!trans_pcie->txq) {
756 IWL_WARN(trans,
757 "Stopping tx queues that aren't allocated...\n");
758 return 0;
759 }
760
761 /* Unmap DMA from host system and free skb's */
762 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
763 txq_id++)
764 iwl_pcie_txq_unmap(trans, txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800765
766 return 0;
767}
768
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200769/*
770 * iwl_trans_tx_free - Free TXQ Context
771 *
772 * Destroy all TX DMA queues and structures
773 */
774void iwl_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300775{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200776 int txq_id;
777 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300778
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200779 /* Tx queues */
780 if (trans_pcie->txq) {
781 for (txq_id = 0;
782 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
783 iwl_pcie_txq_free(trans, txq_id);
784 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300785
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200786 kfree(trans_pcie->txq);
787 trans_pcie->txq = NULL;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300788
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200789 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300790
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200791 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300792}
793
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200794/*
795 * iwl_pcie_tx_alloc - allocate TX context
796 * Allocate all Tx DMA structures and initialize them
797 */
798static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
799{
800 int ret;
801 int txq_id, slots_num;
802 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
803
804 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
805 sizeof(struct iwlagn_scd_bc_tbl);
806
807 /*It is not allowed to alloc twice, so warn when this happens.
808 * We cannot rely on the previous allocation, so free and fail */
809 if (WARN_ON(trans_pcie->txq)) {
810 ret = -EINVAL;
811 goto error;
812 }
813
814 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
815 scd_bc_tbls_size);
816 if (ret) {
817 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
818 goto error;
819 }
820
821 /* Alloc keep-warm buffer */
822 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
823 if (ret) {
824 IWL_ERR(trans, "Keep Warm allocation failed\n");
825 goto error;
826 }
827
828 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
829 sizeof(struct iwl_txq), GFP_KERNEL);
830 if (!trans_pcie->txq) {
831 IWL_ERR(trans, "Not enough memory for txq\n");
832 ret = ENOMEM;
833 goto error;
834 }
835
836 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
837 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
838 txq_id++) {
839 slots_num = (txq_id == trans_pcie->cmd_queue) ?
840 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
841 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
842 slots_num, txq_id);
843 if (ret) {
844 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
845 goto error;
846 }
847 }
848
849 return 0;
850
851error:
852 iwl_pcie_tx_free(trans);
853
854 return ret;
855}
856int iwl_pcie_tx_init(struct iwl_trans *trans)
857{
858 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
859 int ret;
860 int txq_id, slots_num;
861 unsigned long flags;
862 bool alloc = false;
863
864 if (!trans_pcie->txq) {
865 ret = iwl_pcie_tx_alloc(trans);
866 if (ret)
867 goto error;
868 alloc = true;
869 }
870
871 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
872
873 /* Turn off all Tx DMA fifos */
874 iwl_write_prph(trans, SCD_TXFACT, 0);
875
876 /* Tell NIC where to find the "keep warm" buffer */
877 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
878 trans_pcie->kw.dma >> 4);
879
880 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
881
882 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
883 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
884 txq_id++) {
885 slots_num = (txq_id == trans_pcie->cmd_queue) ?
886 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
887 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
888 slots_num, txq_id);
889 if (ret) {
890 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
891 goto error;
892 }
893 }
894
895 return 0;
896error:
897 /*Upon error, free only if we allocated something */
898 if (alloc)
899 iwl_pcie_tx_free(trans);
900 return ret;
901}
902
903static inline void iwl_pcie_txq_progress(struct iwl_trans_pcie *trans_pcie,
904 struct iwl_txq *txq)
905{
906 if (!trans_pcie->wd_timeout)
907 return;
908
909 /*
910 * if empty delete timer, otherwise move timer forward
911 * since we're making progress on this queue
912 */
913 if (txq->q.read_ptr == txq->q.write_ptr)
914 del_timer(&txq->stuck_timer);
915 else
916 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
917}
918
919/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200920void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
921 struct sk_buff_head *skbs)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200922{
923 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
924 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200925 /* n_bd is usually 256 => n_bd - 1 = 0xff */
926 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200927 struct iwl_queue *q = &txq->q;
928 int last_to_free;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200929
930 /* This function is not meant to release cmd queue*/
931 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200932 return;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200933
Johannes Berg2bfb5092012-12-27 21:43:48 +0100934 spin_lock_bh(&txq->lock);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200935
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300936 if (!txq->active) {
937 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
938 txq_id, ssn);
939 goto out;
940 }
941
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200942 if (txq->q.read_ptr == tfd_num)
943 goto out;
944
945 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
946 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200947
948 /*Since we free until index _not_ inclusive, the one before index is
949 * the last we will free. This one must be used */
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200950 last_to_free = iwl_queue_dec_wrap(tfd_num, q->n_bd);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200951
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200952 if (!iwl_queue_used(q, last_to_free)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200953 IWL_ERR(trans,
954 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
955 __func__, txq_id, last_to_free, q->n_bd,
956 q->write_ptr, q->read_ptr);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200957 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200958 }
959
960 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200961 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200962
963 for (;
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200964 q->read_ptr != tfd_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200965 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
966
967 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
968 continue;
969
970 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
971
972 txq->entries[txq->q.read_ptr].skb = NULL;
973
974 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
975
Johannes Berg98891752013-02-26 11:28:19 +0100976 iwl_pcie_txq_free_tfd(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200977 }
978
979 iwl_pcie_txq_progress(trans_pcie, txq);
980
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +0200981 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
982 iwl_wake_queue(trans, txq);
983out:
Johannes Berg2bfb5092012-12-27 21:43:48 +0100984 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200985}
986
987/*
988 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
989 *
990 * When FW advances 'R' index, all entries between old and new 'R' index
991 * need to be reclaimed. As result, some free space forms. If there is
992 * enough free space (> low mark), wake the stack that feeds us.
993 */
994static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
995{
996 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
997 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
998 struct iwl_queue *q = &txq->q;
999 int nfreed = 0;
1000
1001 lockdep_assert_held(&txq->lock);
1002
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +02001003 if ((idx >= q->n_bd) || (!iwl_queue_used(q, idx))) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001004 IWL_ERR(trans,
1005 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1006 __func__, txq_id, idx, q->n_bd,
1007 q->write_ptr, q->read_ptr);
1008 return;
1009 }
1010
1011 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1012 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1013
1014 if (nfreed++ > 0) {
1015 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1016 idx, q->write_ptr, q->read_ptr);
1017 iwl_op_mode_nic_error(trans->op_mode);
1018 }
1019 }
1020
1021 iwl_pcie_txq_progress(trans_pcie, txq);
1022}
1023
1024static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001025 u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001026{
Johannes Berg20d3b642012-05-16 22:54:29 +02001027 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001028 u32 tbl_dw_addr;
1029 u32 tbl_dw;
1030 u16 scd_q2ratid;
1031
1032 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1033
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001034 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001035 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1036
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001037 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001038
1039 if (txq_id & 0x1)
1040 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1041 else
1042 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1043
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001044 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001045
1046 return 0;
1047}
1048
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001049static inline void iwl_pcie_txq_set_inactive(struct iwl_trans *trans,
1050 u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001051{
1052 /* Simply stop the queue, but don't change any configuration;
1053 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001055 SCD_QUEUE_STATUS_BITS(txq_id),
1056 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1057 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
1058}
1059
Emmanuel Grumbachbd5f6a32013-04-28 14:05:22 +03001060/* Receiver address (actually, Rx station's index into station table),
1061 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1062#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1063
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001064void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
1065 int sta_id, int tid, int frame_limit, u16 ssn)
Johannes Berg70a18c52012-03-05 11:24:44 -08001066{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001067 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001068
Johannes Berg9eae88f2012-03-15 13:26:52 -07001069 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1070 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001071
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001072 /* Stop this Tx queue before configuring it */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001073 iwl_pcie_txq_set_inactive(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001074
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001075 /* Set this queue as a chain-building queue unless it is CMD queue */
1076 if (txq_id != trans_pcie->cmd_queue)
1077 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001078
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001079 /* If this queue is mapped to a certain station: it is an AGG queue */
Emmanuel Grumbach881acd82013-03-19 16:16:00 +02001080 if (sta_id >= 0) {
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001081 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001082
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001083 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001084 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001085
1086 /* enable aggregations for the queue */
1087 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Johannes Berg68972c42013-06-11 19:05:27 +02001088 trans_pcie->txq[txq_id].ampdu = true;
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001089 } else {
1090 /*
1091 * disable aggregations for the queue, this will also make the
1092 * ra_tid mapping configuration irrelevant since it is now a
1093 * non-AGG queue.
1094 */
1095 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001096 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001097
1098 /* Place first TFD at index corresponding to start sequence number.
1099 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +02001100 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
1101 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001102
1103 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1104 (ssn & 0xff) | (txq_id << 8));
1105 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001106
1107 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001108 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001109 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001110 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -07001111 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1112 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1113 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1114 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1115 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001116
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001117 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001118 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1119 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1120 (fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1121 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1122 SCD_QUEUE_STTS_REG_MSK);
Emmanuel Grumbachb9676132013-06-13 11:45:59 +03001123 trans_pcie->txq[txq_id].active = true;
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001124 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d WrPtr: %d\n",
1125 txq_id, fifo, ssn & 0xff);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001126}
1127
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001128void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001129{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001130 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001131 u32 stts_addr = trans_pcie->scd_base_addr +
1132 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1133 static const u32 zero_val[4] = {};
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001134
Johannes Berg9eae88f2012-03-15 13:26:52 -07001135 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1136 WARN_ONCE(1, "queue %d not used", txq_id);
1137 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +02001138 }
1139
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001140 iwl_pcie_txq_set_inactive(trans, txq_id);
Emmanuel Grumbachac928f82012-10-14 16:36:36 +02001141
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001142 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1143 ARRAY_SIZE(zero_val));
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001144
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001145 iwl_pcie_txq_unmap(trans, txq_id);
Johannes Berg68972c42013-06-11 19:05:27 +02001146 trans_pcie->txq[txq_id].ampdu = false;
Emmanuel Grumbach6c3fd3f2012-10-18 12:38:37 +02001147
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001148 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001149}
1150
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001151/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1152
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001153/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001154 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001155 * @priv: device private data point
Eliad Pellere89044d2013-07-16 17:33:26 +03001156 * @cmd: a pointer to the ucode command structure
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001157 *
Eliad Pellere89044d2013-07-16 17:33:26 +03001158 * The function returns < 0 values to indicate the operation
1159 * failed. On success, it returns the index (>= 0) of command in the
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001160 * command queue.
1161 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001162static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1163 struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001164{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001165 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001166 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001167 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -07001168 struct iwl_device_cmd *out_cmd;
1169 struct iwl_cmd_meta *out_meta;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001170 void *dup_buf = NULL;
Tomas Winklerf3674222008-08-04 16:00:44 +08001171 dma_addr_t phys_addr;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001172 int idx;
Johannes Berg38c0f3342013-02-27 13:18:50 +01001173 u16 copy_size, cmd_size, scratch_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001174 bool had_nocopy = false;
1175 int i;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001176 u32 cmd_pos;
Johannes Berg1afbfb62013-02-26 11:32:26 +01001177 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1178 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001179
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001180 copy_size = sizeof(out_cmd->hdr);
1181 cmd_size = sizeof(out_cmd->hdr);
1182
1183 /* need one for the header if the first is NOCOPY */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001184 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001185
Johannes Berg1afbfb62013-02-26 11:32:26 +01001186 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001187 cmddata[i] = cmd->data[i];
1188 cmdlen[i] = cmd->len[i];
1189
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001190 if (!cmd->len[i])
1191 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001192
Johannes Berg38c0f3342013-02-27 13:18:50 +01001193 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1194 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1195 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001196
1197 if (copy > cmdlen[i])
1198 copy = cmdlen[i];
1199 cmdlen[i] -= copy;
1200 cmddata[i] += copy;
1201 copy_size += copy;
1202 }
1203
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001204 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1205 had_nocopy = true;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001206 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1207 idx = -EINVAL;
1208 goto free_dup_buf;
1209 }
1210 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1211 /*
1212 * This is also a chunk that isn't copied
1213 * to the static buffer so set had_nocopy.
1214 */
1215 had_nocopy = true;
1216
1217 /* only allowed once */
1218 if (WARN_ON(dup_buf)) {
1219 idx = -EINVAL;
1220 goto free_dup_buf;
1221 }
1222
Johannes Berg8a964f42013-02-25 16:01:34 +01001223 dup_buf = kmemdup(cmddata[i], cmdlen[i],
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001224 GFP_ATOMIC);
1225 if (!dup_buf)
1226 return -ENOMEM;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001227 } else {
1228 /* NOCOPY must not be followed by normal! */
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001229 if (WARN_ON(had_nocopy)) {
1230 idx = -EINVAL;
1231 goto free_dup_buf;
1232 }
Johannes Berg8a964f42013-02-25 16:01:34 +01001233 copy_size += cmdlen[i];
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001234 }
1235 cmd_size += cmd->len[i];
1236 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001237
Johannes Berg3e41ace2011-04-18 09:12:37 -07001238 /*
1239 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001240 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1241 * allocated into separate TFDs, then we will need to
1242 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -07001243 */
Johannes Berg2a79e452012-09-26 13:32:13 +02001244 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1245 "Command %s (%#x) is too large (%d bytes)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001246 get_cmd_string(trans_pcie, cmd->id), cmd->id, copy_size)) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001247 idx = -EINVAL;
1248 goto free_dup_buf;
1249 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001250
Johannes Berg015c15e2012-03-05 11:24:24 -08001251 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001252
Johannes Bergc2acea82009-07-24 11:13:05 -07001253 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -08001254 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001255
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001256 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -08001257 iwl_op_mode_cmd_queue_full(trans->op_mode);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001258 idx = -ENOSPC;
1259 goto free_dup_buf;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001260 }
1261
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001262 idx = get_cmd_index(q, q->write_ptr);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001263 out_cmd = txq->entries[idx].cmd;
1264 out_meta = &txq->entries[idx].meta;
Johannes Bergc2acea82009-07-24 11:13:05 -07001265
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001266 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001267 if (cmd->flags & CMD_WANT_SKB)
1268 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001269
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001270 /* set up the header */
1271
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001272 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001273 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa5f2011-08-25 23:10:40 -07001274 out_cmd->hdr.sequence =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001275 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Emmanuel Grumbachcefeaa5f2011-08-25 23:10:40 -07001276 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001277
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001278 /* and copy the data that needs to be copied */
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001279 cmd_pos = offsetof(struct iwl_device_cmd, payload);
Johannes Berg8a964f42013-02-25 16:01:34 +01001280 copy_size = sizeof(out_cmd->hdr);
Johannes Berg1afbfb62013-02-26 11:32:26 +01001281 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001282 int copy = 0;
1283
Emmanuel Grumbachcc904c72013-03-14 08:35:06 +02001284 if (!cmd->len[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001285 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001286
Johannes Berg38c0f3342013-02-27 13:18:50 +01001287 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1288 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1289 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001290
1291 if (copy > cmd->len[i])
1292 copy = cmd->len[i];
1293 }
1294
1295 /* copy everything if not nocopy/dup */
1296 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1297 IWL_HCMD_DFL_DUP)))
1298 copy = cmd->len[i];
1299
1300 if (copy) {
1301 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1302 cmd_pos += copy;
1303 copy_size += copy;
1304 }
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001305 }
1306
Johannes Bergd9fb6462012-03-26 08:23:39 -07001307 IWL_DEBUG_HC(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001308 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001309 get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
Johannes Berg20d3b642012-05-16 22:54:29 +02001310 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
1311 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001312
Johannes Berg38c0f3342013-02-27 13:18:50 +01001313 /* start the TFD with the scratchbuf */
1314 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1315 memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1316 iwl_pcie_txq_build_tfd(trans, txq,
1317 iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
1318 scratch_size, 1);
Johannes Berg8a964f42013-02-25 16:01:34 +01001319
Johannes Berg38c0f3342013-02-27 13:18:50 +01001320 /* map first command fragment, if any remains */
1321 if (copy_size > scratch_size) {
1322 phys_addr = dma_map_single(trans->dev,
1323 ((u8 *)&out_cmd->hdr) + scratch_size,
1324 copy_size - scratch_size,
1325 DMA_TO_DEVICE);
1326 if (dma_mapping_error(trans->dev, phys_addr)) {
1327 iwl_pcie_tfd_unmap(trans, out_meta,
1328 &txq->tfds[q->write_ptr]);
1329 idx = -ENOMEM;
1330 goto out;
1331 }
1332
1333 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1334 copy_size - scratch_size, 0);
Johannes Berg2c46f722011-04-28 07:27:10 -07001335 }
1336
Johannes Berg8a964f42013-02-25 16:01:34 +01001337 /* map the remaining (adjusted) nocopy/dup fragments */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001338 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001339 const void *data = cmddata[i];
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001340
Johannes Berg8a964f42013-02-25 16:01:34 +01001341 if (!cmdlen[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001342 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001343 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1344 IWL_HCMD_DFL_DUP)))
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001345 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001346 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1347 data = dup_buf;
1348 phys_addr = dma_map_single(trans->dev, (void *)data,
Johannes Berg98891752013-02-26 11:28:19 +01001349 cmdlen[i], DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001350 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001351 iwl_pcie_tfd_unmap(trans, out_meta,
Johannes Berg98891752013-02-26 11:28:19 +01001352 &txq->tfds[q->write_ptr]);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001353 idx = -ENOMEM;
1354 goto out;
1355 }
1356
Johannes Berg8a964f42013-02-25 16:01:34 +01001357 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], 0);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001358 }
Reinette Chatredf833b12009-04-21 10:55:48 -07001359
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -07001360 out_meta->flags = cmd->flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001361 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1362 kfree(txq->entries[idx].free_buf);
1363 txq->entries[idx].free_buf = dup_buf;
Johannes Berg2c46f722011-04-28 07:27:10 -07001364
1365 txq->need_update = 1;
1366
Johannes Berg8a964f42013-02-25 16:01:34 +01001367 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr);
Reinette Chatredf833b12009-04-21 10:55:48 -07001368
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001369 /* start timer if queue currently empty */
1370 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1371 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1372
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001373 /* Increment and update queue's write index */
1374 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001375 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001376
Johannes Berg2c46f722011-04-28 07:27:10 -07001377 out:
Johannes Berg015c15e2012-03-05 11:24:24 -08001378 spin_unlock_bh(&txq->lock);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001379 free_dup_buf:
1380 if (idx < 0)
1381 kfree(dup_buf);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001382 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001383}
1384
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001385/*
1386 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
Tomas Winkler17b88922008-05-29 16:35:12 +08001387 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -07001388 * @handler_status: return value of the handler of the command
1389 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +08001390 *
1391 * If an Rx buffer has an async callback associated with it the callback
1392 * will be executed. The attached skb (if present) will only be freed
1393 * if the callback returns 1
1394 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001395void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1396 struct iwl_rx_cmd_buffer *rxb, int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +08001397{
Zhu Yi2f301222009-10-09 17:19:45 +08001398 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001399 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1400 int txq_id = SEQ_TO_QUEUE(sequence);
1401 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001402 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -07001403 struct iwl_device_cmd *cmd;
1404 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001405 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001406 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +08001407
1408 /* If a Tx command is being handled and it isn't in the actual
1409 * command queue then there a command routing bug has been introduced
1410 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001411 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +02001412 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001413 txq_id, trans_pcie->cmd_queue, sequence,
1414 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1415 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001416 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001417 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001418 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001419
Johannes Berg2bfb5092012-12-27 21:43:48 +01001420 spin_lock_bh(&txq->lock);
Johannes Berg015c15e2012-03-05 11:24:24 -08001421
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001422 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001423 cmd = txq->entries[cmd_index].cmd;
1424 meta = &txq->entries[cmd_index].meta;
Tomas Winkler17b88922008-05-29 16:35:12 +08001425
Johannes Berg98891752013-02-26 11:28:19 +01001426 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
Reinette Chatrec33de622009-10-30 14:36:10 -07001427
Tomas Winkler17b88922008-05-29 16:35:12 +08001428 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001429 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001430 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001431
Johannes Berg65b94a42012-03-05 11:24:38 -08001432 meta->source->resp_pkt = pkt;
1433 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -07001434 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Johannes Berg65b94a42012-03-05 11:24:38 -08001435 meta->source->handler_status = handler_status;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001436 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001437
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001438 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001439
Johannes Bergc2acea82009-07-24 11:13:05 -07001440 if (!(meta->flags & CMD_ASYNC)) {
Don Fry74fda972012-03-20 16:36:54 -07001441 if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001442 IWL_WARN(trans,
1443 "HCMD_ACTIVE already clear for command %s\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001444 get_cmd_string(trans_pcie, cmd->hdr.cmd));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001445 }
Don Fry74fda972012-03-20 16:36:54 -07001446 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001447 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001448 get_cmd_string(trans_pcie, cmd->hdr.cmd));
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001449 wake_up(&trans_pcie->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +08001450 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001451
Zhu Yidd487442010-03-22 02:28:41 -07001452 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001453
Johannes Berg2bfb5092012-12-27 21:43:48 +01001454 spin_unlock_bh(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +08001455}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001456
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001457#define HOST_COMPLETE_TIMEOUT (2 * HZ)
1458
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001459static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1460 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001461{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001462 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001463 int ret;
1464
1465 /* An asynchronous command can not expect an SKB to be set. */
1466 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1467 return -EINVAL;
1468
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001469 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001470 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -08001471 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001472 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001473 get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001474 return ret;
1475 }
1476 return 0;
1477}
1478
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001479static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1480 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001481{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001482 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001483 int cmd_idx;
1484 int ret;
1485
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001486 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001487 get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001488
Johannes Berg2cc39c92012-03-06 13:30:41 -08001489 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
Don Fry74fda972012-03-20 16:36:54 -07001490 &trans_pcie->status))) {
Johannes Berg2cc39c92012-03-06 13:30:41 -08001491 IWL_ERR(trans, "Command %s: a command is already active!\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001492 get_cmd_string(trans_pcie, cmd->id));
Johannes Berg2cc39c92012-03-06 13:30:41 -08001493 return -EIO;
1494 }
1495
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001496 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001497 get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001498
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001499 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001500 if (cmd_idx < 0) {
1501 ret = cmd_idx;
Don Fry74fda972012-03-20 16:36:54 -07001502 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Berg721c32f2012-03-06 13:30:40 -08001503 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001504 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001505 get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001506 return ret;
1507 }
1508
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001509 ret = wait_event_timeout(trans_pcie->wait_command_queue,
Johannes Berg20d3b642012-05-16 22:54:29 +02001510 !test_bit(STATUS_HCMD_ACTIVE,
1511 &trans_pcie->status),
1512 HOST_COMPLETE_TIMEOUT);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001513 if (!ret) {
Don Fry74fda972012-03-20 16:36:54 -07001514 if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001515 struct iwl_txq *txq =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001516 &trans_pcie->txq[trans_pcie->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001517 struct iwl_queue *q = &txq->q;
1518
Johannes Berg721c32f2012-03-06 13:30:40 -08001519 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001520 "Error sending %s: time out after %dms.\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001521 get_cmd_string(trans_pcie, cmd->id),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001522 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1523
Johannes Berg721c32f2012-03-06 13:30:40 -08001524 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001525 "Current CMD queue read_ptr %d write_ptr %d\n",
1526 q->read_ptr, q->write_ptr);
1527
Don Fry74fda972012-03-20 16:36:54 -07001528 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001529 IWL_DEBUG_INFO(trans,
1530 "Clearing HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001531 get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001532 ret = -ETIMEDOUT;
1533 goto cancel;
1534 }
1535 }
1536
Johannes Bergd18aa872012-11-06 16:36:21 +01001537 if (test_bit(STATUS_FW_ERROR, &trans_pcie->status)) {
1538 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001539 get_cmd_string(trans_pcie, cmd->id));
Johannes Bergb656fa32013-05-03 11:56:17 +02001540 dump_stack();
Johannes Bergd18aa872012-11-06 16:36:21 +01001541 ret = -EIO;
1542 goto cancel;
1543 }
1544
Eran Harary1094fa22013-06-02 12:40:34 +03001545 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1546 test_bit(STATUS_RFKILL, &trans_pcie->status)) {
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001547 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1548 ret = -ERFKILL;
1549 goto cancel;
1550 }
1551
Johannes Berg65b94a42012-03-05 11:24:38 -08001552 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001553 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001554 get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001555 ret = -EIO;
1556 goto cancel;
1557 }
1558
1559 return 0;
1560
1561cancel:
1562 if (cmd->flags & CMD_WANT_SKB) {
1563 /*
1564 * Cancel the CMD_WANT_SKB flag for the cmd in the
1565 * TX cmd queue. Otherwise in case the cmd comes
1566 * in later, it will possibly set an invalid
1567 * address (cmd->meta.source).
1568 */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001569 trans_pcie->txq[trans_pcie->cmd_queue].
1570 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001571 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001572
Johannes Berg65b94a42012-03-05 11:24:38 -08001573 if (cmd->resp_pkt) {
1574 iwl_free_resp(cmd);
1575 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001576 }
1577
1578 return ret;
1579}
1580
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001581int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001582{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001583 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1584
Johannes Bergd18aa872012-11-06 16:36:21 +01001585 if (test_bit(STATUS_FW_ERROR, &trans_pcie->status))
1586 return -EIO;
1587
Eran Harary4f593342013-05-13 07:53:26 +03001588 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1589 test_bit(STATUS_RFKILL, &trans_pcie->status)) {
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001590 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1591 cmd->id);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001592 return -ERFKILL;
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001593 }
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001594
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001595 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001596 return iwl_pcie_send_hcmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001597
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001598 /* We still can fail on RFKILL that can be asserted while we wait */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001599 return iwl_pcie_send_hcmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001600}
1601
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001602int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1603 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001604{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001605 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001606 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1607 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
1608 struct iwl_cmd_meta *out_meta;
1609 struct iwl_txq *txq;
1610 struct iwl_queue *q;
Johannes Berg38c0f3342013-02-27 13:18:50 +01001611 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
1612 void *tb1_addr;
1613 u16 len, tb1_len, tb2_len;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001614 u8 wait_write_ptr = 0;
1615 __le16 fc = hdr->frame_control;
1616 u8 hdr_len = ieee80211_hdrlen(fc);
Johannes Berg68972c42013-06-11 19:05:27 +02001617 u16 wifi_seq;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001618
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001619 txq = &trans_pcie->txq[txq_id];
1620 q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001621
Johannes Berg961de6a2013-07-04 18:00:08 +02001622 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
1623 "TX on unused queue %d\n", txq_id))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001624 return -EINVAL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001625
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001626 spin_lock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001627
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001628 /* In AGG mode, the index in the ring must correspond to the WiFi
1629 * sequence number. This is a HW requirements to help the SCD to parse
1630 * the BA.
1631 * Check here that the packets are in the right place on the ring.
1632 */
Johannes Berg9a886582013-02-15 19:25:00 +01001633 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
Johannes Berg68972c42013-06-11 19:05:27 +02001634 WARN_ONCE(trans_pcie->txq[txq_id].ampdu &&
1635 (wifi_seq & 0xff) != q->write_ptr,
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001636 "Q: %d WiFi Seq %d tfdNum %d",
1637 txq_id, wifi_seq, q->write_ptr);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001638
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001639 /* Set up driver data for this TFD */
1640 txq->entries[q->write_ptr].skb = skb;
1641 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001642
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001643 dev_cmd->hdr.cmd = REPLY_TX;
1644 dev_cmd->hdr.sequence =
1645 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1646 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001647
Johannes Berg38c0f3342013-02-27 13:18:50 +01001648 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
1649 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
1650 offsetof(struct iwl_tx_cmd, scratch);
1651
1652 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1653 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1654
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001655 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1656 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001657
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001658 /*
Johannes Berg38c0f3342013-02-27 13:18:50 +01001659 * The second TB (tb1) points to the remainder of the TX command
1660 * and the 802.11 header - dword aligned size
1661 * (This calculation modifies the TX command, so do it before the
1662 * setup of the first TB)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001663 */
Johannes Berg38c0f3342013-02-27 13:18:50 +01001664 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1665 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
1666 tb1_len = (len + 3) & ~3;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001667
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001668 /* Tell NIC about any 2-byte padding after MAC header */
Johannes Berg38c0f3342013-02-27 13:18:50 +01001669 if (tb1_len != len)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001670 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1671
Johannes Berg38c0f3342013-02-27 13:18:50 +01001672 /* The first TB points to the scratchbuf data - min_copy bytes */
1673 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
1674 IWL_HCMD_SCRATCHBUF_SIZE);
1675 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
1676 IWL_HCMD_SCRATCHBUF_SIZE, 1);
1677
1678 /* there must be data left over for TB1 or this code must be changed */
1679 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
1680
1681 /* map the data for TB1 */
1682 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
1683 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
1684 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001685 goto out_err;
Johannes Berg38c0f3342013-02-27 13:18:50 +01001686 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, 0);
1687
1688 /*
1689 * Set up TFD's third entry to point directly to remainder
1690 * of skb, if any (802.11 null frames have no payload).
1691 */
1692 tb2_len = skb->len - hdr_len;
1693 if (tb2_len > 0) {
1694 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1695 skb->data + hdr_len,
1696 tb2_len, DMA_TO_DEVICE);
1697 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1698 iwl_pcie_tfd_unmap(trans, out_meta,
1699 &txq->tfds[q->write_ptr]);
1700 goto out_err;
1701 }
1702 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, 0);
1703 }
1704
1705 /* Set up entry for this TFD in Tx byte-count array */
1706 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1707
1708 trace_iwlwifi_dev_tx(trans->dev, skb,
1709 &txq->tfds[txq->q.write_ptr],
1710 sizeof(struct iwl_tfd),
1711 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1712 skb->data + hdr_len, tb2_len);
1713 trace_iwlwifi_dev_tx_data(trans->dev, skb,
1714 skb->data + hdr_len, tb2_len);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001715
1716 if (!ieee80211_has_morefrags(fc)) {
1717 txq->need_update = 1;
1718 } else {
1719 wait_write_ptr = 1;
1720 txq->need_update = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001721 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001722
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001723 /* start timer if queue currently empty */
1724 if (txq->need_update && q->read_ptr == q->write_ptr &&
1725 trans_pcie->wd_timeout)
1726 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1727
1728 /* Tell device the write index *just past* this latest filled TFD */
1729 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1730 iwl_pcie_txq_inc_wr_ptr(trans, txq);
1731
1732 /*
1733 * At this point the frame is "transmitted" successfully
1734 * and we will get a TX status notification eventually,
1735 * regardless of the value of ret. "ret" only indicates
1736 * whether or not we should update the write pointer.
1737 */
1738 if (iwl_queue_space(q) < q->high_mark) {
1739 if (wait_write_ptr) {
1740 txq->need_update = 1;
1741 iwl_pcie_txq_inc_wr_ptr(trans, txq);
1742 } else {
1743 iwl_stop_queue(trans, txq);
1744 }
1745 }
1746 spin_unlock(&txq->lock);
1747 return 0;
1748out_err:
1749 spin_unlock(&txq->lock);
1750 return -1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001751}