Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Wey-Yi Guy | 901069c | 2011-04-05 09:42:00 -0700 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved. |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 4 | * |
| 5 | * Portions of this file are derived from the ipw3945 project, as well |
| 6 | * as portions of the ieee80211 subsystem header files. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of version 2 of the GNU General Public License as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 15 | * more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along with |
| 18 | * this program; if not, write to the Free Software Foundation, Inc., |
| 19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 20 | * |
| 21 | * The full GNU General Public License is included in this distribution in the |
| 22 | * file called LICENSE. |
| 23 | * |
| 24 | * Contact Information: |
Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 25 | * Intel Linux Wireless <ilw@linux.intel.com> |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 27 | * |
| 28 | *****************************************************************************/ |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 29 | #include <linux/etherdevice.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 31 | #include <linux/sched.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 32 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 33 | #include "iwl-debug.h" |
| 34 | #include "iwl-csr.h" |
| 35 | #include "iwl-prph.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 36 | #include "iwl-io.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 37 | #include "iwl-agn-hw.h" |
Johannes Berg | c17d068 | 2011-09-15 11:46:42 -0700 | [diff] [blame] | 38 | #include "iwl-trans-pcie-int.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 39 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 40 | #define IWL_TX_CRC_SIZE 4 |
| 41 | #define IWL_TX_DELIMITER_SIZE 4 |
| 42 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 43 | /** |
| 44 | * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array |
| 45 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 46 | void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 47 | struct iwl_tx_queue *txq, |
| 48 | u16 byte_cnt) |
| 49 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 50 | struct iwlagn_scd_bc_tbl *scd_bc_tbl; |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 51 | struct iwl_trans_pcie *trans_pcie = |
| 52 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 53 | int write_ptr = txq->q.write_ptr; |
| 54 | int txq_id = txq->q.id; |
| 55 | u8 sec_ctl = 0; |
| 56 | u8 sta_id = 0; |
| 57 | u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE; |
| 58 | __le16 bc_ent; |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 59 | struct iwl_tx_cmd *tx_cmd = |
| 60 | (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 61 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 62 | scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
| 63 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 64 | WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX); |
| 65 | |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 66 | sta_id = tx_cmd->sta_id; |
| 67 | sec_ctl = tx_cmd->sec_ctl; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 68 | |
| 69 | switch (sec_ctl & TX_CMD_SEC_MSK) { |
| 70 | case TX_CMD_SEC_CCM: |
| 71 | len += CCMP_MIC_LEN; |
| 72 | break; |
| 73 | case TX_CMD_SEC_TKIP: |
| 74 | len += TKIP_ICV_LEN; |
| 75 | break; |
| 76 | case TX_CMD_SEC_WEP: |
| 77 | len += WEP_IV_LEN + WEP_ICV_LEN; |
| 78 | break; |
| 79 | } |
| 80 | |
| 81 | bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12)); |
| 82 | |
| 83 | scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent; |
| 84 | |
| 85 | if (write_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 86 | scd_bc_tbl[txq_id]. |
| 87 | tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent; |
| 88 | } |
| 89 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 90 | /** |
| 91 | * iwl_txq_update_write_ptr - Send new write index to hardware |
| 92 | */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 93 | void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 94 | { |
| 95 | u32 reg = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 96 | int txq_id = txq->q.id; |
| 97 | |
| 98 | if (txq->need_update == 0) |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 99 | return; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 100 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 101 | if (hw_params(trans).shadow_reg_enable) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 102 | /* shadow register enabled */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 103 | iwl_write32(bus(trans), HBUS_TARG_WRPTR, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 104 | txq->q.write_ptr | (txq_id << 8)); |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 105 | } else { |
| 106 | /* if we're trying to save power */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 107 | if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 108 | /* wake up nic if it's powered down ... |
| 109 | * uCode will wake up, and interrupt us again, so next |
| 110 | * time we'll skip this part. */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 111 | reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 112 | |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 113 | if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 114 | IWL_DEBUG_INFO(trans, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 115 | "Tx queue %d requesting wakeup," |
| 116 | " GP1 = 0x%x\n", txq_id, reg); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 117 | iwl_set_bit(bus(trans), CSR_GP_CNTRL, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 118 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 119 | return; |
| 120 | } |
| 121 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 122 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 123 | txq->q.write_ptr | (txq_id << 8)); |
| 124 | |
| 125 | /* |
| 126 | * else not in power-save mode, |
| 127 | * uCode will never sleep when we're |
| 128 | * trying to tx (during RFKILL, we're not trying to tx). |
| 129 | */ |
| 130 | } else |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 131 | iwl_write32(bus(trans), HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 132 | txq->q.write_ptr | (txq_id << 8)); |
| 133 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 134 | txq->need_update = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 135 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 136 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 137 | static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
| 138 | { |
| 139 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 140 | |
| 141 | dma_addr_t addr = get_unaligned_le32(&tb->lo); |
| 142 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 143 | addr |= |
| 144 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; |
| 145 | |
| 146 | return addr; |
| 147 | } |
| 148 | |
| 149 | static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) |
| 150 | { |
| 151 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 152 | |
| 153 | return le16_to_cpu(tb->hi_n_len) >> 4; |
| 154 | } |
| 155 | |
| 156 | static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, |
| 157 | dma_addr_t addr, u16 len) |
| 158 | { |
| 159 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 160 | u16 hi_n_len = len << 4; |
| 161 | |
| 162 | put_unaligned_le32(addr, &tb->lo); |
| 163 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 164 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; |
| 165 | |
| 166 | tb->hi_n_len = cpu_to_le16(hi_n_len); |
| 167 | |
| 168 | tfd->num_tbs = idx + 1; |
| 169 | } |
| 170 | |
| 171 | static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd) |
| 172 | { |
| 173 | return tfd->num_tbs & 0x1f; |
| 174 | } |
| 175 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 176 | static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 177 | struct iwl_tfd *tfd, enum dma_data_direction dma_dir) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 178 | { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 179 | int i; |
| 180 | int num_tbs; |
| 181 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 182 | /* Sanity check on number of chunks */ |
| 183 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 184 | |
| 185 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 186 | IWL_ERR(trans, "Too many chunks: %i\n", num_tbs); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 187 | /* @todo issue fatal error, it is quite serious situation */ |
| 188 | return; |
| 189 | } |
| 190 | |
| 191 | /* Unmap tx_cmd */ |
| 192 | if (num_tbs) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 193 | dma_unmap_single(bus(trans)->dev, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 194 | dma_unmap_addr(meta, mapping), |
| 195 | dma_unmap_len(meta, len), |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 196 | DMA_BIDIRECTIONAL); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 197 | |
| 198 | /* Unmap chunks, if any. */ |
| 199 | for (i = 1; i < num_tbs; i++) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 200 | dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i), |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 201 | iwl_tfd_tb_get_len(tfd, i), dma_dir); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | /** |
| 205 | * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 206 | * @trans - transport private data |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 207 | * @txq - tx queue |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 208 | * @index - the index of the TFD to be freed |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 209 | *@dma_dir - the direction of the DMA mapping |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 210 | * |
| 211 | * Does NOT advance any TFD circular buffer read/write indexes |
| 212 | * Does NOT free the TFD itself (which is within circular buffer) |
| 213 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 214 | void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq, |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 215 | int index, enum dma_data_direction dma_dir) |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 216 | { |
| 217 | struct iwl_tfd *tfd_tmp = txq->tfds; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 218 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 219 | iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 220 | |
| 221 | /* free SKB */ |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 222 | if (txq->skbs) { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 223 | struct sk_buff *skb; |
| 224 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 225 | skb = txq->skbs[index]; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 226 | |
Emmanuel Grumbach | 909e9b2 | 2011-09-15 11:46:30 -0700 | [diff] [blame] | 227 | /* Can be called from irqs-disabled context |
| 228 | * If skb is not NULL, it means that the whole queue is being |
| 229 | * freed and that the queue is not empty - free the skb |
| 230 | */ |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 231 | if (skb) { |
Emmanuel Grumbach | 909e9b2 | 2011-09-15 11:46:30 -0700 | [diff] [blame] | 232 | iwl_free_skb(priv(trans), skb); |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 233 | txq->skbs[index] = NULL; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 234 | } |
| 235 | } |
| 236 | } |
| 237 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 238 | int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans, |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 239 | struct iwl_tx_queue *txq, |
| 240 | dma_addr_t addr, u16 len, |
Johannes Berg | 4c42db0 | 2011-05-04 07:50:48 -0700 | [diff] [blame] | 241 | u8 reset) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 242 | { |
| 243 | struct iwl_queue *q; |
| 244 | struct iwl_tfd *tfd, *tfd_tmp; |
| 245 | u32 num_tbs; |
| 246 | |
| 247 | q = &txq->q; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 248 | tfd_tmp = txq->tfds; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 249 | tfd = &tfd_tmp[q->write_ptr]; |
| 250 | |
| 251 | if (reset) |
| 252 | memset(tfd, 0, sizeof(*tfd)); |
| 253 | |
| 254 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 255 | |
| 256 | /* Each TFD can point to a maximum 20 Tx buffers */ |
| 257 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 258 | IWL_ERR(trans, "Error can not send more than %d chunks\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 259 | IWL_NUM_OF_TBS); |
| 260 | return -EINVAL; |
| 261 | } |
| 262 | |
| 263 | if (WARN_ON(addr & ~DMA_BIT_MASK(36))) |
| 264 | return -EINVAL; |
| 265 | |
| 266 | if (unlikely(addr & ~IWL_TX_DMA_MASK)) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 267 | IWL_ERR(trans, "Unaligned address = %llx\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 268 | (unsigned long long)addr); |
| 269 | |
| 270 | iwl_tfd_set_tb(tfd, num_tbs, addr, len); |
| 271 | |
| 272 | return 0; |
| 273 | } |
| 274 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 275 | /*************** DMA-QUEUE-GENERAL-FUNCTIONS ***** |
| 276 | * DMA services |
| 277 | * |
| 278 | * Theory of operation |
| 279 | * |
| 280 | * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer |
| 281 | * of buffer descriptors, each of which points to one or more data buffers for |
| 282 | * the device to read from or fill. Driver and device exchange status of each |
| 283 | * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty |
| 284 | * entries in each circular buffer, to protect against confusing empty and full |
| 285 | * queue states. |
| 286 | * |
| 287 | * The device reads or writes the data in the queues via the device's several |
| 288 | * DMA/FIFO channels. Each queue is mapped to a single DMA channel. |
| 289 | * |
| 290 | * For Tx queue, there are low mark and high mark limits. If, after queuing |
| 291 | * the packet for Tx, free space become < low mark, Tx queue stopped. When |
| 292 | * reclaiming packets (on 'tx done IRQ), if free space become > high mark, |
| 293 | * Tx queue resumed. |
| 294 | * |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 295 | ***************************************************/ |
| 296 | |
| 297 | int iwl_queue_space(const struct iwl_queue *q) |
| 298 | { |
| 299 | int s = q->read_ptr - q->write_ptr; |
| 300 | |
| 301 | if (q->read_ptr > q->write_ptr) |
| 302 | s -= q->n_bd; |
| 303 | |
| 304 | if (s <= 0) |
| 305 | s += q->n_window; |
| 306 | /* keep some reserve to not confuse empty and full situations */ |
| 307 | s -= 2; |
| 308 | if (s < 0) |
| 309 | s = 0; |
| 310 | return s; |
| 311 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 312 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 313 | /** |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 314 | * iwl_queue_init - Initialize queue's high/low-water and read/write indexes |
| 315 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 316 | int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 317 | { |
| 318 | q->n_bd = count; |
| 319 | q->n_window = slots_num; |
| 320 | q->id = id; |
| 321 | |
| 322 | /* count must be power-of-two size, otherwise iwl_queue_inc_wrap |
| 323 | * and iwl_queue_dec_wrap are broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 324 | if (WARN_ON(!is_power_of_2(count))) |
| 325 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 326 | |
| 327 | /* slots_num must be power-of-two size, otherwise |
| 328 | * get_cmd_index is broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 329 | if (WARN_ON(!is_power_of_2(slots_num))) |
| 330 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 331 | |
| 332 | q->low_mark = q->n_window / 4; |
| 333 | if (q->low_mark < 4) |
| 334 | q->low_mark = 4; |
| 335 | |
| 336 | q->high_mark = q->n_window / 8; |
| 337 | if (q->high_mark < 2) |
| 338 | q->high_mark = 2; |
| 339 | |
| 340 | q->write_ptr = q->read_ptr = 0; |
| 341 | |
| 342 | return 0; |
| 343 | } |
| 344 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 345 | static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 346 | struct iwl_tx_queue *txq) |
| 347 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 348 | struct iwl_trans_pcie *trans_pcie = |
| 349 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 350 | struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 351 | int txq_id = txq->q.id; |
| 352 | int read_ptr = txq->q.read_ptr; |
| 353 | u8 sta_id = 0; |
| 354 | __le16 bc_ent; |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 355 | struct iwl_tx_cmd *tx_cmd = |
| 356 | (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 357 | |
| 358 | WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX); |
| 359 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 360 | if (txq_id != trans->shrd->cmd_queue) |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 361 | sta_id = tx_cmd->sta_id; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 362 | |
| 363 | bc_ent = cpu_to_le16(1 | (sta_id << 12)); |
| 364 | scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent; |
| 365 | |
| 366 | if (read_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 367 | scd_bc_tbl[txq_id]. |
| 368 | tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent; |
| 369 | } |
| 370 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 371 | static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 372 | u16 txq_id) |
| 373 | { |
| 374 | u32 tbl_dw_addr; |
| 375 | u32 tbl_dw; |
| 376 | u16 scd_q2ratid; |
| 377 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 378 | struct iwl_trans_pcie *trans_pcie = |
| 379 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 380 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 381 | scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK; |
| 382 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 383 | tbl_dw_addr = trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 384 | SCD_TRANS_TBL_OFFSET_QUEUE(txq_id); |
| 385 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 386 | tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 387 | |
| 388 | if (txq_id & 0x1) |
| 389 | tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF); |
| 390 | else |
| 391 | tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000); |
| 392 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 393 | iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 394 | |
| 395 | return 0; |
| 396 | } |
| 397 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 398 | static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 399 | { |
| 400 | /* Simply stop the queue, but don't change any configuration; |
| 401 | * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 402 | iwl_write_prph(bus(trans), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 403 | SCD_QUEUE_STATUS_BITS(txq_id), |
| 404 | (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)| |
| 405 | (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN)); |
| 406 | } |
| 407 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 408 | void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 409 | int txq_id, u32 index) |
| 410 | { |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 411 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 412 | (index & 0xff) | (txq_id << 8)); |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 413 | iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 414 | } |
| 415 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 416 | void iwl_trans_tx_queue_set_status(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 417 | struct iwl_tx_queue *txq, |
| 418 | int tx_fifo_id, int scd_retry) |
| 419 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 420 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 421 | int txq_id = txq->q.id; |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 422 | int active = |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 423 | test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 424 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 425 | iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 426 | (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) | |
| 427 | (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) | |
| 428 | (1 << SCD_QUEUE_STTS_REG_POS_WSL) | |
| 429 | SCD_QUEUE_STTS_REG_MSK); |
| 430 | |
| 431 | txq->sched_retry = scd_retry; |
| 432 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 433 | IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n", |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 434 | active ? "Activate" : "Deactivate", |
| 435 | scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id); |
| 436 | } |
| 437 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 438 | static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie, |
| 439 | u8 ctx, u16 tid) |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 440 | { |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 441 | const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx]; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 442 | if (likely(tid < ARRAY_SIZE(tid_to_ac))) |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 443 | return ac_to_fifo[tid_to_ac[tid]]; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 444 | |
| 445 | /* no support for TIDs 8-15 yet */ |
| 446 | return -EINVAL; |
| 447 | } |
| 448 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 449 | void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, |
| 450 | enum iwl_rxon_context_id ctx, int sta_id, |
| 451 | int tid, int frame_limit) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 452 | { |
| 453 | int tx_fifo, txq_id, ssn_idx; |
| 454 | u16 ra_tid; |
| 455 | unsigned long flags; |
| 456 | struct iwl_tid_data *tid_data; |
| 457 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 458 | struct iwl_trans_pcie *trans_pcie = |
| 459 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 460 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 461 | if (WARN_ON(sta_id == IWL_INVALID_STATION)) |
| 462 | return; |
Emmanuel Grumbach | 5f85a78 | 2011-08-25 23:11:18 -0700 | [diff] [blame] | 463 | if (WARN_ON(tid >= IWL_MAX_TID_COUNT)) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 464 | return; |
| 465 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 466 | tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid); |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 467 | if (WARN_ON(tx_fifo < 0)) { |
| 468 | IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo); |
| 469 | return; |
| 470 | } |
| 471 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 472 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 473 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 474 | ssn_idx = SEQ_TO_SN(tid_data->seq_number); |
| 475 | txq_id = tid_data->agg.txq_id; |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 476 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 477 | |
| 478 | ra_tid = BUILD_RAxTID(sta_id, tid); |
| 479 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 480 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 481 | |
| 482 | /* Stop this Tx queue before configuring it */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 483 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 484 | |
| 485 | /* Map receiver-address / traffic-ID to this queue */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 486 | iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 487 | |
| 488 | /* Set this queue as a chain-building queue */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 489 | iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 490 | |
| 491 | /* enable aggregations for the queue */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 492 | iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 493 | |
| 494 | /* Place first TFD at index corresponding to start sequence number. |
| 495 | * Assumes that ssn_idx is valid (!= 0xFFF) */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 496 | trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff); |
| 497 | trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 498 | iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 499 | |
| 500 | /* Set up Tx window size and frame limit for this queue */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 501 | iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 502 | SCD_CONTEXT_QUEUE_OFFSET(txq_id) + |
| 503 | sizeof(u32), |
| 504 | ((frame_limit << |
| 505 | SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & |
| 506 | SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | |
| 507 | ((frame_limit << |
| 508 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
| 509 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); |
| 510 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 511 | iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 512 | |
| 513 | /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 514 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 515 | tx_fifo, 1); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 516 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 517 | trans_pcie->txq[txq_id].sta_id = sta_id; |
| 518 | trans_pcie->txq[txq_id].tid = tid; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 519 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 520 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 521 | } |
| 522 | |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 523 | /* |
| 524 | * Find first available (lowest unused) Tx Queue, mark it "active". |
| 525 | * Called only when finding queue for aggregation. |
| 526 | * Should never return anything < 7, because they should already |
| 527 | * be in use as EDCA AC (0-3), Command (4), reserved (5, 6) |
| 528 | */ |
| 529 | static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans) |
| 530 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 531 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 532 | int txq_id; |
| 533 | |
| 534 | for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) |
| 535 | if (!test_and_set_bit(txq_id, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 536 | &trans_pcie->txq_ctx_active_msk)) |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 537 | return txq_id; |
| 538 | return -1; |
| 539 | } |
| 540 | |
| 541 | int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans, |
| 542 | enum iwl_rxon_context_id ctx, int sta_id, |
| 543 | int tid, u16 *ssn) |
| 544 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 545 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 546 | struct iwl_tid_data *tid_data; |
| 547 | unsigned long flags; |
Wey-Yi Guy | 143bb15 | 2011-09-15 11:46:54 -0700 | [diff] [blame] | 548 | int txq_id; |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 549 | |
| 550 | txq_id = iwlagn_txq_ctx_activate_free(trans); |
| 551 | if (txq_id == -1) { |
| 552 | IWL_ERR(trans, "No free aggregation queue available\n"); |
| 553 | return -ENXIO; |
| 554 | } |
| 555 | |
| 556 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 557 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 558 | *ssn = SEQ_TO_SN(tid_data->seq_number); |
| 559 | tid_data->agg.txq_id = txq_id; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 560 | iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 561 | |
| 562 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 563 | if (tid_data->tfds_in_queue == 0) { |
| 564 | IWL_DEBUG_HT(trans, "HW queue is empty\n"); |
| 565 | tid_data->agg.state = IWL_AGG_ON; |
| 566 | iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid); |
| 567 | } else { |
| 568 | IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW" |
| 569 | "queue\n", tid_data->tfds_in_queue); |
| 570 | tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA; |
| 571 | } |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 572 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 573 | |
| 574 | return 0; |
| 575 | } |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 576 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 577 | void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id) |
| 578 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 579 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 580 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 581 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 582 | iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 583 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 584 | trans_pcie->txq[txq_id].q.read_ptr = 0; |
| 585 | trans_pcie->txq[txq_id].q.write_ptr = 0; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 586 | /* supposes that ssn_idx is valid (!= 0xFFF) */ |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 587 | iwl_trans_set_wr_ptrs(trans, txq_id, 0); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 588 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 589 | iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id)); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 590 | iwl_txq_ctx_deactivate(trans_pcie, txq_id); |
| 591 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0); |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 592 | } |
| 593 | |
| 594 | int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, |
| 595 | enum iwl_rxon_context_id ctx, int sta_id, |
| 596 | int tid) |
| 597 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 598 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 599 | unsigned long flags; |
| 600 | int read_ptr, write_ptr; |
| 601 | struct iwl_tid_data *tid_data; |
| 602 | int txq_id; |
| 603 | |
| 604 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 605 | |
| 606 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 607 | txq_id = tid_data->agg.txq_id; |
| 608 | |
| 609 | if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) || |
| 610 | (IWLAGN_FIRST_AMPDU_QUEUE + |
| 611 | hw_params(trans).num_ampdu_queues <= txq_id)) { |
| 612 | IWL_ERR(trans, |
| 613 | "queue number out of range: %d, must be %d to %d\n", |
| 614 | txq_id, IWLAGN_FIRST_AMPDU_QUEUE, |
| 615 | IWLAGN_FIRST_AMPDU_QUEUE + |
| 616 | hw_params(trans).num_ampdu_queues - 1); |
| 617 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 618 | return -EINVAL; |
| 619 | } |
| 620 | |
| 621 | switch (trans->shrd->tid_data[sta_id][tid].agg.state) { |
| 622 | case IWL_EMPTYING_HW_QUEUE_ADDBA: |
| 623 | /* |
| 624 | * This can happen if the peer stops aggregation |
| 625 | * again before we've had a chance to drain the |
| 626 | * queue we selected previously, i.e. before the |
| 627 | * session was really started completely. |
| 628 | */ |
| 629 | IWL_DEBUG_HT(trans, "AGG stop before setup done\n"); |
| 630 | goto turn_off; |
| 631 | case IWL_AGG_ON: |
| 632 | break; |
| 633 | default: |
Wey-Yi Guy | 8921d4c | 2011-10-10 07:27:08 -0700 | [diff] [blame] | 634 | IWL_WARN(trans, "Stopping AGG while state not ON " |
| 635 | "or starting for %d on %d (%d)\n", sta_id, tid, |
| 636 | trans->shrd->tid_data[sta_id][tid].agg.state); |
Wey-Yi Guy | 281e27c | 2011-10-10 07:27:05 -0700 | [diff] [blame] | 637 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 638 | return 0; |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 639 | } |
| 640 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 641 | write_ptr = trans_pcie->txq[txq_id].q.write_ptr; |
| 642 | read_ptr = trans_pcie->txq[txq_id].q.read_ptr; |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 643 | |
| 644 | /* The queue is not empty */ |
| 645 | if (write_ptr != read_ptr) { |
| 646 | IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n"); |
| 647 | trans->shrd->tid_data[sta_id][tid].agg.state = |
| 648 | IWL_EMPTYING_HW_QUEUE_DELBA; |
| 649 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 650 | return 0; |
| 651 | } |
| 652 | |
| 653 | IWL_DEBUG_HT(trans, "HW queue is empty\n"); |
| 654 | turn_off: |
| 655 | trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF; |
| 656 | |
| 657 | /* do not restore/save irqs */ |
| 658 | spin_unlock(&trans->shrd->sta_lock); |
| 659 | spin_lock(&trans->shrd->lock); |
| 660 | |
| 661 | iwl_trans_pcie_txq_agg_disable(trans, txq_id); |
| 662 | |
| 663 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
| 664 | |
| 665 | iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 666 | |
| 667 | return 0; |
| 668 | } |
| 669 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 670 | /*************** HOST COMMAND QUEUE FUNCTIONS *****/ |
| 671 | |
| 672 | /** |
| 673 | * iwl_enqueue_hcmd - enqueue a uCode command |
| 674 | * @priv: device private data point |
| 675 | * @cmd: a point to the ucode command structure |
| 676 | * |
| 677 | * The function returns < 0 values to indicate the operation is |
| 678 | * failed. On success, it turns the index (> 0) of command in the |
| 679 | * command queue. |
| 680 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 681 | static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 682 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 683 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 684 | struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 685 | struct iwl_queue *q = &txq->q; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 686 | struct iwl_device_cmd *out_cmd; |
| 687 | struct iwl_cmd_meta *out_meta; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 688 | dma_addr_t phys_addr; |
| 689 | unsigned long flags; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 690 | u32 idx; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 691 | u16 copy_size, cmd_size; |
Wey-Yi Guy | 0975cc8 | 2010-07-31 08:34:07 -0700 | [diff] [blame] | 692 | bool is_ct_kill = false; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 693 | bool had_nocopy = false; |
| 694 | int i; |
| 695 | u8 *cmd_dest; |
| 696 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 697 | const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {}; |
| 698 | int trace_lens[IWL_MAX_CMD_TFDS + 1] = {}; |
| 699 | int trace_idx; |
| 700 | #endif |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 701 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 702 | if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) { |
| 703 | IWL_WARN(trans, "fw recovery, no hcmd send\n"); |
Wey-Yi Guy | 3083d03 | 2011-05-06 17:06:44 -0700 | [diff] [blame] | 704 | return -EIO; |
| 705 | } |
| 706 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 707 | if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) && |
Wey-Yi Guy | eedb6e3 | 2011-07-08 08:46:27 -0700 | [diff] [blame] | 708 | !(cmd->flags & CMD_ON_DEMAND)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 709 | IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n"); |
Wey-Yi Guy | eedb6e3 | 2011-07-08 08:46:27 -0700 | [diff] [blame] | 710 | return -EIO; |
| 711 | } |
| 712 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 713 | copy_size = sizeof(out_cmd->hdr); |
| 714 | cmd_size = sizeof(out_cmd->hdr); |
| 715 | |
| 716 | /* need one for the header if the first is NOCOPY */ |
| 717 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1); |
| 718 | |
| 719 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 720 | if (!cmd->len[i]) |
| 721 | continue; |
| 722 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) { |
| 723 | had_nocopy = true; |
| 724 | } else { |
| 725 | /* NOCOPY must not be followed by normal! */ |
| 726 | if (WARN_ON(had_nocopy)) |
| 727 | return -EINVAL; |
| 728 | copy_size += cmd->len[i]; |
| 729 | } |
| 730 | cmd_size += cmd->len[i]; |
| 731 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 732 | |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 733 | /* |
| 734 | * If any of the command structures end up being larger than |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 735 | * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically |
| 736 | * allocated into separate TFDs, then we will need to |
| 737 | * increase the size of the buffers. |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 738 | */ |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 739 | if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE)) |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 740 | return -EINVAL; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 741 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 742 | if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) { |
| 743 | IWL_WARN(trans, "Not sending command - %s KILL\n", |
| 744 | iwl_is_rfkill(trans->shrd) ? "RF" : "CT"); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 745 | return -EIO; |
| 746 | } |
| 747 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 748 | spin_lock_irqsave(&trans->hcmd_lock, flags); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 749 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 750 | if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) { |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 751 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 752 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 753 | IWL_ERR(trans, "No space in command queue\n"); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 754 | is_ct_kill = iwl_check_for_ct_kill(priv(trans)); |
Wey-Yi Guy | 0975cc8 | 2010-07-31 08:34:07 -0700 | [diff] [blame] | 755 | if (!is_ct_kill) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 756 | IWL_ERR(trans, "Restarting adapter queue is full\n"); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 757 | iwlagn_fw_error(priv(trans), false); |
Wey-Yi Guy | 7812b16 | 2009-10-02 13:43:58 -0700 | [diff] [blame] | 758 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 759 | return -ENOSPC; |
| 760 | } |
| 761 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 762 | idx = get_cmd_index(q, q->write_ptr); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 763 | out_cmd = txq->cmd[idx]; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 764 | out_meta = &txq->meta[idx]; |
| 765 | |
Daniel C Halperin | 8ce73f3 | 2009-07-31 14:28:06 -0700 | [diff] [blame] | 766 | memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 767 | if (cmd->flags & CMD_WANT_SKB) |
| 768 | out_meta->source = cmd; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 769 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 770 | /* set up the header */ |
| 771 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 772 | out_cmd->hdr.cmd = cmd->id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 773 | out_cmd->hdr.flags = 0; |
Emmanuel Grumbach | cefeaa5f | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 774 | out_cmd->hdr.sequence = |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 775 | cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) | |
Emmanuel Grumbach | cefeaa5f | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 776 | INDEX_TO_SEQ(q->write_ptr)); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 777 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 778 | /* and copy the data that needs to be copied */ |
| 779 | |
Emmanuel Grumbach | 132f98c | 2011-09-20 15:37:24 -0700 | [diff] [blame] | 780 | cmd_dest = out_cmd->payload; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 781 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 782 | if (!cmd->len[i]) |
| 783 | continue; |
| 784 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) |
| 785 | break; |
| 786 | memcpy(cmd_dest, cmd->data[i], cmd->len[i]); |
| 787 | cmd_dest += cmd->len[i]; |
Esti Kummer | ded2ae7 | 2008-08-04 16:00:45 +0800 | [diff] [blame] | 788 | } |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 789 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 790 | IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, " |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 791 | "%d bytes at %d[%d]:%d\n", |
| 792 | get_cmd_string(out_cmd->hdr.cmd), |
| 793 | out_cmd->hdr.cmd, |
| 794 | le16_to_cpu(out_cmd->hdr.sequence), cmd_size, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 795 | q->write_ptr, idx, trans->shrd->cmd_queue); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 796 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 797 | phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size, |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 798 | DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 799 | if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) { |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 800 | idx = -ENOMEM; |
| 801 | goto out; |
| 802 | } |
| 803 | |
FUJITA Tomonori | 2e72444 | 2010-06-03 14:19:20 +0900 | [diff] [blame] | 804 | dma_unmap_addr_set(out_meta, mapping, phys_addr); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 805 | dma_unmap_len_set(out_meta, len, copy_size); |
| 806 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 807 | iwlagn_txq_attach_buf_to_tfd(trans, txq, |
| 808 | phys_addr, copy_size, 1); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 809 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 810 | trace_bufs[0] = &out_cmd->hdr; |
| 811 | trace_lens[0] = copy_size; |
| 812 | trace_idx = 1; |
| 813 | #endif |
| 814 | |
| 815 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 816 | if (!cmd->len[i]) |
| 817 | continue; |
| 818 | if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)) |
| 819 | continue; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 820 | phys_addr = dma_map_single(bus(trans)->dev, |
| 821 | (void *)cmd->data[i], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 822 | cmd->len[i], DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 823 | if (dma_mapping_error(bus(trans)->dev, phys_addr)) { |
| 824 | iwlagn_unmap_tfd(trans, out_meta, |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 825 | &txq->tfds[q->write_ptr], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 826 | DMA_BIDIRECTIONAL); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 827 | idx = -ENOMEM; |
| 828 | goto out; |
| 829 | } |
| 830 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 831 | iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 832 | cmd->len[i], 0); |
| 833 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 834 | trace_bufs[trace_idx] = cmd->data[i]; |
| 835 | trace_lens[trace_idx] = cmd->len[i]; |
| 836 | trace_idx++; |
| 837 | #endif |
| 838 | } |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 839 | |
Emmanuel Grumbach | afaf6b5 | 2011-07-08 08:46:09 -0700 | [diff] [blame] | 840 | out_meta->flags = cmd->flags; |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 841 | |
| 842 | txq->need_update = 1; |
| 843 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 844 | /* check that tracing gets all possible blocks */ |
| 845 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3); |
| 846 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 847 | trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 848 | trace_bufs[0], trace_lens[0], |
| 849 | trace_bufs[1], trace_lens[1], |
| 850 | trace_bufs[2], trace_lens[2]); |
| 851 | #endif |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 852 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 853 | /* Increment and update queue's write index */ |
| 854 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 855 | iwl_txq_update_write_ptr(trans, txq); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 856 | |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 857 | out: |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 858 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 859 | return idx; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 860 | } |
| 861 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 862 | /** |
| 863 | * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd |
| 864 | * |
| 865 | * When FW advances 'R' index, all entries between old and new 'R' index |
| 866 | * need to be reclaimed. As result, some free space forms. If there is |
| 867 | * enough free space (> low mark), wake the stack that feeds us. |
| 868 | */ |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 869 | static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id, |
| 870 | int idx) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 871 | { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 872 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 873 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 874 | struct iwl_queue *q = &txq->q; |
| 875 | int nfreed = 0; |
| 876 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 877 | if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 878 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
Daniel Halperin | 2e5d04d | 2011-05-27 08:40:28 -0700 | [diff] [blame] | 879 | "index %d is out of range [0-%d] %d %d.\n", __func__, |
| 880 | txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 881 | return; |
| 882 | } |
| 883 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 884 | for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx; |
| 885 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 886 | |
| 887 | if (nfreed++ > 0) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 888 | IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx, |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 889 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 890 | iwlagn_fw_error(priv(trans), false); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 891 | } |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 892 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 893 | } |
| 894 | } |
| 895 | |
| 896 | /** |
| 897 | * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them |
| 898 | * @rxb: Rx buffer to reclaim |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame] | 899 | * @handler_status: return value of the handler of the command |
| 900 | * (put in setup_rx_handlers) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 901 | * |
| 902 | * If an Rx buffer has an async callback associated with it the callback |
| 903 | * will be executed. The attached skb (if present) will only be freed |
| 904 | * if the callback returns 1 |
| 905 | */ |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame] | 906 | void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb, |
| 907 | int handler_status) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 908 | { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 909 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 910 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
| 911 | int txq_id = SEQ_TO_QUEUE(sequence); |
| 912 | int index = SEQ_TO_INDEX(sequence); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 913 | int cmd_index; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 914 | struct iwl_device_cmd *cmd; |
| 915 | struct iwl_cmd_meta *meta; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 916 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 917 | struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue]; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 918 | unsigned long flags; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 919 | |
| 920 | /* If a Tx command is being handled and it isn't in the actual |
| 921 | * command queue then there a command routing bug has been introduced |
| 922 | * in the queue management code. */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 923 | if (WARN(txq_id != trans->shrd->cmd_queue, |
Johannes Berg | 13bb948 | 2010-08-23 10:46:33 +0200 | [diff] [blame] | 924 | "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n", |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 925 | txq_id, trans->shrd->cmd_queue, sequence, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 926 | trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr, |
| 927 | trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 928 | iwl_print_hex_error(trans, pkt, 32); |
Johannes Berg | 55d6a3c | 2008-09-23 19:18:43 +0200 | [diff] [blame] | 929 | return; |
Winkler, Tomas | 01ef9323 | 2008-11-07 09:58:45 -0800 | [diff] [blame] | 930 | } |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 931 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 932 | cmd_index = get_cmd_index(&txq->q, index); |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 933 | cmd = txq->cmd[cmd_index]; |
| 934 | meta = &txq->meta[cmd_index]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 935 | |
John W. Linville | 4d8b614 | 2011-09-20 14:11:55 -0400 | [diff] [blame] | 936 | txq->time_stamp = jiffies; |
| 937 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 938 | iwlagn_unmap_tfd(trans, meta, &txq->tfds[index], |
| 939 | DMA_BIDIRECTIONAL); |
Reinette Chatre | c33de62 | 2009-10-30 14:36:10 -0700 | [diff] [blame] | 940 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 941 | /* Input error checking is done when commands are added to queue. */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 942 | if (meta->flags & CMD_WANT_SKB) { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 943 | meta->source->reply_page = (unsigned long)rxb_addr(rxb); |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame] | 944 | meta->source->handler_status = handler_status; |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 945 | rxb->page = NULL; |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame] | 946 | } |
Stanislaw Gruszka | 2624e96 | 2011-04-20 16:02:58 +0200 | [diff] [blame] | 947 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 948 | spin_lock_irqsave(&trans->hcmd_lock, flags); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 949 | |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 950 | iwl_hcmd_queue_reclaim(trans, txq_id, index); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 951 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 952 | if (!(meta->flags & CMD_ASYNC)) { |
Wey-Yi Guy | 05c89b9 | 2011-10-10 07:26:48 -0700 | [diff] [blame] | 953 | if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) { |
| 954 | IWL_WARN(trans, |
| 955 | "HCMD_ACTIVE already clear for command %s\n", |
| 956 | get_cmd_string(cmd->hdr.cmd)); |
| 957 | } |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 958 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 959 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n", |
Reinette Chatre | d2dfe6d | 2010-02-18 22:03:04 -0800 | [diff] [blame] | 960 | get_cmd_string(cmd->hdr.cmd)); |
Johannes Berg | effd4d9 | 2011-09-15 11:46:52 -0700 | [diff] [blame] | 961 | wake_up(&trans->shrd->wait_command_queue); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 962 | } |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 963 | |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 964 | meta->flags = 0; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 965 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 966 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 967 | } |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 968 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 969 | #define HOST_COMPLETE_TIMEOUT (2 * HZ) |
| 970 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 971 | static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 972 | { |
| 973 | int ret; |
| 974 | |
| 975 | /* An asynchronous command can not expect an SKB to be set. */ |
| 976 | if (WARN_ON(cmd->flags & CMD_WANT_SKB)) |
| 977 | return -EINVAL; |
| 978 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 979 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 980 | if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status)) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 981 | return -EBUSY; |
| 982 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 983 | ret = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 984 | if (ret < 0) { |
Todd Previte | b36b110 | 2011-11-10 06:55:02 -0800 | [diff] [blame] | 985 | IWL_DEBUG_QUIET_RFKILL(trans, |
| 986 | "Error sending %s: enqueue_hcmd failed: %d\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 987 | get_cmd_string(cmd->id), ret); |
| 988 | return ret; |
| 989 | } |
| 990 | return 0; |
| 991 | } |
| 992 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 993 | static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 994 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 995 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 996 | int cmd_idx; |
| 997 | int ret; |
| 998 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 999 | lockdep_assert_held(&trans->shrd->mutex); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1000 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1001 | IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1002 | get_cmd_string(cmd->id)); |
| 1003 | |
Wey-Yi Guy | 94b3c45 | 2011-11-10 06:55:19 -0800 | [diff] [blame] | 1004 | if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status)) |
| 1005 | return -EBUSY; |
| 1006 | |
| 1007 | |
| 1008 | if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) { |
| 1009 | IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n", |
| 1010 | get_cmd_string(cmd->id)); |
| 1011 | return -ECANCELED; |
| 1012 | } |
| 1013 | if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) { |
| 1014 | IWL_ERR(trans, "Command %s failed: FW Error\n", |
| 1015 | get_cmd_string(cmd->id)); |
| 1016 | return -EIO; |
| 1017 | } |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1018 | set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1019 | IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1020 | get_cmd_string(cmd->id)); |
| 1021 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1022 | cmd_idx = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1023 | if (cmd_idx < 0) { |
| 1024 | ret = cmd_idx; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1025 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
Todd Previte | b36b110 | 2011-11-10 06:55:02 -0800 | [diff] [blame] | 1026 | IWL_DEBUG_QUIET_RFKILL(trans, |
| 1027 | "Error sending %s: enqueue_hcmd failed: %d\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1028 | get_cmd_string(cmd->id), ret); |
| 1029 | return ret; |
| 1030 | } |
| 1031 | |
Johannes Berg | effd4d9 | 2011-09-15 11:46:52 -0700 | [diff] [blame] | 1032 | ret = wait_event_timeout(trans->shrd->wait_command_queue, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1033 | !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status), |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1034 | HOST_COMPLETE_TIMEOUT); |
| 1035 | if (!ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1036 | if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) { |
Wey-Yi Guy | d10630a | 2011-10-10 07:26:46 -0700 | [diff] [blame] | 1037 | struct iwl_tx_queue *txq = |
Emmanuel Grumbach | 397ede3 | 2011-10-10 07:27:18 -0700 | [diff] [blame] | 1038 | &trans_pcie->txq[trans->shrd->cmd_queue]; |
Wey-Yi Guy | d10630a | 2011-10-10 07:26:46 -0700 | [diff] [blame] | 1039 | struct iwl_queue *q = &txq->q; |
| 1040 | |
Todd Previte | b36b110 | 2011-11-10 06:55:02 -0800 | [diff] [blame] | 1041 | IWL_DEBUG_QUIET_RFKILL(trans, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1042 | "Error sending %s: time out after %dms.\n", |
| 1043 | get_cmd_string(cmd->id), |
| 1044 | jiffies_to_msecs(HOST_COMPLETE_TIMEOUT)); |
| 1045 | |
Todd Previte | b36b110 | 2011-11-10 06:55:02 -0800 | [diff] [blame] | 1046 | IWL_DEBUG_QUIET_RFKILL(trans, |
Wey-Yi Guy | d10630a | 2011-10-10 07:26:46 -0700 | [diff] [blame] | 1047 | "Current CMD queue read_ptr %d write_ptr %d\n", |
| 1048 | q->read_ptr, q->write_ptr); |
| 1049 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1050 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1051 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command" |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1052 | "%s\n", get_cmd_string(cmd->id)); |
| 1053 | ret = -ETIMEDOUT; |
| 1054 | goto cancel; |
| 1055 | } |
| 1056 | } |
| 1057 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1058 | if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1059 | IWL_ERR(trans, "Error: Response NULL in '%s'\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1060 | get_cmd_string(cmd->id)); |
| 1061 | ret = -EIO; |
| 1062 | goto cancel; |
| 1063 | } |
| 1064 | |
| 1065 | return 0; |
| 1066 | |
| 1067 | cancel: |
| 1068 | if (cmd->flags & CMD_WANT_SKB) { |
| 1069 | /* |
| 1070 | * Cancel the CMD_WANT_SKB flag for the cmd in the |
| 1071 | * TX cmd queue. Otherwise in case the cmd comes |
| 1072 | * in later, it will possibly set an invalid |
| 1073 | * address (cmd->meta.source). |
| 1074 | */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1075 | trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &= |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1076 | ~CMD_WANT_SKB; |
| 1077 | } |
Emmanuel Grumbach | 9cac494 | 2011-11-10 06:55:20 -0800 | [diff] [blame^] | 1078 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1079 | if (cmd->reply_page) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1080 | iwl_free_pages(trans->shrd, cmd->reply_page); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1081 | cmd->reply_page = 0; |
| 1082 | } |
| 1083 | |
| 1084 | return ret; |
| 1085 | } |
| 1086 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1087 | int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1088 | { |
| 1089 | if (cmd->flags & CMD_ASYNC) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1090 | return iwl_send_cmd_async(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1091 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1092 | return iwl_send_cmd_sync(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1093 | } |
| 1094 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1095 | /* Frees buffers until index _not_ inclusive */ |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1096 | int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index, |
| 1097 | struct sk_buff_head *skbs) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1098 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1099 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1100 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1101 | struct iwl_queue *q = &txq->q; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1102 | int last_to_free; |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1103 | int freed = 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1104 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 1105 | /* This function is not meant to release cmd queue*/ |
| 1106 | if (WARN_ON(txq_id == trans->shrd->cmd_queue)) |
| 1107 | return 0; |
| 1108 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1109 | /*Since we free until index _not_ inclusive, the one before index is |
| 1110 | * the last we will free. This one must be used */ |
| 1111 | last_to_free = iwl_queue_dec_wrap(index, q->n_bd); |
| 1112 | |
| 1113 | if ((index >= q->n_bd) || |
| 1114 | (iwl_queue_used(q, last_to_free) == 0)) { |
| 1115 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
| 1116 | "last_to_free %d is out of range [0-%d] %d %d.\n", |
| 1117 | __func__, txq_id, last_to_free, q->n_bd, |
| 1118 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1119 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1120 | } |
| 1121 | |
| 1122 | IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id, |
| 1123 | q->read_ptr, index); |
| 1124 | |
| 1125 | if (WARN_ON(!skb_queue_empty(skbs))) |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1126 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1127 | |
| 1128 | for (; |
| 1129 | q->read_ptr != index; |
| 1130 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 1131 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1132 | if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL)) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1133 | continue; |
| 1134 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1135 | __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1136 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1137 | txq->skbs[txq->q.read_ptr] = NULL; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1138 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1139 | iwlagn_txq_inval_byte_cnt_tbl(trans, txq); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1140 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 1141 | iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1142 | freed++; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1143 | } |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1144 | return freed; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1145 | } |