blob: 302284bef961c17a86b363b75c85a2c2d69ab243 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07003 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040031#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080033#include <net/mac80211.h>
34#include "iwl-eeprom.h"
Johannes Berg214d14d2011-05-04 07:50:44 -070035#include "iwl-agn.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-dev.h"
37#include "iwl-core.h"
38#include "iwl-sta.h"
39#include "iwl-io.h"
40#include "iwl-helpers.h"
41
Tomas Winklerfd4abac2008-05-15 13:54:07 +080042/**
43 * iwl_txq_update_write_ptr - Send new write index to hardware
44 */
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080045void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080046{
47 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080048 int txq_id = txq->q.id;
49
50 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080051 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080052
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080053 if (priv->cfg->base_params->shadow_reg_enable) {
54 /* shadow register enabled */
Tomas Winklerfd4abac2008-05-15 13:54:07 +080055 iwl_write32(priv, HBUS_TARG_WRPTR,
56 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080057 } else {
58 /* if we're trying to save power */
59 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
60 /* wake up nic if it's powered down ...
61 * uCode will wake up, and interrupt us again, so next
62 * time we'll skip this part. */
63 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +080064
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080065 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
66 IWL_DEBUG_INFO(priv,
67 "Tx queue %d requesting wakeup,"
68 " GP1 = 0x%x\n", txq_id, reg);
69 iwl_set_bit(priv, CSR_GP_CNTRL,
70 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
71 return;
72 }
73
74 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
75 txq->q.write_ptr | (txq_id << 8));
76
77 /*
78 * else not in power-save mode,
79 * uCode will never sleep when we're
80 * trying to tx (during RFKILL, we're not trying to tx).
81 */
82 } else
83 iwl_write32(priv, HBUS_TARG_WRPTR,
84 txq->q.write_ptr | (txq_id << 8));
85 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +080086 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080087}
Tomas Winklerfd4abac2008-05-15 13:54:07 +080088
Johannes Berg214d14d2011-05-04 07:50:44 -070089static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
90{
91 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
92
93 dma_addr_t addr = get_unaligned_le32(&tb->lo);
94 if (sizeof(dma_addr_t) > sizeof(u32))
95 addr |=
96 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
97
98 return addr;
99}
100
101static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
102{
103 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
104
105 return le16_to_cpu(tb->hi_n_len) >> 4;
106}
107
108static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
109 dma_addr_t addr, u16 len)
110{
111 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
112 u16 hi_n_len = len << 4;
113
114 put_unaligned_le32(addr, &tb->lo);
115 if (sizeof(dma_addr_t) > sizeof(u32))
116 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
117
118 tb->hi_n_len = cpu_to_le16(hi_n_len);
119
120 tfd->num_tbs = idx + 1;
121}
122
123static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
124{
125 return tfd->num_tbs & 0x1f;
126}
127
128/**
129 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
130 * @priv - driver private data
131 * @txq - tx queue
132 *
133 * Does NOT advance any TFD circular buffer read/write indexes
134 * Does NOT free the TFD itself (which is within circular buffer)
135 */
136void iwlagn_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
137{
138 struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
139 struct iwl_tfd *tfd;
140 struct pci_dev *dev = priv->pci_dev;
141 int index = txq->q.read_ptr;
142 int i;
143 int num_tbs;
144
145 tfd = &tfd_tmp[index];
146
147 /* Sanity check on number of chunks */
148 num_tbs = iwl_tfd_get_num_tbs(tfd);
149
150 if (num_tbs >= IWL_NUM_OF_TBS) {
151 IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
152 /* @todo issue fatal error, it is quite serious situation */
153 return;
154 }
155
156 /* Unmap tx_cmd */
157 if (num_tbs)
158 pci_unmap_single(dev,
159 dma_unmap_addr(&txq->meta[index], mapping),
160 dma_unmap_len(&txq->meta[index], len),
161 PCI_DMA_BIDIRECTIONAL);
162
163 /* Unmap chunks, if any. */
164 for (i = 1; i < num_tbs; i++)
165 pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
166 iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
167
168 /* free SKB */
169 if (txq->txb) {
170 struct sk_buff *skb;
171
172 skb = txq->txb[txq->q.read_ptr].skb;
173
174 /* can be called from irqs-disabled context */
175 if (skb) {
176 dev_kfree_skb_any(skb);
177 txq->txb[txq->q.read_ptr].skb = NULL;
178 }
179 }
180}
181
182int iwlagn_txq_attach_buf_to_tfd(struct iwl_priv *priv,
183 struct iwl_tx_queue *txq,
184 dma_addr_t addr, u16 len,
185 u8 reset, u8 pad)
186{
187 struct iwl_queue *q;
188 struct iwl_tfd *tfd, *tfd_tmp;
189 u32 num_tbs;
190
191 q = &txq->q;
192 tfd_tmp = (struct iwl_tfd *)txq->tfds;
193 tfd = &tfd_tmp[q->write_ptr];
194
195 if (reset)
196 memset(tfd, 0, sizeof(*tfd));
197
198 num_tbs = iwl_tfd_get_num_tbs(tfd);
199
200 /* Each TFD can point to a maximum 20 Tx buffers */
201 if (num_tbs >= IWL_NUM_OF_TBS) {
202 IWL_ERR(priv, "Error can not send more than %d chunks\n",
203 IWL_NUM_OF_TBS);
204 return -EINVAL;
205 }
206
207 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
208 return -EINVAL;
209
210 if (unlikely(addr & ~IWL_TX_DMA_MASK))
211 IWL_ERR(priv, "Unaligned address = %llx\n",
212 (unsigned long long)addr);
213
214 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
215
216 return 0;
217}
218
219/*
220 * Tell nic where to find circular buffer of Tx Frame Descriptors for
221 * given Tx queue, and enable the DMA channel used for that queue.
222 *
223 * supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
224 * channels supported in hardware.
225 */
226static int iwlagn_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
227{
228 int txq_id = txq->q.id;
229
230 /* Circular buffer (TFD queue in DRAM) physical base address */
231 iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
232 txq->q.dma_addr >> 8);
233
234 return 0;
235}
236
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800237/**
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100238 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
239 */
240void iwl_tx_queue_unmap(struct iwl_priv *priv, int txq_id)
241{
242 struct iwl_tx_queue *txq = &priv->txq[txq_id];
243 struct iwl_queue *q = &txq->q;
244
245 if (q->n_bd == 0)
246 return;
247
248 while (q->write_ptr != q->read_ptr) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700249 iwlagn_txq_free_tfd(priv, txq);
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100250 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
251 }
252}
253
254/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800255 * iwl_tx_queue_free - Deallocate DMA queue.
256 * @txq: Transmit queue to deallocate.
257 *
258 * Empty queue by removing and destroying all BD's.
259 * Free all buffers.
260 * 0-fill, but do not free "txq" descriptor structure.
261 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800262void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800263{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800264 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800265 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700266 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800267
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100268 iwl_tx_queue_unmap(priv, txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800269
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800270 /* De-alloc array of command/tx buffers */
Tomas Winkler961ba602008-10-14 12:32:44 -0700271 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800272 kfree(txq->cmd[i]);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800273
274 /* De-alloc circular buffer of TFDs */
275 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800276 dma_free_coherent(dev, priv->hw_params.tfd_size *
277 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800278
279 /* De-alloc array of per-TFD driver data */
280 kfree(txq->txb);
281 txq->txb = NULL;
282
Johannes Bergc2acea82009-07-24 11:13:05 -0700283 /* deallocate arrays */
284 kfree(txq->cmd);
285 kfree(txq->meta);
286 txq->cmd = NULL;
287 txq->meta = NULL;
288
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800289 /* 0-fill queue descriptor structure */
290 memset(txq, 0, sizeof(*txq));
291}
Tomas Winkler961ba602008-10-14 12:32:44 -0700292
293/**
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100294 * iwl_cmd_queue_unmap - Unmap any remaining DMA mappings from command queue
295 */
296void iwl_cmd_queue_unmap(struct iwl_priv *priv)
297{
298 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
299 struct iwl_queue *q = &txq->q;
300 int i;
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100301
302 if (q->n_bd == 0)
303 return;
304
305 while (q->read_ptr != q->write_ptr) {
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100306 i = get_cmd_index(q, q->read_ptr, 0);
307
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200308 if (txq->meta[i].flags & CMD_MAPPED) {
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100309 pci_unmap_single(priv->pci_dev,
310 dma_unmap_addr(&txq->meta[i], mapping),
311 dma_unmap_len(&txq->meta[i], len),
312 PCI_DMA_BIDIRECTIONAL);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200313 txq->meta[i].flags = 0;
314 }
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100315
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200316 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100317 }
318
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200319 i = q->n_window;
320 if (txq->meta[i].flags & CMD_MAPPED) {
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100321 pci_unmap_single(priv->pci_dev,
322 dma_unmap_addr(&txq->meta[i], mapping),
323 dma_unmap_len(&txq->meta[i], len),
324 PCI_DMA_BIDIRECTIONAL);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200325 txq->meta[i].flags = 0;
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100326 }
327}
328
329/**
Tomas Winkler961ba602008-10-14 12:32:44 -0700330 * iwl_cmd_queue_free - Deallocate DMA queue.
331 * @txq: Transmit queue to deallocate.
332 *
333 * Empty queue by removing and destroying all BD's.
334 * Free all buffers.
335 * 0-fill, but do not free "txq" descriptor structure.
336 */
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700337void iwl_cmd_queue_free(struct iwl_priv *priv)
Tomas Winkler961ba602008-10-14 12:32:44 -0700338{
Johannes Berg13bb9482010-08-23 10:46:33 +0200339 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800340 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700341 int i;
Tomas Winkler961ba602008-10-14 12:32:44 -0700342
Stanislaw Gruszka387f3382011-02-28 14:33:13 +0100343 iwl_cmd_queue_unmap(priv);
Zhu Yidd487442010-03-22 02:28:41 -0700344
Tomas Winkler961ba602008-10-14 12:32:44 -0700345 /* De-alloc array of command/tx buffers */
346 for (i = 0; i <= TFD_CMD_SLOTS; i++)
347 kfree(txq->cmd[i]);
348
349 /* De-alloc circular buffer of TFDs */
350 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800351 dma_free_coherent(dev, priv->hw_params.tfd_size * txq->q.n_bd,
352 txq->tfds, txq->q.dma_addr);
Tomas Winkler961ba602008-10-14 12:32:44 -0700353
Reinette Chatre28142982009-09-25 14:24:22 -0700354 /* deallocate arrays */
355 kfree(txq->cmd);
356 kfree(txq->meta);
357 txq->cmd = NULL;
358 txq->meta = NULL;
359
Tomas Winkler961ba602008-10-14 12:32:44 -0700360 /* 0-fill queue descriptor structure */
361 memset(txq, 0, sizeof(*txq));
362}
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700363
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800364/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
365 * DMA services
366 *
367 * Theory of operation
368 *
369 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
370 * of buffer descriptors, each of which points to one or more data buffers for
371 * the device to read from or fill. Driver and device exchange status of each
372 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
373 * entries in each circular buffer, to protect against confusing empty and full
374 * queue states.
375 *
376 * The device reads or writes the data in the queues via the device's several
377 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
378 *
379 * For Tx queue, there are low mark and high mark limits. If, after queuing
380 * the packet for Tx, free space become < low mark, Tx queue stopped. When
381 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
382 * Tx queue resumed.
383 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800384 ***************************************************/
385
386int iwl_queue_space(const struct iwl_queue *q)
387{
388 int s = q->read_ptr - q->write_ptr;
389
390 if (q->read_ptr > q->write_ptr)
391 s -= q->n_bd;
392
393 if (s <= 0)
394 s += q->n_window;
395 /* keep some reserve to not confuse empty and full situations */
396 s -= 2;
397 if (s < 0)
398 s = 0;
399 return s;
400}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800401
402
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800403/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800404 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
405 */
Tomas Winkler443cfd42008-05-15 13:53:57 +0800406static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800407 int count, int slots_num, u32 id)
408{
409 q->n_bd = count;
410 q->n_window = slots_num;
411 q->id = id;
412
413 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
414 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700415 if (WARN_ON(!is_power_of_2(count)))
416 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800417
418 /* slots_num must be power-of-two size, otherwise
419 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700420 if (WARN_ON(!is_power_of_2(slots_num)))
421 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800422
423 q->low_mark = q->n_window / 4;
424 if (q->low_mark < 4)
425 q->low_mark = 4;
426
427 q->high_mark = q->n_window / 8;
428 if (q->high_mark < 2)
429 q->high_mark = 2;
430
431 q->write_ptr = q->read_ptr = 0;
432
433 return 0;
434}
435
436/**
437 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
438 */
439static int iwl_tx_queue_alloc(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800440 struct iwl_tx_queue *txq, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800441{
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800442 struct device *dev = &priv->pci_dev->dev;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800443 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800444
445 /* Driver private data, only for Tx (not command) queues,
446 * not shared with device. */
Johannes Berg13bb9482010-08-23 10:46:33 +0200447 if (id != priv->cmd_queue) {
Johannes Berg519c7c42010-05-17 02:37:33 -0700448 txq->txb = kzalloc(sizeof(txq->txb[0]) *
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800449 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
450 if (!txq->txb) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800451 IWL_ERR(priv, "kmalloc for auxiliary BD "
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800452 "structures failed\n");
453 goto error;
454 }
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800455 } else {
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800456 txq->txb = NULL;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800457 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800458
459 /* Circular buffer of transmit frame descriptors (TFDs),
460 * shared with device */
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800461 txq->tfds = dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr,
462 GFP_KERNEL);
Tomas Winkler499b1882008-10-14 12:32:48 -0700463 if (!txq->tfds) {
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800464 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800465 goto error;
466 }
467 txq->q.id = id;
468
469 return 0;
470
471 error:
472 kfree(txq->txb);
473 txq->txb = NULL;
474
475 return -ENOMEM;
476}
477
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800478/**
479 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
480 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800481int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
482 int slots_num, u32 txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800483{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800484 int i, len;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800485 int ret;
Johannes Bergc2acea82009-07-24 11:13:05 -0700486 int actual_slots = slots_num;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800487
488 /*
489 * Alloc buffer array for commands (Tx or other types of commands).
Johannes Berg13bb9482010-08-23 10:46:33 +0200490 * For the command queue (#4/#9), allocate command space + one big
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800491 * command for scan, since scan command is very huge; the system will
492 * not have two scans at the same time, so only one is needed.
493 * For normal Tx queues (all other queues), no super-size command
494 * space is needed.
495 */
Johannes Berg13bb9482010-08-23 10:46:33 +0200496 if (txq_id == priv->cmd_queue)
Johannes Bergc2acea82009-07-24 11:13:05 -0700497 actual_slots++;
498
499 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
500 GFP_KERNEL);
501 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
502 GFP_KERNEL);
503
504 if (!txq->meta || !txq->cmd)
505 goto out_free_arrays;
506
507 len = sizeof(struct iwl_device_cmd);
508 for (i = 0; i < actual_slots; i++) {
509 /* only happens for cmd queue */
510 if (i == slots_num)
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800511 len = IWL_MAX_CMD_SIZE;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800512
John W. Linville49898852008-09-02 15:07:18 -0400513 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800514 if (!txq->cmd[i])
Tomas Winkler73b7d742008-09-03 11:18:48 +0800515 goto err;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800516 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800517
518 /* Alloc driver data array and TFD circular buffer */
Tomas Winkler73b7d742008-09-03 11:18:48 +0800519 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
520 if (ret)
521 goto err;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800522
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800523 txq->need_update = 0;
524
Johannes Berg1a716552009-11-06 14:52:51 -0800525 /*
Johannes Bergea9b3072010-11-10 18:25:45 -0800526 * For the default queues 0-3, set up the swq_id
527 * already -- all others need to get one later
528 * (if they need one at all).
Johannes Berg1a716552009-11-06 14:52:51 -0800529 */
Johannes Bergea9b3072010-11-10 18:25:45 -0800530 if (txq_id < 4)
531 iwl_set_swq_id(txq, txq_id, txq_id);
Johannes Berg45af8192009-06-19 13:52:43 -0700532
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800533 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
534 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
535 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
536
537 /* Initialize queue's high/low-water marks, and head/tail indexes */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700538 ret = iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
539 if (ret)
540 return ret;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800541
542 /* Tell device where to find queue */
Johannes Berg214d14d2011-05-04 07:50:44 -0700543 iwlagn_tx_queue_init(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800544
545 return 0;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800546err:
Johannes Bergc2acea82009-07-24 11:13:05 -0700547 for (i = 0; i < actual_slots; i++)
Tomas Winkler73b7d742008-09-03 11:18:48 +0800548 kfree(txq->cmd[i]);
Johannes Bergc2acea82009-07-24 11:13:05 -0700549out_free_arrays:
550 kfree(txq->meta);
551 kfree(txq->cmd);
Tomas Winkler73b7d742008-09-03 11:18:48 +0800552
Tomas Winkler73b7d742008-09-03 11:18:48 +0800553 return -ENOMEM;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800554}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800555
Zhu Yide0f60ea2010-03-23 00:45:03 -0700556void iwl_tx_queue_reset(struct iwl_priv *priv, struct iwl_tx_queue *txq,
557 int slots_num, u32 txq_id)
558{
559 int actual_slots = slots_num;
560
Johannes Berg13bb9482010-08-23 10:46:33 +0200561 if (txq_id == priv->cmd_queue)
Zhu Yide0f60ea2010-03-23 00:45:03 -0700562 actual_slots++;
563
564 memset(txq->meta, 0, sizeof(struct iwl_cmd_meta) * actual_slots);
565
566 txq->need_update = 0;
567
568 /* Initialize queue's high/low-water marks, and head/tail indexes */
569 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
570
571 /* Tell device where to find queue */
Johannes Berg214d14d2011-05-04 07:50:44 -0700572 iwlagn_tx_queue_init(priv, txq);
Zhu Yide0f60ea2010-03-23 00:45:03 -0700573}
Zhu Yide0f60ea2010-03-23 00:45:03 -0700574
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800575/*************** HOST COMMAND QUEUE FUNCTIONS *****/
576
577/**
578 * iwl_enqueue_hcmd - enqueue a uCode command
579 * @priv: device private data point
580 * @cmd: a point to the ucode command structure
581 *
582 * The function returns < 0 values to indicate the operation is
583 * failed. On success, it turns the index (> 0) of command in the
584 * command queue.
585 */
586int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
587{
Johannes Berg13bb9482010-08-23 10:46:33 +0200588 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800589 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700590 struct iwl_device_cmd *out_cmd;
591 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800592 dma_addr_t phys_addr;
593 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800594 u32 idx;
595 u16 fix_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700596 bool is_ct_kill = false;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800597
Johannes Berg3fa50732011-05-04 07:50:38 -0700598 fix_size = (u16)(cmd->len[0] + sizeof(out_cmd->hdr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800599
Johannes Berg3e41ace2011-04-18 09:12:37 -0700600 /*
601 * If any of the command structures end up being larger than
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800602 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800603 * we will need to increase the size of the TFD entries
604 * Also, check to see if command buffer should not exceed the size
Johannes Berg3e41ace2011-04-18 09:12:37 -0700605 * of device_cmd and max_cmd_size.
606 */
607 if (WARN_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
608 !(cmd->flags & CMD_SIZE_HUGE)))
609 return -EINVAL;
610
611 if (WARN_ON(fix_size > IWL_MAX_CMD_SIZE))
612 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800613
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700614 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
Reinette Chatref2f21b42009-10-30 14:36:15 -0700615 IWL_WARN(priv, "Not sending command - %s KILL\n",
616 iwl_is_rfkill(priv) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800617 return -EIO;
618 }
619
Johannes Berg7b21f002011-04-18 09:22:10 -0700620 /*
621 * As we only have a single huge buffer, check that the command
622 * is synchronous (otherwise buffers could end up being reused).
623 */
624
625 if (WARN_ON((cmd->flags & CMD_ASYNC) && (cmd->flags & CMD_SIZE_HUGE)))
626 return -EINVAL;
627
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200628 spin_lock_irqsave(&priv->hcmd_lock, flags);
629
Johannes Bergc2acea82009-07-24 11:13:05 -0700630 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200631 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
632
Wey-Yi Guy2d237f72009-11-20 12:05:08 -0800633 IWL_ERR(priv, "No space in command queue\n");
Wey-Yi Guyf42e7662011-04-18 09:30:09 -0700634 is_ct_kill = iwl_check_for_ct_kill(priv);
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700635 if (!is_ct_kill) {
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700636 IWL_ERR(priv, "Restarting adapter due to queue full\n");
Johannes Berge6494372011-04-05 09:41:58 -0700637 iwlagn_fw_error(priv, false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700638 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800639 return -ENOSPC;
640 }
641
Johannes Bergc2acea82009-07-24 11:13:05 -0700642 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800643 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700644 out_meta = &txq->meta[idx];
645
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200646 if (WARN_ON(out_meta->flags & CMD_MAPPED)) {
647 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
648 return -ENOSPC;
649 }
650
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700651 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700652 if (cmd->flags & CMD_WANT_SKB)
653 out_meta->source = cmd;
654 if (cmd->flags & CMD_ASYNC)
655 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800656
657 out_cmd->hdr.cmd = cmd->id;
Johannes Berg3fa50732011-05-04 07:50:38 -0700658 memcpy(&out_cmd->cmd.payload, cmd->data[0], cmd->len[0]);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800659
660 /* At this point, the out_cmd now has all of the incoming cmd
661 * information */
662
663 out_cmd->hdr.flags = 0;
Johannes Berg13bb9482010-08-23 10:46:33 +0200664 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(priv->cmd_queue) |
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800665 INDEX_TO_SEQ(q->write_ptr));
Johannes Bergc2acea82009-07-24 11:13:05 -0700666 if (cmd->flags & CMD_SIZE_HUGE)
Tomas Winkler9734cb22008-09-03 11:26:52 +0800667 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800668
Esti Kummerded2ae72008-08-04 16:00:45 +0800669#ifdef CONFIG_IWLWIFI_DEBUG
670 switch (out_cmd->hdr.cmd) {
671 case REPLY_TX_LINK_QUALITY_CMD:
672 case SENSITIVITY_CMD:
Tomas Winklere1623442009-01-27 14:27:56 -0800673 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +0800674 "%d bytes at %d[%d]:%d\n",
675 get_cmd_string(out_cmd->hdr.cmd),
676 out_cmd->hdr.cmd,
677 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
Johannes Berg13bb9482010-08-23 10:46:33 +0200678 q->write_ptr, idx, priv->cmd_queue);
679 break;
Esti Kummerded2ae72008-08-04 16:00:45 +0800680 default:
Tomas Winklere1623442009-01-27 14:27:56 -0800681 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +0800682 "%d bytes at %d[%d]:%d\n",
683 get_cmd_string(out_cmd->hdr.cmd),
684 out_cmd->hdr.cmd,
685 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
Johannes Berg13bb9482010-08-23 10:46:33 +0200686 q->write_ptr, idx, priv->cmd_queue);
Esti Kummerded2ae72008-08-04 16:00:45 +0800687 }
688#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700689 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
690 fix_size, PCI_DMA_BIDIRECTIONAL);
Johannes Berg2c46f722011-04-28 07:27:10 -0700691 if (unlikely(pci_dma_mapping_error(priv->pci_dev, phys_addr))) {
692 idx = -ENOMEM;
693 goto out;
694 }
695
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900696 dma_unmap_addr_set(out_meta, mapping, phys_addr);
697 dma_unmap_len_set(out_meta, len, fix_size);
Reinette Chatredf833b12009-04-21 10:55:48 -0700698
Johannes Berg2c46f722011-04-28 07:27:10 -0700699 out_meta->flags = cmd->flags | CMD_MAPPED;
700
701 txq->need_update = 1;
702
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700703 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
704
Johannes Berg214d14d2011-05-04 07:50:44 -0700705 iwlagn_txq_attach_buf_to_tfd(priv, txq, phys_addr, fix_size, 1,
706 U32_PAD(cmd->len[0]));
Reinette Chatredf833b12009-04-21 10:55:48 -0700707
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800708 /* Increment and update queue's write index */
709 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800710 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800711
Johannes Berg2c46f722011-04-28 07:27:10 -0700712 out:
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800713 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800714 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800715}
716
Tomas Winkler17b88922008-05-29 16:35:12 +0800717/**
718 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
719 *
720 * When FW advances 'R' index, all entries between old and new 'R' index
721 * need to be reclaimed. As result, some free space forms. If there is
722 * enough free space (> low mark), wake the stack that feeds us.
723 */
Tomas Winkler499b1882008-10-14 12:32:48 -0700724static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
725 int idx, int cmd_idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800726{
727 struct iwl_tx_queue *txq = &priv->txq[txq_id];
728 struct iwl_queue *q = &txq->q;
729 int nfreed = 0;
730
Tomas Winkler499b1882008-10-14 12:32:48 -0700731 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800732 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +0800733 "is out of range [0-%d] %d %d.\n", txq_id,
Tomas Winkler499b1882008-10-14 12:32:48 -0700734 idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800735 return;
736 }
737
Tomas Winkler499b1882008-10-14 12:32:48 -0700738 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
739 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
740
741 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800742 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800743 q->write_ptr, q->read_ptr);
Johannes Berge6494372011-04-05 09:41:58 -0700744 iwlagn_fw_error(priv, false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800745 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800746
Tomas Winkler17b88922008-05-29 16:35:12 +0800747 }
748}
749
750/**
751 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
752 * @rxb: Rx buffer to reclaim
753 *
754 * If an Rx buffer has an async callback associated with it the callback
755 * will be executed. The attached skb (if present) will only be freed
756 * if the callback returns 1
757 */
758void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
759{
Zhu Yi2f301222009-10-09 17:19:45 +0800760 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800761 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
762 int txq_id = SEQ_TO_QUEUE(sequence);
763 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800764 int cmd_index;
Tomas Winkler9734cb22008-09-03 11:26:52 +0800765 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
Johannes Bergc2acea82009-07-24 11:13:05 -0700766 struct iwl_device_cmd *cmd;
767 struct iwl_cmd_meta *meta;
Johannes Berg13bb9482010-08-23 10:46:33 +0200768 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200769 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800770
771 /* If a Tx command is being handled and it isn't in the actual
772 * command queue then there a command routing bug has been introduced
773 * in the queue management code. */
Johannes Berg13bb9482010-08-23 10:46:33 +0200774 if (WARN(txq_id != priv->cmd_queue,
775 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
776 txq_id, priv->cmd_queue, sequence,
777 priv->txq[priv->cmd_queue].q.read_ptr,
778 priv->txq[priv->cmd_queue].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -0700779 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200780 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800781 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800782
Zhu Yidd487442010-03-22 02:28:41 -0700783 cmd_index = get_cmd_index(&txq->q, index, huge);
784 cmd = txq->cmd[cmd_index];
785 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800786
Reinette Chatrec33de622009-10-30 14:36:10 -0700787 pci_unmap_single(priv->pci_dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900788 dma_unmap_addr(meta, mapping),
789 dma_unmap_len(meta, len),
Reinette Chatrec33de622009-10-30 14:36:10 -0700790 PCI_DMA_BIDIRECTIONAL);
791
Tomas Winkler17b88922008-05-29 16:35:12 +0800792 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700793 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800794 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
795 rxb->page = NULL;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200796 } else if (meta->callback)
797 meta->callback(priv, cmd, pkt);
798
799 spin_lock_irqsave(&priv->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800800
Tomas Winkler499b1882008-10-14 12:32:48 -0700801 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800802
Johannes Bergc2acea82009-07-24 11:13:05 -0700803 if (!(meta->flags & CMD_ASYNC)) {
Tomas Winkler17b88922008-05-29 16:35:12 +0800804 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
Frans Pop91dd6c22010-03-24 14:19:58 -0700805 IWL_DEBUG_INFO(priv, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800806 get_cmd_string(cmd->hdr.cmd));
Tomas Winkler17b88922008-05-29 16:35:12 +0800807 wake_up_interruptible(&priv->wait_command_queue);
808 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200809
810 /* Mark as unmapped */
Zhu Yidd487442010-03-22 02:28:41 -0700811 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200812
813 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800814}