Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 1 | /* |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 2 | * Synopsys Designware PCIe host controller driver |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2013 Samsung Electronics Co., Ltd. |
| 5 | * http://www.samsung.com |
| 6 | * |
| 7 | * Author: Jingoo Han <jg1.han@samsung.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 14 | #include <linux/irq.h> |
| 15 | #include <linux/irqdomain.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 16 | #include <linux/kernel.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 17 | #include <linux/module.h> |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 18 | #include <linux/msi.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 19 | #include <linux/of_address.h> |
Lucas Stach | 804f57b | 2014-03-05 14:25:51 +0100 | [diff] [blame] | 20 | #include <linux/of_pci.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 21 | #include <linux/pci.h> |
| 22 | #include <linux/pci_regs.h> |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 23 | #include <linux/platform_device.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 24 | #include <linux/types.h> |
Joao Pinto | 886bc5c | 2016-03-10 14:44:35 -0600 | [diff] [blame] | 25 | #include <linux/delay.h> |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 26 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 27 | #include "pcie-designware.h" |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 28 | |
| 29 | /* Synopsis specific PCIE configuration registers */ |
| 30 | #define PCIE_PORT_LINK_CONTROL 0x710 |
| 31 | #define PORT_LINK_MODE_MASK (0x3f << 16) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 32 | #define PORT_LINK_MODE_1_LANES (0x1 << 16) |
| 33 | #define PORT_LINK_MODE_2_LANES (0x3 << 16) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 34 | #define PORT_LINK_MODE_4_LANES (0x7 << 16) |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 35 | #define PORT_LINK_MODE_8_LANES (0xf << 16) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 36 | |
| 37 | #define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C |
| 38 | #define PORT_LOGIC_SPEED_CHANGE (0x1 << 17) |
Zhou Wang | ed8b472 | 2015-08-26 11:17:34 +0800 | [diff] [blame] | 39 | #define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8) |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 40 | #define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8) |
| 41 | #define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8) |
| 42 | #define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8) |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 43 | #define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 44 | |
| 45 | #define PCIE_MSI_ADDR_LO 0x820 |
| 46 | #define PCIE_MSI_ADDR_HI 0x824 |
| 47 | #define PCIE_MSI_INTR0_ENABLE 0x828 |
| 48 | #define PCIE_MSI_INTR0_MASK 0x82C |
| 49 | #define PCIE_MSI_INTR0_STATUS 0x830 |
| 50 | |
| 51 | #define PCIE_ATU_VIEWPORT 0x900 |
| 52 | #define PCIE_ATU_REGION_INBOUND (0x1 << 31) |
| 53 | #define PCIE_ATU_REGION_OUTBOUND (0x0 << 31) |
| 54 | #define PCIE_ATU_REGION_INDEX1 (0x1 << 0) |
| 55 | #define PCIE_ATU_REGION_INDEX0 (0x0 << 0) |
| 56 | #define PCIE_ATU_CR1 0x904 |
| 57 | #define PCIE_ATU_TYPE_MEM (0x0 << 0) |
| 58 | #define PCIE_ATU_TYPE_IO (0x2 << 0) |
| 59 | #define PCIE_ATU_TYPE_CFG0 (0x4 << 0) |
| 60 | #define PCIE_ATU_TYPE_CFG1 (0x5 << 0) |
| 61 | #define PCIE_ATU_CR2 0x908 |
| 62 | #define PCIE_ATU_ENABLE (0x1 << 31) |
| 63 | #define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30) |
| 64 | #define PCIE_ATU_LOWER_BASE 0x90C |
| 65 | #define PCIE_ATU_UPPER_BASE 0x910 |
| 66 | #define PCIE_ATU_LIMIT 0x914 |
| 67 | #define PCIE_ATU_LOWER_TARGET 0x918 |
| 68 | #define PCIE_ATU_BUS(x) (((x) & 0xff) << 24) |
| 69 | #define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19) |
| 70 | #define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16) |
| 71 | #define PCIE_ATU_UPPER_TARGET 0x91C |
| 72 | |
Joao Pinto | dac29e6 | 2016-03-10 14:44:44 -0600 | [diff] [blame^] | 73 | /* PCIe Port Logic registers */ |
| 74 | #define PLR_OFFSET 0x700 |
| 75 | #define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c) |
| 76 | #define PCIE_PHY_DEBUG_R1_LINK_UP 0x00000010 |
| 77 | |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 78 | static struct pci_ops dw_pcie_ops; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 79 | |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 80 | int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 81 | { |
Gabriele Paoloni | b6b18f5 | 2015-10-08 14:27:53 -0500 | [diff] [blame] | 82 | if ((uintptr_t)addr & (size - 1)) { |
| 83 | *val = 0; |
| 84 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 85 | } |
| 86 | |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 87 | if (size == 4) |
| 88 | *val = readl(addr); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 89 | else if (size == 2) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 90 | *val = readw(addr); |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 91 | else if (size == 1) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 92 | *val = readb(addr); |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 93 | else { |
| 94 | *val = 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 95 | return PCIBIOS_BAD_REGISTER_NUMBER; |
Gabriele Paoloni | c003ca9 | 2015-10-08 14:27:43 -0500 | [diff] [blame] | 96 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 97 | |
| 98 | return PCIBIOS_SUCCESSFUL; |
| 99 | } |
| 100 | |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 101 | int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 102 | { |
Gabriele Paoloni | b6b18f5 | 2015-10-08 14:27:53 -0500 | [diff] [blame] | 103 | if ((uintptr_t)addr & (size - 1)) |
| 104 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 105 | |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 106 | if (size == 4) |
| 107 | writel(val, addr); |
| 108 | else if (size == 2) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 109 | writew(val, addr); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 110 | else if (size == 1) |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 111 | writeb(val, addr); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 112 | else |
| 113 | return PCIBIOS_BAD_REGISTER_NUMBER; |
| 114 | |
| 115 | return PCIBIOS_SUCCESSFUL; |
| 116 | } |
| 117 | |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 118 | static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 119 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 120 | if (pp->ops->readl_rc) |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 121 | pp->ops->readl_rc(pp, pp->dbi_base + reg, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 122 | else |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 123 | *val = readl(pp->dbi_base + reg); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 124 | } |
| 125 | |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 126 | static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 127 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 128 | if (pp->ops->writel_rc) |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 129 | pp->ops->writel_rc(pp, val, pp->dbi_base + reg); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 130 | else |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 131 | writel(val, pp->dbi_base + reg); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 132 | } |
| 133 | |
Bjorn Helgaas | 73e4085 | 2013-10-09 09:12:37 -0600 | [diff] [blame] | 134 | static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size, |
| 135 | u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 136 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 137 | if (pp->ops->rd_own_conf) |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 138 | return pp->ops->rd_own_conf(pp, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 139 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 140 | return dw_pcie_cfg_read(pp->dbi_base + where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 141 | } |
| 142 | |
Bjorn Helgaas | 73e4085 | 2013-10-09 09:12:37 -0600 | [diff] [blame] | 143 | static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size, |
| 144 | u32 val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 145 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 146 | if (pp->ops->wr_own_conf) |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 147 | return pp->ops->wr_own_conf(pp, where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 148 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 149 | return dw_pcie_cfg_write(pp->dbi_base + where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 150 | } |
| 151 | |
Jisheng Zhang | 63503c8 | 2015-04-30 16:22:28 +0800 | [diff] [blame] | 152 | static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index, |
| 153 | int type, u64 cpu_addr, u64 pci_addr, u32 size) |
| 154 | { |
Stanimir Varbanov | 17209df | 2015-12-18 14:38:55 +0200 | [diff] [blame] | 155 | u32 val; |
| 156 | |
Jisheng Zhang | 63503c8 | 2015-04-30 16:22:28 +0800 | [diff] [blame] | 157 | dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index, |
| 158 | PCIE_ATU_VIEWPORT); |
| 159 | dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE); |
| 160 | dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE); |
| 161 | dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1), |
| 162 | PCIE_ATU_LIMIT); |
| 163 | dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET); |
| 164 | dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET); |
| 165 | dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1); |
| 166 | dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2); |
Stanimir Varbanov | 17209df | 2015-12-18 14:38:55 +0200 | [diff] [blame] | 167 | |
| 168 | /* |
| 169 | * Make sure ATU enable takes effect before any subsequent config |
| 170 | * and I/O accesses. |
| 171 | */ |
| 172 | dw_pcie_readl_rc(pp, PCIE_ATU_CR2, &val); |
Jisheng Zhang | 63503c8 | 2015-04-30 16:22:28 +0800 | [diff] [blame] | 173 | } |
| 174 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 175 | static struct irq_chip dw_msi_irq_chip = { |
| 176 | .name = "PCI-MSI", |
Thomas Gleixner | 280510f | 2014-11-23 12:23:20 +0100 | [diff] [blame] | 177 | .irq_enable = pci_msi_unmask_irq, |
| 178 | .irq_disable = pci_msi_mask_irq, |
| 179 | .irq_mask = pci_msi_mask_irq, |
| 180 | .irq_unmask = pci_msi_unmask_irq, |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 181 | }; |
| 182 | |
| 183 | /* MSI int handler */ |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 184 | irqreturn_t dw_handle_msi_irq(struct pcie_port *pp) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 185 | { |
| 186 | unsigned long val; |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 187 | int i, pos, irq; |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 188 | irqreturn_t ret = IRQ_NONE; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 189 | |
| 190 | for (i = 0; i < MAX_MSI_CTRLS; i++) { |
| 191 | dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4, |
| 192 | (u32 *)&val); |
| 193 | if (val) { |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 194 | ret = IRQ_HANDLED; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 195 | pos = 0; |
| 196 | while ((pos = find_next_bit(&val, 32, pos)) != 32) { |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 197 | irq = irq_find_mapping(pp->irq_domain, |
| 198 | i * 32 + pos); |
Harro Haan | ca16589 | 2013-12-12 19:29:03 +0100 | [diff] [blame] | 199 | dw_pcie_wr_own_conf(pp, |
| 200 | PCIE_MSI_INTR0_STATUS + i * 12, |
| 201 | 4, 1 << pos); |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 202 | generic_handle_irq(irq); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 203 | pos++; |
| 204 | } |
| 205 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 206 | } |
Lucas Stach | 7f4f16e | 2014-03-28 17:52:58 +0100 | [diff] [blame] | 207 | |
| 208 | return ret; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | void dw_pcie_msi_init(struct pcie_port *pp) |
| 212 | { |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 213 | u64 msi_target; |
| 214 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 215 | pp->msi_data = __get_free_pages(GFP_KERNEL, 0); |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 216 | msi_target = virt_to_phys((void *)pp->msi_data); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 217 | |
| 218 | /* program the msi_data */ |
| 219 | dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4, |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 220 | (u32)(msi_target & 0xffffffff)); |
| 221 | dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, |
| 222 | (u32)(msi_target >> 32 & 0xffffffff)); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 223 | } |
| 224 | |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 225 | static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq) |
| 226 | { |
| 227 | unsigned int res, bit, val; |
| 228 | |
| 229 | res = (irq / 32) * 12; |
| 230 | bit = irq % 32; |
| 231 | dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val); |
| 232 | val &= ~(1 << bit); |
| 233 | dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val); |
| 234 | } |
| 235 | |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 236 | static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base, |
Jingoo Han | 58275f2f | 2013-12-27 09:30:25 +0900 | [diff] [blame] | 237 | unsigned int nvec, unsigned int pos) |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 238 | { |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 239 | unsigned int i; |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 240 | |
Bjorn Helgaas | 0b8cfb6 | 2013-12-09 15:11:25 -0700 | [diff] [blame] | 241 | for (i = 0; i < nvec; i++) { |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 242 | irq_set_msi_desc_off(irq_base, i, NULL); |
Jingoo Han | 58275f2f | 2013-12-27 09:30:25 +0900 | [diff] [blame] | 243 | /* Disable corresponding interrupt on MSI controller */ |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 244 | if (pp->ops->msi_clear_irq) |
| 245 | pp->ops->msi_clear_irq(pp, pos + i); |
| 246 | else |
| 247 | dw_pcie_msi_clear_irq(pp, pos + i); |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 248 | } |
Lucas Stach | c8df6ac | 2014-09-30 18:36:27 +0200 | [diff] [blame] | 249 | |
| 250 | bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec)); |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 251 | } |
| 252 | |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 253 | static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq) |
| 254 | { |
| 255 | unsigned int res, bit, val; |
| 256 | |
| 257 | res = (irq / 32) * 12; |
| 258 | bit = irq % 32; |
| 259 | dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val); |
| 260 | val |= 1 << bit; |
| 261 | dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val); |
| 262 | } |
| 263 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 264 | static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos) |
| 265 | { |
Lucas Stach | c8df6ac | 2014-09-30 18:36:27 +0200 | [diff] [blame] | 266 | int irq, pos0, i; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 267 | struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 268 | |
Lucas Stach | c8df6ac | 2014-09-30 18:36:27 +0200 | [diff] [blame] | 269 | pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS, |
| 270 | order_base_2(no_irqs)); |
| 271 | if (pos0 < 0) |
| 272 | goto no_valid_irq; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 273 | |
Pratyush Anand | 904d0e7 | 2013-10-09 21:32:12 +0900 | [diff] [blame] | 274 | irq = irq_find_mapping(pp->irq_domain, pos0); |
| 275 | if (!irq) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 276 | goto no_valid_irq; |
| 277 | |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 278 | /* |
| 279 | * irq_create_mapping (called from dw_pcie_host_init) pre-allocates |
| 280 | * descs so there is no need to allocate descs here. We can therefore |
| 281 | * assume that if irq_find_mapping above returns non-zero, then the |
| 282 | * descs are also successfully allocated. |
| 283 | */ |
| 284 | |
Bjorn Helgaas | 0b8cfb6 | 2013-12-09 15:11:25 -0700 | [diff] [blame] | 285 | for (i = 0; i < no_irqs; i++) { |
Bjørn Erik Nilsen | be3f48c | 2013-11-29 14:35:24 +0100 | [diff] [blame] | 286 | if (irq_set_msi_desc_off(irq, i, desc) != 0) { |
| 287 | clear_irq_range(pp, irq, i, pos0); |
| 288 | goto no_valid_irq; |
| 289 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 290 | /*Enable corresponding interrupt in MSI interrupt controller */ |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 291 | if (pp->ops->msi_set_irq) |
| 292 | pp->ops->msi_set_irq(pp, pos0 + i); |
| 293 | else |
| 294 | dw_pcie_msi_set_irq(pp, pos0 + i); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | *pos = pos0; |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 298 | desc->nvec_used = no_irqs; |
| 299 | desc->msi_attrib.multiple = order_base_2(no_irqs); |
| 300 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 301 | return irq; |
| 302 | |
| 303 | no_valid_irq: |
| 304 | *pos = pos0; |
| 305 | return -ENOSPC; |
| 306 | } |
| 307 | |
Lucas Stach | ea643e1 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 308 | static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 309 | { |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 310 | struct msi_msg msg; |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 311 | u64 msi_target; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 312 | |
Minghuan Lian | 450e344 | 2014-09-23 22:28:58 +0800 | [diff] [blame] | 313 | if (pp->ops->get_msi_addr) |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 314 | msi_target = pp->ops->get_msi_addr(pp); |
Murali Karicheri | 2f37c5a | 2014-07-21 12:58:42 -0400 | [diff] [blame] | 315 | else |
Lucas Stach | c8947fb | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 316 | msi_target = virt_to_phys((void *)pp->msi_data); |
| 317 | |
| 318 | msg.address_lo = (u32)(msi_target & 0xffffffff); |
| 319 | msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff); |
Minghuan Lian | 24832b4 | 2014-09-23 22:28:59 +0800 | [diff] [blame] | 320 | |
| 321 | if (pp->ops->get_msi_data) |
| 322 | msg.data = pp->ops->get_msi_data(pp, pos); |
| 323 | else |
| 324 | msg.data = pos; |
| 325 | |
Jiang Liu | 83a1891 | 2014-11-09 23:10:34 +0800 | [diff] [blame] | 326 | pci_write_msi_msg(irq, &msg); |
Lucas Stach | ea643e1 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 327 | } |
| 328 | |
| 329 | static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev, |
| 330 | struct msi_desc *desc) |
| 331 | { |
| 332 | int irq, pos; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 333 | struct pcie_port *pp = pdev->bus->sysdata; |
Lucas Stach | ea643e1 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 334 | |
| 335 | if (desc->msi_attrib.is_msix) |
| 336 | return -EINVAL; |
| 337 | |
| 338 | irq = assign_irq(1, desc, &pos); |
| 339 | if (irq < 0) |
| 340 | return irq; |
| 341 | |
| 342 | dw_msi_setup_msg(pp, irq, pos); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 343 | |
| 344 | return 0; |
| 345 | } |
| 346 | |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 347 | static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev, |
| 348 | int nvec, int type) |
| 349 | { |
| 350 | #ifdef CONFIG_PCI_MSI |
| 351 | int irq, pos; |
| 352 | struct msi_desc *desc; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 353 | struct pcie_port *pp = pdev->bus->sysdata; |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 354 | |
| 355 | /* MSI-X interrupts are not supported */ |
| 356 | if (type == PCI_CAP_ID_MSIX) |
| 357 | return -EINVAL; |
| 358 | |
| 359 | WARN_ON(!list_is_singular(&pdev->dev.msi_list)); |
| 360 | desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list); |
| 361 | |
| 362 | irq = assign_irq(nvec, desc, &pos); |
| 363 | if (irq < 0) |
| 364 | return irq; |
| 365 | |
| 366 | dw_msi_setup_msg(pp, irq, pos); |
| 367 | |
| 368 | return 0; |
| 369 | #else |
| 370 | return -EINVAL; |
| 371 | #endif |
| 372 | } |
| 373 | |
Yijing Wang | c2791b8 | 2014-11-11 17:45:45 -0700 | [diff] [blame] | 374 | static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq) |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 375 | { |
Lucas Stach | 91f8ae8 | 2014-09-30 18:36:26 +0200 | [diff] [blame] | 376 | struct irq_data *data = irq_get_irq_data(irq); |
Jiang Liu | c391f26 | 2015-06-01 16:05:41 +0800 | [diff] [blame] | 377 | struct msi_desc *msi = irq_data_get_msi_desc(data); |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 378 | struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi); |
Lucas Stach | 91f8ae8 | 2014-09-30 18:36:26 +0200 | [diff] [blame] | 379 | |
| 380 | clear_irq_range(pp, irq, 1, data->hwirq); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 381 | } |
| 382 | |
Yijing Wang | c2791b8 | 2014-11-11 17:45:45 -0700 | [diff] [blame] | 383 | static struct msi_controller dw_pcie_msi_chip = { |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 384 | .setup_irq = dw_msi_setup_irq, |
Lucas Stach | 7970737 | 2015-09-18 13:58:35 -0500 | [diff] [blame] | 385 | .setup_irqs = dw_msi_setup_irqs, |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 386 | .teardown_irq = dw_msi_teardown_irq, |
| 387 | }; |
| 388 | |
Joao Pinto | 886bc5c | 2016-03-10 14:44:35 -0600 | [diff] [blame] | 389 | int dw_pcie_wait_for_link(struct pcie_port *pp) |
| 390 | { |
| 391 | int retries; |
| 392 | |
| 393 | /* check if the link is up or not */ |
| 394 | for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) { |
| 395 | if (dw_pcie_link_up(pp)) { |
| 396 | dev_info(pp->dev, "link up\n"); |
| 397 | return 0; |
| 398 | } |
| 399 | usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX); |
| 400 | } |
| 401 | |
| 402 | dev_err(pp->dev, "phy link never came up\n"); |
| 403 | |
| 404 | return -ETIMEDOUT; |
| 405 | } |
| 406 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 407 | int dw_pcie_link_up(struct pcie_port *pp) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 408 | { |
Joao Pinto | dac29e6 | 2016-03-10 14:44:44 -0600 | [diff] [blame^] | 409 | u32 val; |
| 410 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 411 | if (pp->ops->link_up) |
| 412 | return pp->ops->link_up(pp); |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 413 | |
Joao Pinto | dac29e6 | 2016-03-10 14:44:44 -0600 | [diff] [blame^] | 414 | val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1); |
| 415 | return val & PCIE_PHY_DEBUG_R1_LINK_UP; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 416 | } |
| 417 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 418 | static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq, |
| 419 | irq_hw_number_t hwirq) |
| 420 | { |
| 421 | irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq); |
| 422 | irq_set_chip_data(irq, domain->host_data); |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 423 | |
| 424 | return 0; |
| 425 | } |
| 426 | |
| 427 | static const struct irq_domain_ops msi_domain_ops = { |
| 428 | .map = dw_pcie_msi_map, |
| 429 | }; |
| 430 | |
Matwey V. Kornilov | a43f32d | 2015-02-19 20:41:48 +0300 | [diff] [blame] | 431 | int dw_pcie_host_init(struct pcie_port *pp) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 432 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 433 | struct device_node *np = pp->dev->of_node; |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 434 | struct platform_device *pdev = to_platform_device(pp->dev); |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 435 | struct pci_bus *bus, *child; |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 436 | struct resource *cfg_res; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 437 | u32 val; |
| 438 | int i, ret; |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 439 | LIST_HEAD(res); |
| 440 | struct resource_entry *win; |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 441 | |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 442 | cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config"); |
| 443 | if (cfg_res) { |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 444 | pp->cfg0_size = resource_size(cfg_res)/2; |
| 445 | pp->cfg1_size = resource_size(cfg_res)/2; |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 446 | pp->cfg0_base = cfg_res->start; |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 447 | pp->cfg1_base = cfg_res->start + pp->cfg0_size; |
Murali Karicheri | 0f41421 | 2015-07-21 17:54:11 -0400 | [diff] [blame] | 448 | } else if (!pp->va_cfg0_base) { |
Kishon Vijay Abraham I | 4dd964d | 2014-07-17 14:30:40 +0530 | [diff] [blame] | 449 | dev_err(pp->dev, "missing *config* reg space\n"); |
| 450 | } |
| 451 | |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 452 | ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base); |
| 453 | if (ret) |
| 454 | return ret; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 455 | |
| 456 | /* Get the I/O and memory ranges from DT */ |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 457 | resource_list_for_each_entry(win, &res) { |
| 458 | switch (resource_type(win->res)) { |
| 459 | case IORESOURCE_IO: |
| 460 | pp->io = win->res; |
| 461 | pp->io->name = "I/O"; |
| 462 | pp->io_size = resource_size(pp->io); |
| 463 | pp->io_bus_addr = pp->io->start - win->offset; |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 464 | ret = pci_remap_iospace(pp->io, pp->io_base); |
| 465 | if (ret) { |
| 466 | dev_warn(pp->dev, "error %d: failed to map resource %pR\n", |
| 467 | ret, pp->io); |
| 468 | continue; |
| 469 | } |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 470 | break; |
| 471 | case IORESOURCE_MEM: |
| 472 | pp->mem = win->res; |
| 473 | pp->mem->name = "MEM"; |
| 474 | pp->mem_size = resource_size(pp->mem); |
| 475 | pp->mem_bus_addr = pp->mem->start - win->offset; |
| 476 | break; |
| 477 | case 0: |
| 478 | pp->cfg = win->res; |
| 479 | pp->cfg0_size = resource_size(pp->cfg)/2; |
| 480 | pp->cfg1_size = resource_size(pp->cfg)/2; |
| 481 | pp->cfg0_base = pp->cfg->start; |
| 482 | pp->cfg1_base = pp->cfg->start + pp->cfg0_size; |
| 483 | break; |
| 484 | case IORESOURCE_BUS: |
| 485 | pp->busn = win->res; |
| 486 | break; |
| 487 | default: |
| 488 | continue; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 489 | } |
Lucas Stach | 4f2ebe0 | 2014-07-23 19:52:38 +0200 | [diff] [blame] | 490 | } |
| 491 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 492 | if (!pp->dbi_base) { |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 493 | pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start, |
| 494 | resource_size(pp->cfg)); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 495 | if (!pp->dbi_base) { |
| 496 | dev_err(pp->dev, "error with ioremap\n"); |
| 497 | return -ENOMEM; |
| 498 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 499 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 500 | |
Zhou Wang | 0021d22 | 2015-10-29 19:57:06 -0500 | [diff] [blame] | 501 | pp->mem_base = pp->mem->start; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 502 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 503 | if (!pp->va_cfg0_base) { |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 504 | pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base, |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 505 | pp->cfg0_size); |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 506 | if (!pp->va_cfg0_base) { |
| 507 | dev_err(pp->dev, "error with ioremap in function\n"); |
| 508 | return -ENOMEM; |
| 509 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 510 | } |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 511 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 512 | if (!pp->va_cfg1_base) { |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 513 | pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base, |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 514 | pp->cfg1_size); |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 515 | if (!pp->va_cfg1_base) { |
| 516 | dev_err(pp->dev, "error with ioremap\n"); |
| 517 | return -ENOMEM; |
| 518 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 519 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 520 | |
Gabriele Paoloni | 907fce0 | 2015-09-29 00:03:10 +0800 | [diff] [blame] | 521 | ret = of_property_read_u32(np, "num-lanes", &pp->lanes); |
| 522 | if (ret) |
| 523 | pp->lanes = 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 524 | |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 525 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 526 | if (!pp->ops->msi_host_init) { |
| 527 | pp->irq_domain = irq_domain_add_linear(pp->dev->of_node, |
| 528 | MAX_MSI_IRQS, &msi_domain_ops, |
| 529 | &dw_pcie_msi_chip); |
| 530 | if (!pp->irq_domain) { |
| 531 | dev_err(pp->dev, "irq domain init failed\n"); |
| 532 | return -ENXIO; |
| 533 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 534 | |
Murali Karicheri | b14a3d1 | 2014-07-23 14:54:51 -0400 | [diff] [blame] | 535 | for (i = 0; i < MAX_MSI_IRQS; i++) |
| 536 | irq_create_mapping(pp->irq_domain, i); |
| 537 | } else { |
| 538 | ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip); |
| 539 | if (ret < 0) |
| 540 | return ret; |
| 541 | } |
Jingoo Han | f342d94 | 2013-09-06 15:54:59 +0900 | [diff] [blame] | 542 | } |
| 543 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 544 | if (pp->ops->host_init) |
| 545 | pp->ops->host_init(pp); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 546 | |
Jisheng Zhang | dd19392 | 2016-01-07 14:12:38 +0800 | [diff] [blame] | 547 | /* |
| 548 | * If the platform provides ->rd_other_conf, it means the platform |
| 549 | * uses its own address translation component rather than ATU, so |
| 550 | * we should not program the ATU here. |
| 551 | */ |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 552 | if (!pp->ops->rd_other_conf) |
| 553 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1, |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 554 | PCIE_ATU_TYPE_MEM, pp->mem_base, |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 555 | pp->mem_bus_addr, pp->mem_size); |
| 556 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 557 | dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0); |
| 558 | |
| 559 | /* program correct class for RC */ |
| 560 | dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI); |
| 561 | |
| 562 | dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val); |
| 563 | val |= PORT_LOGIC_SPEED_CHANGE; |
| 564 | dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val); |
| 565 | |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 566 | pp->root_bus_nr = pp->busn->start; |
| 567 | if (IS_ENABLED(CONFIG_PCI_MSI)) { |
| 568 | bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr, |
| 569 | &dw_pcie_ops, pp, &res, |
| 570 | &dw_pcie_msi_chip); |
| 571 | dw_pcie_msi_chip.dev = pp->dev; |
| 572 | } else |
| 573 | bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops, |
| 574 | pp, &res); |
| 575 | if (!bus) |
| 576 | return -ENOMEM; |
| 577 | |
| 578 | if (pp->ops->scan_bus) |
| 579 | pp->ops->scan_bus(pp); |
| 580 | |
| 581 | #ifdef CONFIG_ARM |
| 582 | /* support old dtbs that incorrectly describe IRQs */ |
| 583 | pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci); |
Yijing Wang | 0815f95 | 2014-11-11 15:38:07 -0700 | [diff] [blame] | 584 | #endif |
| 585 | |
Lorenzo Pieralisi | ed00c83 | 2016-01-29 11:29:32 +0000 | [diff] [blame] | 586 | pci_bus_size_bridges(bus); |
| 587 | pci_bus_assign_resources(bus); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 588 | |
Lorenzo Pieralisi | ed00c83 | 2016-01-29 11:29:32 +0000 | [diff] [blame] | 589 | list_for_each_entry(child, &bus->children, node) |
| 590 | pcie_bus_configure_settings(child); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 591 | |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 592 | pci_bus_add_devices(bus); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 593 | return 0; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 594 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 595 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 596 | static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, |
| 597 | u32 devfn, int where, int size, u32 *val) |
| 598 | { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 599 | int ret, type; |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 600 | u32 busdev, cfg_size; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 601 | u64 cpu_addr; |
| 602 | void __iomem *va_cfg_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 603 | |
Bjorn Helgaas | 67de2dc | 2016-01-05 15:56:30 -0600 | [diff] [blame] | 604 | if (pp->ops->rd_other_conf) |
| 605 | return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val); |
| 606 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 607 | busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | |
| 608 | PCIE_ATU_FUNC(PCI_FUNC(devfn)); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 609 | |
| 610 | if (bus->parent->number == pp->root_bus_nr) { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 611 | type = PCIE_ATU_TYPE_CFG0; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 612 | cpu_addr = pp->cfg0_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 613 | cfg_size = pp->cfg0_size; |
| 614 | va_cfg_base = pp->va_cfg0_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 615 | } else { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 616 | type = PCIE_ATU_TYPE_CFG1; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 617 | cpu_addr = pp->cfg1_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 618 | cfg_size = pp->cfg1_size; |
| 619 | va_cfg_base = pp->va_cfg1_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 620 | } |
| 621 | |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 622 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
| 623 | type, cpu_addr, |
| 624 | busdev, cfg_size); |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 625 | ret = dw_pcie_cfg_read(va_cfg_base + where, size, val); |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 626 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 627 | PCIE_ATU_TYPE_IO, pp->io_base, |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 628 | pp->io_bus_addr, pp->io_size); |
| 629 | |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 630 | return ret; |
| 631 | } |
| 632 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 633 | static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus, |
| 634 | u32 devfn, int where, int size, u32 val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 635 | { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 636 | int ret, type; |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 637 | u32 busdev, cfg_size; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 638 | u64 cpu_addr; |
| 639 | void __iomem *va_cfg_base; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 640 | |
Bjorn Helgaas | 67de2dc | 2016-01-05 15:56:30 -0600 | [diff] [blame] | 641 | if (pp->ops->wr_other_conf) |
| 642 | return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val); |
| 643 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 644 | busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | |
| 645 | PCIE_ATU_FUNC(PCI_FUNC(devfn)); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 646 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 647 | if (bus->parent->number == pp->root_bus_nr) { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 648 | type = PCIE_ATU_TYPE_CFG0; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 649 | cpu_addr = pp->cfg0_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 650 | cfg_size = pp->cfg0_size; |
| 651 | va_cfg_base = pp->va_cfg0_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 652 | } else { |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 653 | type = PCIE_ATU_TYPE_CFG1; |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 654 | cpu_addr = pp->cfg1_base; |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 655 | cfg_size = pp->cfg1_size; |
| 656 | va_cfg_base = pp->va_cfg1_base; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 657 | } |
| 658 | |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 659 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
| 660 | type, cpu_addr, |
| 661 | busdev, cfg_size); |
Gabriele Paoloni | 4c45852 | 2015-10-08 14:27:48 -0500 | [diff] [blame] | 662 | ret = dw_pcie_cfg_write(va_cfg_base + where, size, val); |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 663 | dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0, |
Zhou Wang | 9cdce1c | 2015-10-29 19:56:58 -0500 | [diff] [blame] | 664 | PCIE_ATU_TYPE_IO, pp->io_base, |
Jisheng Zhang | 2d91b49 | 2015-04-30 16:22:29 +0800 | [diff] [blame] | 665 | pp->io_bus_addr, pp->io_size); |
| 666 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 667 | return ret; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 668 | } |
| 669 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 670 | static int dw_pcie_valid_config(struct pcie_port *pp, |
| 671 | struct pci_bus *bus, int dev) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 672 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 673 | /* If there is no link, then there is no device */ |
| 674 | if (bus->number != pp->root_bus_nr) { |
| 675 | if (!dw_pcie_link_up(pp)) |
| 676 | return 0; |
| 677 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 678 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 679 | /* access only one slot on each root port */ |
| 680 | if (bus->number == pp->root_bus_nr && dev > 0) |
| 681 | return 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 682 | |
| 683 | /* |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 684 | * do not read more than one device on the bus directly attached |
| 685 | * to RC's (Virtual Bridge's) DS side. |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 686 | */ |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 687 | if (bus->primary == pp->root_bus_nr && dev > 0) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 688 | return 0; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 689 | |
| 690 | return 1; |
| 691 | } |
| 692 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 693 | static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where, |
| 694 | int size, u32 *val) |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 695 | { |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 696 | struct pcie_port *pp = bus->sysdata; |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 697 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 698 | if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) { |
| 699 | *val = 0xffffffff; |
| 700 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 701 | } |
| 702 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 703 | if (bus->number == pp->root_bus_nr) |
| 704 | return dw_pcie_rd_own_conf(pp, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 705 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 706 | return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 707 | } |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 708 | |
| 709 | static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn, |
| 710 | int where, int size, u32 val) |
| 711 | { |
Zhou Wang | cbce790 | 2015-10-29 19:57:21 -0500 | [diff] [blame] | 712 | struct pcie_port *pp = bus->sysdata; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 713 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 714 | if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) |
| 715 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 716 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 717 | if (bus->number == pp->root_bus_nr) |
| 718 | return dw_pcie_wr_own_conf(pp, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 719 | |
Bjorn Helgaas | 116a489 | 2016-01-05 15:48:11 -0600 | [diff] [blame] | 720 | return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 721 | } |
| 722 | |
| 723 | static struct pci_ops dw_pcie_ops = { |
| 724 | .read = dw_pcie_rd_conf, |
| 725 | .write = dw_pcie_wr_conf, |
| 726 | }; |
| 727 | |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 728 | void dw_pcie_setup_rc(struct pcie_port *pp) |
| 729 | { |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 730 | u32 val; |
| 731 | u32 membase; |
| 732 | u32 memlimit; |
| 733 | |
Mohit Kumar | 66c5c34 | 2014-04-14 14:22:54 -0600 | [diff] [blame] | 734 | /* set the number of lanes */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 735 | dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 736 | val &= ~PORT_LINK_MODE_MASK; |
| 737 | switch (pp->lanes) { |
| 738 | case 1: |
| 739 | val |= PORT_LINK_MODE_1_LANES; |
| 740 | break; |
| 741 | case 2: |
| 742 | val |= PORT_LINK_MODE_2_LANES; |
| 743 | break; |
| 744 | case 4: |
| 745 | val |= PORT_LINK_MODE_4_LANES; |
| 746 | break; |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 747 | case 8: |
| 748 | val |= PORT_LINK_MODE_8_LANES; |
| 749 | break; |
Gabriele Paoloni | 907fce0 | 2015-09-29 00:03:10 +0800 | [diff] [blame] | 750 | default: |
| 751 | dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes); |
| 752 | return; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 753 | } |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 754 | dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 755 | |
| 756 | /* set link width speed control register */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 757 | dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 758 | val &= ~PORT_LOGIC_LINK_WIDTH_MASK; |
| 759 | switch (pp->lanes) { |
| 760 | case 1: |
| 761 | val |= PORT_LOGIC_LINK_WIDTH_1_LANES; |
| 762 | break; |
| 763 | case 2: |
| 764 | val |= PORT_LOGIC_LINK_WIDTH_2_LANES; |
| 765 | break; |
| 766 | case 4: |
| 767 | val |= PORT_LOGIC_LINK_WIDTH_4_LANES; |
| 768 | break; |
Zhou Wang | 5b0f073 | 2015-05-13 14:44:34 +0800 | [diff] [blame] | 769 | case 8: |
| 770 | val |= PORT_LOGIC_LINK_WIDTH_8_LANES; |
| 771 | break; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 772 | } |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 773 | dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 774 | |
| 775 | /* setup RC BARs */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 776 | dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0); |
Mohit Kumar | dbffdd6 | 2014-02-19 17:34:35 +0530 | [diff] [blame] | 777 | dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 778 | |
| 779 | /* setup interrupt pins */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 780 | dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 781 | val &= 0xffff00ff; |
| 782 | val |= 0x00000100; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 783 | dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 784 | |
| 785 | /* setup bus numbers */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 786 | dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 787 | val &= 0xff000000; |
| 788 | val |= 0x00010100; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 789 | dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 790 | |
| 791 | /* setup memory base, memory limit */ |
| 792 | membase = ((u32)pp->mem_base & 0xfff00000) >> 16; |
Pratyush Anand | adf70fc | 2014-09-05 17:48:54 -0600 | [diff] [blame] | 793 | memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000; |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 794 | val = memlimit | membase; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 795 | dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 796 | |
| 797 | /* setup command register */ |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 798 | dw_pcie_readl_rc(pp, PCI_COMMAND, &val); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 799 | val &= 0xffff0000; |
| 800 | val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | |
| 801 | PCI_COMMAND_MASTER | PCI_COMMAND_SERR; |
Seungwon Jeon | f7b7868 | 2013-08-28 20:53:30 +0900 | [diff] [blame] | 802 | dw_pcie_writel_rc(pp, val, PCI_COMMAND); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 803 | } |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 804 | |
| 805 | MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>"); |
Jingoo Han | 4b1ced8 | 2013-07-31 17:14:10 +0900 | [diff] [blame] | 806 | MODULE_DESCRIPTION("Designware PCIe host controller driver"); |
Jingoo Han | 340cba6 | 2013-06-21 16:24:54 +0900 | [diff] [blame] | 807 | MODULE_LICENSE("GPL v2"); |