blob: 52e5673513183be0188def734c17f7c6f3e5a79e [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080034#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090035
36#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
37#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080038#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090039#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
40#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
41#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080042#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090043
44#define PCIE_MSI_ADDR_LO 0x820
45#define PCIE_MSI_ADDR_HI 0x824
46#define PCIE_MSI_INTR0_ENABLE 0x828
47#define PCIE_MSI_INTR0_MASK 0x82C
48#define PCIE_MSI_INTR0_STATUS 0x830
49
50#define PCIE_ATU_VIEWPORT 0x900
51#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
52#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
Zhou Wangcbce7902015-10-29 19:57:21 -050072static struct pci_ops dw_pcie_ops;
Jingoo Han340cba62013-06-21 16:24:54 +090073
Gabriele Paoloni4c458522015-10-08 14:27:48 -050074int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090075{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050076 if ((uintptr_t)addr & (size - 1)) {
77 *val = 0;
78 return PCIBIOS_BAD_REGISTER_NUMBER;
79 }
80
Gabriele Paolonic003ca92015-10-08 14:27:43 -050081 if (size == 4)
82 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +090083 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050084 *val = readw(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050085 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050086 *val = readb(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050087 else {
88 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090089 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050090 }
Jingoo Han340cba62013-06-21 16:24:54 +090091
92 return PCIBIOS_SUCCESSFUL;
93}
94
Gabriele Paoloni4c458522015-10-08 14:27:48 -050095int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090096{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050097 if ((uintptr_t)addr & (size - 1))
98 return PCIBIOS_BAD_REGISTER_NUMBER;
99
Jingoo Han340cba62013-06-21 16:24:54 +0900100 if (size == 4)
101 writel(val, addr);
102 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500103 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900104 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500105 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900106 else
107 return PCIBIOS_BAD_REGISTER_NUMBER;
108
109 return PCIBIOS_SUCCESSFUL;
110}
111
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900112static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900113{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900114 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900115 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900116 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900117 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900118}
119
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900120static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900121{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900122 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900123 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900124 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900125 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900126}
127
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600128static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
129 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900130{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900131 if (pp->ops->rd_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600132 return pp->ops->rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900133
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600134 return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900135}
136
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600137static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
138 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900139{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900140 if (pp->ops->wr_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600141 return pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900142
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600143 return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900144}
145
Jisheng Zhang63503c82015-04-30 16:22:28 +0800146static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
147 int type, u64 cpu_addr, u64 pci_addr, u32 size)
148{
149 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
150 PCIE_ATU_VIEWPORT);
151 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
152 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
153 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
154 PCIE_ATU_LIMIT);
155 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
156 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
157 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
158 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
159}
160
Jingoo Hanf342d942013-09-06 15:54:59 +0900161static struct irq_chip dw_msi_irq_chip = {
162 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100163 .irq_enable = pci_msi_unmask_irq,
164 .irq_disable = pci_msi_mask_irq,
165 .irq_mask = pci_msi_mask_irq,
166 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900167};
168
169/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100170irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900171{
172 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900173 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100174 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900175
176 for (i = 0; i < MAX_MSI_CTRLS; i++) {
177 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
178 (u32 *)&val);
179 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100180 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900181 pos = 0;
182 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900183 irq = irq_find_mapping(pp->irq_domain,
184 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100185 dw_pcie_wr_own_conf(pp,
186 PCIE_MSI_INTR0_STATUS + i * 12,
187 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900188 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900189 pos++;
190 }
191 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900192 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100193
194 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900195}
196
197void dw_pcie_msi_init(struct pcie_port *pp)
198{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500199 u64 msi_target;
200
Jingoo Hanf342d942013-09-06 15:54:59 +0900201 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500202 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900203
204 /* program the msi_data */
205 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500206 (u32)(msi_target & 0xffffffff));
207 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
208 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900209}
210
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400211static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
212{
213 unsigned int res, bit, val;
214
215 res = (irq / 32) * 12;
216 bit = irq % 32;
217 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
218 val &= ~(1 << bit);
219 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
220}
221
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100222static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900223 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100224{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400225 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100226
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700227 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100228 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900229 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400230 if (pp->ops->msi_clear_irq)
231 pp->ops->msi_clear_irq(pp, pos + i);
232 else
233 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100234 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200235
236 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100237}
238
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400239static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
240{
241 unsigned int res, bit, val;
242
243 res = (irq / 32) * 12;
244 bit = irq % 32;
245 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
246 val |= 1 << bit;
247 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
248}
249
Jingoo Hanf342d942013-09-06 15:54:59 +0900250static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
251{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200252 int irq, pos0, i;
Zhou Wangcbce7902015-10-29 19:57:21 -0500253 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
Jingoo Hanf342d942013-09-06 15:54:59 +0900254
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200255 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
256 order_base_2(no_irqs));
257 if (pos0 < 0)
258 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900259
Pratyush Anand904d0e72013-10-09 21:32:12 +0900260 irq = irq_find_mapping(pp->irq_domain, pos0);
261 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900262 goto no_valid_irq;
263
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100264 /*
265 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
266 * descs so there is no need to allocate descs here. We can therefore
267 * assume that if irq_find_mapping above returns non-zero, then the
268 * descs are also successfully allocated.
269 */
270
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700271 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100272 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
273 clear_irq_range(pp, irq, i, pos0);
274 goto no_valid_irq;
275 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900276 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400277 if (pp->ops->msi_set_irq)
278 pp->ops->msi_set_irq(pp, pos0 + i);
279 else
280 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900281 }
282
283 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500284 desc->nvec_used = no_irqs;
285 desc->msi_attrib.multiple = order_base_2(no_irqs);
286
Jingoo Hanf342d942013-09-06 15:54:59 +0900287 return irq;
288
289no_valid_irq:
290 *pos = pos0;
291 return -ENOSPC;
292}
293
Lucas Stachea643e12015-09-18 13:58:35 -0500294static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900295{
Jingoo Hanf342d942013-09-06 15:54:59 +0900296 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500297 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900298
Minghuan Lian450e3442014-09-23 22:28:58 +0800299 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500300 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400301 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500302 msi_target = virt_to_phys((void *)pp->msi_data);
303
304 msg.address_lo = (u32)(msi_target & 0xffffffff);
305 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800306
307 if (pp->ops->get_msi_data)
308 msg.data = pp->ops->get_msi_data(pp, pos);
309 else
310 msg.data = pos;
311
Jiang Liu83a18912014-11-09 23:10:34 +0800312 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500313}
314
315static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
316 struct msi_desc *desc)
317{
318 int irq, pos;
Zhou Wangcbce7902015-10-29 19:57:21 -0500319 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stachea643e12015-09-18 13:58:35 -0500320
321 if (desc->msi_attrib.is_msix)
322 return -EINVAL;
323
324 irq = assign_irq(1, desc, &pos);
325 if (irq < 0)
326 return irq;
327
328 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900329
330 return 0;
331}
332
Lucas Stach79707372015-09-18 13:58:35 -0500333static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
334 int nvec, int type)
335{
336#ifdef CONFIG_PCI_MSI
337 int irq, pos;
338 struct msi_desc *desc;
Zhou Wangcbce7902015-10-29 19:57:21 -0500339 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stach79707372015-09-18 13:58:35 -0500340
341 /* MSI-X interrupts are not supported */
342 if (type == PCI_CAP_ID_MSIX)
343 return -EINVAL;
344
345 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
346 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
347
348 irq = assign_irq(nvec, desc, &pos);
349 if (irq < 0)
350 return irq;
351
352 dw_msi_setup_msg(pp, irq, pos);
353
354 return 0;
355#else
356 return -EINVAL;
357#endif
358}
359
Yijing Wangc2791b82014-11-11 17:45:45 -0700360static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900361{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200362 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800363 struct msi_desc *msi = irq_data_get_msi_desc(data);
Zhou Wangcbce7902015-10-29 19:57:21 -0500364 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
Lucas Stach91f8ae82014-09-30 18:36:26 +0200365
366 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900367}
368
Yijing Wangc2791b82014-11-11 17:45:45 -0700369static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900370 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500371 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900372 .teardown_irq = dw_msi_teardown_irq,
373};
374
Jingoo Han4b1ced82013-07-31 17:14:10 +0900375int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900376{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900377 if (pp->ops->link_up)
378 return pp->ops->link_up(pp);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600379
380 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900381}
382
Jingoo Hanf342d942013-09-06 15:54:59 +0900383static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
384 irq_hw_number_t hwirq)
385{
386 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
387 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900388
389 return 0;
390}
391
392static const struct irq_domain_ops msi_domain_ops = {
393 .map = dw_pcie_msi_map,
394};
395
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300396int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900397{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900398 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530399 struct platform_device *pdev = to_platform_device(pp->dev);
Zhou Wangcbce7902015-10-29 19:57:21 -0500400 struct pci_bus *bus, *child;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530401 struct resource *cfg_res;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500402 u32 val;
403 int i, ret;
Zhou Wang0021d222015-10-29 19:57:06 -0500404 LIST_HEAD(res);
405 struct resource_entry *win;
Jingoo Hanf342d942013-09-06 15:54:59 +0900406
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530407 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
408 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600409 pp->cfg0_size = resource_size(cfg_res)/2;
410 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530411 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600412 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400413 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530414 dev_err(pp->dev, "missing *config* reg space\n");
415 }
416
Zhou Wang0021d222015-10-29 19:57:06 -0500417 ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
418 if (ret)
419 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900420
421 /* Get the I/O and memory ranges from DT */
Zhou Wang0021d222015-10-29 19:57:06 -0500422 resource_list_for_each_entry(win, &res) {
423 switch (resource_type(win->res)) {
424 case IORESOURCE_IO:
425 pp->io = win->res;
426 pp->io->name = "I/O";
427 pp->io_size = resource_size(pp->io);
428 pp->io_bus_addr = pp->io->start - win->offset;
Zhou Wangcbce7902015-10-29 19:57:21 -0500429 ret = pci_remap_iospace(pp->io, pp->io_base);
430 if (ret) {
431 dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
432 ret, pp->io);
433 continue;
434 }
Zhou Wang0021d222015-10-29 19:57:06 -0500435 pp->io_base = pp->io->start;
Zhou Wang0021d222015-10-29 19:57:06 -0500436 break;
437 case IORESOURCE_MEM:
438 pp->mem = win->res;
439 pp->mem->name = "MEM";
440 pp->mem_size = resource_size(pp->mem);
441 pp->mem_bus_addr = pp->mem->start - win->offset;
442 break;
443 case 0:
444 pp->cfg = win->res;
445 pp->cfg0_size = resource_size(pp->cfg)/2;
446 pp->cfg1_size = resource_size(pp->cfg)/2;
447 pp->cfg0_base = pp->cfg->start;
448 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
449 break;
450 case IORESOURCE_BUS:
451 pp->busn = win->res;
452 break;
453 default:
454 continue;
Jingoo Han340cba62013-06-21 16:24:54 +0900455 }
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200456 }
457
Jingoo Han4b1ced82013-07-31 17:14:10 +0900458 if (!pp->dbi_base) {
Zhou Wang0021d222015-10-29 19:57:06 -0500459 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
460 resource_size(pp->cfg));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900461 if (!pp->dbi_base) {
462 dev_err(pp->dev, "error with ioremap\n");
463 return -ENOMEM;
464 }
Jingoo Han340cba62013-06-21 16:24:54 +0900465 }
Jingoo Han340cba62013-06-21 16:24:54 +0900466
Zhou Wang0021d222015-10-29 19:57:06 -0500467 pp->mem_base = pp->mem->start;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900468
Jingoo Han4b1ced82013-07-31 17:14:10 +0900469 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400470 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600471 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400472 if (!pp->va_cfg0_base) {
473 dev_err(pp->dev, "error with ioremap in function\n");
474 return -ENOMEM;
475 }
Jingoo Han340cba62013-06-21 16:24:54 +0900476 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400477
Jingoo Han4b1ced82013-07-31 17:14:10 +0900478 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400479 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600480 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400481 if (!pp->va_cfg1_base) {
482 dev_err(pp->dev, "error with ioremap\n");
483 return -ENOMEM;
484 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900485 }
Jingoo Han340cba62013-06-21 16:24:54 +0900486
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800487 ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
488 if (ret)
489 pp->lanes = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900490
Jingoo Hanf342d942013-09-06 15:54:59 +0900491 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400492 if (!pp->ops->msi_host_init) {
493 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
494 MAX_MSI_IRQS, &msi_domain_ops,
495 &dw_pcie_msi_chip);
496 if (!pp->irq_domain) {
497 dev_err(pp->dev, "irq domain init failed\n");
498 return -ENXIO;
499 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900500
Murali Karicherib14a3d12014-07-23 14:54:51 -0400501 for (i = 0; i < MAX_MSI_IRQS; i++)
502 irq_create_mapping(pp->irq_domain, i);
503 } else {
504 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
505 if (ret < 0)
506 return ret;
507 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900508 }
509
Jingoo Han4b1ced82013-07-31 17:14:10 +0900510 if (pp->ops->host_init)
511 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900512
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800513 if (!pp->ops->rd_other_conf)
514 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500515 PCIE_ATU_TYPE_MEM, pp->mem_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800516 pp->mem_bus_addr, pp->mem_size);
517
Jingoo Han4b1ced82013-07-31 17:14:10 +0900518 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
519
520 /* program correct class for RC */
521 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
522
523 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
524 val |= PORT_LOGIC_SPEED_CHANGE;
525 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
526
Zhou Wangcbce7902015-10-29 19:57:21 -0500527 pp->root_bus_nr = pp->busn->start;
528 if (IS_ENABLED(CONFIG_PCI_MSI)) {
529 bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
530 &dw_pcie_ops, pp, &res,
531 &dw_pcie_msi_chip);
532 dw_pcie_msi_chip.dev = pp->dev;
533 } else
534 bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
535 pp, &res);
536 if (!bus)
537 return -ENOMEM;
538
539 if (pp->ops->scan_bus)
540 pp->ops->scan_bus(pp);
541
542#ifdef CONFIG_ARM
543 /* support old dtbs that incorrectly describe IRQs */
544 pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
Yijing Wang0815f952014-11-11 15:38:07 -0700545#endif
546
Zhou Wangcbce7902015-10-29 19:57:21 -0500547 if (!pci_has_flag(PCI_PROBE_ONLY)) {
548 pci_bus_size_bridges(bus);
549 pci_bus_assign_resources(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900550
Zhou Wangcbce7902015-10-29 19:57:21 -0500551 list_for_each_entry(child, &bus->children, node)
552 pcie_bus_configure_settings(child);
553 }
Jingoo Han340cba62013-06-21 16:24:54 +0900554
Zhou Wangcbce7902015-10-29 19:57:21 -0500555 pci_bus_add_devices(bus);
Jingoo Han340cba62013-06-21 16:24:54 +0900556 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900557}
Jingoo Han340cba62013-06-21 16:24:54 +0900558
Jingoo Han4b1ced82013-07-31 17:14:10 +0900559static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
560 u32 devfn, int where, int size, u32 *val)
561{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800562 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500563 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800564 u64 cpu_addr;
565 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900566
567 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
568 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900569
570 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800571 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500572 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800573 cfg_size = pp->cfg0_size;
574 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900575 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800576 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500577 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800578 cfg_size = pp->cfg1_size;
579 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900580 }
581
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800582 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
583 type, cpu_addr,
584 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500585 ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800586 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500587 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800588 pp->io_bus_addr, pp->io_size);
589
Jingoo Han340cba62013-06-21 16:24:54 +0900590 return ret;
591}
592
Jingoo Han4b1ced82013-07-31 17:14:10 +0900593static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
594 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900595{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800596 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500597 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800598 u64 cpu_addr;
599 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900600
Jingoo Han4b1ced82013-07-31 17:14:10 +0900601 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
602 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han340cba62013-06-21 16:24:54 +0900603
Jingoo Han4b1ced82013-07-31 17:14:10 +0900604 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800605 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500606 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800607 cfg_size = pp->cfg0_size;
608 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900609 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800610 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500611 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800612 cfg_size = pp->cfg1_size;
613 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900614 }
615
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800616 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
617 type, cpu_addr,
618 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500619 ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800620 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500621 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800622 pp->io_bus_addr, pp->io_size);
623
Jingoo Han4b1ced82013-07-31 17:14:10 +0900624 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900625}
626
Jingoo Han4b1ced82013-07-31 17:14:10 +0900627static int dw_pcie_valid_config(struct pcie_port *pp,
628 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900629{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900630 /* If there is no link, then there is no device */
631 if (bus->number != pp->root_bus_nr) {
632 if (!dw_pcie_link_up(pp))
633 return 0;
634 }
Jingoo Han340cba62013-06-21 16:24:54 +0900635
Jingoo Han4b1ced82013-07-31 17:14:10 +0900636 /* access only one slot on each root port */
637 if (bus->number == pp->root_bus_nr && dev > 0)
638 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900639
640 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900641 * do not read more than one device on the bus directly attached
642 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900643 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900644 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900645 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900646
647 return 1;
648}
649
Jingoo Han4b1ced82013-07-31 17:14:10 +0900650static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
651 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900652{
Zhou Wangcbce7902015-10-29 19:57:21 -0500653 struct pcie_port *pp = bus->sysdata;
Jingoo Han340cba62013-06-21 16:24:54 +0900654
Jingoo Han4b1ced82013-07-31 17:14:10 +0900655 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
656 *val = 0xffffffff;
657 return PCIBIOS_DEVICE_NOT_FOUND;
658 }
659
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600660 if (bus->number == pp->root_bus_nr)
661 return dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900662
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600663 if (pp->ops->rd_other_conf)
664 return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);
665
666 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900667}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900668
669static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
670 int where, int size, u32 val)
671{
Zhou Wangcbce7902015-10-29 19:57:21 -0500672 struct pcie_port *pp = bus->sysdata;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900673
Jingoo Han4b1ced82013-07-31 17:14:10 +0900674 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
675 return PCIBIOS_DEVICE_NOT_FOUND;
676
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600677 if (bus->number == pp->root_bus_nr)
678 return dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900679
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600680 if (pp->ops->wr_other_conf)
681 return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);
682
683 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900684}
685
686static struct pci_ops dw_pcie_ops = {
687 .read = dw_pcie_rd_conf,
688 .write = dw_pcie_wr_conf,
689};
690
Jingoo Han4b1ced82013-07-31 17:14:10 +0900691void dw_pcie_setup_rc(struct pcie_port *pp)
692{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900693 u32 val;
694 u32 membase;
695 u32 memlimit;
696
Mohit Kumar66c5c342014-04-14 14:22:54 -0600697 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900698 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900699 val &= ~PORT_LINK_MODE_MASK;
700 switch (pp->lanes) {
701 case 1:
702 val |= PORT_LINK_MODE_1_LANES;
703 break;
704 case 2:
705 val |= PORT_LINK_MODE_2_LANES;
706 break;
707 case 4:
708 val |= PORT_LINK_MODE_4_LANES;
709 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800710 case 8:
711 val |= PORT_LINK_MODE_8_LANES;
712 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800713 default:
714 dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
715 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900716 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900717 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900718
719 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900720 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900721 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
722 switch (pp->lanes) {
723 case 1:
724 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
725 break;
726 case 2:
727 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
728 break;
729 case 4:
730 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
731 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800732 case 8:
733 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
734 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900735 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900736 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900737
738 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900739 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530740 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900741
742 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900743 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900744 val &= 0xffff00ff;
745 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900746 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900747
748 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900749 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900750 val &= 0xff000000;
751 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900752 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900753
754 /* setup memory base, memory limit */
755 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600756 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900757 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900758 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900759
760 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900761 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900762 val &= 0xffff0000;
763 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
764 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900765 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900766}
Jingoo Han340cba62013-06-21 16:24:54 +0900767
768MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900769MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900770MODULE_LICENSE("GPL v2");