blob: e4fb44295d61cd10f7d0383dcac7b7118e6fbfdd [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
Joao Pinto886bc5c2016-03-10 14:44:35 -060025#include <linux/delay.h>
Jingoo Han340cba62013-06-21 16:24:54 +090026
Jingoo Han4b1ced82013-07-31 17:14:10 +090027#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090028
29/* Synopsis specific PCIE configuration registers */
30#define PCIE_PORT_LINK_CONTROL 0x710
31#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090032#define PORT_LINK_MODE_1_LANES (0x1 << 16)
33#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090034#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080035#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090036
37#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
38#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080039#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090040#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
41#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
42#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080043#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090044
45#define PCIE_MSI_ADDR_LO 0x820
46#define PCIE_MSI_ADDR_HI 0x824
47#define PCIE_MSI_INTR0_ENABLE 0x828
48#define PCIE_MSI_INTR0_MASK 0x82C
49#define PCIE_MSI_INTR0_STATUS 0x830
50
51#define PCIE_ATU_VIEWPORT 0x900
52#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
53#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
54#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
55#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
56#define PCIE_ATU_CR1 0x904
57#define PCIE_ATU_TYPE_MEM (0x0 << 0)
58#define PCIE_ATU_TYPE_IO (0x2 << 0)
59#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
60#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
61#define PCIE_ATU_CR2 0x908
62#define PCIE_ATU_ENABLE (0x1 << 31)
63#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
64#define PCIE_ATU_LOWER_BASE 0x90C
65#define PCIE_ATU_UPPER_BASE 0x910
66#define PCIE_ATU_LIMIT 0x914
67#define PCIE_ATU_LOWER_TARGET 0x918
68#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
69#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
70#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
71#define PCIE_ATU_UPPER_TARGET 0x91C
72
Zhou Wangcbce7902015-10-29 19:57:21 -050073static struct pci_ops dw_pcie_ops;
Jingoo Han340cba62013-06-21 16:24:54 +090074
Gabriele Paoloni4c458522015-10-08 14:27:48 -050075int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090076{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050077 if ((uintptr_t)addr & (size - 1)) {
78 *val = 0;
79 return PCIBIOS_BAD_REGISTER_NUMBER;
80 }
81
Gabriele Paolonic003ca92015-10-08 14:27:43 -050082 if (size == 4)
83 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +090084 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050085 *val = readw(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050086 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -050087 *val = readb(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -050088 else {
89 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090090 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050091 }
Jingoo Han340cba62013-06-21 16:24:54 +090092
93 return PCIBIOS_SUCCESSFUL;
94}
95
Gabriele Paoloni4c458522015-10-08 14:27:48 -050096int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090097{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -050098 if ((uintptr_t)addr & (size - 1))
99 return PCIBIOS_BAD_REGISTER_NUMBER;
100
Jingoo Han340cba62013-06-21 16:24:54 +0900101 if (size == 4)
102 writel(val, addr);
103 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500104 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900105 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500106 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900107 else
108 return PCIBIOS_BAD_REGISTER_NUMBER;
109
110 return PCIBIOS_SUCCESSFUL;
111}
112
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900113static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900114{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900115 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900116 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900117 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900118 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900119}
120
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900121static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900122{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900123 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900124 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900125 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900126 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900127}
128
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600129static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
130 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900131{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900132 if (pp->ops->rd_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600133 return pp->ops->rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900134
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600135 return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900136}
137
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600138static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
139 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900140{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900141 if (pp->ops->wr_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600142 return pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900143
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600144 return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900145}
146
Jisheng Zhang63503c82015-04-30 16:22:28 +0800147static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
148 int type, u64 cpu_addr, u64 pci_addr, u32 size)
149{
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200150 u32 val;
151
Jisheng Zhang63503c82015-04-30 16:22:28 +0800152 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
153 PCIE_ATU_VIEWPORT);
154 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
155 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
156 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
157 PCIE_ATU_LIMIT);
158 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
159 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
160 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
161 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200162
163 /*
164 * Make sure ATU enable takes effect before any subsequent config
165 * and I/O accesses.
166 */
167 dw_pcie_readl_rc(pp, PCIE_ATU_CR2, &val);
Jisheng Zhang63503c82015-04-30 16:22:28 +0800168}
169
Jingoo Hanf342d942013-09-06 15:54:59 +0900170static struct irq_chip dw_msi_irq_chip = {
171 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100172 .irq_enable = pci_msi_unmask_irq,
173 .irq_disable = pci_msi_mask_irq,
174 .irq_mask = pci_msi_mask_irq,
175 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900176};
177
178/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100179irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900180{
181 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900182 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100183 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900184
185 for (i = 0; i < MAX_MSI_CTRLS; i++) {
186 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
187 (u32 *)&val);
188 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100189 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900190 pos = 0;
191 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900192 irq = irq_find_mapping(pp->irq_domain,
193 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100194 dw_pcie_wr_own_conf(pp,
195 PCIE_MSI_INTR0_STATUS + i * 12,
196 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900197 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900198 pos++;
199 }
200 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900201 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100202
203 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900204}
205
206void dw_pcie_msi_init(struct pcie_port *pp)
207{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500208 u64 msi_target;
209
Jingoo Hanf342d942013-09-06 15:54:59 +0900210 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500211 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900212
213 /* program the msi_data */
214 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500215 (u32)(msi_target & 0xffffffff));
216 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
217 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900218}
219
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400220static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
221{
222 unsigned int res, bit, val;
223
224 res = (irq / 32) * 12;
225 bit = irq % 32;
226 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
227 val &= ~(1 << bit);
228 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
229}
230
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100231static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900232 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100233{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400234 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100235
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700236 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100237 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900238 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400239 if (pp->ops->msi_clear_irq)
240 pp->ops->msi_clear_irq(pp, pos + i);
241 else
242 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100243 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200244
245 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100246}
247
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400248static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
249{
250 unsigned int res, bit, val;
251
252 res = (irq / 32) * 12;
253 bit = irq % 32;
254 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
255 val |= 1 << bit;
256 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
257}
258
Jingoo Hanf342d942013-09-06 15:54:59 +0900259static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
260{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200261 int irq, pos0, i;
Zhou Wangcbce7902015-10-29 19:57:21 -0500262 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
Jingoo Hanf342d942013-09-06 15:54:59 +0900263
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200264 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
265 order_base_2(no_irqs));
266 if (pos0 < 0)
267 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900268
Pratyush Anand904d0e72013-10-09 21:32:12 +0900269 irq = irq_find_mapping(pp->irq_domain, pos0);
270 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900271 goto no_valid_irq;
272
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100273 /*
274 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
275 * descs so there is no need to allocate descs here. We can therefore
276 * assume that if irq_find_mapping above returns non-zero, then the
277 * descs are also successfully allocated.
278 */
279
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700280 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100281 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
282 clear_irq_range(pp, irq, i, pos0);
283 goto no_valid_irq;
284 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900285 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400286 if (pp->ops->msi_set_irq)
287 pp->ops->msi_set_irq(pp, pos0 + i);
288 else
289 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900290 }
291
292 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500293 desc->nvec_used = no_irqs;
294 desc->msi_attrib.multiple = order_base_2(no_irqs);
295
Jingoo Hanf342d942013-09-06 15:54:59 +0900296 return irq;
297
298no_valid_irq:
299 *pos = pos0;
300 return -ENOSPC;
301}
302
Lucas Stachea643e12015-09-18 13:58:35 -0500303static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900304{
Jingoo Hanf342d942013-09-06 15:54:59 +0900305 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500306 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900307
Minghuan Lian450e3442014-09-23 22:28:58 +0800308 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500309 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400310 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500311 msi_target = virt_to_phys((void *)pp->msi_data);
312
313 msg.address_lo = (u32)(msi_target & 0xffffffff);
314 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800315
316 if (pp->ops->get_msi_data)
317 msg.data = pp->ops->get_msi_data(pp, pos);
318 else
319 msg.data = pos;
320
Jiang Liu83a18912014-11-09 23:10:34 +0800321 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500322}
323
324static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
325 struct msi_desc *desc)
326{
327 int irq, pos;
Zhou Wangcbce7902015-10-29 19:57:21 -0500328 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stachea643e12015-09-18 13:58:35 -0500329
330 if (desc->msi_attrib.is_msix)
331 return -EINVAL;
332
333 irq = assign_irq(1, desc, &pos);
334 if (irq < 0)
335 return irq;
336
337 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900338
339 return 0;
340}
341
Lucas Stach79707372015-09-18 13:58:35 -0500342static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
343 int nvec, int type)
344{
345#ifdef CONFIG_PCI_MSI
346 int irq, pos;
347 struct msi_desc *desc;
Zhou Wangcbce7902015-10-29 19:57:21 -0500348 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stach79707372015-09-18 13:58:35 -0500349
350 /* MSI-X interrupts are not supported */
351 if (type == PCI_CAP_ID_MSIX)
352 return -EINVAL;
353
354 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
355 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
356
357 irq = assign_irq(nvec, desc, &pos);
358 if (irq < 0)
359 return irq;
360
361 dw_msi_setup_msg(pp, irq, pos);
362
363 return 0;
364#else
365 return -EINVAL;
366#endif
367}
368
Yijing Wangc2791b82014-11-11 17:45:45 -0700369static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900370{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200371 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800372 struct msi_desc *msi = irq_data_get_msi_desc(data);
Zhou Wangcbce7902015-10-29 19:57:21 -0500373 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
Lucas Stach91f8ae82014-09-30 18:36:26 +0200374
375 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900376}
377
Yijing Wangc2791b82014-11-11 17:45:45 -0700378static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900379 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500380 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900381 .teardown_irq = dw_msi_teardown_irq,
382};
383
Joao Pinto886bc5c2016-03-10 14:44:35 -0600384int dw_pcie_wait_for_link(struct pcie_port *pp)
385{
386 int retries;
387
388 /* check if the link is up or not */
389 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
390 if (dw_pcie_link_up(pp)) {
391 dev_info(pp->dev, "link up\n");
392 return 0;
393 }
394 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
395 }
396
397 dev_err(pp->dev, "phy link never came up\n");
398
399 return -ETIMEDOUT;
400}
401
Jingoo Han4b1ced82013-07-31 17:14:10 +0900402int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900403{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900404 if (pp->ops->link_up)
405 return pp->ops->link_up(pp);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600406
407 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900408}
409
Jingoo Hanf342d942013-09-06 15:54:59 +0900410static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
411 irq_hw_number_t hwirq)
412{
413 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
414 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900415
416 return 0;
417}
418
419static const struct irq_domain_ops msi_domain_ops = {
420 .map = dw_pcie_msi_map,
421};
422
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300423int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900424{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900425 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530426 struct platform_device *pdev = to_platform_device(pp->dev);
Zhou Wangcbce7902015-10-29 19:57:21 -0500427 struct pci_bus *bus, *child;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530428 struct resource *cfg_res;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500429 u32 val;
430 int i, ret;
Zhou Wang0021d222015-10-29 19:57:06 -0500431 LIST_HEAD(res);
432 struct resource_entry *win;
Jingoo Hanf342d942013-09-06 15:54:59 +0900433
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530434 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
435 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600436 pp->cfg0_size = resource_size(cfg_res)/2;
437 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530438 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600439 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400440 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530441 dev_err(pp->dev, "missing *config* reg space\n");
442 }
443
Zhou Wang0021d222015-10-29 19:57:06 -0500444 ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
445 if (ret)
446 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900447
448 /* Get the I/O and memory ranges from DT */
Zhou Wang0021d222015-10-29 19:57:06 -0500449 resource_list_for_each_entry(win, &res) {
450 switch (resource_type(win->res)) {
451 case IORESOURCE_IO:
452 pp->io = win->res;
453 pp->io->name = "I/O";
454 pp->io_size = resource_size(pp->io);
455 pp->io_bus_addr = pp->io->start - win->offset;
Zhou Wangcbce7902015-10-29 19:57:21 -0500456 ret = pci_remap_iospace(pp->io, pp->io_base);
457 if (ret) {
458 dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
459 ret, pp->io);
460 continue;
461 }
Zhou Wang0021d222015-10-29 19:57:06 -0500462 break;
463 case IORESOURCE_MEM:
464 pp->mem = win->res;
465 pp->mem->name = "MEM";
466 pp->mem_size = resource_size(pp->mem);
467 pp->mem_bus_addr = pp->mem->start - win->offset;
468 break;
469 case 0:
470 pp->cfg = win->res;
471 pp->cfg0_size = resource_size(pp->cfg)/2;
472 pp->cfg1_size = resource_size(pp->cfg)/2;
473 pp->cfg0_base = pp->cfg->start;
474 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
475 break;
476 case IORESOURCE_BUS:
477 pp->busn = win->res;
478 break;
479 default:
480 continue;
Jingoo Han340cba62013-06-21 16:24:54 +0900481 }
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200482 }
483
Jingoo Han4b1ced82013-07-31 17:14:10 +0900484 if (!pp->dbi_base) {
Zhou Wang0021d222015-10-29 19:57:06 -0500485 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
486 resource_size(pp->cfg));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900487 if (!pp->dbi_base) {
488 dev_err(pp->dev, "error with ioremap\n");
489 return -ENOMEM;
490 }
Jingoo Han340cba62013-06-21 16:24:54 +0900491 }
Jingoo Han340cba62013-06-21 16:24:54 +0900492
Zhou Wang0021d222015-10-29 19:57:06 -0500493 pp->mem_base = pp->mem->start;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900494
Jingoo Han4b1ced82013-07-31 17:14:10 +0900495 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400496 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600497 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400498 if (!pp->va_cfg0_base) {
499 dev_err(pp->dev, "error with ioremap in function\n");
500 return -ENOMEM;
501 }
Jingoo Han340cba62013-06-21 16:24:54 +0900502 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400503
Jingoo Han4b1ced82013-07-31 17:14:10 +0900504 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400505 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600506 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400507 if (!pp->va_cfg1_base) {
508 dev_err(pp->dev, "error with ioremap\n");
509 return -ENOMEM;
510 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900511 }
Jingoo Han340cba62013-06-21 16:24:54 +0900512
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800513 ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
514 if (ret)
515 pp->lanes = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900516
Jingoo Hanf342d942013-09-06 15:54:59 +0900517 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400518 if (!pp->ops->msi_host_init) {
519 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
520 MAX_MSI_IRQS, &msi_domain_ops,
521 &dw_pcie_msi_chip);
522 if (!pp->irq_domain) {
523 dev_err(pp->dev, "irq domain init failed\n");
524 return -ENXIO;
525 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900526
Murali Karicherib14a3d12014-07-23 14:54:51 -0400527 for (i = 0; i < MAX_MSI_IRQS; i++)
528 irq_create_mapping(pp->irq_domain, i);
529 } else {
530 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
531 if (ret < 0)
532 return ret;
533 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900534 }
535
Jingoo Han4b1ced82013-07-31 17:14:10 +0900536 if (pp->ops->host_init)
537 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900538
Jisheng Zhangdd193922016-01-07 14:12:38 +0800539 /*
540 * If the platform provides ->rd_other_conf, it means the platform
541 * uses its own address translation component rather than ATU, so
542 * we should not program the ATU here.
543 */
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800544 if (!pp->ops->rd_other_conf)
545 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500546 PCIE_ATU_TYPE_MEM, pp->mem_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800547 pp->mem_bus_addr, pp->mem_size);
548
Jingoo Han4b1ced82013-07-31 17:14:10 +0900549 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
550
551 /* program correct class for RC */
552 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
553
554 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
555 val |= PORT_LOGIC_SPEED_CHANGE;
556 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
557
Zhou Wangcbce7902015-10-29 19:57:21 -0500558 pp->root_bus_nr = pp->busn->start;
559 if (IS_ENABLED(CONFIG_PCI_MSI)) {
560 bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
561 &dw_pcie_ops, pp, &res,
562 &dw_pcie_msi_chip);
563 dw_pcie_msi_chip.dev = pp->dev;
564 } else
565 bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
566 pp, &res);
567 if (!bus)
568 return -ENOMEM;
569
570 if (pp->ops->scan_bus)
571 pp->ops->scan_bus(pp);
572
573#ifdef CONFIG_ARM
574 /* support old dtbs that incorrectly describe IRQs */
575 pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
Yijing Wang0815f952014-11-11 15:38:07 -0700576#endif
577
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000578 pci_bus_size_bridges(bus);
579 pci_bus_assign_resources(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900580
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000581 list_for_each_entry(child, &bus->children, node)
582 pcie_bus_configure_settings(child);
Jingoo Han340cba62013-06-21 16:24:54 +0900583
Zhou Wangcbce7902015-10-29 19:57:21 -0500584 pci_bus_add_devices(bus);
Jingoo Han340cba62013-06-21 16:24:54 +0900585 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900586}
Jingoo Han340cba62013-06-21 16:24:54 +0900587
Jingoo Han4b1ced82013-07-31 17:14:10 +0900588static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
589 u32 devfn, int where, int size, u32 *val)
590{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800591 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500592 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800593 u64 cpu_addr;
594 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900595
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600596 if (pp->ops->rd_other_conf)
597 return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);
598
Jingoo Han4b1ced82013-07-31 17:14:10 +0900599 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
600 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900601
602 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800603 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500604 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800605 cfg_size = pp->cfg0_size;
606 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900607 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800608 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500609 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800610 cfg_size = pp->cfg1_size;
611 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900612 }
613
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800614 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
615 type, cpu_addr,
616 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500617 ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800618 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500619 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800620 pp->io_bus_addr, pp->io_size);
621
Jingoo Han340cba62013-06-21 16:24:54 +0900622 return ret;
623}
624
Jingoo Han4b1ced82013-07-31 17:14:10 +0900625static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
626 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900627{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800628 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500629 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800630 u64 cpu_addr;
631 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900632
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600633 if (pp->ops->wr_other_conf)
634 return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);
635
Jingoo Han4b1ced82013-07-31 17:14:10 +0900636 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
637 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han340cba62013-06-21 16:24:54 +0900638
Jingoo Han4b1ced82013-07-31 17:14:10 +0900639 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800640 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500641 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800642 cfg_size = pp->cfg0_size;
643 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900644 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800645 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500646 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800647 cfg_size = pp->cfg1_size;
648 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900649 }
650
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800651 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
652 type, cpu_addr,
653 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500654 ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800655 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500656 PCIE_ATU_TYPE_IO, pp->io_base,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800657 pp->io_bus_addr, pp->io_size);
658
Jingoo Han4b1ced82013-07-31 17:14:10 +0900659 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900660}
661
Jingoo Han4b1ced82013-07-31 17:14:10 +0900662static int dw_pcie_valid_config(struct pcie_port *pp,
663 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900664{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900665 /* If there is no link, then there is no device */
666 if (bus->number != pp->root_bus_nr) {
667 if (!dw_pcie_link_up(pp))
668 return 0;
669 }
Jingoo Han340cba62013-06-21 16:24:54 +0900670
Jingoo Han4b1ced82013-07-31 17:14:10 +0900671 /* access only one slot on each root port */
672 if (bus->number == pp->root_bus_nr && dev > 0)
673 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900674
675 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900676 * do not read more than one device on the bus directly attached
677 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900678 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900679 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900680 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900681
682 return 1;
683}
684
Jingoo Han4b1ced82013-07-31 17:14:10 +0900685static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
686 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900687{
Zhou Wangcbce7902015-10-29 19:57:21 -0500688 struct pcie_port *pp = bus->sysdata;
Jingoo Han340cba62013-06-21 16:24:54 +0900689
Jingoo Han4b1ced82013-07-31 17:14:10 +0900690 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
691 *val = 0xffffffff;
692 return PCIBIOS_DEVICE_NOT_FOUND;
693 }
694
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600695 if (bus->number == pp->root_bus_nr)
696 return dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900697
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600698 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900699}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900700
701static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
702 int where, int size, u32 val)
703{
Zhou Wangcbce7902015-10-29 19:57:21 -0500704 struct pcie_port *pp = bus->sysdata;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705
Jingoo Han4b1ced82013-07-31 17:14:10 +0900706 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
707 return PCIBIOS_DEVICE_NOT_FOUND;
708
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600709 if (bus->number == pp->root_bus_nr)
710 return dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900711
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600712 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900713}
714
715static struct pci_ops dw_pcie_ops = {
716 .read = dw_pcie_rd_conf,
717 .write = dw_pcie_wr_conf,
718};
719
Jingoo Han4b1ced82013-07-31 17:14:10 +0900720void dw_pcie_setup_rc(struct pcie_port *pp)
721{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900722 u32 val;
723 u32 membase;
724 u32 memlimit;
725
Mohit Kumar66c5c342014-04-14 14:22:54 -0600726 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900727 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900728 val &= ~PORT_LINK_MODE_MASK;
729 switch (pp->lanes) {
730 case 1:
731 val |= PORT_LINK_MODE_1_LANES;
732 break;
733 case 2:
734 val |= PORT_LINK_MODE_2_LANES;
735 break;
736 case 4:
737 val |= PORT_LINK_MODE_4_LANES;
738 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800739 case 8:
740 val |= PORT_LINK_MODE_8_LANES;
741 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800742 default:
743 dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
744 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900745 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900746 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900747
748 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900749 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900750 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
751 switch (pp->lanes) {
752 case 1:
753 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
754 break;
755 case 2:
756 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
757 break;
758 case 4:
759 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
760 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800761 case 8:
762 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
763 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900764 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900765 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900766
767 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900768 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530769 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900770
771 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900772 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900773 val &= 0xffff00ff;
774 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900775 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900776
777 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900778 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900779 val &= 0xff000000;
780 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900781 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900782
783 /* setup memory base, memory limit */
784 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600785 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900786 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900787 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900788
789 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900790 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900791 val &= 0xffff0000;
792 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
793 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900794 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900795}
Jingoo Han340cba62013-06-21 16:24:54 +0900796
797MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900798MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900799MODULE_LICENSE("GPL v2");